blob: 2874bb508853d353bca3b9790e5db2aa24c3d371 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020021#include "qemu-common.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020027#include "exec/target_page.h"
Philippe Mathieu-Daudédcb32f12020-01-01 12:23:00 +010028#include "tcg/tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080030#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020032#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010033#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010034#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020036#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020037#include "sysemu/tcg.h"
Alexander Bulekova028ede2020-02-19 23:11:09 -050038#include "sysemu/qtest.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010039#include "qemu/timer.h"
40#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020041#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020042#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020044#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020046#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010047#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020048#include "sysemu/dma.h"
Markus Armbrusterb58c5c22019-08-12 07:23:55 +020049#include "sysemu/hostmem.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010050#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020051#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010052#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000053#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000054
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000056#include <linux/falloc.h>
57#endif
58
pbrook53a59602006-03-25 19:31:22 +000059#endif
Mike Day0dc3f442013-09-05 14:41:35 -040060#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020061#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000062#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030063#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000064
Paolo Bonzini022c62c2012-12-17 18:19:49 +010065#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020066#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030067#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020068
Beata Michalska61c490e2019-11-21 00:08:41 +000069#include "qemu/pmem.h"
70
Bharata B Rao9dfeca72016-05-12 09:18:12 +053071#include "migration/vmstate.h"
72
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020073#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030074#ifndef _WIN32
75#include "qemu/mmap-alloc.h"
76#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020077
Peter Xube9b23c2017-05-12 12:17:41 +080078#include "monitor/monitor.h"
79
blueswir1db7b5422007-05-26 17:36:03 +000080//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000081
pbrook99773bd2006-04-16 15:14:59 +000082#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040083/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
84 * are protected by the ramlist lock.
85 */
Mike Day0d53d9f2015-01-21 13:45:24 +010086RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030087
88static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030089static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030090
Avi Kivityf6790af2012-10-02 20:13:51 +020091AddressSpace address_space_io;
92AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020093
Jan Kiszkaacc9d802013-05-26 21:55:37 +020094static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000095#endif
bellard9fa3e852004-01-04 18:06:42 +000096
Paolo Bonzinif481ee22018-12-06 11:56:15 +010097CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
98
bellard6a00d602005-11-21 23:25:50 +000099/* current CPU in the current thread. It is only valid inside
100 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200101__thread CPUState *current_cpu;
bellard6a00d602005-11-21 23:25:50 +0000102
Yang Zhonga0be0c52017-07-03 18:12:13 +0800103uintptr_t qemu_host_page_size;
104intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800105
pbrooke2eef172008-06-08 01:09:01 +0000106#if !defined(CONFIG_USER_ONLY)
Paolo Bonzinife3dada2020-02-04 17:10:36 +0100107/* 0 = Do not count executed instructions.
108 1 = Precise instruction counting.
109 2 = Adaptive rate instruction counting. */
110int use_icount;
Avi Kivity4346ae32012-02-10 17:00:01 +0200111
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200112typedef struct PhysPageEntry PhysPageEntry;
113
114struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200115 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200116 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200117 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200118 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200119};
120
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200121#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
122
Paolo Bonzini03f49952013-11-07 17:14:36 +0100123/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100124#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100125
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200126#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100127#define P_L2_SIZE (1 << P_L2_BITS)
128
129#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
130
131typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200132
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200133typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100134 struct rcu_head rcu;
135
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200136 unsigned sections_nb;
137 unsigned sections_nb_alloc;
138 unsigned nodes_nb;
139 unsigned nodes_nb_alloc;
140 Node *nodes;
141 MemoryRegionSection *sections;
142} PhysPageMap;
143
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200144struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800145 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200146 /* This is a multi-level map on the physical address space.
147 * The bottom level has pointers to MemoryRegionSections.
148 */
149 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200150 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200151};
152
Jan Kiszka90260c62013-05-26 21:46:51 +0200153#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
154typedef struct subpage_t {
155 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000156 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200157 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100158 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200159} subpage_t;
160
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200161#define PHYS_SECTION_UNASSIGNED 0
Avi Kivity5312bd82012-02-12 18:32:55 +0200162
pbrooke2eef172008-06-08 01:09:01 +0000163static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300164static void memory_map_init(void);
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100165static void tcg_log_global_after_sync(MemoryListener *listener);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000166static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000167
Peter Maydell32857f42015-10-01 15:29:50 +0100168/**
169 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
170 * @cpu: the CPU whose AddressSpace this is
171 * @as: the AddressSpace itself
172 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
173 * @tcg_as_listener: listener for tracking changes to the AddressSpace
174 */
175struct CPUAddressSpace {
176 CPUState *cpu;
177 AddressSpace *as;
178 struct AddressSpaceDispatch *memory_dispatch;
179 MemoryListener tcg_as_listener;
180};
181
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200182struct DirtyBitmapSnapshot {
183 ram_addr_t start;
184 ram_addr_t end;
185 unsigned long dirty[];
186};
187
pbrook6658ffb2007-03-16 23:58:11 +0000188#endif
bellard54936002003-05-13 00:25:15 +0000189
Paul Brook6d9a1302010-02-28 23:55:53 +0000190#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200191
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200192static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200193{
Peter Lieven101420b2016-07-15 12:03:50 +0200194 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Wei Yangc95cfd02019-03-21 16:25:52 +0800196 map->nodes_nb_alloc = MAX(alloc_hint, map->nodes_nb + nodes);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200197 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200198 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200199 }
200}
201
Paolo Bonzinidb946042015-05-21 15:12:29 +0200202static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200203{
204 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200205 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200206 PhysPageEntry e;
207 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200210 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200212 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200213
214 e.skip = leaf ? 0 : 1;
215 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100216 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200217 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200218 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200220}
221
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200222static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
Wei Yang56b15072019-03-21 16:25:50 +0800223 hwaddr *index, uint64_t *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200224 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225{
226 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100227 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200229 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200230 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200231 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200232 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100233 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200234
Paolo Bonzini03f49952013-11-07 17:14:36 +0100235 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200236 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200237 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200238 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200239 *index += step;
240 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200241 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200242 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200243 }
244 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200245 }
246}
247
Avi Kivityac1970f2012-10-03 16:22:53 +0200248static void phys_page_set(AddressSpaceDispatch *d,
Wei Yang56b15072019-03-21 16:25:50 +0800249 hwaddr index, uint64_t nb,
Avi Kivity29990972012-02-13 20:21:20 +0200250 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000251{
Avi Kivity29990972012-02-13 20:21:20 +0200252 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200253 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000254
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200255 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000256}
257
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200258/* Compact a non leaf page entry. Simply detect that the entry has a single child,
259 * and update our entry so we can skip it and go directly to the destination.
260 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400261static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200262{
263 unsigned valid_ptr = P_L2_SIZE;
264 int valid = 0;
265 PhysPageEntry *p;
266 int i;
267
268 if (lp->ptr == PHYS_MAP_NODE_NIL) {
269 return;
270 }
271
272 p = nodes[lp->ptr];
273 for (i = 0; i < P_L2_SIZE; i++) {
274 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
275 continue;
276 }
277
278 valid_ptr = i;
279 valid++;
280 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400281 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200282 }
283 }
284
285 /* We can only compress if there's only one child. */
286 if (valid != 1) {
287 return;
288 }
289
290 assert(valid_ptr < P_L2_SIZE);
291
292 /* Don't compress if it won't fit in the # of bits we have. */
Wei Yang526ca232019-03-21 16:25:55 +0800293 if (P_L2_LEVELS >= (1 << 6) &&
294 lp->skip + p[valid_ptr].skip >= (1 << 6)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295 return;
296 }
297
298 lp->ptr = p[valid_ptr].ptr;
299 if (!p[valid_ptr].skip) {
300 /* If our only child is a leaf, make this a leaf. */
301 /* By design, we should have made this node a leaf to begin with so we
302 * should never reach here.
303 * But since it's so simple to handle this, let's do it just in case we
304 * change this rule.
305 */
306 lp->skip = 0;
307 } else {
308 lp->skip += p[valid_ptr].skip;
309 }
310}
311
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000312void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200313{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200314 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400315 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200316 }
317}
318
Fam Zheng29cb5332016-03-01 14:18:23 +0800319static inline bool section_covers_addr(const MemoryRegionSection *section,
320 hwaddr addr)
321{
322 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
323 * the section must cover the entire address space.
324 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700325 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800326 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700327 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800328}
329
Peter Xu003a0cf2017-05-15 16:50:57 +0800330static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000331{
Peter Xu003a0cf2017-05-15 16:50:57 +0800332 PhysPageEntry lp = d->phys_map, *p;
333 Node *nodes = d->map.nodes;
334 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200335 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200336 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200337
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200338 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200339 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200340 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200341 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200342 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100343 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200344 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200345
Fam Zheng29cb5332016-03-01 14:18:23 +0800346 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200347 return &sections[lp.ptr];
348 } else {
349 return &sections[PHYS_SECTION_UNASSIGNED];
350 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200351}
352
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100353/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200354static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200355 hwaddr addr,
356 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200357{
Fam Zheng729633c2016-03-01 14:18:24 +0800358 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200359 subpage_t *subpage;
360
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100361 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
362 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800363 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100364 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800365 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200366 if (resolve_subpage && section->mr->subpage) {
367 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200368 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200369 }
370 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200371}
372
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100373/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200374static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200375address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200376 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200377{
378 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200379 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100380 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200381
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200382 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200383 /* Compute offset within MemoryRegionSection */
384 addr -= section->offset_within_address_space;
385
386 /* Compute offset within MemoryRegion */
387 *xlat = addr + section->offset_within_region;
388
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200389 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200390
391 /* MMIO registers can be expected to perform full-width accesses based only
392 * on their address, without considering adjacent registers that could
393 * decode to completely different MemoryRegions. When such registers
394 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
395 * regions overlap wildly. For this reason we cannot clamp the accesses
396 * here.
397 *
398 * If the length is small (as is the case for address_space_ldl/stl),
399 * everything works fine. If the incoming length is large, however,
400 * the caller really has to do the clamping through memory_access_size.
401 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200402 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200403 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200404 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
405 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200406 return section;
407}
Jan Kiszka90260c62013-05-26 21:46:51 +0200408
Peter Xud5e5faf2017-10-10 11:42:45 +0200409/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100410 * address_space_translate_iommu - translate an address through an IOMMU
411 * memory region and then through the target address space.
412 *
413 * @iommu_mr: the IOMMU memory region that we start the translation from
414 * @addr: the address to be translated through the MMU
415 * @xlat: the translated address offset within the destination memory region.
416 * It cannot be %NULL.
417 * @plen_out: valid read/write length of the translated address. It
418 * cannot be %NULL.
419 * @page_mask_out: page mask for the translated address. This
420 * should only be meaningful for IOMMU translated
421 * addresses, since there may be huge pages that this bit
422 * would tell. It can be %NULL if we don't care about it.
423 * @is_write: whether the translation operation is for write
424 * @is_mmio: whether this can be MMIO, set true if it can
425 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100426 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100427 *
428 * This function is called from RCU critical section. It is the common
429 * part of flatview_do_translate and address_space_translate_cached.
430 */
431static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
432 hwaddr *xlat,
433 hwaddr *plen_out,
434 hwaddr *page_mask_out,
435 bool is_write,
436 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100437 AddressSpace **target_as,
438 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100439{
440 MemoryRegionSection *section;
441 hwaddr page_mask = (hwaddr)-1;
442
443 do {
444 hwaddr addr = *xlat;
445 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100446 int iommu_idx = 0;
447 IOMMUTLBEntry iotlb;
448
449 if (imrc->attrs_to_index) {
450 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
451 }
452
453 iotlb = imrc->translate(iommu_mr, addr, is_write ?
454 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100455
456 if (!(iotlb.perm & (1 << is_write))) {
457 goto unassigned;
458 }
459
460 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
461 | (addr & iotlb.addr_mask));
462 page_mask &= iotlb.addr_mask;
463 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
464 *target_as = iotlb.target_as;
465
466 section = address_space_translate_internal(
467 address_space_to_dispatch(iotlb.target_as), addr, xlat,
468 plen_out, is_mmio);
469
470 iommu_mr = memory_region_get_iommu(section->mr);
471 } while (unlikely(iommu_mr));
472
473 if (page_mask_out) {
474 *page_mask_out = page_mask;
475 }
476 return *section;
477
478unassigned:
479 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
480}
481
482/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200483 * flatview_do_translate - translate an address in FlatView
484 *
485 * @fv: the flat view that we want to translate on
486 * @addr: the address to be translated in above address space
487 * @xlat: the translated address offset within memory region. It
488 * cannot be @NULL.
489 * @plen_out: valid read/write length of the translated address. It
490 * can be @NULL when we don't care about it.
491 * @page_mask_out: page mask for the translated address. This
492 * should only be meaningful for IOMMU translated
493 * addresses, since there may be huge pages that this bit
494 * would tell. It can be @NULL if we don't care about it.
495 * @is_write: whether the translation operation is for write
496 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200497 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100498 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200499 *
500 * This function is called from RCU critical section
501 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000502static MemoryRegionSection flatview_do_translate(FlatView *fv,
503 hwaddr addr,
504 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200505 hwaddr *plen_out,
506 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000507 bool is_write,
508 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100509 AddressSpace **target_as,
510 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200511{
Avi Kivity30951152012-10-30 13:47:46 +0200512 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000513 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200514 hwaddr plen = (hwaddr)(-1);
515
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200516 if (!plen_out) {
517 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200518 }
Avi Kivity30951152012-10-30 13:47:46 +0200519
Paolo Bonzinia411c842018-03-03 17:24:04 +0100520 section = address_space_translate_internal(
521 flatview_to_dispatch(fv), addr, xlat,
522 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200523
Paolo Bonzinia411c842018-03-03 17:24:04 +0100524 iommu_mr = memory_region_get_iommu(section->mr);
525 if (unlikely(iommu_mr)) {
526 return address_space_translate_iommu(iommu_mr, xlat,
527 plen_out, page_mask_out,
528 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100529 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200530 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200531 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100532 /* Not behind an IOMMU, use default page size. */
533 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200534 }
535
Peter Xua7640402017-05-17 16:57:42 +0800536 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800537}
538
539/* Called from RCU critical section */
540IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100541 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800542{
543 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200544 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800545
Peter Xu076a93d2017-10-10 11:42:46 +0200546 /*
547 * This can never be MMIO, and we don't really care about plen,
548 * but page mask.
549 */
550 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100551 NULL, &page_mask, is_write, false, &as,
552 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800553
554 /* Illegal translation */
555 if (section.mr == &io_mem_unassigned) {
556 goto iotlb_fail;
557 }
558
559 /* Convert memory region offset into address space offset */
560 xlat += section.offset_within_address_space -
561 section.offset_within_region;
562
Peter Xua7640402017-05-17 16:57:42 +0800563 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000564 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200565 .iova = addr & ~page_mask,
566 .translated_addr = xlat & ~page_mask,
567 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800568 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
569 .perm = IOMMU_RW,
570 };
571
572iotlb_fail:
573 return (IOMMUTLBEntry) {0};
574}
575
576/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000577MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100578 hwaddr *plen, bool is_write,
579 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800580{
581 MemoryRegion *mr;
582 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000583 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800584
585 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200586 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100587 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800588 mr = section.mr;
589
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000590 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100591 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700592 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100593 }
594
Avi Kivity30951152012-10-30 13:47:46 +0200595 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200596}
597
Peter Maydell1f871c52018-06-15 14:57:16 +0100598typedef struct TCGIOMMUNotifier {
599 IOMMUNotifier n;
600 MemoryRegion *mr;
601 CPUState *cpu;
602 int iommu_idx;
603 bool active;
604} TCGIOMMUNotifier;
605
606static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
607{
608 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
609
610 if (!notifier->active) {
611 return;
612 }
613 tlb_flush(notifier->cpu);
614 notifier->active = false;
615 /* We leave the notifier struct on the list to avoid reallocating it later.
616 * Generally the number of IOMMUs a CPU deals with will be small.
617 * In any case we can't unregister the iommu notifier from a notify
618 * callback.
619 */
620}
621
622static void tcg_register_iommu_notifier(CPUState *cpu,
623 IOMMUMemoryRegion *iommu_mr,
624 int iommu_idx)
625{
626 /* Make sure this CPU has an IOMMU notifier registered for this
627 * IOMMU/IOMMU index combination, so that we can flush its TLB
628 * when the IOMMU tells us the mappings we've cached have changed.
629 */
630 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
631 TCGIOMMUNotifier *notifier;
Eric Auger549d40052019-09-24 10:25:17 +0200632 Error *err = NULL;
633 int i, ret;
Peter Maydell1f871c52018-06-15 14:57:16 +0100634
635 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000636 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100637 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
638 break;
639 }
640 }
641 if (i == cpu->iommu_notifiers->len) {
642 /* Not found, add a new entry at the end of the array */
643 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000644 notifier = g_new0(TCGIOMMUNotifier, 1);
645 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100646
647 notifier->mr = mr;
648 notifier->iommu_idx = iommu_idx;
649 notifier->cpu = cpu;
650 /* Rather than trying to register interest in the specific part
651 * of the iommu's address space that we've accessed and then
652 * expand it later as subsequent accesses touch more of it, we
653 * just register interest in the whole thing, on the assumption
654 * that iommu reconfiguration will be rare.
655 */
656 iommu_notifier_init(&notifier->n,
657 tcg_iommu_unmap_notify,
658 IOMMU_NOTIFIER_UNMAP,
659 0,
660 HWADDR_MAX,
661 iommu_idx);
Eric Auger549d40052019-09-24 10:25:17 +0200662 ret = memory_region_register_iommu_notifier(notifier->mr, &notifier->n,
663 &err);
664 if (ret) {
665 error_report_err(err);
666 exit(1);
667 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100668 }
669
670 if (!notifier->active) {
671 notifier->active = true;
672 }
673}
674
675static void tcg_iommu_free_notifier_list(CPUState *cpu)
676{
677 /* Destroy the CPU's notifier list */
678 int i;
679 TCGIOMMUNotifier *notifier;
680
681 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000682 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100683 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000684 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100685 }
686 g_array_free(cpu->iommu_notifiers, true);
687}
688
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100689/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200690MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000691address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100692 hwaddr *xlat, hwaddr *plen,
693 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200694{
Avi Kivity30951152012-10-30 13:47:46 +0200695 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100696 IOMMUMemoryRegion *iommu_mr;
697 IOMMUMemoryRegionClass *imrc;
698 IOMMUTLBEntry iotlb;
699 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100700 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000701
Peter Maydell1f871c52018-06-15 14:57:16 +0100702 for (;;) {
703 section = address_space_translate_internal(d, addr, &addr, plen, false);
704
705 iommu_mr = memory_region_get_iommu(section->mr);
706 if (!iommu_mr) {
707 break;
708 }
709
710 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
711
712 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
713 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
714 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
715 * doesn't short-cut its translation table walk.
716 */
717 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
718 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
719 | (addr & iotlb.addr_mask));
720 /* Update the caller's prot bits to remove permissions the IOMMU
721 * is giving us a failure response for. If we get down to no
722 * permissions left at all we can give up now.
723 */
724 if (!(iotlb.perm & IOMMU_RO)) {
725 *prot &= ~(PAGE_READ | PAGE_EXEC);
726 }
727 if (!(iotlb.perm & IOMMU_WO)) {
728 *prot &= ~PAGE_WRITE;
729 }
730
731 if (!*prot) {
732 goto translate_fail;
733 }
734
735 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
736 }
Avi Kivity30951152012-10-30 13:47:46 +0200737
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000738 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100739 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200740 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100741
742translate_fail:
743 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200744}
bellard9fa3e852004-01-04 18:06:42 +0000745#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000746
Andreas Färberb170fce2013-01-20 20:23:22 +0100747#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000748
Juan Quintelae59fb372009-09-29 22:48:21 +0200749static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200750{
Andreas Färber259186a2013-01-17 18:51:17 +0100751 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200752
aurel323098dba2009-03-07 21:28:24 +0000753 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
754 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100755 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000756 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000757
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300758 /* loadvm has just updated the content of RAM, bypassing the
759 * usual mechanisms that ensure we flush TBs for writes to
760 * memory we've translated code from. So we must flush all TBs,
761 * which will now be stale.
762 */
763 tb_flush(cpu);
764
pbrook9656f322008-07-01 20:01:19 +0000765 return 0;
766}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200767
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400768static int cpu_common_pre_load(void *opaque)
769{
770 CPUState *cpu = opaque;
771
Paolo Bonziniadee6422014-12-19 12:53:14 +0100772 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400773
774 return 0;
775}
776
777static bool cpu_common_exception_index_needed(void *opaque)
778{
779 CPUState *cpu = opaque;
780
Paolo Bonziniadee6422014-12-19 12:53:14 +0100781 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400782}
783
784static const VMStateDescription vmstate_cpu_common_exception_index = {
785 .name = "cpu_common/exception_index",
786 .version_id = 1,
787 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200788 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400789 .fields = (VMStateField[]) {
790 VMSTATE_INT32(exception_index, CPUState),
791 VMSTATE_END_OF_LIST()
792 }
793};
794
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300795static bool cpu_common_crash_occurred_needed(void *opaque)
796{
797 CPUState *cpu = opaque;
798
799 return cpu->crash_occurred;
800}
801
802static const VMStateDescription vmstate_cpu_common_crash_occurred = {
803 .name = "cpu_common/crash_occurred",
804 .version_id = 1,
805 .minimum_version_id = 1,
806 .needed = cpu_common_crash_occurred_needed,
807 .fields = (VMStateField[]) {
808 VMSTATE_BOOL(crash_occurred, CPUState),
809 VMSTATE_END_OF_LIST()
810 }
811};
812
Andreas Färber1a1562f2013-06-17 04:09:11 +0200813const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200814 .name = "cpu_common",
815 .version_id = 1,
816 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400817 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200818 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200819 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100820 VMSTATE_UINT32(halted, CPUState),
821 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200822 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400823 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200824 .subsections = (const VMStateDescription*[]) {
825 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300826 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200827 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200828 }
829};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200830
pbrook9656f322008-07-01 20:01:19 +0000831#endif
832
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100833CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400834{
Andreas Färberbdc44642013-06-24 23:50:24 +0200835 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400836
Andreas Färberbdc44642013-06-24 23:50:24 +0200837 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100838 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200839 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100840 }
Glauber Costa950f1472009-06-09 12:15:18 -0400841 }
842
Andreas Färberbdc44642013-06-24 23:50:24 +0200843 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400844}
845
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000846#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800847void cpu_address_space_init(CPUState *cpu, int asidx,
848 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000849{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000850 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800851 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800852 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800853
854 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800855 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
856 address_space_init(as, mr, as_name);
857 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000858
859 /* Target code should have set num_ases before calling us */
860 assert(asidx < cpu->num_ases);
861
Peter Maydell56943e82016-01-21 14:15:04 +0000862 if (asidx == 0) {
863 /* address space 0 gets the convenience alias */
864 cpu->as = as;
865 }
866
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000867 /* KVM cannot currently support multiple address spaces. */
868 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000869
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000870 if (!cpu->cpu_ases) {
871 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000872 }
Peter Maydell32857f42015-10-01 15:29:50 +0100873
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000874 newas = &cpu->cpu_ases[asidx];
875 newas->cpu = cpu;
876 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000877 if (tcg_enabled()) {
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100878 newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000879 newas->tcg_as_listener.commit = tcg_commit;
880 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000881 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000882}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000883
884AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
885{
886 /* Return the AddressSpace corresponding to the specified index */
887 return cpu->cpu_ases[asidx].as;
888}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000889#endif
890
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200891void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530892{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530893 CPUClass *cc = CPU_GET_CLASS(cpu);
894
Paolo Bonzini267f6852016-08-28 03:45:14 +0200895 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530896
897 if (cc->vmsd != NULL) {
898 vmstate_unregister(NULL, cc->vmsd, cpu);
899 }
900 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
901 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
902 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100903#ifndef CONFIG_USER_ONLY
904 tcg_iommu_free_notifier_list(cpu);
905#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530906}
907
Fam Zhengc7e002c2017-07-14 10:15:08 +0800908Property cpu_common_props[] = {
909#ifndef CONFIG_USER_ONLY
910 /* Create a memory property for softmmu CPU object,
Markus Armbruster2e5b09f2019-07-09 17:20:52 +0200911 * so users can wire up its memory. (This can't go in hw/core/cpu.c
Fam Zhengc7e002c2017-07-14 10:15:08 +0800912 * because that file is compiled only once for both user-mode
913 * and system builds.) The default if no link is set up is to use
914 * the system address space.
915 */
916 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
917 MemoryRegion *),
918#endif
919 DEFINE_PROP_END_OF_LIST(),
920};
921
Laurent Vivier39e329e2016-10-20 13:26:02 +0200922void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000923{
Peter Maydell56943e82016-01-21 14:15:04 +0000924 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000925 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000926
Eduardo Habkost291135b2015-04-27 17:00:33 -0300927#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300928 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000929 cpu->memory = system_memory;
930 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300931#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200932}
933
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200934void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200935{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700936 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000937 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300938
Paolo Bonzini267f6852016-08-28 03:45:14 +0200939 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200940
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000941 if (tcg_enabled() && !tcg_target_initialized) {
942 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700943 cc->tcg_initialize();
944 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400945 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700946
Emilio G. Cota30865f32018-10-21 13:30:35 -0400947 qemu_plugin_vcpu_init_hook(cpu);
948
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200949#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200950 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200951 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200952 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100953 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200954 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100955 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100956
Peter Maydell5601be32019-02-01 14:55:45 +0000957 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200958#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000959}
960
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300961const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100962{
963 ObjectClass *oc;
964 CPUClass *cc;
965 gchar **model_pieces;
966 const char *cpu_type;
967
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300968 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300969 if (!model_pieces[0]) {
970 error_report("-cpu option cannot be empty");
971 exit(1);
972 }
Igor Mammedov2278b932018-02-07 11:40:26 +0100973
974 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
975 if (oc == NULL) {
976 error_report("unable to find CPU model '%s'", model_pieces[0]);
977 g_strfreev(model_pieces);
978 exit(EXIT_FAILURE);
979 }
980
981 cpu_type = object_class_get_name(oc);
982 cc = CPU_CLASS(oc);
983 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
984 g_strfreev(model_pieces);
985 return cpu_type;
986}
987
Paolo Bonzinic40d4792018-07-02 14:45:25 +0200988#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +0200989void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +0000990{
Pranith Kumar406bc332017-07-12 17:51:42 -0400991 mmap_lock();
Richard Hendersonce9f5e22019-09-21 20:03:36 -0700992 tb_invalidate_phys_page_range(addr, addr + 1);
Pranith Kumar406bc332017-07-12 17:51:42 -0400993 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000994}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +0200995
996static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
997{
998 tb_invalidate_phys_addr(pc);
999}
Pranith Kumar406bc332017-07-12 17:51:42 -04001000#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001001void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1002{
1003 ram_addr_t ram_addr;
1004 MemoryRegion *mr;
1005 hwaddr l = 1;
1006
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001007 if (!tcg_enabled()) {
1008 return;
1009 }
1010
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001011 RCU_READ_LOCK_GUARD();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001012 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1013 if (!(memory_region_is_ram(mr)
1014 || memory_region_is_romd(mr))) {
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001015 return;
1016 }
1017 ram_addr = memory_region_get_ram_addr(mr) + addr;
Richard Hendersonce9f5e22019-09-21 20:03:36 -07001018 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1);
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001019}
1020
Pranith Kumar406bc332017-07-12 17:51:42 -04001021static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1022{
Max Filippovb55f54b2019-11-27 14:06:01 -08001023 /*
1024 * There may not be a virtual to physical translation for the pc
1025 * right now, but there may exist cached TB for this pc.
1026 * Flush the whole TB cache to force re-translation of such TBs.
1027 * This is heavyweight, but we're debugging anyway.
1028 */
1029 tb_flush(cpu);
Pranith Kumar406bc332017-07-12 17:51:42 -04001030}
1031#endif
bellardd720b932004-04-25 17:57:43 +00001032
Richard Henderson74841f02019-08-24 13:31:58 -07001033#ifndef CONFIG_USER_ONLY
pbrook6658ffb2007-03-16 23:58:11 +00001034/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001035int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001036 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001037{
aliguoric0ce9982008-11-25 22:13:57 +00001038 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001039
Peter Maydell05068c02014-09-12 14:06:48 +01001040 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001041 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001042 error_report("tried to set invalid watchpoint at %"
1043 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001044 return -EINVAL;
1045 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001046 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001047
aliguoria1d1bb32008-11-18 20:07:32 +00001048 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001049 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001050 wp->flags = flags;
1051
aliguori2dc9f412008-11-18 20:56:59 +00001052 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001053 if (flags & BP_GDB) {
1054 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1055 } else {
1056 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1057 }
aliguoria1d1bb32008-11-18 20:07:32 +00001058
Andreas Färber31b030d2013-09-04 01:29:02 +02001059 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001060
1061 if (watchpoint)
1062 *watchpoint = wp;
1063 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001064}
1065
aliguoria1d1bb32008-11-18 20:07:32 +00001066/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001067int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001068 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001069{
aliguoria1d1bb32008-11-18 20:07:32 +00001070 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001071
Andreas Färberff4700b2013-08-26 18:23:18 +02001072 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001073 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001074 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001075 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001076 return 0;
1077 }
1078 }
aliguoria1d1bb32008-11-18 20:07:32 +00001079 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001080}
1081
aliguoria1d1bb32008-11-18 20:07:32 +00001082/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001083void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001084{
Andreas Färberff4700b2013-08-26 18:23:18 +02001085 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001086
Andreas Färber31b030d2013-09-04 01:29:02 +02001087 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001088
Anthony Liguori7267c092011-08-20 22:09:37 -05001089 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001090}
1091
aliguoria1d1bb32008-11-18 20:07:32 +00001092/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001093void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001094{
aliguoric0ce9982008-11-25 22:13:57 +00001095 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001096
Andreas Färberff4700b2013-08-26 18:23:18 +02001097 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001098 if (wp->flags & mask) {
1099 cpu_watchpoint_remove_by_ref(cpu, wp);
1100 }
aliguoric0ce9982008-11-25 22:13:57 +00001101 }
aliguoria1d1bb32008-11-18 20:07:32 +00001102}
Peter Maydell05068c02014-09-12 14:06:48 +01001103
1104/* Return true if this watchpoint address matches the specified
1105 * access (ie the address range covered by the watchpoint overlaps
1106 * partially or completely with the address range covered by the
1107 * access).
1108 */
Richard Henderson56ad8b02019-08-24 08:21:34 -07001109static inline bool watchpoint_address_matches(CPUWatchpoint *wp,
1110 vaddr addr, vaddr len)
Peter Maydell05068c02014-09-12 14:06:48 +01001111{
1112 /* We know the lengths are non-zero, but a little caution is
1113 * required to avoid errors in the case where the range ends
1114 * exactly at the top of the address space and so addr + len
1115 * wraps round to zero.
1116 */
1117 vaddr wpend = wp->vaddr + wp->len - 1;
1118 vaddr addrend = addr + len - 1;
1119
1120 return !(addr > wpend || wp->vaddr > addrend);
1121}
1122
Richard Henderson56ad8b02019-08-24 08:21:34 -07001123/* Return flags for watchpoints that match addr + prot. */
1124int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len)
1125{
1126 CPUWatchpoint *wp;
1127 int ret = 0;
1128
1129 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1130 if (watchpoint_address_matches(wp, addr, TARGET_PAGE_SIZE)) {
1131 ret |= wp->flags;
1132 }
1133 }
1134 return ret;
1135}
Richard Henderson74841f02019-08-24 13:31:58 -07001136#endif /* !CONFIG_USER_ONLY */
aliguoria1d1bb32008-11-18 20:07:32 +00001137
1138/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001139int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001140 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001141{
aliguoric0ce9982008-11-25 22:13:57 +00001142 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001143
Anthony Liguori7267c092011-08-20 22:09:37 -05001144 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001145
1146 bp->pc = pc;
1147 bp->flags = flags;
1148
aliguori2dc9f412008-11-18 20:56:59 +00001149 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001150 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001151 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001152 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001153 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001154 }
aliguoria1d1bb32008-11-18 20:07:32 +00001155
Andreas Färberf0c3c502013-08-26 21:22:53 +02001156 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001157
Andreas Färber00b941e2013-06-29 18:55:54 +02001158 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001159 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001160 }
aliguoria1d1bb32008-11-18 20:07:32 +00001161 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001162}
1163
1164/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001165int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001166{
aliguoria1d1bb32008-11-18 20:07:32 +00001167 CPUBreakpoint *bp;
1168
Andreas Färberf0c3c502013-08-26 21:22:53 +02001169 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001170 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001171 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001172 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001173 }
bellard4c3a88a2003-07-26 12:06:08 +00001174 }
aliguoria1d1bb32008-11-18 20:07:32 +00001175 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001176}
1177
aliguoria1d1bb32008-11-18 20:07:32 +00001178/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001179void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001180{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001181 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1182
1183 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001184
Anthony Liguori7267c092011-08-20 22:09:37 -05001185 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001186}
1187
1188/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001189void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001190{
aliguoric0ce9982008-11-25 22:13:57 +00001191 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001192
Andreas Färberf0c3c502013-08-26 21:22:53 +02001193 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001194 if (bp->flags & mask) {
1195 cpu_breakpoint_remove_by_ref(cpu, bp);
1196 }
aliguoric0ce9982008-11-25 22:13:57 +00001197 }
bellard4c3a88a2003-07-26 12:06:08 +00001198}
1199
bellardc33a3462003-07-29 20:50:33 +00001200/* enable or disable single step mode. EXCP_DEBUG is returned by the
1201 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001202void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001203{
Andreas Färbered2803d2013-06-21 20:20:45 +02001204 if (cpu->singlestep_enabled != enabled) {
1205 cpu->singlestep_enabled = enabled;
1206 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001207 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001208 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001209 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001210 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001211 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001212 }
bellardc33a3462003-07-29 20:50:33 +00001213 }
bellardc33a3462003-07-29 20:50:33 +00001214}
1215
Andreas Färbera47dddd2013-09-03 17:38:47 +02001216void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001217{
1218 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001219 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001220
1221 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001222 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001223 fprintf(stderr, "qemu: fatal: ");
1224 vfprintf(stderr, fmt, ap);
1225 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001226 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001227 if (qemu_log_separate()) {
Robert Foleyfc59d2d2019-11-18 16:15:26 -05001228 FILE *logfile = qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001229 qemu_log("qemu: fatal: ");
1230 qemu_log_vprintf(fmt, ap2);
1231 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001232 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001233 qemu_log_flush();
Robert Foleyfc59d2d2019-11-18 16:15:26 -05001234 qemu_log_unlock(logfile);
aliguori93fcfe32009-01-15 22:34:14 +00001235 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001236 }
pbrook493ae1f2007-11-23 16:53:59 +00001237 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001238 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001239 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001240#if defined(CONFIG_USER_ONLY)
1241 {
1242 struct sigaction act;
1243 sigfillset(&act.sa_mask);
1244 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001245 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001246 sigaction(SIGABRT, &act, NULL);
1247 }
1248#endif
bellard75012672003-06-21 13:11:07 +00001249 abort();
1250}
1251
bellard01243112004-01-04 15:48:17 +00001252#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001253/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001254static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1255{
1256 RAMBlock *block;
1257
Paolo Bonzini43771532013-09-09 17:58:40 +02001258 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001259 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001260 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001261 }
Peter Xu99e15582017-05-12 12:17:39 +08001262 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001263 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001264 goto found;
1265 }
1266 }
1267
1268 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1269 abort();
1270
1271found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001272 /* It is safe to write mru_block outside the iothread lock. This
1273 * is what happens:
1274 *
1275 * mru_block = xxx
1276 * rcu_read_unlock()
1277 * xxx removed from list
1278 * rcu_read_lock()
1279 * read mru_block
1280 * mru_block = NULL;
1281 * call_rcu(reclaim_ramblock, xxx);
1282 * rcu_read_unlock()
1283 *
1284 * atomic_rcu_set is not needed here. The block was already published
1285 * when it was placed into the list. Here we're just making an extra
1286 * copy of the pointer.
1287 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001288 ram_list.mru_block = block;
1289 return block;
1290}
1291
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001292static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001293{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001294 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001295 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001296 RAMBlock *block;
1297 ram_addr_t end;
1298
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001299 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001300 end = TARGET_PAGE_ALIGN(start + length);
1301 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001302
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001303 RCU_READ_LOCK_GUARD();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001304 block = qemu_get_ram_block(start);
1305 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001306 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001307 CPU_FOREACH(cpu) {
1308 tlb_reset_dirty(cpu, start1, length);
1309 }
Juan Quintelad24981d2012-05-22 00:42:40 +02001310}
1311
1312/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001313bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1314 ram_addr_t length,
1315 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001316{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001317 DirtyMemoryBlocks *blocks;
Matt Borgerson25aa6b32020-02-18 03:19:10 -07001318 unsigned long end, page, start_page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001319 bool dirty = false;
Peter Xu077874e2019-06-03 14:50:51 +08001320 RAMBlock *ramblock;
1321 uint64_t mr_offset, mr_size;
Juan Quintelad24981d2012-05-22 00:42:40 +02001322
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001323 if (length == 0) {
1324 return false;
1325 }
1326
1327 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
Matt Borgerson25aa6b32020-02-18 03:19:10 -07001328 start_page = start >> TARGET_PAGE_BITS;
1329 page = start_page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001330
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001331 WITH_RCU_READ_LOCK_GUARD() {
1332 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1333 ramblock = qemu_get_ram_block(start);
1334 /* Range sanity check on the ramblock */
1335 assert(start >= ramblock->offset &&
1336 start + length <= ramblock->offset + ramblock->used_length);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001337
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001338 while (page < end) {
1339 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1340 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1341 unsigned long num = MIN(end - page,
1342 DIRTY_MEMORY_BLOCK_SIZE - offset);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001343
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001344 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1345 offset, num);
1346 page += num;
1347 }
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001348
Matt Borgerson25aa6b32020-02-18 03:19:10 -07001349 mr_offset = (ram_addr_t)(start_page << TARGET_PAGE_BITS) - ramblock->offset;
1350 mr_size = (end - start_page) << TARGET_PAGE_BITS;
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001351 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001352 }
1353
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001354 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001355 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001356 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001357
1358 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001359}
1360
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001361DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
Peter Xu5dea4072019-06-03 14:50:50 +08001362 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001363{
1364 DirtyMemoryBlocks *blocks;
Peter Xu5dea4072019-06-03 14:50:50 +08001365 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001366 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1367 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1368 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1369 DirtyBitmapSnapshot *snap;
1370 unsigned long page, end, dest;
1371
1372 snap = g_malloc0(sizeof(*snap) +
1373 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1374 snap->start = first;
1375 snap->end = last;
1376
1377 page = first >> TARGET_PAGE_BITS;
1378 end = last >> TARGET_PAGE_BITS;
1379 dest = 0;
1380
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001381 WITH_RCU_READ_LOCK_GUARD() {
1382 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001383
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001384 while (page < end) {
1385 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1386 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1387 unsigned long num = MIN(end - page,
1388 DIRTY_MEMORY_BLOCK_SIZE - offset);
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001389
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001390 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1391 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1392 offset >>= BITS_PER_LEVEL;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001393
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001394 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1395 blocks->blocks[idx] + offset,
1396 num);
1397 page += num;
1398 dest += num >> BITS_PER_LEVEL;
1399 }
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001400 }
1401
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001402 if (tcg_enabled()) {
1403 tlb_reset_dirty_range_all(start, length);
1404 }
1405
Peter Xu077874e2019-06-03 14:50:51 +08001406 memory_region_clear_dirty_bitmap(mr, offset, length);
1407
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001408 return snap;
1409}
1410
1411bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1412 ram_addr_t start,
1413 ram_addr_t length)
1414{
1415 unsigned long page, end;
1416
1417 assert(start >= snap->start);
1418 assert(start + length <= snap->end);
1419
1420 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1421 page = (start - snap->start) >> TARGET_PAGE_BITS;
1422
1423 while (page < end) {
1424 if (test_bit(page, snap->dirty)) {
1425 return true;
1426 }
1427 page++;
1428 }
1429 return false;
1430}
1431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001432/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001433hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Richard Henderson8f5db642019-09-19 21:09:58 -07001434 MemoryRegionSection *section)
Blue Swirle5548612012-04-21 13:08:33 +00001435{
Richard Henderson8f5db642019-09-19 21:09:58 -07001436 AddressSpaceDispatch *d = flatview_to_dispatch(section->fv);
1437 return section - d->map.sections;
Blue Swirle5548612012-04-21 13:08:33 +00001438}
bellard9fa3e852004-01-04 18:06:42 +00001439#endif /* defined(CONFIG_USER_ONLY) */
1440
pbrooke2eef172008-06-08 01:09:01 +00001441#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001442
Wei Yangb797ab12019-03-21 16:25:53 +08001443static int subpage_register(subpage_t *mmio, uint32_t start, uint32_t end,
1444 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001445static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001446
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001447static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001448 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001449
1450/*
1451 * Set a custom physical guest memory alloator.
1452 * Accelerators with unusual needs may need this. Hopefully, we can
1453 * get rid of it eventually.
1454 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001455void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001456{
1457 phys_mem_alloc = alloc;
1458}
1459
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001460static uint16_t phys_section_add(PhysPageMap *map,
1461 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001462{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001463 /* The physical section number is ORed with a page-aligned
1464 * pointer to produce the iotlb entries. Thus it should
1465 * never overflow into the page-aligned value.
1466 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001467 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001468
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001469 if (map->sections_nb == map->sections_nb_alloc) {
1470 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1471 map->sections = g_renew(MemoryRegionSection, map->sections,
1472 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001473 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001474 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001475 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001476 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001477}
1478
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001479static void phys_section_destroy(MemoryRegion *mr)
1480{
Don Slutz55b4e802015-11-30 17:11:04 -05001481 bool have_sub_page = mr->subpage;
1482
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001483 memory_region_unref(mr);
1484
Don Slutz55b4e802015-11-30 17:11:04 -05001485 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001486 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001487 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001488 g_free(subpage);
1489 }
1490}
1491
Paolo Bonzini60926662013-05-29 12:30:26 +02001492static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001493{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001494 while (map->sections_nb > 0) {
1495 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001496 phys_section_destroy(section->mr);
1497 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001498 g_free(map->sections);
1499 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001500}
1501
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001502static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001503{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001504 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001505 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001506 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001507 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001508 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001509 MemoryRegionSection subsection = {
1510 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001511 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001512 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001513 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001514
Avi Kivityf3705d52012-03-08 16:16:34 +02001515 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001516
Avi Kivityf3705d52012-03-08 16:16:34 +02001517 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001518 subpage = subpage_init(fv, base);
1519 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001520 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001521 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001522 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001523 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001524 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001525 }
1526 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001527 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001528 subpage_register(subpage, start, end,
1529 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001530}
1531
1532
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001533static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001534 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001535{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001536 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001537 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001538 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001539 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1540 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001541
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001542 assert(num_pages);
1543 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001544}
1545
Wei Yang494d1992019-03-11 13:42:52 +08001546/*
1547 * The range in *section* may look like this:
1548 *
1549 * |s|PPPPPPP|s|
1550 *
1551 * where s stands for subpage and P for page.
1552 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001553void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001554{
Wei Yang494d1992019-03-11 13:42:52 +08001555 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001556 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001557
Wei Yang494d1992019-03-11 13:42:52 +08001558 /* register first subpage */
1559 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1560 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1561 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001562
Wei Yang494d1992019-03-11 13:42:52 +08001563 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001564 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001565 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001566 if (int128_eq(remain.size, now.size)) {
1567 return;
1568 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001569 remain.size = int128_sub(remain.size, now.size);
1570 remain.offset_within_address_space += int128_get64(now.size);
1571 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001572 }
Wei Yang494d1992019-03-11 13:42:52 +08001573
1574 /* register whole pages */
1575 if (int128_ge(remain.size, page_size)) {
1576 MemoryRegionSection now = remain;
1577 now.size = int128_and(now.size, int128_neg(page_size));
1578 register_multipage(fv, &now);
1579 if (int128_eq(remain.size, now.size)) {
1580 return;
1581 }
1582 remain.size = int128_sub(remain.size, now.size);
1583 remain.offset_within_address_space += int128_get64(now.size);
1584 remain.offset_within_region += int128_get64(now.size);
1585 }
1586
1587 /* register last subpage */
1588 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001589}
1590
Sheng Yang62a27442010-01-26 19:21:16 +08001591void qemu_flush_coalesced_mmio_buffer(void)
1592{
1593 if (kvm_enabled())
1594 kvm_flush_coalesced_mmio_buffer();
1595}
1596
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001597void qemu_mutex_lock_ramlist(void)
1598{
1599 qemu_mutex_lock(&ram_list.mutex);
1600}
1601
1602void qemu_mutex_unlock_ramlist(void)
1603{
1604 qemu_mutex_unlock(&ram_list.mutex);
1605}
1606
Peter Xube9b23c2017-05-12 12:17:41 +08001607void ram_block_dump(Monitor *mon)
1608{
1609 RAMBlock *block;
1610 char *psize;
1611
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001612 RCU_READ_LOCK_GUARD();
Peter Xube9b23c2017-05-12 12:17:41 +08001613 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1614 "Block Name", "PSize", "Offset", "Used", "Total");
1615 RAMBLOCK_FOREACH(block) {
1616 psize = size_to_str(block->page_size);
1617 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1618 " 0x%016" PRIx64 "\n", block->idstr, psize,
1619 (uint64_t)block->offset,
1620 (uint64_t)block->used_length,
1621 (uint64_t)block->max_length);
1622 g_free(psize);
1623 }
Peter Xube9b23c2017-05-12 12:17:41 +08001624}
1625
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001626#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001627/*
1628 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1629 * may or may not name the same files / on the same filesystem now as
1630 * when we actually open and map them. Iterate over the file
1631 * descriptors instead, and use qemu_fd_getpagesize().
1632 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001633static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001634{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001635 long *hpsize_min = opaque;
1636
1637 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001638 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1639 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001640
David Gibson7d5489e2019-03-26 14:33:33 +11001641 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001642 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001643 }
1644 }
1645
1646 return 0;
1647}
1648
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001649static int find_max_backend_pagesize(Object *obj, void *opaque)
1650{
1651 long *hpsize_max = opaque;
1652
1653 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1654 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1655 long hpsize = host_memory_backend_pagesize(backend);
1656
1657 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1658 *hpsize_max = hpsize;
1659 }
1660 }
1661
1662 return 0;
1663}
1664
1665/*
1666 * TODO: We assume right now that all mapped host memory backends are
1667 * used as RAM, however some might be used for different purposes.
1668 */
1669long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001670{
1671 long hpsize = LONG_MAX;
Igor Mammedovad1172d2020-02-19 11:09:47 -05001672 Object *memdev_root = object_resolve_path("/objects", NULL);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001673
Igor Mammedovad1172d2020-02-19 11:09:47 -05001674 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001675 return hpsize;
1676}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001677
1678long qemu_maxrampagesize(void)
1679{
Igor Mammedovad1172d2020-02-19 11:09:47 -05001680 long pagesize = 0;
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001681 Object *memdev_root = object_resolve_path("/objects", NULL);
1682
Igor Mammedovad1172d2020-02-19 11:09:47 -05001683 object_child_foreach(memdev_root, find_max_backend_pagesize, &pagesize);
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001684 return pagesize;
1685}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001686#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001687long qemu_minrampagesize(void)
1688{
Wei Yang038adc22019-10-13 10:11:45 +08001689 return qemu_real_host_page_size;
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001690}
1691long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001692{
Wei Yang038adc22019-10-13 10:11:45 +08001693 return qemu_real_host_page_size;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001694}
1695#endif
1696
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001697#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001698static int64_t get_file_size(int fd)
1699{
Stefan Hajnoczi72d41eb2019-08-30 10:30:56 +01001700 int64_t size;
1701#if defined(__linux__)
1702 struct stat st;
1703
1704 if (fstat(fd, &st) < 0) {
1705 return -errno;
1706 }
1707
1708 /* Special handling for devdax character devices */
1709 if (S_ISCHR(st.st_mode)) {
1710 g_autofree char *subsystem_path = NULL;
1711 g_autofree char *subsystem = NULL;
1712
1713 subsystem_path = g_strdup_printf("/sys/dev/char/%d:%d/subsystem",
1714 major(st.st_rdev), minor(st.st_rdev));
1715 subsystem = g_file_read_link(subsystem_path, NULL);
1716
1717 if (subsystem && g_str_has_suffix(subsystem, "/dax")) {
1718 g_autofree char *size_path = NULL;
1719 g_autofree char *size_str = NULL;
1720
1721 size_path = g_strdup_printf("/sys/dev/char/%d:%d/size",
1722 major(st.st_rdev), minor(st.st_rdev));
1723
1724 if (g_file_get_contents(size_path, &size_str, NULL, NULL)) {
1725 return g_ascii_strtoll(size_str, NULL, 0);
1726 }
1727 }
1728 }
1729#endif /* defined(__linux__) */
1730
1731 /* st.st_size may be zero for special files yet lseek(2) works */
1732 size = lseek(fd, 0, SEEK_END);
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001733 if (size < 0) {
1734 return -errno;
1735 }
1736 return size;
1737}
1738
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001739static int file_ram_open(const char *path,
1740 const char *region_name,
1741 bool *created,
1742 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001743{
1744 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001745 char *sanitized_name;
1746 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001747 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001748
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001749 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001750 for (;;) {
1751 fd = open(path, O_RDWR);
1752 if (fd >= 0) {
1753 /* @path names an existing file, use it */
1754 break;
1755 }
1756 if (errno == ENOENT) {
1757 /* @path names a file that doesn't exist, create it */
1758 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1759 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001760 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001761 break;
1762 }
1763 } else if (errno == EISDIR) {
1764 /* @path names a directory, create a file there */
1765 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001766 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001767 for (c = sanitized_name; *c != '\0'; c++) {
1768 if (*c == '/') {
1769 *c = '_';
1770 }
1771 }
1772
1773 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1774 sanitized_name);
1775 g_free(sanitized_name);
1776
1777 fd = mkstemp(filename);
1778 if (fd >= 0) {
1779 unlink(filename);
1780 g_free(filename);
1781 break;
1782 }
1783 g_free(filename);
1784 }
1785 if (errno != EEXIST && errno != EINTR) {
1786 error_setg_errno(errp, errno,
1787 "can't open backing store %s for guest RAM",
1788 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001789 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001790 }
1791 /*
1792 * Try again on EINTR and EEXIST. The latter happens when
1793 * something else creates the file between our two open().
1794 */
1795 }
1796
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001797 return fd;
1798}
1799
1800static void *file_ram_alloc(RAMBlock *block,
1801 ram_addr_t memory,
1802 int fd,
1803 bool truncate,
1804 Error **errp)
1805{
1806 void *area;
1807
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001808 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001809 if (block->mr->align % block->page_size) {
1810 error_setg(errp, "alignment 0x%" PRIx64
1811 " must be multiples of page size 0x%zx",
1812 block->mr->align, block->page_size);
1813 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001814 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1815 error_setg(errp, "alignment 0x%" PRIx64
1816 " must be a power of two", block->mr->align);
1817 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001818 }
1819 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001820#if defined(__s390x__)
1821 if (kvm_enabled()) {
1822 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1823 }
1824#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001825
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001826 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001827 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001828 "or larger than page size 0x%zx",
1829 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001830 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001831 }
1832
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001833 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001834
1835 /*
1836 * ftruncate is not supported by hugetlbfs in older
1837 * hosts, so don't bother bailing out on errors.
1838 * If anything goes wrong with it under other filesystems,
1839 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001840 *
1841 * Do not truncate the non-empty backend file to avoid corrupting
1842 * the existing data in the file. Disabling shrinking is not
1843 * enough. For example, the current vNVDIMM implementation stores
1844 * the guest NVDIMM labels at the end of the backend file. If the
1845 * backend file is later extended, QEMU will not be able to find
1846 * those labels. Therefore, extending the non-empty backend file
1847 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001848 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001849 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001850 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001851 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001852
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001853 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001854 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001855 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001856 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001857 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001858 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001859 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001860
Alex Williamson04b16652010-07-02 11:13:17 -06001861 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001862 return area;
1863}
1864#endif
1865
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001866/* Allocate space within the ram_addr_t space that governs the
1867 * dirty bitmaps.
1868 * Called with the ramlist lock held.
1869 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001870static ram_addr_t find_ram_offset(ram_addr_t size)
1871{
Alex Williamson04b16652010-07-02 11:13:17 -06001872 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001873 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001874
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001875 assert(size != 0); /* it would hand out same offset multiple times */
1876
Mike Day0dc3f442013-09-05 14:41:35 -04001877 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001878 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001879 }
Alex Williamson04b16652010-07-02 11:13:17 -06001880
Peter Xu99e15582017-05-12 12:17:39 +08001881 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001882 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001883
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001884 /* Align blocks to start on a 'long' in the bitmap
1885 * which makes the bitmap sync'ing take the fast path.
1886 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001887 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001888 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001889
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001890 /* Search for the closest following block
1891 * and find the gap.
1892 */
Peter Xu99e15582017-05-12 12:17:39 +08001893 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001894 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001895 next = MIN(next, next_block->offset);
1896 }
1897 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001898
1899 /* If it fits remember our place and remember the size
1900 * of gap, but keep going so that we might find a smaller
1901 * gap to fill so avoiding fragmentation.
1902 */
1903 if (next - candidate >= size && next - candidate < mingap) {
1904 offset = candidate;
1905 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001906 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001907
1908 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001909 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001910
1911 if (offset == RAM_ADDR_MAX) {
1912 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1913 (uint64_t)size);
1914 abort();
1915 }
1916
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001917 trace_find_ram_offset(size, offset);
1918
Alex Williamson04b16652010-07-02 11:13:17 -06001919 return offset;
1920}
1921
David Hildenbrandc1361802018-06-20 22:27:36 +02001922static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001923{
Alex Williamsond17b5282010-06-25 11:08:38 -06001924 RAMBlock *block;
1925 ram_addr_t last = 0;
1926
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001927 RCU_READ_LOCK_GUARD();
Peter Xu99e15582017-05-12 12:17:39 +08001928 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001929 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001930 }
Juan Quintelab8c48992017-03-21 17:44:30 +01001931 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001932}
1933
Jason Baronddb97f12012-08-02 15:44:16 -04001934static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1935{
1936 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001937
1938 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001939 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001940 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1941 if (ret) {
1942 perror("qemu_madvise");
1943 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1944 "but dump_guest_core=off specified\n");
1945 }
1946 }
1947}
1948
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001949const char *qemu_ram_get_idstr(RAMBlock *rb)
1950{
1951 return rb->idstr;
1952}
1953
Yury Kotov754cb9c2019-02-15 20:45:44 +03001954void *qemu_ram_get_host_addr(RAMBlock *rb)
1955{
1956 return rb->host;
1957}
1958
1959ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
1960{
1961 return rb->offset;
1962}
1963
1964ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
1965{
1966 return rb->used_length;
1967}
1968
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001969bool qemu_ram_is_shared(RAMBlock *rb)
1970{
1971 return rb->flags & RAM_SHARED;
1972}
1973
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001974/* Note: Only set at the start of postcopy */
1975bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1976{
1977 return rb->flags & RAM_UF_ZEROPAGE;
1978}
1979
1980void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1981{
1982 rb->flags |= RAM_UF_ZEROPAGE;
1983}
1984
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001985bool qemu_ram_is_migratable(RAMBlock *rb)
1986{
1987 return rb->flags & RAM_MIGRATABLE;
1988}
1989
1990void qemu_ram_set_migratable(RAMBlock *rb)
1991{
1992 rb->flags |= RAM_MIGRATABLE;
1993}
1994
1995void qemu_ram_unset_migratable(RAMBlock *rb)
1996{
1997 rb->flags &= ~RAM_MIGRATABLE;
1998}
1999
Mike Dayae3a7042013-09-05 14:41:35 -04002000/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002001void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002002{
Gongleifa53a0e2016-05-10 10:04:59 +08002003 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002004
Avi Kivityc5705a72011-12-20 15:59:12 +02002005 assert(new_block);
2006 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002007
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002008 if (dev) {
2009 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002010 if (id) {
2011 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002012 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002013 }
2014 }
2015 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2016
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01002017 RCU_READ_LOCK_GUARD();
Peter Xu99e15582017-05-12 12:17:39 +08002018 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002019 if (block != new_block &&
2020 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002021 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2022 new_block->idstr);
2023 abort();
2024 }
2025 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002026}
2027
Mike Dayae3a7042013-09-05 14:41:35 -04002028/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002029void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002030{
Mike Dayae3a7042013-09-05 14:41:35 -04002031 /* FIXME: arch_init.c assumes that this is not called throughout
2032 * migration. Ignore the problem since hot-unplug during migration
2033 * does not work anyway.
2034 */
Hu Tao20cfe882014-04-02 15:13:26 +08002035 if (block) {
2036 memset(block->idstr, 0, sizeof(block->idstr));
2037 }
2038}
2039
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002040size_t qemu_ram_pagesize(RAMBlock *rb)
2041{
2042 return rb->page_size;
2043}
2044
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002045/* Returns the largest size of page in use */
2046size_t qemu_ram_pagesize_largest(void)
2047{
2048 RAMBlock *block;
2049 size_t largest = 0;
2050
Peter Xu99e15582017-05-12 12:17:39 +08002051 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002052 largest = MAX(largest, qemu_ram_pagesize(block));
2053 }
2054
2055 return largest;
2056}
2057
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002058static int memory_try_enable_merging(void *addr, size_t len)
2059{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002060 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002061 /* disabled by the user */
2062 return 0;
2063 }
2064
2065 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2066}
2067
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002068/* Only legal before guest might have detected the memory size: e.g. on
2069 * incoming migration, or right after reset.
2070 *
2071 * As memory core doesn't know how is memory accessed, it is up to
2072 * resize callback to update device state and/or add assertions to detect
2073 * misuse, if necessary.
2074 */
Gongleifa53a0e2016-05-10 10:04:59 +08002075int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002076{
David Hildenbrandce4adc02020-04-03 11:18:27 +01002077 const ram_addr_t unaligned_size = newsize;
2078
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002079 assert(block);
2080
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002081 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002082
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002083 if (block->used_length == newsize) {
David Hildenbrandce4adc02020-04-03 11:18:27 +01002084 /*
2085 * We don't have to resize the ram block (which only knows aligned
2086 * sizes), however, we have to notify if the unaligned size changed.
2087 */
2088 if (unaligned_size != memory_region_size(block->mr)) {
2089 memory_region_set_size(block->mr, unaligned_size);
2090 if (block->resized) {
2091 block->resized(block->idstr, unaligned_size, block->host);
2092 }
2093 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002094 return 0;
2095 }
2096
2097 if (!(block->flags & RAM_RESIZEABLE)) {
2098 error_setg_errno(errp, EINVAL,
2099 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2100 " in != 0x" RAM_ADDR_FMT, block->idstr,
2101 newsize, block->used_length);
2102 return -EINVAL;
2103 }
2104
2105 if (block->max_length < newsize) {
2106 error_setg_errno(errp, EINVAL,
2107 "Length too large: %s: 0x" RAM_ADDR_FMT
2108 " > 0x" RAM_ADDR_FMT, block->idstr,
2109 newsize, block->max_length);
2110 return -EINVAL;
2111 }
2112
2113 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2114 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002115 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2116 DIRTY_CLIENTS_ALL);
David Hildenbrandce4adc02020-04-03 11:18:27 +01002117 memory_region_set_size(block->mr, unaligned_size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002118 if (block->resized) {
David Hildenbrandce4adc02020-04-03 11:18:27 +01002119 block->resized(block->idstr, unaligned_size, block->host);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002120 }
2121 return 0;
2122}
2123
Beata Michalska61c490e2019-11-21 00:08:41 +00002124/*
2125 * Trigger sync on the given ram block for range [start, start + length]
2126 * with the backing store if one is available.
2127 * Otherwise no-op.
2128 * @Note: this is supposed to be a synchronous op.
2129 */
2130void qemu_ram_writeback(RAMBlock *block, ram_addr_t start, ram_addr_t length)
2131{
Beata Michalska61c490e2019-11-21 00:08:41 +00002132 /* The requested range should fit in within the block range */
2133 g_assert((start + length) <= block->used_length);
2134
2135#ifdef CONFIG_LIBPMEM
2136 /* The lack of support for pmem should not block the sync */
2137 if (ramblock_is_pmem(block)) {
Anthony PERARD5d4c9542019-12-19 15:43:22 +00002138 void *addr = ramblock_ptr(block, start);
Beata Michalska61c490e2019-11-21 00:08:41 +00002139 pmem_persist(addr, length);
2140 return;
2141 }
2142#endif
2143 if (block->fd >= 0) {
2144 /**
2145 * Case there is no support for PMEM or the memory has not been
2146 * specified as persistent (or is not one) - use the msync.
2147 * Less optimal but still achieves the same goal
2148 */
Anthony PERARD5d4c9542019-12-19 15:43:22 +00002149 void *addr = ramblock_ptr(block, start);
Beata Michalska61c490e2019-11-21 00:08:41 +00002150 if (qemu_msync(addr, length, block->fd)) {
2151 warn_report("%s: failed to sync memory range: start: "
2152 RAM_ADDR_FMT " length: " RAM_ADDR_FMT,
2153 __func__, start, length);
2154 }
2155 }
2156}
2157
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002158/* Called with ram_list.mutex held */
2159static void dirty_memory_extend(ram_addr_t old_ram_size,
2160 ram_addr_t new_ram_size)
2161{
2162 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2163 DIRTY_MEMORY_BLOCK_SIZE);
2164 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2165 DIRTY_MEMORY_BLOCK_SIZE);
2166 int i;
2167
2168 /* Only need to extend if block count increased */
2169 if (new_num_blocks <= old_num_blocks) {
2170 return;
2171 }
2172
2173 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2174 DirtyMemoryBlocks *old_blocks;
2175 DirtyMemoryBlocks *new_blocks;
2176 int j;
2177
2178 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2179 new_blocks = g_malloc(sizeof(*new_blocks) +
2180 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2181
2182 if (old_num_blocks) {
2183 memcpy(new_blocks->blocks, old_blocks->blocks,
2184 old_num_blocks * sizeof(old_blocks->blocks[0]));
2185 }
2186
2187 for (j = old_num_blocks; j < new_num_blocks; j++) {
2188 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2189 }
2190
2191 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2192
2193 if (old_blocks) {
2194 g_free_rcu(old_blocks, rcu);
2195 }
2196 }
2197}
2198
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002199static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002200{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002201 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002202 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002203 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002204 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002205
Juan Quintelab8c48992017-03-21 17:44:30 +01002206 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002207
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002208 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002209 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002210
2211 if (!new_block->host) {
2212 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002213 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002214 new_block->mr, &err);
2215 if (err) {
2216 error_propagate(errp, err);
2217 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002218 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002219 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002220 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002221 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002222 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002223 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002224 error_setg_errno(errp, errno,
2225 "cannot set up guest memory '%s'",
2226 memory_region_name(new_block->mr));
2227 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002228 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002229 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002230 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002231 }
2232 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002233
Li Zhijiandd631692015-07-02 20:18:06 +08002234 new_ram_size = MAX(old_ram_size,
2235 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2236 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002237 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002238 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002239 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2240 * QLIST (which has an RCU-friendly variant) does not have insertion at
2241 * tail, so save the last element in last_block.
2242 */
Peter Xu99e15582017-05-12 12:17:39 +08002243 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002244 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002245 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002246 break;
2247 }
2248 }
2249 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002250 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002251 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002252 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002253 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002254 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002255 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002256 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002257
Mike Day0dc3f442013-09-05 14:41:35 -04002258 /* Write list before version */
2259 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002260 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002261 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002262
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002263 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002264 new_block->used_length,
2265 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002266
Paolo Bonzinia904c912015-01-21 16:18:35 +01002267 if (new_block->host) {
2268 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2269 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Alexander Bulekova028ede2020-02-19 23:11:09 -05002270 /*
2271 * MADV_DONTFORK is also needed by KVM in absence of synchronous MMU
2272 * Configure it unless the machine is a qtest server, in which case
2273 * KVM is not used and it may be forked (eg for fuzzing purposes).
2274 */
2275 if (!qtest_enabled()) {
2276 qemu_madvise(new_block->host, new_block->max_length,
2277 QEMU_MADV_DONTFORK);
2278 }
Paolo Bonzini0987d732016-12-21 00:31:36 +08002279 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002280 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002281}
2282
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002283#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002284RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002285 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002286 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002287{
2288 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002289 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002290 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002291
Junyan Hea4de8552018-07-18 15:48:00 +08002292 /* Just support these ram flags by now. */
2293 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2294
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002295 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002296 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002297 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002298 }
2299
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002300 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2301 error_setg(errp,
2302 "host lacks kvm mmu notifiers, -mem-path unsupported");
2303 return NULL;
2304 }
2305
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002306 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2307 /*
2308 * file_ram_alloc() needs to allocate just like
2309 * phys_mem_alloc, but we haven't bothered to provide
2310 * a hook there.
2311 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002312 error_setg(errp,
2313 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002314 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002315 }
2316
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002317 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002318 file_size = get_file_size(fd);
2319 if (file_size > 0 && file_size < size) {
Igor Mammedovc001c3b2020-02-19 11:09:48 -05002320 error_setg(errp, "backing store size 0x%" PRIx64
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002321 " does not match 'size' option 0x" RAM_ADDR_FMT,
Igor Mammedovc001c3b2020-02-19 11:09:48 -05002322 file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002323 return NULL;
2324 }
2325
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002326 new_block = g_malloc0(sizeof(*new_block));
2327 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002328 new_block->used_length = size;
2329 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002330 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002331 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002332 if (!new_block->host) {
2333 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002334 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002335 }
2336
Junyan Hecbfc0172018-07-18 15:47:58 +08002337 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002338 if (local_err) {
2339 g_free(new_block);
2340 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002341 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002342 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002343 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002344
2345}
2346
2347
2348RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002349 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002350 Error **errp)
2351{
2352 int fd;
2353 bool created;
2354 RAMBlock *block;
2355
2356 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2357 if (fd < 0) {
2358 return NULL;
2359 }
2360
Junyan Hecbfc0172018-07-18 15:47:58 +08002361 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002362 if (!block) {
2363 if (created) {
2364 unlink(mem_path);
2365 }
2366 close(fd);
2367 return NULL;
2368 }
2369
2370 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002371}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002372#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002373
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002374static
Fam Zheng528f46a2016-03-01 14:18:18 +08002375RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2376 void (*resized)(const char*,
2377 uint64_t length,
2378 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002379 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002380 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002381{
2382 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002383 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002384
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002385 size = HOST_PAGE_ALIGN(size);
2386 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002387 new_block = g_malloc0(sizeof(*new_block));
2388 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002389 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002390 new_block->used_length = size;
2391 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002392 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002393 new_block->fd = -1;
Wei Yang038adc22019-10-13 10:11:45 +08002394 new_block->page_size = qemu_real_host_page_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002395 new_block->host = host;
2396 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002397 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002398 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002399 if (resizeable) {
2400 new_block->flags |= RAM_RESIZEABLE;
2401 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002402 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002403 if (local_err) {
2404 g_free(new_block);
2405 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002406 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002407 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002408 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002409}
2410
Fam Zheng528f46a2016-03-01 14:18:18 +08002411RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002412 MemoryRegion *mr, Error **errp)
2413{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002414 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2415 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002416}
2417
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002418RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2419 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002420{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002421 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2422 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002423}
2424
Fam Zheng528f46a2016-03-01 14:18:18 +08002425RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002426 void (*resized)(const char*,
2427 uint64_t length,
2428 void *host),
2429 MemoryRegion *mr, Error **errp)
2430{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002431 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2432 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002433}
bellarde9a1ab12007-02-08 23:08:38 +00002434
Paolo Bonzini43771532013-09-09 17:58:40 +02002435static void reclaim_ramblock(RAMBlock *block)
2436{
2437 if (block->flags & RAM_PREALLOC) {
2438 ;
2439 } else if (xen_enabled()) {
2440 xen_invalidate_map_cache_entry(block->host);
2441#ifndef _WIN32
2442 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002443 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002444 close(block->fd);
2445#endif
2446 } else {
2447 qemu_anon_ram_free(block->host, block->max_length);
2448 }
2449 g_free(block);
2450}
2451
Fam Zhengf1060c52016-03-01 14:18:22 +08002452void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002453{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002454 if (!block) {
2455 return;
2456 }
2457
Paolo Bonzini0987d732016-12-21 00:31:36 +08002458 if (block->host) {
2459 ram_block_notify_remove(block->host, block->max_length);
2460 }
2461
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002462 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002463 QLIST_REMOVE_RCU(block, next);
2464 ram_list.mru_block = NULL;
2465 /* Write list before version */
2466 smp_wmb();
2467 ram_list.version++;
2468 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002469 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002470}
2471
Huang Yingcd19cfa2011-03-02 08:56:19 +01002472#ifndef _WIN32
2473void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2474{
2475 RAMBlock *block;
2476 ram_addr_t offset;
2477 int flags;
2478 void *area, *vaddr;
2479
Peter Xu99e15582017-05-12 12:17:39 +08002480 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002481 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002482 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002483 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002484 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002485 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002486 } else if (xen_enabled()) {
2487 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002488 } else {
2489 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002490 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002491 flags |= (block->flags & RAM_SHARED ?
2492 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002493 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2494 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002495 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002496 /*
2497 * Remap needs to match alloc. Accelerators that
2498 * set phys_mem_alloc never remap. If they did,
2499 * we'd need a remap hook here.
2500 */
2501 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2502
Huang Yingcd19cfa2011-03-02 08:56:19 +01002503 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2504 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2505 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002506 }
2507 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002508 error_report("Could not remap addr: "
2509 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2510 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002511 exit(1);
2512 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002513 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002514 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002515 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002516 }
2517 }
2518}
2519#endif /* !_WIN32 */
2520
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002521/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002522 * This should not be used for general purpose DMA. Use address_space_map
2523 * or address_space_rw instead. For local memory (e.g. video ram) that the
2524 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002525 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002526 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002527 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002528void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002529{
Gonglei3655cb92016-02-20 10:35:20 +08002530 RAMBlock *block = ram_block;
2531
2532 if (block == NULL) {
2533 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002534 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002535 }
Mike Dayae3a7042013-09-05 14:41:35 -04002536
2537 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002538 /* We need to check if the requested address is in the RAM
2539 * because we don't want to map the entire memory in QEMU.
2540 * In that case just map until the end of the page.
2541 */
2542 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002543 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002544 }
Mike Dayae3a7042013-09-05 14:41:35 -04002545
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002546 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002547 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002548 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002549}
2550
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002551/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002552 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002553 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002554 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002555 */
Gonglei3655cb92016-02-20 10:35:20 +08002556static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002557 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002558{
Gonglei3655cb92016-02-20 10:35:20 +08002559 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002560 if (*size == 0) {
2561 return NULL;
2562 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002563
Gonglei3655cb92016-02-20 10:35:20 +08002564 if (block == NULL) {
2565 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002566 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002567 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002568 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002569
2570 if (xen_enabled() && block->host == NULL) {
2571 /* We need to check if the requested address is in the RAM
2572 * because we don't want to map the entire memory in QEMU.
2573 * In that case just map the requested area.
2574 */
2575 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002576 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002577 }
2578
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002579 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002580 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002581
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002582 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002583}
2584
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002585/* Return the offset of a hostpointer within a ramblock */
2586ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2587{
2588 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2589 assert((uintptr_t)host >= (uintptr_t)rb->host);
2590 assert(res < rb->max_length);
2591
2592 return res;
2593}
2594
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002595/*
2596 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2597 * in that RAMBlock.
2598 *
2599 * ptr: Host pointer to look up
2600 * round_offset: If true round the result offset down to a page boundary
2601 * *ram_addr: set to result ram_addr
2602 * *offset: set to result offset within the RAMBlock
2603 *
2604 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002605 *
2606 * By the time this function returns, the returned pointer is not protected
2607 * by RCU anymore. If the caller is not within an RCU critical section and
2608 * does not hold the iothread lock, it must have other means of protecting the
2609 * pointer, such as a reference to the region that includes the incoming
2610 * ram_addr_t.
2611 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002612RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002613 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002614{
pbrook94a6b542009-04-11 17:15:54 +00002615 RAMBlock *block;
2616 uint8_t *host = ptr;
2617
Jan Kiszka868bb332011-06-21 22:59:09 +02002618 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002619 ram_addr_t ram_addr;
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01002620 RCU_READ_LOCK_GUARD();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002621 ram_addr = xen_ram_addr_from_mapcache(ptr);
2622 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002623 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002624 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002625 }
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002626 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002627 }
2628
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01002629 RCU_READ_LOCK_GUARD();
Mike Day0dc3f442013-09-05 14:41:35 -04002630 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002631 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002632 goto found;
2633 }
2634
Peter Xu99e15582017-05-12 12:17:39 +08002635 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002636 /* This case append when the block is not mapped. */
2637 if (block->host == NULL) {
2638 continue;
2639 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002640 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002641 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002642 }
pbrook94a6b542009-04-11 17:15:54 +00002643 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002644
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002645 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002646
2647found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002648 *offset = (host - block->host);
2649 if (round_offset) {
2650 *offset &= TARGET_PAGE_MASK;
2651 }
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002652 return block;
2653}
2654
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002655/*
2656 * Finds the named RAMBlock
2657 *
2658 * name: The name of RAMBlock to find
2659 *
2660 * Returns: RAMBlock (or NULL if not found)
2661 */
2662RAMBlock *qemu_ram_block_by_name(const char *name)
2663{
2664 RAMBlock *block;
2665
Peter Xu99e15582017-05-12 12:17:39 +08002666 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002667 if (!strcmp(name, block->idstr)) {
2668 return block;
2669 }
2670 }
2671
2672 return NULL;
2673}
2674
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002675/* Some of the softmmu routines need to translate from a host pointer
2676 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002677ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002678{
2679 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002680 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002681
Paolo Bonzinif615f392016-05-26 10:07:50 +02002682 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002683 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002684 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002685 }
2686
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002687 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002688}
Alex Williamsonf471a172010-06-11 11:11:42 -06002689
pbrook0f459d12008-06-09 00:20:13 +00002690/* Generate a debug exception if a watchpoint has been hit. */
David Hildenbrand00263482019-08-23 12:07:40 +02002691void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2692 MemTxAttrs attrs, int flags, uintptr_t ra)
pbrook0f459d12008-06-09 00:20:13 +00002693{
Sergey Fedorov568496c2016-02-11 11:17:32 +00002694 CPUClass *cc = CPU_GET_CLASS(cpu);
aliguoria1d1bb32008-11-18 20:07:32 +00002695 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002696
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002697 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002698 if (cpu->watchpoint_hit) {
Richard Henderson50b107c2019-08-24 09:51:09 -07002699 /*
2700 * We re-entered the check after replacing the TB.
2701 * Now raise the debug interrupt so that it will
2702 * trigger after the current instruction.
2703 */
2704 qemu_mutex_lock_iothread();
Andreas Färber93afead2013-08-26 03:41:01 +02002705 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
Richard Henderson50b107c2019-08-24 09:51:09 -07002706 qemu_mutex_unlock_iothread();
aliguori06d55cc2008-11-18 20:24:06 +00002707 return;
2708 }
David Hildenbrand00263482019-08-23 12:07:40 +02002709
2710 addr = cc->adjust_watchpoint_address(cpu, addr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002711 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Richard Henderson56ad8b02019-08-24 08:21:34 -07002712 if (watchpoint_address_matches(wp, addr, len)
Peter Maydell05068c02014-09-12 14:06:48 +01002713 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002714 if (flags == BP_MEM_READ) {
2715 wp->flags |= BP_WATCHPOINT_HIT_READ;
2716 } else {
2717 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2718 }
David Hildenbrand00263482019-08-23 12:07:40 +02002719 wp->hitaddr = MAX(addr, wp->vaddr);
Peter Maydell66b9b432015-04-26 16:49:24 +01002720 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002721 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002722 if (wp->flags & BP_CPU &&
2723 !cc->debug_check_watchpoint(cpu, wp)) {
2724 wp->flags &= ~BP_WATCHPOINT_HIT;
2725 continue;
2726 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002727 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002728
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002729 mmap_lock();
Richard Hendersonae57db62019-09-21 20:24:12 -07002730 tb_check_watchpoint(cpu, ra);
aliguori6e140f22008-11-18 20:37:55 +00002731 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002732 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002733 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002734 cpu_loop_exit_restore(cpu, ra);
aliguori6e140f22008-11-18 20:37:55 +00002735 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002736 /* Force execution of one insn next time. */
2737 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002738 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002739 if (ra) {
2740 cpu_restore_state(cpu, ra, true);
2741 }
Peter Maydell6886b982016-05-17 15:18:04 +01002742 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002743 }
aliguori06d55cc2008-11-18 20:24:06 +00002744 }
aliguori6e140f22008-11-18 20:37:55 +00002745 } else {
2746 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002747 }
2748 }
2749}
2750
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002751static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01002752 MemTxAttrs attrs, void *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002753static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01002754 const void *buf, hwaddr len);
Li Zhijian0c249ff2019-01-17 20:49:01 +08002755static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002756 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002757
Peter Maydellf25a49e2015-04-26 16:49:24 +01002758static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2759 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002760{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002761 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002762 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002763 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002764
blueswir1db7b5422007-05-26 17:36:03 +00002765#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002766 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002767 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002768#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002769 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002770 if (res) {
2771 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002772 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002773 *data = ldn_p(buf, len);
2774 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002775}
2776
Peter Maydellf25a49e2015-04-26 16:49:24 +01002777static MemTxResult subpage_write(void *opaque, hwaddr addr,
2778 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002779{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002780 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002781 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002782
blueswir1db7b5422007-05-26 17:36:03 +00002783#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002784 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002785 " value %"PRIx64"\n",
2786 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002787#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002788 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002789 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002790}
2791
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002792static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002793 unsigned len, bool is_write,
2794 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002795{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002796 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002797#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002798 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002799 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002800#endif
2801
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002802 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002803 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002804}
2805
Avi Kivity70c68e42012-01-02 12:32:48 +02002806static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002807 .read_with_attrs = subpage_read,
2808 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002809 .impl.min_access_size = 1,
2810 .impl.max_access_size = 8,
2811 .valid.min_access_size = 1,
2812 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002813 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002814 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002815};
2816
Wei Yangb797ab12019-03-21 16:25:53 +08002817static int subpage_register(subpage_t *mmio, uint32_t start, uint32_t end,
2818 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002819{
2820 int idx, eidx;
2821
2822 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2823 return -1;
2824 idx = SUBPAGE_IDX(start);
2825 eidx = SUBPAGE_IDX(end);
2826#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002827 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2828 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002829#endif
blueswir1db7b5422007-05-26 17:36:03 +00002830 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002831 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002832 }
2833
2834 return 0;
2835}
2836
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002837static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002838{
Anthony Liguoric227f092009-10-01 16:12:16 -05002839 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002840
Wei Yangb797ab12019-03-21 16:25:53 +08002841 /* mmio->sub_section is set to PHYS_SECTION_UNASSIGNED with g_malloc0 */
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002842 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002843 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002844 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002845 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002846 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002847 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002848#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002849 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2850 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002851#endif
blueswir1db7b5422007-05-26 17:36:03 +00002852
2853 return mmio;
2854}
2855
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002856static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002857{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002858 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002859 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002860 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002861 .mr = mr,
2862 .offset_within_address_space = 0,
2863 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002864 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002865 };
2866
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002867 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002868}
2869
Peter Maydell2d54f192018-06-15 14:57:14 +01002870MemoryRegionSection *iotlb_to_section(CPUState *cpu,
2871 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002872{
Peter Maydella54c87b2016-01-21 14:15:05 +00002873 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2874 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002875 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002876 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002877
Peter Maydell2d54f192018-06-15 14:57:14 +01002878 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02002879}
2880
Avi Kivitye9179ce2009-06-14 11:38:52 +03002881static void io_mem_init(void)
2882{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002883 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002884 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002885}
2886
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002887AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002888{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002889 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2890 uint16_t n;
2891
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002892 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002893 assert(n == PHYS_SECTION_UNASSIGNED);
Paolo Bonzini00752702013-05-29 12:13:54 +02002894
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002895 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002896
2897 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002898}
2899
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002900void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002901{
2902 phys_sections_free(&d->map);
2903 g_free(d);
2904}
2905
Paolo Bonzini9458a9a2018-02-06 18:37:39 +01002906static void do_nothing(CPUState *cpu, run_on_cpu_data d)
2907{
2908}
2909
2910static void tcg_log_global_after_sync(MemoryListener *listener)
2911{
2912 CPUAddressSpace *cpuas;
2913
2914 /* Wait for the CPU to end the current TB. This avoids the following
2915 * incorrect race:
2916 *
2917 * vCPU migration
2918 * ---------------------- -------------------------
2919 * TLB check -> slow path
2920 * notdirty_mem_write
2921 * write to RAM
2922 * mark dirty
2923 * clear dirty flag
2924 * TLB check -> fast path
2925 * read memory
2926 * write to RAM
2927 *
2928 * by pushing the migration thread's memory read after the vCPU thread has
2929 * written the memory.
2930 */
Pavel Dovgalyuk86cf9e12019-09-17 12:54:06 +03002931 if (replay_mode == REPLAY_MODE_NONE) {
2932 /*
2933 * VGA can make calls to this function while updating the screen.
2934 * In record/replay mode this causes a deadlock, because
2935 * run_on_cpu waits for rr mutex. Therefore no races are possible
2936 * in this case and no need for making run_on_cpu when
2937 * record/replay is not enabled.
2938 */
2939 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2940 run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL);
2941 }
Paolo Bonzini9458a9a2018-02-06 18:37:39 +01002942}
2943
Avi Kivity1d711482012-10-02 18:54:45 +02002944static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002945{
Peter Maydell32857f42015-10-01 15:29:50 +01002946 CPUAddressSpace *cpuas;
2947 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002948
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002949 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02002950 /* since each CPU stores ram addresses in its TLB cache, we must
2951 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002952 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2953 cpu_reloading_memory_map();
2954 /* The CPU and TLB are protected by the iothread lock.
2955 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2956 * may have split the RCU critical section.
2957 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002958 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002959 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002960 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002961}
2962
Avi Kivity62152b82011-07-26 14:26:14 +03002963static void memory_map_init(void)
2964{
Anthony Liguori7267c092011-08-20 22:09:37 -05002965 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002966
Paolo Bonzini57271d62013-11-07 17:14:37 +01002967 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002968 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002969
Anthony Liguori7267c092011-08-20 22:09:37 -05002970 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002971 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2972 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002973 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002974}
2975
2976MemoryRegion *get_system_memory(void)
2977{
2978 return system_memory;
2979}
2980
Avi Kivity309cb472011-08-08 16:09:03 +03002981MemoryRegion *get_system_io(void)
2982{
2983 return system_io;
2984}
2985
pbrooke2eef172008-06-08 01:09:01 +00002986#endif /* !defined(CONFIG_USER_ONLY) */
2987
bellard13eb76e2004-01-24 15:23:36 +00002988/* physical memory access (slow version, mainly for debug) */
2989#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002990int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Philippe Mathieu-Daudé28c80bf2020-02-19 20:32:30 +01002991 void *ptr, target_ulong len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002992{
Li Zhijian0c249ff2019-01-17 20:49:01 +08002993 int flags;
2994 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00002995 void * p;
Philippe Mathieu-Daudéd7ef71e2020-02-19 20:02:11 +01002996 uint8_t *buf = ptr;
bellard13eb76e2004-01-24 15:23:36 +00002997
2998 while (len > 0) {
2999 page = addr & TARGET_PAGE_MASK;
3000 l = (page + TARGET_PAGE_SIZE) - addr;
3001 if (l > len)
3002 l = len;
3003 flags = page_get_flags(page);
3004 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003005 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003006 if (is_write) {
3007 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003008 return -1;
bellard579a97f2007-11-11 14:26:47 +00003009 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003010 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003011 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003012 memcpy(p, buf, l);
3013 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003014 } else {
3015 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003016 return -1;
bellard579a97f2007-11-11 14:26:47 +00003017 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003018 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003019 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003020 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003021 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003022 }
3023 len -= l;
3024 buf += l;
3025 addr += l;
3026 }
Paul Brooka68fe892010-03-01 00:08:59 +00003027 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003028}
bellard8df1cd02005-01-28 22:37:22 +00003029
bellard13eb76e2004-01-24 15:23:36 +00003030#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003031
Paolo Bonzini845b6212015-03-23 11:45:53 +01003032static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003033 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003034{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003035 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003036 addr += memory_region_get_ram_addr(mr);
3037
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003038 /* No early return if dirty_log_mask is or becomes 0, because
3039 * cpu_physical_memory_set_dirty_range will still call
3040 * xen_modified_memory.
3041 */
3042 if (dirty_log_mask) {
3043 dirty_log_mask =
3044 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003045 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003046 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003047 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003048 tb_invalidate_phys_range(addr, addr + length);
3049 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3050 }
3051 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003052}
3053
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003054void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3055{
3056 /*
3057 * In principle this function would work on other memory region types too,
3058 * but the ROM device use case is the only one where this operation is
3059 * necessary. Other memory regions should use the
3060 * address_space_read/write() APIs.
3061 */
3062 assert(memory_region_is_romd(mr));
3063
3064 invalidate_and_set_dirty(mr, addr, size);
3065}
3066
Richard Henderson23326162013-07-08 14:55:59 -07003067static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003068{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003069 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003070
3071 /* Regions are assumed to support 1-4 byte accesses unless
3072 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003073 if (access_size_max == 0) {
3074 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003075 }
Richard Henderson23326162013-07-08 14:55:59 -07003076
3077 /* Bound the maximum access by the alignment of the address. */
3078 if (!mr->ops->impl.unaligned) {
3079 unsigned align_size_max = addr & -addr;
3080 if (align_size_max != 0 && align_size_max < access_size_max) {
3081 access_size_max = align_size_max;
3082 }
3083 }
3084
3085 /* Don't attempt accesses larger than the maximum. */
3086 if (l > access_size_max) {
3087 l = access_size_max;
3088 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003089 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003090
3091 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003092}
3093
Jan Kiszka4840f102015-06-18 18:47:22 +02003094static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003095{
Jan Kiszka4840f102015-06-18 18:47:22 +02003096 bool unlocked = !qemu_mutex_iothread_locked();
3097 bool release_lock = false;
3098
3099 if (unlocked && mr->global_locking) {
3100 qemu_mutex_lock_iothread();
3101 unlocked = false;
3102 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003103 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003104 if (mr->flush_coalesced_mmio) {
3105 if (unlocked) {
3106 qemu_mutex_lock_iothread();
3107 }
3108 qemu_flush_coalesced_mmio_buffer();
3109 if (unlocked) {
3110 qemu_mutex_unlock_iothread();
3111 }
3112 }
3113
3114 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003115}
3116
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003117/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003118static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3119 MemTxAttrs attrs,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003120 const void *ptr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003121 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003122 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003123{
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003124 uint8_t *ram_ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003125 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003126 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003127 bool release_lock = false;
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003128 const uint8_t *buf = ptr;
ths3b46e622007-09-17 08:09:54 +00003129
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003130 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003131 if (!memory_access_is_direct(mr, true)) {
3132 release_lock |= prepare_mmio_access(mr);
3133 l = memory_access_size(mr, l, addr1);
3134 /* XXX: could force current_cpu to NULL to avoid
3135 potential bugs */
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003136 val = ldn_he_p(buf, l);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003137 result |= memory_region_dispatch_write(mr, addr1, val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003138 size_memop(l), attrs);
bellard13eb76e2004-01-24 15:23:36 +00003139 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003140 /* RAM case */
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003141 ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
3142 memcpy(ram_ptr, buf, l);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003143 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003144 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003145
3146 if (release_lock) {
3147 qemu_mutex_unlock_iothread();
3148 release_lock = false;
3149 }
3150
bellard13eb76e2004-01-24 15:23:36 +00003151 len -= l;
3152 buf += l;
3153 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003154
3155 if (!len) {
3156 break;
3157 }
3158
3159 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003160 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003161 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003162
Peter Maydell3b643492015-04-26 16:49:23 +01003163 return result;
bellard13eb76e2004-01-24 15:23:36 +00003164}
bellard8df1cd02005-01-28 22:37:22 +00003165
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003166/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003167static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003168 const void *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003169{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003170 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003171 hwaddr addr1;
3172 MemoryRegion *mr;
3173 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003174
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003175 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003176 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003177 result = flatview_write_continue(fv, addr, attrs, buf, len,
3178 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003179
3180 return result;
3181}
3182
3183/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003184MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003185 MemTxAttrs attrs, void *ptr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003186 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003187 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003188{
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003189 uint8_t *ram_ptr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003190 uint64_t val;
3191 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003192 bool release_lock = false;
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003193 uint8_t *buf = ptr;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003194
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003195 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003196 if (!memory_access_is_direct(mr, false)) {
3197 /* I/O case */
3198 release_lock |= prepare_mmio_access(mr);
3199 l = memory_access_size(mr, l, addr1);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003200 result |= memory_region_dispatch_read(mr, addr1, &val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003201 size_memop(l), attrs);
3202 stn_he_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003203 } else {
3204 /* RAM case */
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003205 ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
3206 memcpy(buf, ram_ptr, l);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003207 }
3208
3209 if (release_lock) {
3210 qemu_mutex_unlock_iothread();
3211 release_lock = false;
3212 }
3213
3214 len -= l;
3215 buf += l;
3216 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003217
3218 if (!len) {
3219 break;
3220 }
3221
3222 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003223 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003224 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003225
3226 return result;
3227}
3228
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003229/* Called from RCU critical section. */
3230static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003231 MemTxAttrs attrs, void *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003232{
3233 hwaddr l;
3234 hwaddr addr1;
3235 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003236
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003237 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003238 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003239 return flatview_read_continue(fv, addr, attrs, buf, len,
3240 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003241}
3242
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003243MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003244 MemTxAttrs attrs, void *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003245{
3246 MemTxResult result = MEMTX_OK;
3247 FlatView *fv;
3248
3249 if (len > 0) {
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003250 RCU_READ_LOCK_GUARD();
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003251 fv = address_space_to_flatview(as);
3252 result = flatview_read(fv, addr, attrs, buf, len);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003253 }
3254
3255 return result;
3256}
3257
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003258MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3259 MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003260 const void *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003261{
3262 MemTxResult result = MEMTX_OK;
3263 FlatView *fv;
3264
3265 if (len > 0) {
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003266 RCU_READ_LOCK_GUARD();
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003267 fv = address_space_to_flatview(as);
3268 result = flatview_write(fv, addr, attrs, buf, len);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003269 }
3270
3271 return result;
3272}
3273
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003274MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003275 void *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003276{
3277 if (is_write) {
3278 return address_space_write(as, addr, attrs, buf, len);
3279 } else {
3280 return address_space_read_full(as, addr, attrs, buf, len);
3281 }
3282}
3283
Philippe Mathieu-Daudéd7ef71e2020-02-19 20:02:11 +01003284void cpu_physical_memory_rw(hwaddr addr, void *buf,
Philippe Mathieu-Daudé28c80bf2020-02-19 20:32:30 +01003285 hwaddr len, bool is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003286{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003287 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3288 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003289}
3290
Alexander Graf582b55a2013-12-11 14:17:44 +01003291enum write_rom_type {
3292 WRITE_DATA,
3293 FLUSH_CACHE,
3294};
3295
Peter Maydell75693e12018-12-14 13:30:48 +00003296static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3297 hwaddr addr,
3298 MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003299 const void *ptr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003300 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003301 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003302{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003303 hwaddr l;
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003304 uint8_t *ram_ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003305 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003306 MemoryRegion *mr;
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003307 const uint8_t *buf = ptr;
ths3b46e622007-09-17 08:09:54 +00003308
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003309 RCU_READ_LOCK_GUARD();
bellardd0ecd2a2006-04-23 17:14:48 +00003310 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003311 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003312 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003313
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003314 if (!(memory_region_is_ram(mr) ||
3315 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003316 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003317 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003318 /* ROM/RAM case */
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003319 ram_ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003320 switch (type) {
3321 case WRITE_DATA:
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003322 memcpy(ram_ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003323 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003324 break;
3325 case FLUSH_CACHE:
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003326 flush_icache_range((uintptr_t)ram_ptr, (uintptr_t)ram_ptr + l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003327 break;
3328 }
bellardd0ecd2a2006-04-23 17:14:48 +00003329 }
3330 len -= l;
3331 buf += l;
3332 addr += l;
3333 }
Peter Maydell75693e12018-12-14 13:30:48 +00003334 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003335}
3336
Alexander Graf582b55a2013-12-11 14:17:44 +01003337/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003338MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3339 MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003340 const void *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003341{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003342 return address_space_write_rom_internal(as, addr, attrs,
3343 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003344}
3345
Li Zhijian0c249ff2019-01-17 20:49:01 +08003346void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003347{
3348 /*
3349 * This function should do the same thing as an icache flush that was
3350 * triggered from within the guest. For TCG we are always cache coherent,
3351 * so there is no need to flush anything. For KVM / Xen we need to flush
3352 * the host's instruction cache at least.
3353 */
3354 if (tcg_enabled()) {
3355 return;
3356 }
3357
Peter Maydell75693e12018-12-14 13:30:48 +00003358 address_space_write_rom_internal(&address_space_memory,
3359 start, MEMTXATTRS_UNSPECIFIED,
3360 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003361}
3362
aliguori6d16c2f2009-01-22 16:59:11 +00003363typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003364 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003365 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003366 hwaddr addr;
3367 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003368 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003369} BounceBuffer;
3370
3371static BounceBuffer bounce;
3372
aliguoriba223c22009-01-22 16:59:16 +00003373typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003374 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003375 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003376} MapClient;
3377
Fam Zheng38e047b2015-03-16 17:03:35 +08003378QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003379static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003380 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003381
Fam Zhenge95205e2015-03-16 17:03:37 +08003382static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003383{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003384 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003385 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003386}
3387
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003388static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003389{
3390 MapClient *client;
3391
Blue Swirl72cf2d42009-09-12 07:36:22 +00003392 while (!QLIST_EMPTY(&map_client_list)) {
3393 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003394 qemu_bh_schedule(client->bh);
3395 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003396 }
3397}
3398
Fam Zhenge95205e2015-03-16 17:03:37 +08003399void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003400{
3401 MapClient *client = g_malloc(sizeof(*client));
3402
Fam Zheng38e047b2015-03-16 17:03:35 +08003403 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003404 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003405 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003406 if (!atomic_read(&bounce.in_use)) {
3407 cpu_notify_map_clients_locked();
3408 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003409 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003410}
3411
Fam Zheng38e047b2015-03-16 17:03:35 +08003412void cpu_exec_init_all(void)
3413{
3414 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003415 /* The data structures we set up here depend on knowing the page size,
3416 * so no more changes can be made after this point.
3417 * In an ideal world, nothing we did before we had finished the
3418 * machine setup would care about the target page size, and we could
3419 * do this much later, rather than requiring board models to state
3420 * up front what their requirements are.
3421 */
3422 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003423 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003424 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003425 qemu_mutex_init(&map_client_list_lock);
3426}
3427
Fam Zhenge95205e2015-03-16 17:03:37 +08003428void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003429{
Fam Zhenge95205e2015-03-16 17:03:37 +08003430 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003431
Fam Zhenge95205e2015-03-16 17:03:37 +08003432 qemu_mutex_lock(&map_client_list_lock);
3433 QLIST_FOREACH(client, &map_client_list, link) {
3434 if (client->bh == bh) {
3435 cpu_unregister_map_client_do(client);
3436 break;
3437 }
3438 }
3439 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003440}
3441
3442static void cpu_notify_map_clients(void)
3443{
Fam Zheng38e047b2015-03-16 17:03:35 +08003444 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003445 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003446 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003447}
3448
Li Zhijian0c249ff2019-01-17 20:49:01 +08003449static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003450 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003451{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003452 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003453 hwaddr l, xlat;
3454
3455 while (len > 0) {
3456 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003457 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003458 if (!memory_access_is_direct(mr, is_write)) {
3459 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003460 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003461 return false;
3462 }
3463 }
3464
3465 len -= l;
3466 addr += l;
3467 }
3468 return true;
3469}
3470
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003471bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003472 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003473 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003474{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003475 FlatView *fv;
3476 bool result;
3477
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003478 RCU_READ_LOCK_GUARD();
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003479 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003480 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003481 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003482}
3483
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003484static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003485flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003486 hwaddr target_len,
3487 MemoryRegion *mr, hwaddr base, hwaddr len,
3488 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003489{
3490 hwaddr done = 0;
3491 hwaddr xlat;
3492 MemoryRegion *this_mr;
3493
3494 for (;;) {
3495 target_len -= len;
3496 addr += len;
3497 done += len;
3498 if (target_len == 0) {
3499 return done;
3500 }
3501
3502 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003503 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003504 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003505 if (this_mr != mr || xlat != base + done) {
3506 return done;
3507 }
3508 }
3509}
3510
aliguori6d16c2f2009-01-22 16:59:11 +00003511/* Map a physical memory region into a host virtual address.
3512 * May map a subset of the requested range, given by and returned in *plen.
3513 * May return NULL if resources needed to perform the mapping are exhausted.
3514 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003515 * Use cpu_register_map_client() to know when retrying the map operation is
3516 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003517 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003518void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003519 hwaddr addr,
3520 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003521 bool is_write,
3522 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003523{
Avi Kivitya8170e52012-10-23 12:30:10 +02003524 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003525 hwaddr l, xlat;
3526 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003527 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003528 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003529
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003530 if (len == 0) {
3531 return NULL;
3532 }
aliguori6d16c2f2009-01-22 16:59:11 +00003533
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003534 l = len;
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003535 RCU_READ_LOCK_GUARD();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003536 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003537 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003538
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003539 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003540 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003541 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003542 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003543 /* Avoid unbounded allocations */
3544 l = MIN(l, TARGET_PAGE_SIZE);
3545 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003546 bounce.addr = addr;
3547 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003548
3549 memory_region_ref(mr);
3550 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003551 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003552 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003553 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003554 }
aliguori6d16c2f2009-01-22 16:59:11 +00003555
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003556 *plen = l;
3557 return bounce.buffer;
3558 }
3559
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003560
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003561 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003562 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003563 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003564 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003565
3566 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003567}
3568
Avi Kivityac1970f2012-10-03 16:22:53 +02003569/* Unmaps a memory region previously mapped by address_space_map().
Philippe Mathieu-Daudéae5883a2020-02-19 20:12:01 +01003570 * Will also mark the memory as dirty if is_write is true. access_len gives
aliguori6d16c2f2009-01-22 16:59:11 +00003571 * the amount of memory that was actually read or written by the caller.
3572 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003573void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
Philippe Mathieu-Daudéae5883a2020-02-19 20:12:01 +01003574 bool is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003575{
3576 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003577 MemoryRegion *mr;
3578 ram_addr_t addr1;
3579
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003580 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003581 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003582 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003583 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003584 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003585 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003586 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003587 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003588 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003589 return;
3590 }
3591 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003592 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3593 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003594 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003595 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003596 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003597 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003598 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003599 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003600}
bellardd0ecd2a2006-04-23 17:14:48 +00003601
Avi Kivitya8170e52012-10-23 12:30:10 +02003602void *cpu_physical_memory_map(hwaddr addr,
3603 hwaddr *plen,
Philippe Mathieu-Daudé28c80bf2020-02-19 20:32:30 +01003604 bool is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003605{
Peter Maydellf26404f2018-05-31 14:50:52 +01003606 return address_space_map(&address_space_memory, addr, plen, is_write,
3607 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003608}
3609
Avi Kivitya8170e52012-10-23 12:30:10 +02003610void cpu_physical_memory_unmap(void *buffer, hwaddr len,
Philippe Mathieu-Daudé28c80bf2020-02-19 20:32:30 +01003611 bool is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003612{
3613 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3614}
3615
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003616#define ARG1_DECL AddressSpace *as
3617#define ARG1 as
3618#define SUFFIX
3619#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003620#define RCU_READ_LOCK(...) rcu_read_lock()
3621#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3622#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003623
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003624int64_t address_space_cache_init(MemoryRegionCache *cache,
3625 AddressSpace *as,
3626 hwaddr addr,
3627 hwaddr len,
3628 bool is_write)
3629{
Paolo Bonzini48564042018-03-18 18:26:36 +01003630 AddressSpaceDispatch *d;
3631 hwaddr l;
3632 MemoryRegion *mr;
3633
3634 assert(len > 0);
3635
3636 l = len;
3637 cache->fv = address_space_get_flatview(as);
3638 d = flatview_to_dispatch(cache->fv);
3639 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3640
3641 mr = cache->mrs.mr;
3642 memory_region_ref(mr);
3643 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003644 /* We don't care about the memory attributes here as we're only
3645 * doing this if we found actual RAM, which behaves the same
3646 * regardless of attributes; so UNSPECIFIED is fine.
3647 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003648 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003649 cache->xlat, l, is_write,
3650 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003651 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3652 } else {
3653 cache->ptr = NULL;
3654 }
3655
3656 cache->len = l;
3657 cache->is_write = is_write;
3658 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003659}
3660
3661void address_space_cache_invalidate(MemoryRegionCache *cache,
3662 hwaddr addr,
3663 hwaddr access_len)
3664{
Paolo Bonzini48564042018-03-18 18:26:36 +01003665 assert(cache->is_write);
3666 if (likely(cache->ptr)) {
3667 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3668 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003669}
3670
3671void address_space_cache_destroy(MemoryRegionCache *cache)
3672{
Paolo Bonzini48564042018-03-18 18:26:36 +01003673 if (!cache->mrs.mr) {
3674 return;
3675 }
3676
3677 if (xen_enabled()) {
3678 xen_invalidate_map_cache_entry(cache->ptr);
3679 }
3680 memory_region_unref(cache->mrs.mr);
3681 flatview_unref(cache->fv);
3682 cache->mrs.mr = NULL;
3683 cache->fv = NULL;
3684}
3685
3686/* Called from RCU critical section. This function has the same
3687 * semantics as address_space_translate, but it only works on a
3688 * predefined range of a MemoryRegion that was mapped with
3689 * address_space_cache_init.
3690 */
3691static inline MemoryRegion *address_space_translate_cached(
3692 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003693 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003694{
3695 MemoryRegionSection section;
3696 MemoryRegion *mr;
3697 IOMMUMemoryRegion *iommu_mr;
3698 AddressSpace *target_as;
3699
3700 assert(!cache->ptr);
3701 *xlat = addr + cache->xlat;
3702
3703 mr = cache->mrs.mr;
3704 iommu_mr = memory_region_get_iommu(mr);
3705 if (!iommu_mr) {
3706 /* MMIO region. */
3707 return mr;
3708 }
3709
3710 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3711 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003712 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003713 return section.mr;
3714}
3715
3716/* Called from RCU critical section. address_space_read_cached uses this
3717 * out of line function when the target is an MMIO or IOMMU region.
3718 */
3719void
3720address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003721 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003722{
3723 hwaddr addr1, l;
3724 MemoryRegion *mr;
3725
3726 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003727 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3728 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003729 flatview_read_continue(cache->fv,
3730 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3731 addr1, l, mr);
3732}
3733
3734/* Called from RCU critical section. address_space_write_cached uses this
3735 * out of line function when the target is an MMIO or IOMMU region.
3736 */
3737void
3738address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003739 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003740{
3741 hwaddr addr1, l;
3742 MemoryRegion *mr;
3743
3744 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003745 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3746 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003747 flatview_write_continue(cache->fv,
3748 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3749 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003750}
3751
3752#define ARG1_DECL MemoryRegionCache *cache
3753#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003754#define SUFFIX _cached_slow
3755#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003756#define RCU_READ_LOCK() ((void)0)
3757#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003758#include "memory_ldst.inc.c"
3759
aliguori5e2972f2009-03-28 17:51:36 +00003760/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003761int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Philippe Mathieu-Daudé28c80bf2020-02-19 20:32:30 +01003762 void *ptr, target_ulong len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00003763{
Avi Kivitya8170e52012-10-23 12:30:10 +02003764 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003765 target_ulong l, page;
Philippe Mathieu-Daudéd7ef71e2020-02-19 20:02:11 +01003766 uint8_t *buf = ptr;
bellard13eb76e2004-01-24 15:23:36 +00003767
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003768 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003769 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003770 int asidx;
3771 MemTxAttrs attrs;
3772
bellard13eb76e2004-01-24 15:23:36 +00003773 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003774 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3775 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003776 /* if no physical page mapped, return an error */
3777 if (phys_addr == -1)
3778 return -1;
3779 l = (page + TARGET_PAGE_SIZE) - addr;
3780 if (l > len)
3781 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003782 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003783 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003784 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003785 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003786 } else {
Peter Maydell19f70342020-02-18 11:24:57 +00003787 address_space_read(cpu->cpu_ases[asidx].as, phys_addr, attrs, buf,
3788 l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003789 }
bellard13eb76e2004-01-24 15:23:36 +00003790 len -= l;
3791 buf += l;
3792 addr += l;
3793 }
3794 return 0;
3795}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003796
3797/*
3798 * Allows code that needs to deal with migration bitmaps etc to still be built
3799 * target independent.
3800 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003801size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003802{
Juan Quintela20afaed2017-03-21 09:09:14 +01003803 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003804}
3805
Juan Quintela46d702b2017-04-24 21:03:48 +02003806int qemu_target_page_bits(void)
3807{
3808 return TARGET_PAGE_BITS;
3809}
3810
3811int qemu_target_page_bits_min(void)
3812{
3813 return TARGET_PAGE_BITS_MIN;
3814}
Paul Brooka68fe892010-03-01 00:08:59 +00003815#endif
bellard13eb76e2004-01-24 15:23:36 +00003816
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003817bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003818{
3819#if defined(TARGET_WORDS_BIGENDIAN)
3820 return true;
3821#else
3822 return false;
3823#endif
3824}
3825
Wen Congyang76f35532012-05-07 12:04:18 +08003826#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003827bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003828{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003829 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003830 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003831 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003832
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003833 RCU_READ_LOCK_GUARD();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003834 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003835 phys_addr, &phys_addr, &l, false,
3836 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003837
Paolo Bonzini41063e12015-03-18 14:21:43 +01003838 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
Paolo Bonzini41063e12015-03-18 14:21:43 +01003839 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003840}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003841
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003842int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003843{
3844 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003845 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003846
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003847 RCU_READ_LOCK_GUARD();
Peter Xu99e15582017-05-12 12:17:39 +08003848 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03003849 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003850 if (ret) {
3851 break;
3852 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003853 }
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003854 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003855}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003856
3857/*
3858 * Unmap pages of memory from start to start+length such that
3859 * they a) read as 0, b) Trigger whatever fault mechanism
3860 * the OS provides for postcopy.
3861 * The pages must be unmapped by the end of the function.
3862 * Returns: 0 on success, none-0 on failure
3863 *
3864 */
3865int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3866{
3867 int ret = -1;
3868
3869 uint8_t *host_startaddr = rb->host + start;
3870
Marc-André Lureau619bd312020-01-03 11:39:58 +04003871 if (!QEMU_PTR_IS_ALIGNED(host_startaddr, rb->page_size)) {
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003872 error_report("ram_block_discard_range: Unaligned start address: %p",
3873 host_startaddr);
3874 goto err;
3875 }
3876
3877 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003878 bool need_madvise, need_fallocate;
Marc-André Lureau619bd312020-01-03 11:39:58 +04003879 if (!QEMU_IS_ALIGNED(length, rb->page_size)) {
Wei Yang72821d92019-07-12 11:27:04 +08003880 error_report("ram_block_discard_range: Unaligned length: %zx",
3881 length);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003882 goto err;
3883 }
3884
3885 errno = ENOTSUP; /* If we are missing MADVISE etc */
3886
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003887 /* The logic here is messy;
3888 * madvise DONTNEED fails for hugepages
3889 * fallocate works on hugepages and shmem
3890 */
3891 need_madvise = (rb->page_size == qemu_host_page_size);
3892 need_fallocate = rb->fd != -1;
3893 if (need_fallocate) {
3894 /* For a file, this causes the area of the file to be zero'd
3895 * if read, and for hugetlbfs also causes it to be unmapped
3896 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003897 */
3898#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3899 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3900 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003901 if (ret) {
3902 ret = -errno;
3903 error_report("ram_block_discard_range: Failed to fallocate "
3904 "%s:%" PRIx64 " +%zx (%d)",
3905 rb->idstr, start, length, ret);
3906 goto err;
3907 }
3908#else
3909 ret = -ENOSYS;
3910 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003911 "%s:%" PRIx64 " +%zx (%d)",
3912 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003913 goto err;
3914#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003915 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003916 if (need_madvise) {
3917 /* For normal RAM this causes it to be unmapped,
3918 * for shared memory it causes the local mapping to disappear
3919 * and to fall back on the file contents (which we just
3920 * fallocate'd away).
3921 */
3922#if defined(CONFIG_MADVISE)
3923 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3924 if (ret) {
3925 ret = -errno;
3926 error_report("ram_block_discard_range: Failed to discard range "
3927 "%s:%" PRIx64 " +%zx (%d)",
3928 rb->idstr, start, length, ret);
3929 goto err;
3930 }
3931#else
3932 ret = -ENOSYS;
3933 error_report("ram_block_discard_range: MADVISE not available"
3934 "%s:%" PRIx64 " +%zx (%d)",
3935 rb->idstr, start, length, ret);
3936 goto err;
3937#endif
3938 }
3939 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3940 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003941 } else {
3942 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3943 "/%zx/" RAM_ADDR_FMT")",
3944 rb->idstr, start, length, rb->used_length);
3945 }
3946
3947err:
3948 return ret;
3949}
3950
Junyan Hea4de8552018-07-18 15:48:00 +08003951bool ramblock_is_pmem(RAMBlock *rb)
3952{
3953 return rb->flags & RAM_PMEM;
3954}
3955
Peter Maydellec3f8c92013-06-27 20:53:38 +01003956#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003957
3958void page_size_init(void)
3959{
3960 /* NOTE: we can always suppose that qemu_host_page_size >=
3961 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003962 if (qemu_host_page_size == 0) {
3963 qemu_host_page_size = qemu_real_host_page_size;
3964 }
3965 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3966 qemu_host_page_size = TARGET_PAGE_SIZE;
3967 }
3968 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3969}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003970
3971#if !defined(CONFIG_USER_ONLY)
3972
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003973static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003974{
3975 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003976 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003977 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003978 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003979 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003980 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003981 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003982 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003983 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003984 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003985 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003986 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003987 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003988 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003989}
3990
3991#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
3992 int128_sub((size), int128_one())) : 0)
3993
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003994void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003995{
3996 int i;
3997
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02003998 qemu_printf(" Dispatch\n");
3999 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004000
4001 for (i = 0; i < d->map.sections_nb; ++i) {
4002 MemoryRegionSection *s = d->map.sections + i;
4003 const char *names[] = { " [unassigned]", " [not dirty]",
4004 " [ROM]", " [watch]" };
4005
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004006 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4007 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004008 i,
4009 s->offset_within_address_space,
4010 s->offset_within_address_space + MR_SIZE(s->mr->size),
4011 s->mr->name ? s->mr->name : "(noname)",
4012 i < ARRAY_SIZE(names) ? names[i] : "",
4013 s->mr == root ? " [ROOT]" : "",
4014 s == d->mru_section ? " [MRU]" : "",
4015 s->mr->is_iommu ? " [iommu]" : "");
4016
4017 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004018 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004019 s->mr->alias->name : "noname");
4020 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004021 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004022 }
4023
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004024 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004025 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4026 for (i = 0; i < d->map.nodes_nb; ++i) {
4027 int j, jprev;
4028 PhysPageEntry prev;
4029 Node *n = d->map.nodes + i;
4030
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004031 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004032
4033 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4034 PhysPageEntry *pe = *n + j;
4035
4036 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4037 continue;
4038 }
4039
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004040 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004041
4042 jprev = j;
4043 prev = *pe;
4044 }
4045
4046 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004047 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004048 }
4049 }
4050}
4051
4052#endif