blob: 5a27c4293f741b4520b314d8a2b805d8048af19e [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020078/* Only a portion of RAM (used_length) is actually used, and migrated.
79 * This used_length size can change across reboots.
80 */
81#define RAM_RESIZEABLE (1 << 2)
82
pbrooke2eef172008-06-08 01:09:01 +000083#endif
bellard9fa3e852004-01-04 18:06:42 +000084
Andreas Färberbdc44642013-06-24 23:50:24 +020085struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000086/* current CPU in the current thread. It is only valid inside
87 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020088DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000089/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000090 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000091 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010092int use_icount;
bellard6a00d602005-11-21 23:25:50 +000093
pbrooke2eef172008-06-08 01:09:01 +000094#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020095
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020096typedef struct PhysPageEntry PhysPageEntry;
97
98struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020099 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200101 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200102 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200103};
104
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
106
Paolo Bonzini03f49952013-11-07 17:14:36 +0100107/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100108#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100109
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200110#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111#define P_L2_SIZE (1 << P_L2_BITS)
112
113#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
114
115typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200116
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200117typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100118 struct rcu_head rcu;
119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120 unsigned sections_nb;
121 unsigned sections_nb_alloc;
122 unsigned nodes_nb;
123 unsigned nodes_nb_alloc;
124 Node *nodes;
125 MemoryRegionSection *sections;
126} PhysPageMap;
127
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100129 struct rcu_head rcu;
130
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200131 /* This is a multi-level map on the physical address space.
132 * The bottom level has pointers to MemoryRegionSections.
133 */
134 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200135 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200136 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137};
138
Jan Kiszka90260c62013-05-26 21:46:51 +0200139#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
140typedef struct subpage_t {
141 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200143 hwaddr base;
144 uint16_t sub_section[TARGET_PAGE_SIZE];
145} subpage_t;
146
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200147#define PHYS_SECTION_UNASSIGNED 0
148#define PHYS_SECTION_NOTDIRTY 1
149#define PHYS_SECTION_ROM 2
150#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200151
pbrooke2eef172008-06-08 01:09:01 +0000152static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300153static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000154static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000155
Avi Kivity1ec9b902012-01-02 12:47:48 +0200156static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000157#endif
bellard54936002003-05-13 00:25:15 +0000158
Paul Brook6d9a1302010-02-28 23:55:53 +0000159#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
164 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
165 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
166 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167 }
168}
169
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200171{
172 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200173 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200175 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200176 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200177 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100178 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200179 map->nodes[ret][i].skip = 1;
180 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200181 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183}
184
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
186 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200187 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188{
189 PhysPageEntry *p;
190 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200193 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 lp->ptr = phys_map_node_alloc(map);
195 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200198 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200199 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200 }
201 }
202 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200204 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200209 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200210 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 *index += step;
212 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200213 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200215 }
216 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217 }
218}
219
Avi Kivityac1970f2012-10-03 16:22:53 +0200220static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200221 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200222 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000223{
Avi Kivity29990972012-02-13 20:21:20 +0200224 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000226
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000228}
229
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200230/* Compact a non leaf page entry. Simply detect that the entry has a single child,
231 * and update our entry so we can skip it and go directly to the destination.
232 */
233static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
234{
235 unsigned valid_ptr = P_L2_SIZE;
236 int valid = 0;
237 PhysPageEntry *p;
238 int i;
239
240 if (lp->ptr == PHYS_MAP_NODE_NIL) {
241 return;
242 }
243
244 p = nodes[lp->ptr];
245 for (i = 0; i < P_L2_SIZE; i++) {
246 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
247 continue;
248 }
249
250 valid_ptr = i;
251 valid++;
252 if (p[i].skip) {
253 phys_page_compact(&p[i], nodes, compacted);
254 }
255 }
256
257 /* We can only compress if there's only one child. */
258 if (valid != 1) {
259 return;
260 }
261
262 assert(valid_ptr < P_L2_SIZE);
263
264 /* Don't compress if it won't fit in the # of bits we have. */
265 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
266 return;
267 }
268
269 lp->ptr = p[valid_ptr].ptr;
270 if (!p[valid_ptr].skip) {
271 /* If our only child is a leaf, make this a leaf. */
272 /* By design, we should have made this node a leaf to begin with so we
273 * should never reach here.
274 * But since it's so simple to handle this, let's do it just in case we
275 * change this rule.
276 */
277 lp->skip = 0;
278 } else {
279 lp->skip += p[valid_ptr].skip;
280 }
281}
282
283static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
284{
285 DECLARE_BITMAP(compacted, nodes_nb);
286
287 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289 }
290}
291
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000294{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200295 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200296 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200297 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200298
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200299 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200300 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200301 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200303 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100304 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200305 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306
307 if (sections[lp.ptr].size.hi ||
308 range_covers_byte(sections[lp.ptr].offset_within_address_space,
309 sections[lp.ptr].size.lo, addr)) {
310 return &sections[lp.ptr];
311 } else {
312 return &sections[PHYS_SECTION_UNASSIGNED];
313 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200314}
315
Blue Swirle5548612012-04-21 13:08:33 +0000316bool memory_region_is_unassigned(MemoryRegion *mr)
317{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200318 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000319 && mr != &io_mem_watch;
320}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100322/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr addr,
325 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200326{
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 MemoryRegionSection *section;
328 subpage_t *subpage;
329
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200330 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 if (resolve_subpage && section->mr->subpage) {
332 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 }
335 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200336}
337
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100338/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200339static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342{
343 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100344 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347 /* Compute offset within MemoryRegionSection */
348 addr -= section->offset_within_address_space;
349
350 /* Compute offset within MemoryRegion */
351 *xlat = addr + section->offset_within_region;
352
353 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100354 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355 return section;
356}
Jan Kiszka90260c62013-05-26 21:46:51 +0200357
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100358static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
359{
360 if (memory_region_is_ram(mr)) {
361 return !(is_write && mr->readonly);
362 }
363 if (memory_region_is_romd(mr)) {
364 return !is_write;
365 }
366
367 return false;
368}
369
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200370MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
371 hwaddr *xlat, hwaddr *plen,
372 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200373{
Avi Kivity30951152012-10-30 13:47:46 +0200374 IOMMUTLBEntry iotlb;
375 MemoryRegionSection *section;
376 MemoryRegion *mr;
377 hwaddr len = *plen;
378
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100379 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200380 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100381 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
382 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200383 mr = section->mr;
384
385 if (!mr->iommu_ops) {
386 break;
387 }
388
Le Tan8d7b8cb2014-08-16 13:55:37 +0800389 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200390 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
391 | (addr & iotlb.addr_mask));
392 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
393 if (!(iotlb.perm & (1 << is_write))) {
394 mr = &io_mem_unassigned;
395 break;
396 }
397
398 as = iotlb.target_as;
399 }
400
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000401 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100402 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
403 len = MIN(page, len);
404 }
405
Avi Kivity30951152012-10-30 13:47:46 +0200406 *plen = len;
407 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200409 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200410}
411
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100412/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200413MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200414address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
415 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200416{
Avi Kivity30951152012-10-30 13:47:46 +0200417 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200418 section = address_space_translate_internal(cpu->memory_dispatch,
419 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200420
421 assert(!section->mr->iommu_ops);
422 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200423}
bellard9fa3e852004-01-04 18:06:42 +0000424#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000425
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200426void cpu_exec_init_all(void)
427{
428#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700429 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200430 memory_map_init();
431 io_mem_init();
432#endif
433}
434
Andreas Färberb170fce2013-01-20 20:23:22 +0100435#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000436
Juan Quintelae59fb372009-09-29 22:48:21 +0200437static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200438{
Andreas Färber259186a2013-01-17 18:51:17 +0100439 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200440
aurel323098dba2009-03-07 21:28:24 +0000441 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
442 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100443 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100444 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000445
446 return 0;
447}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200448
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400449static int cpu_common_pre_load(void *opaque)
450{
451 CPUState *cpu = opaque;
452
Paolo Bonziniadee6422014-12-19 12:53:14 +0100453 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400454
455 return 0;
456}
457
458static bool cpu_common_exception_index_needed(void *opaque)
459{
460 CPUState *cpu = opaque;
461
Paolo Bonziniadee6422014-12-19 12:53:14 +0100462 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463}
464
465static const VMStateDescription vmstate_cpu_common_exception_index = {
466 .name = "cpu_common/exception_index",
467 .version_id = 1,
468 .minimum_version_id = 1,
469 .fields = (VMStateField[]) {
470 VMSTATE_INT32(exception_index, CPUState),
471 VMSTATE_END_OF_LIST()
472 }
473};
474
Andreas Färber1a1562f2013-06-17 04:09:11 +0200475const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200476 .name = "cpu_common",
477 .version_id = 1,
478 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400479 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200480 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200481 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100482 VMSTATE_UINT32(halted, CPUState),
483 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200484 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485 },
486 .subsections = (VMStateSubsection[]) {
487 {
488 .vmsd = &vmstate_cpu_common_exception_index,
489 .needed = cpu_common_exception_index_needed,
490 } , {
491 /* empty */
492 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200493 }
494};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200495
pbrook9656f322008-07-01 20:01:19 +0000496#endif
497
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100498CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400499{
Andreas Färberbdc44642013-06-24 23:50:24 +0200500 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400501
Andreas Färberbdc44642013-06-24 23:50:24 +0200502 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100503 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200504 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100505 }
Glauber Costa950f1472009-06-09 12:15:18 -0400506 }
507
Andreas Färberbdc44642013-06-24 23:50:24 +0200508 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400509}
510
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000511#if !defined(CONFIG_USER_ONLY)
512void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
513{
514 /* We only support one address space per cpu at the moment. */
515 assert(cpu->as == as);
516
517 if (cpu->tcg_as_listener) {
518 memory_listener_unregister(cpu->tcg_as_listener);
519 } else {
520 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
521 }
522 cpu->tcg_as_listener->commit = tcg_commit;
523 memory_listener_register(cpu->tcg_as_listener, as);
524}
525#endif
526
Andreas Färber9349b4f2012-03-14 01:38:32 +0100527void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000528{
Andreas Färber9f09e182012-05-03 06:59:07 +0200529 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100530 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200531 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000532 int cpu_index;
533
pbrookc2764712009-03-07 15:24:59 +0000534#if defined(CONFIG_USER_ONLY)
535 cpu_list_lock();
536#endif
bellard6a00d602005-11-21 23:25:50 +0000537 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200538 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000539 cpu_index++;
540 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100541 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100542 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200543 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200544 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100545#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000546 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200547 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100548#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200549 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000550#if defined(CONFIG_USER_ONLY)
551 cpu_list_unlock();
552#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200553 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
554 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
555 }
pbrookb3c77242008-06-30 16:31:04 +0000556#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600557 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000558 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100559 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200560 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000561#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100562 if (cc->vmsd != NULL) {
563 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
564 }
bellardfd6ce8f2003-05-14 19:00:11 +0000565}
566
Paul Brook94df27f2010-02-28 23:47:45 +0000567#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200568static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000569{
570 tb_invalidate_phys_page_range(pc, pc + 1, 0);
571}
572#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200573static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400574{
Max Filippove8262a12013-09-27 22:29:17 +0400575 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
576 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100578 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400579 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400580}
bellardc27004e2005-01-03 23:35:10 +0000581#endif
bellardd720b932004-04-25 17:57:43 +0000582
Paul Brookc527ee82010-03-01 03:31:14 +0000583#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200584void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000585
586{
587}
588
Peter Maydell3ee887e2014-09-12 14:06:48 +0100589int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
590 int flags)
591{
592 return -ENOSYS;
593}
594
595void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
596{
597}
598
Andreas Färber75a34032013-09-02 16:57:02 +0200599int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000600 int flags, CPUWatchpoint **watchpoint)
601{
602 return -ENOSYS;
603}
604#else
pbrook6658ffb2007-03-16 23:58:11 +0000605/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200606int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000607 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000608{
aliguoric0ce9982008-11-25 22:13:57 +0000609 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000610
Peter Maydell05068c02014-09-12 14:06:48 +0100611 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700612 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200613 error_report("tried to set invalid watchpoint at %"
614 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000615 return -EINVAL;
616 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500617 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000618
aliguoria1d1bb32008-11-18 20:07:32 +0000619 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100620 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000621 wp->flags = flags;
622
aliguori2dc9f412008-11-18 20:56:59 +0000623 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200624 if (flags & BP_GDB) {
625 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
626 } else {
627 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
628 }
aliguoria1d1bb32008-11-18 20:07:32 +0000629
Andreas Färber31b030d2013-09-04 01:29:02 +0200630 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000631
632 if (watchpoint)
633 *watchpoint = wp;
634 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000635}
636
aliguoria1d1bb32008-11-18 20:07:32 +0000637/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200638int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000639 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000640{
aliguoria1d1bb32008-11-18 20:07:32 +0000641 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000642
Andreas Färberff4700b2013-08-26 18:23:18 +0200643 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100644 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000645 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200646 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000647 return 0;
648 }
649 }
aliguoria1d1bb32008-11-18 20:07:32 +0000650 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000651}
652
aliguoria1d1bb32008-11-18 20:07:32 +0000653/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200654void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000655{
Andreas Färberff4700b2013-08-26 18:23:18 +0200656 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000657
Andreas Färber31b030d2013-09-04 01:29:02 +0200658 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000659
Anthony Liguori7267c092011-08-20 22:09:37 -0500660 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000661}
662
aliguoria1d1bb32008-11-18 20:07:32 +0000663/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200664void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000665{
aliguoric0ce9982008-11-25 22:13:57 +0000666 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000667
Andreas Färberff4700b2013-08-26 18:23:18 +0200668 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200669 if (wp->flags & mask) {
670 cpu_watchpoint_remove_by_ref(cpu, wp);
671 }
aliguoric0ce9982008-11-25 22:13:57 +0000672 }
aliguoria1d1bb32008-11-18 20:07:32 +0000673}
Peter Maydell05068c02014-09-12 14:06:48 +0100674
675/* Return true if this watchpoint address matches the specified
676 * access (ie the address range covered by the watchpoint overlaps
677 * partially or completely with the address range covered by the
678 * access).
679 */
680static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
681 vaddr addr,
682 vaddr len)
683{
684 /* We know the lengths are non-zero, but a little caution is
685 * required to avoid errors in the case where the range ends
686 * exactly at the top of the address space and so addr + len
687 * wraps round to zero.
688 */
689 vaddr wpend = wp->vaddr + wp->len - 1;
690 vaddr addrend = addr + len - 1;
691
692 return !(addr > wpend || wp->vaddr > addrend);
693}
694
Paul Brookc527ee82010-03-01 03:31:14 +0000695#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000696
697/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200698int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000699 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000700{
aliguoric0ce9982008-11-25 22:13:57 +0000701 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000702
Anthony Liguori7267c092011-08-20 22:09:37 -0500703 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000704
705 bp->pc = pc;
706 bp->flags = flags;
707
aliguori2dc9f412008-11-18 20:56:59 +0000708 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200709 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200710 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200711 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200712 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200713 }
aliguoria1d1bb32008-11-18 20:07:32 +0000714
Andreas Färberf0c3c502013-08-26 21:22:53 +0200715 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000716
Andreas Färber00b941e2013-06-29 18:55:54 +0200717 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000718 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200719 }
aliguoria1d1bb32008-11-18 20:07:32 +0000720 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000721}
722
723/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200724int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000725{
aliguoria1d1bb32008-11-18 20:07:32 +0000726 CPUBreakpoint *bp;
727
Andreas Färberf0c3c502013-08-26 21:22:53 +0200728 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000729 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200730 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000731 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000732 }
bellard4c3a88a2003-07-26 12:06:08 +0000733 }
aliguoria1d1bb32008-11-18 20:07:32 +0000734 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000735}
736
aliguoria1d1bb32008-11-18 20:07:32 +0000737/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200738void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000739{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200740 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
741
742 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000743
Anthony Liguori7267c092011-08-20 22:09:37 -0500744 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000745}
746
747/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200748void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000749{
aliguoric0ce9982008-11-25 22:13:57 +0000750 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000751
Andreas Färberf0c3c502013-08-26 21:22:53 +0200752 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200753 if (bp->flags & mask) {
754 cpu_breakpoint_remove_by_ref(cpu, bp);
755 }
aliguoric0ce9982008-11-25 22:13:57 +0000756 }
bellard4c3a88a2003-07-26 12:06:08 +0000757}
758
bellardc33a3462003-07-29 20:50:33 +0000759/* enable or disable single step mode. EXCP_DEBUG is returned by the
760 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200761void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000762{
Andreas Färbered2803d2013-06-21 20:20:45 +0200763 if (cpu->singlestep_enabled != enabled) {
764 cpu->singlestep_enabled = enabled;
765 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200766 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200767 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100768 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000769 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200770 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000771 tb_flush(env);
772 }
bellardc33a3462003-07-29 20:50:33 +0000773 }
bellardc33a3462003-07-29 20:50:33 +0000774}
775
Andreas Färbera47dddd2013-09-03 17:38:47 +0200776void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000777{
778 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000779 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000780
781 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000783 fprintf(stderr, "qemu: fatal: ");
784 vfprintf(stderr, fmt, ap);
785 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200786 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000787 if (qemu_log_enabled()) {
788 qemu_log("qemu: fatal: ");
789 qemu_log_vprintf(fmt, ap2);
790 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200791 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000792 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000793 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000794 }
pbrook493ae1f2007-11-23 16:53:59 +0000795 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000796 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200797#if defined(CONFIG_USER_ONLY)
798 {
799 struct sigaction act;
800 sigfillset(&act.sa_mask);
801 act.sa_handler = SIG_DFL;
802 sigaction(SIGABRT, &act, NULL);
803 }
804#endif
bellard75012672003-06-21 13:11:07 +0000805 abort();
806}
807
bellard01243112004-01-04 15:48:17 +0000808#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
810{
811 RAMBlock *block;
812
813 /* The list is protected by the iothread lock here. */
Paolo Bonzini43771532013-09-09 17:58:40 +0200814 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200815 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200816 goto found;
817 }
818 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200819 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200820 goto found;
821 }
822 }
823
824 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
825 abort();
826
827found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200828 /* It is safe to write mru_block outside the iothread lock. This
829 * is what happens:
830 *
831 * mru_block = xxx
832 * rcu_read_unlock()
833 * xxx removed from list
834 * rcu_read_lock()
835 * read mru_block
836 * mru_block = NULL;
837 * call_rcu(reclaim_ramblock, xxx);
838 * rcu_read_unlock()
839 *
840 * atomic_rcu_set is not needed here. The block was already published
841 * when it was placed into the list. Here we're just making an extra
842 * copy of the pointer.
843 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200844 ram_list.mru_block = block;
845 return block;
846}
847
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200848static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000849{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200850 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200851 RAMBlock *block;
852 ram_addr_t end;
853
854 end = TARGET_PAGE_ALIGN(start + length);
855 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000856
Paolo Bonzini041603f2013-09-09 17:49:45 +0200857 block = qemu_get_ram_block(start);
858 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200859 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000860 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200861}
862
863/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200864void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200865 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200866{
Juan Quintelad24981d2012-05-22 00:42:40 +0200867 if (length == 0)
868 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200869 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200870
871 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200872 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200873 }
bellard1ccde1c2004-02-06 19:46:14 +0000874}
875
Juan Quintela981fdf22013-10-10 11:54:09 +0200876static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000877{
878 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000879}
880
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100881/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200882hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200883 MemoryRegionSection *section,
884 target_ulong vaddr,
885 hwaddr paddr, hwaddr xlat,
886 int prot,
887 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000888{
Avi Kivitya8170e52012-10-23 12:30:10 +0200889 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000890 CPUWatchpoint *wp;
891
Blue Swirlcc5bea62012-04-14 14:56:48 +0000892 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Normal RAM. */
894 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200895 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000896 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200897 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000898 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200899 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000900 }
901 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100902 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200903 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000904 }
905
906 /* Make accesses to pages with watchpoints go via the
907 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200908 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100909 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000910 /* Avoid trapping reads of pages with a write breakpoint. */
911 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200912 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000913 *address |= TLB_MMIO;
914 break;
915 }
916 }
917 }
918
919 return iotlb;
920}
bellard9fa3e852004-01-04 18:06:42 +0000921#endif /* defined(CONFIG_USER_ONLY) */
922
pbrooke2eef172008-06-08 01:09:01 +0000923#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000924
Anthony Liguoric227f092009-10-01 16:12:16 -0500925static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200926 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200927static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200928
Igor Mammedova2b257d2014-10-31 16:38:37 +0000929static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
930 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200931
932/*
933 * Set a custom physical guest memory alloator.
934 * Accelerators with unusual needs may need this. Hopefully, we can
935 * get rid of it eventually.
936 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000937void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200938{
939 phys_mem_alloc = alloc;
940}
941
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200942static uint16_t phys_section_add(PhysPageMap *map,
943 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200944{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200945 /* The physical section number is ORed with a page-aligned
946 * pointer to produce the iotlb entries. Thus it should
947 * never overflow into the page-aligned value.
948 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200949 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200950
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200951 if (map->sections_nb == map->sections_nb_alloc) {
952 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
953 map->sections = g_renew(MemoryRegionSection, map->sections,
954 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200955 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200956 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200957 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200958 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200959}
960
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200961static void phys_section_destroy(MemoryRegion *mr)
962{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200963 memory_region_unref(mr);
964
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200965 if (mr->subpage) {
966 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700967 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200968 g_free(subpage);
969 }
970}
971
Paolo Bonzini60926662013-05-29 12:30:26 +0200972static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200973{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200974 while (map->sections_nb > 0) {
975 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200976 phys_section_destroy(section->mr);
977 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200978 g_free(map->sections);
979 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200980}
981
Avi Kivityac1970f2012-10-03 16:22:53 +0200982static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983{
984 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200985 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200987 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200988 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989 MemoryRegionSection subsection = {
990 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200991 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200993 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994
Avi Kivityf3705d52012-03-08 16:16:34 +0200995 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200996
Avi Kivityf3705d52012-03-08 16:16:34 +0200997 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200998 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100999 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001000 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001001 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001002 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001003 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001004 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005 }
1006 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001007 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001008 subpage_register(subpage, start, end,
1009 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001010}
1011
1012
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013static void register_multipage(AddressSpaceDispatch *d,
1014 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001015{
Avi Kivitya8170e52012-10-23 12:30:10 +02001016 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001017 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1019 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001020
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001021 assert(num_pages);
1022 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001023}
1024
Avi Kivityac1970f2012-10-03 16:22:53 +02001025static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001026{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001027 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001028 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001029 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001030 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001031
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001032 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1033 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1034 - now.offset_within_address_space;
1035
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001036 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001037 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001038 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001039 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001040 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001041 while (int128_ne(remain.size, now.size)) {
1042 remain.size = int128_sub(remain.size, now.size);
1043 remain.offset_within_address_space += int128_get64(now.size);
1044 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001045 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001047 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001048 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001049 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001050 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001051 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001052 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001053 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001054 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001055 }
1056}
1057
Sheng Yang62a27442010-01-26 19:21:16 +08001058void qemu_flush_coalesced_mmio_buffer(void)
1059{
1060 if (kvm_enabled())
1061 kvm_flush_coalesced_mmio_buffer();
1062}
1063
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001064void qemu_mutex_lock_ramlist(void)
1065{
1066 qemu_mutex_lock(&ram_list.mutex);
1067}
1068
1069void qemu_mutex_unlock_ramlist(void)
1070{
1071 qemu_mutex_unlock(&ram_list.mutex);
1072}
1073
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001074#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075
1076#include <sys/vfs.h>
1077
1078#define HUGETLBFS_MAGIC 0x958458f6
1079
Hu Taofc7a5802014-09-09 13:28:01 +08001080static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081{
1082 struct statfs fs;
1083 int ret;
1084
1085 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001086 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 } while (ret != 0 && errno == EINTR);
1088
1089 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001090 error_setg_errno(errp, errno, "failed to get page size of file %s",
1091 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001092 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 }
1094
1095 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001096 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001097
1098 return fs.f_bsize;
1099}
1100
Alex Williamson04b16652010-07-02 11:13:17 -06001101static void *file_ram_alloc(RAMBlock *block,
1102 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001103 const char *path,
1104 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001105{
1106 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001107 char *sanitized_name;
1108 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001109 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001110 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001111 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001112 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001113
Hu Taofc7a5802014-09-09 13:28:01 +08001114 hpagesize = gethugepagesize(path, &local_err);
1115 if (local_err) {
1116 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001117 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001119 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001120
1121 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001122 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1123 "or larger than huge page size 0x%" PRIx64,
1124 memory, hpagesize);
1125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
1127
1128 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001129 error_setg(errp,
1130 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001131 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001132 }
1133
Peter Feiner8ca761f2013-03-04 13:54:25 -05001134 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001135 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001136 for (c = sanitized_name; *c != '\0'; c++) {
1137 if (*c == '/')
1138 *c = '_';
1139 }
1140
1141 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1142 sanitized_name);
1143 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001144
1145 fd = mkstemp(filename);
1146 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001147 error_setg_errno(errp, errno,
1148 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001149 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001150 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001151 }
1152 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001153 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001154
1155 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1156
1157 /*
1158 * ftruncate is not supported by hugetlbfs in older
1159 * hosts, so don't bother bailing out on errors.
1160 * If anything goes wrong with it under other filesystems,
1161 * mmap will fail.
1162 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001163 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001164 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001165 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001166
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001167 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1168 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1169 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001170 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001171 error_setg_errno(errp, errno,
1172 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001173 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001174 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001176
1177 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001178 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001179 }
1180
Alex Williamson04b16652010-07-02 11:13:17 -06001181 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001182 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001183
1184error:
1185 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001186 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001187 exit(1);
1188 }
1189 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001190}
1191#endif
1192
Alex Williamsond17b5282010-06-25 11:08:38 -06001193static ram_addr_t find_ram_offset(ram_addr_t size)
1194{
Alex Williamson04b16652010-07-02 11:13:17 -06001195 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001196 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001197
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001198 assert(size != 0); /* it would hand out same offset multiple times */
1199
Paolo Bonzinia3161032012-11-14 15:54:48 +01001200 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001201 return 0;
1202
Paolo Bonzinia3161032012-11-14 15:54:48 +01001203 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001204 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001205
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001206 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001207
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001209 if (next_block->offset >= end) {
1210 next = MIN(next, next_block->offset);
1211 }
1212 }
1213 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001214 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001215 mingap = next - end;
1216 }
1217 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001218
1219 if (offset == RAM_ADDR_MAX) {
1220 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1221 (uint64_t)size);
1222 abort();
1223 }
1224
Alex Williamson04b16652010-07-02 11:13:17 -06001225 return offset;
1226}
1227
Juan Quintela652d7ec2012-07-20 10:37:54 +02001228ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001229{
Alex Williamsond17b5282010-06-25 11:08:38 -06001230 RAMBlock *block;
1231 ram_addr_t last = 0;
1232
Paolo Bonzinia3161032012-11-14 15:54:48 +01001233 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001234 last = MAX(last, block->offset + block->max_length);
Alex Williamsond17b5282010-06-25 11:08:38 -06001235
1236 return last;
1237}
1238
Jason Baronddb97f12012-08-02 15:44:16 -04001239static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1240{
1241 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001242
1243 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001244 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1245 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001246 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1247 if (ret) {
1248 perror("qemu_madvise");
1249 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1250 "but dump_guest_core=off specified\n");
1251 }
1252 }
1253}
1254
Hu Tao20cfe882014-04-02 15:13:26 +08001255static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001256{
Hu Tao20cfe882014-04-02 15:13:26 +08001257 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001258
Paolo Bonzinia3161032012-11-14 15:54:48 +01001259 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001260 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001261 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001262 }
1263 }
Hu Tao20cfe882014-04-02 15:13:26 +08001264
1265 return NULL;
1266}
1267
1268void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1269{
1270 RAMBlock *new_block = find_ram_block(addr);
1271 RAMBlock *block;
1272
Avi Kivityc5705a72011-12-20 15:59:12 +02001273 assert(new_block);
1274 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001275
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001276 if (dev) {
1277 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001278 if (id) {
1279 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001280 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001281 }
1282 }
1283 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1284
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001285 /* This assumes the iothread lock is taken here too. */
1286 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001287 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001288 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001289 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1290 new_block->idstr);
1291 abort();
1292 }
1293 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001294 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001295}
1296
Hu Tao20cfe882014-04-02 15:13:26 +08001297void qemu_ram_unset_idstr(ram_addr_t addr)
1298{
1299 RAMBlock *block = find_ram_block(addr);
1300
1301 if (block) {
1302 memset(block->idstr, 0, sizeof(block->idstr));
1303 }
1304}
1305
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001306static int memory_try_enable_merging(void *addr, size_t len)
1307{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001308 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001309 /* disabled by the user */
1310 return 0;
1311 }
1312
1313 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1314}
1315
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001316/* Only legal before guest might have detected the memory size: e.g. on
1317 * incoming migration, or right after reset.
1318 *
1319 * As memory core doesn't know how is memory accessed, it is up to
1320 * resize callback to update device state and/or add assertions to detect
1321 * misuse, if necessary.
1322 */
1323int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1324{
1325 RAMBlock *block = find_ram_block(base);
1326
1327 assert(block);
1328
1329 if (block->used_length == newsize) {
1330 return 0;
1331 }
1332
1333 if (!(block->flags & RAM_RESIZEABLE)) {
1334 error_setg_errno(errp, EINVAL,
1335 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1336 " in != 0x" RAM_ADDR_FMT, block->idstr,
1337 newsize, block->used_length);
1338 return -EINVAL;
1339 }
1340
1341 if (block->max_length < newsize) {
1342 error_setg_errno(errp, EINVAL,
1343 "Length too large: %s: 0x" RAM_ADDR_FMT
1344 " > 0x" RAM_ADDR_FMT, block->idstr,
1345 newsize, block->max_length);
1346 return -EINVAL;
1347 }
1348
1349 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1350 block->used_length = newsize;
1351 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1352 memory_region_set_size(block->mr, newsize);
1353 if (block->resized) {
1354 block->resized(block->idstr, newsize, block->host);
1355 }
1356 return 0;
1357}
1358
Hu Taoef701d72014-09-09 13:27:54 +08001359static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001360{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001361 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001362 ram_addr_t old_ram_size, new_ram_size;
1363
1364 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001365
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001366 /* This assumes the iothread lock is taken here too. */
1367 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001368 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001369
1370 if (!new_block->host) {
1371 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001372 xen_ram_alloc(new_block->offset, new_block->max_length,
1373 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001374 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001375 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001376 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001377 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001378 error_setg_errno(errp, errno,
1379 "cannot set up guest memory '%s'",
1380 memory_region_name(new_block->mr));
1381 qemu_mutex_unlock_ramlist();
1382 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001383 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001384 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001385 }
1386 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001387
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001388 /* Keep the list sorted from biggest to smallest block. */
1389 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001390 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001391 break;
1392 }
1393 }
1394 if (block) {
1395 QTAILQ_INSERT_BEFORE(block, new_block, next);
1396 } else {
1397 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1398 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001399 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001400
Umesh Deshpandef798b072011-08-18 11:41:17 -07001401 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001402 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001403
Juan Quintela2152f5c2013-10-08 13:52:02 +02001404 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1405
1406 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001407 int i;
1408 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1409 ram_list.dirty_memory[i] =
1410 bitmap_zero_extend(ram_list.dirty_memory[i],
1411 old_ram_size, new_ram_size);
1412 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001413 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001414 cpu_physical_memory_set_dirty_range(new_block->offset,
1415 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001416
Paolo Bonzinia904c912015-01-21 16:18:35 +01001417 if (new_block->host) {
1418 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1419 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1420 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1421 if (kvm_enabled()) {
1422 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1423 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001424 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001425
1426 return new_block->offset;
1427}
1428
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001429#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001430ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001431 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001432 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001433{
1434 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001435 ram_addr_t addr;
1436 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001437
1438 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001439 error_setg(errp, "-mem-path not supported with Xen");
1440 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001441 }
1442
1443 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1444 /*
1445 * file_ram_alloc() needs to allocate just like
1446 * phys_mem_alloc, but we haven't bothered to provide
1447 * a hook there.
1448 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001449 error_setg(errp,
1450 "-mem-path not supported with this accelerator");
1451 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001452 }
1453
1454 size = TARGET_PAGE_ALIGN(size);
1455 new_block = g_malloc0(sizeof(*new_block));
1456 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001457 new_block->used_length = size;
1458 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001459 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001460 new_block->host = file_ram_alloc(new_block, size,
1461 mem_path, errp);
1462 if (!new_block->host) {
1463 g_free(new_block);
1464 return -1;
1465 }
1466
Hu Taoef701d72014-09-09 13:27:54 +08001467 addr = ram_block_add(new_block, &local_err);
1468 if (local_err) {
1469 g_free(new_block);
1470 error_propagate(errp, local_err);
1471 return -1;
1472 }
1473 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001474}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001475#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001476
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001477static
1478ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1479 void (*resized)(const char*,
1480 uint64_t length,
1481 void *host),
1482 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001483 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001484{
1485 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001486 ram_addr_t addr;
1487 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001488
1489 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001490 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001491 new_block = g_malloc0(sizeof(*new_block));
1492 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001493 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001494 new_block->used_length = size;
1495 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001496 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001497 new_block->fd = -1;
1498 new_block->host = host;
1499 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001500 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001501 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001502 if (resizeable) {
1503 new_block->flags |= RAM_RESIZEABLE;
1504 }
Hu Taoef701d72014-09-09 13:27:54 +08001505 addr = ram_block_add(new_block, &local_err);
1506 if (local_err) {
1507 g_free(new_block);
1508 error_propagate(errp, local_err);
1509 return -1;
1510 }
1511 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001512}
1513
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001514ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1515 MemoryRegion *mr, Error **errp)
1516{
1517 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1518}
1519
Hu Taoef701d72014-09-09 13:27:54 +08001520ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001521{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001522 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1523}
1524
1525ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1526 void (*resized)(const char*,
1527 uint64_t length,
1528 void *host),
1529 MemoryRegion *mr, Error **errp)
1530{
1531 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001532}
bellarde9a1ab12007-02-08 23:08:38 +00001533
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001534void qemu_ram_free_from_ptr(ram_addr_t addr)
1535{
1536 RAMBlock *block;
1537
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001538 /* This assumes the iothread lock is taken here too. */
1539 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001540 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001541 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001542 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001543 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001544 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001545 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001546 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001547 }
1548 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001549 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001550}
1551
Paolo Bonzini43771532013-09-09 17:58:40 +02001552static void reclaim_ramblock(RAMBlock *block)
1553{
1554 if (block->flags & RAM_PREALLOC) {
1555 ;
1556 } else if (xen_enabled()) {
1557 xen_invalidate_map_cache_entry(block->host);
1558#ifndef _WIN32
1559 } else if (block->fd >= 0) {
1560 munmap(block->host, block->max_length);
1561 close(block->fd);
1562#endif
1563 } else {
1564 qemu_anon_ram_free(block->host, block->max_length);
1565 }
1566 g_free(block);
1567}
1568
1569/* Called with the iothread lock held */
Anthony Liguoric227f092009-10-01 16:12:16 -05001570void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001571{
Alex Williamson04b16652010-07-02 11:13:17 -06001572 RAMBlock *block;
1573
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001574 /* This assumes the iothread lock is taken here too. */
1575 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001576 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001577 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001578 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001579 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001580 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001581 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001582 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001583 }
1584 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001585 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001586
bellarde9a1ab12007-02-08 23:08:38 +00001587}
1588
Huang Yingcd19cfa2011-03-02 08:56:19 +01001589#ifndef _WIN32
1590void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1591{
1592 RAMBlock *block;
1593 ram_addr_t offset;
1594 int flags;
1595 void *area, *vaddr;
1596
Paolo Bonzinia3161032012-11-14 15:54:48 +01001597 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001598 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001599 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001600 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001601 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001602 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001603 } else if (xen_enabled()) {
1604 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001605 } else {
1606 flags = MAP_FIXED;
1607 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001608 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001609 flags |= (block->flags & RAM_SHARED ?
1610 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001611 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1612 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001613 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001614 /*
1615 * Remap needs to match alloc. Accelerators that
1616 * set phys_mem_alloc never remap. If they did,
1617 * we'd need a remap hook here.
1618 */
1619 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1620
Huang Yingcd19cfa2011-03-02 08:56:19 +01001621 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1622 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1623 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001624 }
1625 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001626 fprintf(stderr, "Could not remap addr: "
1627 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001628 length, addr);
1629 exit(1);
1630 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001631 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001632 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001633 }
1634 return;
1635 }
1636 }
1637}
1638#endif /* !_WIN32 */
1639
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001640int qemu_get_ram_fd(ram_addr_t addr)
1641{
1642 RAMBlock *block = qemu_get_ram_block(addr);
1643
1644 return block->fd;
1645}
1646
Damjan Marion3fd74b82014-06-26 23:01:32 +02001647void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1648{
1649 RAMBlock *block = qemu_get_ram_block(addr);
1650
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001651 return ramblock_ptr(block, 0);
Damjan Marion3fd74b82014-06-26 23:01:32 +02001652}
1653
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001654/* Return a host pointer to ram allocated with qemu_ram_alloc.
1655 With the exception of the softmmu code in this file, this should
1656 only be used for local memory (e.g. video ram) that the device owns,
1657 and knows it isn't going to access beyond the end of the block.
1658
1659 It should not be used for general purpose DMA.
1660 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1661 */
1662void *qemu_get_ram_ptr(ram_addr_t addr)
1663{
1664 RAMBlock *block = qemu_get_ram_block(addr);
1665
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001666 if (xen_enabled()) {
1667 /* We need to check if the requested address is in the RAM
1668 * because we don't want to map the entire memory in QEMU.
1669 * In that case just map until the end of the page.
1670 */
1671 if (block->offset == 0) {
1672 return xen_map_cache(addr, 0, 0);
1673 } else if (block->host == NULL) {
1674 block->host =
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001675 xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001676 }
1677 }
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001678 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001679}
1680
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001681/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1682 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001683static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001684{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001685 if (*size == 0) {
1686 return NULL;
1687 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001688 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001689 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001690 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001691 RAMBlock *block;
1692
Paolo Bonzinia3161032012-11-14 15:54:48 +01001693 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001694 if (addr - block->offset < block->max_length) {
1695 if (addr - block->offset + *size > block->max_length)
1696 *size = block->max_length - addr + block->offset;
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001697 return ramblock_ptr(block, addr - block->offset);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001698 }
1699 }
1700
1701 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1702 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001703 }
1704}
1705
Paolo Bonzini7443b432013-06-03 12:44:02 +02001706/* Some of the softmmu routines need to translate from a host pointer
1707 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001708MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001709{
pbrook94a6b542009-04-11 17:15:54 +00001710 RAMBlock *block;
1711 uint8_t *host = ptr;
1712
Jan Kiszka868bb332011-06-21 22:59:09 +02001713 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001714 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001715 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001716 }
1717
Paolo Bonzini23887b72013-05-06 14:28:39 +02001718 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001719 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001720 goto found;
1721 }
1722
Paolo Bonzinia3161032012-11-14 15:54:48 +01001723 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001724 /* This case append when the block is not mapped. */
1725 if (block->host == NULL) {
1726 continue;
1727 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001728 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001729 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001730 }
pbrook94a6b542009-04-11 17:15:54 +00001731 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001732
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001733 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001734
1735found:
1736 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001737 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001738}
Alex Williamsonf471a172010-06-11 11:11:42 -06001739
Avi Kivitya8170e52012-10-23 12:30:10 +02001740static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001741 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001742{
Juan Quintela52159192013-10-08 12:44:04 +02001743 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001744 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001745 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001746 switch (size) {
1747 case 1:
1748 stb_p(qemu_get_ram_ptr(ram_addr), val);
1749 break;
1750 case 2:
1751 stw_p(qemu_get_ram_ptr(ram_addr), val);
1752 break;
1753 case 4:
1754 stl_p(qemu_get_ram_ptr(ram_addr), val);
1755 break;
1756 default:
1757 abort();
1758 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001759 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001760 /* we remove the notdirty callback only if the code has been
1761 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001762 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001763 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001764 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001765 }
bellard1ccde1c2004-02-06 19:46:14 +00001766}
1767
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001768static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1769 unsigned size, bool is_write)
1770{
1771 return is_write;
1772}
1773
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001774static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001775 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001776 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001777 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001778};
1779
pbrook0f459d12008-06-09 00:20:13 +00001780/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001781static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001782{
Andreas Färber93afead2013-08-26 03:41:01 +02001783 CPUState *cpu = current_cpu;
1784 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001785 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001786 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001787 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001788 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001789
Andreas Färberff4700b2013-08-26 18:23:18 +02001790 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001791 /* We re-entered the check after replacing the TB. Now raise
1792 * the debug interrupt so that is will trigger after the
1793 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001794 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001795 return;
1796 }
Andreas Färber93afead2013-08-26 03:41:01 +02001797 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001798 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001799 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1800 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001801 if (flags == BP_MEM_READ) {
1802 wp->flags |= BP_WATCHPOINT_HIT_READ;
1803 } else {
1804 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1805 }
1806 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001807 if (!cpu->watchpoint_hit) {
1808 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001809 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001810 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001811 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001812 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001813 } else {
1814 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001815 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001816 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001817 }
aliguori06d55cc2008-11-18 20:24:06 +00001818 }
aliguori6e140f22008-11-18 20:37:55 +00001819 } else {
1820 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001821 }
1822 }
1823}
1824
pbrook6658ffb2007-03-16 23:58:11 +00001825/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1826 so these check for a hit then pass through to the normal out-of-line
1827 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001828static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001829 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001830{
Peter Maydell05068c02014-09-12 14:06:48 +01001831 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001832 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001833 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001834 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001835 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001836 default: abort();
1837 }
pbrook6658ffb2007-03-16 23:58:11 +00001838}
1839
Avi Kivitya8170e52012-10-23 12:30:10 +02001840static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001841 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001842{
Peter Maydell05068c02014-09-12 14:06:48 +01001843 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001844 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001845 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001846 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001847 break;
1848 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001849 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001850 break;
1851 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001852 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001853 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001854 default: abort();
1855 }
pbrook6658ffb2007-03-16 23:58:11 +00001856}
1857
Avi Kivity1ec9b902012-01-02 12:47:48 +02001858static const MemoryRegionOps watch_mem_ops = {
1859 .read = watch_mem_read,
1860 .write = watch_mem_write,
1861 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001862};
pbrook6658ffb2007-03-16 23:58:11 +00001863
Avi Kivitya8170e52012-10-23 12:30:10 +02001864static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001865 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001866{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001867 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001868 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001869
blueswir1db7b5422007-05-26 17:36:03 +00001870#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001871 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001872 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001873#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001874 address_space_read(subpage->as, addr + subpage->base, buf, len);
1875 switch (len) {
1876 case 1:
1877 return ldub_p(buf);
1878 case 2:
1879 return lduw_p(buf);
1880 case 4:
1881 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001882 case 8:
1883 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001884 default:
1885 abort();
1886 }
blueswir1db7b5422007-05-26 17:36:03 +00001887}
1888
Avi Kivitya8170e52012-10-23 12:30:10 +02001889static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001890 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001891{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001892 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001893 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001894
blueswir1db7b5422007-05-26 17:36:03 +00001895#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001896 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001897 " value %"PRIx64"\n",
1898 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001899#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001900 switch (len) {
1901 case 1:
1902 stb_p(buf, value);
1903 break;
1904 case 2:
1905 stw_p(buf, value);
1906 break;
1907 case 4:
1908 stl_p(buf, value);
1909 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001910 case 8:
1911 stq_p(buf, value);
1912 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001913 default:
1914 abort();
1915 }
1916 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001917}
1918
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001919static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001920 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001921{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001922 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001923#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001924 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001925 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001926#endif
1927
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001928 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001929 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001930}
1931
Avi Kivity70c68e42012-01-02 12:32:48 +02001932static const MemoryRegionOps subpage_ops = {
1933 .read = subpage_read,
1934 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001935 .impl.min_access_size = 1,
1936 .impl.max_access_size = 8,
1937 .valid.min_access_size = 1,
1938 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001939 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001940 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001941};
1942
Anthony Liguoric227f092009-10-01 16:12:16 -05001943static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001944 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001945{
1946 int idx, eidx;
1947
1948 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1949 return -1;
1950 idx = SUBPAGE_IDX(start);
1951 eidx = SUBPAGE_IDX(end);
1952#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001953 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1954 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001955#endif
blueswir1db7b5422007-05-26 17:36:03 +00001956 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001957 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001958 }
1959
1960 return 0;
1961}
1962
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001963static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001964{
Anthony Liguoric227f092009-10-01 16:12:16 -05001965 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001966
Anthony Liguori7267c092011-08-20 22:09:37 -05001967 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001968
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001969 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001970 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001971 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001972 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001973 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001974#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001975 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1976 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001977#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001978 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001979
1980 return mmio;
1981}
1982
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001983static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1984 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001985{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001986 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001987 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001988 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001989 .mr = mr,
1990 .offset_within_address_space = 0,
1991 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001992 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001993 };
1994
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001995 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001996}
1997
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02001998MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001999{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002000 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2001 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002002
2003 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002004}
2005
Avi Kivitye9179ce2009-06-14 11:38:52 +03002006static void io_mem_init(void)
2007{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002008 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002009 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002010 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002011 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002012 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002013 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002014 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002015}
2016
Avi Kivityac1970f2012-10-03 16:22:53 +02002017static void mem_begin(MemoryListener *listener)
2018{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002019 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002020 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2021 uint16_t n;
2022
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002023 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002024 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002025 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002026 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002027 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002028 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002029 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002030 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002031
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002032 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002033 d->as = as;
2034 as->next_dispatch = d;
2035}
2036
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002037static void address_space_dispatch_free(AddressSpaceDispatch *d)
2038{
2039 phys_sections_free(&d->map);
2040 g_free(d);
2041}
2042
Paolo Bonzini00752702013-05-29 12:13:54 +02002043static void mem_commit(MemoryListener *listener)
2044{
2045 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002046 AddressSpaceDispatch *cur = as->dispatch;
2047 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002048
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002049 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002050
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002051 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002052 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002053 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002054 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002055}
2056
Avi Kivity1d711482012-10-02 18:54:45 +02002057static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002058{
Andreas Färber182735e2013-05-29 22:29:20 +02002059 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002060
2061 /* since each CPU stores ram addresses in its TLB cache, we must
2062 reset the modified entries */
2063 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002064 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002065 /* FIXME: Disentangle the cpu.h circular files deps so we can
2066 directly get the right CPU from listener. */
2067 if (cpu->tcg_as_listener != listener) {
2068 continue;
2069 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002070 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002071 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002072}
2073
Avi Kivity93632742012-02-08 16:54:16 +02002074static void core_log_global_start(MemoryListener *listener)
2075{
Juan Quintela981fdf22013-10-10 11:54:09 +02002076 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002077}
2078
2079static void core_log_global_stop(MemoryListener *listener)
2080{
Juan Quintela981fdf22013-10-10 11:54:09 +02002081 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002082}
2083
Avi Kivity93632742012-02-08 16:54:16 +02002084static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002085 .log_global_start = core_log_global_start,
2086 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002087 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002088};
2089
Avi Kivityac1970f2012-10-03 16:22:53 +02002090void address_space_init_dispatch(AddressSpace *as)
2091{
Paolo Bonzini00752702013-05-29 12:13:54 +02002092 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002093 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002094 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002095 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002096 .region_add = mem_add,
2097 .region_nop = mem_add,
2098 .priority = 0,
2099 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002100 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002101}
2102
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002103void address_space_unregister(AddressSpace *as)
2104{
2105 memory_listener_unregister(&as->dispatch_listener);
2106}
2107
Avi Kivity83f3c252012-10-07 12:59:55 +02002108void address_space_destroy_dispatch(AddressSpace *as)
2109{
2110 AddressSpaceDispatch *d = as->dispatch;
2111
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002112 atomic_rcu_set(&as->dispatch, NULL);
2113 if (d) {
2114 call_rcu(d, address_space_dispatch_free, rcu);
2115 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002116}
2117
Avi Kivity62152b82011-07-26 14:26:14 +03002118static void memory_map_init(void)
2119{
Anthony Liguori7267c092011-08-20 22:09:37 -05002120 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002121
Paolo Bonzini57271d62013-11-07 17:14:37 +01002122 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002123 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002124
Anthony Liguori7267c092011-08-20 22:09:37 -05002125 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002126 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2127 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002128 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002129
Avi Kivityf6790af2012-10-02 20:13:51 +02002130 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002131}
2132
2133MemoryRegion *get_system_memory(void)
2134{
2135 return system_memory;
2136}
2137
Avi Kivity309cb472011-08-08 16:09:03 +03002138MemoryRegion *get_system_io(void)
2139{
2140 return system_io;
2141}
2142
pbrooke2eef172008-06-08 01:09:01 +00002143#endif /* !defined(CONFIG_USER_ONLY) */
2144
bellard13eb76e2004-01-24 15:23:36 +00002145/* physical memory access (slow version, mainly for debug) */
2146#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002147int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002148 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002149{
2150 int l, flags;
2151 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002152 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002153
2154 while (len > 0) {
2155 page = addr & TARGET_PAGE_MASK;
2156 l = (page + TARGET_PAGE_SIZE) - addr;
2157 if (l > len)
2158 l = len;
2159 flags = page_get_flags(page);
2160 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002161 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002162 if (is_write) {
2163 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002164 return -1;
bellard579a97f2007-11-11 14:26:47 +00002165 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002166 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002167 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002168 memcpy(p, buf, l);
2169 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002170 } else {
2171 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002172 return -1;
bellard579a97f2007-11-11 14:26:47 +00002173 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002174 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002175 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002176 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002177 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002178 }
2179 len -= l;
2180 buf += l;
2181 addr += l;
2182 }
Paul Brooka68fe892010-03-01 00:08:59 +00002183 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002184}
bellard8df1cd02005-01-28 22:37:22 +00002185
bellard13eb76e2004-01-24 15:23:36 +00002186#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002187
Avi Kivitya8170e52012-10-23 12:30:10 +02002188static void invalidate_and_set_dirty(hwaddr addr,
2189 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002190{
Peter Maydellf874bf92014-11-16 19:44:21 +00002191 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2192 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002193 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002194 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002195 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002196}
2197
Richard Henderson23326162013-07-08 14:55:59 -07002198static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002199{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002200 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002201
2202 /* Regions are assumed to support 1-4 byte accesses unless
2203 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002204 if (access_size_max == 0) {
2205 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002206 }
Richard Henderson23326162013-07-08 14:55:59 -07002207
2208 /* Bound the maximum access by the alignment of the address. */
2209 if (!mr->ops->impl.unaligned) {
2210 unsigned align_size_max = addr & -addr;
2211 if (align_size_max != 0 && align_size_max < access_size_max) {
2212 access_size_max = align_size_max;
2213 }
2214 }
2215
2216 /* Don't attempt accesses larger than the maximum. */
2217 if (l > access_size_max) {
2218 l = access_size_max;
2219 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002220 if (l & (l - 1)) {
2221 l = 1 << (qemu_fls(l) - 1);
2222 }
Richard Henderson23326162013-07-08 14:55:59 -07002223
2224 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002225}
2226
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002227bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002228 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002229{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002230 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002231 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002232 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002233 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002234 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002235 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002236
bellard13eb76e2004-01-24 15:23:36 +00002237 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002238 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002239 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002240
bellard13eb76e2004-01-24 15:23:36 +00002241 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002242 if (!memory_access_is_direct(mr, is_write)) {
2243 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002244 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002245 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002246 switch (l) {
2247 case 8:
2248 /* 64 bit write access */
2249 val = ldq_p(buf);
2250 error |= io_mem_write(mr, addr1, val, 8);
2251 break;
2252 case 4:
bellard1c213d12005-09-03 10:49:04 +00002253 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002254 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002255 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002256 break;
2257 case 2:
bellard1c213d12005-09-03 10:49:04 +00002258 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002259 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002260 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002261 break;
2262 case 1:
bellard1c213d12005-09-03 10:49:04 +00002263 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002264 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002265 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002266 break;
2267 default:
2268 abort();
bellard13eb76e2004-01-24 15:23:36 +00002269 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002270 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002271 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002272 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002273 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002274 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002275 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002276 }
2277 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002278 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002279 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002280 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002281 switch (l) {
2282 case 8:
2283 /* 64 bit read access */
2284 error |= io_mem_read(mr, addr1, &val, 8);
2285 stq_p(buf, val);
2286 break;
2287 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002288 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002289 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002290 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002291 break;
2292 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002293 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002294 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002295 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002296 break;
2297 case 1:
bellard1c213d12005-09-03 10:49:04 +00002298 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002299 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002300 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002301 break;
2302 default:
2303 abort();
bellard13eb76e2004-01-24 15:23:36 +00002304 }
2305 } else {
2306 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002307 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002308 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002309 }
2310 }
2311 len -= l;
2312 buf += l;
2313 addr += l;
2314 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002315
2316 return error;
bellard13eb76e2004-01-24 15:23:36 +00002317}
bellard8df1cd02005-01-28 22:37:22 +00002318
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002319bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002320 const uint8_t *buf, int len)
2321{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002322 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002323}
2324
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002325bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002326{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002327 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002328}
2329
2330
Avi Kivitya8170e52012-10-23 12:30:10 +02002331void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002332 int len, int is_write)
2333{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002334 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002335}
2336
Alexander Graf582b55a2013-12-11 14:17:44 +01002337enum write_rom_type {
2338 WRITE_DATA,
2339 FLUSH_CACHE,
2340};
2341
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002342static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002343 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002344{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002345 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002346 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002347 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002348 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002349
bellardd0ecd2a2006-04-23 17:14:48 +00002350 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002351 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002352 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002354 if (!(memory_region_is_ram(mr) ||
2355 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002356 /* do nothing */
2357 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002358 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002359 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002360 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002361 switch (type) {
2362 case WRITE_DATA:
2363 memcpy(ptr, buf, l);
2364 invalidate_and_set_dirty(addr1, l);
2365 break;
2366 case FLUSH_CACHE:
2367 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2368 break;
2369 }
bellardd0ecd2a2006-04-23 17:14:48 +00002370 }
2371 len -= l;
2372 buf += l;
2373 addr += l;
2374 }
2375}
2376
Alexander Graf582b55a2013-12-11 14:17:44 +01002377/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002378void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002379 const uint8_t *buf, int len)
2380{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002381 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002382}
2383
2384void cpu_flush_icache_range(hwaddr start, int len)
2385{
2386 /*
2387 * This function should do the same thing as an icache flush that was
2388 * triggered from within the guest. For TCG we are always cache coherent,
2389 * so there is no need to flush anything. For KVM / Xen we need to flush
2390 * the host's instruction cache at least.
2391 */
2392 if (tcg_enabled()) {
2393 return;
2394 }
2395
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002396 cpu_physical_memory_write_rom_internal(&address_space_memory,
2397 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002398}
2399
aliguori6d16c2f2009-01-22 16:59:11 +00002400typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002401 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002402 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002403 hwaddr addr;
2404 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002405} BounceBuffer;
2406
2407static BounceBuffer bounce;
2408
aliguoriba223c22009-01-22 16:59:16 +00002409typedef struct MapClient {
2410 void *opaque;
2411 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002412 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002413} MapClient;
2414
Blue Swirl72cf2d42009-09-12 07:36:22 +00002415static QLIST_HEAD(map_client_list, MapClient) map_client_list
2416 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002417
2418void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2419{
Anthony Liguori7267c092011-08-20 22:09:37 -05002420 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002421
2422 client->opaque = opaque;
2423 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002424 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002425 return client;
2426}
2427
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002428static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002429{
2430 MapClient *client = (MapClient *)_client;
2431
Blue Swirl72cf2d42009-09-12 07:36:22 +00002432 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002433 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002434}
2435
2436static void cpu_notify_map_clients(void)
2437{
2438 MapClient *client;
2439
Blue Swirl72cf2d42009-09-12 07:36:22 +00002440 while (!QLIST_EMPTY(&map_client_list)) {
2441 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002442 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002443 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002444 }
2445}
2446
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002447bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2448{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002449 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002450 hwaddr l, xlat;
2451
2452 while (len > 0) {
2453 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002454 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2455 if (!memory_access_is_direct(mr, is_write)) {
2456 l = memory_access_size(mr, l, addr);
2457 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002458 return false;
2459 }
2460 }
2461
2462 len -= l;
2463 addr += l;
2464 }
2465 return true;
2466}
2467
aliguori6d16c2f2009-01-22 16:59:11 +00002468/* Map a physical memory region into a host virtual address.
2469 * May map a subset of the requested range, given by and returned in *plen.
2470 * May return NULL if resources needed to perform the mapping are exhausted.
2471 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002472 * Use cpu_register_map_client() to know when retrying the map operation is
2473 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002474 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002475void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002476 hwaddr addr,
2477 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002478 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002479{
Avi Kivitya8170e52012-10-23 12:30:10 +02002480 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002481 hwaddr done = 0;
2482 hwaddr l, xlat, base;
2483 MemoryRegion *mr, *this_mr;
2484 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002485
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002486 if (len == 0) {
2487 return NULL;
2488 }
aliguori6d16c2f2009-01-22 16:59:11 +00002489
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002490 l = len;
2491 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2492 if (!memory_access_is_direct(mr, is_write)) {
2493 if (bounce.buffer) {
2494 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002495 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002496 /* Avoid unbounded allocations */
2497 l = MIN(l, TARGET_PAGE_SIZE);
2498 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002499 bounce.addr = addr;
2500 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002501
2502 memory_region_ref(mr);
2503 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002504 if (!is_write) {
2505 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002506 }
aliguori6d16c2f2009-01-22 16:59:11 +00002507
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002508 *plen = l;
2509 return bounce.buffer;
2510 }
2511
2512 base = xlat;
2513 raddr = memory_region_get_ram_addr(mr);
2514
2515 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002516 len -= l;
2517 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002518 done += l;
2519 if (len == 0) {
2520 break;
2521 }
2522
2523 l = len;
2524 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2525 if (this_mr != mr || xlat != base + done) {
2526 break;
2527 }
aliguori6d16c2f2009-01-22 16:59:11 +00002528 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002529
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002530 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002531 *plen = done;
2532 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002533}
2534
Avi Kivityac1970f2012-10-03 16:22:53 +02002535/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002536 * Will also mark the memory as dirty if is_write == 1. access_len gives
2537 * the amount of memory that was actually read or written by the caller.
2538 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002539void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2540 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002541{
2542 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002543 MemoryRegion *mr;
2544 ram_addr_t addr1;
2545
2546 mr = qemu_ram_addr_from_host(buffer, &addr1);
2547 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002548 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002549 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002550 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002551 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002552 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002553 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002554 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002555 return;
2556 }
2557 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002558 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002559 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002560 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002561 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002562 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002563 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002564}
bellardd0ecd2a2006-04-23 17:14:48 +00002565
Avi Kivitya8170e52012-10-23 12:30:10 +02002566void *cpu_physical_memory_map(hwaddr addr,
2567 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002568 int is_write)
2569{
2570 return address_space_map(&address_space_memory, addr, plen, is_write);
2571}
2572
Avi Kivitya8170e52012-10-23 12:30:10 +02002573void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2574 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002575{
2576 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2577}
2578
bellard8df1cd02005-01-28 22:37:22 +00002579/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002580static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002581 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002582{
bellard8df1cd02005-01-28 22:37:22 +00002583 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002584 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002585 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002586 hwaddr l = 4;
2587 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002588
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002589 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002590 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002591 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002592 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002593#if defined(TARGET_WORDS_BIGENDIAN)
2594 if (endian == DEVICE_LITTLE_ENDIAN) {
2595 val = bswap32(val);
2596 }
2597#else
2598 if (endian == DEVICE_BIG_ENDIAN) {
2599 val = bswap32(val);
2600 }
2601#endif
bellard8df1cd02005-01-28 22:37:22 +00002602 } else {
2603 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002604 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002605 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002606 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002607 switch (endian) {
2608 case DEVICE_LITTLE_ENDIAN:
2609 val = ldl_le_p(ptr);
2610 break;
2611 case DEVICE_BIG_ENDIAN:
2612 val = ldl_be_p(ptr);
2613 break;
2614 default:
2615 val = ldl_p(ptr);
2616 break;
2617 }
bellard8df1cd02005-01-28 22:37:22 +00002618 }
2619 return val;
2620}
2621
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002622uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002623{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002624 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002625}
2626
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002627uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002628{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002629 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002630}
2631
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002632uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002633{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002634 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002635}
2636
bellard84b7b8e2005-11-28 21:19:04 +00002637/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002638static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002639 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002640{
bellard84b7b8e2005-11-28 21:19:04 +00002641 uint8_t *ptr;
2642 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002643 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002644 hwaddr l = 8;
2645 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002646
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002647 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002648 false);
2649 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002650 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002651 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002652#if defined(TARGET_WORDS_BIGENDIAN)
2653 if (endian == DEVICE_LITTLE_ENDIAN) {
2654 val = bswap64(val);
2655 }
2656#else
2657 if (endian == DEVICE_BIG_ENDIAN) {
2658 val = bswap64(val);
2659 }
2660#endif
bellard84b7b8e2005-11-28 21:19:04 +00002661 } else {
2662 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002663 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002664 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002665 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002666 switch (endian) {
2667 case DEVICE_LITTLE_ENDIAN:
2668 val = ldq_le_p(ptr);
2669 break;
2670 case DEVICE_BIG_ENDIAN:
2671 val = ldq_be_p(ptr);
2672 break;
2673 default:
2674 val = ldq_p(ptr);
2675 break;
2676 }
bellard84b7b8e2005-11-28 21:19:04 +00002677 }
2678 return val;
2679}
2680
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002681uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002682{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002683 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002684}
2685
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002686uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002687{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002688 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002689}
2690
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002691uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002692{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002693 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002694}
2695
bellardaab33092005-10-30 20:48:42 +00002696/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002697uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002698{
2699 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002700 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002701 return val;
2702}
2703
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002704/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002705static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002706 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002707{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002708 uint8_t *ptr;
2709 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002710 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002711 hwaddr l = 2;
2712 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002713
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002714 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002715 false);
2716 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002717 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002718 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002719#if defined(TARGET_WORDS_BIGENDIAN)
2720 if (endian == DEVICE_LITTLE_ENDIAN) {
2721 val = bswap16(val);
2722 }
2723#else
2724 if (endian == DEVICE_BIG_ENDIAN) {
2725 val = bswap16(val);
2726 }
2727#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002728 } else {
2729 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002730 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002731 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002732 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002733 switch (endian) {
2734 case DEVICE_LITTLE_ENDIAN:
2735 val = lduw_le_p(ptr);
2736 break;
2737 case DEVICE_BIG_ENDIAN:
2738 val = lduw_be_p(ptr);
2739 break;
2740 default:
2741 val = lduw_p(ptr);
2742 break;
2743 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002744 }
2745 return val;
bellardaab33092005-10-30 20:48:42 +00002746}
2747
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002748uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002749{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002750 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002751}
2752
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002753uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002754{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002755 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002756}
2757
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002758uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002759{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002760 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002761}
2762
bellard8df1cd02005-01-28 22:37:22 +00002763/* warning: addr must be aligned. The ram page is not masked as dirty
2764 and the code inside is not invalidated. It is useful if the dirty
2765 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002766void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002767{
bellard8df1cd02005-01-28 22:37:22 +00002768 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002769 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002770 hwaddr l = 4;
2771 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002772
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002773 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002774 true);
2775 if (l < 4 || !memory_access_is_direct(mr, true)) {
2776 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002777 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002778 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002779 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002780 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002781
2782 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002783 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002784 /* invalidate code */
2785 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2786 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002787 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002788 }
2789 }
bellard8df1cd02005-01-28 22:37:22 +00002790 }
2791}
2792
2793/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002794static inline void stl_phys_internal(AddressSpace *as,
2795 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002796 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002797{
bellard8df1cd02005-01-28 22:37:22 +00002798 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002799 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002800 hwaddr l = 4;
2801 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002802
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002803 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002804 true);
2805 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002806#if defined(TARGET_WORDS_BIGENDIAN)
2807 if (endian == DEVICE_LITTLE_ENDIAN) {
2808 val = bswap32(val);
2809 }
2810#else
2811 if (endian == DEVICE_BIG_ENDIAN) {
2812 val = bswap32(val);
2813 }
2814#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002815 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002816 } else {
bellard8df1cd02005-01-28 22:37:22 +00002817 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002818 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002819 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002820 switch (endian) {
2821 case DEVICE_LITTLE_ENDIAN:
2822 stl_le_p(ptr, val);
2823 break;
2824 case DEVICE_BIG_ENDIAN:
2825 stl_be_p(ptr, val);
2826 break;
2827 default:
2828 stl_p(ptr, val);
2829 break;
2830 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002831 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002832 }
2833}
2834
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002835void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002836{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002837 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002838}
2839
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002840void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002841{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002842 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002843}
2844
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002845void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002846{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002847 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002848}
2849
bellardaab33092005-10-30 20:48:42 +00002850/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002851void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002852{
2853 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002854 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002855}
2856
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002857/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002858static inline void stw_phys_internal(AddressSpace *as,
2859 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002860 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002861{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002862 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002863 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002864 hwaddr l = 2;
2865 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002866
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002867 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002868 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002869#if defined(TARGET_WORDS_BIGENDIAN)
2870 if (endian == DEVICE_LITTLE_ENDIAN) {
2871 val = bswap16(val);
2872 }
2873#else
2874 if (endian == DEVICE_BIG_ENDIAN) {
2875 val = bswap16(val);
2876 }
2877#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002878 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002879 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002880 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002881 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002882 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002883 switch (endian) {
2884 case DEVICE_LITTLE_ENDIAN:
2885 stw_le_p(ptr, val);
2886 break;
2887 case DEVICE_BIG_ENDIAN:
2888 stw_be_p(ptr, val);
2889 break;
2890 default:
2891 stw_p(ptr, val);
2892 break;
2893 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002894 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002895 }
bellardaab33092005-10-30 20:48:42 +00002896}
2897
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002898void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002899{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002900 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002901}
2902
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002903void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002904{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002905 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002906}
2907
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002908void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002909{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002910 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002911}
2912
bellardaab33092005-10-30 20:48:42 +00002913/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002914void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002915{
2916 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002917 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002918}
2919
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002920void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002921{
2922 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002923 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002924}
2925
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002926void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002927{
2928 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002929 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002930}
2931
aliguori5e2972f2009-03-28 17:51:36 +00002932/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002933int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002934 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002935{
2936 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002937 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002938 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002939
2940 while (len > 0) {
2941 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002942 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002943 /* if no physical page mapped, return an error */
2944 if (phys_addr == -1)
2945 return -1;
2946 l = (page + TARGET_PAGE_SIZE) - addr;
2947 if (l > len)
2948 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002949 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002950 if (is_write) {
2951 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2952 } else {
2953 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2954 }
bellard13eb76e2004-01-24 15:23:36 +00002955 len -= l;
2956 buf += l;
2957 addr += l;
2958 }
2959 return 0;
2960}
Paul Brooka68fe892010-03-01 00:08:59 +00002961#endif
bellard13eb76e2004-01-24 15:23:36 +00002962
Blue Swirl8e4a4242013-01-06 18:30:17 +00002963/*
2964 * A helper function for the _utterly broken_ virtio device model to find out if
2965 * it's running on a big endian machine. Don't do this at home kids!
2966 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002967bool target_words_bigendian(void);
2968bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002969{
2970#if defined(TARGET_WORDS_BIGENDIAN)
2971 return true;
2972#else
2973 return false;
2974#endif
2975}
2976
Wen Congyang76f35532012-05-07 12:04:18 +08002977#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002978bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002979{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002980 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002981 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002982
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002983 mr = address_space_translate(&address_space_memory,
2984 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002985
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002986 return !(memory_region_is_ram(mr) ||
2987 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002988}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002989
2990void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2991{
2992 RAMBlock *block;
2993
2994 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002995 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002996 }
2997}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002998#endif