blob: f01e3b684f439dd24ded6c91bb6b8fd12905f2eb [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber182735e2013-05-29 22:29:20 +020072CPUState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färber182735e2013-05-29 22:29:20 +0200354 CPUState *cpu = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färber182735e2013-05-29 22:29:20 +0200356 while (cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Andreas Färber182735e2013-05-29 22:29:20 +0200360 cpu = cpu->next_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400361 }
362
Andreas Färber182735e2013-05-29 22:29:20 +0200363 return cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
Andreas Färber182735e2013-05-29 22:29:20 +0200368 CPUState *cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200369
Andreas Färber182735e2013-05-29 22:29:20 +0200370 cpu = first_cpu;
371 while (cpu) {
372 func(cpu, data);
373 cpu = cpu->next_cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200374 }
375}
376
Andreas Färber9349b4f2012-03-14 01:38:32 +0100377void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000378{
Andreas Färber9f09e182012-05-03 06:59:07 +0200379 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100380 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber182735e2013-05-29 22:29:20 +0200381 CPUState **pcpu;
bellard6a00d602005-11-21 23:25:50 +0000382 int cpu_index;
383
pbrookc2764712009-03-07 15:24:59 +0000384#if defined(CONFIG_USER_ONLY)
385 cpu_list_lock();
386#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200387 cpu->next_cpu = NULL;
388 pcpu = &first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index = 0;
Andreas Färber182735e2013-05-29 22:29:20 +0200390 while (*pcpu != NULL) {
391 pcpu = &(*pcpu)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000392 cpu_index++;
393 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100394 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100395 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000396 QTAILQ_INIT(&env->breakpoints);
397 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100398#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200399 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100400#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200401 *pcpu = cpu;
pbrookc2764712009-03-07 15:24:59 +0000402#if defined(CONFIG_USER_ONLY)
403 cpu_list_unlock();
404#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100405 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000406#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600407 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000408 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100409 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000410#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100411 if (cc->vmsd != NULL) {
412 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
413 }
bellardfd6ce8f2003-05-14 19:00:11 +0000414}
415
bellard1fddef42005-04-17 19:16:13 +0000416#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000417#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100418static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000419{
420 tb_invalidate_phys_page_range(pc, pc + 1, 0);
421}
422#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400423static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
424{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400425 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
426 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400427}
bellardc27004e2005-01-03 23:35:10 +0000428#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000429#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000430
Paul Brookc527ee82010-03-01 03:31:14 +0000431#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000433
434{
435}
436
Andreas Färber9349b4f2012-03-14 01:38:32 +0100437int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000438 int flags, CPUWatchpoint **watchpoint)
439{
440 return -ENOSYS;
441}
442#else
pbrook6658ffb2007-03-16 23:58:11 +0000443/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100444int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000445 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000446{
aliguorib4051332008-11-18 20:14:20 +0000447 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000448 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000449
aliguorib4051332008-11-18 20:14:20 +0000450 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400451 if ((len & (len - 1)) || (addr & ~len_mask) ||
452 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000453 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
454 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
455 return -EINVAL;
456 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500457 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000458
aliguoria1d1bb32008-11-18 20:07:32 +0000459 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000460 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000461 wp->flags = flags;
462
aliguori2dc9f412008-11-18 20:56:59 +0000463 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000464 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000465 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000466 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000467 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000468
pbrook6658ffb2007-03-16 23:58:11 +0000469 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000470
471 if (watchpoint)
472 *watchpoint = wp;
473 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000474}
475
aliguoria1d1bb32008-11-18 20:07:32 +0000476/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100477int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000478 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000479{
aliguorib4051332008-11-18 20:14:20 +0000480 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000481 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000482
Blue Swirl72cf2d42009-09-12 07:36:22 +0000483 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000484 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000485 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000486 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000487 return 0;
488 }
489 }
aliguoria1d1bb32008-11-18 20:07:32 +0000490 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000491}
492
aliguoria1d1bb32008-11-18 20:07:32 +0000493/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100494void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000495{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000497
aliguoria1d1bb32008-11-18 20:07:32 +0000498 tlb_flush_page(env, watchpoint->vaddr);
499
Anthony Liguori7267c092011-08-20 22:09:37 -0500500 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000501}
502
aliguoria1d1bb32008-11-18 20:07:32 +0000503/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000505{
aliguoric0ce9982008-11-25 22:13:57 +0000506 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000507
Blue Swirl72cf2d42009-09-12 07:36:22 +0000508 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000509 if (wp->flags & mask)
510 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000511 }
aliguoria1d1bb32008-11-18 20:07:32 +0000512}
Paul Brookc527ee82010-03-01 03:31:14 +0000513#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000514
515/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100516int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000517 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000518{
bellard1fddef42005-04-17 19:16:13 +0000519#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000520 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000521
Anthony Liguori7267c092011-08-20 22:09:37 -0500522 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000523
524 bp->pc = pc;
525 bp->flags = flags;
526
aliguori2dc9f412008-11-18 20:56:59 +0000527 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000528 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000529 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000530 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000531 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000532
533 breakpoint_invalidate(env, pc);
534
535 if (breakpoint)
536 *breakpoint = bp;
537 return 0;
538#else
539 return -ENOSYS;
540#endif
541}
542
543/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100544int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000545{
546#if defined(TARGET_HAS_ICE)
547 CPUBreakpoint *bp;
548
Blue Swirl72cf2d42009-09-12 07:36:22 +0000549 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000550 if (bp->pc == pc && bp->flags == flags) {
551 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000552 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000553 }
bellard4c3a88a2003-07-26 12:06:08 +0000554 }
aliguoria1d1bb32008-11-18 20:07:32 +0000555 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000556#else
aliguoria1d1bb32008-11-18 20:07:32 +0000557 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000558#endif
559}
560
aliguoria1d1bb32008-11-18 20:07:32 +0000561/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100562void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000563{
bellard1fddef42005-04-17 19:16:13 +0000564#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000565 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000566
aliguoria1d1bb32008-11-18 20:07:32 +0000567 breakpoint_invalidate(env, breakpoint->pc);
568
Anthony Liguori7267c092011-08-20 22:09:37 -0500569 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000570#endif
571}
572
573/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100574void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000575{
576#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000577 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000578
Blue Swirl72cf2d42009-09-12 07:36:22 +0000579 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000580 if (bp->flags & mask)
581 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000582 }
bellard4c3a88a2003-07-26 12:06:08 +0000583#endif
584}
585
bellardc33a3462003-07-29 20:50:33 +0000586/* enable or disable single step mode. EXCP_DEBUG is returned by the
587 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100588void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000589{
bellard1fddef42005-04-17 19:16:13 +0000590#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000591 if (env->singlestep_enabled != enabled) {
592 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000593 if (kvm_enabled())
594 kvm_update_guest_debug(env, 0);
595 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100596 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000597 /* XXX: only flush what is necessary */
598 tb_flush(env);
599 }
bellardc33a3462003-07-29 20:50:33 +0000600 }
601#endif
602}
603
Andreas Färber9349b4f2012-03-14 01:38:32 +0100604void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000605{
Andreas Färber878096e2013-05-27 01:33:50 +0200606 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000607 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000608 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000609
610 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000611 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000612 fprintf(stderr, "qemu: fatal: ");
613 vfprintf(stderr, fmt, ap);
614 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200615 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000616 if (qemu_log_enabled()) {
617 qemu_log("qemu: fatal: ");
618 qemu_log_vprintf(fmt, ap2);
619 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200620 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000621 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000622 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000623 }
pbrook493ae1f2007-11-23 16:53:59 +0000624 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000625 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200626#if defined(CONFIG_USER_ONLY)
627 {
628 struct sigaction act;
629 sigfillset(&act.sa_mask);
630 act.sa_handler = SIG_DFL;
631 sigaction(SIGABRT, &act, NULL);
632 }
633#endif
bellard75012672003-06-21 13:11:07 +0000634 abort();
635}
636
Andreas Färber9349b4f2012-03-14 01:38:32 +0100637CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000638{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100639 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000640#if defined(TARGET_HAS_ICE)
641 CPUBreakpoint *bp;
642 CPUWatchpoint *wp;
643#endif
644
Andreas Färber9349b4f2012-03-14 01:38:32 +0100645 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000646
aliguori5a38f082009-01-15 20:16:51 +0000647 /* Clone all break/watchpoints.
648 Note: Once we support ptrace with hw-debug register access, make sure
649 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000650 QTAILQ_INIT(&env->breakpoints);
651 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000652#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000653 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000654 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
655 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000656 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000657 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
658 wp->flags, NULL);
659 }
660#endif
661
thsc5be9f02007-02-28 20:20:53 +0000662 return new_env;
663}
664
bellard01243112004-01-04 15:48:17 +0000665#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200666static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
667 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000668{
Juan Quintelad24981d2012-05-22 00:42:40 +0200669 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000670
bellard1ccde1c2004-02-06 19:46:14 +0000671 /* we modify the TLB cache so that the dirty bit will be set again
672 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200673 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200674 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000675 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200676 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000677 != (end - 1) - start) {
678 abort();
679 }
Blue Swirle5548612012-04-21 13:08:33 +0000680 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200681
682}
683
684/* Note: start and end must be within the same ram block. */
685void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
686 int dirty_flags)
687{
688 uintptr_t length;
689
690 start &= TARGET_PAGE_MASK;
691 end = TARGET_PAGE_ALIGN(end);
692
693 length = end - start;
694 if (length == 0)
695 return;
696 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
697
698 if (tcg_enabled()) {
699 tlb_reset_dirty_range_all(start, end, length);
700 }
bellard1ccde1c2004-02-06 19:46:14 +0000701}
702
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000703static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000704{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200705 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000706 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200707 return ret;
aliguori74576192008-10-06 14:02:03 +0000708}
709
Avi Kivitya8170e52012-10-23 12:30:10 +0200710hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200711 MemoryRegionSection *section,
712 target_ulong vaddr,
713 hwaddr paddr, hwaddr xlat,
714 int prot,
715 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000716{
Avi Kivitya8170e52012-10-23 12:30:10 +0200717 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000718 CPUWatchpoint *wp;
719
Blue Swirlcc5bea62012-04-14 14:56:48 +0000720 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000721 /* Normal RAM. */
722 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200723 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000724 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200725 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000726 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200727 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000728 }
729 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200730 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200731 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000732 }
733
734 /* Make accesses to pages with watchpoints go via the
735 watchpoint trap routines. */
736 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
737 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
738 /* Avoid trapping reads of pages with a write breakpoint. */
739 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200740 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000741 *address |= TLB_MMIO;
742 break;
743 }
744 }
745 }
746
747 return iotlb;
748}
bellard9fa3e852004-01-04 18:06:42 +0000749#endif /* defined(CONFIG_USER_ONLY) */
750
pbrooke2eef172008-06-08 01:09:01 +0000751#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000752
Anthony Liguoric227f092009-10-01 16:12:16 -0500753static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200754 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200755static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200756
Avi Kivity5312bd82012-02-12 18:32:55 +0200757static uint16_t phys_section_add(MemoryRegionSection *section)
758{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200759 /* The physical section number is ORed with a page-aligned
760 * pointer to produce the iotlb entries. Thus it should
761 * never overflow into the page-aligned value.
762 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200763 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200764
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200765 if (next_map.sections_nb == next_map.sections_nb_alloc) {
766 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
767 16);
768 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
769 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200770 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200771 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200772 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200773 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200774}
775
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200776static void phys_section_destroy(MemoryRegion *mr)
777{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200778 memory_region_unref(mr);
779
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200780 if (mr->subpage) {
781 subpage_t *subpage = container_of(mr, subpage_t, iomem);
782 memory_region_destroy(&subpage->iomem);
783 g_free(subpage);
784 }
785}
786
Paolo Bonzini60926662013-05-29 12:30:26 +0200787static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200788{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200789 while (map->sections_nb > 0) {
790 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200791 phys_section_destroy(section->mr);
792 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200793 g_free(map->sections);
794 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200795 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200796}
797
Avi Kivityac1970f2012-10-03 16:22:53 +0200798static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200799{
800 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200801 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200802 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200803 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
804 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200805 MemoryRegionSection subsection = {
806 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200807 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200808 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200809 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810
Avi Kivityf3705d52012-03-08 16:16:34 +0200811 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812
Avi Kivityf3705d52012-03-08 16:16:34 +0200813 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200814 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200816 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200817 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200818 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200819 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 }
821 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200822 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200823 subpage_register(subpage, start, end, phys_section_add(section));
824}
825
826
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200827static void register_multipage(AddressSpaceDispatch *d,
828 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000829{
Avi Kivitya8170e52012-10-23 12:30:10 +0200830 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200831 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200832 uint64_t num_pages = int128_get64(int128_rshift(section->size,
833 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200834
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200835 assert(num_pages);
836 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000837}
838
Avi Kivityac1970f2012-10-03 16:22:53 +0200839static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200840{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200841 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200842 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200843 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200844 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200845
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200846 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
847 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
848 - now.offset_within_address_space;
849
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200851 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200852 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200853 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200854 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855 while (int128_ne(remain.size, now.size)) {
856 remain.size = int128_sub(remain.size, now.size);
857 remain.offset_within_address_space += int128_get64(now.size);
858 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400859 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200861 register_subpage(d, &now);
862 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200863 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200864 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400865 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200866 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200867 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400868 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200869 }
870}
871
Sheng Yang62a27442010-01-26 19:21:16 +0800872void qemu_flush_coalesced_mmio_buffer(void)
873{
874 if (kvm_enabled())
875 kvm_flush_coalesced_mmio_buffer();
876}
877
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700878void qemu_mutex_lock_ramlist(void)
879{
880 qemu_mutex_lock(&ram_list.mutex);
881}
882
883void qemu_mutex_unlock_ramlist(void)
884{
885 qemu_mutex_unlock(&ram_list.mutex);
886}
887
Marcelo Tosattic9027602010-03-01 20:25:08 -0300888#if defined(__linux__) && !defined(TARGET_S390X)
889
890#include <sys/vfs.h>
891
892#define HUGETLBFS_MAGIC 0x958458f6
893
894static long gethugepagesize(const char *path)
895{
896 struct statfs fs;
897 int ret;
898
899 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900900 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300901 } while (ret != 0 && errno == EINTR);
902
903 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900904 perror(path);
905 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300906 }
907
908 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900909 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300910
911 return fs.f_bsize;
912}
913
Alex Williamson04b16652010-07-02 11:13:17 -0600914static void *file_ram_alloc(RAMBlock *block,
915 ram_addr_t memory,
916 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300917{
918 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500919 char *sanitized_name;
920 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300921 void *area;
922 int fd;
923#ifdef MAP_POPULATE
924 int flags;
925#endif
926 unsigned long hpagesize;
927
928 hpagesize = gethugepagesize(path);
929 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900930 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300931 }
932
933 if (memory < hpagesize) {
934 return NULL;
935 }
936
937 if (kvm_enabled() && !kvm_has_sync_mmu()) {
938 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
939 return NULL;
940 }
941
Peter Feiner8ca761f2013-03-04 13:54:25 -0500942 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
943 sanitized_name = g_strdup(block->mr->name);
944 for (c = sanitized_name; *c != '\0'; c++) {
945 if (*c == '/')
946 *c = '_';
947 }
948
949 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
950 sanitized_name);
951 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300952
953 fd = mkstemp(filename);
954 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900955 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100956 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900957 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300958 }
959 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100960 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300961
962 memory = (memory+hpagesize-1) & ~(hpagesize-1);
963
964 /*
965 * ftruncate is not supported by hugetlbfs in older
966 * hosts, so don't bother bailing out on errors.
967 * If anything goes wrong with it under other filesystems,
968 * mmap will fail.
969 */
970 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900971 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300972
973#ifdef MAP_POPULATE
974 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
975 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
976 * to sidestep this quirk.
977 */
978 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
979 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
980#else
981 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
982#endif
983 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900984 perror("file_ram_alloc: can't mmap RAM pages");
985 close(fd);
986 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300987 }
Alex Williamson04b16652010-07-02 11:13:17 -0600988 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300989 return area;
990}
991#endif
992
Alex Williamsond17b5282010-06-25 11:08:38 -0600993static ram_addr_t find_ram_offset(ram_addr_t size)
994{
Alex Williamson04b16652010-07-02 11:13:17 -0600995 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600996 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600997
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100998 assert(size != 0); /* it would hand out same offset multiple times */
999
Paolo Bonzinia3161032012-11-14 15:54:48 +01001000 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001001 return 0;
1002
Paolo Bonzinia3161032012-11-14 15:54:48 +01001003 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001004 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001005
1006 end = block->offset + block->length;
1007
Paolo Bonzinia3161032012-11-14 15:54:48 +01001008 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001009 if (next_block->offset >= end) {
1010 next = MIN(next, next_block->offset);
1011 }
1012 }
1013 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001014 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001015 mingap = next - end;
1016 }
1017 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001018
1019 if (offset == RAM_ADDR_MAX) {
1020 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1021 (uint64_t)size);
1022 abort();
1023 }
1024
Alex Williamson04b16652010-07-02 11:13:17 -06001025 return offset;
1026}
1027
Juan Quintela652d7ec2012-07-20 10:37:54 +02001028ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001029{
Alex Williamsond17b5282010-06-25 11:08:38 -06001030 RAMBlock *block;
1031 ram_addr_t last = 0;
1032
Paolo Bonzinia3161032012-11-14 15:54:48 +01001033 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001034 last = MAX(last, block->offset + block->length);
1035
1036 return last;
1037}
1038
Jason Baronddb97f12012-08-02 15:44:16 -04001039static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1040{
1041 int ret;
1042 QemuOpts *machine_opts;
1043
1044 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1045 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1046 if (machine_opts &&
1047 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1048 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1049 if (ret) {
1050 perror("qemu_madvise");
1051 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1052 "but dump_guest_core=off specified\n");
1053 }
1054 }
1055}
1056
Avi Kivityc5705a72011-12-20 15:59:12 +02001057void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001058{
1059 RAMBlock *new_block, *block;
1060
Avi Kivityc5705a72011-12-20 15:59:12 +02001061 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001062 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001063 if (block->offset == addr) {
1064 new_block = block;
1065 break;
1066 }
1067 }
1068 assert(new_block);
1069 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001070
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001071 if (dev) {
1072 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001073 if (id) {
1074 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001075 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001076 }
1077 }
1078 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1079
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001080 /* This assumes the iothread lock is taken here too. */
1081 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001082 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001083 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001084 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1085 new_block->idstr);
1086 abort();
1087 }
1088 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001089 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001090}
1091
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001092static int memory_try_enable_merging(void *addr, size_t len)
1093{
1094 QemuOpts *opts;
1095
1096 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1097 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1098 /* disabled by the user */
1099 return 0;
1100 }
1101
1102 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1103}
1104
Avi Kivityc5705a72011-12-20 15:59:12 +02001105ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1106 MemoryRegion *mr)
1107{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001108 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001109
1110 size = TARGET_PAGE_ALIGN(size);
1111 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001112
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001113 /* This assumes the iothread lock is taken here too. */
1114 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001115 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001116 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001117 if (host) {
1118 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001119 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001120 } else {
1121 if (mem_path) {
1122#if defined (__linux__) && !defined(TARGET_S390X)
1123 new_block->host = file_ram_alloc(new_block, size, mem_path);
1124 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001125 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001126 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001127 }
1128#else
1129 fprintf(stderr, "-mem-path option unsupported\n");
1130 exit(1);
1131#endif
1132 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001133 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001134 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001135 } else if (kvm_enabled()) {
1136 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001137 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001138 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001139 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001140 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001141 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001142 }
1143 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001144 new_block->length = size;
1145
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001146 /* Keep the list sorted from biggest to smallest block. */
1147 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1148 if (block->length < new_block->length) {
1149 break;
1150 }
1151 }
1152 if (block) {
1153 QTAILQ_INSERT_BEFORE(block, new_block, next);
1154 } else {
1155 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1156 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001157 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001158
Umesh Deshpandef798b072011-08-18 11:41:17 -07001159 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001160 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001161
Anthony Liguori7267c092011-08-20 22:09:37 -05001162 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001163 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001164 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1165 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001166 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001167
Jason Baronddb97f12012-08-02 15:44:16 -04001168 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001169 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001170
Cam Macdonell84b89d72010-07-26 18:10:57 -06001171 if (kvm_enabled())
1172 kvm_setup_guest_memory(new_block->host, size);
1173
1174 return new_block->offset;
1175}
1176
Avi Kivityc5705a72011-12-20 15:59:12 +02001177ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001178{
Avi Kivityc5705a72011-12-20 15:59:12 +02001179 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001180}
bellarde9a1ab12007-02-08 23:08:38 +00001181
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001182void qemu_ram_free_from_ptr(ram_addr_t addr)
1183{
1184 RAMBlock *block;
1185
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001186 /* This assumes the iothread lock is taken here too. */
1187 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001188 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001189 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001190 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001191 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001192 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001193 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001194 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001195 }
1196 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001198}
1199
Anthony Liguoric227f092009-10-01 16:12:16 -05001200void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001201{
Alex Williamson04b16652010-07-02 11:13:17 -06001202 RAMBlock *block;
1203
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001204 /* This assumes the iothread lock is taken here too. */
1205 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001206 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001207 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001209 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001210 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001211 if (block->flags & RAM_PREALLOC_MASK) {
1212 ;
1213 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001214#if defined (__linux__) && !defined(TARGET_S390X)
1215 if (block->fd) {
1216 munmap(block->host, block->length);
1217 close(block->fd);
1218 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001219 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001220 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001221#else
1222 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001223#endif
1224 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001225 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001226 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001227 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001228 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001229 }
Alex Williamson04b16652010-07-02 11:13:17 -06001230 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001231 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001232 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001233 }
1234 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001235 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001236
bellarde9a1ab12007-02-08 23:08:38 +00001237}
1238
Huang Yingcd19cfa2011-03-02 08:56:19 +01001239#ifndef _WIN32
1240void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1241{
1242 RAMBlock *block;
1243 ram_addr_t offset;
1244 int flags;
1245 void *area, *vaddr;
1246
Paolo Bonzinia3161032012-11-14 15:54:48 +01001247 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001248 offset = addr - block->offset;
1249 if (offset < block->length) {
1250 vaddr = block->host + offset;
1251 if (block->flags & RAM_PREALLOC_MASK) {
1252 ;
1253 } else {
1254 flags = MAP_FIXED;
1255 munmap(vaddr, length);
1256 if (mem_path) {
1257#if defined(__linux__) && !defined(TARGET_S390X)
1258 if (block->fd) {
1259#ifdef MAP_POPULATE
1260 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1261 MAP_PRIVATE;
1262#else
1263 flags |= MAP_PRIVATE;
1264#endif
1265 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1266 flags, block->fd, offset);
1267 } else {
1268 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1269 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1270 flags, -1, 0);
1271 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001272#else
1273 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001274#endif
1275 } else {
1276#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1277 flags |= MAP_SHARED | MAP_ANONYMOUS;
1278 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1279 flags, -1, 0);
1280#else
1281 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1282 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1283 flags, -1, 0);
1284#endif
1285 }
1286 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001287 fprintf(stderr, "Could not remap addr: "
1288 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001289 length, addr);
1290 exit(1);
1291 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001292 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001293 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001294 }
1295 return;
1296 }
1297 }
1298}
1299#endif /* !_WIN32 */
1300
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001301static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001302{
pbrook94a6b542009-04-11 17:15:54 +00001303 RAMBlock *block;
1304
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001305 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001306 block = ram_list.mru_block;
1307 if (block && addr - block->offset < block->length) {
1308 goto found;
1309 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001310 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001311 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001312 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001313 }
pbrook94a6b542009-04-11 17:15:54 +00001314 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001315
1316 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1317 abort();
1318
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001319found:
1320 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001321 return block;
1322}
1323
1324/* Return a host pointer to ram allocated with qemu_ram_alloc.
1325 With the exception of the softmmu code in this file, this should
1326 only be used for local memory (e.g. video ram) that the device owns,
1327 and knows it isn't going to access beyond the end of the block.
1328
1329 It should not be used for general purpose DMA.
1330 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1331 */
1332void *qemu_get_ram_ptr(ram_addr_t addr)
1333{
1334 RAMBlock *block = qemu_get_ram_block(addr);
1335
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001336 if (xen_enabled()) {
1337 /* We need to check if the requested address is in the RAM
1338 * because we don't want to map the entire memory in QEMU.
1339 * In that case just map until the end of the page.
1340 */
1341 if (block->offset == 0) {
1342 return xen_map_cache(addr, 0, 0);
1343 } else if (block->host == NULL) {
1344 block->host =
1345 xen_map_cache(block->offset, block->length, 1);
1346 }
1347 }
1348 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001349}
1350
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001351/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1352 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1353 *
1354 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001355 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001356static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001357{
1358 RAMBlock *block;
1359
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001360 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001362 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001363 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001364 /* We need to check if the requested address is in the RAM
1365 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001366 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001367 */
1368 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001369 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001370 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001371 block->host =
1372 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001373 }
1374 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001375 return block->host + (addr - block->offset);
1376 }
1377 }
1378
1379 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1380 abort();
1381
1382 return NULL;
1383}
1384
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001385/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1386 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001387static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001388{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001389 if (*size == 0) {
1390 return NULL;
1391 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001392 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001393 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001394 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001395 RAMBlock *block;
1396
Paolo Bonzinia3161032012-11-14 15:54:48 +01001397 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001398 if (addr - block->offset < block->length) {
1399 if (addr - block->offset + *size > block->length)
1400 *size = block->length - addr + block->offset;
1401 return block->host + (addr - block->offset);
1402 }
1403 }
1404
1405 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1406 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001407 }
1408}
1409
Paolo Bonzini7443b432013-06-03 12:44:02 +02001410/* Some of the softmmu routines need to translate from a host pointer
1411 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001412MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001413{
pbrook94a6b542009-04-11 17:15:54 +00001414 RAMBlock *block;
1415 uint8_t *host = ptr;
1416
Jan Kiszka868bb332011-06-21 22:59:09 +02001417 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001418 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001419 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001420 }
1421
Paolo Bonzini23887b72013-05-06 14:28:39 +02001422 block = ram_list.mru_block;
1423 if (block && block->host && host - block->host < block->length) {
1424 goto found;
1425 }
1426
Paolo Bonzinia3161032012-11-14 15:54:48 +01001427 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001428 /* This case append when the block is not mapped. */
1429 if (block->host == NULL) {
1430 continue;
1431 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001432 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001433 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001434 }
pbrook94a6b542009-04-11 17:15:54 +00001435 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001436
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001437 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001438
1439found:
1440 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001441 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001442}
Alex Williamsonf471a172010-06-11 11:11:42 -06001443
Avi Kivitya8170e52012-10-23 12:30:10 +02001444static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001445 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001446{
bellard3a7d9292005-08-21 09:26:42 +00001447 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001448 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001449 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001450 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001451 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001452 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001453 switch (size) {
1454 case 1:
1455 stb_p(qemu_get_ram_ptr(ram_addr), val);
1456 break;
1457 case 2:
1458 stw_p(qemu_get_ram_ptr(ram_addr), val);
1459 break;
1460 case 4:
1461 stl_p(qemu_get_ram_ptr(ram_addr), val);
1462 break;
1463 default:
1464 abort();
1465 }
bellardf23db162005-08-21 19:12:28 +00001466 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001467 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001468 /* we remove the notdirty callback only if the code has been
1469 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001470 if (dirty_flags == 0xff) {
1471 CPUArchState *env = current_cpu->env_ptr;
1472 tlb_set_dirty(env, env->mem_io_vaddr);
1473 }
bellard1ccde1c2004-02-06 19:46:14 +00001474}
1475
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001476static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1477 unsigned size, bool is_write)
1478{
1479 return is_write;
1480}
1481
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001482static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001483 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001484 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001485 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001486};
1487
pbrook0f459d12008-06-09 00:20:13 +00001488/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001489static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001490{
Andreas Färber4917cf42013-05-27 05:17:50 +02001491 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001492 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001493 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001494 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001495 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001496
aliguori06d55cc2008-11-18 20:24:06 +00001497 if (env->watchpoint_hit) {
1498 /* We re-entered the check after replacing the TB. Now raise
1499 * the debug interrupt so that is will trigger after the
1500 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001501 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001502 return;
1503 }
pbrook2e70f6e2008-06-29 01:03:05 +00001504 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001505 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001506 if ((vaddr == (wp->vaddr & len_mask) ||
1507 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001508 wp->flags |= BP_WATCHPOINT_HIT;
1509 if (!env->watchpoint_hit) {
1510 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001511 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001512 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1513 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001514 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001515 } else {
1516 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1517 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001518 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001519 }
aliguori06d55cc2008-11-18 20:24:06 +00001520 }
aliguori6e140f22008-11-18 20:37:55 +00001521 } else {
1522 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001523 }
1524 }
1525}
1526
pbrook6658ffb2007-03-16 23:58:11 +00001527/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1528 so these check for a hit then pass through to the normal out-of-line
1529 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001530static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001531 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001532{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001533 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1534 switch (size) {
1535 case 1: return ldub_phys(addr);
1536 case 2: return lduw_phys(addr);
1537 case 4: return ldl_phys(addr);
1538 default: abort();
1539 }
pbrook6658ffb2007-03-16 23:58:11 +00001540}
1541
Avi Kivitya8170e52012-10-23 12:30:10 +02001542static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001543 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001544{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001545 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1546 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001547 case 1:
1548 stb_phys(addr, val);
1549 break;
1550 case 2:
1551 stw_phys(addr, val);
1552 break;
1553 case 4:
1554 stl_phys(addr, val);
1555 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001556 default: abort();
1557 }
pbrook6658ffb2007-03-16 23:58:11 +00001558}
1559
Avi Kivity1ec9b902012-01-02 12:47:48 +02001560static const MemoryRegionOps watch_mem_ops = {
1561 .read = watch_mem_read,
1562 .write = watch_mem_write,
1563 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001564};
pbrook6658ffb2007-03-16 23:58:11 +00001565
Avi Kivitya8170e52012-10-23 12:30:10 +02001566static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001567 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001568{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001569 subpage_t *subpage = opaque;
1570 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001571
blueswir1db7b5422007-05-26 17:36:03 +00001572#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001573 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1574 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001575#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001576 address_space_read(subpage->as, addr + subpage->base, buf, len);
1577 switch (len) {
1578 case 1:
1579 return ldub_p(buf);
1580 case 2:
1581 return lduw_p(buf);
1582 case 4:
1583 return ldl_p(buf);
1584 default:
1585 abort();
1586 }
blueswir1db7b5422007-05-26 17:36:03 +00001587}
1588
Avi Kivitya8170e52012-10-23 12:30:10 +02001589static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001590 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001591{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001592 subpage_t *subpage = opaque;
1593 uint8_t buf[4];
1594
blueswir1db7b5422007-05-26 17:36:03 +00001595#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001596 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001597 " value %"PRIx64"\n",
1598 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001599#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001600 switch (len) {
1601 case 1:
1602 stb_p(buf, value);
1603 break;
1604 case 2:
1605 stw_p(buf, value);
1606 break;
1607 case 4:
1608 stl_p(buf, value);
1609 break;
1610 default:
1611 abort();
1612 }
1613 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001614}
1615
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001616static bool subpage_accepts(void *opaque, hwaddr addr,
1617 unsigned size, bool is_write)
1618{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001619 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001620#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001621 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1622 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001623#endif
1624
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001625 return address_space_access_valid(subpage->as, addr + subpage->base,
1626 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001627}
1628
Avi Kivity70c68e42012-01-02 12:32:48 +02001629static const MemoryRegionOps subpage_ops = {
1630 .read = subpage_read,
1631 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001632 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001633 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001634};
1635
Anthony Liguoric227f092009-10-01 16:12:16 -05001636static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001637 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001638{
1639 int idx, eidx;
1640
1641 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1642 return -1;
1643 idx = SUBPAGE_IDX(start);
1644 eidx = SUBPAGE_IDX(end);
1645#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001646 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001647 mmio, start, end, idx, eidx, memory);
1648#endif
blueswir1db7b5422007-05-26 17:36:03 +00001649 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001650 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001651 }
1652
1653 return 0;
1654}
1655
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001656static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001657{
Anthony Liguoric227f092009-10-01 16:12:16 -05001658 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001659
Anthony Liguori7267c092011-08-20 22:09:37 -05001660 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001661
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001662 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001663 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001664 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001665 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001666 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001667#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001668 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1669 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001670#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001671 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001672
1673 return mmio;
1674}
1675
Avi Kivity5312bd82012-02-12 18:32:55 +02001676static uint16_t dummy_section(MemoryRegion *mr)
1677{
1678 MemoryRegionSection section = {
1679 .mr = mr,
1680 .offset_within_address_space = 0,
1681 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001682 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001683 };
1684
1685 return phys_section_add(&section);
1686}
1687
Avi Kivitya8170e52012-10-23 12:30:10 +02001688MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001689{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001690 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001691}
1692
Avi Kivitye9179ce2009-06-14 11:38:52 +03001693static void io_mem_init(void)
1694{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001695 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1696 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001697 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001698 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001699 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001700 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001701 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001702}
1703
Avi Kivityac1970f2012-10-03 16:22:53 +02001704static void mem_begin(MemoryListener *listener)
1705{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001706 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001707 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1708
1709 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1710 d->as = as;
1711 as->next_dispatch = d;
1712}
1713
1714static void mem_commit(MemoryListener *listener)
1715{
1716 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001717 AddressSpaceDispatch *cur = as->dispatch;
1718 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001719
Paolo Bonzini0475d942013-05-29 12:28:21 +02001720 next->nodes = next_map.nodes;
1721 next->sections = next_map.sections;
1722
1723 as->dispatch = next;
1724 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001725}
1726
Avi Kivity50c1e142012-02-08 21:36:02 +02001727static void core_begin(MemoryListener *listener)
1728{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001729 uint16_t n;
1730
Paolo Bonzini60926662013-05-29 12:30:26 +02001731 prev_map = g_new(PhysPageMap, 1);
1732 *prev_map = next_map;
1733
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001734 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001735 n = dummy_section(&io_mem_unassigned);
1736 assert(n == PHYS_SECTION_UNASSIGNED);
1737 n = dummy_section(&io_mem_notdirty);
1738 assert(n == PHYS_SECTION_NOTDIRTY);
1739 n = dummy_section(&io_mem_rom);
1740 assert(n == PHYS_SECTION_ROM);
1741 n = dummy_section(&io_mem_watch);
1742 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001743}
1744
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001745/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1746 * All AddressSpaceDispatch instances have switched to the next map.
1747 */
1748static void core_commit(MemoryListener *listener)
1749{
Paolo Bonzini60926662013-05-29 12:30:26 +02001750 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001751}
1752
Avi Kivity1d711482012-10-02 18:54:45 +02001753static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001754{
Andreas Färber182735e2013-05-29 22:29:20 +02001755 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001756
1757 /* since each CPU stores ram addresses in its TLB cache, we must
1758 reset the modified entries */
1759 /* XXX: slow ! */
Andreas Färber182735e2013-05-29 22:29:20 +02001760 for (cpu = first_cpu; cpu != NULL; cpu = cpu->next_cpu) {
1761 CPUArchState *env = cpu->env_ptr;
1762
Avi Kivity117712c2012-02-12 21:23:17 +02001763 tlb_flush(env, 1);
1764 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001765}
1766
Avi Kivity93632742012-02-08 16:54:16 +02001767static void core_log_global_start(MemoryListener *listener)
1768{
1769 cpu_physical_memory_set_dirty_tracking(1);
1770}
1771
1772static void core_log_global_stop(MemoryListener *listener)
1773{
1774 cpu_physical_memory_set_dirty_tracking(0);
1775}
1776
Avi Kivity93632742012-02-08 16:54:16 +02001777static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001778 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001779 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001780 .log_global_start = core_log_global_start,
1781 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001782 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001783};
1784
Avi Kivity1d711482012-10-02 18:54:45 +02001785static MemoryListener tcg_memory_listener = {
1786 .commit = tcg_commit,
1787};
1788
Avi Kivityac1970f2012-10-03 16:22:53 +02001789void address_space_init_dispatch(AddressSpace *as)
1790{
Paolo Bonzini00752702013-05-29 12:13:54 +02001791 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001792 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001793 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001794 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001795 .region_add = mem_add,
1796 .region_nop = mem_add,
1797 .priority = 0,
1798 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001799 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001800}
1801
Avi Kivity83f3c252012-10-07 12:59:55 +02001802void address_space_destroy_dispatch(AddressSpace *as)
1803{
1804 AddressSpaceDispatch *d = as->dispatch;
1805
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001806 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001807 g_free(d);
1808 as->dispatch = NULL;
1809}
1810
Avi Kivity62152b82011-07-26 14:26:14 +03001811static void memory_map_init(void)
1812{
Anthony Liguori7267c092011-08-20 22:09:37 -05001813 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001814 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001815 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001816
Anthony Liguori7267c092011-08-20 22:09:37 -05001817 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001818 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001819 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001820
Avi Kivityf6790af2012-10-02 20:13:51 +02001821 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001822 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001823}
1824
1825MemoryRegion *get_system_memory(void)
1826{
1827 return system_memory;
1828}
1829
Avi Kivity309cb472011-08-08 16:09:03 +03001830MemoryRegion *get_system_io(void)
1831{
1832 return system_io;
1833}
1834
pbrooke2eef172008-06-08 01:09:01 +00001835#endif /* !defined(CONFIG_USER_ONLY) */
1836
bellard13eb76e2004-01-24 15:23:36 +00001837/* physical memory access (slow version, mainly for debug) */
1838#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001839int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001840 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001841{
1842 int l, flags;
1843 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001844 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001845
1846 while (len > 0) {
1847 page = addr & TARGET_PAGE_MASK;
1848 l = (page + TARGET_PAGE_SIZE) - addr;
1849 if (l > len)
1850 l = len;
1851 flags = page_get_flags(page);
1852 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001853 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001854 if (is_write) {
1855 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001856 return -1;
bellard579a97f2007-11-11 14:26:47 +00001857 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001858 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001859 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001860 memcpy(p, buf, l);
1861 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001862 } else {
1863 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001864 return -1;
bellard579a97f2007-11-11 14:26:47 +00001865 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001866 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001867 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001868 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001869 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001870 }
1871 len -= l;
1872 buf += l;
1873 addr += l;
1874 }
Paul Brooka68fe892010-03-01 00:08:59 +00001875 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001876}
bellard8df1cd02005-01-28 22:37:22 +00001877
bellard13eb76e2004-01-24 15:23:36 +00001878#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001879
Avi Kivitya8170e52012-10-23 12:30:10 +02001880static void invalidate_and_set_dirty(hwaddr addr,
1881 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001882{
1883 if (!cpu_physical_memory_is_dirty(addr)) {
1884 /* invalidate code */
1885 tb_invalidate_phys_page_range(addr, addr + length, 0);
1886 /* set dirty bit */
1887 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1888 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001889 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001890}
1891
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001892static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1893{
1894 if (memory_region_is_ram(mr)) {
1895 return !(is_write && mr->readonly);
1896 }
1897 if (memory_region_is_romd(mr)) {
1898 return !is_write;
1899 }
1900
1901 return false;
1902}
1903
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001904static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001905{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001906 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001907 return 4;
1908 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001909 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001910 return 2;
1911 }
1912 return 1;
1913}
1914
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001915bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001916 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001917{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001918 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001919 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001920 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001921 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001922 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001923 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001924
bellard13eb76e2004-01-24 15:23:36 +00001925 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001926 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001927 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001928
bellard13eb76e2004-01-24 15:23:36 +00001929 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001930 if (!memory_access_is_direct(mr, is_write)) {
1931 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001932 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001933 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001934 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001935 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001936 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001937 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001938 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001939 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001940 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001942 } else {
bellard1c213d12005-09-03 10:49:04 +00001943 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001944 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001946 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001947 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001949 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001950 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001951 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001952 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001953 }
1954 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001955 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001956 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001957 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001958 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001959 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001960 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001961 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001962 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001963 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001964 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001965 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001966 } else {
bellard1c213d12005-09-03 10:49:04 +00001967 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001968 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001969 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001970 }
1971 } else {
1972 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001973 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001974 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001975 }
1976 }
1977 len -= l;
1978 buf += l;
1979 addr += l;
1980 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001981
1982 return error;
bellard13eb76e2004-01-24 15:23:36 +00001983}
bellard8df1cd02005-01-28 22:37:22 +00001984
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001985bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001986 const uint8_t *buf, int len)
1987{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001988 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001989}
1990
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001991bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001992{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001993 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001994}
1995
1996
Avi Kivitya8170e52012-10-23 12:30:10 +02001997void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001998 int len, int is_write)
1999{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002000 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002001}
2002
bellardd0ecd2a2006-04-23 17:14:48 +00002003/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002004void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002005 const uint8_t *buf, int len)
2006{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002007 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002008 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002009 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002010 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002011
bellardd0ecd2a2006-04-23 17:14:48 +00002012 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002013 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002014 mr = address_space_translate(&address_space_memory,
2015 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002016
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002017 if (!(memory_region_is_ram(mr) ||
2018 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002019 /* do nothing */
2020 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002021 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002022 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002023 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002024 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002025 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002026 }
2027 len -= l;
2028 buf += l;
2029 addr += l;
2030 }
2031}
2032
aliguori6d16c2f2009-01-22 16:59:11 +00002033typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002034 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002035 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002036 hwaddr addr;
2037 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002038} BounceBuffer;
2039
2040static BounceBuffer bounce;
2041
aliguoriba223c22009-01-22 16:59:16 +00002042typedef struct MapClient {
2043 void *opaque;
2044 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002045 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002046} MapClient;
2047
Blue Swirl72cf2d42009-09-12 07:36:22 +00002048static QLIST_HEAD(map_client_list, MapClient) map_client_list
2049 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002050
2051void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2052{
Anthony Liguori7267c092011-08-20 22:09:37 -05002053 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002054
2055 client->opaque = opaque;
2056 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002057 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002058 return client;
2059}
2060
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002061static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002062{
2063 MapClient *client = (MapClient *)_client;
2064
Blue Swirl72cf2d42009-09-12 07:36:22 +00002065 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002066 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002067}
2068
2069static void cpu_notify_map_clients(void)
2070{
2071 MapClient *client;
2072
Blue Swirl72cf2d42009-09-12 07:36:22 +00002073 while (!QLIST_EMPTY(&map_client_list)) {
2074 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002075 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002076 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002077 }
2078}
2079
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002080bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2081{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002082 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002083 hwaddr l, xlat;
2084
2085 while (len > 0) {
2086 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002087 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2088 if (!memory_access_is_direct(mr, is_write)) {
2089 l = memory_access_size(mr, l, addr);
2090 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002091 return false;
2092 }
2093 }
2094
2095 len -= l;
2096 addr += l;
2097 }
2098 return true;
2099}
2100
aliguori6d16c2f2009-01-22 16:59:11 +00002101/* Map a physical memory region into a host virtual address.
2102 * May map a subset of the requested range, given by and returned in *plen.
2103 * May return NULL if resources needed to perform the mapping are exhausted.
2104 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002105 * Use cpu_register_map_client() to know when retrying the map operation is
2106 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002107 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002108void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002109 hwaddr addr,
2110 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002111 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002112{
Avi Kivitya8170e52012-10-23 12:30:10 +02002113 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002114 hwaddr done = 0;
2115 hwaddr l, xlat, base;
2116 MemoryRegion *mr, *this_mr;
2117 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002118
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002119 if (len == 0) {
2120 return NULL;
2121 }
aliguori6d16c2f2009-01-22 16:59:11 +00002122
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002123 l = len;
2124 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2125 if (!memory_access_is_direct(mr, is_write)) {
2126 if (bounce.buffer) {
2127 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002128 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002129 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2130 bounce.addr = addr;
2131 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002132
2133 memory_region_ref(mr);
2134 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002135 if (!is_write) {
2136 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002137 }
aliguori6d16c2f2009-01-22 16:59:11 +00002138
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002139 *plen = l;
2140 return bounce.buffer;
2141 }
2142
2143 base = xlat;
2144 raddr = memory_region_get_ram_addr(mr);
2145
2146 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002147 len -= l;
2148 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002149 done += l;
2150 if (len == 0) {
2151 break;
2152 }
2153
2154 l = len;
2155 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2156 if (this_mr != mr || xlat != base + done) {
2157 break;
2158 }
aliguori6d16c2f2009-01-22 16:59:11 +00002159 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002160
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002161 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002162 *plen = done;
2163 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002164}
2165
Avi Kivityac1970f2012-10-03 16:22:53 +02002166/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002167 * Will also mark the memory as dirty if is_write == 1. access_len gives
2168 * the amount of memory that was actually read or written by the caller.
2169 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002170void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2171 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002172{
2173 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002174 MemoryRegion *mr;
2175 ram_addr_t addr1;
2176
2177 mr = qemu_ram_addr_from_host(buffer, &addr1);
2178 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002179 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002180 while (access_len) {
2181 unsigned l;
2182 l = TARGET_PAGE_SIZE;
2183 if (l > access_len)
2184 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002185 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002186 addr1 += l;
2187 access_len -= l;
2188 }
2189 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002190 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002191 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002192 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002193 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002194 return;
2195 }
2196 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002197 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002198 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002199 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002200 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002201 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002202 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002203}
bellardd0ecd2a2006-04-23 17:14:48 +00002204
Avi Kivitya8170e52012-10-23 12:30:10 +02002205void *cpu_physical_memory_map(hwaddr addr,
2206 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002207 int is_write)
2208{
2209 return address_space_map(&address_space_memory, addr, plen, is_write);
2210}
2211
Avi Kivitya8170e52012-10-23 12:30:10 +02002212void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2213 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002214{
2215 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2216}
2217
bellard8df1cd02005-01-28 22:37:22 +00002218/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002219static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002220 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002221{
bellard8df1cd02005-01-28 22:37:22 +00002222 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002223 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002224 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002225 hwaddr l = 4;
2226 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002227
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002228 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2229 false);
2230 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002231 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002232 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002233#if defined(TARGET_WORDS_BIGENDIAN)
2234 if (endian == DEVICE_LITTLE_ENDIAN) {
2235 val = bswap32(val);
2236 }
2237#else
2238 if (endian == DEVICE_BIG_ENDIAN) {
2239 val = bswap32(val);
2240 }
2241#endif
bellard8df1cd02005-01-28 22:37:22 +00002242 } else {
2243 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002244 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002245 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002246 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002247 switch (endian) {
2248 case DEVICE_LITTLE_ENDIAN:
2249 val = ldl_le_p(ptr);
2250 break;
2251 case DEVICE_BIG_ENDIAN:
2252 val = ldl_be_p(ptr);
2253 break;
2254 default:
2255 val = ldl_p(ptr);
2256 break;
2257 }
bellard8df1cd02005-01-28 22:37:22 +00002258 }
2259 return val;
2260}
2261
Avi Kivitya8170e52012-10-23 12:30:10 +02002262uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002263{
2264 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2265}
2266
Avi Kivitya8170e52012-10-23 12:30:10 +02002267uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002268{
2269 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2270}
2271
Avi Kivitya8170e52012-10-23 12:30:10 +02002272uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002273{
2274 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2275}
2276
bellard84b7b8e2005-11-28 21:19:04 +00002277/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002278static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002279 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002280{
bellard84b7b8e2005-11-28 21:19:04 +00002281 uint8_t *ptr;
2282 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002283 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002284 hwaddr l = 8;
2285 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002286
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002287 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2288 false);
2289 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002290 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002291 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002292#if defined(TARGET_WORDS_BIGENDIAN)
2293 if (endian == DEVICE_LITTLE_ENDIAN) {
2294 val = bswap64(val);
2295 }
2296#else
2297 if (endian == DEVICE_BIG_ENDIAN) {
2298 val = bswap64(val);
2299 }
2300#endif
bellard84b7b8e2005-11-28 21:19:04 +00002301 } else {
2302 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002303 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002304 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002305 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002306 switch (endian) {
2307 case DEVICE_LITTLE_ENDIAN:
2308 val = ldq_le_p(ptr);
2309 break;
2310 case DEVICE_BIG_ENDIAN:
2311 val = ldq_be_p(ptr);
2312 break;
2313 default:
2314 val = ldq_p(ptr);
2315 break;
2316 }
bellard84b7b8e2005-11-28 21:19:04 +00002317 }
2318 return val;
2319}
2320
Avi Kivitya8170e52012-10-23 12:30:10 +02002321uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002322{
2323 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2324}
2325
Avi Kivitya8170e52012-10-23 12:30:10 +02002326uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002327{
2328 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2329}
2330
Avi Kivitya8170e52012-10-23 12:30:10 +02002331uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002332{
2333 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2334}
2335
bellardaab33092005-10-30 20:48:42 +00002336/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002337uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002338{
2339 uint8_t val;
2340 cpu_physical_memory_read(addr, &val, 1);
2341 return val;
2342}
2343
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002344/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002345static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002346 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002347{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002348 uint8_t *ptr;
2349 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002351 hwaddr l = 2;
2352 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002354 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2355 false);
2356 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002357 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002358 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002359#if defined(TARGET_WORDS_BIGENDIAN)
2360 if (endian == DEVICE_LITTLE_ENDIAN) {
2361 val = bswap16(val);
2362 }
2363#else
2364 if (endian == DEVICE_BIG_ENDIAN) {
2365 val = bswap16(val);
2366 }
2367#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002368 } else {
2369 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002370 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002371 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002372 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002373 switch (endian) {
2374 case DEVICE_LITTLE_ENDIAN:
2375 val = lduw_le_p(ptr);
2376 break;
2377 case DEVICE_BIG_ENDIAN:
2378 val = lduw_be_p(ptr);
2379 break;
2380 default:
2381 val = lduw_p(ptr);
2382 break;
2383 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002384 }
2385 return val;
bellardaab33092005-10-30 20:48:42 +00002386}
2387
Avi Kivitya8170e52012-10-23 12:30:10 +02002388uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002389{
2390 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2391}
2392
Avi Kivitya8170e52012-10-23 12:30:10 +02002393uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002394{
2395 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2396}
2397
Avi Kivitya8170e52012-10-23 12:30:10 +02002398uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002399{
2400 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2401}
2402
bellard8df1cd02005-01-28 22:37:22 +00002403/* warning: addr must be aligned. The ram page is not masked as dirty
2404 and the code inside is not invalidated. It is useful if the dirty
2405 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002406void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002407{
bellard8df1cd02005-01-28 22:37:22 +00002408 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002409 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002410 hwaddr l = 4;
2411 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002412
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002413 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2414 true);
2415 if (l < 4 || !memory_access_is_direct(mr, true)) {
2416 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002417 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002418 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002419 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002420 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002421
2422 if (unlikely(in_migration)) {
2423 if (!cpu_physical_memory_is_dirty(addr1)) {
2424 /* invalidate code */
2425 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2426 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002427 cpu_physical_memory_set_dirty_flags(
2428 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002429 }
2430 }
bellard8df1cd02005-01-28 22:37:22 +00002431 }
2432}
2433
2434/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002435static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002436 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002437{
bellard8df1cd02005-01-28 22:37:22 +00002438 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002439 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002440 hwaddr l = 4;
2441 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002442
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002443 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2444 true);
2445 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002446#if defined(TARGET_WORDS_BIGENDIAN)
2447 if (endian == DEVICE_LITTLE_ENDIAN) {
2448 val = bswap32(val);
2449 }
2450#else
2451 if (endian == DEVICE_BIG_ENDIAN) {
2452 val = bswap32(val);
2453 }
2454#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002455 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002456 } else {
bellard8df1cd02005-01-28 22:37:22 +00002457 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002458 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002459 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002460 switch (endian) {
2461 case DEVICE_LITTLE_ENDIAN:
2462 stl_le_p(ptr, val);
2463 break;
2464 case DEVICE_BIG_ENDIAN:
2465 stl_be_p(ptr, val);
2466 break;
2467 default:
2468 stl_p(ptr, val);
2469 break;
2470 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002471 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002472 }
2473}
2474
Avi Kivitya8170e52012-10-23 12:30:10 +02002475void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476{
2477 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2478}
2479
Avi Kivitya8170e52012-10-23 12:30:10 +02002480void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002481{
2482 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2483}
2484
Avi Kivitya8170e52012-10-23 12:30:10 +02002485void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486{
2487 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2488}
2489
bellardaab33092005-10-30 20:48:42 +00002490/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002491void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002492{
2493 uint8_t v = val;
2494 cpu_physical_memory_write(addr, &v, 1);
2495}
2496
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002498static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002499 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002500{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002501 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002502 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002503 hwaddr l = 2;
2504 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002505
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002506 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2507 true);
2508 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002509#if defined(TARGET_WORDS_BIGENDIAN)
2510 if (endian == DEVICE_LITTLE_ENDIAN) {
2511 val = bswap16(val);
2512 }
2513#else
2514 if (endian == DEVICE_BIG_ENDIAN) {
2515 val = bswap16(val);
2516 }
2517#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002518 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002519 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002520 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002521 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002522 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002523 switch (endian) {
2524 case DEVICE_LITTLE_ENDIAN:
2525 stw_le_p(ptr, val);
2526 break;
2527 case DEVICE_BIG_ENDIAN:
2528 stw_be_p(ptr, val);
2529 break;
2530 default:
2531 stw_p(ptr, val);
2532 break;
2533 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002534 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002535 }
bellardaab33092005-10-30 20:48:42 +00002536}
2537
Avi Kivitya8170e52012-10-23 12:30:10 +02002538void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002539{
2540 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2541}
2542
Avi Kivitya8170e52012-10-23 12:30:10 +02002543void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002544{
2545 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2546}
2547
Avi Kivitya8170e52012-10-23 12:30:10 +02002548void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002549{
2550 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2551}
2552
bellardaab33092005-10-30 20:48:42 +00002553/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002554void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002555{
2556 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002557 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002558}
2559
Avi Kivitya8170e52012-10-23 12:30:10 +02002560void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002561{
2562 val = cpu_to_le64(val);
2563 cpu_physical_memory_write(addr, &val, 8);
2564}
2565
Avi Kivitya8170e52012-10-23 12:30:10 +02002566void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002567{
2568 val = cpu_to_be64(val);
2569 cpu_physical_memory_write(addr, &val, 8);
2570}
2571
aliguori5e2972f2009-03-28 17:51:36 +00002572/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002573int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002574 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002575{
2576 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002577 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002578 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002579
2580 while (len > 0) {
2581 page = addr & TARGET_PAGE_MASK;
2582 phys_addr = cpu_get_phys_page_debug(env, page);
2583 /* if no physical page mapped, return an error */
2584 if (phys_addr == -1)
2585 return -1;
2586 l = (page + TARGET_PAGE_SIZE) - addr;
2587 if (l > len)
2588 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002589 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002590 if (is_write)
2591 cpu_physical_memory_write_rom(phys_addr, buf, l);
2592 else
aliguori5e2972f2009-03-28 17:51:36 +00002593 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002594 len -= l;
2595 buf += l;
2596 addr += l;
2597 }
2598 return 0;
2599}
Paul Brooka68fe892010-03-01 00:08:59 +00002600#endif
bellard13eb76e2004-01-24 15:23:36 +00002601
Blue Swirl8e4a4242013-01-06 18:30:17 +00002602#if !defined(CONFIG_USER_ONLY)
2603
2604/*
2605 * A helper function for the _utterly broken_ virtio device model to find out if
2606 * it's running on a big endian machine. Don't do this at home kids!
2607 */
2608bool virtio_is_big_endian(void);
2609bool virtio_is_big_endian(void)
2610{
2611#if defined(TARGET_WORDS_BIGENDIAN)
2612 return true;
2613#else
2614 return false;
2615#endif
2616}
2617
2618#endif
2619
Wen Congyang76f35532012-05-07 12:04:18 +08002620#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002621bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002622{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002623 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002624 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002625
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002626 mr = address_space_translate(&address_space_memory,
2627 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002628
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002629 return !(memory_region_is_ram(mr) ||
2630 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002631}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002632
2633void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2634{
2635 RAMBlock *block;
2636
2637 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2638 func(block->host, block->offset, block->length, opaque);
2639 }
2640}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002641#endif