blob: ab9399116c1aeb9efd89e290a094f9abf42a5e5d [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000041#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000042#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
45#endif
bellard54936002003-05-13 00:25:15 +000046
bellardfd6ce8f2003-05-14 19:00:11 +000047//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000048//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000049//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000050//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000051
52/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000053//#define DEBUG_TB_CHECK
54//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000055
ths1196be32007-03-17 15:17:58 +000056//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
60/* TB consistency checks only implemented for usermode emulation. */
61#undef DEBUG_TB_CHECK
62#endif
63
bellard9fa3e852004-01-04 18:06:42 +000064#define SMC_BITMAP_USE_THRESHOLD 10
65
66#define MMAP_AREA_START 0x00000000
67#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000068
bellard108c49b2005-07-24 12:55:09 +000069#if defined(TARGET_SPARC64)
70#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000071#elif defined(TARGET_SPARC)
72#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000073#elif defined(TARGET_ALPHA)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000076#elif defined(TARGET_PPC64)
77#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000078#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
79#define TARGET_PHYS_ADDR_SPACE_BITS 42
80#elif defined(TARGET_I386) && !defined(USE_KQEMU)
81#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000082#else
83/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
84#define TARGET_PHYS_ADDR_SPACE_BITS 32
85#endif
86
blueswir1bdaf78e2008-10-04 07:24:27 +000087static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000088int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000089TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000090static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000091/* any access to the tbs or the page table must use this lock */
92spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000093
blueswir1141ac462008-07-26 15:05:57 +000094#if defined(__arm__) || defined(__sparc_v9__)
95/* The prologue must be reachable with a direct jump. ARM and Sparc64
96 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000097 section close to code segment. */
98#define code_gen_section \
99 __attribute__((__section__(".gen_code"))) \
100 __attribute__((aligned (32)))
101#else
102#define code_gen_section \
103 __attribute__((aligned (32)))
104#endif
105
106uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static uint8_t *code_gen_buffer;
108static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000109/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000110static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000111uint8_t *code_gen_ptr;
112
pbrooke2eef172008-06-08 01:09:01 +0000113#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000114ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000115int phys_ram_fd;
116uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000117uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000118static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000119static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000120#endif
bellard9fa3e852004-01-04 18:06:42 +0000121
bellard6a00d602005-11-21 23:25:50 +0000122CPUState *first_cpu;
123/* current CPU in the current thread. It is only valid inside
124 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000125CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000126/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000127 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000128 2 = Adaptive rate instruction counting. */
129int use_icount = 0;
130/* Current instruction counter. While executing translated code this may
131 include some instructions that have not yet been executed. */
132int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
bellard92e873b2004-05-21 14:52:29 +0000146typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000147 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000148 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000149 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000150} PhysPageDesc;
151
bellard54936002003-05-13 00:25:15 +0000152#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000153#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
154/* XXX: this is a temporary hack for alpha target.
155 * In the future, this is to be replaced by a multi-level table
156 * to actually be able to handle the complete 64 bits address space.
157 */
158#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
159#else
aurel3203875442008-04-22 20:45:18 +0000160#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000161#endif
bellard54936002003-05-13 00:25:15 +0000162
163#define L1_SIZE (1 << L1_BITS)
164#define L2_SIZE (1 << L2_BITS)
165
bellard83fb7ad2004-07-05 21:25:26 +0000166unsigned long qemu_real_host_page_size;
167unsigned long qemu_host_page_bits;
168unsigned long qemu_host_page_size;
169unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000170
bellard92e873b2004-05-21 14:52:29 +0000171/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000172static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000173static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000174
pbrooke2eef172008-06-08 01:09:01 +0000175#if !defined(CONFIG_USER_ONLY)
176static void io_mem_init(void);
177
bellard33417e72003-08-10 21:47:01 +0000178/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000179CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
180CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000181void *io_mem_opaque[IO_MEM_NB_ENTRIES];
aliguori88715652009-02-11 15:20:58 +0000182char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000183static int io_mem_watch;
184#endif
bellard33417e72003-08-10 21:47:01 +0000185
bellard34865132003-10-05 14:28:56 +0000186/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000187static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000188FILE *logfile;
189int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000190static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000191
bellarde3db7222005-01-26 22:00:47 +0000192/* statistics */
193static int tlb_flush_count;
194static int tb_flush_count;
195static int tb_phys_invalidate_count;
196
blueswir1db7b5422007-05-26 17:36:03 +0000197#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
198typedef struct subpage_t {
199 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000200 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
201 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
202 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000203 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000204} subpage_t;
205
bellard7cb69ca2008-05-10 10:55:51 +0000206#ifdef _WIN32
207static void map_exec(void *addr, long size)
208{
209 DWORD old_protect;
210 VirtualProtect(addr, size,
211 PAGE_EXECUTE_READWRITE, &old_protect);
212
213}
214#else
215static void map_exec(void *addr, long size)
216{
bellard43694152008-05-29 09:35:57 +0000217 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000218
bellard43694152008-05-29 09:35:57 +0000219 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000220 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000221 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000222
223 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000224 end += page_size - 1;
225 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000226
227 mprotect((void *)start, end - start,
228 PROT_READ | PROT_WRITE | PROT_EXEC);
229}
230#endif
231
bellardb346ff42003-06-15 20:05:50 +0000232static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000233{
bellard83fb7ad2004-07-05 21:25:26 +0000234 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000235 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000236#ifdef _WIN32
237 {
238 SYSTEM_INFO system_info;
239
240 GetSystemInfo(&system_info);
241 qemu_real_host_page_size = system_info.dwPageSize;
242 }
243#else
244 qemu_real_host_page_size = getpagesize();
245#endif
bellard83fb7ad2004-07-05 21:25:26 +0000246 if (qemu_host_page_size == 0)
247 qemu_host_page_size = qemu_real_host_page_size;
248 if (qemu_host_page_size < TARGET_PAGE_SIZE)
249 qemu_host_page_size = TARGET_PAGE_SIZE;
250 qemu_host_page_bits = 0;
251 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
252 qemu_host_page_bits++;
253 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000254 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
255 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000256
257#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
258 {
259 long long startaddr, endaddr;
260 FILE *f;
261 int n;
262
pbrookc8a706f2008-06-02 16:16:42 +0000263 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000264 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000265 f = fopen("/proc/self/maps", "r");
266 if (f) {
267 do {
268 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
269 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000270 startaddr = MIN(startaddr,
271 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
272 endaddr = MIN(endaddr,
273 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000274 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000275 TARGET_PAGE_ALIGN(endaddr),
276 PAGE_RESERVED);
277 }
278 } while (!feof(f));
279 fclose(f);
280 }
pbrookc8a706f2008-06-02 16:16:42 +0000281 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000282 }
283#endif
bellard54936002003-05-13 00:25:15 +0000284}
285
aliguori434929b2008-09-15 15:56:30 +0000286static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000287{
pbrook17e23772008-06-09 13:47:45 +0000288#if TARGET_LONG_BITS > 32
289 /* Host memory outside guest VM. For 32-bit targets we have already
290 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000291 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000292 return NULL;
293#endif
aliguori434929b2008-09-15 15:56:30 +0000294 return &l1_map[index >> L2_BITS];
295}
296
297static inline PageDesc *page_find_alloc(target_ulong index)
298{
299 PageDesc **lp, *p;
300 lp = page_l1_map(index);
301 if (!lp)
302 return NULL;
303
bellard54936002003-05-13 00:25:15 +0000304 p = *lp;
305 if (!p) {
306 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000307#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000308 size_t len = sizeof(PageDesc) * L2_SIZE;
309 /* Don't use qemu_malloc because it may recurse. */
310 p = mmap(0, len, PROT_READ | PROT_WRITE,
311 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000312 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000313 if (h2g_valid(p)) {
314 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000315 page_set_flags(addr & TARGET_PAGE_MASK,
316 TARGET_PAGE_ALIGN(addr + len),
317 PAGE_RESERVED);
318 }
319#else
320 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
321 *lp = p;
322#endif
bellard54936002003-05-13 00:25:15 +0000323 }
324 return p + (index & (L2_SIZE - 1));
325}
326
aurel3200f82b82008-04-27 21:12:55 +0000327static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000328{
aliguori434929b2008-09-15 15:56:30 +0000329 PageDesc **lp, *p;
330 lp = page_l1_map(index);
331 if (!lp)
332 return NULL;
bellard54936002003-05-13 00:25:15 +0000333
aliguori434929b2008-09-15 15:56:30 +0000334 p = *lp;
bellard54936002003-05-13 00:25:15 +0000335 if (!p)
336 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000337 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000338}
339
bellard108c49b2005-07-24 12:55:09 +0000340static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000341{
bellard108c49b2005-07-24 12:55:09 +0000342 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000343 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000344
bellard108c49b2005-07-24 12:55:09 +0000345 p = (void **)l1_phys_map;
346#if TARGET_PHYS_ADDR_SPACE_BITS > 32
347
348#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
349#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
350#endif
351 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000352 p = *lp;
353 if (!p) {
354 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000355 if (!alloc)
356 return NULL;
357 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
358 memset(p, 0, sizeof(void *) * L1_SIZE);
359 *lp = p;
360 }
361#endif
362 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000363 pd = *lp;
364 if (!pd) {
365 int i;
bellard108c49b2005-07-24 12:55:09 +0000366 /* allocate if not found */
367 if (!alloc)
368 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000369 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
370 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000371 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000372 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000373 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
374 }
bellard92e873b2004-05-21 14:52:29 +0000375 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000376 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000377}
378
bellard108c49b2005-07-24 12:55:09 +0000379static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000380{
bellard108c49b2005-07-24 12:55:09 +0000381 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000382}
383
bellard9fa3e852004-01-04 18:06:42 +0000384#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000385static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000386static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000387 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000388#define mmap_lock() do { } while(0)
389#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000390#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000391
bellard43694152008-05-29 09:35:57 +0000392#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
393
394#if defined(CONFIG_USER_ONLY)
395/* Currently it is not recommanded to allocate big chunks of data in
396 user mode. It will change when a dedicated libc will be used */
397#define USE_STATIC_CODE_GEN_BUFFER
398#endif
399
400#ifdef USE_STATIC_CODE_GEN_BUFFER
401static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
402#endif
403
blueswir18fcd3692008-08-17 20:26:25 +0000404static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000405{
bellard43694152008-05-29 09:35:57 +0000406#ifdef USE_STATIC_CODE_GEN_BUFFER
407 code_gen_buffer = static_code_gen_buffer;
408 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
409 map_exec(code_gen_buffer, code_gen_buffer_size);
410#else
bellard26a5f132008-05-28 12:30:31 +0000411 code_gen_buffer_size = tb_size;
412 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000413#if defined(CONFIG_USER_ONLY)
414 /* in user mode, phys_ram_size is not meaningful */
415 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
416#else
bellard26a5f132008-05-28 12:30:31 +0000417 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000418 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000419#endif
bellard26a5f132008-05-28 12:30:31 +0000420 }
421 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
422 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
423 /* The code gen buffer location may have constraints depending on
424 the host cpu and OS */
425#if defined(__linux__)
426 {
427 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000428 void *start = NULL;
429
bellard26a5f132008-05-28 12:30:31 +0000430 flags = MAP_PRIVATE | MAP_ANONYMOUS;
431#if defined(__x86_64__)
432 flags |= MAP_32BIT;
433 /* Cannot map more than that */
434 if (code_gen_buffer_size > (800 * 1024 * 1024))
435 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000436#elif defined(__sparc_v9__)
437 // Map the buffer below 2G, so we can use direct calls and branches
438 flags |= MAP_FIXED;
439 start = (void *) 0x60000000UL;
440 if (code_gen_buffer_size > (512 * 1024 * 1024))
441 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000442#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000443 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000444 flags |= MAP_FIXED;
445 start = (void *) 0x01000000UL;
446 if (code_gen_buffer_size > 16 * 1024 * 1024)
447 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000448#endif
blueswir1141ac462008-07-26 15:05:57 +0000449 code_gen_buffer = mmap(start, code_gen_buffer_size,
450 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000451 flags, -1, 0);
452 if (code_gen_buffer == MAP_FAILED) {
453 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
454 exit(1);
455 }
456 }
aliguori06e67a82008-09-27 15:32:41 +0000457#elif defined(__FreeBSD__)
458 {
459 int flags;
460 void *addr = NULL;
461 flags = MAP_PRIVATE | MAP_ANONYMOUS;
462#if defined(__x86_64__)
463 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
464 * 0x40000000 is free */
465 flags |= MAP_FIXED;
466 addr = (void *)0x40000000;
467 /* Cannot map more than that */
468 if (code_gen_buffer_size > (800 * 1024 * 1024))
469 code_gen_buffer_size = (800 * 1024 * 1024);
470#endif
471 code_gen_buffer = mmap(addr, code_gen_buffer_size,
472 PROT_WRITE | PROT_READ | PROT_EXEC,
473 flags, -1, 0);
474 if (code_gen_buffer == MAP_FAILED) {
475 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
476 exit(1);
477 }
478 }
bellard26a5f132008-05-28 12:30:31 +0000479#else
480 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000481 map_exec(code_gen_buffer, code_gen_buffer_size);
482#endif
bellard43694152008-05-29 09:35:57 +0000483#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000484 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
485 code_gen_buffer_max_size = code_gen_buffer_size -
486 code_gen_max_block_size();
487 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
488 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
489}
490
491/* Must be called before using the QEMU cpus. 'tb_size' is the size
492 (in bytes) allocated to the translation buffer. Zero means default
493 size. */
494void cpu_exec_init_all(unsigned long tb_size)
495{
bellard26a5f132008-05-28 12:30:31 +0000496 cpu_gen_init();
497 code_gen_alloc(tb_size);
498 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000499 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000500#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000501 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000502#endif
bellard26a5f132008-05-28 12:30:31 +0000503}
504
pbrook9656f322008-07-01 20:01:19 +0000505#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
506
507#define CPU_COMMON_SAVE_VERSION 1
508
509static void cpu_common_save(QEMUFile *f, void *opaque)
510{
511 CPUState *env = opaque;
512
513 qemu_put_be32s(f, &env->halted);
514 qemu_put_be32s(f, &env->interrupt_request);
515}
516
517static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
518{
519 CPUState *env = opaque;
520
521 if (version_id != CPU_COMMON_SAVE_VERSION)
522 return -EINVAL;
523
524 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000525 qemu_get_be32s(f, &env->interrupt_request);
pbrook9656f322008-07-01 20:01:19 +0000526 tlb_flush(env, 1);
527
528 return 0;
529}
530#endif
531
bellard6a00d602005-11-21 23:25:50 +0000532void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000533{
bellard6a00d602005-11-21 23:25:50 +0000534 CPUState **penv;
535 int cpu_index;
536
pbrookc2764712009-03-07 15:24:59 +0000537#if defined(CONFIG_USER_ONLY)
538 cpu_list_lock();
539#endif
bellard6a00d602005-11-21 23:25:50 +0000540 env->next_cpu = NULL;
541 penv = &first_cpu;
542 cpu_index = 0;
543 while (*penv != NULL) {
544 penv = (CPUState **)&(*penv)->next_cpu;
545 cpu_index++;
546 }
547 env->cpu_index = cpu_index;
aliguoric0ce9982008-11-25 22:13:57 +0000548 TAILQ_INIT(&env->breakpoints);
549 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000550 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000551#if defined(CONFIG_USER_ONLY)
552 cpu_list_unlock();
553#endif
pbrookb3c77242008-06-30 16:31:04 +0000554#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000555 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
556 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000557 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
558 cpu_save, cpu_load, env);
559#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000560}
561
bellard9fa3e852004-01-04 18:06:42 +0000562static inline void invalidate_page_bitmap(PageDesc *p)
563{
564 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000565 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000566 p->code_bitmap = NULL;
567 }
568 p->code_write_count = 0;
569}
570
bellardfd6ce8f2003-05-14 19:00:11 +0000571/* set to NULL all the 'first_tb' fields in all PageDescs */
572static void page_flush_tb(void)
573{
574 int i, j;
575 PageDesc *p;
576
577 for(i = 0; i < L1_SIZE; i++) {
578 p = l1_map[i];
579 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000580 for(j = 0; j < L2_SIZE; j++) {
581 p->first_tb = NULL;
582 invalidate_page_bitmap(p);
583 p++;
584 }
bellardfd6ce8f2003-05-14 19:00:11 +0000585 }
586 }
587}
588
589/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000590/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000591void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000592{
bellard6a00d602005-11-21 23:25:50 +0000593 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000594#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000595 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
596 (unsigned long)(code_gen_ptr - code_gen_buffer),
597 nb_tbs, nb_tbs > 0 ?
598 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000599#endif
bellard26a5f132008-05-28 12:30:31 +0000600 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000601 cpu_abort(env1, "Internal error: code buffer overflow\n");
602
bellardfd6ce8f2003-05-14 19:00:11 +0000603 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000604
bellard6a00d602005-11-21 23:25:50 +0000605 for(env = first_cpu; env != NULL; env = env->next_cpu) {
606 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
607 }
bellard9fa3e852004-01-04 18:06:42 +0000608
bellard8a8a6082004-10-03 13:36:49 +0000609 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000610 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000611
bellardfd6ce8f2003-05-14 19:00:11 +0000612 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000613 /* XXX: flush processor icache at this point if cache flush is
614 expensive */
bellarde3db7222005-01-26 22:00:47 +0000615 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000616}
617
618#ifdef DEBUG_TB_CHECK
619
j_mayerbc98a7e2007-04-04 07:55:12 +0000620static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
622 TranslationBlock *tb;
623 int i;
624 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000625 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
626 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000627 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
628 address >= tb->pc + tb->size)) {
629 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000630 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000631 }
632 }
633 }
634}
635
636/* verify that all the pages have correct rights for code */
637static void tb_page_check(void)
638{
639 TranslationBlock *tb;
640 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000641
pbrook99773bd2006-04-16 15:14:59 +0000642 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
643 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000644 flags1 = page_get_flags(tb->pc);
645 flags2 = page_get_flags(tb->pc + tb->size - 1);
646 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
647 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000648 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000649 }
650 }
651 }
652}
653
blueswir1bdaf78e2008-10-04 07:24:27 +0000654static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000655{
656 TranslationBlock *tb1;
657 unsigned int n1;
658
659 /* suppress any remaining jumps to this TB */
660 tb1 = tb->jmp_first;
661 for(;;) {
662 n1 = (long)tb1 & 3;
663 tb1 = (TranslationBlock *)((long)tb1 & ~3);
664 if (n1 == 2)
665 break;
666 tb1 = tb1->jmp_next[n1];
667 }
668 /* check end of list */
669 if (tb1 != tb) {
670 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
671 }
672}
673
bellardfd6ce8f2003-05-14 19:00:11 +0000674#endif
675
676/* invalidate one TB */
677static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
678 int next_offset)
679{
680 TranslationBlock *tb1;
681 for(;;) {
682 tb1 = *ptb;
683 if (tb1 == tb) {
684 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
685 break;
686 }
687 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
688 }
689}
690
bellard9fa3e852004-01-04 18:06:42 +0000691static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
692{
693 TranslationBlock *tb1;
694 unsigned int n1;
695
696 for(;;) {
697 tb1 = *ptb;
698 n1 = (long)tb1 & 3;
699 tb1 = (TranslationBlock *)((long)tb1 & ~3);
700 if (tb1 == tb) {
701 *ptb = tb1->page_next[n1];
702 break;
703 }
704 ptb = &tb1->page_next[n1];
705 }
706}
707
bellardd4e81642003-05-25 16:46:15 +0000708static inline void tb_jmp_remove(TranslationBlock *tb, int n)
709{
710 TranslationBlock *tb1, **ptb;
711 unsigned int n1;
712
713 ptb = &tb->jmp_next[n];
714 tb1 = *ptb;
715 if (tb1) {
716 /* find tb(n) in circular list */
717 for(;;) {
718 tb1 = *ptb;
719 n1 = (long)tb1 & 3;
720 tb1 = (TranslationBlock *)((long)tb1 & ~3);
721 if (n1 == n && tb1 == tb)
722 break;
723 if (n1 == 2) {
724 ptb = &tb1->jmp_first;
725 } else {
726 ptb = &tb1->jmp_next[n1];
727 }
728 }
729 /* now we can suppress tb(n) from the list */
730 *ptb = tb->jmp_next[n];
731
732 tb->jmp_next[n] = NULL;
733 }
734}
735
736/* reset the jump entry 'n' of a TB so that it is not chained to
737 another TB */
738static inline void tb_reset_jump(TranslationBlock *tb, int n)
739{
740 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
741}
742
pbrook2e70f6e2008-06-29 01:03:05 +0000743void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000744{
bellard6a00d602005-11-21 23:25:50 +0000745 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000746 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000747 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000748 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000749 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000750
bellard9fa3e852004-01-04 18:06:42 +0000751 /* remove the TB from the hash list */
752 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
753 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000754 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000755 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000756
bellard9fa3e852004-01-04 18:06:42 +0000757 /* remove the TB from the page list */
758 if (tb->page_addr[0] != page_addr) {
759 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
760 tb_page_remove(&p->first_tb, tb);
761 invalidate_page_bitmap(p);
762 }
763 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
764 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
765 tb_page_remove(&p->first_tb, tb);
766 invalidate_page_bitmap(p);
767 }
768
bellard8a40a182005-11-20 10:35:40 +0000769 tb_invalidated_flag = 1;
770
771 /* remove the TB from the hash list */
772 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000773 for(env = first_cpu; env != NULL; env = env->next_cpu) {
774 if (env->tb_jmp_cache[h] == tb)
775 env->tb_jmp_cache[h] = NULL;
776 }
bellard8a40a182005-11-20 10:35:40 +0000777
778 /* suppress this TB from the two jump lists */
779 tb_jmp_remove(tb, 0);
780 tb_jmp_remove(tb, 1);
781
782 /* suppress any remaining jumps to this TB */
783 tb1 = tb->jmp_first;
784 for(;;) {
785 n1 = (long)tb1 & 3;
786 if (n1 == 2)
787 break;
788 tb1 = (TranslationBlock *)((long)tb1 & ~3);
789 tb2 = tb1->jmp_next[n1];
790 tb_reset_jump(tb1, n1);
791 tb1->jmp_next[n1] = NULL;
792 tb1 = tb2;
793 }
794 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
795
bellarde3db7222005-01-26 22:00:47 +0000796 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000797}
798
799static inline void set_bits(uint8_t *tab, int start, int len)
800{
801 int end, mask, end1;
802
803 end = start + len;
804 tab += start >> 3;
805 mask = 0xff << (start & 7);
806 if ((start & ~7) == (end & ~7)) {
807 if (start < end) {
808 mask &= ~(0xff << (end & 7));
809 *tab |= mask;
810 }
811 } else {
812 *tab++ |= mask;
813 start = (start + 8) & ~7;
814 end1 = end & ~7;
815 while (start < end1) {
816 *tab++ = 0xff;
817 start += 8;
818 }
819 if (start < end) {
820 mask = ~(0xff << (end & 7));
821 *tab |= mask;
822 }
823 }
824}
825
826static void build_page_bitmap(PageDesc *p)
827{
828 int n, tb_start, tb_end;
829 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000830
pbrookb2a70812008-06-09 13:57:23 +0000831 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000832
833 tb = p->first_tb;
834 while (tb != NULL) {
835 n = (long)tb & 3;
836 tb = (TranslationBlock *)((long)tb & ~3);
837 /* NOTE: this is subtle as a TB may span two physical pages */
838 if (n == 0) {
839 /* NOTE: tb_end may be after the end of the page, but
840 it is not a problem */
841 tb_start = tb->pc & ~TARGET_PAGE_MASK;
842 tb_end = tb_start + tb->size;
843 if (tb_end > TARGET_PAGE_SIZE)
844 tb_end = TARGET_PAGE_SIZE;
845 } else {
846 tb_start = 0;
847 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
848 }
849 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
850 tb = tb->page_next[n];
851 }
852}
853
pbrook2e70f6e2008-06-29 01:03:05 +0000854TranslationBlock *tb_gen_code(CPUState *env,
855 target_ulong pc, target_ulong cs_base,
856 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000857{
858 TranslationBlock *tb;
859 uint8_t *tc_ptr;
860 target_ulong phys_pc, phys_page2, virt_page2;
861 int code_gen_size;
862
bellardc27004e2005-01-03 23:35:10 +0000863 phys_pc = get_phys_addr_code(env, pc);
864 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000865 if (!tb) {
866 /* flush must be done */
867 tb_flush(env);
868 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000869 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000870 /* Don't forget to invalidate previous TB info. */
871 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000872 }
873 tc_ptr = code_gen_ptr;
874 tb->tc_ptr = tc_ptr;
875 tb->cs_base = cs_base;
876 tb->flags = flags;
877 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000878 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000879 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000880
bellardd720b932004-04-25 17:57:43 +0000881 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000882 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000883 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000884 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000885 phys_page2 = get_phys_addr_code(env, virt_page2);
886 }
887 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000888 return tb;
bellardd720b932004-04-25 17:57:43 +0000889}
ths3b46e622007-09-17 08:09:54 +0000890
bellard9fa3e852004-01-04 18:06:42 +0000891/* invalidate all TBs which intersect with the target physical page
892 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000893 the same physical page. 'is_cpu_write_access' should be true if called
894 from a real cpu write access: the virtual CPU will exit the current
895 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000896void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000897 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000898{
aliguori6b917542008-11-18 19:46:41 +0000899 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000900 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000901 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000902 PageDesc *p;
903 int n;
904#ifdef TARGET_HAS_PRECISE_SMC
905 int current_tb_not_found = is_cpu_write_access;
906 TranslationBlock *current_tb = NULL;
907 int current_tb_modified = 0;
908 target_ulong current_pc = 0;
909 target_ulong current_cs_base = 0;
910 int current_flags = 0;
911#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000912
913 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000914 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000915 return;
ths5fafdf22007-09-16 21:08:06 +0000916 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000917 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
918 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000919 /* build code bitmap */
920 build_page_bitmap(p);
921 }
922
923 /* we remove all the TBs in the range [start, end[ */
924 /* XXX: see if in some cases it could be faster to invalidate all the code */
925 tb = p->first_tb;
926 while (tb != NULL) {
927 n = (long)tb & 3;
928 tb = (TranslationBlock *)((long)tb & ~3);
929 tb_next = tb->page_next[n];
930 /* NOTE: this is subtle as a TB may span two physical pages */
931 if (n == 0) {
932 /* NOTE: tb_end may be after the end of the page, but
933 it is not a problem */
934 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
935 tb_end = tb_start + tb->size;
936 } else {
937 tb_start = tb->page_addr[1];
938 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
939 }
940 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000941#ifdef TARGET_HAS_PRECISE_SMC
942 if (current_tb_not_found) {
943 current_tb_not_found = 0;
944 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000945 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000946 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000947 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000948 }
949 }
950 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000951 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000952 /* If we are modifying the current TB, we must stop
953 its execution. We could be more precise by checking
954 that the modification is after the current PC, but it
955 would require a specialized function to partially
956 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000957
bellardd720b932004-04-25 17:57:43 +0000958 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000959 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000960 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000961 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
962 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000963 }
964#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000965 /* we need to do that to handle the case where a signal
966 occurs while doing tb_phys_invalidate() */
967 saved_tb = NULL;
968 if (env) {
969 saved_tb = env->current_tb;
970 env->current_tb = NULL;
971 }
bellard9fa3e852004-01-04 18:06:42 +0000972 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000973 if (env) {
974 env->current_tb = saved_tb;
975 if (env->interrupt_request && env->current_tb)
976 cpu_interrupt(env, env->interrupt_request);
977 }
bellard9fa3e852004-01-04 18:06:42 +0000978 }
979 tb = tb_next;
980 }
981#if !defined(CONFIG_USER_ONLY)
982 /* if no code remaining, no need to continue to use slow writes */
983 if (!p->first_tb) {
984 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000985 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000986 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000987 }
988 }
989#endif
990#ifdef TARGET_HAS_PRECISE_SMC
991 if (current_tb_modified) {
992 /* we generate a block containing just the instruction
993 modifying the memory. It will ensure that it cannot modify
994 itself */
bellardea1c1802004-06-14 18:56:36 +0000995 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000996 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000997 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000998 }
999#endif
1000}
1001
1002/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001003static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001004{
1005 PageDesc *p;
1006 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001007#if 0
bellarda4193c82004-06-03 14:01:43 +00001008 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001009 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1010 cpu_single_env->mem_io_vaddr, len,
1011 cpu_single_env->eip,
1012 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001013 }
1014#endif
bellard9fa3e852004-01-04 18:06:42 +00001015 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001016 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001017 return;
1018 if (p->code_bitmap) {
1019 offset = start & ~TARGET_PAGE_MASK;
1020 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1021 if (b & ((1 << len) - 1))
1022 goto do_invalidate;
1023 } else {
1024 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001025 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001026 }
1027}
1028
bellard9fa3e852004-01-04 18:06:42 +00001029#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001030static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001031 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001032{
aliguori6b917542008-11-18 19:46:41 +00001033 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001034 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001035 int n;
bellardd720b932004-04-25 17:57:43 +00001036#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001037 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001038 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001039 int current_tb_modified = 0;
1040 target_ulong current_pc = 0;
1041 target_ulong current_cs_base = 0;
1042 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001043#endif
bellard9fa3e852004-01-04 18:06:42 +00001044
1045 addr &= TARGET_PAGE_MASK;
1046 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001047 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001048 return;
1049 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001050#ifdef TARGET_HAS_PRECISE_SMC
1051 if (tb && pc != 0) {
1052 current_tb = tb_find_pc(pc);
1053 }
1054#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001055 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001056 n = (long)tb & 3;
1057 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001058#ifdef TARGET_HAS_PRECISE_SMC
1059 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001060 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001061 /* If we are modifying the current TB, we must stop
1062 its execution. We could be more precise by checking
1063 that the modification is after the current PC, but it
1064 would require a specialized function to partially
1065 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001066
bellardd720b932004-04-25 17:57:43 +00001067 current_tb_modified = 1;
1068 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001069 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1070 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001071 }
1072#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001073 tb_phys_invalidate(tb, addr);
1074 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001075 }
1076 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001077#ifdef TARGET_HAS_PRECISE_SMC
1078 if (current_tb_modified) {
1079 /* we generate a block containing just the instruction
1080 modifying the memory. It will ensure that it cannot modify
1081 itself */
bellardea1c1802004-06-14 18:56:36 +00001082 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001083 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001084 cpu_resume_from_signal(env, puc);
1085 }
1086#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001087}
bellard9fa3e852004-01-04 18:06:42 +00001088#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001089
1090/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001091static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001092 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001093{
1094 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001095 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001096
bellard9fa3e852004-01-04 18:06:42 +00001097 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001098 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001099 tb->page_next[n] = p->first_tb;
1100 last_first_tb = p->first_tb;
1101 p->first_tb = (TranslationBlock *)((long)tb | n);
1102 invalidate_page_bitmap(p);
1103
bellard107db442004-06-22 18:48:46 +00001104#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001105
bellard9fa3e852004-01-04 18:06:42 +00001106#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001107 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001108 target_ulong addr;
1109 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001110 int prot;
1111
bellardfd6ce8f2003-05-14 19:00:11 +00001112 /* force the host page as non writable (writes will have a
1113 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001114 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001115 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001116 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1117 addr += TARGET_PAGE_SIZE) {
1118
1119 p2 = page_find (addr >> TARGET_PAGE_BITS);
1120 if (!p2)
1121 continue;
1122 prot |= p2->flags;
1123 p2->flags &= ~PAGE_WRITE;
1124 page_get_flags(addr);
1125 }
ths5fafdf22007-09-16 21:08:06 +00001126 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001127 (prot & PAGE_BITS) & ~PAGE_WRITE);
1128#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001129 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001130 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001131#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001132 }
bellard9fa3e852004-01-04 18:06:42 +00001133#else
1134 /* if some code is already present, then the pages are already
1135 protected. So we handle the case where only the first TB is
1136 allocated in a physical page */
1137 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001138 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001139 }
1140#endif
bellardd720b932004-04-25 17:57:43 +00001141
1142#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001143}
1144
1145/* Allocate a new translation block. Flush the translation buffer if
1146 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001147TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001148{
1149 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001150
bellard26a5f132008-05-28 12:30:31 +00001151 if (nb_tbs >= code_gen_max_blocks ||
1152 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001153 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001154 tb = &tbs[nb_tbs++];
1155 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001156 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001157 return tb;
1158}
1159
pbrook2e70f6e2008-06-29 01:03:05 +00001160void tb_free(TranslationBlock *tb)
1161{
thsbf20dc02008-06-30 17:22:19 +00001162 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001163 Ignore the hard cases and just back up if this TB happens to
1164 be the last one generated. */
1165 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1166 code_gen_ptr = tb->tc_ptr;
1167 nb_tbs--;
1168 }
1169}
1170
bellard9fa3e852004-01-04 18:06:42 +00001171/* add a new TB and link it to the physical page tables. phys_page2 is
1172 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001173void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001174 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001175{
bellard9fa3e852004-01-04 18:06:42 +00001176 unsigned int h;
1177 TranslationBlock **ptb;
1178
pbrookc8a706f2008-06-02 16:16:42 +00001179 /* Grab the mmap lock to stop another thread invalidating this TB
1180 before we are done. */
1181 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001182 /* add in the physical hash table */
1183 h = tb_phys_hash_func(phys_pc);
1184 ptb = &tb_phys_hash[h];
1185 tb->phys_hash_next = *ptb;
1186 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001187
1188 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001189 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1190 if (phys_page2 != -1)
1191 tb_alloc_page(tb, 1, phys_page2);
1192 else
1193 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001194
bellardd4e81642003-05-25 16:46:15 +00001195 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1196 tb->jmp_next[0] = NULL;
1197 tb->jmp_next[1] = NULL;
1198
1199 /* init original jump addresses */
1200 if (tb->tb_next_offset[0] != 0xffff)
1201 tb_reset_jump(tb, 0);
1202 if (tb->tb_next_offset[1] != 0xffff)
1203 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001204
1205#ifdef DEBUG_TB_CHECK
1206 tb_page_check();
1207#endif
pbrookc8a706f2008-06-02 16:16:42 +00001208 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001209}
1210
bellarda513fe12003-05-27 23:29:48 +00001211/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1212 tb[1].tc_ptr. Return NULL if not found */
1213TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1214{
1215 int m_min, m_max, m;
1216 unsigned long v;
1217 TranslationBlock *tb;
1218
1219 if (nb_tbs <= 0)
1220 return NULL;
1221 if (tc_ptr < (unsigned long)code_gen_buffer ||
1222 tc_ptr >= (unsigned long)code_gen_ptr)
1223 return NULL;
1224 /* binary search (cf Knuth) */
1225 m_min = 0;
1226 m_max = nb_tbs - 1;
1227 while (m_min <= m_max) {
1228 m = (m_min + m_max) >> 1;
1229 tb = &tbs[m];
1230 v = (unsigned long)tb->tc_ptr;
1231 if (v == tc_ptr)
1232 return tb;
1233 else if (tc_ptr < v) {
1234 m_max = m - 1;
1235 } else {
1236 m_min = m + 1;
1237 }
ths5fafdf22007-09-16 21:08:06 +00001238 }
bellarda513fe12003-05-27 23:29:48 +00001239 return &tbs[m_max];
1240}
bellard75012672003-06-21 13:11:07 +00001241
bellardea041c02003-06-25 16:16:50 +00001242static void tb_reset_jump_recursive(TranslationBlock *tb);
1243
1244static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1245{
1246 TranslationBlock *tb1, *tb_next, **ptb;
1247 unsigned int n1;
1248
1249 tb1 = tb->jmp_next[n];
1250 if (tb1 != NULL) {
1251 /* find head of list */
1252 for(;;) {
1253 n1 = (long)tb1 & 3;
1254 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1255 if (n1 == 2)
1256 break;
1257 tb1 = tb1->jmp_next[n1];
1258 }
1259 /* we are now sure now that tb jumps to tb1 */
1260 tb_next = tb1;
1261
1262 /* remove tb from the jmp_first list */
1263 ptb = &tb_next->jmp_first;
1264 for(;;) {
1265 tb1 = *ptb;
1266 n1 = (long)tb1 & 3;
1267 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1268 if (n1 == n && tb1 == tb)
1269 break;
1270 ptb = &tb1->jmp_next[n1];
1271 }
1272 *ptb = tb->jmp_next[n];
1273 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001274
bellardea041c02003-06-25 16:16:50 +00001275 /* suppress the jump to next tb in generated code */
1276 tb_reset_jump(tb, n);
1277
bellard01243112004-01-04 15:48:17 +00001278 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001279 tb_reset_jump_recursive(tb_next);
1280 }
1281}
1282
1283static void tb_reset_jump_recursive(TranslationBlock *tb)
1284{
1285 tb_reset_jump_recursive2(tb, 0);
1286 tb_reset_jump_recursive2(tb, 1);
1287}
1288
bellard1fddef42005-04-17 19:16:13 +00001289#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001290static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1291{
j_mayer9b3c35e2007-04-07 11:21:28 +00001292 target_phys_addr_t addr;
1293 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001294 ram_addr_t ram_addr;
1295 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001296
pbrookc2f07f82006-04-08 17:14:56 +00001297 addr = cpu_get_phys_page_debug(env, pc);
1298 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1299 if (!p) {
1300 pd = IO_MEM_UNASSIGNED;
1301 } else {
1302 pd = p->phys_offset;
1303 }
1304 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001305 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001306}
bellardc27004e2005-01-03 23:35:10 +00001307#endif
bellardd720b932004-04-25 17:57:43 +00001308
pbrook6658ffb2007-03-16 23:58:11 +00001309/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001310int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1311 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001312{
aliguorib4051332008-11-18 20:14:20 +00001313 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001314 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001315
aliguorib4051332008-11-18 20:14:20 +00001316 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1317 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1318 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1319 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1320 return -EINVAL;
1321 }
aliguoria1d1bb32008-11-18 20:07:32 +00001322 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001323
aliguoria1d1bb32008-11-18 20:07:32 +00001324 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001325 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001326 wp->flags = flags;
1327
aliguori2dc9f412008-11-18 20:56:59 +00001328 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001329 if (flags & BP_GDB)
1330 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1331 else
1332 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001333
pbrook6658ffb2007-03-16 23:58:11 +00001334 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001335
1336 if (watchpoint)
1337 *watchpoint = wp;
1338 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001339}
1340
aliguoria1d1bb32008-11-18 20:07:32 +00001341/* Remove a specific watchpoint. */
1342int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1343 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001344{
aliguorib4051332008-11-18 20:14:20 +00001345 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001346 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001347
aliguoric0ce9982008-11-25 22:13:57 +00001348 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001349 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001350 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001351 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001352 return 0;
1353 }
1354 }
aliguoria1d1bb32008-11-18 20:07:32 +00001355 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001356}
1357
aliguoria1d1bb32008-11-18 20:07:32 +00001358/* Remove a specific watchpoint by reference. */
1359void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1360{
aliguoric0ce9982008-11-25 22:13:57 +00001361 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001362
aliguoria1d1bb32008-11-18 20:07:32 +00001363 tlb_flush_page(env, watchpoint->vaddr);
1364
1365 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001366}
1367
aliguoria1d1bb32008-11-18 20:07:32 +00001368/* Remove all matching watchpoints. */
1369void cpu_watchpoint_remove_all(CPUState *env, int mask)
1370{
aliguoric0ce9982008-11-25 22:13:57 +00001371 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001372
aliguoric0ce9982008-11-25 22:13:57 +00001373 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001374 if (wp->flags & mask)
1375 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001376 }
aliguoria1d1bb32008-11-18 20:07:32 +00001377}
1378
1379/* Add a breakpoint. */
1380int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1381 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001382{
bellard1fddef42005-04-17 19:16:13 +00001383#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001384 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001385
aliguoria1d1bb32008-11-18 20:07:32 +00001386 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001387
1388 bp->pc = pc;
1389 bp->flags = flags;
1390
aliguori2dc9f412008-11-18 20:56:59 +00001391 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001392 if (flags & BP_GDB)
1393 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1394 else
1395 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001396
1397 breakpoint_invalidate(env, pc);
1398
1399 if (breakpoint)
1400 *breakpoint = bp;
1401 return 0;
1402#else
1403 return -ENOSYS;
1404#endif
1405}
1406
1407/* Remove a specific breakpoint. */
1408int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1409{
1410#if defined(TARGET_HAS_ICE)
1411 CPUBreakpoint *bp;
1412
aliguoric0ce9982008-11-25 22:13:57 +00001413 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001414 if (bp->pc == pc && bp->flags == flags) {
1415 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001416 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001417 }
bellard4c3a88a2003-07-26 12:06:08 +00001418 }
aliguoria1d1bb32008-11-18 20:07:32 +00001419 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001420#else
aliguoria1d1bb32008-11-18 20:07:32 +00001421 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001422#endif
1423}
1424
aliguoria1d1bb32008-11-18 20:07:32 +00001425/* Remove a specific breakpoint by reference. */
1426void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001427{
bellard1fddef42005-04-17 19:16:13 +00001428#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001429 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001430
aliguoria1d1bb32008-11-18 20:07:32 +00001431 breakpoint_invalidate(env, breakpoint->pc);
1432
1433 qemu_free(breakpoint);
1434#endif
1435}
1436
1437/* Remove all matching breakpoints. */
1438void cpu_breakpoint_remove_all(CPUState *env, int mask)
1439{
1440#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001441 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001442
aliguoric0ce9982008-11-25 22:13:57 +00001443 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001444 if (bp->flags & mask)
1445 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001446 }
bellard4c3a88a2003-07-26 12:06:08 +00001447#endif
1448}
1449
bellardc33a3462003-07-29 20:50:33 +00001450/* enable or disable single step mode. EXCP_DEBUG is returned by the
1451 CPU loop after each instruction */
1452void cpu_single_step(CPUState *env, int enabled)
1453{
bellard1fddef42005-04-17 19:16:13 +00001454#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001455 if (env->singlestep_enabled != enabled) {
1456 env->singlestep_enabled = enabled;
1457 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001458 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001459 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001460 }
1461#endif
1462}
1463
bellard34865132003-10-05 14:28:56 +00001464/* enable or disable low levels log */
1465void cpu_set_log(int log_flags)
1466{
1467 loglevel = log_flags;
1468 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001469 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001470 if (!logfile) {
1471 perror(logfilename);
1472 _exit(1);
1473 }
bellard9fa3e852004-01-04 18:06:42 +00001474#if !defined(CONFIG_SOFTMMU)
1475 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1476 {
blueswir1b55266b2008-09-20 08:07:15 +00001477 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001478 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1479 }
1480#else
bellard34865132003-10-05 14:28:56 +00001481 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001482#endif
pbrooke735b912007-06-30 13:53:24 +00001483 log_append = 1;
1484 }
1485 if (!loglevel && logfile) {
1486 fclose(logfile);
1487 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001488 }
1489}
1490
1491void cpu_set_log_filename(const char *filename)
1492{
1493 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001494 if (logfile) {
1495 fclose(logfile);
1496 logfile = NULL;
1497 }
1498 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001499}
bellardc33a3462003-07-29 20:50:33 +00001500
bellard01243112004-01-04 15:48:17 +00001501/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001502void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001503{
pbrookd5975362008-06-07 20:50:51 +00001504#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001505 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001506 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001507#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001508 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001509
aurel32be214e62009-03-06 21:48:00 +00001510 if (mask & CPU_INTERRUPT_EXIT) {
1511 env->exit_request = 1;
1512 mask &= ~CPU_INTERRUPT_EXIT;
1513 }
1514
pbrook2e70f6e2008-06-29 01:03:05 +00001515 old_mask = env->interrupt_request;
bellard68a79312003-06-30 13:12:32 +00001516 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001517#if defined(USE_NPTL)
1518 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1519 problem and hope the cpu will stop of its own accord. For userspace
1520 emulation this often isn't actually as bad as it sounds. Often
1521 signals are used primarily to interrupt blocking syscalls. */
1522#else
pbrook2e70f6e2008-06-29 01:03:05 +00001523 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001524 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001525#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001526 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001527 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001528 cpu_abort(env, "Raised interrupt while not in I/O function");
1529 }
1530#endif
1531 } else {
1532 tb = env->current_tb;
1533 /* if the cpu is currently executing code, we must unlink it and
1534 all the potentially executing TB */
1535 if (tb && !testandset(&interrupt_lock)) {
1536 env->current_tb = NULL;
1537 tb_reset_jump_recursive(tb);
1538 resetlock(&interrupt_lock);
1539 }
bellardea041c02003-06-25 16:16:50 +00001540 }
pbrookd5975362008-06-07 20:50:51 +00001541#endif
bellardea041c02003-06-25 16:16:50 +00001542}
1543
bellardb54ad042004-05-20 13:42:52 +00001544void cpu_reset_interrupt(CPUState *env, int mask)
1545{
1546 env->interrupt_request &= ~mask;
1547}
1548
blueswir1c7cd6a32008-10-02 18:27:46 +00001549const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001550 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001551 "show generated host assembly code for each compiled TB" },
1552 { CPU_LOG_TB_IN_ASM, "in_asm",
1553 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001554 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001555 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001556 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001557 "show micro ops "
1558#ifdef TARGET_I386
1559 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001560#endif
blueswir1e01a1152008-03-14 17:37:11 +00001561 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001562 { CPU_LOG_INT, "int",
1563 "show interrupts/exceptions in short format" },
1564 { CPU_LOG_EXEC, "exec",
1565 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001566 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001567 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001568#ifdef TARGET_I386
1569 { CPU_LOG_PCALL, "pcall",
1570 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001571 { CPU_LOG_RESET, "cpu_reset",
1572 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001573#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001574#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001575 { CPU_LOG_IOPORT, "ioport",
1576 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001577#endif
bellardf193c792004-03-21 17:06:25 +00001578 { 0, NULL, NULL },
1579};
1580
1581static int cmp1(const char *s1, int n, const char *s2)
1582{
1583 if (strlen(s2) != n)
1584 return 0;
1585 return memcmp(s1, s2, n) == 0;
1586}
ths3b46e622007-09-17 08:09:54 +00001587
bellardf193c792004-03-21 17:06:25 +00001588/* takes a comma separated list of log masks. Return 0 if error. */
1589int cpu_str_to_log_mask(const char *str)
1590{
blueswir1c7cd6a32008-10-02 18:27:46 +00001591 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001592 int mask;
1593 const char *p, *p1;
1594
1595 p = str;
1596 mask = 0;
1597 for(;;) {
1598 p1 = strchr(p, ',');
1599 if (!p1)
1600 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001601 if(cmp1(p,p1-p,"all")) {
1602 for(item = cpu_log_items; item->mask != 0; item++) {
1603 mask |= item->mask;
1604 }
1605 } else {
bellardf193c792004-03-21 17:06:25 +00001606 for(item = cpu_log_items; item->mask != 0; item++) {
1607 if (cmp1(p, p1 - p, item->name))
1608 goto found;
1609 }
1610 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001611 }
bellardf193c792004-03-21 17:06:25 +00001612 found:
1613 mask |= item->mask;
1614 if (*p1 != ',')
1615 break;
1616 p = p1 + 1;
1617 }
1618 return mask;
1619}
bellardea041c02003-06-25 16:16:50 +00001620
bellard75012672003-06-21 13:11:07 +00001621void cpu_abort(CPUState *env, const char *fmt, ...)
1622{
1623 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001624 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001625
1626 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001627 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001628 fprintf(stderr, "qemu: fatal: ");
1629 vfprintf(stderr, fmt, ap);
1630 fprintf(stderr, "\n");
1631#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001632 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1633#else
1634 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001635#endif
aliguori93fcfe32009-01-15 22:34:14 +00001636 if (qemu_log_enabled()) {
1637 qemu_log("qemu: fatal: ");
1638 qemu_log_vprintf(fmt, ap2);
1639 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001640#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001641 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001642#else
aliguori93fcfe32009-01-15 22:34:14 +00001643 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001644#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001645 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001646 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001647 }
pbrook493ae1f2007-11-23 16:53:59 +00001648 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001649 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001650 abort();
1651}
1652
thsc5be9f02007-02-28 20:20:53 +00001653CPUState *cpu_copy(CPUState *env)
1654{
ths01ba9812007-12-09 02:22:57 +00001655 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001656 CPUState *next_cpu = new_env->next_cpu;
1657 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001658#if defined(TARGET_HAS_ICE)
1659 CPUBreakpoint *bp;
1660 CPUWatchpoint *wp;
1661#endif
1662
thsc5be9f02007-02-28 20:20:53 +00001663 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001664
1665 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001666 new_env->next_cpu = next_cpu;
1667 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001668
1669 /* Clone all break/watchpoints.
1670 Note: Once we support ptrace with hw-debug register access, make sure
1671 BP_CPU break/watchpoints are handled correctly on clone. */
1672 TAILQ_INIT(&env->breakpoints);
1673 TAILQ_INIT(&env->watchpoints);
1674#if defined(TARGET_HAS_ICE)
1675 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1676 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1677 }
1678 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1679 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1680 wp->flags, NULL);
1681 }
1682#endif
1683
thsc5be9f02007-02-28 20:20:53 +00001684 return new_env;
1685}
1686
bellard01243112004-01-04 15:48:17 +00001687#if !defined(CONFIG_USER_ONLY)
1688
edgar_igl5c751e92008-05-06 08:44:21 +00001689static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1690{
1691 unsigned int i;
1692
1693 /* Discard jump cache entries for any tb which might potentially
1694 overlap the flushed page. */
1695 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1696 memset (&env->tb_jmp_cache[i], 0,
1697 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1698
1699 i = tb_jmp_cache_hash_page(addr);
1700 memset (&env->tb_jmp_cache[i], 0,
1701 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1702}
1703
bellardee8b7022004-02-03 23:35:10 +00001704/* NOTE: if flush_global is true, also flush global entries (not
1705 implemented yet) */
1706void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001707{
bellard33417e72003-08-10 21:47:01 +00001708 int i;
bellard01243112004-01-04 15:48:17 +00001709
bellard9fa3e852004-01-04 18:06:42 +00001710#if defined(DEBUG_TLB)
1711 printf("tlb_flush:\n");
1712#endif
bellard01243112004-01-04 15:48:17 +00001713 /* must reset current TB so that interrupts cannot modify the
1714 links while we are modifying them */
1715 env->current_tb = NULL;
1716
bellard33417e72003-08-10 21:47:01 +00001717 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001718 env->tlb_table[0][i].addr_read = -1;
1719 env->tlb_table[0][i].addr_write = -1;
1720 env->tlb_table[0][i].addr_code = -1;
1721 env->tlb_table[1][i].addr_read = -1;
1722 env->tlb_table[1][i].addr_write = -1;
1723 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001724#if (NB_MMU_MODES >= 3)
1725 env->tlb_table[2][i].addr_read = -1;
1726 env->tlb_table[2][i].addr_write = -1;
1727 env->tlb_table[2][i].addr_code = -1;
1728#if (NB_MMU_MODES == 4)
1729 env->tlb_table[3][i].addr_read = -1;
1730 env->tlb_table[3][i].addr_write = -1;
1731 env->tlb_table[3][i].addr_code = -1;
1732#endif
1733#endif
bellard33417e72003-08-10 21:47:01 +00001734 }
bellard9fa3e852004-01-04 18:06:42 +00001735
bellard8a40a182005-11-20 10:35:40 +00001736 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001737
bellard0a962c02005-02-10 22:00:27 +00001738#ifdef USE_KQEMU
1739 if (env->kqemu_enabled) {
1740 kqemu_flush(env, flush_global);
1741 }
1742#endif
bellarde3db7222005-01-26 22:00:47 +00001743 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001744}
1745
bellard274da6b2004-05-20 21:56:27 +00001746static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001747{
ths5fafdf22007-09-16 21:08:06 +00001748 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001749 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001750 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001751 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001752 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001753 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1754 tlb_entry->addr_read = -1;
1755 tlb_entry->addr_write = -1;
1756 tlb_entry->addr_code = -1;
1757 }
bellard61382a52003-10-27 21:22:23 +00001758}
1759
bellard2e126692004-04-25 21:28:44 +00001760void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001761{
bellard8a40a182005-11-20 10:35:40 +00001762 int i;
bellard01243112004-01-04 15:48:17 +00001763
bellard9fa3e852004-01-04 18:06:42 +00001764#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001765 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001766#endif
bellard01243112004-01-04 15:48:17 +00001767 /* must reset current TB so that interrupts cannot modify the
1768 links while we are modifying them */
1769 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001770
bellard61382a52003-10-27 21:22:23 +00001771 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001772 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001773 tlb_flush_entry(&env->tlb_table[0][i], addr);
1774 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001775#if (NB_MMU_MODES >= 3)
1776 tlb_flush_entry(&env->tlb_table[2][i], addr);
1777#if (NB_MMU_MODES == 4)
1778 tlb_flush_entry(&env->tlb_table[3][i], addr);
1779#endif
1780#endif
bellard01243112004-01-04 15:48:17 +00001781
edgar_igl5c751e92008-05-06 08:44:21 +00001782 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001783
bellard0a962c02005-02-10 22:00:27 +00001784#ifdef USE_KQEMU
1785 if (env->kqemu_enabled) {
1786 kqemu_flush_page(env, addr);
1787 }
1788#endif
bellard9fa3e852004-01-04 18:06:42 +00001789}
1790
bellard9fa3e852004-01-04 18:06:42 +00001791/* update the TLBs so that writes to code in the virtual page 'addr'
1792 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001793static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001794{
ths5fafdf22007-09-16 21:08:06 +00001795 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001796 ram_addr + TARGET_PAGE_SIZE,
1797 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001798}
1799
bellard9fa3e852004-01-04 18:06:42 +00001800/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001801 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001802static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001803 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001804{
bellard3a7d9292005-08-21 09:26:42 +00001805 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001806}
1807
ths5fafdf22007-09-16 21:08:06 +00001808static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001809 unsigned long start, unsigned long length)
1810{
1811 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001812 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1813 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001814 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001815 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001816 }
1817 }
1818}
1819
bellard3a7d9292005-08-21 09:26:42 +00001820void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001821 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001822{
1823 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001824 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001825 int i, mask, len;
1826 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001827
1828 start &= TARGET_PAGE_MASK;
1829 end = TARGET_PAGE_ALIGN(end);
1830
1831 length = end - start;
1832 if (length == 0)
1833 return;
bellard0a962c02005-02-10 22:00:27 +00001834 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001835#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001836 /* XXX: should not depend on cpu context */
1837 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001838 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001839 ram_addr_t addr;
1840 addr = start;
1841 for(i = 0; i < len; i++) {
1842 kqemu_set_notdirty(env, addr);
1843 addr += TARGET_PAGE_SIZE;
1844 }
bellard3a7d9292005-08-21 09:26:42 +00001845 }
1846#endif
bellardf23db162005-08-21 19:12:28 +00001847 mask = ~dirty_flags;
1848 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1849 for(i = 0; i < len; i++)
1850 p[i] &= mask;
1851
bellard1ccde1c2004-02-06 19:46:14 +00001852 /* we modify the TLB cache so that the dirty bit will be set again
1853 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001854 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001855 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1856 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001857 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001858 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001859 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001860#if (NB_MMU_MODES >= 3)
1861 for(i = 0; i < CPU_TLB_SIZE; i++)
1862 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1863#if (NB_MMU_MODES == 4)
1864 for(i = 0; i < CPU_TLB_SIZE; i++)
1865 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1866#endif
1867#endif
bellard6a00d602005-11-21 23:25:50 +00001868 }
bellard1ccde1c2004-02-06 19:46:14 +00001869}
1870
aliguori74576192008-10-06 14:02:03 +00001871int cpu_physical_memory_set_dirty_tracking(int enable)
1872{
1873 in_migration = enable;
1874 return 0;
1875}
1876
1877int cpu_physical_memory_get_dirty_tracking(void)
1878{
1879 return in_migration;
1880}
1881
aliguori2bec46d2008-11-24 20:21:41 +00001882void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr)
1883{
1884 if (kvm_enabled())
1885 kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1886}
1887
bellard3a7d9292005-08-21 09:26:42 +00001888static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1889{
1890 ram_addr_t ram_addr;
1891
bellard84b7b8e2005-11-28 21:19:04 +00001892 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001893 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001894 tlb_entry->addend - (unsigned long)phys_ram_base;
1895 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001896 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001897 }
1898 }
1899}
1900
1901/* update the TLB according to the current state of the dirty bits */
1902void cpu_tlb_update_dirty(CPUState *env)
1903{
1904 int i;
1905 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001906 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001907 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001908 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001909#if (NB_MMU_MODES >= 3)
1910 for(i = 0; i < CPU_TLB_SIZE; i++)
1911 tlb_update_dirty(&env->tlb_table[2][i]);
1912#if (NB_MMU_MODES == 4)
1913 for(i = 0; i < CPU_TLB_SIZE; i++)
1914 tlb_update_dirty(&env->tlb_table[3][i]);
1915#endif
1916#endif
bellard3a7d9292005-08-21 09:26:42 +00001917}
1918
pbrook0f459d12008-06-09 00:20:13 +00001919static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001920{
pbrook0f459d12008-06-09 00:20:13 +00001921 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1922 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001923}
1924
pbrook0f459d12008-06-09 00:20:13 +00001925/* update the TLB corresponding to virtual page vaddr
1926 so that it is no longer dirty */
1927static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001928{
bellard1ccde1c2004-02-06 19:46:14 +00001929 int i;
1930
pbrook0f459d12008-06-09 00:20:13 +00001931 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001932 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001933 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1934 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001935#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001936 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001937#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001938 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001939#endif
1940#endif
bellard9fa3e852004-01-04 18:06:42 +00001941}
1942
bellard59817cc2004-02-16 22:01:13 +00001943/* add a new TLB entry. At most one entry for a given virtual address
1944 is permitted. Return 0 if OK or 2 if the page could not be mapped
1945 (can only happen in non SOFTMMU mode for I/O pages or pages
1946 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001947int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1948 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001949 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001950{
bellard92e873b2004-05-21 14:52:29 +00001951 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001952 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001953 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001954 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001955 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001956 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001957 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001958 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001959 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001960 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001961
bellard92e873b2004-05-21 14:52:29 +00001962 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001963 if (!p) {
1964 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001965 } else {
1966 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001967 }
1968#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001969 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1970 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001971#endif
1972
1973 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001974 address = vaddr;
1975 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1976 /* IO memory case (romd handled later) */
1977 address |= TLB_MMIO;
1978 }
1979 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1980 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1981 /* Normal RAM. */
1982 iotlb = pd & TARGET_PAGE_MASK;
1983 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1984 iotlb |= IO_MEM_NOTDIRTY;
1985 else
1986 iotlb |= IO_MEM_ROM;
1987 } else {
1988 /* IO handlers are currently passed a phsical address.
1989 It would be nice to pass an offset from the base address
1990 of that region. This would avoid having to special case RAM,
1991 and avoid full address decoding in every device.
1992 We can't use the high bits of pd for this because
1993 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00001994 iotlb = (pd & ~TARGET_PAGE_MASK);
1995 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00001996 iotlb += p->region_offset;
1997 } else {
1998 iotlb += paddr;
1999 }
pbrook0f459d12008-06-09 00:20:13 +00002000 }
pbrook6658ffb2007-03-16 23:58:11 +00002001
pbrook0f459d12008-06-09 00:20:13 +00002002 code_address = address;
2003 /* Make accesses to pages with watchpoints go via the
2004 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002005 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002006 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002007 iotlb = io_mem_watch + paddr;
2008 /* TODO: The memory case can be optimized by not trapping
2009 reads of pages with a write breakpoint. */
2010 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002011 }
pbrook0f459d12008-06-09 00:20:13 +00002012 }
balrogd79acba2007-06-26 20:01:13 +00002013
pbrook0f459d12008-06-09 00:20:13 +00002014 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2015 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2016 te = &env->tlb_table[mmu_idx][index];
2017 te->addend = addend - vaddr;
2018 if (prot & PAGE_READ) {
2019 te->addr_read = address;
2020 } else {
2021 te->addr_read = -1;
2022 }
edgar_igl5c751e92008-05-06 08:44:21 +00002023
pbrook0f459d12008-06-09 00:20:13 +00002024 if (prot & PAGE_EXEC) {
2025 te->addr_code = code_address;
2026 } else {
2027 te->addr_code = -1;
2028 }
2029 if (prot & PAGE_WRITE) {
2030 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2031 (pd & IO_MEM_ROMD)) {
2032 /* Write access calls the I/O callback. */
2033 te->addr_write = address | TLB_MMIO;
2034 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2035 !cpu_physical_memory_is_dirty(pd)) {
2036 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002037 } else {
pbrook0f459d12008-06-09 00:20:13 +00002038 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002039 }
pbrook0f459d12008-06-09 00:20:13 +00002040 } else {
2041 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002042 }
bellard9fa3e852004-01-04 18:06:42 +00002043 return ret;
2044}
2045
bellard01243112004-01-04 15:48:17 +00002046#else
2047
bellardee8b7022004-02-03 23:35:10 +00002048void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002049{
2050}
2051
bellard2e126692004-04-25 21:28:44 +00002052void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002053{
2054}
2055
ths5fafdf22007-09-16 21:08:06 +00002056int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2057 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002058 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002059{
bellard9fa3e852004-01-04 18:06:42 +00002060 return 0;
2061}
bellard33417e72003-08-10 21:47:01 +00002062
bellard9fa3e852004-01-04 18:06:42 +00002063/* dump memory mappings */
2064void page_dump(FILE *f)
2065{
2066 unsigned long start, end;
2067 int i, j, prot, prot1;
2068 PageDesc *p;
2069
2070 fprintf(f, "%-8s %-8s %-8s %s\n",
2071 "start", "end", "size", "prot");
2072 start = -1;
2073 end = -1;
2074 prot = 0;
2075 for(i = 0; i <= L1_SIZE; i++) {
2076 if (i < L1_SIZE)
2077 p = l1_map[i];
2078 else
2079 p = NULL;
2080 for(j = 0;j < L2_SIZE; j++) {
2081 if (!p)
2082 prot1 = 0;
2083 else
2084 prot1 = p[j].flags;
2085 if (prot1 != prot) {
2086 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2087 if (start != -1) {
2088 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002089 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002090 prot & PAGE_READ ? 'r' : '-',
2091 prot & PAGE_WRITE ? 'w' : '-',
2092 prot & PAGE_EXEC ? 'x' : '-');
2093 }
2094 if (prot1 != 0)
2095 start = end;
2096 else
2097 start = -1;
2098 prot = prot1;
2099 }
2100 if (!p)
2101 break;
2102 }
bellard33417e72003-08-10 21:47:01 +00002103 }
bellard33417e72003-08-10 21:47:01 +00002104}
2105
pbrook53a59602006-03-25 19:31:22 +00002106int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002107{
bellard9fa3e852004-01-04 18:06:42 +00002108 PageDesc *p;
2109
2110 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002111 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002112 return 0;
2113 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002114}
2115
bellard9fa3e852004-01-04 18:06:42 +00002116/* modify the flags of a page and invalidate the code if
2117 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2118 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002119void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002120{
2121 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002122 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002123
pbrookc8a706f2008-06-02 16:16:42 +00002124 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002125 start = start & TARGET_PAGE_MASK;
2126 end = TARGET_PAGE_ALIGN(end);
2127 if (flags & PAGE_WRITE)
2128 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002129 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2130 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002131 /* We may be called for host regions that are outside guest
2132 address space. */
2133 if (!p)
2134 return;
bellard9fa3e852004-01-04 18:06:42 +00002135 /* if the write protection is set, then we invalidate the code
2136 inside */
ths5fafdf22007-09-16 21:08:06 +00002137 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002138 (flags & PAGE_WRITE) &&
2139 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002140 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002141 }
2142 p->flags = flags;
2143 }
bellard9fa3e852004-01-04 18:06:42 +00002144}
2145
ths3d97b402007-11-02 19:02:07 +00002146int page_check_range(target_ulong start, target_ulong len, int flags)
2147{
2148 PageDesc *p;
2149 target_ulong end;
2150 target_ulong addr;
2151
balrog55f280c2008-10-28 10:24:11 +00002152 if (start + len < start)
2153 /* we've wrapped around */
2154 return -1;
2155
ths3d97b402007-11-02 19:02:07 +00002156 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2157 start = start & TARGET_PAGE_MASK;
2158
ths3d97b402007-11-02 19:02:07 +00002159 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2160 p = page_find(addr >> TARGET_PAGE_BITS);
2161 if( !p )
2162 return -1;
2163 if( !(p->flags & PAGE_VALID) )
2164 return -1;
2165
bellarddae32702007-11-14 10:51:00 +00002166 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002167 return -1;
bellarddae32702007-11-14 10:51:00 +00002168 if (flags & PAGE_WRITE) {
2169 if (!(p->flags & PAGE_WRITE_ORG))
2170 return -1;
2171 /* unprotect the page if it was put read-only because it
2172 contains translated code */
2173 if (!(p->flags & PAGE_WRITE)) {
2174 if (!page_unprotect(addr, 0, NULL))
2175 return -1;
2176 }
2177 return 0;
2178 }
ths3d97b402007-11-02 19:02:07 +00002179 }
2180 return 0;
2181}
2182
bellard9fa3e852004-01-04 18:06:42 +00002183/* called from signal handler: invalidate the code and unprotect the
2184 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002185int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002186{
2187 unsigned int page_index, prot, pindex;
2188 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002189 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002190
pbrookc8a706f2008-06-02 16:16:42 +00002191 /* Technically this isn't safe inside a signal handler. However we
2192 know this only ever happens in a synchronous SEGV handler, so in
2193 practice it seems to be ok. */
2194 mmap_lock();
2195
bellard83fb7ad2004-07-05 21:25:26 +00002196 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002197 page_index = host_start >> TARGET_PAGE_BITS;
2198 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002199 if (!p1) {
2200 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002201 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002202 }
bellard83fb7ad2004-07-05 21:25:26 +00002203 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002204 p = p1;
2205 prot = 0;
2206 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2207 prot |= p->flags;
2208 p++;
2209 }
2210 /* if the page was really writable, then we change its
2211 protection back to writable */
2212 if (prot & PAGE_WRITE_ORG) {
2213 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2214 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002215 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002216 (prot & PAGE_BITS) | PAGE_WRITE);
2217 p1[pindex].flags |= PAGE_WRITE;
2218 /* and since the content will be modified, we must invalidate
2219 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002220 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002221#ifdef DEBUG_TB_CHECK
2222 tb_invalidate_check(address);
2223#endif
pbrookc8a706f2008-06-02 16:16:42 +00002224 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002225 return 1;
2226 }
2227 }
pbrookc8a706f2008-06-02 16:16:42 +00002228 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002229 return 0;
2230}
2231
bellard6a00d602005-11-21 23:25:50 +00002232static inline void tlb_set_dirty(CPUState *env,
2233 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002234{
2235}
bellard9fa3e852004-01-04 18:06:42 +00002236#endif /* defined(CONFIG_USER_ONLY) */
2237
pbrooke2eef172008-06-08 01:09:01 +00002238#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002239
blueswir1db7b5422007-05-26 17:36:03 +00002240static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002241 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002242static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002243 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002244#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2245 need_subpage) \
2246 do { \
2247 if (addr > start_addr) \
2248 start_addr2 = 0; \
2249 else { \
2250 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2251 if (start_addr2 > 0) \
2252 need_subpage = 1; \
2253 } \
2254 \
blueswir149e9fba2007-05-30 17:25:06 +00002255 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002256 end_addr2 = TARGET_PAGE_SIZE - 1; \
2257 else { \
2258 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2259 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2260 need_subpage = 1; \
2261 } \
2262 } while (0)
2263
bellard33417e72003-08-10 21:47:01 +00002264/* register physical memory. 'size' must be a multiple of the target
2265 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002266 io memory page. The address used when calling the IO function is
2267 the offset from the start of the region, plus region_offset. Both
2268 start_region and regon_offset are rounded down to a page boundary
2269 before calculating this offset. This should not be a problem unless
2270 the low bits of start_addr and region_offset differ. */
2271void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2272 ram_addr_t size,
2273 ram_addr_t phys_offset,
2274 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002275{
bellard108c49b2005-07-24 12:55:09 +00002276 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002277 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002278 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002279 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002280 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002281
bellardda260242008-05-30 20:48:25 +00002282#ifdef USE_KQEMU
2283 /* XXX: should not depend on cpu context */
2284 env = first_cpu;
2285 if (env->kqemu_enabled) {
2286 kqemu_set_phys_mem(start_addr, size, phys_offset);
2287 }
2288#endif
aliguori7ba1e612008-11-05 16:04:33 +00002289 if (kvm_enabled())
2290 kvm_set_phys_mem(start_addr, size, phys_offset);
2291
pbrook67c4d232009-02-23 13:16:07 +00002292 if (phys_offset == IO_MEM_UNASSIGNED) {
2293 region_offset = start_addr;
2294 }
pbrook8da3ff12008-12-01 18:59:50 +00002295 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002296 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002297 end_addr = start_addr + (target_phys_addr_t)size;
2298 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002299 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2300 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002301 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002302 target_phys_addr_t start_addr2, end_addr2;
2303 int need_subpage = 0;
2304
2305 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2306 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002307 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002308 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2309 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002310 &p->phys_offset, orig_memory,
2311 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002312 } else {
2313 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2314 >> IO_MEM_SHIFT];
2315 }
pbrook8da3ff12008-12-01 18:59:50 +00002316 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2317 region_offset);
2318 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002319 } else {
2320 p->phys_offset = phys_offset;
2321 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2322 (phys_offset & IO_MEM_ROMD))
2323 phys_offset += TARGET_PAGE_SIZE;
2324 }
2325 } else {
2326 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2327 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002328 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002329 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002330 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002331 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002332 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002333 target_phys_addr_t start_addr2, end_addr2;
2334 int need_subpage = 0;
2335
2336 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2337 end_addr2, need_subpage);
2338
blueswir14254fab2008-01-01 16:57:19 +00002339 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002340 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002341 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002342 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002343 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002344 phys_offset, region_offset);
2345 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002346 }
2347 }
2348 }
pbrook8da3ff12008-12-01 18:59:50 +00002349 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002350 }
ths3b46e622007-09-17 08:09:54 +00002351
bellard9d420372006-06-25 22:25:22 +00002352 /* since each CPU stores ram addresses in its TLB cache, we must
2353 reset the modified entries */
2354 /* XXX: slow ! */
2355 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2356 tlb_flush(env, 1);
2357 }
bellard33417e72003-08-10 21:47:01 +00002358}
2359
bellardba863452006-09-24 18:41:10 +00002360/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002361ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002362{
2363 PhysPageDesc *p;
2364
2365 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2366 if (!p)
2367 return IO_MEM_UNASSIGNED;
2368 return p->phys_offset;
2369}
2370
aliguorif65ed4c2008-12-09 20:09:57 +00002371void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2372{
2373 if (kvm_enabled())
2374 kvm_coalesce_mmio_region(addr, size);
2375}
2376
2377void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2378{
2379 if (kvm_enabled())
2380 kvm_uncoalesce_mmio_region(addr, size);
2381}
2382
bellarde9a1ab12007-02-08 23:08:38 +00002383/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002384ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002385{
2386 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002387 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002388 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002389 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002390 abort();
2391 }
2392 addr = phys_ram_alloc_offset;
2393 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2394 return addr;
2395}
2396
2397void qemu_ram_free(ram_addr_t addr)
2398{
2399}
2400
bellarda4193c82004-06-03 14:01:43 +00002401static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002402{
pbrook67d3b952006-12-18 05:03:52 +00002403#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002404 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002405#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002406#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002407 do_unassigned_access(addr, 0, 0, 0, 1);
2408#endif
2409 return 0;
2410}
2411
2412static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2413{
2414#ifdef DEBUG_UNASSIGNED
2415 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2416#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002417#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002418 do_unassigned_access(addr, 0, 0, 0, 2);
2419#endif
2420 return 0;
2421}
2422
2423static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2424{
2425#ifdef DEBUG_UNASSIGNED
2426 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2427#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002428#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002429 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002430#endif
bellard33417e72003-08-10 21:47:01 +00002431 return 0;
2432}
2433
bellarda4193c82004-06-03 14:01:43 +00002434static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002435{
pbrook67d3b952006-12-18 05:03:52 +00002436#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002437 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002438#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002439#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002440 do_unassigned_access(addr, 1, 0, 0, 1);
2441#endif
2442}
2443
2444static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2445{
2446#ifdef DEBUG_UNASSIGNED
2447 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2448#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002449#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002450 do_unassigned_access(addr, 1, 0, 0, 2);
2451#endif
2452}
2453
2454static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2455{
2456#ifdef DEBUG_UNASSIGNED
2457 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2458#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002459#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002460 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002461#endif
bellard33417e72003-08-10 21:47:01 +00002462}
2463
2464static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2465 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002466 unassigned_mem_readw,
2467 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002468};
2469
2470static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2471 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002472 unassigned_mem_writew,
2473 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002474};
2475
pbrook0f459d12008-06-09 00:20:13 +00002476static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2477 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002478{
bellard3a7d9292005-08-21 09:26:42 +00002479 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002480 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2481 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2482#if !defined(CONFIG_USER_ONLY)
2483 tb_invalidate_phys_page_fast(ram_addr, 1);
2484 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2485#endif
2486 }
pbrook0f459d12008-06-09 00:20:13 +00002487 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002488#ifdef USE_KQEMU
2489 if (cpu_single_env->kqemu_enabled &&
2490 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2491 kqemu_modify_page(cpu_single_env, ram_addr);
2492#endif
bellardf23db162005-08-21 19:12:28 +00002493 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2494 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2495 /* we remove the notdirty callback only if the code has been
2496 flushed */
2497 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002498 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002499}
2500
pbrook0f459d12008-06-09 00:20:13 +00002501static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2502 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002503{
bellard3a7d9292005-08-21 09:26:42 +00002504 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002505 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2506 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2507#if !defined(CONFIG_USER_ONLY)
2508 tb_invalidate_phys_page_fast(ram_addr, 2);
2509 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2510#endif
2511 }
pbrook0f459d12008-06-09 00:20:13 +00002512 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002513#ifdef USE_KQEMU
2514 if (cpu_single_env->kqemu_enabled &&
2515 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2516 kqemu_modify_page(cpu_single_env, ram_addr);
2517#endif
bellardf23db162005-08-21 19:12:28 +00002518 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2519 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2520 /* we remove the notdirty callback only if the code has been
2521 flushed */
2522 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002523 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002524}
2525
pbrook0f459d12008-06-09 00:20:13 +00002526static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2527 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002528{
bellard3a7d9292005-08-21 09:26:42 +00002529 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002530 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2531 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2532#if !defined(CONFIG_USER_ONLY)
2533 tb_invalidate_phys_page_fast(ram_addr, 4);
2534 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2535#endif
2536 }
pbrook0f459d12008-06-09 00:20:13 +00002537 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002538#ifdef USE_KQEMU
2539 if (cpu_single_env->kqemu_enabled &&
2540 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2541 kqemu_modify_page(cpu_single_env, ram_addr);
2542#endif
bellardf23db162005-08-21 19:12:28 +00002543 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2544 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2545 /* we remove the notdirty callback only if the code has been
2546 flushed */
2547 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002548 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002549}
2550
bellard3a7d9292005-08-21 09:26:42 +00002551static CPUReadMemoryFunc *error_mem_read[3] = {
2552 NULL, /* never used */
2553 NULL, /* never used */
2554 NULL, /* never used */
2555};
2556
bellard1ccde1c2004-02-06 19:46:14 +00002557static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2558 notdirty_mem_writeb,
2559 notdirty_mem_writew,
2560 notdirty_mem_writel,
2561};
2562
pbrook0f459d12008-06-09 00:20:13 +00002563/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002564static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002565{
2566 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002567 target_ulong pc, cs_base;
2568 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002569 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002570 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002571 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002572
aliguori06d55cc2008-11-18 20:24:06 +00002573 if (env->watchpoint_hit) {
2574 /* We re-entered the check after replacing the TB. Now raise
2575 * the debug interrupt so that is will trigger after the
2576 * current instruction. */
2577 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2578 return;
2579 }
pbrook2e70f6e2008-06-29 01:03:05 +00002580 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002581 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002582 if ((vaddr == (wp->vaddr & len_mask) ||
2583 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002584 wp->flags |= BP_WATCHPOINT_HIT;
2585 if (!env->watchpoint_hit) {
2586 env->watchpoint_hit = wp;
2587 tb = tb_find_pc(env->mem_io_pc);
2588 if (!tb) {
2589 cpu_abort(env, "check_watchpoint: could not find TB for "
2590 "pc=%p", (void *)env->mem_io_pc);
2591 }
2592 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2593 tb_phys_invalidate(tb, -1);
2594 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2595 env->exception_index = EXCP_DEBUG;
2596 } else {
2597 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2598 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2599 }
2600 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002601 }
aliguori6e140f22008-11-18 20:37:55 +00002602 } else {
2603 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002604 }
2605 }
2606}
2607
pbrook6658ffb2007-03-16 23:58:11 +00002608/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2609 so these check for a hit then pass through to the normal out-of-line
2610 phys routines. */
2611static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2612{
aliguorib4051332008-11-18 20:14:20 +00002613 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002614 return ldub_phys(addr);
2615}
2616
2617static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2618{
aliguorib4051332008-11-18 20:14:20 +00002619 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002620 return lduw_phys(addr);
2621}
2622
2623static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2624{
aliguorib4051332008-11-18 20:14:20 +00002625 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002626 return ldl_phys(addr);
2627}
2628
pbrook6658ffb2007-03-16 23:58:11 +00002629static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2630 uint32_t val)
2631{
aliguorib4051332008-11-18 20:14:20 +00002632 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002633 stb_phys(addr, val);
2634}
2635
2636static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2637 uint32_t val)
2638{
aliguorib4051332008-11-18 20:14:20 +00002639 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002640 stw_phys(addr, val);
2641}
2642
2643static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2644 uint32_t val)
2645{
aliguorib4051332008-11-18 20:14:20 +00002646 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002647 stl_phys(addr, val);
2648}
2649
2650static CPUReadMemoryFunc *watch_mem_read[3] = {
2651 watch_mem_readb,
2652 watch_mem_readw,
2653 watch_mem_readl,
2654};
2655
2656static CPUWriteMemoryFunc *watch_mem_write[3] = {
2657 watch_mem_writeb,
2658 watch_mem_writew,
2659 watch_mem_writel,
2660};
pbrook6658ffb2007-03-16 23:58:11 +00002661
blueswir1db7b5422007-05-26 17:36:03 +00002662static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2663 unsigned int len)
2664{
blueswir1db7b5422007-05-26 17:36:03 +00002665 uint32_t ret;
2666 unsigned int idx;
2667
pbrook8da3ff12008-12-01 18:59:50 +00002668 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002669#if defined(DEBUG_SUBPAGE)
2670 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2671 mmio, len, addr, idx);
2672#endif
pbrook8da3ff12008-12-01 18:59:50 +00002673 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2674 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002675
2676 return ret;
2677}
2678
2679static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2680 uint32_t value, unsigned int len)
2681{
blueswir1db7b5422007-05-26 17:36:03 +00002682 unsigned int idx;
2683
pbrook8da3ff12008-12-01 18:59:50 +00002684 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002685#if defined(DEBUG_SUBPAGE)
2686 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2687 mmio, len, addr, idx, value);
2688#endif
pbrook8da3ff12008-12-01 18:59:50 +00002689 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2690 addr + mmio->region_offset[idx][1][len],
2691 value);
blueswir1db7b5422007-05-26 17:36:03 +00002692}
2693
2694static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2695{
2696#if defined(DEBUG_SUBPAGE)
2697 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2698#endif
2699
2700 return subpage_readlen(opaque, addr, 0);
2701}
2702
2703static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2704 uint32_t value)
2705{
2706#if defined(DEBUG_SUBPAGE)
2707 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2708#endif
2709 subpage_writelen(opaque, addr, value, 0);
2710}
2711
2712static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2713{
2714#if defined(DEBUG_SUBPAGE)
2715 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2716#endif
2717
2718 return subpage_readlen(opaque, addr, 1);
2719}
2720
2721static void subpage_writew (void *opaque, target_phys_addr_t addr,
2722 uint32_t value)
2723{
2724#if defined(DEBUG_SUBPAGE)
2725 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2726#endif
2727 subpage_writelen(opaque, addr, value, 1);
2728}
2729
2730static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2731{
2732#if defined(DEBUG_SUBPAGE)
2733 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2734#endif
2735
2736 return subpage_readlen(opaque, addr, 2);
2737}
2738
2739static void subpage_writel (void *opaque,
2740 target_phys_addr_t addr, uint32_t value)
2741{
2742#if defined(DEBUG_SUBPAGE)
2743 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2744#endif
2745 subpage_writelen(opaque, addr, value, 2);
2746}
2747
2748static CPUReadMemoryFunc *subpage_read[] = {
2749 &subpage_readb,
2750 &subpage_readw,
2751 &subpage_readl,
2752};
2753
2754static CPUWriteMemoryFunc *subpage_write[] = {
2755 &subpage_writeb,
2756 &subpage_writew,
2757 &subpage_writel,
2758};
2759
2760static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002761 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002762{
2763 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002764 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002765
2766 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2767 return -1;
2768 idx = SUBPAGE_IDX(start);
2769 eidx = SUBPAGE_IDX(end);
2770#if defined(DEBUG_SUBPAGE)
2771 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2772 mmio, start, end, idx, eidx, memory);
2773#endif
2774 memory >>= IO_MEM_SHIFT;
2775 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002776 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002777 if (io_mem_read[memory][i]) {
2778 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2779 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002780 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002781 }
2782 if (io_mem_write[memory][i]) {
2783 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2784 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002785 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002786 }
blueswir14254fab2008-01-01 16:57:19 +00002787 }
blueswir1db7b5422007-05-26 17:36:03 +00002788 }
2789
2790 return 0;
2791}
2792
aurel3200f82b82008-04-27 21:12:55 +00002793static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002794 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002795{
2796 subpage_t *mmio;
2797 int subpage_memory;
2798
2799 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002800
2801 mmio->base = base;
2802 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002803#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002804 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2805 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002806#endif
aliguori1eec6142009-02-05 22:06:18 +00002807 *phys = subpage_memory | IO_MEM_SUBPAGE;
2808 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002809 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002810
2811 return mmio;
2812}
2813
aliguori88715652009-02-11 15:20:58 +00002814static int get_free_io_mem_idx(void)
2815{
2816 int i;
2817
2818 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2819 if (!io_mem_used[i]) {
2820 io_mem_used[i] = 1;
2821 return i;
2822 }
2823
2824 return -1;
2825}
2826
bellard33417e72003-08-10 21:47:01 +00002827static void io_mem_init(void)
2828{
aliguori88715652009-02-11 15:20:58 +00002829 int i;
2830
bellard3a7d9292005-08-21 09:26:42 +00002831 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002832 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002833 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
aliguori88715652009-02-11 15:20:58 +00002834 for (i=0; i<5; i++)
2835 io_mem_used[i] = 1;
bellard1ccde1c2004-02-06 19:46:14 +00002836
pbrook0f459d12008-06-09 00:20:13 +00002837 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002838 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002839 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002840 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002841 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002842}
2843
2844/* mem_read and mem_write are arrays of functions containing the
2845 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002846 2). Functions can be omitted with a NULL function pointer. The
2847 registered functions may be modified dynamically later.
2848 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002849 modified. If it is zero, a new io zone is allocated. The return
2850 value can be used with cpu_register_physical_memory(). (-1) is
2851 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002852int cpu_register_io_memory(int io_index,
2853 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002854 CPUWriteMemoryFunc **mem_write,
2855 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002856{
blueswir14254fab2008-01-01 16:57:19 +00002857 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002858
2859 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00002860 io_index = get_free_io_mem_idx();
2861 if (io_index == -1)
2862 return io_index;
bellard33417e72003-08-10 21:47:01 +00002863 } else {
2864 if (io_index >= IO_MEM_NB_ENTRIES)
2865 return -1;
2866 }
bellardb5ff1b32005-11-26 10:38:39 +00002867
bellard33417e72003-08-10 21:47:01 +00002868 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002869 if (!mem_read[i] || !mem_write[i])
2870 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002871 io_mem_read[io_index][i] = mem_read[i];
2872 io_mem_write[io_index][i] = mem_write[i];
2873 }
bellarda4193c82004-06-03 14:01:43 +00002874 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002875 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002876}
bellard61382a52003-10-27 21:22:23 +00002877
aliguori88715652009-02-11 15:20:58 +00002878void cpu_unregister_io_memory(int io_table_address)
2879{
2880 int i;
2881 int io_index = io_table_address >> IO_MEM_SHIFT;
2882
2883 for (i=0;i < 3; i++) {
2884 io_mem_read[io_index][i] = unassigned_mem_read[i];
2885 io_mem_write[io_index][i] = unassigned_mem_write[i];
2886 }
2887 io_mem_opaque[io_index] = NULL;
2888 io_mem_used[io_index] = 0;
2889}
2890
bellard8926b512004-10-10 15:14:20 +00002891CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2892{
2893 return io_mem_write[io_index >> IO_MEM_SHIFT];
2894}
2895
2896CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2897{
2898 return io_mem_read[io_index >> IO_MEM_SHIFT];
2899}
2900
pbrooke2eef172008-06-08 01:09:01 +00002901#endif /* !defined(CONFIG_USER_ONLY) */
2902
bellard13eb76e2004-01-24 15:23:36 +00002903/* physical memory access (slow version, mainly for debug) */
2904#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002905void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002906 int len, int is_write)
2907{
2908 int l, flags;
2909 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002910 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002911
2912 while (len > 0) {
2913 page = addr & TARGET_PAGE_MASK;
2914 l = (page + TARGET_PAGE_SIZE) - addr;
2915 if (l > len)
2916 l = len;
2917 flags = page_get_flags(page);
2918 if (!(flags & PAGE_VALID))
2919 return;
2920 if (is_write) {
2921 if (!(flags & PAGE_WRITE))
2922 return;
bellard579a97f2007-11-11 14:26:47 +00002923 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002924 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002925 /* FIXME - should this return an error rather than just fail? */
2926 return;
aurel3272fb7da2008-04-27 23:53:45 +00002927 memcpy(p, buf, l);
2928 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002929 } else {
2930 if (!(flags & PAGE_READ))
2931 return;
bellard579a97f2007-11-11 14:26:47 +00002932 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002933 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002934 /* FIXME - should this return an error rather than just fail? */
2935 return;
aurel3272fb7da2008-04-27 23:53:45 +00002936 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002937 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002938 }
2939 len -= l;
2940 buf += l;
2941 addr += l;
2942 }
2943}
bellard8df1cd02005-01-28 22:37:22 +00002944
bellard13eb76e2004-01-24 15:23:36 +00002945#else
ths5fafdf22007-09-16 21:08:06 +00002946void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002947 int len, int is_write)
2948{
2949 int l, io_index;
2950 uint8_t *ptr;
2951 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002952 target_phys_addr_t page;
2953 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002954 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002955
bellard13eb76e2004-01-24 15:23:36 +00002956 while (len > 0) {
2957 page = addr & TARGET_PAGE_MASK;
2958 l = (page + TARGET_PAGE_SIZE) - addr;
2959 if (l > len)
2960 l = len;
bellard92e873b2004-05-21 14:52:29 +00002961 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002962 if (!p) {
2963 pd = IO_MEM_UNASSIGNED;
2964 } else {
2965 pd = p->phys_offset;
2966 }
ths3b46e622007-09-17 08:09:54 +00002967
bellard13eb76e2004-01-24 15:23:36 +00002968 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002969 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00002970 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00002971 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00002972 if (p)
aurel326c2934d2009-02-18 21:37:17 +00002973 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00002974 /* XXX: could force cpu_single_env to NULL to avoid
2975 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00002976 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002977 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002978 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00002979 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00002980 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00002981 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002982 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002983 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00002984 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00002985 l = 2;
2986 } else {
bellard1c213d12005-09-03 10:49:04 +00002987 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002988 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00002989 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00002990 l = 1;
2991 }
2992 } else {
bellardb448f2f2004-02-25 23:24:04 +00002993 unsigned long addr1;
2994 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002995 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002996 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002997 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002998 if (!cpu_physical_memory_is_dirty(addr1)) {
2999 /* invalidate code */
3000 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3001 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003002 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003003 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003004 }
bellard13eb76e2004-01-24 15:23:36 +00003005 }
3006 } else {
ths5fafdf22007-09-16 21:08:06 +00003007 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003008 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003009 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003010 /* I/O case */
3011 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003012 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003013 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3014 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003015 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003016 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003017 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003018 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003019 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003020 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003021 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003022 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003023 l = 2;
3024 } else {
bellard1c213d12005-09-03 10:49:04 +00003025 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003026 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003027 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003028 l = 1;
3029 }
3030 } else {
3031 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003032 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003033 (addr & ~TARGET_PAGE_MASK);
3034 memcpy(buf, ptr, l);
3035 }
3036 }
3037 len -= l;
3038 buf += l;
3039 addr += l;
3040 }
3041}
bellard8df1cd02005-01-28 22:37:22 +00003042
bellardd0ecd2a2006-04-23 17:14:48 +00003043/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003044void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003045 const uint8_t *buf, int len)
3046{
3047 int l;
3048 uint8_t *ptr;
3049 target_phys_addr_t page;
3050 unsigned long pd;
3051 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003052
bellardd0ecd2a2006-04-23 17:14:48 +00003053 while (len > 0) {
3054 page = addr & TARGET_PAGE_MASK;
3055 l = (page + TARGET_PAGE_SIZE) - addr;
3056 if (l > len)
3057 l = len;
3058 p = phys_page_find(page >> TARGET_PAGE_BITS);
3059 if (!p) {
3060 pd = IO_MEM_UNASSIGNED;
3061 } else {
3062 pd = p->phys_offset;
3063 }
ths3b46e622007-09-17 08:09:54 +00003064
bellardd0ecd2a2006-04-23 17:14:48 +00003065 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003066 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3067 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003068 /* do nothing */
3069 } else {
3070 unsigned long addr1;
3071 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3072 /* ROM/RAM case */
3073 ptr = phys_ram_base + addr1;
3074 memcpy(ptr, buf, l);
3075 }
3076 len -= l;
3077 buf += l;
3078 addr += l;
3079 }
3080}
3081
aliguori6d16c2f2009-01-22 16:59:11 +00003082typedef struct {
3083 void *buffer;
3084 target_phys_addr_t addr;
3085 target_phys_addr_t len;
3086} BounceBuffer;
3087
3088static BounceBuffer bounce;
3089
aliguoriba223c22009-01-22 16:59:16 +00003090typedef struct MapClient {
3091 void *opaque;
3092 void (*callback)(void *opaque);
3093 LIST_ENTRY(MapClient) link;
3094} MapClient;
3095
3096static LIST_HEAD(map_client_list, MapClient) map_client_list
3097 = LIST_HEAD_INITIALIZER(map_client_list);
3098
3099void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3100{
3101 MapClient *client = qemu_malloc(sizeof(*client));
3102
3103 client->opaque = opaque;
3104 client->callback = callback;
3105 LIST_INSERT_HEAD(&map_client_list, client, link);
3106 return client;
3107}
3108
3109void cpu_unregister_map_client(void *_client)
3110{
3111 MapClient *client = (MapClient *)_client;
3112
3113 LIST_REMOVE(client, link);
3114}
3115
3116static void cpu_notify_map_clients(void)
3117{
3118 MapClient *client;
3119
3120 while (!LIST_EMPTY(&map_client_list)) {
3121 client = LIST_FIRST(&map_client_list);
3122 client->callback(client->opaque);
3123 LIST_REMOVE(client, link);
3124 }
3125}
3126
aliguori6d16c2f2009-01-22 16:59:11 +00003127/* Map a physical memory region into a host virtual address.
3128 * May map a subset of the requested range, given by and returned in *plen.
3129 * May return NULL if resources needed to perform the mapping are exhausted.
3130 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003131 * Use cpu_register_map_client() to know when retrying the map operation is
3132 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003133 */
3134void *cpu_physical_memory_map(target_phys_addr_t addr,
3135 target_phys_addr_t *plen,
3136 int is_write)
3137{
3138 target_phys_addr_t len = *plen;
3139 target_phys_addr_t done = 0;
3140 int l;
3141 uint8_t *ret = NULL;
3142 uint8_t *ptr;
3143 target_phys_addr_t page;
3144 unsigned long pd;
3145 PhysPageDesc *p;
3146 unsigned long addr1;
3147
3148 while (len > 0) {
3149 page = addr & TARGET_PAGE_MASK;
3150 l = (page + TARGET_PAGE_SIZE) - addr;
3151 if (l > len)
3152 l = len;
3153 p = phys_page_find(page >> TARGET_PAGE_BITS);
3154 if (!p) {
3155 pd = IO_MEM_UNASSIGNED;
3156 } else {
3157 pd = p->phys_offset;
3158 }
3159
3160 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3161 if (done || bounce.buffer) {
3162 break;
3163 }
3164 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3165 bounce.addr = addr;
3166 bounce.len = l;
3167 if (!is_write) {
3168 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3169 }
3170 ptr = bounce.buffer;
3171 } else {
3172 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3173 ptr = phys_ram_base + addr1;
3174 }
3175 if (!done) {
3176 ret = ptr;
3177 } else if (ret + done != ptr) {
3178 break;
3179 }
3180
3181 len -= l;
3182 addr += l;
3183 done += l;
3184 }
3185 *plen = done;
3186 return ret;
3187}
3188
3189/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3190 * Will also mark the memory as dirty if is_write == 1. access_len gives
3191 * the amount of memory that was actually read or written by the caller.
3192 */
3193void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3194 int is_write, target_phys_addr_t access_len)
3195{
3196 if (buffer != bounce.buffer) {
3197 if (is_write) {
3198 unsigned long addr1 = (uint8_t *)buffer - phys_ram_base;
3199 while (access_len) {
3200 unsigned l;
3201 l = TARGET_PAGE_SIZE;
3202 if (l > access_len)
3203 l = access_len;
3204 if (!cpu_physical_memory_is_dirty(addr1)) {
3205 /* invalidate code */
3206 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3207 /* set dirty bit */
3208 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3209 (0xff & ~CODE_DIRTY_FLAG);
3210 }
3211 addr1 += l;
3212 access_len -= l;
3213 }
3214 }
3215 return;
3216 }
3217 if (is_write) {
3218 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3219 }
3220 qemu_free(bounce.buffer);
3221 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003222 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003223}
bellardd0ecd2a2006-04-23 17:14:48 +00003224
bellard8df1cd02005-01-28 22:37:22 +00003225/* warning: addr must be aligned */
3226uint32_t ldl_phys(target_phys_addr_t addr)
3227{
3228 int io_index;
3229 uint8_t *ptr;
3230 uint32_t val;
3231 unsigned long pd;
3232 PhysPageDesc *p;
3233
3234 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3235 if (!p) {
3236 pd = IO_MEM_UNASSIGNED;
3237 } else {
3238 pd = p->phys_offset;
3239 }
ths3b46e622007-09-17 08:09:54 +00003240
ths5fafdf22007-09-16 21:08:06 +00003241 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003242 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003243 /* I/O case */
3244 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003245 if (p)
3246 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003247 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3248 } else {
3249 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003250 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003251 (addr & ~TARGET_PAGE_MASK);
3252 val = ldl_p(ptr);
3253 }
3254 return val;
3255}
3256
bellard84b7b8e2005-11-28 21:19:04 +00003257/* warning: addr must be aligned */
3258uint64_t ldq_phys(target_phys_addr_t addr)
3259{
3260 int io_index;
3261 uint8_t *ptr;
3262 uint64_t val;
3263 unsigned long pd;
3264 PhysPageDesc *p;
3265
3266 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3267 if (!p) {
3268 pd = IO_MEM_UNASSIGNED;
3269 } else {
3270 pd = p->phys_offset;
3271 }
ths3b46e622007-09-17 08:09:54 +00003272
bellard2a4188a2006-06-25 21:54:59 +00003273 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3274 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003275 /* I/O case */
3276 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003277 if (p)
3278 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003279#ifdef TARGET_WORDS_BIGENDIAN
3280 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3281 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3282#else
3283 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3284 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3285#endif
3286 } else {
3287 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003288 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003289 (addr & ~TARGET_PAGE_MASK);
3290 val = ldq_p(ptr);
3291 }
3292 return val;
3293}
3294
bellardaab33092005-10-30 20:48:42 +00003295/* XXX: optimize */
3296uint32_t ldub_phys(target_phys_addr_t addr)
3297{
3298 uint8_t val;
3299 cpu_physical_memory_read(addr, &val, 1);
3300 return val;
3301}
3302
3303/* XXX: optimize */
3304uint32_t lduw_phys(target_phys_addr_t addr)
3305{
3306 uint16_t val;
3307 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3308 return tswap16(val);
3309}
3310
bellard8df1cd02005-01-28 22:37:22 +00003311/* warning: addr must be aligned. The ram page is not masked as dirty
3312 and the code inside is not invalidated. It is useful if the dirty
3313 bits are used to track modified PTEs */
3314void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3315{
3316 int io_index;
3317 uint8_t *ptr;
3318 unsigned long pd;
3319 PhysPageDesc *p;
3320
3321 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3322 if (!p) {
3323 pd = IO_MEM_UNASSIGNED;
3324 } else {
3325 pd = p->phys_offset;
3326 }
ths3b46e622007-09-17 08:09:54 +00003327
bellard3a7d9292005-08-21 09:26:42 +00003328 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003329 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003330 if (p)
3331 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003332 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3333 } else {
aliguori74576192008-10-06 14:02:03 +00003334 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3335 ptr = phys_ram_base + addr1;
bellard8df1cd02005-01-28 22:37:22 +00003336 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003337
3338 if (unlikely(in_migration)) {
3339 if (!cpu_physical_memory_is_dirty(addr1)) {
3340 /* invalidate code */
3341 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3342 /* set dirty bit */
3343 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3344 (0xff & ~CODE_DIRTY_FLAG);
3345 }
3346 }
bellard8df1cd02005-01-28 22:37:22 +00003347 }
3348}
3349
j_mayerbc98a7e2007-04-04 07:55:12 +00003350void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3351{
3352 int io_index;
3353 uint8_t *ptr;
3354 unsigned long pd;
3355 PhysPageDesc *p;
3356
3357 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3358 if (!p) {
3359 pd = IO_MEM_UNASSIGNED;
3360 } else {
3361 pd = p->phys_offset;
3362 }
ths3b46e622007-09-17 08:09:54 +00003363
j_mayerbc98a7e2007-04-04 07:55:12 +00003364 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3365 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003366 if (p)
3367 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003368#ifdef TARGET_WORDS_BIGENDIAN
3369 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3370 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3371#else
3372 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3373 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3374#endif
3375 } else {
ths5fafdf22007-09-16 21:08:06 +00003376 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003377 (addr & ~TARGET_PAGE_MASK);
3378 stq_p(ptr, val);
3379 }
3380}
3381
bellard8df1cd02005-01-28 22:37:22 +00003382/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003383void stl_phys(target_phys_addr_t addr, uint32_t val)
3384{
3385 int io_index;
3386 uint8_t *ptr;
3387 unsigned long pd;
3388 PhysPageDesc *p;
3389
3390 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3391 if (!p) {
3392 pd = IO_MEM_UNASSIGNED;
3393 } else {
3394 pd = p->phys_offset;
3395 }
ths3b46e622007-09-17 08:09:54 +00003396
bellard3a7d9292005-08-21 09:26:42 +00003397 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003398 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003399 if (p)
3400 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003401 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3402 } else {
3403 unsigned long addr1;
3404 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3405 /* RAM case */
3406 ptr = phys_ram_base + addr1;
3407 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003408 if (!cpu_physical_memory_is_dirty(addr1)) {
3409 /* invalidate code */
3410 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3411 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003412 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3413 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003414 }
bellard8df1cd02005-01-28 22:37:22 +00003415 }
3416}
3417
bellardaab33092005-10-30 20:48:42 +00003418/* XXX: optimize */
3419void stb_phys(target_phys_addr_t addr, uint32_t val)
3420{
3421 uint8_t v = val;
3422 cpu_physical_memory_write(addr, &v, 1);
3423}
3424
3425/* XXX: optimize */
3426void stw_phys(target_phys_addr_t addr, uint32_t val)
3427{
3428 uint16_t v = tswap16(val);
3429 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3430}
3431
3432/* XXX: optimize */
3433void stq_phys(target_phys_addr_t addr, uint64_t val)
3434{
3435 val = tswap64(val);
3436 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3437}
3438
bellard13eb76e2004-01-24 15:23:36 +00003439#endif
3440
3441/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003442int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003443 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003444{
3445 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003446 target_phys_addr_t phys_addr;
3447 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003448
3449 while (len > 0) {
3450 page = addr & TARGET_PAGE_MASK;
3451 phys_addr = cpu_get_phys_page_debug(env, page);
3452 /* if no physical page mapped, return an error */
3453 if (phys_addr == -1)
3454 return -1;
3455 l = (page + TARGET_PAGE_SIZE) - addr;
3456 if (l > len)
3457 l = len;
ths5fafdf22007-09-16 21:08:06 +00003458 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003459 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003460 len -= l;
3461 buf += l;
3462 addr += l;
3463 }
3464 return 0;
3465}
3466
pbrook2e70f6e2008-06-29 01:03:05 +00003467/* in deterministic execution mode, instructions doing device I/Os
3468 must be at the end of the TB */
3469void cpu_io_recompile(CPUState *env, void *retaddr)
3470{
3471 TranslationBlock *tb;
3472 uint32_t n, cflags;
3473 target_ulong pc, cs_base;
3474 uint64_t flags;
3475
3476 tb = tb_find_pc((unsigned long)retaddr);
3477 if (!tb) {
3478 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3479 retaddr);
3480 }
3481 n = env->icount_decr.u16.low + tb->icount;
3482 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3483 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003484 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003485 n = n - env->icount_decr.u16.low;
3486 /* Generate a new TB ending on the I/O insn. */
3487 n++;
3488 /* On MIPS and SH, delay slot instructions can only be restarted if
3489 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003490 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003491 branch. */
3492#if defined(TARGET_MIPS)
3493 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3494 env->active_tc.PC -= 4;
3495 env->icount_decr.u16.low++;
3496 env->hflags &= ~MIPS_HFLAG_BMASK;
3497 }
3498#elif defined(TARGET_SH4)
3499 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3500 && n > 1) {
3501 env->pc -= 2;
3502 env->icount_decr.u16.low++;
3503 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3504 }
3505#endif
3506 /* This should never happen. */
3507 if (n > CF_COUNT_MASK)
3508 cpu_abort(env, "TB too big during recompile");
3509
3510 cflags = n | CF_LAST_IO;
3511 pc = tb->pc;
3512 cs_base = tb->cs_base;
3513 flags = tb->flags;
3514 tb_phys_invalidate(tb, -1);
3515 /* FIXME: In theory this could raise an exception. In practice
3516 we have already translated the block once so it's probably ok. */
3517 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003518 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003519 the first in the TB) then we end up generating a whole new TB and
3520 repeating the fault, which is horribly inefficient.
3521 Better would be to execute just this insn uncached, or generate a
3522 second new TB. */
3523 cpu_resume_from_signal(env, NULL);
3524}
3525
bellarde3db7222005-01-26 22:00:47 +00003526void dump_exec_info(FILE *f,
3527 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3528{
3529 int i, target_code_size, max_target_code_size;
3530 int direct_jmp_count, direct_jmp2_count, cross_page;
3531 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003532
bellarde3db7222005-01-26 22:00:47 +00003533 target_code_size = 0;
3534 max_target_code_size = 0;
3535 cross_page = 0;
3536 direct_jmp_count = 0;
3537 direct_jmp2_count = 0;
3538 for(i = 0; i < nb_tbs; i++) {
3539 tb = &tbs[i];
3540 target_code_size += tb->size;
3541 if (tb->size > max_target_code_size)
3542 max_target_code_size = tb->size;
3543 if (tb->page_addr[1] != -1)
3544 cross_page++;
3545 if (tb->tb_next_offset[0] != 0xffff) {
3546 direct_jmp_count++;
3547 if (tb->tb_next_offset[1] != 0xffff) {
3548 direct_jmp2_count++;
3549 }
3550 }
3551 }
3552 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003553 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003554 cpu_fprintf(f, "gen code size %ld/%ld\n",
3555 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3556 cpu_fprintf(f, "TB count %d/%d\n",
3557 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003558 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003559 nb_tbs ? target_code_size / nb_tbs : 0,
3560 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003561 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003562 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3563 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003564 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3565 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003566 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3567 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003568 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003569 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3570 direct_jmp2_count,
3571 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003572 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003573 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3574 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3575 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003576 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003577}
3578
ths5fafdf22007-09-16 21:08:06 +00003579#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003580
3581#define MMUSUFFIX _cmmu
3582#define GETPC() NULL
3583#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003584#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003585
3586#define SHIFT 0
3587#include "softmmu_template.h"
3588
3589#define SHIFT 1
3590#include "softmmu_template.h"
3591
3592#define SHIFT 2
3593#include "softmmu_template.h"
3594
3595#define SHIFT 3
3596#include "softmmu_template.h"
3597
3598#undef env
3599
3600#endif