blob: e633b74dc0fb4944ca75fd7a26738fe207b95834 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000041#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000042#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
45#endif
bellard54936002003-05-13 00:25:15 +000046
bellardfd6ce8f2003-05-14 19:00:11 +000047//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000048//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000049//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000050//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000051
52/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000053//#define DEBUG_TB_CHECK
54//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000055
ths1196be32007-03-17 15:17:58 +000056//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
60/* TB consistency checks only implemented for usermode emulation. */
61#undef DEBUG_TB_CHECK
62#endif
63
bellard9fa3e852004-01-04 18:06:42 +000064#define SMC_BITMAP_USE_THRESHOLD 10
65
66#define MMAP_AREA_START 0x00000000
67#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000068
bellard108c49b2005-07-24 12:55:09 +000069#if defined(TARGET_SPARC64)
70#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000071#elif defined(TARGET_SPARC)
72#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000073#elif defined(TARGET_ALPHA)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000076#elif defined(TARGET_PPC64)
77#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000078#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
79#define TARGET_PHYS_ADDR_SPACE_BITS 42
80#elif defined(TARGET_I386) && !defined(USE_KQEMU)
81#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000082#else
83/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
84#define TARGET_PHYS_ADDR_SPACE_BITS 32
85#endif
86
blueswir1bdaf78e2008-10-04 07:24:27 +000087static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000088int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000089TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000090static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000091/* any access to the tbs or the page table must use this lock */
92spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000093
blueswir1141ac462008-07-26 15:05:57 +000094#if defined(__arm__) || defined(__sparc_v9__)
95/* The prologue must be reachable with a direct jump. ARM and Sparc64
96 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000097 section close to code segment. */
98#define code_gen_section \
99 __attribute__((__section__(".gen_code"))) \
100 __attribute__((aligned (32)))
101#else
102#define code_gen_section \
103 __attribute__((aligned (32)))
104#endif
105
106uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static uint8_t *code_gen_buffer;
108static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000109/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000110static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000111uint8_t *code_gen_ptr;
112
pbrooke2eef172008-06-08 01:09:01 +0000113#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000114ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000115int phys_ram_fd;
116uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000117uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000118static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000119static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000120#endif
bellard9fa3e852004-01-04 18:06:42 +0000121
bellard6a00d602005-11-21 23:25:50 +0000122CPUState *first_cpu;
123/* current CPU in the current thread. It is only valid inside
124 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000125CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000126/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000127 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000128 2 = Adaptive rate instruction counting. */
129int use_icount = 0;
130/* Current instruction counter. While executing translated code this may
131 include some instructions that have not yet been executed. */
132int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
bellard92e873b2004-05-21 14:52:29 +0000146typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000147 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000148 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000149 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000150} PhysPageDesc;
151
bellard54936002003-05-13 00:25:15 +0000152#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000153#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
154/* XXX: this is a temporary hack for alpha target.
155 * In the future, this is to be replaced by a multi-level table
156 * to actually be able to handle the complete 64 bits address space.
157 */
158#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
159#else
aurel3203875442008-04-22 20:45:18 +0000160#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000161#endif
bellard54936002003-05-13 00:25:15 +0000162
163#define L1_SIZE (1 << L1_BITS)
164#define L2_SIZE (1 << L2_BITS)
165
bellard83fb7ad2004-07-05 21:25:26 +0000166unsigned long qemu_real_host_page_size;
167unsigned long qemu_host_page_bits;
168unsigned long qemu_host_page_size;
169unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000170
bellard92e873b2004-05-21 14:52:29 +0000171/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000172static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000173static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000174
pbrooke2eef172008-06-08 01:09:01 +0000175#if !defined(CONFIG_USER_ONLY)
176static void io_mem_init(void);
177
bellard33417e72003-08-10 21:47:01 +0000178/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000179CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
180CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000181void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000182static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000183static int io_mem_watch;
184#endif
bellard33417e72003-08-10 21:47:01 +0000185
bellard34865132003-10-05 14:28:56 +0000186/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000187static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000188FILE *logfile;
189int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000190static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000191
bellarde3db7222005-01-26 22:00:47 +0000192/* statistics */
193static int tlb_flush_count;
194static int tb_flush_count;
195static int tb_phys_invalidate_count;
196
blueswir1db7b5422007-05-26 17:36:03 +0000197#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
198typedef struct subpage_t {
199 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000200 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
201 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
202 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000203 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000204} subpage_t;
205
bellard7cb69ca2008-05-10 10:55:51 +0000206#ifdef _WIN32
207static void map_exec(void *addr, long size)
208{
209 DWORD old_protect;
210 VirtualProtect(addr, size,
211 PAGE_EXECUTE_READWRITE, &old_protect);
212
213}
214#else
215static void map_exec(void *addr, long size)
216{
bellard43694152008-05-29 09:35:57 +0000217 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000218
bellard43694152008-05-29 09:35:57 +0000219 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000220 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000221 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000222
223 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000224 end += page_size - 1;
225 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000226
227 mprotect((void *)start, end - start,
228 PROT_READ | PROT_WRITE | PROT_EXEC);
229}
230#endif
231
bellardb346ff42003-06-15 20:05:50 +0000232static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000233{
bellard83fb7ad2004-07-05 21:25:26 +0000234 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000235 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000236#ifdef _WIN32
237 {
238 SYSTEM_INFO system_info;
239
240 GetSystemInfo(&system_info);
241 qemu_real_host_page_size = system_info.dwPageSize;
242 }
243#else
244 qemu_real_host_page_size = getpagesize();
245#endif
bellard83fb7ad2004-07-05 21:25:26 +0000246 if (qemu_host_page_size == 0)
247 qemu_host_page_size = qemu_real_host_page_size;
248 if (qemu_host_page_size < TARGET_PAGE_SIZE)
249 qemu_host_page_size = TARGET_PAGE_SIZE;
250 qemu_host_page_bits = 0;
251 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
252 qemu_host_page_bits++;
253 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000254 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
255 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000256
257#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
258 {
259 long long startaddr, endaddr;
260 FILE *f;
261 int n;
262
pbrookc8a706f2008-06-02 16:16:42 +0000263 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000264 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000265 f = fopen("/proc/self/maps", "r");
266 if (f) {
267 do {
268 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
269 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000270 startaddr = MIN(startaddr,
271 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
272 endaddr = MIN(endaddr,
273 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000274 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000275 TARGET_PAGE_ALIGN(endaddr),
276 PAGE_RESERVED);
277 }
278 } while (!feof(f));
279 fclose(f);
280 }
pbrookc8a706f2008-06-02 16:16:42 +0000281 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000282 }
283#endif
bellard54936002003-05-13 00:25:15 +0000284}
285
aliguori434929b2008-09-15 15:56:30 +0000286static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000287{
pbrook17e23772008-06-09 13:47:45 +0000288#if TARGET_LONG_BITS > 32
289 /* Host memory outside guest VM. For 32-bit targets we have already
290 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000291 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000292 return NULL;
293#endif
aliguori434929b2008-09-15 15:56:30 +0000294 return &l1_map[index >> L2_BITS];
295}
296
297static inline PageDesc *page_find_alloc(target_ulong index)
298{
299 PageDesc **lp, *p;
300 lp = page_l1_map(index);
301 if (!lp)
302 return NULL;
303
bellard54936002003-05-13 00:25:15 +0000304 p = *lp;
305 if (!p) {
306 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000307#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000308 size_t len = sizeof(PageDesc) * L2_SIZE;
309 /* Don't use qemu_malloc because it may recurse. */
310 p = mmap(0, len, PROT_READ | PROT_WRITE,
311 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000312 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000313 if (h2g_valid(p)) {
314 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000315 page_set_flags(addr & TARGET_PAGE_MASK,
316 TARGET_PAGE_ALIGN(addr + len),
317 PAGE_RESERVED);
318 }
319#else
320 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
321 *lp = p;
322#endif
bellard54936002003-05-13 00:25:15 +0000323 }
324 return p + (index & (L2_SIZE - 1));
325}
326
aurel3200f82b82008-04-27 21:12:55 +0000327static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000328{
aliguori434929b2008-09-15 15:56:30 +0000329 PageDesc **lp, *p;
330 lp = page_l1_map(index);
331 if (!lp)
332 return NULL;
bellard54936002003-05-13 00:25:15 +0000333
aliguori434929b2008-09-15 15:56:30 +0000334 p = *lp;
bellard54936002003-05-13 00:25:15 +0000335 if (!p)
336 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000337 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000338}
339
bellard108c49b2005-07-24 12:55:09 +0000340static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000341{
bellard108c49b2005-07-24 12:55:09 +0000342 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000343 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000344
bellard108c49b2005-07-24 12:55:09 +0000345 p = (void **)l1_phys_map;
346#if TARGET_PHYS_ADDR_SPACE_BITS > 32
347
348#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
349#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
350#endif
351 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000352 p = *lp;
353 if (!p) {
354 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000355 if (!alloc)
356 return NULL;
357 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
358 memset(p, 0, sizeof(void *) * L1_SIZE);
359 *lp = p;
360 }
361#endif
362 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000363 pd = *lp;
364 if (!pd) {
365 int i;
bellard108c49b2005-07-24 12:55:09 +0000366 /* allocate if not found */
367 if (!alloc)
368 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000369 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
370 *lp = pd;
371 for (i = 0; i < L2_SIZE; i++)
372 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000373 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000374 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000375}
376
bellard108c49b2005-07-24 12:55:09 +0000377static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000378{
bellard108c49b2005-07-24 12:55:09 +0000379 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000380}
381
bellard9fa3e852004-01-04 18:06:42 +0000382#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000383static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000384static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000385 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000386#define mmap_lock() do { } while(0)
387#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000388#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000389
bellard43694152008-05-29 09:35:57 +0000390#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
391
392#if defined(CONFIG_USER_ONLY)
393/* Currently it is not recommanded to allocate big chunks of data in
394 user mode. It will change when a dedicated libc will be used */
395#define USE_STATIC_CODE_GEN_BUFFER
396#endif
397
398#ifdef USE_STATIC_CODE_GEN_BUFFER
399static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
400#endif
401
blueswir18fcd3692008-08-17 20:26:25 +0000402static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000403{
bellard43694152008-05-29 09:35:57 +0000404#ifdef USE_STATIC_CODE_GEN_BUFFER
405 code_gen_buffer = static_code_gen_buffer;
406 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
407 map_exec(code_gen_buffer, code_gen_buffer_size);
408#else
bellard26a5f132008-05-28 12:30:31 +0000409 code_gen_buffer_size = tb_size;
410 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000411#if defined(CONFIG_USER_ONLY)
412 /* in user mode, phys_ram_size is not meaningful */
413 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
414#else
bellard26a5f132008-05-28 12:30:31 +0000415 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000416 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000417#endif
bellard26a5f132008-05-28 12:30:31 +0000418 }
419 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
420 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
421 /* The code gen buffer location may have constraints depending on
422 the host cpu and OS */
423#if defined(__linux__)
424 {
425 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000426 void *start = NULL;
427
bellard26a5f132008-05-28 12:30:31 +0000428 flags = MAP_PRIVATE | MAP_ANONYMOUS;
429#if defined(__x86_64__)
430 flags |= MAP_32BIT;
431 /* Cannot map more than that */
432 if (code_gen_buffer_size > (800 * 1024 * 1024))
433 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000434#elif defined(__sparc_v9__)
435 // Map the buffer below 2G, so we can use direct calls and branches
436 flags |= MAP_FIXED;
437 start = (void *) 0x60000000UL;
438 if (code_gen_buffer_size > (512 * 1024 * 1024))
439 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000440#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000441 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000442 flags |= MAP_FIXED;
443 start = (void *) 0x01000000UL;
444 if (code_gen_buffer_size > 16 * 1024 * 1024)
445 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000446#endif
blueswir1141ac462008-07-26 15:05:57 +0000447 code_gen_buffer = mmap(start, code_gen_buffer_size,
448 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000449 flags, -1, 0);
450 if (code_gen_buffer == MAP_FAILED) {
451 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
452 exit(1);
453 }
454 }
aliguori06e67a82008-09-27 15:32:41 +0000455#elif defined(__FreeBSD__)
456 {
457 int flags;
458 void *addr = NULL;
459 flags = MAP_PRIVATE | MAP_ANONYMOUS;
460#if defined(__x86_64__)
461 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
462 * 0x40000000 is free */
463 flags |= MAP_FIXED;
464 addr = (void *)0x40000000;
465 /* Cannot map more than that */
466 if (code_gen_buffer_size > (800 * 1024 * 1024))
467 code_gen_buffer_size = (800 * 1024 * 1024);
468#endif
469 code_gen_buffer = mmap(addr, code_gen_buffer_size,
470 PROT_WRITE | PROT_READ | PROT_EXEC,
471 flags, -1, 0);
472 if (code_gen_buffer == MAP_FAILED) {
473 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
474 exit(1);
475 }
476 }
bellard26a5f132008-05-28 12:30:31 +0000477#else
478 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
479 if (!code_gen_buffer) {
480 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
481 exit(1);
482 }
483 map_exec(code_gen_buffer, code_gen_buffer_size);
484#endif
bellard43694152008-05-29 09:35:57 +0000485#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000486 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
487 code_gen_buffer_max_size = code_gen_buffer_size -
488 code_gen_max_block_size();
489 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
490 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
491}
492
493/* Must be called before using the QEMU cpus. 'tb_size' is the size
494 (in bytes) allocated to the translation buffer. Zero means default
495 size. */
496void cpu_exec_init_all(unsigned long tb_size)
497{
bellard26a5f132008-05-28 12:30:31 +0000498 cpu_gen_init();
499 code_gen_alloc(tb_size);
500 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000501 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000502#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000503 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000504#endif
bellard26a5f132008-05-28 12:30:31 +0000505}
506
pbrook9656f322008-07-01 20:01:19 +0000507#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
508
509#define CPU_COMMON_SAVE_VERSION 1
510
511static void cpu_common_save(QEMUFile *f, void *opaque)
512{
513 CPUState *env = opaque;
514
515 qemu_put_be32s(f, &env->halted);
516 qemu_put_be32s(f, &env->interrupt_request);
517}
518
519static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
520{
521 CPUState *env = opaque;
522
523 if (version_id != CPU_COMMON_SAVE_VERSION)
524 return -EINVAL;
525
526 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000527 qemu_get_be32s(f, &env->interrupt_request);
pbrook9656f322008-07-01 20:01:19 +0000528 tlb_flush(env, 1);
529
530 return 0;
531}
532#endif
533
bellard6a00d602005-11-21 23:25:50 +0000534void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000535{
bellard6a00d602005-11-21 23:25:50 +0000536 CPUState **penv;
537 int cpu_index;
538
bellard6a00d602005-11-21 23:25:50 +0000539 env->next_cpu = NULL;
540 penv = &first_cpu;
541 cpu_index = 0;
542 while (*penv != NULL) {
543 penv = (CPUState **)&(*penv)->next_cpu;
544 cpu_index++;
545 }
546 env->cpu_index = cpu_index;
aliguoric0ce9982008-11-25 22:13:57 +0000547 TAILQ_INIT(&env->breakpoints);
548 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000549 *penv = env;
pbrookb3c77242008-06-30 16:31:04 +0000550#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000551 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
552 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000553 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
554 cpu_save, cpu_load, env);
555#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000556}
557
bellard9fa3e852004-01-04 18:06:42 +0000558static inline void invalidate_page_bitmap(PageDesc *p)
559{
560 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000561 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000562 p->code_bitmap = NULL;
563 }
564 p->code_write_count = 0;
565}
566
bellardfd6ce8f2003-05-14 19:00:11 +0000567/* set to NULL all the 'first_tb' fields in all PageDescs */
568static void page_flush_tb(void)
569{
570 int i, j;
571 PageDesc *p;
572
573 for(i = 0; i < L1_SIZE; i++) {
574 p = l1_map[i];
575 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000576 for(j = 0; j < L2_SIZE; j++) {
577 p->first_tb = NULL;
578 invalidate_page_bitmap(p);
579 p++;
580 }
bellardfd6ce8f2003-05-14 19:00:11 +0000581 }
582 }
583}
584
585/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000586/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000587void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000588{
bellard6a00d602005-11-21 23:25:50 +0000589 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000590#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000591 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
592 (unsigned long)(code_gen_ptr - code_gen_buffer),
593 nb_tbs, nb_tbs > 0 ?
594 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000595#endif
bellard26a5f132008-05-28 12:30:31 +0000596 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000597 cpu_abort(env1, "Internal error: code buffer overflow\n");
598
bellardfd6ce8f2003-05-14 19:00:11 +0000599 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000600
bellard6a00d602005-11-21 23:25:50 +0000601 for(env = first_cpu; env != NULL; env = env->next_cpu) {
602 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
603 }
bellard9fa3e852004-01-04 18:06:42 +0000604
bellard8a8a6082004-10-03 13:36:49 +0000605 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000606 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000607
bellardfd6ce8f2003-05-14 19:00:11 +0000608 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000609 /* XXX: flush processor icache at this point if cache flush is
610 expensive */
bellarde3db7222005-01-26 22:00:47 +0000611 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000612}
613
614#ifdef DEBUG_TB_CHECK
615
j_mayerbc98a7e2007-04-04 07:55:12 +0000616static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000617{
618 TranslationBlock *tb;
619 int i;
620 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000621 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
622 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000623 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
624 address >= tb->pc + tb->size)) {
625 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000626 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000627 }
628 }
629 }
630}
631
632/* verify that all the pages have correct rights for code */
633static void tb_page_check(void)
634{
635 TranslationBlock *tb;
636 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000637
pbrook99773bd2006-04-16 15:14:59 +0000638 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
639 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000640 flags1 = page_get_flags(tb->pc);
641 flags2 = page_get_flags(tb->pc + tb->size - 1);
642 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
643 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000644 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000645 }
646 }
647 }
648}
649
blueswir1bdaf78e2008-10-04 07:24:27 +0000650static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000651{
652 TranslationBlock *tb1;
653 unsigned int n1;
654
655 /* suppress any remaining jumps to this TB */
656 tb1 = tb->jmp_first;
657 for(;;) {
658 n1 = (long)tb1 & 3;
659 tb1 = (TranslationBlock *)((long)tb1 & ~3);
660 if (n1 == 2)
661 break;
662 tb1 = tb1->jmp_next[n1];
663 }
664 /* check end of list */
665 if (tb1 != tb) {
666 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
667 }
668}
669
bellardfd6ce8f2003-05-14 19:00:11 +0000670#endif
671
672/* invalidate one TB */
673static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
674 int next_offset)
675{
676 TranslationBlock *tb1;
677 for(;;) {
678 tb1 = *ptb;
679 if (tb1 == tb) {
680 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
681 break;
682 }
683 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
684 }
685}
686
bellard9fa3e852004-01-04 18:06:42 +0000687static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
688{
689 TranslationBlock *tb1;
690 unsigned int n1;
691
692 for(;;) {
693 tb1 = *ptb;
694 n1 = (long)tb1 & 3;
695 tb1 = (TranslationBlock *)((long)tb1 & ~3);
696 if (tb1 == tb) {
697 *ptb = tb1->page_next[n1];
698 break;
699 }
700 ptb = &tb1->page_next[n1];
701 }
702}
703
bellardd4e81642003-05-25 16:46:15 +0000704static inline void tb_jmp_remove(TranslationBlock *tb, int n)
705{
706 TranslationBlock *tb1, **ptb;
707 unsigned int n1;
708
709 ptb = &tb->jmp_next[n];
710 tb1 = *ptb;
711 if (tb1) {
712 /* find tb(n) in circular list */
713 for(;;) {
714 tb1 = *ptb;
715 n1 = (long)tb1 & 3;
716 tb1 = (TranslationBlock *)((long)tb1 & ~3);
717 if (n1 == n && tb1 == tb)
718 break;
719 if (n1 == 2) {
720 ptb = &tb1->jmp_first;
721 } else {
722 ptb = &tb1->jmp_next[n1];
723 }
724 }
725 /* now we can suppress tb(n) from the list */
726 *ptb = tb->jmp_next[n];
727
728 tb->jmp_next[n] = NULL;
729 }
730}
731
732/* reset the jump entry 'n' of a TB so that it is not chained to
733 another TB */
734static inline void tb_reset_jump(TranslationBlock *tb, int n)
735{
736 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
737}
738
pbrook2e70f6e2008-06-29 01:03:05 +0000739void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000740{
bellard6a00d602005-11-21 23:25:50 +0000741 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000742 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000743 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000744 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000745 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000746
bellard9fa3e852004-01-04 18:06:42 +0000747 /* remove the TB from the hash list */
748 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
749 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000750 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000751 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000752
bellard9fa3e852004-01-04 18:06:42 +0000753 /* remove the TB from the page list */
754 if (tb->page_addr[0] != page_addr) {
755 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
756 tb_page_remove(&p->first_tb, tb);
757 invalidate_page_bitmap(p);
758 }
759 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
760 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
761 tb_page_remove(&p->first_tb, tb);
762 invalidate_page_bitmap(p);
763 }
764
bellard8a40a182005-11-20 10:35:40 +0000765 tb_invalidated_flag = 1;
766
767 /* remove the TB from the hash list */
768 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000769 for(env = first_cpu; env != NULL; env = env->next_cpu) {
770 if (env->tb_jmp_cache[h] == tb)
771 env->tb_jmp_cache[h] = NULL;
772 }
bellard8a40a182005-11-20 10:35:40 +0000773
774 /* suppress this TB from the two jump lists */
775 tb_jmp_remove(tb, 0);
776 tb_jmp_remove(tb, 1);
777
778 /* suppress any remaining jumps to this TB */
779 tb1 = tb->jmp_first;
780 for(;;) {
781 n1 = (long)tb1 & 3;
782 if (n1 == 2)
783 break;
784 tb1 = (TranslationBlock *)((long)tb1 & ~3);
785 tb2 = tb1->jmp_next[n1];
786 tb_reset_jump(tb1, n1);
787 tb1->jmp_next[n1] = NULL;
788 tb1 = tb2;
789 }
790 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
791
bellarde3db7222005-01-26 22:00:47 +0000792 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000793}
794
795static inline void set_bits(uint8_t *tab, int start, int len)
796{
797 int end, mask, end1;
798
799 end = start + len;
800 tab += start >> 3;
801 mask = 0xff << (start & 7);
802 if ((start & ~7) == (end & ~7)) {
803 if (start < end) {
804 mask &= ~(0xff << (end & 7));
805 *tab |= mask;
806 }
807 } else {
808 *tab++ |= mask;
809 start = (start + 8) & ~7;
810 end1 = end & ~7;
811 while (start < end1) {
812 *tab++ = 0xff;
813 start += 8;
814 }
815 if (start < end) {
816 mask = ~(0xff << (end & 7));
817 *tab |= mask;
818 }
819 }
820}
821
822static void build_page_bitmap(PageDesc *p)
823{
824 int n, tb_start, tb_end;
825 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000826
pbrookb2a70812008-06-09 13:57:23 +0000827 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000828 if (!p->code_bitmap)
829 return;
bellard9fa3e852004-01-04 18:06:42 +0000830
831 tb = p->first_tb;
832 while (tb != NULL) {
833 n = (long)tb & 3;
834 tb = (TranslationBlock *)((long)tb & ~3);
835 /* NOTE: this is subtle as a TB may span two physical pages */
836 if (n == 0) {
837 /* NOTE: tb_end may be after the end of the page, but
838 it is not a problem */
839 tb_start = tb->pc & ~TARGET_PAGE_MASK;
840 tb_end = tb_start + tb->size;
841 if (tb_end > TARGET_PAGE_SIZE)
842 tb_end = TARGET_PAGE_SIZE;
843 } else {
844 tb_start = 0;
845 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
846 }
847 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
848 tb = tb->page_next[n];
849 }
850}
851
pbrook2e70f6e2008-06-29 01:03:05 +0000852TranslationBlock *tb_gen_code(CPUState *env,
853 target_ulong pc, target_ulong cs_base,
854 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000855{
856 TranslationBlock *tb;
857 uint8_t *tc_ptr;
858 target_ulong phys_pc, phys_page2, virt_page2;
859 int code_gen_size;
860
bellardc27004e2005-01-03 23:35:10 +0000861 phys_pc = get_phys_addr_code(env, pc);
862 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000863 if (!tb) {
864 /* flush must be done */
865 tb_flush(env);
866 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000867 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000868 /* Don't forget to invalidate previous TB info. */
869 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000870 }
871 tc_ptr = code_gen_ptr;
872 tb->tc_ptr = tc_ptr;
873 tb->cs_base = cs_base;
874 tb->flags = flags;
875 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000876 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000877 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000878
bellardd720b932004-04-25 17:57:43 +0000879 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000880 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000881 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000882 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000883 phys_page2 = get_phys_addr_code(env, virt_page2);
884 }
885 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000886 return tb;
bellardd720b932004-04-25 17:57:43 +0000887}
ths3b46e622007-09-17 08:09:54 +0000888
bellard9fa3e852004-01-04 18:06:42 +0000889/* invalidate all TBs which intersect with the target physical page
890 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000891 the same physical page. 'is_cpu_write_access' should be true if called
892 from a real cpu write access: the virtual CPU will exit the current
893 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000894void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000895 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000896{
aliguori6b917542008-11-18 19:46:41 +0000897 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000898 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000899 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000900 PageDesc *p;
901 int n;
902#ifdef TARGET_HAS_PRECISE_SMC
903 int current_tb_not_found = is_cpu_write_access;
904 TranslationBlock *current_tb = NULL;
905 int current_tb_modified = 0;
906 target_ulong current_pc = 0;
907 target_ulong current_cs_base = 0;
908 int current_flags = 0;
909#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000910
911 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000912 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000913 return;
ths5fafdf22007-09-16 21:08:06 +0000914 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000915 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
916 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000917 /* build code bitmap */
918 build_page_bitmap(p);
919 }
920
921 /* we remove all the TBs in the range [start, end[ */
922 /* XXX: see if in some cases it could be faster to invalidate all the code */
923 tb = p->first_tb;
924 while (tb != NULL) {
925 n = (long)tb & 3;
926 tb = (TranslationBlock *)((long)tb & ~3);
927 tb_next = tb->page_next[n];
928 /* NOTE: this is subtle as a TB may span two physical pages */
929 if (n == 0) {
930 /* NOTE: tb_end may be after the end of the page, but
931 it is not a problem */
932 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
933 tb_end = tb_start + tb->size;
934 } else {
935 tb_start = tb->page_addr[1];
936 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
937 }
938 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000939#ifdef TARGET_HAS_PRECISE_SMC
940 if (current_tb_not_found) {
941 current_tb_not_found = 0;
942 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000943 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000944 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000945 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000946 }
947 }
948 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000949 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000950 /* If we are modifying the current TB, we must stop
951 its execution. We could be more precise by checking
952 that the modification is after the current PC, but it
953 would require a specialized function to partially
954 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000955
bellardd720b932004-04-25 17:57:43 +0000956 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000957 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000958 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000959 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
960 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000961 }
962#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000963 /* we need to do that to handle the case where a signal
964 occurs while doing tb_phys_invalidate() */
965 saved_tb = NULL;
966 if (env) {
967 saved_tb = env->current_tb;
968 env->current_tb = NULL;
969 }
bellard9fa3e852004-01-04 18:06:42 +0000970 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000971 if (env) {
972 env->current_tb = saved_tb;
973 if (env->interrupt_request && env->current_tb)
974 cpu_interrupt(env, env->interrupt_request);
975 }
bellard9fa3e852004-01-04 18:06:42 +0000976 }
977 tb = tb_next;
978 }
979#if !defined(CONFIG_USER_ONLY)
980 /* if no code remaining, no need to continue to use slow writes */
981 if (!p->first_tb) {
982 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000983 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000984 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000985 }
986 }
987#endif
988#ifdef TARGET_HAS_PRECISE_SMC
989 if (current_tb_modified) {
990 /* we generate a block containing just the instruction
991 modifying the memory. It will ensure that it cannot modify
992 itself */
bellardea1c1802004-06-14 18:56:36 +0000993 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000994 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000995 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000996 }
997#endif
998}
999
1000/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001001static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001002{
1003 PageDesc *p;
1004 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001005#if 0
bellarda4193c82004-06-03 14:01:43 +00001006 if (1) {
1007 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +00001008 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
pbrook2e70f6e2008-06-29 01:03:05 +00001009 cpu_single_env->mem_io_vaddr, len,
ths5fafdf22007-09-16 21:08:06 +00001010 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +00001011 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
1012 }
bellard59817cc2004-02-16 22:01:13 +00001013 }
1014#endif
bellard9fa3e852004-01-04 18:06:42 +00001015 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001016 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001017 return;
1018 if (p->code_bitmap) {
1019 offset = start & ~TARGET_PAGE_MASK;
1020 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1021 if (b & ((1 << len) - 1))
1022 goto do_invalidate;
1023 } else {
1024 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001025 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001026 }
1027}
1028
bellard9fa3e852004-01-04 18:06:42 +00001029#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001030static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001031 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001032{
aliguori6b917542008-11-18 19:46:41 +00001033 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001034 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001035 int n;
bellardd720b932004-04-25 17:57:43 +00001036#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001037 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001038 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001039 int current_tb_modified = 0;
1040 target_ulong current_pc = 0;
1041 target_ulong current_cs_base = 0;
1042 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001043#endif
bellard9fa3e852004-01-04 18:06:42 +00001044
1045 addr &= TARGET_PAGE_MASK;
1046 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001047 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001048 return;
1049 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001050#ifdef TARGET_HAS_PRECISE_SMC
1051 if (tb && pc != 0) {
1052 current_tb = tb_find_pc(pc);
1053 }
1054#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001055 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001056 n = (long)tb & 3;
1057 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001058#ifdef TARGET_HAS_PRECISE_SMC
1059 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001060 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001061 /* If we are modifying the current TB, we must stop
1062 its execution. We could be more precise by checking
1063 that the modification is after the current PC, but it
1064 would require a specialized function to partially
1065 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001066
bellardd720b932004-04-25 17:57:43 +00001067 current_tb_modified = 1;
1068 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001069 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1070 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001071 }
1072#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001073 tb_phys_invalidate(tb, addr);
1074 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001075 }
1076 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001077#ifdef TARGET_HAS_PRECISE_SMC
1078 if (current_tb_modified) {
1079 /* we generate a block containing just the instruction
1080 modifying the memory. It will ensure that it cannot modify
1081 itself */
bellardea1c1802004-06-14 18:56:36 +00001082 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001083 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001084 cpu_resume_from_signal(env, puc);
1085 }
1086#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001087}
bellard9fa3e852004-01-04 18:06:42 +00001088#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001089
1090/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001091static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001092 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001093{
1094 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001095 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001096
bellard9fa3e852004-01-04 18:06:42 +00001097 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001098 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001099 tb->page_next[n] = p->first_tb;
1100 last_first_tb = p->first_tb;
1101 p->first_tb = (TranslationBlock *)((long)tb | n);
1102 invalidate_page_bitmap(p);
1103
bellard107db442004-06-22 18:48:46 +00001104#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001105
bellard9fa3e852004-01-04 18:06:42 +00001106#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001107 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001108 target_ulong addr;
1109 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001110 int prot;
1111
bellardfd6ce8f2003-05-14 19:00:11 +00001112 /* force the host page as non writable (writes will have a
1113 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001114 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001115 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001116 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1117 addr += TARGET_PAGE_SIZE) {
1118
1119 p2 = page_find (addr >> TARGET_PAGE_BITS);
1120 if (!p2)
1121 continue;
1122 prot |= p2->flags;
1123 p2->flags &= ~PAGE_WRITE;
1124 page_get_flags(addr);
1125 }
ths5fafdf22007-09-16 21:08:06 +00001126 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001127 (prot & PAGE_BITS) & ~PAGE_WRITE);
1128#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001129 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001130 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001131#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001132 }
bellard9fa3e852004-01-04 18:06:42 +00001133#else
1134 /* if some code is already present, then the pages are already
1135 protected. So we handle the case where only the first TB is
1136 allocated in a physical page */
1137 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001138 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001139 }
1140#endif
bellardd720b932004-04-25 17:57:43 +00001141
1142#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001143}
1144
1145/* Allocate a new translation block. Flush the translation buffer if
1146 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001147TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001148{
1149 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001150
bellard26a5f132008-05-28 12:30:31 +00001151 if (nb_tbs >= code_gen_max_blocks ||
1152 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001153 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001154 tb = &tbs[nb_tbs++];
1155 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001156 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001157 return tb;
1158}
1159
pbrook2e70f6e2008-06-29 01:03:05 +00001160void tb_free(TranslationBlock *tb)
1161{
thsbf20dc02008-06-30 17:22:19 +00001162 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001163 Ignore the hard cases and just back up if this TB happens to
1164 be the last one generated. */
1165 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1166 code_gen_ptr = tb->tc_ptr;
1167 nb_tbs--;
1168 }
1169}
1170
bellard9fa3e852004-01-04 18:06:42 +00001171/* add a new TB and link it to the physical page tables. phys_page2 is
1172 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001173void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001174 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001175{
bellard9fa3e852004-01-04 18:06:42 +00001176 unsigned int h;
1177 TranslationBlock **ptb;
1178
pbrookc8a706f2008-06-02 16:16:42 +00001179 /* Grab the mmap lock to stop another thread invalidating this TB
1180 before we are done. */
1181 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001182 /* add in the physical hash table */
1183 h = tb_phys_hash_func(phys_pc);
1184 ptb = &tb_phys_hash[h];
1185 tb->phys_hash_next = *ptb;
1186 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001187
1188 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001189 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1190 if (phys_page2 != -1)
1191 tb_alloc_page(tb, 1, phys_page2);
1192 else
1193 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001194
bellardd4e81642003-05-25 16:46:15 +00001195 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1196 tb->jmp_next[0] = NULL;
1197 tb->jmp_next[1] = NULL;
1198
1199 /* init original jump addresses */
1200 if (tb->tb_next_offset[0] != 0xffff)
1201 tb_reset_jump(tb, 0);
1202 if (tb->tb_next_offset[1] != 0xffff)
1203 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001204
1205#ifdef DEBUG_TB_CHECK
1206 tb_page_check();
1207#endif
pbrookc8a706f2008-06-02 16:16:42 +00001208 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001209}
1210
bellarda513fe12003-05-27 23:29:48 +00001211/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1212 tb[1].tc_ptr. Return NULL if not found */
1213TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1214{
1215 int m_min, m_max, m;
1216 unsigned long v;
1217 TranslationBlock *tb;
1218
1219 if (nb_tbs <= 0)
1220 return NULL;
1221 if (tc_ptr < (unsigned long)code_gen_buffer ||
1222 tc_ptr >= (unsigned long)code_gen_ptr)
1223 return NULL;
1224 /* binary search (cf Knuth) */
1225 m_min = 0;
1226 m_max = nb_tbs - 1;
1227 while (m_min <= m_max) {
1228 m = (m_min + m_max) >> 1;
1229 tb = &tbs[m];
1230 v = (unsigned long)tb->tc_ptr;
1231 if (v == tc_ptr)
1232 return tb;
1233 else if (tc_ptr < v) {
1234 m_max = m - 1;
1235 } else {
1236 m_min = m + 1;
1237 }
ths5fafdf22007-09-16 21:08:06 +00001238 }
bellarda513fe12003-05-27 23:29:48 +00001239 return &tbs[m_max];
1240}
bellard75012672003-06-21 13:11:07 +00001241
bellardea041c02003-06-25 16:16:50 +00001242static void tb_reset_jump_recursive(TranslationBlock *tb);
1243
1244static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1245{
1246 TranslationBlock *tb1, *tb_next, **ptb;
1247 unsigned int n1;
1248
1249 tb1 = tb->jmp_next[n];
1250 if (tb1 != NULL) {
1251 /* find head of list */
1252 for(;;) {
1253 n1 = (long)tb1 & 3;
1254 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1255 if (n1 == 2)
1256 break;
1257 tb1 = tb1->jmp_next[n1];
1258 }
1259 /* we are now sure now that tb jumps to tb1 */
1260 tb_next = tb1;
1261
1262 /* remove tb from the jmp_first list */
1263 ptb = &tb_next->jmp_first;
1264 for(;;) {
1265 tb1 = *ptb;
1266 n1 = (long)tb1 & 3;
1267 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1268 if (n1 == n && tb1 == tb)
1269 break;
1270 ptb = &tb1->jmp_next[n1];
1271 }
1272 *ptb = tb->jmp_next[n];
1273 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001274
bellardea041c02003-06-25 16:16:50 +00001275 /* suppress the jump to next tb in generated code */
1276 tb_reset_jump(tb, n);
1277
bellard01243112004-01-04 15:48:17 +00001278 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001279 tb_reset_jump_recursive(tb_next);
1280 }
1281}
1282
1283static void tb_reset_jump_recursive(TranslationBlock *tb)
1284{
1285 tb_reset_jump_recursive2(tb, 0);
1286 tb_reset_jump_recursive2(tb, 1);
1287}
1288
bellard1fddef42005-04-17 19:16:13 +00001289#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001290static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1291{
j_mayer9b3c35e2007-04-07 11:21:28 +00001292 target_phys_addr_t addr;
1293 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001294 ram_addr_t ram_addr;
1295 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001296
pbrookc2f07f82006-04-08 17:14:56 +00001297 addr = cpu_get_phys_page_debug(env, pc);
1298 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1299 if (!p) {
1300 pd = IO_MEM_UNASSIGNED;
1301 } else {
1302 pd = p->phys_offset;
1303 }
1304 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001305 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001306}
bellardc27004e2005-01-03 23:35:10 +00001307#endif
bellardd720b932004-04-25 17:57:43 +00001308
pbrook6658ffb2007-03-16 23:58:11 +00001309/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001310int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1311 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001312{
aliguorib4051332008-11-18 20:14:20 +00001313 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001314 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001315
aliguorib4051332008-11-18 20:14:20 +00001316 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1317 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1318 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1319 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1320 return -EINVAL;
1321 }
aliguoria1d1bb32008-11-18 20:07:32 +00001322 wp = qemu_malloc(sizeof(*wp));
1323 if (!wp)
aliguori426cd5d2008-11-18 21:52:54 +00001324 return -ENOMEM;
pbrook6658ffb2007-03-16 23:58:11 +00001325
aliguoria1d1bb32008-11-18 20:07:32 +00001326 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001327 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001328 wp->flags = flags;
1329
aliguori2dc9f412008-11-18 20:56:59 +00001330 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001331 if (flags & BP_GDB)
1332 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1333 else
1334 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001335
pbrook6658ffb2007-03-16 23:58:11 +00001336 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001337
1338 if (watchpoint)
1339 *watchpoint = wp;
1340 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001341}
1342
aliguoria1d1bb32008-11-18 20:07:32 +00001343/* Remove a specific watchpoint. */
1344int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1345 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001346{
aliguorib4051332008-11-18 20:14:20 +00001347 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001348 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001349
aliguoric0ce9982008-11-25 22:13:57 +00001350 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001351 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001352 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001353 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001354 return 0;
1355 }
1356 }
aliguoria1d1bb32008-11-18 20:07:32 +00001357 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001358}
1359
aliguoria1d1bb32008-11-18 20:07:32 +00001360/* Remove a specific watchpoint by reference. */
1361void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1362{
aliguoric0ce9982008-11-25 22:13:57 +00001363 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001364
aliguoria1d1bb32008-11-18 20:07:32 +00001365 tlb_flush_page(env, watchpoint->vaddr);
1366
1367 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001368}
1369
aliguoria1d1bb32008-11-18 20:07:32 +00001370/* Remove all matching watchpoints. */
1371void cpu_watchpoint_remove_all(CPUState *env, int mask)
1372{
aliguoric0ce9982008-11-25 22:13:57 +00001373 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001374
aliguoric0ce9982008-11-25 22:13:57 +00001375 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001376 if (wp->flags & mask)
1377 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001378 }
aliguoria1d1bb32008-11-18 20:07:32 +00001379}
1380
1381/* Add a breakpoint. */
1382int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1383 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001384{
bellard1fddef42005-04-17 19:16:13 +00001385#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001386 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001387
aliguoria1d1bb32008-11-18 20:07:32 +00001388 bp = qemu_malloc(sizeof(*bp));
1389 if (!bp)
aliguori426cd5d2008-11-18 21:52:54 +00001390 return -ENOMEM;
aliguoria1d1bb32008-11-18 20:07:32 +00001391
1392 bp->pc = pc;
1393 bp->flags = flags;
1394
aliguori2dc9f412008-11-18 20:56:59 +00001395 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001396 if (flags & BP_GDB)
1397 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1398 else
1399 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001400
1401 breakpoint_invalidate(env, pc);
1402
1403 if (breakpoint)
1404 *breakpoint = bp;
1405 return 0;
1406#else
1407 return -ENOSYS;
1408#endif
1409}
1410
1411/* Remove a specific breakpoint. */
1412int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1413{
1414#if defined(TARGET_HAS_ICE)
1415 CPUBreakpoint *bp;
1416
aliguoric0ce9982008-11-25 22:13:57 +00001417 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001418 if (bp->pc == pc && bp->flags == flags) {
1419 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001420 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001421 }
bellard4c3a88a2003-07-26 12:06:08 +00001422 }
aliguoria1d1bb32008-11-18 20:07:32 +00001423 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001424#else
aliguoria1d1bb32008-11-18 20:07:32 +00001425 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001426#endif
1427}
1428
aliguoria1d1bb32008-11-18 20:07:32 +00001429/* Remove a specific breakpoint by reference. */
1430void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001431{
bellard1fddef42005-04-17 19:16:13 +00001432#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001433 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001434
aliguoria1d1bb32008-11-18 20:07:32 +00001435 breakpoint_invalidate(env, breakpoint->pc);
1436
1437 qemu_free(breakpoint);
1438#endif
1439}
1440
1441/* Remove all matching breakpoints. */
1442void cpu_breakpoint_remove_all(CPUState *env, int mask)
1443{
1444#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001445 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001446
aliguoric0ce9982008-11-25 22:13:57 +00001447 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001448 if (bp->flags & mask)
1449 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001450 }
bellard4c3a88a2003-07-26 12:06:08 +00001451#endif
1452}
1453
bellardc33a3462003-07-29 20:50:33 +00001454/* enable or disable single step mode. EXCP_DEBUG is returned by the
1455 CPU loop after each instruction */
1456void cpu_single_step(CPUState *env, int enabled)
1457{
bellard1fddef42005-04-17 19:16:13 +00001458#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001459 if (env->singlestep_enabled != enabled) {
1460 env->singlestep_enabled = enabled;
1461 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001462 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001463 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001464 }
1465#endif
1466}
1467
bellard34865132003-10-05 14:28:56 +00001468/* enable or disable low levels log */
1469void cpu_set_log(int log_flags)
1470{
1471 loglevel = log_flags;
1472 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001473 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001474 if (!logfile) {
1475 perror(logfilename);
1476 _exit(1);
1477 }
bellard9fa3e852004-01-04 18:06:42 +00001478#if !defined(CONFIG_SOFTMMU)
1479 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1480 {
blueswir1b55266b2008-09-20 08:07:15 +00001481 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001482 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1483 }
1484#else
bellard34865132003-10-05 14:28:56 +00001485 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001486#endif
pbrooke735b912007-06-30 13:53:24 +00001487 log_append = 1;
1488 }
1489 if (!loglevel && logfile) {
1490 fclose(logfile);
1491 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001492 }
1493}
1494
1495void cpu_set_log_filename(const char *filename)
1496{
1497 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001498 if (logfile) {
1499 fclose(logfile);
1500 logfile = NULL;
1501 }
1502 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001503}
bellardc33a3462003-07-29 20:50:33 +00001504
bellard01243112004-01-04 15:48:17 +00001505/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001506void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001507{
pbrookd5975362008-06-07 20:50:51 +00001508#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001509 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001510 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001511#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001512 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001513
pbrook2e70f6e2008-06-29 01:03:05 +00001514 old_mask = env->interrupt_request;
pbrookd5975362008-06-07 20:50:51 +00001515 /* FIXME: This is probably not threadsafe. A different thread could
thsbf20dc02008-06-30 17:22:19 +00001516 be in the middle of a read-modify-write operation. */
bellard68a79312003-06-30 13:12:32 +00001517 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001518#if defined(USE_NPTL)
1519 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1520 problem and hope the cpu will stop of its own accord. For userspace
1521 emulation this often isn't actually as bad as it sounds. Often
1522 signals are used primarily to interrupt blocking syscalls. */
1523#else
pbrook2e70f6e2008-06-29 01:03:05 +00001524 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001525 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001526#ifndef CONFIG_USER_ONLY
1527 /* CPU_INTERRUPT_EXIT isn't a real interrupt. It just means
1528 an async event happened and we need to process it. */
1529 if (!can_do_io(env)
1530 && (mask & ~(old_mask | CPU_INTERRUPT_EXIT)) != 0) {
1531 cpu_abort(env, "Raised interrupt while not in I/O function");
1532 }
1533#endif
1534 } else {
1535 tb = env->current_tb;
1536 /* if the cpu is currently executing code, we must unlink it and
1537 all the potentially executing TB */
1538 if (tb && !testandset(&interrupt_lock)) {
1539 env->current_tb = NULL;
1540 tb_reset_jump_recursive(tb);
1541 resetlock(&interrupt_lock);
1542 }
bellardea041c02003-06-25 16:16:50 +00001543 }
pbrookd5975362008-06-07 20:50:51 +00001544#endif
bellardea041c02003-06-25 16:16:50 +00001545}
1546
bellardb54ad042004-05-20 13:42:52 +00001547void cpu_reset_interrupt(CPUState *env, int mask)
1548{
1549 env->interrupt_request &= ~mask;
1550}
1551
blueswir1c7cd6a32008-10-02 18:27:46 +00001552const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001553 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001554 "show generated host assembly code for each compiled TB" },
1555 { CPU_LOG_TB_IN_ASM, "in_asm",
1556 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001557 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001558 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001559 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001560 "show micro ops "
1561#ifdef TARGET_I386
1562 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001563#endif
blueswir1e01a1152008-03-14 17:37:11 +00001564 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001565 { CPU_LOG_INT, "int",
1566 "show interrupts/exceptions in short format" },
1567 { CPU_LOG_EXEC, "exec",
1568 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001569 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001570 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001571#ifdef TARGET_I386
1572 { CPU_LOG_PCALL, "pcall",
1573 "show protected mode far calls/returns/exceptions" },
1574#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001575#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001576 { CPU_LOG_IOPORT, "ioport",
1577 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001578#endif
bellardf193c792004-03-21 17:06:25 +00001579 { 0, NULL, NULL },
1580};
1581
1582static int cmp1(const char *s1, int n, const char *s2)
1583{
1584 if (strlen(s2) != n)
1585 return 0;
1586 return memcmp(s1, s2, n) == 0;
1587}
ths3b46e622007-09-17 08:09:54 +00001588
bellardf193c792004-03-21 17:06:25 +00001589/* takes a comma separated list of log masks. Return 0 if error. */
1590int cpu_str_to_log_mask(const char *str)
1591{
blueswir1c7cd6a32008-10-02 18:27:46 +00001592 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001593 int mask;
1594 const char *p, *p1;
1595
1596 p = str;
1597 mask = 0;
1598 for(;;) {
1599 p1 = strchr(p, ',');
1600 if (!p1)
1601 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001602 if(cmp1(p,p1-p,"all")) {
1603 for(item = cpu_log_items; item->mask != 0; item++) {
1604 mask |= item->mask;
1605 }
1606 } else {
bellardf193c792004-03-21 17:06:25 +00001607 for(item = cpu_log_items; item->mask != 0; item++) {
1608 if (cmp1(p, p1 - p, item->name))
1609 goto found;
1610 }
1611 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001612 }
bellardf193c792004-03-21 17:06:25 +00001613 found:
1614 mask |= item->mask;
1615 if (*p1 != ',')
1616 break;
1617 p = p1 + 1;
1618 }
1619 return mask;
1620}
bellardea041c02003-06-25 16:16:50 +00001621
bellard75012672003-06-21 13:11:07 +00001622void cpu_abort(CPUState *env, const char *fmt, ...)
1623{
1624 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001625 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001626
1627 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001628 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001629 fprintf(stderr, "qemu: fatal: ");
1630 vfprintf(stderr, fmt, ap);
1631 fprintf(stderr, "\n");
1632#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001633 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1634#else
1635 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001636#endif
balrog924edca2007-06-10 14:07:13 +00001637 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001638 fprintf(logfile, "qemu: fatal: ");
pbrook493ae1f2007-11-23 16:53:59 +00001639 vfprintf(logfile, fmt, ap2);
j_mayerf9373292007-09-29 12:18:20 +00001640 fprintf(logfile, "\n");
1641#ifdef TARGET_I386
1642 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1643#else
1644 cpu_dump_state(env, logfile, fprintf, 0);
1645#endif
balrog924edca2007-06-10 14:07:13 +00001646 fflush(logfile);
1647 fclose(logfile);
1648 }
pbrook493ae1f2007-11-23 16:53:59 +00001649 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001650 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001651 abort();
1652}
1653
thsc5be9f02007-02-28 20:20:53 +00001654CPUState *cpu_copy(CPUState *env)
1655{
ths01ba9812007-12-09 02:22:57 +00001656 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001657 /* preserve chaining and index */
1658 CPUState *next_cpu = new_env->next_cpu;
1659 int cpu_index = new_env->cpu_index;
1660 memcpy(new_env, env, sizeof(CPUState));
1661 new_env->next_cpu = next_cpu;
1662 new_env->cpu_index = cpu_index;
1663 return new_env;
1664}
1665
bellard01243112004-01-04 15:48:17 +00001666#if !defined(CONFIG_USER_ONLY)
1667
edgar_igl5c751e92008-05-06 08:44:21 +00001668static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1669{
1670 unsigned int i;
1671
1672 /* Discard jump cache entries for any tb which might potentially
1673 overlap the flushed page. */
1674 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1675 memset (&env->tb_jmp_cache[i], 0,
1676 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1677
1678 i = tb_jmp_cache_hash_page(addr);
1679 memset (&env->tb_jmp_cache[i], 0,
1680 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1681}
1682
bellardee8b7022004-02-03 23:35:10 +00001683/* NOTE: if flush_global is true, also flush global entries (not
1684 implemented yet) */
1685void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001686{
bellard33417e72003-08-10 21:47:01 +00001687 int i;
bellard01243112004-01-04 15:48:17 +00001688
bellard9fa3e852004-01-04 18:06:42 +00001689#if defined(DEBUG_TLB)
1690 printf("tlb_flush:\n");
1691#endif
bellard01243112004-01-04 15:48:17 +00001692 /* must reset current TB so that interrupts cannot modify the
1693 links while we are modifying them */
1694 env->current_tb = NULL;
1695
bellard33417e72003-08-10 21:47:01 +00001696 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001697 env->tlb_table[0][i].addr_read = -1;
1698 env->tlb_table[0][i].addr_write = -1;
1699 env->tlb_table[0][i].addr_code = -1;
1700 env->tlb_table[1][i].addr_read = -1;
1701 env->tlb_table[1][i].addr_write = -1;
1702 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001703#if (NB_MMU_MODES >= 3)
1704 env->tlb_table[2][i].addr_read = -1;
1705 env->tlb_table[2][i].addr_write = -1;
1706 env->tlb_table[2][i].addr_code = -1;
1707#if (NB_MMU_MODES == 4)
1708 env->tlb_table[3][i].addr_read = -1;
1709 env->tlb_table[3][i].addr_write = -1;
1710 env->tlb_table[3][i].addr_code = -1;
1711#endif
1712#endif
bellard33417e72003-08-10 21:47:01 +00001713 }
bellard9fa3e852004-01-04 18:06:42 +00001714
bellard8a40a182005-11-20 10:35:40 +00001715 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001716
bellard0a962c02005-02-10 22:00:27 +00001717#ifdef USE_KQEMU
1718 if (env->kqemu_enabled) {
1719 kqemu_flush(env, flush_global);
1720 }
1721#endif
bellarde3db7222005-01-26 22:00:47 +00001722 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001723}
1724
bellard274da6b2004-05-20 21:56:27 +00001725static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001726{
ths5fafdf22007-09-16 21:08:06 +00001727 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001728 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001729 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001730 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001731 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001732 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1733 tlb_entry->addr_read = -1;
1734 tlb_entry->addr_write = -1;
1735 tlb_entry->addr_code = -1;
1736 }
bellard61382a52003-10-27 21:22:23 +00001737}
1738
bellard2e126692004-04-25 21:28:44 +00001739void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001740{
bellard8a40a182005-11-20 10:35:40 +00001741 int i;
bellard01243112004-01-04 15:48:17 +00001742
bellard9fa3e852004-01-04 18:06:42 +00001743#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001744 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001745#endif
bellard01243112004-01-04 15:48:17 +00001746 /* must reset current TB so that interrupts cannot modify the
1747 links while we are modifying them */
1748 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001749
bellard61382a52003-10-27 21:22:23 +00001750 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001751 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001752 tlb_flush_entry(&env->tlb_table[0][i], addr);
1753 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001754#if (NB_MMU_MODES >= 3)
1755 tlb_flush_entry(&env->tlb_table[2][i], addr);
1756#if (NB_MMU_MODES == 4)
1757 tlb_flush_entry(&env->tlb_table[3][i], addr);
1758#endif
1759#endif
bellard01243112004-01-04 15:48:17 +00001760
edgar_igl5c751e92008-05-06 08:44:21 +00001761 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001762
bellard0a962c02005-02-10 22:00:27 +00001763#ifdef USE_KQEMU
1764 if (env->kqemu_enabled) {
1765 kqemu_flush_page(env, addr);
1766 }
1767#endif
bellard9fa3e852004-01-04 18:06:42 +00001768}
1769
bellard9fa3e852004-01-04 18:06:42 +00001770/* update the TLBs so that writes to code in the virtual page 'addr'
1771 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001772static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001773{
ths5fafdf22007-09-16 21:08:06 +00001774 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001775 ram_addr + TARGET_PAGE_SIZE,
1776 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001777}
1778
bellard9fa3e852004-01-04 18:06:42 +00001779/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001780 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001781static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001782 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001783{
bellard3a7d9292005-08-21 09:26:42 +00001784 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001785}
1786
ths5fafdf22007-09-16 21:08:06 +00001787static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001788 unsigned long start, unsigned long length)
1789{
1790 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001791 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1792 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001793 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001794 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001795 }
1796 }
1797}
1798
bellard3a7d9292005-08-21 09:26:42 +00001799void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001800 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001801{
1802 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001803 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001804 int i, mask, len;
1805 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001806
1807 start &= TARGET_PAGE_MASK;
1808 end = TARGET_PAGE_ALIGN(end);
1809
1810 length = end - start;
1811 if (length == 0)
1812 return;
bellard0a962c02005-02-10 22:00:27 +00001813 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001814#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001815 /* XXX: should not depend on cpu context */
1816 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001817 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001818 ram_addr_t addr;
1819 addr = start;
1820 for(i = 0; i < len; i++) {
1821 kqemu_set_notdirty(env, addr);
1822 addr += TARGET_PAGE_SIZE;
1823 }
bellard3a7d9292005-08-21 09:26:42 +00001824 }
1825#endif
bellardf23db162005-08-21 19:12:28 +00001826 mask = ~dirty_flags;
1827 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1828 for(i = 0; i < len; i++)
1829 p[i] &= mask;
1830
bellard1ccde1c2004-02-06 19:46:14 +00001831 /* we modify the TLB cache so that the dirty bit will be set again
1832 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001833 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001834 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1835 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001836 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001837 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001838 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001839#if (NB_MMU_MODES >= 3)
1840 for(i = 0; i < CPU_TLB_SIZE; i++)
1841 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1842#if (NB_MMU_MODES == 4)
1843 for(i = 0; i < CPU_TLB_SIZE; i++)
1844 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1845#endif
1846#endif
bellard6a00d602005-11-21 23:25:50 +00001847 }
bellard1ccde1c2004-02-06 19:46:14 +00001848}
1849
aliguori74576192008-10-06 14:02:03 +00001850int cpu_physical_memory_set_dirty_tracking(int enable)
1851{
1852 in_migration = enable;
1853 return 0;
1854}
1855
1856int cpu_physical_memory_get_dirty_tracking(void)
1857{
1858 return in_migration;
1859}
1860
aliguori2bec46d2008-11-24 20:21:41 +00001861void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr)
1862{
1863 if (kvm_enabled())
1864 kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1865}
1866
bellard3a7d9292005-08-21 09:26:42 +00001867static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1868{
1869 ram_addr_t ram_addr;
1870
bellard84b7b8e2005-11-28 21:19:04 +00001871 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001872 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001873 tlb_entry->addend - (unsigned long)phys_ram_base;
1874 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001875 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001876 }
1877 }
1878}
1879
1880/* update the TLB according to the current state of the dirty bits */
1881void cpu_tlb_update_dirty(CPUState *env)
1882{
1883 int i;
1884 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001885 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001886 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001887 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001888#if (NB_MMU_MODES >= 3)
1889 for(i = 0; i < CPU_TLB_SIZE; i++)
1890 tlb_update_dirty(&env->tlb_table[2][i]);
1891#if (NB_MMU_MODES == 4)
1892 for(i = 0; i < CPU_TLB_SIZE; i++)
1893 tlb_update_dirty(&env->tlb_table[3][i]);
1894#endif
1895#endif
bellard3a7d9292005-08-21 09:26:42 +00001896}
1897
pbrook0f459d12008-06-09 00:20:13 +00001898static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001899{
pbrook0f459d12008-06-09 00:20:13 +00001900 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1901 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001902}
1903
pbrook0f459d12008-06-09 00:20:13 +00001904/* update the TLB corresponding to virtual page vaddr
1905 so that it is no longer dirty */
1906static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001907{
bellard1ccde1c2004-02-06 19:46:14 +00001908 int i;
1909
pbrook0f459d12008-06-09 00:20:13 +00001910 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001911 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001912 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1913 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001914#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001915 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001916#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001917 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001918#endif
1919#endif
bellard9fa3e852004-01-04 18:06:42 +00001920}
1921
bellard59817cc2004-02-16 22:01:13 +00001922/* add a new TLB entry. At most one entry for a given virtual address
1923 is permitted. Return 0 if OK or 2 if the page could not be mapped
1924 (can only happen in non SOFTMMU mode for I/O pages or pages
1925 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001926int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1927 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001928 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001929{
bellard92e873b2004-05-21 14:52:29 +00001930 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001931 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001932 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001933 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001934 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001935 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001936 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001937 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001938 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001939 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001940
bellard92e873b2004-05-21 14:52:29 +00001941 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001942 if (!p) {
1943 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001944 } else {
1945 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001946 }
1947#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001948 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1949 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001950#endif
1951
1952 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001953 address = vaddr;
1954 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1955 /* IO memory case (romd handled later) */
1956 address |= TLB_MMIO;
1957 }
1958 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1959 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1960 /* Normal RAM. */
1961 iotlb = pd & TARGET_PAGE_MASK;
1962 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1963 iotlb |= IO_MEM_NOTDIRTY;
1964 else
1965 iotlb |= IO_MEM_ROM;
1966 } else {
1967 /* IO handlers are currently passed a phsical address.
1968 It would be nice to pass an offset from the base address
1969 of that region. This would avoid having to special case RAM,
1970 and avoid full address decoding in every device.
1971 We can't use the high bits of pd for this because
1972 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00001973 iotlb = (pd & ~TARGET_PAGE_MASK);
1974 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00001975 iotlb += p->region_offset;
1976 } else {
1977 iotlb += paddr;
1978 }
pbrook0f459d12008-06-09 00:20:13 +00001979 }
pbrook6658ffb2007-03-16 23:58:11 +00001980
pbrook0f459d12008-06-09 00:20:13 +00001981 code_address = address;
1982 /* Make accesses to pages with watchpoints go via the
1983 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00001984 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001985 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00001986 iotlb = io_mem_watch + paddr;
1987 /* TODO: The memory case can be optimized by not trapping
1988 reads of pages with a write breakpoint. */
1989 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00001990 }
pbrook0f459d12008-06-09 00:20:13 +00001991 }
balrogd79acba2007-06-26 20:01:13 +00001992
pbrook0f459d12008-06-09 00:20:13 +00001993 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
1994 env->iotlb[mmu_idx][index] = iotlb - vaddr;
1995 te = &env->tlb_table[mmu_idx][index];
1996 te->addend = addend - vaddr;
1997 if (prot & PAGE_READ) {
1998 te->addr_read = address;
1999 } else {
2000 te->addr_read = -1;
2001 }
edgar_igl5c751e92008-05-06 08:44:21 +00002002
pbrook0f459d12008-06-09 00:20:13 +00002003 if (prot & PAGE_EXEC) {
2004 te->addr_code = code_address;
2005 } else {
2006 te->addr_code = -1;
2007 }
2008 if (prot & PAGE_WRITE) {
2009 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2010 (pd & IO_MEM_ROMD)) {
2011 /* Write access calls the I/O callback. */
2012 te->addr_write = address | TLB_MMIO;
2013 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2014 !cpu_physical_memory_is_dirty(pd)) {
2015 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002016 } else {
pbrook0f459d12008-06-09 00:20:13 +00002017 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002018 }
pbrook0f459d12008-06-09 00:20:13 +00002019 } else {
2020 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002021 }
bellard9fa3e852004-01-04 18:06:42 +00002022 return ret;
2023}
2024
bellard01243112004-01-04 15:48:17 +00002025#else
2026
bellardee8b7022004-02-03 23:35:10 +00002027void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002028{
2029}
2030
bellard2e126692004-04-25 21:28:44 +00002031void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002032{
2033}
2034
ths5fafdf22007-09-16 21:08:06 +00002035int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2036 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002037 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002038{
bellard9fa3e852004-01-04 18:06:42 +00002039 return 0;
2040}
bellard33417e72003-08-10 21:47:01 +00002041
bellard9fa3e852004-01-04 18:06:42 +00002042/* dump memory mappings */
2043void page_dump(FILE *f)
2044{
2045 unsigned long start, end;
2046 int i, j, prot, prot1;
2047 PageDesc *p;
2048
2049 fprintf(f, "%-8s %-8s %-8s %s\n",
2050 "start", "end", "size", "prot");
2051 start = -1;
2052 end = -1;
2053 prot = 0;
2054 for(i = 0; i <= L1_SIZE; i++) {
2055 if (i < L1_SIZE)
2056 p = l1_map[i];
2057 else
2058 p = NULL;
2059 for(j = 0;j < L2_SIZE; j++) {
2060 if (!p)
2061 prot1 = 0;
2062 else
2063 prot1 = p[j].flags;
2064 if (prot1 != prot) {
2065 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2066 if (start != -1) {
2067 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002068 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002069 prot & PAGE_READ ? 'r' : '-',
2070 prot & PAGE_WRITE ? 'w' : '-',
2071 prot & PAGE_EXEC ? 'x' : '-');
2072 }
2073 if (prot1 != 0)
2074 start = end;
2075 else
2076 start = -1;
2077 prot = prot1;
2078 }
2079 if (!p)
2080 break;
2081 }
bellard33417e72003-08-10 21:47:01 +00002082 }
bellard33417e72003-08-10 21:47:01 +00002083}
2084
pbrook53a59602006-03-25 19:31:22 +00002085int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002086{
bellard9fa3e852004-01-04 18:06:42 +00002087 PageDesc *p;
2088
2089 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002090 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002091 return 0;
2092 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002093}
2094
bellard9fa3e852004-01-04 18:06:42 +00002095/* modify the flags of a page and invalidate the code if
2096 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2097 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002098void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002099{
2100 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002101 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002102
pbrookc8a706f2008-06-02 16:16:42 +00002103 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002104 start = start & TARGET_PAGE_MASK;
2105 end = TARGET_PAGE_ALIGN(end);
2106 if (flags & PAGE_WRITE)
2107 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002108 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2109 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002110 /* We may be called for host regions that are outside guest
2111 address space. */
2112 if (!p)
2113 return;
bellard9fa3e852004-01-04 18:06:42 +00002114 /* if the write protection is set, then we invalidate the code
2115 inside */
ths5fafdf22007-09-16 21:08:06 +00002116 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002117 (flags & PAGE_WRITE) &&
2118 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002119 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002120 }
2121 p->flags = flags;
2122 }
bellard9fa3e852004-01-04 18:06:42 +00002123}
2124
ths3d97b402007-11-02 19:02:07 +00002125int page_check_range(target_ulong start, target_ulong len, int flags)
2126{
2127 PageDesc *p;
2128 target_ulong end;
2129 target_ulong addr;
2130
balrog55f280c2008-10-28 10:24:11 +00002131 if (start + len < start)
2132 /* we've wrapped around */
2133 return -1;
2134
ths3d97b402007-11-02 19:02:07 +00002135 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2136 start = start & TARGET_PAGE_MASK;
2137
ths3d97b402007-11-02 19:02:07 +00002138 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2139 p = page_find(addr >> TARGET_PAGE_BITS);
2140 if( !p )
2141 return -1;
2142 if( !(p->flags & PAGE_VALID) )
2143 return -1;
2144
bellarddae32702007-11-14 10:51:00 +00002145 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002146 return -1;
bellarddae32702007-11-14 10:51:00 +00002147 if (flags & PAGE_WRITE) {
2148 if (!(p->flags & PAGE_WRITE_ORG))
2149 return -1;
2150 /* unprotect the page if it was put read-only because it
2151 contains translated code */
2152 if (!(p->flags & PAGE_WRITE)) {
2153 if (!page_unprotect(addr, 0, NULL))
2154 return -1;
2155 }
2156 return 0;
2157 }
ths3d97b402007-11-02 19:02:07 +00002158 }
2159 return 0;
2160}
2161
bellard9fa3e852004-01-04 18:06:42 +00002162/* called from signal handler: invalidate the code and unprotect the
2163 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002164int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002165{
2166 unsigned int page_index, prot, pindex;
2167 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002168 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002169
pbrookc8a706f2008-06-02 16:16:42 +00002170 /* Technically this isn't safe inside a signal handler. However we
2171 know this only ever happens in a synchronous SEGV handler, so in
2172 practice it seems to be ok. */
2173 mmap_lock();
2174
bellard83fb7ad2004-07-05 21:25:26 +00002175 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002176 page_index = host_start >> TARGET_PAGE_BITS;
2177 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002178 if (!p1) {
2179 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002180 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002181 }
bellard83fb7ad2004-07-05 21:25:26 +00002182 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002183 p = p1;
2184 prot = 0;
2185 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2186 prot |= p->flags;
2187 p++;
2188 }
2189 /* if the page was really writable, then we change its
2190 protection back to writable */
2191 if (prot & PAGE_WRITE_ORG) {
2192 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2193 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002194 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002195 (prot & PAGE_BITS) | PAGE_WRITE);
2196 p1[pindex].flags |= PAGE_WRITE;
2197 /* and since the content will be modified, we must invalidate
2198 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002199 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002200#ifdef DEBUG_TB_CHECK
2201 tb_invalidate_check(address);
2202#endif
pbrookc8a706f2008-06-02 16:16:42 +00002203 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002204 return 1;
2205 }
2206 }
pbrookc8a706f2008-06-02 16:16:42 +00002207 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002208 return 0;
2209}
2210
bellard6a00d602005-11-21 23:25:50 +00002211static inline void tlb_set_dirty(CPUState *env,
2212 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002213{
2214}
bellard9fa3e852004-01-04 18:06:42 +00002215#endif /* defined(CONFIG_USER_ONLY) */
2216
pbrooke2eef172008-06-08 01:09:01 +00002217#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002218
blueswir1db7b5422007-05-26 17:36:03 +00002219static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002220 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002221static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002222 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002223#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2224 need_subpage) \
2225 do { \
2226 if (addr > start_addr) \
2227 start_addr2 = 0; \
2228 else { \
2229 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2230 if (start_addr2 > 0) \
2231 need_subpage = 1; \
2232 } \
2233 \
blueswir149e9fba2007-05-30 17:25:06 +00002234 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002235 end_addr2 = TARGET_PAGE_SIZE - 1; \
2236 else { \
2237 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2238 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2239 need_subpage = 1; \
2240 } \
2241 } while (0)
2242
bellard33417e72003-08-10 21:47:01 +00002243/* register physical memory. 'size' must be a multiple of the target
2244 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002245 io memory page. The address used when calling the IO function is
2246 the offset from the start of the region, plus region_offset. Both
2247 start_region and regon_offset are rounded down to a page boundary
2248 before calculating this offset. This should not be a problem unless
2249 the low bits of start_addr and region_offset differ. */
2250void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2251 ram_addr_t size,
2252 ram_addr_t phys_offset,
2253 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002254{
bellard108c49b2005-07-24 12:55:09 +00002255 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002256 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002257 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002258 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002259 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002260
bellardda260242008-05-30 20:48:25 +00002261#ifdef USE_KQEMU
2262 /* XXX: should not depend on cpu context */
2263 env = first_cpu;
2264 if (env->kqemu_enabled) {
2265 kqemu_set_phys_mem(start_addr, size, phys_offset);
2266 }
2267#endif
aliguori7ba1e612008-11-05 16:04:33 +00002268 if (kvm_enabled())
2269 kvm_set_phys_mem(start_addr, size, phys_offset);
2270
pbrook8da3ff12008-12-01 18:59:50 +00002271 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002272 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002273 end_addr = start_addr + (target_phys_addr_t)size;
2274 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002275 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2276 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002277 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002278 target_phys_addr_t start_addr2, end_addr2;
2279 int need_subpage = 0;
2280
2281 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2282 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002283 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002284 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2285 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002286 &p->phys_offset, orig_memory,
2287 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002288 } else {
2289 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2290 >> IO_MEM_SHIFT];
2291 }
pbrook8da3ff12008-12-01 18:59:50 +00002292 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2293 region_offset);
2294 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002295 } else {
2296 p->phys_offset = phys_offset;
2297 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2298 (phys_offset & IO_MEM_ROMD))
2299 phys_offset += TARGET_PAGE_SIZE;
2300 }
2301 } else {
2302 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2303 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002304 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002305 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002306 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002307 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002308 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002309 target_phys_addr_t start_addr2, end_addr2;
2310 int need_subpage = 0;
2311
2312 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2313 end_addr2, need_subpage);
2314
blueswir14254fab2008-01-01 16:57:19 +00002315 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002316 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002317 &p->phys_offset, IO_MEM_UNASSIGNED,
2318 0);
blueswir1db7b5422007-05-26 17:36:03 +00002319 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002320 phys_offset, region_offset);
2321 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002322 }
2323 }
2324 }
pbrook8da3ff12008-12-01 18:59:50 +00002325 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002326 }
ths3b46e622007-09-17 08:09:54 +00002327
bellard9d420372006-06-25 22:25:22 +00002328 /* since each CPU stores ram addresses in its TLB cache, we must
2329 reset the modified entries */
2330 /* XXX: slow ! */
2331 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2332 tlb_flush(env, 1);
2333 }
bellard33417e72003-08-10 21:47:01 +00002334}
2335
bellardba863452006-09-24 18:41:10 +00002336/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002337ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002338{
2339 PhysPageDesc *p;
2340
2341 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2342 if (!p)
2343 return IO_MEM_UNASSIGNED;
2344 return p->phys_offset;
2345}
2346
aliguorif65ed4c2008-12-09 20:09:57 +00002347void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2348{
2349 if (kvm_enabled())
2350 kvm_coalesce_mmio_region(addr, size);
2351}
2352
2353void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2354{
2355 if (kvm_enabled())
2356 kvm_uncoalesce_mmio_region(addr, size);
2357}
2358
bellarde9a1ab12007-02-08 23:08:38 +00002359/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002360ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002361{
2362 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002363 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002364 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002365 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002366 abort();
2367 }
2368 addr = phys_ram_alloc_offset;
2369 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2370 return addr;
2371}
2372
2373void qemu_ram_free(ram_addr_t addr)
2374{
2375}
2376
bellarda4193c82004-06-03 14:01:43 +00002377static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002378{
pbrook67d3b952006-12-18 05:03:52 +00002379#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002380 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002381#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002382#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002383 do_unassigned_access(addr, 0, 0, 0, 1);
2384#endif
2385 return 0;
2386}
2387
2388static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2389{
2390#ifdef DEBUG_UNASSIGNED
2391 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2392#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002393#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002394 do_unassigned_access(addr, 0, 0, 0, 2);
2395#endif
2396 return 0;
2397}
2398
2399static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2400{
2401#ifdef DEBUG_UNASSIGNED
2402 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2403#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002404#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002405 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002406#endif
bellard33417e72003-08-10 21:47:01 +00002407 return 0;
2408}
2409
bellarda4193c82004-06-03 14:01:43 +00002410static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002411{
pbrook67d3b952006-12-18 05:03:52 +00002412#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002413 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002414#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002415#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002416 do_unassigned_access(addr, 1, 0, 0, 1);
2417#endif
2418}
2419
2420static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2421{
2422#ifdef DEBUG_UNASSIGNED
2423 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2424#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002425#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002426 do_unassigned_access(addr, 1, 0, 0, 2);
2427#endif
2428}
2429
2430static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2431{
2432#ifdef DEBUG_UNASSIGNED
2433 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2434#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002435#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002436 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002437#endif
bellard33417e72003-08-10 21:47:01 +00002438}
2439
2440static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2441 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002442 unassigned_mem_readw,
2443 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002444};
2445
2446static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2447 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002448 unassigned_mem_writew,
2449 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002450};
2451
pbrook0f459d12008-06-09 00:20:13 +00002452static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2453 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002454{
bellard3a7d9292005-08-21 09:26:42 +00002455 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002456 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2457 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2458#if !defined(CONFIG_USER_ONLY)
2459 tb_invalidate_phys_page_fast(ram_addr, 1);
2460 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2461#endif
2462 }
pbrook0f459d12008-06-09 00:20:13 +00002463 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002464#ifdef USE_KQEMU
2465 if (cpu_single_env->kqemu_enabled &&
2466 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2467 kqemu_modify_page(cpu_single_env, ram_addr);
2468#endif
bellardf23db162005-08-21 19:12:28 +00002469 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2470 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2471 /* we remove the notdirty callback only if the code has been
2472 flushed */
2473 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002474 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002475}
2476
pbrook0f459d12008-06-09 00:20:13 +00002477static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2478 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002479{
bellard3a7d9292005-08-21 09:26:42 +00002480 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002481 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2482 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2483#if !defined(CONFIG_USER_ONLY)
2484 tb_invalidate_phys_page_fast(ram_addr, 2);
2485 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2486#endif
2487 }
pbrook0f459d12008-06-09 00:20:13 +00002488 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002489#ifdef USE_KQEMU
2490 if (cpu_single_env->kqemu_enabled &&
2491 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2492 kqemu_modify_page(cpu_single_env, ram_addr);
2493#endif
bellardf23db162005-08-21 19:12:28 +00002494 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2495 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2496 /* we remove the notdirty callback only if the code has been
2497 flushed */
2498 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002499 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002500}
2501
pbrook0f459d12008-06-09 00:20:13 +00002502static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2503 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002504{
bellard3a7d9292005-08-21 09:26:42 +00002505 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002506 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2507 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2508#if !defined(CONFIG_USER_ONLY)
2509 tb_invalidate_phys_page_fast(ram_addr, 4);
2510 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2511#endif
2512 }
pbrook0f459d12008-06-09 00:20:13 +00002513 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002514#ifdef USE_KQEMU
2515 if (cpu_single_env->kqemu_enabled &&
2516 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2517 kqemu_modify_page(cpu_single_env, ram_addr);
2518#endif
bellardf23db162005-08-21 19:12:28 +00002519 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2520 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2521 /* we remove the notdirty callback only if the code has been
2522 flushed */
2523 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002524 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002525}
2526
bellard3a7d9292005-08-21 09:26:42 +00002527static CPUReadMemoryFunc *error_mem_read[3] = {
2528 NULL, /* never used */
2529 NULL, /* never used */
2530 NULL, /* never used */
2531};
2532
bellard1ccde1c2004-02-06 19:46:14 +00002533static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2534 notdirty_mem_writeb,
2535 notdirty_mem_writew,
2536 notdirty_mem_writel,
2537};
2538
pbrook0f459d12008-06-09 00:20:13 +00002539/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002540static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002541{
2542 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002543 target_ulong pc, cs_base;
2544 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002545 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002546 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002547 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002548
aliguori06d55cc2008-11-18 20:24:06 +00002549 if (env->watchpoint_hit) {
2550 /* We re-entered the check after replacing the TB. Now raise
2551 * the debug interrupt so that is will trigger after the
2552 * current instruction. */
2553 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2554 return;
2555 }
pbrook2e70f6e2008-06-29 01:03:05 +00002556 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002557 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002558 if ((vaddr == (wp->vaddr & len_mask) ||
2559 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002560 wp->flags |= BP_WATCHPOINT_HIT;
2561 if (!env->watchpoint_hit) {
2562 env->watchpoint_hit = wp;
2563 tb = tb_find_pc(env->mem_io_pc);
2564 if (!tb) {
2565 cpu_abort(env, "check_watchpoint: could not find TB for "
2566 "pc=%p", (void *)env->mem_io_pc);
2567 }
2568 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2569 tb_phys_invalidate(tb, -1);
2570 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2571 env->exception_index = EXCP_DEBUG;
2572 } else {
2573 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2574 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2575 }
2576 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002577 }
aliguori6e140f22008-11-18 20:37:55 +00002578 } else {
2579 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002580 }
2581 }
2582}
2583
pbrook6658ffb2007-03-16 23:58:11 +00002584/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2585 so these check for a hit then pass through to the normal out-of-line
2586 phys routines. */
2587static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2588{
aliguorib4051332008-11-18 20:14:20 +00002589 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002590 return ldub_phys(addr);
2591}
2592
2593static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2594{
aliguorib4051332008-11-18 20:14:20 +00002595 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002596 return lduw_phys(addr);
2597}
2598
2599static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2600{
aliguorib4051332008-11-18 20:14:20 +00002601 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002602 return ldl_phys(addr);
2603}
2604
pbrook6658ffb2007-03-16 23:58:11 +00002605static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2606 uint32_t val)
2607{
aliguorib4051332008-11-18 20:14:20 +00002608 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002609 stb_phys(addr, val);
2610}
2611
2612static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2613 uint32_t val)
2614{
aliguorib4051332008-11-18 20:14:20 +00002615 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002616 stw_phys(addr, val);
2617}
2618
2619static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2620 uint32_t val)
2621{
aliguorib4051332008-11-18 20:14:20 +00002622 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002623 stl_phys(addr, val);
2624}
2625
2626static CPUReadMemoryFunc *watch_mem_read[3] = {
2627 watch_mem_readb,
2628 watch_mem_readw,
2629 watch_mem_readl,
2630};
2631
2632static CPUWriteMemoryFunc *watch_mem_write[3] = {
2633 watch_mem_writeb,
2634 watch_mem_writew,
2635 watch_mem_writel,
2636};
pbrook6658ffb2007-03-16 23:58:11 +00002637
blueswir1db7b5422007-05-26 17:36:03 +00002638static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2639 unsigned int len)
2640{
blueswir1db7b5422007-05-26 17:36:03 +00002641 uint32_t ret;
2642 unsigned int idx;
2643
pbrook8da3ff12008-12-01 18:59:50 +00002644 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002645#if defined(DEBUG_SUBPAGE)
2646 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2647 mmio, len, addr, idx);
2648#endif
pbrook8da3ff12008-12-01 18:59:50 +00002649 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2650 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002651
2652 return ret;
2653}
2654
2655static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2656 uint32_t value, unsigned int len)
2657{
blueswir1db7b5422007-05-26 17:36:03 +00002658 unsigned int idx;
2659
pbrook8da3ff12008-12-01 18:59:50 +00002660 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002661#if defined(DEBUG_SUBPAGE)
2662 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2663 mmio, len, addr, idx, value);
2664#endif
pbrook8da3ff12008-12-01 18:59:50 +00002665 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2666 addr + mmio->region_offset[idx][1][len],
2667 value);
blueswir1db7b5422007-05-26 17:36:03 +00002668}
2669
2670static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2671{
2672#if defined(DEBUG_SUBPAGE)
2673 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2674#endif
2675
2676 return subpage_readlen(opaque, addr, 0);
2677}
2678
2679static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2680 uint32_t value)
2681{
2682#if defined(DEBUG_SUBPAGE)
2683 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2684#endif
2685 subpage_writelen(opaque, addr, value, 0);
2686}
2687
2688static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2689{
2690#if defined(DEBUG_SUBPAGE)
2691 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2692#endif
2693
2694 return subpage_readlen(opaque, addr, 1);
2695}
2696
2697static void subpage_writew (void *opaque, target_phys_addr_t addr,
2698 uint32_t value)
2699{
2700#if defined(DEBUG_SUBPAGE)
2701 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2702#endif
2703 subpage_writelen(opaque, addr, value, 1);
2704}
2705
2706static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2707{
2708#if defined(DEBUG_SUBPAGE)
2709 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2710#endif
2711
2712 return subpage_readlen(opaque, addr, 2);
2713}
2714
2715static void subpage_writel (void *opaque,
2716 target_phys_addr_t addr, uint32_t value)
2717{
2718#if defined(DEBUG_SUBPAGE)
2719 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2720#endif
2721 subpage_writelen(opaque, addr, value, 2);
2722}
2723
2724static CPUReadMemoryFunc *subpage_read[] = {
2725 &subpage_readb,
2726 &subpage_readw,
2727 &subpage_readl,
2728};
2729
2730static CPUWriteMemoryFunc *subpage_write[] = {
2731 &subpage_writeb,
2732 &subpage_writew,
2733 &subpage_writel,
2734};
2735
2736static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002737 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002738{
2739 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002740 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002741
2742 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2743 return -1;
2744 idx = SUBPAGE_IDX(start);
2745 eidx = SUBPAGE_IDX(end);
2746#if defined(DEBUG_SUBPAGE)
2747 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2748 mmio, start, end, idx, eidx, memory);
2749#endif
2750 memory >>= IO_MEM_SHIFT;
2751 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002752 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002753 if (io_mem_read[memory][i]) {
2754 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2755 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002756 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002757 }
2758 if (io_mem_write[memory][i]) {
2759 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2760 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002761 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002762 }
blueswir14254fab2008-01-01 16:57:19 +00002763 }
blueswir1db7b5422007-05-26 17:36:03 +00002764 }
2765
2766 return 0;
2767}
2768
aurel3200f82b82008-04-27 21:12:55 +00002769static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002770 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002771{
2772 subpage_t *mmio;
2773 int subpage_memory;
2774
2775 mmio = qemu_mallocz(sizeof(subpage_t));
2776 if (mmio != NULL) {
2777 mmio->base = base;
2778 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2779#if defined(DEBUG_SUBPAGE)
2780 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2781 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2782#endif
2783 *phys = subpage_memory | IO_MEM_SUBPAGE;
pbrook8da3ff12008-12-01 18:59:50 +00002784 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
2785 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002786 }
2787
2788 return mmio;
2789}
2790
bellard33417e72003-08-10 21:47:01 +00002791static void io_mem_init(void)
2792{
bellard3a7d9292005-08-21 09:26:42 +00002793 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002794 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002795 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002796 io_mem_nb = 5;
2797
pbrook0f459d12008-06-09 00:20:13 +00002798 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002799 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002800 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002801 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002802 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002803}
2804
2805/* mem_read and mem_write are arrays of functions containing the
2806 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002807 2). Functions can be omitted with a NULL function pointer. The
2808 registered functions may be modified dynamically later.
2809 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002810 modified. If it is zero, a new io zone is allocated. The return
2811 value can be used with cpu_register_physical_memory(). (-1) is
2812 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002813int cpu_register_io_memory(int io_index,
2814 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002815 CPUWriteMemoryFunc **mem_write,
2816 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002817{
blueswir14254fab2008-01-01 16:57:19 +00002818 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002819
2820 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002821 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002822 return -1;
2823 io_index = io_mem_nb++;
2824 } else {
2825 if (io_index >= IO_MEM_NB_ENTRIES)
2826 return -1;
2827 }
bellardb5ff1b32005-11-26 10:38:39 +00002828
bellard33417e72003-08-10 21:47:01 +00002829 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002830 if (!mem_read[i] || !mem_write[i])
2831 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002832 io_mem_read[io_index][i] = mem_read[i];
2833 io_mem_write[io_index][i] = mem_write[i];
2834 }
bellarda4193c82004-06-03 14:01:43 +00002835 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002836 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002837}
bellard61382a52003-10-27 21:22:23 +00002838
bellard8926b512004-10-10 15:14:20 +00002839CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2840{
2841 return io_mem_write[io_index >> IO_MEM_SHIFT];
2842}
2843
2844CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2845{
2846 return io_mem_read[io_index >> IO_MEM_SHIFT];
2847}
2848
pbrooke2eef172008-06-08 01:09:01 +00002849#endif /* !defined(CONFIG_USER_ONLY) */
2850
bellard13eb76e2004-01-24 15:23:36 +00002851/* physical memory access (slow version, mainly for debug) */
2852#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002853void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002854 int len, int is_write)
2855{
2856 int l, flags;
2857 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002858 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002859
2860 while (len > 0) {
2861 page = addr & TARGET_PAGE_MASK;
2862 l = (page + TARGET_PAGE_SIZE) - addr;
2863 if (l > len)
2864 l = len;
2865 flags = page_get_flags(page);
2866 if (!(flags & PAGE_VALID))
2867 return;
2868 if (is_write) {
2869 if (!(flags & PAGE_WRITE))
2870 return;
bellard579a97f2007-11-11 14:26:47 +00002871 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002872 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002873 /* FIXME - should this return an error rather than just fail? */
2874 return;
aurel3272fb7da2008-04-27 23:53:45 +00002875 memcpy(p, buf, l);
2876 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002877 } else {
2878 if (!(flags & PAGE_READ))
2879 return;
bellard579a97f2007-11-11 14:26:47 +00002880 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002881 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002882 /* FIXME - should this return an error rather than just fail? */
2883 return;
aurel3272fb7da2008-04-27 23:53:45 +00002884 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002885 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002886 }
2887 len -= l;
2888 buf += l;
2889 addr += l;
2890 }
2891}
bellard8df1cd02005-01-28 22:37:22 +00002892
bellard13eb76e2004-01-24 15:23:36 +00002893#else
ths5fafdf22007-09-16 21:08:06 +00002894void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002895 int len, int is_write)
2896{
2897 int l, io_index;
2898 uint8_t *ptr;
2899 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002900 target_phys_addr_t page;
2901 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002902 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002903
bellard13eb76e2004-01-24 15:23:36 +00002904 while (len > 0) {
2905 page = addr & TARGET_PAGE_MASK;
2906 l = (page + TARGET_PAGE_SIZE) - addr;
2907 if (l > len)
2908 l = len;
bellard92e873b2004-05-21 14:52:29 +00002909 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002910 if (!p) {
2911 pd = IO_MEM_UNASSIGNED;
2912 } else {
2913 pd = p->phys_offset;
2914 }
ths3b46e622007-09-17 08:09:54 +00002915
bellard13eb76e2004-01-24 15:23:36 +00002916 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002917 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002918 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00002919 if (p)
2920 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00002921 /* XXX: could force cpu_single_env to NULL to avoid
2922 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002923 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002924 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002925 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002926 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002927 l = 4;
2928 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002929 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002930 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002931 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002932 l = 2;
2933 } else {
bellard1c213d12005-09-03 10:49:04 +00002934 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002935 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002936 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002937 l = 1;
2938 }
2939 } else {
bellardb448f2f2004-02-25 23:24:04 +00002940 unsigned long addr1;
2941 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002942 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002943 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002944 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002945 if (!cpu_physical_memory_is_dirty(addr1)) {
2946 /* invalidate code */
2947 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2948 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002949 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002950 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002951 }
bellard13eb76e2004-01-24 15:23:36 +00002952 }
2953 } else {
ths5fafdf22007-09-16 21:08:06 +00002954 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002955 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002956 /* I/O case */
2957 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00002958 if (p)
2959 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard13eb76e2004-01-24 15:23:36 +00002960 if (l >= 4 && ((addr & 3) == 0)) {
2961 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002962 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002963 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002964 l = 4;
2965 } else if (l >= 2 && ((addr & 1) == 0)) {
2966 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002967 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002968 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002969 l = 2;
2970 } else {
bellard1c213d12005-09-03 10:49:04 +00002971 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002972 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002973 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002974 l = 1;
2975 }
2976 } else {
2977 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002978 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002979 (addr & ~TARGET_PAGE_MASK);
2980 memcpy(buf, ptr, l);
2981 }
2982 }
2983 len -= l;
2984 buf += l;
2985 addr += l;
2986 }
2987}
bellard8df1cd02005-01-28 22:37:22 +00002988
bellardd0ecd2a2006-04-23 17:14:48 +00002989/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002990void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002991 const uint8_t *buf, int len)
2992{
2993 int l;
2994 uint8_t *ptr;
2995 target_phys_addr_t page;
2996 unsigned long pd;
2997 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002998
bellardd0ecd2a2006-04-23 17:14:48 +00002999 while (len > 0) {
3000 page = addr & TARGET_PAGE_MASK;
3001 l = (page + TARGET_PAGE_SIZE) - addr;
3002 if (l > len)
3003 l = len;
3004 p = phys_page_find(page >> TARGET_PAGE_BITS);
3005 if (!p) {
3006 pd = IO_MEM_UNASSIGNED;
3007 } else {
3008 pd = p->phys_offset;
3009 }
ths3b46e622007-09-17 08:09:54 +00003010
bellardd0ecd2a2006-04-23 17:14:48 +00003011 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003012 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3013 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003014 /* do nothing */
3015 } else {
3016 unsigned long addr1;
3017 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3018 /* ROM/RAM case */
3019 ptr = phys_ram_base + addr1;
3020 memcpy(ptr, buf, l);
3021 }
3022 len -= l;
3023 buf += l;
3024 addr += l;
3025 }
3026}
3027
3028
bellard8df1cd02005-01-28 22:37:22 +00003029/* warning: addr must be aligned */
3030uint32_t ldl_phys(target_phys_addr_t addr)
3031{
3032 int io_index;
3033 uint8_t *ptr;
3034 uint32_t val;
3035 unsigned long pd;
3036 PhysPageDesc *p;
3037
3038 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3039 if (!p) {
3040 pd = IO_MEM_UNASSIGNED;
3041 } else {
3042 pd = p->phys_offset;
3043 }
ths3b46e622007-09-17 08:09:54 +00003044
ths5fafdf22007-09-16 21:08:06 +00003045 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003046 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003047 /* I/O case */
3048 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003049 if (p)
3050 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003051 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3052 } else {
3053 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003054 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003055 (addr & ~TARGET_PAGE_MASK);
3056 val = ldl_p(ptr);
3057 }
3058 return val;
3059}
3060
bellard84b7b8e2005-11-28 21:19:04 +00003061/* warning: addr must be aligned */
3062uint64_t ldq_phys(target_phys_addr_t addr)
3063{
3064 int io_index;
3065 uint8_t *ptr;
3066 uint64_t val;
3067 unsigned long pd;
3068 PhysPageDesc *p;
3069
3070 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3071 if (!p) {
3072 pd = IO_MEM_UNASSIGNED;
3073 } else {
3074 pd = p->phys_offset;
3075 }
ths3b46e622007-09-17 08:09:54 +00003076
bellard2a4188a2006-06-25 21:54:59 +00003077 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3078 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003079 /* I/O case */
3080 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003081 if (p)
3082 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003083#ifdef TARGET_WORDS_BIGENDIAN
3084 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3085 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3086#else
3087 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3088 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3089#endif
3090 } else {
3091 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003092 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003093 (addr & ~TARGET_PAGE_MASK);
3094 val = ldq_p(ptr);
3095 }
3096 return val;
3097}
3098
bellardaab33092005-10-30 20:48:42 +00003099/* XXX: optimize */
3100uint32_t ldub_phys(target_phys_addr_t addr)
3101{
3102 uint8_t val;
3103 cpu_physical_memory_read(addr, &val, 1);
3104 return val;
3105}
3106
3107/* XXX: optimize */
3108uint32_t lduw_phys(target_phys_addr_t addr)
3109{
3110 uint16_t val;
3111 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3112 return tswap16(val);
3113}
3114
bellard8df1cd02005-01-28 22:37:22 +00003115/* warning: addr must be aligned. The ram page is not masked as dirty
3116 and the code inside is not invalidated. It is useful if the dirty
3117 bits are used to track modified PTEs */
3118void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3119{
3120 int io_index;
3121 uint8_t *ptr;
3122 unsigned long pd;
3123 PhysPageDesc *p;
3124
3125 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3126 if (!p) {
3127 pd = IO_MEM_UNASSIGNED;
3128 } else {
3129 pd = p->phys_offset;
3130 }
ths3b46e622007-09-17 08:09:54 +00003131
bellard3a7d9292005-08-21 09:26:42 +00003132 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003133 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003134 if (p)
3135 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003136 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3137 } else {
aliguori74576192008-10-06 14:02:03 +00003138 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3139 ptr = phys_ram_base + addr1;
bellard8df1cd02005-01-28 22:37:22 +00003140 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003141
3142 if (unlikely(in_migration)) {
3143 if (!cpu_physical_memory_is_dirty(addr1)) {
3144 /* invalidate code */
3145 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3146 /* set dirty bit */
3147 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3148 (0xff & ~CODE_DIRTY_FLAG);
3149 }
3150 }
bellard8df1cd02005-01-28 22:37:22 +00003151 }
3152}
3153
j_mayerbc98a7e2007-04-04 07:55:12 +00003154void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3155{
3156 int io_index;
3157 uint8_t *ptr;
3158 unsigned long pd;
3159 PhysPageDesc *p;
3160
3161 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3162 if (!p) {
3163 pd = IO_MEM_UNASSIGNED;
3164 } else {
3165 pd = p->phys_offset;
3166 }
ths3b46e622007-09-17 08:09:54 +00003167
j_mayerbc98a7e2007-04-04 07:55:12 +00003168 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3169 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003170 if (p)
3171 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003172#ifdef TARGET_WORDS_BIGENDIAN
3173 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3174 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3175#else
3176 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3177 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3178#endif
3179 } else {
ths5fafdf22007-09-16 21:08:06 +00003180 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003181 (addr & ~TARGET_PAGE_MASK);
3182 stq_p(ptr, val);
3183 }
3184}
3185
bellard8df1cd02005-01-28 22:37:22 +00003186/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003187void stl_phys(target_phys_addr_t addr, uint32_t val)
3188{
3189 int io_index;
3190 uint8_t *ptr;
3191 unsigned long pd;
3192 PhysPageDesc *p;
3193
3194 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3195 if (!p) {
3196 pd = IO_MEM_UNASSIGNED;
3197 } else {
3198 pd = p->phys_offset;
3199 }
ths3b46e622007-09-17 08:09:54 +00003200
bellard3a7d9292005-08-21 09:26:42 +00003201 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003202 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003203 if (p)
3204 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003205 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3206 } else {
3207 unsigned long addr1;
3208 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3209 /* RAM case */
3210 ptr = phys_ram_base + addr1;
3211 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003212 if (!cpu_physical_memory_is_dirty(addr1)) {
3213 /* invalidate code */
3214 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3215 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003216 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3217 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003218 }
bellard8df1cd02005-01-28 22:37:22 +00003219 }
3220}
3221
bellardaab33092005-10-30 20:48:42 +00003222/* XXX: optimize */
3223void stb_phys(target_phys_addr_t addr, uint32_t val)
3224{
3225 uint8_t v = val;
3226 cpu_physical_memory_write(addr, &v, 1);
3227}
3228
3229/* XXX: optimize */
3230void stw_phys(target_phys_addr_t addr, uint32_t val)
3231{
3232 uint16_t v = tswap16(val);
3233 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3234}
3235
3236/* XXX: optimize */
3237void stq_phys(target_phys_addr_t addr, uint64_t val)
3238{
3239 val = tswap64(val);
3240 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3241}
3242
bellard13eb76e2004-01-24 15:23:36 +00003243#endif
3244
3245/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003246int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003247 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003248{
3249 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003250 target_phys_addr_t phys_addr;
3251 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003252
3253 while (len > 0) {
3254 page = addr & TARGET_PAGE_MASK;
3255 phys_addr = cpu_get_phys_page_debug(env, page);
3256 /* if no physical page mapped, return an error */
3257 if (phys_addr == -1)
3258 return -1;
3259 l = (page + TARGET_PAGE_SIZE) - addr;
3260 if (l > len)
3261 l = len;
ths5fafdf22007-09-16 21:08:06 +00003262 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003263 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003264 len -= l;
3265 buf += l;
3266 addr += l;
3267 }
3268 return 0;
3269}
3270
pbrook2e70f6e2008-06-29 01:03:05 +00003271/* in deterministic execution mode, instructions doing device I/Os
3272 must be at the end of the TB */
3273void cpu_io_recompile(CPUState *env, void *retaddr)
3274{
3275 TranslationBlock *tb;
3276 uint32_t n, cflags;
3277 target_ulong pc, cs_base;
3278 uint64_t flags;
3279
3280 tb = tb_find_pc((unsigned long)retaddr);
3281 if (!tb) {
3282 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3283 retaddr);
3284 }
3285 n = env->icount_decr.u16.low + tb->icount;
3286 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3287 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003288 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003289 n = n - env->icount_decr.u16.low;
3290 /* Generate a new TB ending on the I/O insn. */
3291 n++;
3292 /* On MIPS and SH, delay slot instructions can only be restarted if
3293 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003294 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003295 branch. */
3296#if defined(TARGET_MIPS)
3297 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3298 env->active_tc.PC -= 4;
3299 env->icount_decr.u16.low++;
3300 env->hflags &= ~MIPS_HFLAG_BMASK;
3301 }
3302#elif defined(TARGET_SH4)
3303 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3304 && n > 1) {
3305 env->pc -= 2;
3306 env->icount_decr.u16.low++;
3307 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3308 }
3309#endif
3310 /* This should never happen. */
3311 if (n > CF_COUNT_MASK)
3312 cpu_abort(env, "TB too big during recompile");
3313
3314 cflags = n | CF_LAST_IO;
3315 pc = tb->pc;
3316 cs_base = tb->cs_base;
3317 flags = tb->flags;
3318 tb_phys_invalidate(tb, -1);
3319 /* FIXME: In theory this could raise an exception. In practice
3320 we have already translated the block once so it's probably ok. */
3321 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003322 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003323 the first in the TB) then we end up generating a whole new TB and
3324 repeating the fault, which is horribly inefficient.
3325 Better would be to execute just this insn uncached, or generate a
3326 second new TB. */
3327 cpu_resume_from_signal(env, NULL);
3328}
3329
bellarde3db7222005-01-26 22:00:47 +00003330void dump_exec_info(FILE *f,
3331 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3332{
3333 int i, target_code_size, max_target_code_size;
3334 int direct_jmp_count, direct_jmp2_count, cross_page;
3335 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003336
bellarde3db7222005-01-26 22:00:47 +00003337 target_code_size = 0;
3338 max_target_code_size = 0;
3339 cross_page = 0;
3340 direct_jmp_count = 0;
3341 direct_jmp2_count = 0;
3342 for(i = 0; i < nb_tbs; i++) {
3343 tb = &tbs[i];
3344 target_code_size += tb->size;
3345 if (tb->size > max_target_code_size)
3346 max_target_code_size = tb->size;
3347 if (tb->page_addr[1] != -1)
3348 cross_page++;
3349 if (tb->tb_next_offset[0] != 0xffff) {
3350 direct_jmp_count++;
3351 if (tb->tb_next_offset[1] != 0xffff) {
3352 direct_jmp2_count++;
3353 }
3354 }
3355 }
3356 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003357 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003358 cpu_fprintf(f, "gen code size %ld/%ld\n",
3359 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3360 cpu_fprintf(f, "TB count %d/%d\n",
3361 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003362 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003363 nb_tbs ? target_code_size / nb_tbs : 0,
3364 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003365 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003366 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3367 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003368 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3369 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003370 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3371 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003372 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003373 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3374 direct_jmp2_count,
3375 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003376 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003377 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3378 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3379 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003380 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003381}
3382
ths5fafdf22007-09-16 21:08:06 +00003383#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003384
3385#define MMUSUFFIX _cmmu
3386#define GETPC() NULL
3387#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003388#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003389
3390#define SHIFT 0
3391#include "softmmu_template.h"
3392
3393#define SHIFT 1
3394#include "softmmu_template.h"
3395
3396#define SHIFT 2
3397#include "softmmu_template.h"
3398
3399#define SHIFT 3
3400#include "softmmu_template.h"
3401
3402#undef env
3403
3404#endif