blob: 3523c9577ebea86dcf159343810d920ca677a77f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000041#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000042#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
45#endif
bellard54936002003-05-13 00:25:15 +000046
bellardfd6ce8f2003-05-14 19:00:11 +000047//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000048//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000049//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000050//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000051
52/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000053//#define DEBUG_TB_CHECK
54//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000055
ths1196be32007-03-17 15:17:58 +000056//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
60/* TB consistency checks only implemented for usermode emulation. */
61#undef DEBUG_TB_CHECK
62#endif
63
bellard9fa3e852004-01-04 18:06:42 +000064#define SMC_BITMAP_USE_THRESHOLD 10
65
66#define MMAP_AREA_START 0x00000000
67#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000068
bellard108c49b2005-07-24 12:55:09 +000069#if defined(TARGET_SPARC64)
70#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000071#elif defined(TARGET_SPARC)
72#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000073#elif defined(TARGET_ALPHA)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000076#elif defined(TARGET_PPC64)
77#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000078#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
79#define TARGET_PHYS_ADDR_SPACE_BITS 42
80#elif defined(TARGET_I386) && !defined(USE_KQEMU)
81#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000082#else
83/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
84#define TARGET_PHYS_ADDR_SPACE_BITS 32
85#endif
86
blueswir1bdaf78e2008-10-04 07:24:27 +000087static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000088int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000089TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000090static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000091/* any access to the tbs or the page table must use this lock */
92spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000093
blueswir1141ac462008-07-26 15:05:57 +000094#if defined(__arm__) || defined(__sparc_v9__)
95/* The prologue must be reachable with a direct jump. ARM and Sparc64
96 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000097 section close to code segment. */
98#define code_gen_section \
99 __attribute__((__section__(".gen_code"))) \
100 __attribute__((aligned (32)))
101#else
102#define code_gen_section \
103 __attribute__((aligned (32)))
104#endif
105
106uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static uint8_t *code_gen_buffer;
108static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000109/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000110static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000111uint8_t *code_gen_ptr;
112
pbrooke2eef172008-06-08 01:09:01 +0000113#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000114ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000115int phys_ram_fd;
116uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000117uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000118static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000119static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000120#endif
bellard9fa3e852004-01-04 18:06:42 +0000121
bellard6a00d602005-11-21 23:25:50 +0000122CPUState *first_cpu;
123/* current CPU in the current thread. It is only valid inside
124 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000125CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000126/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000127 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000128 2 = Adaptive rate instruction counting. */
129int use_icount = 0;
130/* Current instruction counter. While executing translated code this may
131 include some instructions that have not yet been executed. */
132int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
bellard92e873b2004-05-21 14:52:29 +0000146typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000147 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000148 ram_addr_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000149} PhysPageDesc;
150
bellard54936002003-05-13 00:25:15 +0000151#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000152#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
153/* XXX: this is a temporary hack for alpha target.
154 * In the future, this is to be replaced by a multi-level table
155 * to actually be able to handle the complete 64 bits address space.
156 */
157#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
158#else
aurel3203875442008-04-22 20:45:18 +0000159#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000160#endif
bellard54936002003-05-13 00:25:15 +0000161
162#define L1_SIZE (1 << L1_BITS)
163#define L2_SIZE (1 << L2_BITS)
164
bellard83fb7ad2004-07-05 21:25:26 +0000165unsigned long qemu_real_host_page_size;
166unsigned long qemu_host_page_bits;
167unsigned long qemu_host_page_size;
168unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000169
bellard92e873b2004-05-21 14:52:29 +0000170/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000171static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000172static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000173
pbrooke2eef172008-06-08 01:09:01 +0000174#if !defined(CONFIG_USER_ONLY)
175static void io_mem_init(void);
176
bellard33417e72003-08-10 21:47:01 +0000177/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000178CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
179CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000180void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000181static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000182static int io_mem_watch;
183#endif
bellard33417e72003-08-10 21:47:01 +0000184
bellard34865132003-10-05 14:28:56 +0000185/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000186static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000187FILE *logfile;
188int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000189static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000190
bellarde3db7222005-01-26 22:00:47 +0000191/* statistics */
192static int tlb_flush_count;
193static int tb_flush_count;
194static int tb_phys_invalidate_count;
195
blueswir1db7b5422007-05-26 17:36:03 +0000196#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
197typedef struct subpage_t {
198 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000199 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
200 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
201 void *opaque[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000202} subpage_t;
203
bellard7cb69ca2008-05-10 10:55:51 +0000204#ifdef _WIN32
205static void map_exec(void *addr, long size)
206{
207 DWORD old_protect;
208 VirtualProtect(addr, size,
209 PAGE_EXECUTE_READWRITE, &old_protect);
210
211}
212#else
213static void map_exec(void *addr, long size)
214{
bellard43694152008-05-29 09:35:57 +0000215 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000216
bellard43694152008-05-29 09:35:57 +0000217 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000218 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000219 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000220
221 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000222 end += page_size - 1;
223 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000224
225 mprotect((void *)start, end - start,
226 PROT_READ | PROT_WRITE | PROT_EXEC);
227}
228#endif
229
bellardb346ff42003-06-15 20:05:50 +0000230static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000231{
bellard83fb7ad2004-07-05 21:25:26 +0000232 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000233 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000234#ifdef _WIN32
235 {
236 SYSTEM_INFO system_info;
237
238 GetSystemInfo(&system_info);
239 qemu_real_host_page_size = system_info.dwPageSize;
240 }
241#else
242 qemu_real_host_page_size = getpagesize();
243#endif
bellard83fb7ad2004-07-05 21:25:26 +0000244 if (qemu_host_page_size == 0)
245 qemu_host_page_size = qemu_real_host_page_size;
246 if (qemu_host_page_size < TARGET_PAGE_SIZE)
247 qemu_host_page_size = TARGET_PAGE_SIZE;
248 qemu_host_page_bits = 0;
249 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
250 qemu_host_page_bits++;
251 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000252 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
253 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000254
255#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
256 {
257 long long startaddr, endaddr;
258 FILE *f;
259 int n;
260
pbrookc8a706f2008-06-02 16:16:42 +0000261 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000262 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000263 f = fopen("/proc/self/maps", "r");
264 if (f) {
265 do {
266 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
267 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000268 startaddr = MIN(startaddr,
269 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
270 endaddr = MIN(endaddr,
271 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000272 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000273 TARGET_PAGE_ALIGN(endaddr),
274 PAGE_RESERVED);
275 }
276 } while (!feof(f));
277 fclose(f);
278 }
pbrookc8a706f2008-06-02 16:16:42 +0000279 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000280 }
281#endif
bellard54936002003-05-13 00:25:15 +0000282}
283
aliguori434929b2008-09-15 15:56:30 +0000284static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000285{
pbrook17e23772008-06-09 13:47:45 +0000286#if TARGET_LONG_BITS > 32
287 /* Host memory outside guest VM. For 32-bit targets we have already
288 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000289 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000290 return NULL;
291#endif
aliguori434929b2008-09-15 15:56:30 +0000292 return &l1_map[index >> L2_BITS];
293}
294
295static inline PageDesc *page_find_alloc(target_ulong index)
296{
297 PageDesc **lp, *p;
298 lp = page_l1_map(index);
299 if (!lp)
300 return NULL;
301
bellard54936002003-05-13 00:25:15 +0000302 p = *lp;
303 if (!p) {
304 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000305#if defined(CONFIG_USER_ONLY)
306 unsigned long addr;
307 size_t len = sizeof(PageDesc) * L2_SIZE;
308 /* Don't use qemu_malloc because it may recurse. */
309 p = mmap(0, len, PROT_READ | PROT_WRITE,
310 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000311 *lp = p;
pbrook17e23772008-06-09 13:47:45 +0000312 addr = h2g(p);
313 if (addr == (target_ulong)addr) {
314 page_set_flags(addr & TARGET_PAGE_MASK,
315 TARGET_PAGE_ALIGN(addr + len),
316 PAGE_RESERVED);
317 }
318#else
319 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
320 *lp = p;
321#endif
bellard54936002003-05-13 00:25:15 +0000322 }
323 return p + (index & (L2_SIZE - 1));
324}
325
aurel3200f82b82008-04-27 21:12:55 +0000326static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000327{
aliguori434929b2008-09-15 15:56:30 +0000328 PageDesc **lp, *p;
329 lp = page_l1_map(index);
330 if (!lp)
331 return NULL;
bellard54936002003-05-13 00:25:15 +0000332
aliguori434929b2008-09-15 15:56:30 +0000333 p = *lp;
bellard54936002003-05-13 00:25:15 +0000334 if (!p)
335 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000336 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000337}
338
bellard108c49b2005-07-24 12:55:09 +0000339static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000340{
bellard108c49b2005-07-24 12:55:09 +0000341 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000342 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000343
bellard108c49b2005-07-24 12:55:09 +0000344 p = (void **)l1_phys_map;
345#if TARGET_PHYS_ADDR_SPACE_BITS > 32
346
347#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
348#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
349#endif
350 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000351 p = *lp;
352 if (!p) {
353 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000354 if (!alloc)
355 return NULL;
356 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
357 memset(p, 0, sizeof(void *) * L1_SIZE);
358 *lp = p;
359 }
360#endif
361 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000362 pd = *lp;
363 if (!pd) {
364 int i;
bellard108c49b2005-07-24 12:55:09 +0000365 /* allocate if not found */
366 if (!alloc)
367 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000368 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
369 *lp = pd;
370 for (i = 0; i < L2_SIZE; i++)
371 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000372 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000373 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000374}
375
bellard108c49b2005-07-24 12:55:09 +0000376static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000377{
bellard108c49b2005-07-24 12:55:09 +0000378 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000379}
380
bellard9fa3e852004-01-04 18:06:42 +0000381#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000382static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000383static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000384 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000385#define mmap_lock() do { } while(0)
386#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000387#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000388
bellard43694152008-05-29 09:35:57 +0000389#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
390
391#if defined(CONFIG_USER_ONLY)
392/* Currently it is not recommanded to allocate big chunks of data in
393 user mode. It will change when a dedicated libc will be used */
394#define USE_STATIC_CODE_GEN_BUFFER
395#endif
396
397#ifdef USE_STATIC_CODE_GEN_BUFFER
398static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
399#endif
400
blueswir18fcd3692008-08-17 20:26:25 +0000401static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000402{
bellard43694152008-05-29 09:35:57 +0000403#ifdef USE_STATIC_CODE_GEN_BUFFER
404 code_gen_buffer = static_code_gen_buffer;
405 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
406 map_exec(code_gen_buffer, code_gen_buffer_size);
407#else
bellard26a5f132008-05-28 12:30:31 +0000408 code_gen_buffer_size = tb_size;
409 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000410#if defined(CONFIG_USER_ONLY)
411 /* in user mode, phys_ram_size is not meaningful */
412 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
413#else
bellard26a5f132008-05-28 12:30:31 +0000414 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000415 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000416#endif
bellard26a5f132008-05-28 12:30:31 +0000417 }
418 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
419 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
420 /* The code gen buffer location may have constraints depending on
421 the host cpu and OS */
422#if defined(__linux__)
423 {
424 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000425 void *start = NULL;
426
bellard26a5f132008-05-28 12:30:31 +0000427 flags = MAP_PRIVATE | MAP_ANONYMOUS;
428#if defined(__x86_64__)
429 flags |= MAP_32BIT;
430 /* Cannot map more than that */
431 if (code_gen_buffer_size > (800 * 1024 * 1024))
432 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000433#elif defined(__sparc_v9__)
434 // Map the buffer below 2G, so we can use direct calls and branches
435 flags |= MAP_FIXED;
436 start = (void *) 0x60000000UL;
437 if (code_gen_buffer_size > (512 * 1024 * 1024))
438 code_gen_buffer_size = (512 * 1024 * 1024);
bellard26a5f132008-05-28 12:30:31 +0000439#endif
blueswir1141ac462008-07-26 15:05:57 +0000440 code_gen_buffer = mmap(start, code_gen_buffer_size,
441 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000442 flags, -1, 0);
443 if (code_gen_buffer == MAP_FAILED) {
444 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
445 exit(1);
446 }
447 }
aliguori06e67a82008-09-27 15:32:41 +0000448#elif defined(__FreeBSD__)
449 {
450 int flags;
451 void *addr = NULL;
452 flags = MAP_PRIVATE | MAP_ANONYMOUS;
453#if defined(__x86_64__)
454 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
455 * 0x40000000 is free */
456 flags |= MAP_FIXED;
457 addr = (void *)0x40000000;
458 /* Cannot map more than that */
459 if (code_gen_buffer_size > (800 * 1024 * 1024))
460 code_gen_buffer_size = (800 * 1024 * 1024);
461#endif
462 code_gen_buffer = mmap(addr, code_gen_buffer_size,
463 PROT_WRITE | PROT_READ | PROT_EXEC,
464 flags, -1, 0);
465 if (code_gen_buffer == MAP_FAILED) {
466 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
467 exit(1);
468 }
469 }
bellard26a5f132008-05-28 12:30:31 +0000470#else
471 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
472 if (!code_gen_buffer) {
473 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
474 exit(1);
475 }
476 map_exec(code_gen_buffer, code_gen_buffer_size);
477#endif
bellard43694152008-05-29 09:35:57 +0000478#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000479 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
480 code_gen_buffer_max_size = code_gen_buffer_size -
481 code_gen_max_block_size();
482 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
483 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
484}
485
486/* Must be called before using the QEMU cpus. 'tb_size' is the size
487 (in bytes) allocated to the translation buffer. Zero means default
488 size. */
489void cpu_exec_init_all(unsigned long tb_size)
490{
bellard26a5f132008-05-28 12:30:31 +0000491 cpu_gen_init();
492 code_gen_alloc(tb_size);
493 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000494 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000495#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000496 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000497#endif
bellard26a5f132008-05-28 12:30:31 +0000498}
499
pbrook9656f322008-07-01 20:01:19 +0000500#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
501
502#define CPU_COMMON_SAVE_VERSION 1
503
504static void cpu_common_save(QEMUFile *f, void *opaque)
505{
506 CPUState *env = opaque;
507
508 qemu_put_be32s(f, &env->halted);
509 qemu_put_be32s(f, &env->interrupt_request);
510}
511
512static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
513{
514 CPUState *env = opaque;
515
516 if (version_id != CPU_COMMON_SAVE_VERSION)
517 return -EINVAL;
518
519 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000520 qemu_get_be32s(f, &env->interrupt_request);
pbrook9656f322008-07-01 20:01:19 +0000521 tlb_flush(env, 1);
522
523 return 0;
524}
525#endif
526
bellard6a00d602005-11-21 23:25:50 +0000527void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000528{
bellard6a00d602005-11-21 23:25:50 +0000529 CPUState **penv;
530 int cpu_index;
531
bellard6a00d602005-11-21 23:25:50 +0000532 env->next_cpu = NULL;
533 penv = &first_cpu;
534 cpu_index = 0;
535 while (*penv != NULL) {
536 penv = (CPUState **)&(*penv)->next_cpu;
537 cpu_index++;
538 }
539 env->cpu_index = cpu_index;
aliguoric0ce9982008-11-25 22:13:57 +0000540 TAILQ_INIT(&env->breakpoints);
541 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000542 *penv = env;
pbrookb3c77242008-06-30 16:31:04 +0000543#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000544 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
545 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000546 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
547 cpu_save, cpu_load, env);
548#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000549}
550
bellard9fa3e852004-01-04 18:06:42 +0000551static inline void invalidate_page_bitmap(PageDesc *p)
552{
553 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000554 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000555 p->code_bitmap = NULL;
556 }
557 p->code_write_count = 0;
558}
559
bellardfd6ce8f2003-05-14 19:00:11 +0000560/* set to NULL all the 'first_tb' fields in all PageDescs */
561static void page_flush_tb(void)
562{
563 int i, j;
564 PageDesc *p;
565
566 for(i = 0; i < L1_SIZE; i++) {
567 p = l1_map[i];
568 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000569 for(j = 0; j < L2_SIZE; j++) {
570 p->first_tb = NULL;
571 invalidate_page_bitmap(p);
572 p++;
573 }
bellardfd6ce8f2003-05-14 19:00:11 +0000574 }
575 }
576}
577
578/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000579/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000580void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000581{
bellard6a00d602005-11-21 23:25:50 +0000582 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000583#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000584 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
585 (unsigned long)(code_gen_ptr - code_gen_buffer),
586 nb_tbs, nb_tbs > 0 ?
587 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000588#endif
bellard26a5f132008-05-28 12:30:31 +0000589 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000590 cpu_abort(env1, "Internal error: code buffer overflow\n");
591
bellardfd6ce8f2003-05-14 19:00:11 +0000592 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000593
bellard6a00d602005-11-21 23:25:50 +0000594 for(env = first_cpu; env != NULL; env = env->next_cpu) {
595 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
596 }
bellard9fa3e852004-01-04 18:06:42 +0000597
bellard8a8a6082004-10-03 13:36:49 +0000598 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000599 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000600
bellardfd6ce8f2003-05-14 19:00:11 +0000601 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000602 /* XXX: flush processor icache at this point if cache flush is
603 expensive */
bellarde3db7222005-01-26 22:00:47 +0000604 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000605}
606
607#ifdef DEBUG_TB_CHECK
608
j_mayerbc98a7e2007-04-04 07:55:12 +0000609static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000610{
611 TranslationBlock *tb;
612 int i;
613 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000614 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
615 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000616 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
617 address >= tb->pc + tb->size)) {
618 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000619 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000620 }
621 }
622 }
623}
624
625/* verify that all the pages have correct rights for code */
626static void tb_page_check(void)
627{
628 TranslationBlock *tb;
629 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000630
pbrook99773bd2006-04-16 15:14:59 +0000631 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
632 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000633 flags1 = page_get_flags(tb->pc);
634 flags2 = page_get_flags(tb->pc + tb->size - 1);
635 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
636 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000637 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000638 }
639 }
640 }
641}
642
blueswir1bdaf78e2008-10-04 07:24:27 +0000643static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000644{
645 TranslationBlock *tb1;
646 unsigned int n1;
647
648 /* suppress any remaining jumps to this TB */
649 tb1 = tb->jmp_first;
650 for(;;) {
651 n1 = (long)tb1 & 3;
652 tb1 = (TranslationBlock *)((long)tb1 & ~3);
653 if (n1 == 2)
654 break;
655 tb1 = tb1->jmp_next[n1];
656 }
657 /* check end of list */
658 if (tb1 != tb) {
659 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
660 }
661}
662
bellardfd6ce8f2003-05-14 19:00:11 +0000663#endif
664
665/* invalidate one TB */
666static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
667 int next_offset)
668{
669 TranslationBlock *tb1;
670 for(;;) {
671 tb1 = *ptb;
672 if (tb1 == tb) {
673 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
674 break;
675 }
676 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
677 }
678}
679
bellard9fa3e852004-01-04 18:06:42 +0000680static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
681{
682 TranslationBlock *tb1;
683 unsigned int n1;
684
685 for(;;) {
686 tb1 = *ptb;
687 n1 = (long)tb1 & 3;
688 tb1 = (TranslationBlock *)((long)tb1 & ~3);
689 if (tb1 == tb) {
690 *ptb = tb1->page_next[n1];
691 break;
692 }
693 ptb = &tb1->page_next[n1];
694 }
695}
696
bellardd4e81642003-05-25 16:46:15 +0000697static inline void tb_jmp_remove(TranslationBlock *tb, int n)
698{
699 TranslationBlock *tb1, **ptb;
700 unsigned int n1;
701
702 ptb = &tb->jmp_next[n];
703 tb1 = *ptb;
704 if (tb1) {
705 /* find tb(n) in circular list */
706 for(;;) {
707 tb1 = *ptb;
708 n1 = (long)tb1 & 3;
709 tb1 = (TranslationBlock *)((long)tb1 & ~3);
710 if (n1 == n && tb1 == tb)
711 break;
712 if (n1 == 2) {
713 ptb = &tb1->jmp_first;
714 } else {
715 ptb = &tb1->jmp_next[n1];
716 }
717 }
718 /* now we can suppress tb(n) from the list */
719 *ptb = tb->jmp_next[n];
720
721 tb->jmp_next[n] = NULL;
722 }
723}
724
725/* reset the jump entry 'n' of a TB so that it is not chained to
726 another TB */
727static inline void tb_reset_jump(TranslationBlock *tb, int n)
728{
729 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
730}
731
pbrook2e70f6e2008-06-29 01:03:05 +0000732void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000733{
bellard6a00d602005-11-21 23:25:50 +0000734 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000735 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000736 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000737 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000738 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000739
bellard9fa3e852004-01-04 18:06:42 +0000740 /* remove the TB from the hash list */
741 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
742 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000743 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000744 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000745
bellard9fa3e852004-01-04 18:06:42 +0000746 /* remove the TB from the page list */
747 if (tb->page_addr[0] != page_addr) {
748 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
749 tb_page_remove(&p->first_tb, tb);
750 invalidate_page_bitmap(p);
751 }
752 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
753 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
754 tb_page_remove(&p->first_tb, tb);
755 invalidate_page_bitmap(p);
756 }
757
bellard8a40a182005-11-20 10:35:40 +0000758 tb_invalidated_flag = 1;
759
760 /* remove the TB from the hash list */
761 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000762 for(env = first_cpu; env != NULL; env = env->next_cpu) {
763 if (env->tb_jmp_cache[h] == tb)
764 env->tb_jmp_cache[h] = NULL;
765 }
bellard8a40a182005-11-20 10:35:40 +0000766
767 /* suppress this TB from the two jump lists */
768 tb_jmp_remove(tb, 0);
769 tb_jmp_remove(tb, 1);
770
771 /* suppress any remaining jumps to this TB */
772 tb1 = tb->jmp_first;
773 for(;;) {
774 n1 = (long)tb1 & 3;
775 if (n1 == 2)
776 break;
777 tb1 = (TranslationBlock *)((long)tb1 & ~3);
778 tb2 = tb1->jmp_next[n1];
779 tb_reset_jump(tb1, n1);
780 tb1->jmp_next[n1] = NULL;
781 tb1 = tb2;
782 }
783 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
784
bellarde3db7222005-01-26 22:00:47 +0000785 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000786}
787
788static inline void set_bits(uint8_t *tab, int start, int len)
789{
790 int end, mask, end1;
791
792 end = start + len;
793 tab += start >> 3;
794 mask = 0xff << (start & 7);
795 if ((start & ~7) == (end & ~7)) {
796 if (start < end) {
797 mask &= ~(0xff << (end & 7));
798 *tab |= mask;
799 }
800 } else {
801 *tab++ |= mask;
802 start = (start + 8) & ~7;
803 end1 = end & ~7;
804 while (start < end1) {
805 *tab++ = 0xff;
806 start += 8;
807 }
808 if (start < end) {
809 mask = ~(0xff << (end & 7));
810 *tab |= mask;
811 }
812 }
813}
814
815static void build_page_bitmap(PageDesc *p)
816{
817 int n, tb_start, tb_end;
818 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000819
pbrookb2a70812008-06-09 13:57:23 +0000820 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000821 if (!p->code_bitmap)
822 return;
bellard9fa3e852004-01-04 18:06:42 +0000823
824 tb = p->first_tb;
825 while (tb != NULL) {
826 n = (long)tb & 3;
827 tb = (TranslationBlock *)((long)tb & ~3);
828 /* NOTE: this is subtle as a TB may span two physical pages */
829 if (n == 0) {
830 /* NOTE: tb_end may be after the end of the page, but
831 it is not a problem */
832 tb_start = tb->pc & ~TARGET_PAGE_MASK;
833 tb_end = tb_start + tb->size;
834 if (tb_end > TARGET_PAGE_SIZE)
835 tb_end = TARGET_PAGE_SIZE;
836 } else {
837 tb_start = 0;
838 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
839 }
840 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
841 tb = tb->page_next[n];
842 }
843}
844
pbrook2e70f6e2008-06-29 01:03:05 +0000845TranslationBlock *tb_gen_code(CPUState *env,
846 target_ulong pc, target_ulong cs_base,
847 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000848{
849 TranslationBlock *tb;
850 uint8_t *tc_ptr;
851 target_ulong phys_pc, phys_page2, virt_page2;
852 int code_gen_size;
853
bellardc27004e2005-01-03 23:35:10 +0000854 phys_pc = get_phys_addr_code(env, pc);
855 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000856 if (!tb) {
857 /* flush must be done */
858 tb_flush(env);
859 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000860 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000861 /* Don't forget to invalidate previous TB info. */
862 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000863 }
864 tc_ptr = code_gen_ptr;
865 tb->tc_ptr = tc_ptr;
866 tb->cs_base = cs_base;
867 tb->flags = flags;
868 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000869 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000870 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000871
bellardd720b932004-04-25 17:57:43 +0000872 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000873 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000874 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000875 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000876 phys_page2 = get_phys_addr_code(env, virt_page2);
877 }
878 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000879 return tb;
bellardd720b932004-04-25 17:57:43 +0000880}
ths3b46e622007-09-17 08:09:54 +0000881
bellard9fa3e852004-01-04 18:06:42 +0000882/* invalidate all TBs which intersect with the target physical page
883 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000884 the same physical page. 'is_cpu_write_access' should be true if called
885 from a real cpu write access: the virtual CPU will exit the current
886 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000887void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000888 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000889{
aliguori6b917542008-11-18 19:46:41 +0000890 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000891 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000892 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000893 PageDesc *p;
894 int n;
895#ifdef TARGET_HAS_PRECISE_SMC
896 int current_tb_not_found = is_cpu_write_access;
897 TranslationBlock *current_tb = NULL;
898 int current_tb_modified = 0;
899 target_ulong current_pc = 0;
900 target_ulong current_cs_base = 0;
901 int current_flags = 0;
902#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000903
904 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000905 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000906 return;
ths5fafdf22007-09-16 21:08:06 +0000907 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000908 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
909 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000910 /* build code bitmap */
911 build_page_bitmap(p);
912 }
913
914 /* we remove all the TBs in the range [start, end[ */
915 /* XXX: see if in some cases it could be faster to invalidate all the code */
916 tb = p->first_tb;
917 while (tb != NULL) {
918 n = (long)tb & 3;
919 tb = (TranslationBlock *)((long)tb & ~3);
920 tb_next = tb->page_next[n];
921 /* NOTE: this is subtle as a TB may span two physical pages */
922 if (n == 0) {
923 /* NOTE: tb_end may be after the end of the page, but
924 it is not a problem */
925 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
926 tb_end = tb_start + tb->size;
927 } else {
928 tb_start = tb->page_addr[1];
929 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
930 }
931 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000932#ifdef TARGET_HAS_PRECISE_SMC
933 if (current_tb_not_found) {
934 current_tb_not_found = 0;
935 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000936 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000937 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000938 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000939 }
940 }
941 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000942 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000943 /* If we are modifying the current TB, we must stop
944 its execution. We could be more precise by checking
945 that the modification is after the current PC, but it
946 would require a specialized function to partially
947 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000948
bellardd720b932004-04-25 17:57:43 +0000949 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000950 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000951 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000952 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
953 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000954 }
955#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000956 /* we need to do that to handle the case where a signal
957 occurs while doing tb_phys_invalidate() */
958 saved_tb = NULL;
959 if (env) {
960 saved_tb = env->current_tb;
961 env->current_tb = NULL;
962 }
bellard9fa3e852004-01-04 18:06:42 +0000963 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000964 if (env) {
965 env->current_tb = saved_tb;
966 if (env->interrupt_request && env->current_tb)
967 cpu_interrupt(env, env->interrupt_request);
968 }
bellard9fa3e852004-01-04 18:06:42 +0000969 }
970 tb = tb_next;
971 }
972#if !defined(CONFIG_USER_ONLY)
973 /* if no code remaining, no need to continue to use slow writes */
974 if (!p->first_tb) {
975 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000976 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000977 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000978 }
979 }
980#endif
981#ifdef TARGET_HAS_PRECISE_SMC
982 if (current_tb_modified) {
983 /* we generate a block containing just the instruction
984 modifying the memory. It will ensure that it cannot modify
985 itself */
bellardea1c1802004-06-14 18:56:36 +0000986 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000987 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000988 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000989 }
990#endif
991}
992
993/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +0000994static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000995{
996 PageDesc *p;
997 int offset, b;
bellard59817cc2004-02-16 22:01:13 +0000998#if 0
bellarda4193c82004-06-03 14:01:43 +0000999 if (1) {
1000 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +00001001 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
pbrook2e70f6e2008-06-29 01:03:05 +00001002 cpu_single_env->mem_io_vaddr, len,
ths5fafdf22007-09-16 21:08:06 +00001003 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +00001004 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
1005 }
bellard59817cc2004-02-16 22:01:13 +00001006 }
1007#endif
bellard9fa3e852004-01-04 18:06:42 +00001008 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001009 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001010 return;
1011 if (p->code_bitmap) {
1012 offset = start & ~TARGET_PAGE_MASK;
1013 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1014 if (b & ((1 << len) - 1))
1015 goto do_invalidate;
1016 } else {
1017 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001018 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001019 }
1020}
1021
bellard9fa3e852004-01-04 18:06:42 +00001022#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001023static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001024 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001025{
aliguori6b917542008-11-18 19:46:41 +00001026 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001027 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001028 int n;
bellardd720b932004-04-25 17:57:43 +00001029#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001030 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001031 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001032 int current_tb_modified = 0;
1033 target_ulong current_pc = 0;
1034 target_ulong current_cs_base = 0;
1035 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001036#endif
bellard9fa3e852004-01-04 18:06:42 +00001037
1038 addr &= TARGET_PAGE_MASK;
1039 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001040 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001041 return;
1042 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001043#ifdef TARGET_HAS_PRECISE_SMC
1044 if (tb && pc != 0) {
1045 current_tb = tb_find_pc(pc);
1046 }
1047#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001048 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001049 n = (long)tb & 3;
1050 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001051#ifdef TARGET_HAS_PRECISE_SMC
1052 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001053 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001054 /* If we are modifying the current TB, we must stop
1055 its execution. We could be more precise by checking
1056 that the modification is after the current PC, but it
1057 would require a specialized function to partially
1058 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001059
bellardd720b932004-04-25 17:57:43 +00001060 current_tb_modified = 1;
1061 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001062 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1063 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001064 }
1065#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001066 tb_phys_invalidate(tb, addr);
1067 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001068 }
1069 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001070#ifdef TARGET_HAS_PRECISE_SMC
1071 if (current_tb_modified) {
1072 /* we generate a block containing just the instruction
1073 modifying the memory. It will ensure that it cannot modify
1074 itself */
bellardea1c1802004-06-14 18:56:36 +00001075 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001076 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001077 cpu_resume_from_signal(env, puc);
1078 }
1079#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001080}
bellard9fa3e852004-01-04 18:06:42 +00001081#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001082
1083/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001084static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001085 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001086{
1087 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001088 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001089
bellard9fa3e852004-01-04 18:06:42 +00001090 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001091 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001092 tb->page_next[n] = p->first_tb;
1093 last_first_tb = p->first_tb;
1094 p->first_tb = (TranslationBlock *)((long)tb | n);
1095 invalidate_page_bitmap(p);
1096
bellard107db442004-06-22 18:48:46 +00001097#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001098
bellard9fa3e852004-01-04 18:06:42 +00001099#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001100 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001101 target_ulong addr;
1102 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001103 int prot;
1104
bellardfd6ce8f2003-05-14 19:00:11 +00001105 /* force the host page as non writable (writes will have a
1106 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001107 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001108 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001109 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1110 addr += TARGET_PAGE_SIZE) {
1111
1112 p2 = page_find (addr >> TARGET_PAGE_BITS);
1113 if (!p2)
1114 continue;
1115 prot |= p2->flags;
1116 p2->flags &= ~PAGE_WRITE;
1117 page_get_flags(addr);
1118 }
ths5fafdf22007-09-16 21:08:06 +00001119 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001120 (prot & PAGE_BITS) & ~PAGE_WRITE);
1121#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001122 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001123 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001124#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001125 }
bellard9fa3e852004-01-04 18:06:42 +00001126#else
1127 /* if some code is already present, then the pages are already
1128 protected. So we handle the case where only the first TB is
1129 allocated in a physical page */
1130 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001131 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001132 }
1133#endif
bellardd720b932004-04-25 17:57:43 +00001134
1135#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001136}
1137
1138/* Allocate a new translation block. Flush the translation buffer if
1139 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001140TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001141{
1142 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001143
bellard26a5f132008-05-28 12:30:31 +00001144 if (nb_tbs >= code_gen_max_blocks ||
1145 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001146 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001147 tb = &tbs[nb_tbs++];
1148 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001149 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001150 return tb;
1151}
1152
pbrook2e70f6e2008-06-29 01:03:05 +00001153void tb_free(TranslationBlock *tb)
1154{
thsbf20dc02008-06-30 17:22:19 +00001155 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001156 Ignore the hard cases and just back up if this TB happens to
1157 be the last one generated. */
1158 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1159 code_gen_ptr = tb->tc_ptr;
1160 nb_tbs--;
1161 }
1162}
1163
bellard9fa3e852004-01-04 18:06:42 +00001164/* add a new TB and link it to the physical page tables. phys_page2 is
1165 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001166void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001167 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001168{
bellard9fa3e852004-01-04 18:06:42 +00001169 unsigned int h;
1170 TranslationBlock **ptb;
1171
pbrookc8a706f2008-06-02 16:16:42 +00001172 /* Grab the mmap lock to stop another thread invalidating this TB
1173 before we are done. */
1174 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001175 /* add in the physical hash table */
1176 h = tb_phys_hash_func(phys_pc);
1177 ptb = &tb_phys_hash[h];
1178 tb->phys_hash_next = *ptb;
1179 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001180
1181 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001182 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1183 if (phys_page2 != -1)
1184 tb_alloc_page(tb, 1, phys_page2);
1185 else
1186 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001187
bellardd4e81642003-05-25 16:46:15 +00001188 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1189 tb->jmp_next[0] = NULL;
1190 tb->jmp_next[1] = NULL;
1191
1192 /* init original jump addresses */
1193 if (tb->tb_next_offset[0] != 0xffff)
1194 tb_reset_jump(tb, 0);
1195 if (tb->tb_next_offset[1] != 0xffff)
1196 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001197
1198#ifdef DEBUG_TB_CHECK
1199 tb_page_check();
1200#endif
pbrookc8a706f2008-06-02 16:16:42 +00001201 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001202}
1203
bellarda513fe12003-05-27 23:29:48 +00001204/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1205 tb[1].tc_ptr. Return NULL if not found */
1206TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1207{
1208 int m_min, m_max, m;
1209 unsigned long v;
1210 TranslationBlock *tb;
1211
1212 if (nb_tbs <= 0)
1213 return NULL;
1214 if (tc_ptr < (unsigned long)code_gen_buffer ||
1215 tc_ptr >= (unsigned long)code_gen_ptr)
1216 return NULL;
1217 /* binary search (cf Knuth) */
1218 m_min = 0;
1219 m_max = nb_tbs - 1;
1220 while (m_min <= m_max) {
1221 m = (m_min + m_max) >> 1;
1222 tb = &tbs[m];
1223 v = (unsigned long)tb->tc_ptr;
1224 if (v == tc_ptr)
1225 return tb;
1226 else if (tc_ptr < v) {
1227 m_max = m - 1;
1228 } else {
1229 m_min = m + 1;
1230 }
ths5fafdf22007-09-16 21:08:06 +00001231 }
bellarda513fe12003-05-27 23:29:48 +00001232 return &tbs[m_max];
1233}
bellard75012672003-06-21 13:11:07 +00001234
bellardea041c02003-06-25 16:16:50 +00001235static void tb_reset_jump_recursive(TranslationBlock *tb);
1236
1237static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1238{
1239 TranslationBlock *tb1, *tb_next, **ptb;
1240 unsigned int n1;
1241
1242 tb1 = tb->jmp_next[n];
1243 if (tb1 != NULL) {
1244 /* find head of list */
1245 for(;;) {
1246 n1 = (long)tb1 & 3;
1247 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1248 if (n1 == 2)
1249 break;
1250 tb1 = tb1->jmp_next[n1];
1251 }
1252 /* we are now sure now that tb jumps to tb1 */
1253 tb_next = tb1;
1254
1255 /* remove tb from the jmp_first list */
1256 ptb = &tb_next->jmp_first;
1257 for(;;) {
1258 tb1 = *ptb;
1259 n1 = (long)tb1 & 3;
1260 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1261 if (n1 == n && tb1 == tb)
1262 break;
1263 ptb = &tb1->jmp_next[n1];
1264 }
1265 *ptb = tb->jmp_next[n];
1266 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001267
bellardea041c02003-06-25 16:16:50 +00001268 /* suppress the jump to next tb in generated code */
1269 tb_reset_jump(tb, n);
1270
bellard01243112004-01-04 15:48:17 +00001271 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001272 tb_reset_jump_recursive(tb_next);
1273 }
1274}
1275
1276static void tb_reset_jump_recursive(TranslationBlock *tb)
1277{
1278 tb_reset_jump_recursive2(tb, 0);
1279 tb_reset_jump_recursive2(tb, 1);
1280}
1281
bellard1fddef42005-04-17 19:16:13 +00001282#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001283static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1284{
j_mayer9b3c35e2007-04-07 11:21:28 +00001285 target_phys_addr_t addr;
1286 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001287 ram_addr_t ram_addr;
1288 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001289
pbrookc2f07f82006-04-08 17:14:56 +00001290 addr = cpu_get_phys_page_debug(env, pc);
1291 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1292 if (!p) {
1293 pd = IO_MEM_UNASSIGNED;
1294 } else {
1295 pd = p->phys_offset;
1296 }
1297 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001298 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001299}
bellardc27004e2005-01-03 23:35:10 +00001300#endif
bellardd720b932004-04-25 17:57:43 +00001301
pbrook6658ffb2007-03-16 23:58:11 +00001302/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001303int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1304 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001305{
aliguorib4051332008-11-18 20:14:20 +00001306 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001307 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001308
aliguorib4051332008-11-18 20:14:20 +00001309 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1310 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1311 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1312 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1313 return -EINVAL;
1314 }
aliguoria1d1bb32008-11-18 20:07:32 +00001315 wp = qemu_malloc(sizeof(*wp));
1316 if (!wp)
aliguori426cd5d2008-11-18 21:52:54 +00001317 return -ENOMEM;
pbrook6658ffb2007-03-16 23:58:11 +00001318
aliguoria1d1bb32008-11-18 20:07:32 +00001319 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001320 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001321 wp->flags = flags;
1322
aliguori2dc9f412008-11-18 20:56:59 +00001323 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001324 if (flags & BP_GDB)
1325 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1326 else
1327 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001328
pbrook6658ffb2007-03-16 23:58:11 +00001329 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001330
1331 if (watchpoint)
1332 *watchpoint = wp;
1333 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001334}
1335
aliguoria1d1bb32008-11-18 20:07:32 +00001336/* Remove a specific watchpoint. */
1337int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1338 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001339{
aliguorib4051332008-11-18 20:14:20 +00001340 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001341 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001342
aliguoric0ce9982008-11-25 22:13:57 +00001343 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001344 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001345 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001346 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001347 return 0;
1348 }
1349 }
aliguoria1d1bb32008-11-18 20:07:32 +00001350 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001351}
1352
aliguoria1d1bb32008-11-18 20:07:32 +00001353/* Remove a specific watchpoint by reference. */
1354void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1355{
aliguoric0ce9982008-11-25 22:13:57 +00001356 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001357
aliguoria1d1bb32008-11-18 20:07:32 +00001358 tlb_flush_page(env, watchpoint->vaddr);
1359
1360 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001361}
1362
aliguoria1d1bb32008-11-18 20:07:32 +00001363/* Remove all matching watchpoints. */
1364void cpu_watchpoint_remove_all(CPUState *env, int mask)
1365{
aliguoric0ce9982008-11-25 22:13:57 +00001366 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001367
aliguoric0ce9982008-11-25 22:13:57 +00001368 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001369 if (wp->flags & mask)
1370 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001371 }
aliguoria1d1bb32008-11-18 20:07:32 +00001372}
1373
1374/* Add a breakpoint. */
1375int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1376 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001377{
bellard1fddef42005-04-17 19:16:13 +00001378#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001379 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001380
aliguoria1d1bb32008-11-18 20:07:32 +00001381 bp = qemu_malloc(sizeof(*bp));
1382 if (!bp)
aliguori426cd5d2008-11-18 21:52:54 +00001383 return -ENOMEM;
aliguoria1d1bb32008-11-18 20:07:32 +00001384
1385 bp->pc = pc;
1386 bp->flags = flags;
1387
aliguori2dc9f412008-11-18 20:56:59 +00001388 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001389 if (flags & BP_GDB)
1390 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1391 else
1392 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001393
1394 breakpoint_invalidate(env, pc);
1395
1396 if (breakpoint)
1397 *breakpoint = bp;
1398 return 0;
1399#else
1400 return -ENOSYS;
1401#endif
1402}
1403
1404/* Remove a specific breakpoint. */
1405int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1406{
1407#if defined(TARGET_HAS_ICE)
1408 CPUBreakpoint *bp;
1409
aliguoric0ce9982008-11-25 22:13:57 +00001410 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001411 if (bp->pc == pc && bp->flags == flags) {
1412 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001413 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001414 }
bellard4c3a88a2003-07-26 12:06:08 +00001415 }
aliguoria1d1bb32008-11-18 20:07:32 +00001416 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001417#else
aliguoria1d1bb32008-11-18 20:07:32 +00001418 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001419#endif
1420}
1421
aliguoria1d1bb32008-11-18 20:07:32 +00001422/* Remove a specific breakpoint by reference. */
1423void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001424{
bellard1fddef42005-04-17 19:16:13 +00001425#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001426 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001427
aliguoria1d1bb32008-11-18 20:07:32 +00001428 breakpoint_invalidate(env, breakpoint->pc);
1429
1430 qemu_free(breakpoint);
1431#endif
1432}
1433
1434/* Remove all matching breakpoints. */
1435void cpu_breakpoint_remove_all(CPUState *env, int mask)
1436{
1437#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001438 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001439
aliguoric0ce9982008-11-25 22:13:57 +00001440 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001441 if (bp->flags & mask)
1442 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001443 }
bellard4c3a88a2003-07-26 12:06:08 +00001444#endif
1445}
1446
bellardc33a3462003-07-29 20:50:33 +00001447/* enable or disable single step mode. EXCP_DEBUG is returned by the
1448 CPU loop after each instruction */
1449void cpu_single_step(CPUState *env, int enabled)
1450{
bellard1fddef42005-04-17 19:16:13 +00001451#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001452 if (env->singlestep_enabled != enabled) {
1453 env->singlestep_enabled = enabled;
1454 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001455 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001456 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001457 }
1458#endif
1459}
1460
bellard34865132003-10-05 14:28:56 +00001461/* enable or disable low levels log */
1462void cpu_set_log(int log_flags)
1463{
1464 loglevel = log_flags;
1465 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001466 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001467 if (!logfile) {
1468 perror(logfilename);
1469 _exit(1);
1470 }
bellard9fa3e852004-01-04 18:06:42 +00001471#if !defined(CONFIG_SOFTMMU)
1472 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1473 {
blueswir1b55266b2008-09-20 08:07:15 +00001474 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001475 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1476 }
1477#else
bellard34865132003-10-05 14:28:56 +00001478 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001479#endif
pbrooke735b912007-06-30 13:53:24 +00001480 log_append = 1;
1481 }
1482 if (!loglevel && logfile) {
1483 fclose(logfile);
1484 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001485 }
1486}
1487
1488void cpu_set_log_filename(const char *filename)
1489{
1490 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001491 if (logfile) {
1492 fclose(logfile);
1493 logfile = NULL;
1494 }
1495 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001496}
bellardc33a3462003-07-29 20:50:33 +00001497
bellard01243112004-01-04 15:48:17 +00001498/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001499void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001500{
pbrookd5975362008-06-07 20:50:51 +00001501#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001502 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001503 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001504#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001505 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001506
pbrook2e70f6e2008-06-29 01:03:05 +00001507 old_mask = env->interrupt_request;
pbrookd5975362008-06-07 20:50:51 +00001508 /* FIXME: This is probably not threadsafe. A different thread could
thsbf20dc02008-06-30 17:22:19 +00001509 be in the middle of a read-modify-write operation. */
bellard68a79312003-06-30 13:12:32 +00001510 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001511#if defined(USE_NPTL)
1512 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1513 problem and hope the cpu will stop of its own accord. For userspace
1514 emulation this often isn't actually as bad as it sounds. Often
1515 signals are used primarily to interrupt blocking syscalls. */
1516#else
pbrook2e70f6e2008-06-29 01:03:05 +00001517 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001518 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001519#ifndef CONFIG_USER_ONLY
1520 /* CPU_INTERRUPT_EXIT isn't a real interrupt. It just means
1521 an async event happened and we need to process it. */
1522 if (!can_do_io(env)
1523 && (mask & ~(old_mask | CPU_INTERRUPT_EXIT)) != 0) {
1524 cpu_abort(env, "Raised interrupt while not in I/O function");
1525 }
1526#endif
1527 } else {
1528 tb = env->current_tb;
1529 /* if the cpu is currently executing code, we must unlink it and
1530 all the potentially executing TB */
1531 if (tb && !testandset(&interrupt_lock)) {
1532 env->current_tb = NULL;
1533 tb_reset_jump_recursive(tb);
1534 resetlock(&interrupt_lock);
1535 }
bellardea041c02003-06-25 16:16:50 +00001536 }
pbrookd5975362008-06-07 20:50:51 +00001537#endif
bellardea041c02003-06-25 16:16:50 +00001538}
1539
bellardb54ad042004-05-20 13:42:52 +00001540void cpu_reset_interrupt(CPUState *env, int mask)
1541{
1542 env->interrupt_request &= ~mask;
1543}
1544
blueswir1c7cd6a32008-10-02 18:27:46 +00001545const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001546 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001547 "show generated host assembly code for each compiled TB" },
1548 { CPU_LOG_TB_IN_ASM, "in_asm",
1549 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001550 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001551 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001552 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001553 "show micro ops "
1554#ifdef TARGET_I386
1555 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001556#endif
blueswir1e01a1152008-03-14 17:37:11 +00001557 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001558 { CPU_LOG_INT, "int",
1559 "show interrupts/exceptions in short format" },
1560 { CPU_LOG_EXEC, "exec",
1561 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001562 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001563 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001564#ifdef TARGET_I386
1565 { CPU_LOG_PCALL, "pcall",
1566 "show protected mode far calls/returns/exceptions" },
1567#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001568#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001569 { CPU_LOG_IOPORT, "ioport",
1570 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001571#endif
bellardf193c792004-03-21 17:06:25 +00001572 { 0, NULL, NULL },
1573};
1574
1575static int cmp1(const char *s1, int n, const char *s2)
1576{
1577 if (strlen(s2) != n)
1578 return 0;
1579 return memcmp(s1, s2, n) == 0;
1580}
ths3b46e622007-09-17 08:09:54 +00001581
bellardf193c792004-03-21 17:06:25 +00001582/* takes a comma separated list of log masks. Return 0 if error. */
1583int cpu_str_to_log_mask(const char *str)
1584{
blueswir1c7cd6a32008-10-02 18:27:46 +00001585 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001586 int mask;
1587 const char *p, *p1;
1588
1589 p = str;
1590 mask = 0;
1591 for(;;) {
1592 p1 = strchr(p, ',');
1593 if (!p1)
1594 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001595 if(cmp1(p,p1-p,"all")) {
1596 for(item = cpu_log_items; item->mask != 0; item++) {
1597 mask |= item->mask;
1598 }
1599 } else {
bellardf193c792004-03-21 17:06:25 +00001600 for(item = cpu_log_items; item->mask != 0; item++) {
1601 if (cmp1(p, p1 - p, item->name))
1602 goto found;
1603 }
1604 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001605 }
bellardf193c792004-03-21 17:06:25 +00001606 found:
1607 mask |= item->mask;
1608 if (*p1 != ',')
1609 break;
1610 p = p1 + 1;
1611 }
1612 return mask;
1613}
bellardea041c02003-06-25 16:16:50 +00001614
bellard75012672003-06-21 13:11:07 +00001615void cpu_abort(CPUState *env, const char *fmt, ...)
1616{
1617 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001618 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001619
1620 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001621 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001622 fprintf(stderr, "qemu: fatal: ");
1623 vfprintf(stderr, fmt, ap);
1624 fprintf(stderr, "\n");
1625#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001626 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1627#else
1628 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001629#endif
balrog924edca2007-06-10 14:07:13 +00001630 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001631 fprintf(logfile, "qemu: fatal: ");
pbrook493ae1f2007-11-23 16:53:59 +00001632 vfprintf(logfile, fmt, ap2);
j_mayerf9373292007-09-29 12:18:20 +00001633 fprintf(logfile, "\n");
1634#ifdef TARGET_I386
1635 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1636#else
1637 cpu_dump_state(env, logfile, fprintf, 0);
1638#endif
balrog924edca2007-06-10 14:07:13 +00001639 fflush(logfile);
1640 fclose(logfile);
1641 }
pbrook493ae1f2007-11-23 16:53:59 +00001642 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001643 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001644 abort();
1645}
1646
thsc5be9f02007-02-28 20:20:53 +00001647CPUState *cpu_copy(CPUState *env)
1648{
ths01ba9812007-12-09 02:22:57 +00001649 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001650 /* preserve chaining and index */
1651 CPUState *next_cpu = new_env->next_cpu;
1652 int cpu_index = new_env->cpu_index;
1653 memcpy(new_env, env, sizeof(CPUState));
1654 new_env->next_cpu = next_cpu;
1655 new_env->cpu_index = cpu_index;
1656 return new_env;
1657}
1658
bellard01243112004-01-04 15:48:17 +00001659#if !defined(CONFIG_USER_ONLY)
1660
edgar_igl5c751e92008-05-06 08:44:21 +00001661static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1662{
1663 unsigned int i;
1664
1665 /* Discard jump cache entries for any tb which might potentially
1666 overlap the flushed page. */
1667 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1668 memset (&env->tb_jmp_cache[i], 0,
1669 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1670
1671 i = tb_jmp_cache_hash_page(addr);
1672 memset (&env->tb_jmp_cache[i], 0,
1673 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1674}
1675
bellardee8b7022004-02-03 23:35:10 +00001676/* NOTE: if flush_global is true, also flush global entries (not
1677 implemented yet) */
1678void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001679{
bellard33417e72003-08-10 21:47:01 +00001680 int i;
bellard01243112004-01-04 15:48:17 +00001681
bellard9fa3e852004-01-04 18:06:42 +00001682#if defined(DEBUG_TLB)
1683 printf("tlb_flush:\n");
1684#endif
bellard01243112004-01-04 15:48:17 +00001685 /* must reset current TB so that interrupts cannot modify the
1686 links while we are modifying them */
1687 env->current_tb = NULL;
1688
bellard33417e72003-08-10 21:47:01 +00001689 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001690 env->tlb_table[0][i].addr_read = -1;
1691 env->tlb_table[0][i].addr_write = -1;
1692 env->tlb_table[0][i].addr_code = -1;
1693 env->tlb_table[1][i].addr_read = -1;
1694 env->tlb_table[1][i].addr_write = -1;
1695 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001696#if (NB_MMU_MODES >= 3)
1697 env->tlb_table[2][i].addr_read = -1;
1698 env->tlb_table[2][i].addr_write = -1;
1699 env->tlb_table[2][i].addr_code = -1;
1700#if (NB_MMU_MODES == 4)
1701 env->tlb_table[3][i].addr_read = -1;
1702 env->tlb_table[3][i].addr_write = -1;
1703 env->tlb_table[3][i].addr_code = -1;
1704#endif
1705#endif
bellard33417e72003-08-10 21:47:01 +00001706 }
bellard9fa3e852004-01-04 18:06:42 +00001707
bellard8a40a182005-11-20 10:35:40 +00001708 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001709
bellard0a962c02005-02-10 22:00:27 +00001710#ifdef USE_KQEMU
1711 if (env->kqemu_enabled) {
1712 kqemu_flush(env, flush_global);
1713 }
1714#endif
bellarde3db7222005-01-26 22:00:47 +00001715 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001716}
1717
bellard274da6b2004-05-20 21:56:27 +00001718static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001719{
ths5fafdf22007-09-16 21:08:06 +00001720 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001721 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001722 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001723 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001724 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001725 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1726 tlb_entry->addr_read = -1;
1727 tlb_entry->addr_write = -1;
1728 tlb_entry->addr_code = -1;
1729 }
bellard61382a52003-10-27 21:22:23 +00001730}
1731
bellard2e126692004-04-25 21:28:44 +00001732void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001733{
bellard8a40a182005-11-20 10:35:40 +00001734 int i;
bellard01243112004-01-04 15:48:17 +00001735
bellard9fa3e852004-01-04 18:06:42 +00001736#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001737 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001738#endif
bellard01243112004-01-04 15:48:17 +00001739 /* must reset current TB so that interrupts cannot modify the
1740 links while we are modifying them */
1741 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001742
bellard61382a52003-10-27 21:22:23 +00001743 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001744 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001745 tlb_flush_entry(&env->tlb_table[0][i], addr);
1746 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001747#if (NB_MMU_MODES >= 3)
1748 tlb_flush_entry(&env->tlb_table[2][i], addr);
1749#if (NB_MMU_MODES == 4)
1750 tlb_flush_entry(&env->tlb_table[3][i], addr);
1751#endif
1752#endif
bellard01243112004-01-04 15:48:17 +00001753
edgar_igl5c751e92008-05-06 08:44:21 +00001754 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001755
bellard0a962c02005-02-10 22:00:27 +00001756#ifdef USE_KQEMU
1757 if (env->kqemu_enabled) {
1758 kqemu_flush_page(env, addr);
1759 }
1760#endif
bellard9fa3e852004-01-04 18:06:42 +00001761}
1762
bellard9fa3e852004-01-04 18:06:42 +00001763/* update the TLBs so that writes to code in the virtual page 'addr'
1764 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001765static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001766{
ths5fafdf22007-09-16 21:08:06 +00001767 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001768 ram_addr + TARGET_PAGE_SIZE,
1769 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001770}
1771
bellard9fa3e852004-01-04 18:06:42 +00001772/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001773 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001774static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001775 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001776{
bellard3a7d9292005-08-21 09:26:42 +00001777 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001778}
1779
ths5fafdf22007-09-16 21:08:06 +00001780static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001781 unsigned long start, unsigned long length)
1782{
1783 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001784 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1785 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001786 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001787 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001788 }
1789 }
1790}
1791
bellard3a7d9292005-08-21 09:26:42 +00001792void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001793 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001794{
1795 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001796 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001797 int i, mask, len;
1798 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001799
1800 start &= TARGET_PAGE_MASK;
1801 end = TARGET_PAGE_ALIGN(end);
1802
1803 length = end - start;
1804 if (length == 0)
1805 return;
bellard0a962c02005-02-10 22:00:27 +00001806 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001807#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001808 /* XXX: should not depend on cpu context */
1809 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001810 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001811 ram_addr_t addr;
1812 addr = start;
1813 for(i = 0; i < len; i++) {
1814 kqemu_set_notdirty(env, addr);
1815 addr += TARGET_PAGE_SIZE;
1816 }
bellard3a7d9292005-08-21 09:26:42 +00001817 }
1818#endif
bellardf23db162005-08-21 19:12:28 +00001819 mask = ~dirty_flags;
1820 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1821 for(i = 0; i < len; i++)
1822 p[i] &= mask;
1823
bellard1ccde1c2004-02-06 19:46:14 +00001824 /* we modify the TLB cache so that the dirty bit will be set again
1825 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001826 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001827 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1828 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001829 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001830 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001831 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001832#if (NB_MMU_MODES >= 3)
1833 for(i = 0; i < CPU_TLB_SIZE; i++)
1834 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1835#if (NB_MMU_MODES == 4)
1836 for(i = 0; i < CPU_TLB_SIZE; i++)
1837 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1838#endif
1839#endif
bellard6a00d602005-11-21 23:25:50 +00001840 }
bellard1ccde1c2004-02-06 19:46:14 +00001841}
1842
aliguori74576192008-10-06 14:02:03 +00001843int cpu_physical_memory_set_dirty_tracking(int enable)
1844{
1845 in_migration = enable;
1846 return 0;
1847}
1848
1849int cpu_physical_memory_get_dirty_tracking(void)
1850{
1851 return in_migration;
1852}
1853
aliguori2bec46d2008-11-24 20:21:41 +00001854void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr)
1855{
1856 if (kvm_enabled())
1857 kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1858}
1859
bellard3a7d9292005-08-21 09:26:42 +00001860static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1861{
1862 ram_addr_t ram_addr;
1863
bellard84b7b8e2005-11-28 21:19:04 +00001864 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001865 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001866 tlb_entry->addend - (unsigned long)phys_ram_base;
1867 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001868 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001869 }
1870 }
1871}
1872
1873/* update the TLB according to the current state of the dirty bits */
1874void cpu_tlb_update_dirty(CPUState *env)
1875{
1876 int i;
1877 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001878 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001879 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001880 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001881#if (NB_MMU_MODES >= 3)
1882 for(i = 0; i < CPU_TLB_SIZE; i++)
1883 tlb_update_dirty(&env->tlb_table[2][i]);
1884#if (NB_MMU_MODES == 4)
1885 for(i = 0; i < CPU_TLB_SIZE; i++)
1886 tlb_update_dirty(&env->tlb_table[3][i]);
1887#endif
1888#endif
bellard3a7d9292005-08-21 09:26:42 +00001889}
1890
pbrook0f459d12008-06-09 00:20:13 +00001891static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001892{
pbrook0f459d12008-06-09 00:20:13 +00001893 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1894 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001895}
1896
pbrook0f459d12008-06-09 00:20:13 +00001897/* update the TLB corresponding to virtual page vaddr
1898 so that it is no longer dirty */
1899static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001900{
bellard1ccde1c2004-02-06 19:46:14 +00001901 int i;
1902
pbrook0f459d12008-06-09 00:20:13 +00001903 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001904 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001905 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1906 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001907#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001908 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001909#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001910 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001911#endif
1912#endif
bellard9fa3e852004-01-04 18:06:42 +00001913}
1914
bellard59817cc2004-02-16 22:01:13 +00001915/* add a new TLB entry. At most one entry for a given virtual address
1916 is permitted. Return 0 if OK or 2 if the page could not be mapped
1917 (can only happen in non SOFTMMU mode for I/O pages or pages
1918 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001919int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1920 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001921 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001922{
bellard92e873b2004-05-21 14:52:29 +00001923 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001924 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001925 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001926 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001927 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001928 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001929 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001930 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001931 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001932 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001933
bellard92e873b2004-05-21 14:52:29 +00001934 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001935 if (!p) {
1936 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001937 } else {
1938 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001939 }
1940#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001941 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1942 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001943#endif
1944
1945 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001946 address = vaddr;
1947 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1948 /* IO memory case (romd handled later) */
1949 address |= TLB_MMIO;
1950 }
1951 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1952 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1953 /* Normal RAM. */
1954 iotlb = pd & TARGET_PAGE_MASK;
1955 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1956 iotlb |= IO_MEM_NOTDIRTY;
1957 else
1958 iotlb |= IO_MEM_ROM;
1959 } else {
1960 /* IO handlers are currently passed a phsical address.
1961 It would be nice to pass an offset from the base address
1962 of that region. This would avoid having to special case RAM,
1963 and avoid full address decoding in every device.
1964 We can't use the high bits of pd for this because
1965 IO_MEM_ROMD uses these as a ram address. */
1966 iotlb = (pd & ~TARGET_PAGE_MASK) + paddr;
1967 }
pbrook6658ffb2007-03-16 23:58:11 +00001968
pbrook0f459d12008-06-09 00:20:13 +00001969 code_address = address;
1970 /* Make accesses to pages with watchpoints go via the
1971 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00001972 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001973 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00001974 iotlb = io_mem_watch + paddr;
1975 /* TODO: The memory case can be optimized by not trapping
1976 reads of pages with a write breakpoint. */
1977 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00001978 }
pbrook0f459d12008-06-09 00:20:13 +00001979 }
balrogd79acba2007-06-26 20:01:13 +00001980
pbrook0f459d12008-06-09 00:20:13 +00001981 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
1982 env->iotlb[mmu_idx][index] = iotlb - vaddr;
1983 te = &env->tlb_table[mmu_idx][index];
1984 te->addend = addend - vaddr;
1985 if (prot & PAGE_READ) {
1986 te->addr_read = address;
1987 } else {
1988 te->addr_read = -1;
1989 }
edgar_igl5c751e92008-05-06 08:44:21 +00001990
pbrook0f459d12008-06-09 00:20:13 +00001991 if (prot & PAGE_EXEC) {
1992 te->addr_code = code_address;
1993 } else {
1994 te->addr_code = -1;
1995 }
1996 if (prot & PAGE_WRITE) {
1997 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
1998 (pd & IO_MEM_ROMD)) {
1999 /* Write access calls the I/O callback. */
2000 te->addr_write = address | TLB_MMIO;
2001 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2002 !cpu_physical_memory_is_dirty(pd)) {
2003 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002004 } else {
pbrook0f459d12008-06-09 00:20:13 +00002005 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002006 }
pbrook0f459d12008-06-09 00:20:13 +00002007 } else {
2008 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002009 }
bellard9fa3e852004-01-04 18:06:42 +00002010 return ret;
2011}
2012
bellard01243112004-01-04 15:48:17 +00002013#else
2014
bellardee8b7022004-02-03 23:35:10 +00002015void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002016{
2017}
2018
bellard2e126692004-04-25 21:28:44 +00002019void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002020{
2021}
2022
ths5fafdf22007-09-16 21:08:06 +00002023int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2024 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002025 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002026{
bellard9fa3e852004-01-04 18:06:42 +00002027 return 0;
2028}
bellard33417e72003-08-10 21:47:01 +00002029
bellard9fa3e852004-01-04 18:06:42 +00002030/* dump memory mappings */
2031void page_dump(FILE *f)
2032{
2033 unsigned long start, end;
2034 int i, j, prot, prot1;
2035 PageDesc *p;
2036
2037 fprintf(f, "%-8s %-8s %-8s %s\n",
2038 "start", "end", "size", "prot");
2039 start = -1;
2040 end = -1;
2041 prot = 0;
2042 for(i = 0; i <= L1_SIZE; i++) {
2043 if (i < L1_SIZE)
2044 p = l1_map[i];
2045 else
2046 p = NULL;
2047 for(j = 0;j < L2_SIZE; j++) {
2048 if (!p)
2049 prot1 = 0;
2050 else
2051 prot1 = p[j].flags;
2052 if (prot1 != prot) {
2053 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2054 if (start != -1) {
2055 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002056 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002057 prot & PAGE_READ ? 'r' : '-',
2058 prot & PAGE_WRITE ? 'w' : '-',
2059 prot & PAGE_EXEC ? 'x' : '-');
2060 }
2061 if (prot1 != 0)
2062 start = end;
2063 else
2064 start = -1;
2065 prot = prot1;
2066 }
2067 if (!p)
2068 break;
2069 }
bellard33417e72003-08-10 21:47:01 +00002070 }
bellard33417e72003-08-10 21:47:01 +00002071}
2072
pbrook53a59602006-03-25 19:31:22 +00002073int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002074{
bellard9fa3e852004-01-04 18:06:42 +00002075 PageDesc *p;
2076
2077 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002078 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002079 return 0;
2080 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002081}
2082
bellard9fa3e852004-01-04 18:06:42 +00002083/* modify the flags of a page and invalidate the code if
2084 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2085 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002086void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002087{
2088 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002089 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002090
pbrookc8a706f2008-06-02 16:16:42 +00002091 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002092 start = start & TARGET_PAGE_MASK;
2093 end = TARGET_PAGE_ALIGN(end);
2094 if (flags & PAGE_WRITE)
2095 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002096 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2097 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002098 /* We may be called for host regions that are outside guest
2099 address space. */
2100 if (!p)
2101 return;
bellard9fa3e852004-01-04 18:06:42 +00002102 /* if the write protection is set, then we invalidate the code
2103 inside */
ths5fafdf22007-09-16 21:08:06 +00002104 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002105 (flags & PAGE_WRITE) &&
2106 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002107 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002108 }
2109 p->flags = flags;
2110 }
bellard9fa3e852004-01-04 18:06:42 +00002111}
2112
ths3d97b402007-11-02 19:02:07 +00002113int page_check_range(target_ulong start, target_ulong len, int flags)
2114{
2115 PageDesc *p;
2116 target_ulong end;
2117 target_ulong addr;
2118
balrog55f280c2008-10-28 10:24:11 +00002119 if (start + len < start)
2120 /* we've wrapped around */
2121 return -1;
2122
ths3d97b402007-11-02 19:02:07 +00002123 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2124 start = start & TARGET_PAGE_MASK;
2125
ths3d97b402007-11-02 19:02:07 +00002126 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2127 p = page_find(addr >> TARGET_PAGE_BITS);
2128 if( !p )
2129 return -1;
2130 if( !(p->flags & PAGE_VALID) )
2131 return -1;
2132
bellarddae32702007-11-14 10:51:00 +00002133 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002134 return -1;
bellarddae32702007-11-14 10:51:00 +00002135 if (flags & PAGE_WRITE) {
2136 if (!(p->flags & PAGE_WRITE_ORG))
2137 return -1;
2138 /* unprotect the page if it was put read-only because it
2139 contains translated code */
2140 if (!(p->flags & PAGE_WRITE)) {
2141 if (!page_unprotect(addr, 0, NULL))
2142 return -1;
2143 }
2144 return 0;
2145 }
ths3d97b402007-11-02 19:02:07 +00002146 }
2147 return 0;
2148}
2149
bellard9fa3e852004-01-04 18:06:42 +00002150/* called from signal handler: invalidate the code and unprotect the
2151 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002152int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002153{
2154 unsigned int page_index, prot, pindex;
2155 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002156 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002157
pbrookc8a706f2008-06-02 16:16:42 +00002158 /* Technically this isn't safe inside a signal handler. However we
2159 know this only ever happens in a synchronous SEGV handler, so in
2160 practice it seems to be ok. */
2161 mmap_lock();
2162
bellard83fb7ad2004-07-05 21:25:26 +00002163 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002164 page_index = host_start >> TARGET_PAGE_BITS;
2165 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002166 if (!p1) {
2167 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002168 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002169 }
bellard83fb7ad2004-07-05 21:25:26 +00002170 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002171 p = p1;
2172 prot = 0;
2173 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2174 prot |= p->flags;
2175 p++;
2176 }
2177 /* if the page was really writable, then we change its
2178 protection back to writable */
2179 if (prot & PAGE_WRITE_ORG) {
2180 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2181 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002182 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002183 (prot & PAGE_BITS) | PAGE_WRITE);
2184 p1[pindex].flags |= PAGE_WRITE;
2185 /* and since the content will be modified, we must invalidate
2186 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002187 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002188#ifdef DEBUG_TB_CHECK
2189 tb_invalidate_check(address);
2190#endif
pbrookc8a706f2008-06-02 16:16:42 +00002191 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002192 return 1;
2193 }
2194 }
pbrookc8a706f2008-06-02 16:16:42 +00002195 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002196 return 0;
2197}
2198
bellard6a00d602005-11-21 23:25:50 +00002199static inline void tlb_set_dirty(CPUState *env,
2200 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002201{
2202}
bellard9fa3e852004-01-04 18:06:42 +00002203#endif /* defined(CONFIG_USER_ONLY) */
2204
pbrooke2eef172008-06-08 01:09:01 +00002205#if !defined(CONFIG_USER_ONLY)
blueswir1db7b5422007-05-26 17:36:03 +00002206static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002207 ram_addr_t memory);
2208static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2209 ram_addr_t orig_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002210#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2211 need_subpage) \
2212 do { \
2213 if (addr > start_addr) \
2214 start_addr2 = 0; \
2215 else { \
2216 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2217 if (start_addr2 > 0) \
2218 need_subpage = 1; \
2219 } \
2220 \
blueswir149e9fba2007-05-30 17:25:06 +00002221 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002222 end_addr2 = TARGET_PAGE_SIZE - 1; \
2223 else { \
2224 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2225 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2226 need_subpage = 1; \
2227 } \
2228 } while (0)
2229
bellard33417e72003-08-10 21:47:01 +00002230/* register physical memory. 'size' must be a multiple of the target
2231 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
2232 io memory page */
ths5fafdf22007-09-16 21:08:06 +00002233void cpu_register_physical_memory(target_phys_addr_t start_addr,
aurel3200f82b82008-04-27 21:12:55 +00002234 ram_addr_t size,
2235 ram_addr_t phys_offset)
bellard33417e72003-08-10 21:47:01 +00002236{
bellard108c49b2005-07-24 12:55:09 +00002237 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002238 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002239 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002240 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002241 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002242
bellardda260242008-05-30 20:48:25 +00002243#ifdef USE_KQEMU
2244 /* XXX: should not depend on cpu context */
2245 env = first_cpu;
2246 if (env->kqemu_enabled) {
2247 kqemu_set_phys_mem(start_addr, size, phys_offset);
2248 }
2249#endif
aliguori7ba1e612008-11-05 16:04:33 +00002250 if (kvm_enabled())
2251 kvm_set_phys_mem(start_addr, size, phys_offset);
2252
bellard5fd386f2004-05-23 21:11:22 +00002253 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002254 end_addr = start_addr + (target_phys_addr_t)size;
2255 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002256 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2257 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002258 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002259 target_phys_addr_t start_addr2, end_addr2;
2260 int need_subpage = 0;
2261
2262 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2263 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002264 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002265 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2266 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2267 &p->phys_offset, orig_memory);
2268 } else {
2269 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2270 >> IO_MEM_SHIFT];
2271 }
2272 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
2273 } else {
2274 p->phys_offset = phys_offset;
2275 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2276 (phys_offset & IO_MEM_ROMD))
2277 phys_offset += TARGET_PAGE_SIZE;
2278 }
2279 } else {
2280 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2281 p->phys_offset = phys_offset;
2282 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2283 (phys_offset & IO_MEM_ROMD))
2284 phys_offset += TARGET_PAGE_SIZE;
2285 else {
2286 target_phys_addr_t start_addr2, end_addr2;
2287 int need_subpage = 0;
2288
2289 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2290 end_addr2, need_subpage);
2291
blueswir14254fab2008-01-01 16:57:19 +00002292 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002293 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2294 &p->phys_offset, IO_MEM_UNASSIGNED);
2295 subpage_register(subpage, start_addr2, end_addr2,
2296 phys_offset);
2297 }
2298 }
2299 }
bellard33417e72003-08-10 21:47:01 +00002300 }
ths3b46e622007-09-17 08:09:54 +00002301
bellard9d420372006-06-25 22:25:22 +00002302 /* since each CPU stores ram addresses in its TLB cache, we must
2303 reset the modified entries */
2304 /* XXX: slow ! */
2305 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2306 tlb_flush(env, 1);
2307 }
bellard33417e72003-08-10 21:47:01 +00002308}
2309
bellardba863452006-09-24 18:41:10 +00002310/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002311ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002312{
2313 PhysPageDesc *p;
2314
2315 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2316 if (!p)
2317 return IO_MEM_UNASSIGNED;
2318 return p->phys_offset;
2319}
2320
bellarde9a1ab12007-02-08 23:08:38 +00002321/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002322ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002323{
2324 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002325 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002326 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002327 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002328 abort();
2329 }
2330 addr = phys_ram_alloc_offset;
2331 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2332 return addr;
2333}
2334
2335void qemu_ram_free(ram_addr_t addr)
2336{
2337}
2338
bellarda4193c82004-06-03 14:01:43 +00002339static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002340{
pbrook67d3b952006-12-18 05:03:52 +00002341#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002342 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002343#endif
blueswir1e18231a2008-10-06 18:46:28 +00002344#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2345 do_unassigned_access(addr, 0, 0, 0, 1);
2346#endif
2347 return 0;
2348}
2349
2350static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2351{
2352#ifdef DEBUG_UNASSIGNED
2353 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2354#endif
2355#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2356 do_unassigned_access(addr, 0, 0, 0, 2);
2357#endif
2358 return 0;
2359}
2360
2361static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2362{
2363#ifdef DEBUG_UNASSIGNED
2364 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2365#endif
2366#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2367 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002368#endif
bellard33417e72003-08-10 21:47:01 +00002369 return 0;
2370}
2371
bellarda4193c82004-06-03 14:01:43 +00002372static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002373{
pbrook67d3b952006-12-18 05:03:52 +00002374#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002375 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002376#endif
blueswir1e18231a2008-10-06 18:46:28 +00002377#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2378 do_unassigned_access(addr, 1, 0, 0, 1);
2379#endif
2380}
2381
2382static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2383{
2384#ifdef DEBUG_UNASSIGNED
2385 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2386#endif
2387#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2388 do_unassigned_access(addr, 1, 0, 0, 2);
2389#endif
2390}
2391
2392static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2393{
2394#ifdef DEBUG_UNASSIGNED
2395 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2396#endif
2397#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2398 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002399#endif
bellard33417e72003-08-10 21:47:01 +00002400}
2401
2402static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2403 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002404 unassigned_mem_readw,
2405 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002406};
2407
2408static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2409 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002410 unassigned_mem_writew,
2411 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002412};
2413
pbrook0f459d12008-06-09 00:20:13 +00002414static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2415 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002416{
bellard3a7d9292005-08-21 09:26:42 +00002417 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002418 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2419 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2420#if !defined(CONFIG_USER_ONLY)
2421 tb_invalidate_phys_page_fast(ram_addr, 1);
2422 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2423#endif
2424 }
pbrook0f459d12008-06-09 00:20:13 +00002425 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002426#ifdef USE_KQEMU
2427 if (cpu_single_env->kqemu_enabled &&
2428 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2429 kqemu_modify_page(cpu_single_env, ram_addr);
2430#endif
bellardf23db162005-08-21 19:12:28 +00002431 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2432 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2433 /* we remove the notdirty callback only if the code has been
2434 flushed */
2435 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002436 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002437}
2438
pbrook0f459d12008-06-09 00:20:13 +00002439static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2440 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002441{
bellard3a7d9292005-08-21 09:26:42 +00002442 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002443 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2444 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2445#if !defined(CONFIG_USER_ONLY)
2446 tb_invalidate_phys_page_fast(ram_addr, 2);
2447 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2448#endif
2449 }
pbrook0f459d12008-06-09 00:20:13 +00002450 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002451#ifdef USE_KQEMU
2452 if (cpu_single_env->kqemu_enabled &&
2453 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2454 kqemu_modify_page(cpu_single_env, ram_addr);
2455#endif
bellardf23db162005-08-21 19:12:28 +00002456 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2457 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2458 /* we remove the notdirty callback only if the code has been
2459 flushed */
2460 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002461 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002462}
2463
pbrook0f459d12008-06-09 00:20:13 +00002464static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2465 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002466{
bellard3a7d9292005-08-21 09:26:42 +00002467 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002468 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2469 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2470#if !defined(CONFIG_USER_ONLY)
2471 tb_invalidate_phys_page_fast(ram_addr, 4);
2472 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2473#endif
2474 }
pbrook0f459d12008-06-09 00:20:13 +00002475 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002476#ifdef USE_KQEMU
2477 if (cpu_single_env->kqemu_enabled &&
2478 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2479 kqemu_modify_page(cpu_single_env, ram_addr);
2480#endif
bellardf23db162005-08-21 19:12:28 +00002481 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2482 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2483 /* we remove the notdirty callback only if the code has been
2484 flushed */
2485 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002486 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002487}
2488
bellard3a7d9292005-08-21 09:26:42 +00002489static CPUReadMemoryFunc *error_mem_read[3] = {
2490 NULL, /* never used */
2491 NULL, /* never used */
2492 NULL, /* never used */
2493};
2494
bellard1ccde1c2004-02-06 19:46:14 +00002495static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2496 notdirty_mem_writeb,
2497 notdirty_mem_writew,
2498 notdirty_mem_writel,
2499};
2500
pbrook0f459d12008-06-09 00:20:13 +00002501/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002502static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002503{
2504 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002505 target_ulong pc, cs_base;
2506 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002507 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002508 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002509 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002510
aliguori06d55cc2008-11-18 20:24:06 +00002511 if (env->watchpoint_hit) {
2512 /* We re-entered the check after replacing the TB. Now raise
2513 * the debug interrupt so that is will trigger after the
2514 * current instruction. */
2515 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2516 return;
2517 }
pbrook2e70f6e2008-06-29 01:03:05 +00002518 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002519 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002520 if ((vaddr == (wp->vaddr & len_mask) ||
2521 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002522 wp->flags |= BP_WATCHPOINT_HIT;
2523 if (!env->watchpoint_hit) {
2524 env->watchpoint_hit = wp;
2525 tb = tb_find_pc(env->mem_io_pc);
2526 if (!tb) {
2527 cpu_abort(env, "check_watchpoint: could not find TB for "
2528 "pc=%p", (void *)env->mem_io_pc);
2529 }
2530 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2531 tb_phys_invalidate(tb, -1);
2532 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2533 env->exception_index = EXCP_DEBUG;
2534 } else {
2535 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2536 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2537 }
2538 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002539 }
aliguori6e140f22008-11-18 20:37:55 +00002540 } else {
2541 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002542 }
2543 }
2544}
2545
pbrook6658ffb2007-03-16 23:58:11 +00002546/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2547 so these check for a hit then pass through to the normal out-of-line
2548 phys routines. */
2549static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2550{
aliguorib4051332008-11-18 20:14:20 +00002551 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002552 return ldub_phys(addr);
2553}
2554
2555static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2556{
aliguorib4051332008-11-18 20:14:20 +00002557 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002558 return lduw_phys(addr);
2559}
2560
2561static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2562{
aliguorib4051332008-11-18 20:14:20 +00002563 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002564 return ldl_phys(addr);
2565}
2566
pbrook6658ffb2007-03-16 23:58:11 +00002567static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2568 uint32_t val)
2569{
aliguorib4051332008-11-18 20:14:20 +00002570 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002571 stb_phys(addr, val);
2572}
2573
2574static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2575 uint32_t val)
2576{
aliguorib4051332008-11-18 20:14:20 +00002577 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002578 stw_phys(addr, val);
2579}
2580
2581static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2582 uint32_t val)
2583{
aliguorib4051332008-11-18 20:14:20 +00002584 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002585 stl_phys(addr, val);
2586}
2587
2588static CPUReadMemoryFunc *watch_mem_read[3] = {
2589 watch_mem_readb,
2590 watch_mem_readw,
2591 watch_mem_readl,
2592};
2593
2594static CPUWriteMemoryFunc *watch_mem_write[3] = {
2595 watch_mem_writeb,
2596 watch_mem_writew,
2597 watch_mem_writel,
2598};
pbrook6658ffb2007-03-16 23:58:11 +00002599
blueswir1db7b5422007-05-26 17:36:03 +00002600static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2601 unsigned int len)
2602{
blueswir1db7b5422007-05-26 17:36:03 +00002603 uint32_t ret;
2604 unsigned int idx;
2605
2606 idx = SUBPAGE_IDX(addr - mmio->base);
2607#if defined(DEBUG_SUBPAGE)
2608 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2609 mmio, len, addr, idx);
2610#endif
blueswir13ee89922008-01-02 19:45:26 +00002611 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len], addr);
blueswir1db7b5422007-05-26 17:36:03 +00002612
2613 return ret;
2614}
2615
2616static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2617 uint32_t value, unsigned int len)
2618{
blueswir1db7b5422007-05-26 17:36:03 +00002619 unsigned int idx;
2620
2621 idx = SUBPAGE_IDX(addr - mmio->base);
2622#if defined(DEBUG_SUBPAGE)
2623 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2624 mmio, len, addr, idx, value);
2625#endif
blueswir13ee89922008-01-02 19:45:26 +00002626 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002627}
2628
2629static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2630{
2631#if defined(DEBUG_SUBPAGE)
2632 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2633#endif
2634
2635 return subpage_readlen(opaque, addr, 0);
2636}
2637
2638static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2639 uint32_t value)
2640{
2641#if defined(DEBUG_SUBPAGE)
2642 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2643#endif
2644 subpage_writelen(opaque, addr, value, 0);
2645}
2646
2647static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2648{
2649#if defined(DEBUG_SUBPAGE)
2650 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2651#endif
2652
2653 return subpage_readlen(opaque, addr, 1);
2654}
2655
2656static void subpage_writew (void *opaque, target_phys_addr_t addr,
2657 uint32_t value)
2658{
2659#if defined(DEBUG_SUBPAGE)
2660 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2661#endif
2662 subpage_writelen(opaque, addr, value, 1);
2663}
2664
2665static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2666{
2667#if defined(DEBUG_SUBPAGE)
2668 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2669#endif
2670
2671 return subpage_readlen(opaque, addr, 2);
2672}
2673
2674static void subpage_writel (void *opaque,
2675 target_phys_addr_t addr, uint32_t value)
2676{
2677#if defined(DEBUG_SUBPAGE)
2678 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2679#endif
2680 subpage_writelen(opaque, addr, value, 2);
2681}
2682
2683static CPUReadMemoryFunc *subpage_read[] = {
2684 &subpage_readb,
2685 &subpage_readw,
2686 &subpage_readl,
2687};
2688
2689static CPUWriteMemoryFunc *subpage_write[] = {
2690 &subpage_writeb,
2691 &subpage_writew,
2692 &subpage_writel,
2693};
2694
2695static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002696 ram_addr_t memory)
blueswir1db7b5422007-05-26 17:36:03 +00002697{
2698 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002699 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002700
2701 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2702 return -1;
2703 idx = SUBPAGE_IDX(start);
2704 eidx = SUBPAGE_IDX(end);
2705#if defined(DEBUG_SUBPAGE)
2706 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2707 mmio, start, end, idx, eidx, memory);
2708#endif
2709 memory >>= IO_MEM_SHIFT;
2710 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002711 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002712 if (io_mem_read[memory][i]) {
2713 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2714 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
2715 }
2716 if (io_mem_write[memory][i]) {
2717 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2718 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
2719 }
blueswir14254fab2008-01-01 16:57:19 +00002720 }
blueswir1db7b5422007-05-26 17:36:03 +00002721 }
2722
2723 return 0;
2724}
2725
aurel3200f82b82008-04-27 21:12:55 +00002726static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2727 ram_addr_t orig_memory)
blueswir1db7b5422007-05-26 17:36:03 +00002728{
2729 subpage_t *mmio;
2730 int subpage_memory;
2731
2732 mmio = qemu_mallocz(sizeof(subpage_t));
2733 if (mmio != NULL) {
2734 mmio->base = base;
2735 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2736#if defined(DEBUG_SUBPAGE)
2737 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2738 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2739#endif
2740 *phys = subpage_memory | IO_MEM_SUBPAGE;
2741 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2742 }
2743
2744 return mmio;
2745}
2746
bellard33417e72003-08-10 21:47:01 +00002747static void io_mem_init(void)
2748{
bellard3a7d9292005-08-21 09:26:42 +00002749 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002750 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002751 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002752 io_mem_nb = 5;
2753
pbrook0f459d12008-06-09 00:20:13 +00002754 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002755 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002756 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002757 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002758 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002759}
2760
2761/* mem_read and mem_write are arrays of functions containing the
2762 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002763 2). Functions can be omitted with a NULL function pointer. The
2764 registered functions may be modified dynamically later.
2765 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002766 modified. If it is zero, a new io zone is allocated. The return
2767 value can be used with cpu_register_physical_memory(). (-1) is
2768 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002769int cpu_register_io_memory(int io_index,
2770 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002771 CPUWriteMemoryFunc **mem_write,
2772 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002773{
blueswir14254fab2008-01-01 16:57:19 +00002774 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002775
2776 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002777 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002778 return -1;
2779 io_index = io_mem_nb++;
2780 } else {
2781 if (io_index >= IO_MEM_NB_ENTRIES)
2782 return -1;
2783 }
bellardb5ff1b32005-11-26 10:38:39 +00002784
bellard33417e72003-08-10 21:47:01 +00002785 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002786 if (!mem_read[i] || !mem_write[i])
2787 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002788 io_mem_read[io_index][i] = mem_read[i];
2789 io_mem_write[io_index][i] = mem_write[i];
2790 }
bellarda4193c82004-06-03 14:01:43 +00002791 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002792 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002793}
bellard61382a52003-10-27 21:22:23 +00002794
bellard8926b512004-10-10 15:14:20 +00002795CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2796{
2797 return io_mem_write[io_index >> IO_MEM_SHIFT];
2798}
2799
2800CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2801{
2802 return io_mem_read[io_index >> IO_MEM_SHIFT];
2803}
2804
pbrooke2eef172008-06-08 01:09:01 +00002805#endif /* !defined(CONFIG_USER_ONLY) */
2806
bellard13eb76e2004-01-24 15:23:36 +00002807/* physical memory access (slow version, mainly for debug) */
2808#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002809void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002810 int len, int is_write)
2811{
2812 int l, flags;
2813 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002814 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002815
2816 while (len > 0) {
2817 page = addr & TARGET_PAGE_MASK;
2818 l = (page + TARGET_PAGE_SIZE) - addr;
2819 if (l > len)
2820 l = len;
2821 flags = page_get_flags(page);
2822 if (!(flags & PAGE_VALID))
2823 return;
2824 if (is_write) {
2825 if (!(flags & PAGE_WRITE))
2826 return;
bellard579a97f2007-11-11 14:26:47 +00002827 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002828 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002829 /* FIXME - should this return an error rather than just fail? */
2830 return;
aurel3272fb7da2008-04-27 23:53:45 +00002831 memcpy(p, buf, l);
2832 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002833 } else {
2834 if (!(flags & PAGE_READ))
2835 return;
bellard579a97f2007-11-11 14:26:47 +00002836 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002837 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002838 /* FIXME - should this return an error rather than just fail? */
2839 return;
aurel3272fb7da2008-04-27 23:53:45 +00002840 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002841 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002842 }
2843 len -= l;
2844 buf += l;
2845 addr += l;
2846 }
2847}
bellard8df1cd02005-01-28 22:37:22 +00002848
bellard13eb76e2004-01-24 15:23:36 +00002849#else
ths5fafdf22007-09-16 21:08:06 +00002850void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002851 int len, int is_write)
2852{
2853 int l, io_index;
2854 uint8_t *ptr;
2855 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002856 target_phys_addr_t page;
2857 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002858 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002859
bellard13eb76e2004-01-24 15:23:36 +00002860 while (len > 0) {
2861 page = addr & TARGET_PAGE_MASK;
2862 l = (page + TARGET_PAGE_SIZE) - addr;
2863 if (l > len)
2864 l = len;
bellard92e873b2004-05-21 14:52:29 +00002865 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002866 if (!p) {
2867 pd = IO_MEM_UNASSIGNED;
2868 } else {
2869 pd = p->phys_offset;
2870 }
ths3b46e622007-09-17 08:09:54 +00002871
bellard13eb76e2004-01-24 15:23:36 +00002872 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002873 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002874 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002875 /* XXX: could force cpu_single_env to NULL to avoid
2876 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002877 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002878 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002879 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002880 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002881 l = 4;
2882 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002883 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002884 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002885 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002886 l = 2;
2887 } else {
bellard1c213d12005-09-03 10:49:04 +00002888 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002889 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002890 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002891 l = 1;
2892 }
2893 } else {
bellardb448f2f2004-02-25 23:24:04 +00002894 unsigned long addr1;
2895 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002896 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002897 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002898 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002899 if (!cpu_physical_memory_is_dirty(addr1)) {
2900 /* invalidate code */
2901 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2902 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002903 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002904 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002905 }
bellard13eb76e2004-01-24 15:23:36 +00002906 }
2907 } else {
ths5fafdf22007-09-16 21:08:06 +00002908 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002909 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002910 /* I/O case */
2911 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2912 if (l >= 4 && ((addr & 3) == 0)) {
2913 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002914 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002915 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002916 l = 4;
2917 } else if (l >= 2 && ((addr & 1) == 0)) {
2918 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002919 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002920 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002921 l = 2;
2922 } else {
bellard1c213d12005-09-03 10:49:04 +00002923 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002924 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002925 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002926 l = 1;
2927 }
2928 } else {
2929 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002930 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002931 (addr & ~TARGET_PAGE_MASK);
2932 memcpy(buf, ptr, l);
2933 }
2934 }
2935 len -= l;
2936 buf += l;
2937 addr += l;
2938 }
2939}
bellard8df1cd02005-01-28 22:37:22 +00002940
bellardd0ecd2a2006-04-23 17:14:48 +00002941/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002942void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002943 const uint8_t *buf, int len)
2944{
2945 int l;
2946 uint8_t *ptr;
2947 target_phys_addr_t page;
2948 unsigned long pd;
2949 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002950
bellardd0ecd2a2006-04-23 17:14:48 +00002951 while (len > 0) {
2952 page = addr & TARGET_PAGE_MASK;
2953 l = (page + TARGET_PAGE_SIZE) - addr;
2954 if (l > len)
2955 l = len;
2956 p = phys_page_find(page >> TARGET_PAGE_BITS);
2957 if (!p) {
2958 pd = IO_MEM_UNASSIGNED;
2959 } else {
2960 pd = p->phys_offset;
2961 }
ths3b46e622007-09-17 08:09:54 +00002962
bellardd0ecd2a2006-04-23 17:14:48 +00002963 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002964 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2965 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002966 /* do nothing */
2967 } else {
2968 unsigned long addr1;
2969 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2970 /* ROM/RAM case */
2971 ptr = phys_ram_base + addr1;
2972 memcpy(ptr, buf, l);
2973 }
2974 len -= l;
2975 buf += l;
2976 addr += l;
2977 }
2978}
2979
2980
bellard8df1cd02005-01-28 22:37:22 +00002981/* warning: addr must be aligned */
2982uint32_t ldl_phys(target_phys_addr_t addr)
2983{
2984 int io_index;
2985 uint8_t *ptr;
2986 uint32_t val;
2987 unsigned long pd;
2988 PhysPageDesc *p;
2989
2990 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2991 if (!p) {
2992 pd = IO_MEM_UNASSIGNED;
2993 } else {
2994 pd = p->phys_offset;
2995 }
ths3b46e622007-09-17 08:09:54 +00002996
ths5fafdf22007-09-16 21:08:06 +00002997 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002998 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00002999 /* I/O case */
3000 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3001 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3002 } else {
3003 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003004 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003005 (addr & ~TARGET_PAGE_MASK);
3006 val = ldl_p(ptr);
3007 }
3008 return val;
3009}
3010
bellard84b7b8e2005-11-28 21:19:04 +00003011/* warning: addr must be aligned */
3012uint64_t ldq_phys(target_phys_addr_t addr)
3013{
3014 int io_index;
3015 uint8_t *ptr;
3016 uint64_t val;
3017 unsigned long pd;
3018 PhysPageDesc *p;
3019
3020 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3021 if (!p) {
3022 pd = IO_MEM_UNASSIGNED;
3023 } else {
3024 pd = p->phys_offset;
3025 }
ths3b46e622007-09-17 08:09:54 +00003026
bellard2a4188a2006-06-25 21:54:59 +00003027 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3028 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003029 /* I/O case */
3030 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3031#ifdef TARGET_WORDS_BIGENDIAN
3032 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3033 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3034#else
3035 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3036 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3037#endif
3038 } else {
3039 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003040 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003041 (addr & ~TARGET_PAGE_MASK);
3042 val = ldq_p(ptr);
3043 }
3044 return val;
3045}
3046
bellardaab33092005-10-30 20:48:42 +00003047/* XXX: optimize */
3048uint32_t ldub_phys(target_phys_addr_t addr)
3049{
3050 uint8_t val;
3051 cpu_physical_memory_read(addr, &val, 1);
3052 return val;
3053}
3054
3055/* XXX: optimize */
3056uint32_t lduw_phys(target_phys_addr_t addr)
3057{
3058 uint16_t val;
3059 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3060 return tswap16(val);
3061}
3062
bellard8df1cd02005-01-28 22:37:22 +00003063/* warning: addr must be aligned. The ram page is not masked as dirty
3064 and the code inside is not invalidated. It is useful if the dirty
3065 bits are used to track modified PTEs */
3066void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3067{
3068 int io_index;
3069 uint8_t *ptr;
3070 unsigned long pd;
3071 PhysPageDesc *p;
3072
3073 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3074 if (!p) {
3075 pd = IO_MEM_UNASSIGNED;
3076 } else {
3077 pd = p->phys_offset;
3078 }
ths3b46e622007-09-17 08:09:54 +00003079
bellard3a7d9292005-08-21 09:26:42 +00003080 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003081 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3082 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3083 } else {
aliguori74576192008-10-06 14:02:03 +00003084 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3085 ptr = phys_ram_base + addr1;
bellard8df1cd02005-01-28 22:37:22 +00003086 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003087
3088 if (unlikely(in_migration)) {
3089 if (!cpu_physical_memory_is_dirty(addr1)) {
3090 /* invalidate code */
3091 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3092 /* set dirty bit */
3093 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3094 (0xff & ~CODE_DIRTY_FLAG);
3095 }
3096 }
bellard8df1cd02005-01-28 22:37:22 +00003097 }
3098}
3099
j_mayerbc98a7e2007-04-04 07:55:12 +00003100void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3101{
3102 int io_index;
3103 uint8_t *ptr;
3104 unsigned long pd;
3105 PhysPageDesc *p;
3106
3107 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3108 if (!p) {
3109 pd = IO_MEM_UNASSIGNED;
3110 } else {
3111 pd = p->phys_offset;
3112 }
ths3b46e622007-09-17 08:09:54 +00003113
j_mayerbc98a7e2007-04-04 07:55:12 +00003114 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3115 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3116#ifdef TARGET_WORDS_BIGENDIAN
3117 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3118 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3119#else
3120 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3121 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3122#endif
3123 } else {
ths5fafdf22007-09-16 21:08:06 +00003124 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003125 (addr & ~TARGET_PAGE_MASK);
3126 stq_p(ptr, val);
3127 }
3128}
3129
bellard8df1cd02005-01-28 22:37:22 +00003130/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003131void stl_phys(target_phys_addr_t addr, uint32_t val)
3132{
3133 int io_index;
3134 uint8_t *ptr;
3135 unsigned long pd;
3136 PhysPageDesc *p;
3137
3138 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3139 if (!p) {
3140 pd = IO_MEM_UNASSIGNED;
3141 } else {
3142 pd = p->phys_offset;
3143 }
ths3b46e622007-09-17 08:09:54 +00003144
bellard3a7d9292005-08-21 09:26:42 +00003145 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003146 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3147 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3148 } else {
3149 unsigned long addr1;
3150 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3151 /* RAM case */
3152 ptr = phys_ram_base + addr1;
3153 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003154 if (!cpu_physical_memory_is_dirty(addr1)) {
3155 /* invalidate code */
3156 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3157 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003158 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3159 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003160 }
bellard8df1cd02005-01-28 22:37:22 +00003161 }
3162}
3163
bellardaab33092005-10-30 20:48:42 +00003164/* XXX: optimize */
3165void stb_phys(target_phys_addr_t addr, uint32_t val)
3166{
3167 uint8_t v = val;
3168 cpu_physical_memory_write(addr, &v, 1);
3169}
3170
3171/* XXX: optimize */
3172void stw_phys(target_phys_addr_t addr, uint32_t val)
3173{
3174 uint16_t v = tswap16(val);
3175 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3176}
3177
3178/* XXX: optimize */
3179void stq_phys(target_phys_addr_t addr, uint64_t val)
3180{
3181 val = tswap64(val);
3182 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3183}
3184
bellard13eb76e2004-01-24 15:23:36 +00003185#endif
3186
3187/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003188int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003189 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003190{
3191 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003192 target_phys_addr_t phys_addr;
3193 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003194
3195 while (len > 0) {
3196 page = addr & TARGET_PAGE_MASK;
3197 phys_addr = cpu_get_phys_page_debug(env, page);
3198 /* if no physical page mapped, return an error */
3199 if (phys_addr == -1)
3200 return -1;
3201 l = (page + TARGET_PAGE_SIZE) - addr;
3202 if (l > len)
3203 l = len;
ths5fafdf22007-09-16 21:08:06 +00003204 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003205 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003206 len -= l;
3207 buf += l;
3208 addr += l;
3209 }
3210 return 0;
3211}
3212
pbrook2e70f6e2008-06-29 01:03:05 +00003213/* in deterministic execution mode, instructions doing device I/Os
3214 must be at the end of the TB */
3215void cpu_io_recompile(CPUState *env, void *retaddr)
3216{
3217 TranslationBlock *tb;
3218 uint32_t n, cflags;
3219 target_ulong pc, cs_base;
3220 uint64_t flags;
3221
3222 tb = tb_find_pc((unsigned long)retaddr);
3223 if (!tb) {
3224 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3225 retaddr);
3226 }
3227 n = env->icount_decr.u16.low + tb->icount;
3228 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3229 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003230 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003231 n = n - env->icount_decr.u16.low;
3232 /* Generate a new TB ending on the I/O insn. */
3233 n++;
3234 /* On MIPS and SH, delay slot instructions can only be restarted if
3235 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003236 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003237 branch. */
3238#if defined(TARGET_MIPS)
3239 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3240 env->active_tc.PC -= 4;
3241 env->icount_decr.u16.low++;
3242 env->hflags &= ~MIPS_HFLAG_BMASK;
3243 }
3244#elif defined(TARGET_SH4)
3245 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3246 && n > 1) {
3247 env->pc -= 2;
3248 env->icount_decr.u16.low++;
3249 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3250 }
3251#endif
3252 /* This should never happen. */
3253 if (n > CF_COUNT_MASK)
3254 cpu_abort(env, "TB too big during recompile");
3255
3256 cflags = n | CF_LAST_IO;
3257 pc = tb->pc;
3258 cs_base = tb->cs_base;
3259 flags = tb->flags;
3260 tb_phys_invalidate(tb, -1);
3261 /* FIXME: In theory this could raise an exception. In practice
3262 we have already translated the block once so it's probably ok. */
3263 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003264 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003265 the first in the TB) then we end up generating a whole new TB and
3266 repeating the fault, which is horribly inefficient.
3267 Better would be to execute just this insn uncached, or generate a
3268 second new TB. */
3269 cpu_resume_from_signal(env, NULL);
3270}
3271
bellarde3db7222005-01-26 22:00:47 +00003272void dump_exec_info(FILE *f,
3273 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3274{
3275 int i, target_code_size, max_target_code_size;
3276 int direct_jmp_count, direct_jmp2_count, cross_page;
3277 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003278
bellarde3db7222005-01-26 22:00:47 +00003279 target_code_size = 0;
3280 max_target_code_size = 0;
3281 cross_page = 0;
3282 direct_jmp_count = 0;
3283 direct_jmp2_count = 0;
3284 for(i = 0; i < nb_tbs; i++) {
3285 tb = &tbs[i];
3286 target_code_size += tb->size;
3287 if (tb->size > max_target_code_size)
3288 max_target_code_size = tb->size;
3289 if (tb->page_addr[1] != -1)
3290 cross_page++;
3291 if (tb->tb_next_offset[0] != 0xffff) {
3292 direct_jmp_count++;
3293 if (tb->tb_next_offset[1] != 0xffff) {
3294 direct_jmp2_count++;
3295 }
3296 }
3297 }
3298 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003299 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003300 cpu_fprintf(f, "gen code size %ld/%ld\n",
3301 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3302 cpu_fprintf(f, "TB count %d/%d\n",
3303 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003304 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003305 nb_tbs ? target_code_size / nb_tbs : 0,
3306 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003307 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003308 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3309 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003310 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3311 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003312 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3313 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003314 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003315 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3316 direct_jmp2_count,
3317 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003318 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003319 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3320 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3321 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003322 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003323}
3324
ths5fafdf22007-09-16 21:08:06 +00003325#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003326
3327#define MMUSUFFIX _cmmu
3328#define GETPC() NULL
3329#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003330#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003331
3332#define SHIFT 0
3333#include "softmmu_template.h"
3334
3335#define SHIFT 1
3336#include "softmmu_template.h"
3337
3338#define SHIFT 2
3339#include "softmmu_template.h"
3340
3341#define SHIFT 3
3342#include "softmmu_template.h"
3343
3344#undef env
3345
3346#endif