blob: 697a19eb255c0b99930533fe557effe8ab384a06 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000041#include "osdep.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
44#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
65#define MMAP_AREA_START 0x00000000
66#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000067
bellard108c49b2005-07-24 12:55:09 +000068#if defined(TARGET_SPARC64)
69#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000070#elif defined(TARGET_SPARC)
71#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000072#elif defined(TARGET_ALPHA)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
74#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000075#elif defined(TARGET_PPC64)
76#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000077#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
78#define TARGET_PHYS_ADDR_SPACE_BITS 42
79#elif defined(TARGET_I386) && !defined(USE_KQEMU)
80#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000081#else
82/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
83#define TARGET_PHYS_ADDR_SPACE_BITS 32
84#endif
85
blueswir1bdaf78e2008-10-04 07:24:27 +000086static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000087int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000088TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000089static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000090/* any access to the tbs or the page table must use this lock */
91spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000092
blueswir1141ac462008-07-26 15:05:57 +000093#if defined(__arm__) || defined(__sparc_v9__)
94/* The prologue must be reachable with a direct jump. ARM and Sparc64
95 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000096 section close to code segment. */
97#define code_gen_section \
98 __attribute__((__section__(".gen_code"))) \
99 __attribute__((aligned (32)))
100#else
101#define code_gen_section \
102 __attribute__((aligned (32)))
103#endif
104
105uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static uint8_t *code_gen_buffer;
107static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000108/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000109static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000110uint8_t *code_gen_ptr;
111
pbrooke2eef172008-06-08 01:09:01 +0000112#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000113ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000114int phys_ram_fd;
115uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000116uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000117static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000118static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000119#endif
bellard9fa3e852004-01-04 18:06:42 +0000120
bellard6a00d602005-11-21 23:25:50 +0000121CPUState *first_cpu;
122/* current CPU in the current thread. It is only valid inside
123 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000124CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000125/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000126 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000127 2 = Adaptive rate instruction counting. */
128int use_icount = 0;
129/* Current instruction counter. While executing translated code this may
130 include some instructions that have not yet been executed. */
131int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000132
bellard54936002003-05-13 00:25:15 +0000133typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000134 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000135 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000136 /* in order to optimize self modifying code, we count the number
137 of lookups we do to a given page to use a bitmap */
138 unsigned int code_write_count;
139 uint8_t *code_bitmap;
140#if defined(CONFIG_USER_ONLY)
141 unsigned long flags;
142#endif
bellard54936002003-05-13 00:25:15 +0000143} PageDesc;
144
bellard92e873b2004-05-21 14:52:29 +0000145typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000146 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000147 ram_addr_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000148} PhysPageDesc;
149
bellard54936002003-05-13 00:25:15 +0000150#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000151#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
152/* XXX: this is a temporary hack for alpha target.
153 * In the future, this is to be replaced by a multi-level table
154 * to actually be able to handle the complete 64 bits address space.
155 */
156#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
157#else
aurel3203875442008-04-22 20:45:18 +0000158#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000159#endif
bellard54936002003-05-13 00:25:15 +0000160
161#define L1_SIZE (1 << L1_BITS)
162#define L2_SIZE (1 << L2_BITS)
163
bellard83fb7ad2004-07-05 21:25:26 +0000164unsigned long qemu_real_host_page_size;
165unsigned long qemu_host_page_bits;
166unsigned long qemu_host_page_size;
167unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000168
bellard92e873b2004-05-21 14:52:29 +0000169/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000170static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000171static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000172
pbrooke2eef172008-06-08 01:09:01 +0000173#if !defined(CONFIG_USER_ONLY)
174static void io_mem_init(void);
175
bellard33417e72003-08-10 21:47:01 +0000176/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000177CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
178CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000179void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000180static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000181static int io_mem_watch;
182#endif
bellard33417e72003-08-10 21:47:01 +0000183
bellard34865132003-10-05 14:28:56 +0000184/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000185static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000186FILE *logfile;
187int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000188static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000189
bellarde3db7222005-01-26 22:00:47 +0000190/* statistics */
191static int tlb_flush_count;
192static int tb_flush_count;
193static int tb_phys_invalidate_count;
194
blueswir1db7b5422007-05-26 17:36:03 +0000195#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
196typedef struct subpage_t {
197 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000198 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
199 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
200 void *opaque[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000201} subpage_t;
202
bellard7cb69ca2008-05-10 10:55:51 +0000203#ifdef _WIN32
204static void map_exec(void *addr, long size)
205{
206 DWORD old_protect;
207 VirtualProtect(addr, size,
208 PAGE_EXECUTE_READWRITE, &old_protect);
209
210}
211#else
212static void map_exec(void *addr, long size)
213{
bellard43694152008-05-29 09:35:57 +0000214 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000215
bellard43694152008-05-29 09:35:57 +0000216 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000217 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000218 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000219
220 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000221 end += page_size - 1;
222 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000223
224 mprotect((void *)start, end - start,
225 PROT_READ | PROT_WRITE | PROT_EXEC);
226}
227#endif
228
bellardb346ff42003-06-15 20:05:50 +0000229static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000230{
bellard83fb7ad2004-07-05 21:25:26 +0000231 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000232 TARGET_PAGE_SIZE */
bellard67b915a2004-03-31 23:37:16 +0000233#ifdef _WIN32
bellardd5a8f072004-09-29 21:15:28 +0000234 {
235 SYSTEM_INFO system_info;
236 DWORD old_protect;
ths3b46e622007-09-17 08:09:54 +0000237
bellardd5a8f072004-09-29 21:15:28 +0000238 GetSystemInfo(&system_info);
239 qemu_real_host_page_size = system_info.dwPageSize;
bellardd5a8f072004-09-29 21:15:28 +0000240 }
bellard67b915a2004-03-31 23:37:16 +0000241#else
bellard83fb7ad2004-07-05 21:25:26 +0000242 qemu_real_host_page_size = getpagesize();
bellard67b915a2004-03-31 23:37:16 +0000243#endif
bellard83fb7ad2004-07-05 21:25:26 +0000244 if (qemu_host_page_size == 0)
245 qemu_host_page_size = qemu_real_host_page_size;
246 if (qemu_host_page_size < TARGET_PAGE_SIZE)
247 qemu_host_page_size = TARGET_PAGE_SIZE;
248 qemu_host_page_bits = 0;
249 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
250 qemu_host_page_bits++;
251 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000252 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
253 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000254
255#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
256 {
257 long long startaddr, endaddr;
258 FILE *f;
259 int n;
260
pbrookc8a706f2008-06-02 16:16:42 +0000261 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000262 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000263 f = fopen("/proc/self/maps", "r");
264 if (f) {
265 do {
266 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
267 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000268 startaddr = MIN(startaddr,
269 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
270 endaddr = MIN(endaddr,
271 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000272 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000273 TARGET_PAGE_ALIGN(endaddr),
274 PAGE_RESERVED);
275 }
276 } while (!feof(f));
277 fclose(f);
278 }
pbrookc8a706f2008-06-02 16:16:42 +0000279 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000280 }
281#endif
bellard54936002003-05-13 00:25:15 +0000282}
283
aliguori434929b2008-09-15 15:56:30 +0000284static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000285{
pbrook17e23772008-06-09 13:47:45 +0000286#if TARGET_LONG_BITS > 32
287 /* Host memory outside guest VM. For 32-bit targets we have already
288 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000289 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000290 return NULL;
291#endif
aliguori434929b2008-09-15 15:56:30 +0000292 return &l1_map[index >> L2_BITS];
293}
294
295static inline PageDesc *page_find_alloc(target_ulong index)
296{
297 PageDesc **lp, *p;
298 lp = page_l1_map(index);
299 if (!lp)
300 return NULL;
301
bellard54936002003-05-13 00:25:15 +0000302 p = *lp;
303 if (!p) {
304 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000305#if defined(CONFIG_USER_ONLY)
306 unsigned long addr;
307 size_t len = sizeof(PageDesc) * L2_SIZE;
308 /* Don't use qemu_malloc because it may recurse. */
309 p = mmap(0, len, PROT_READ | PROT_WRITE,
310 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000311 *lp = p;
pbrook17e23772008-06-09 13:47:45 +0000312 addr = h2g(p);
313 if (addr == (target_ulong)addr) {
314 page_set_flags(addr & TARGET_PAGE_MASK,
315 TARGET_PAGE_ALIGN(addr + len),
316 PAGE_RESERVED);
317 }
318#else
319 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
320 *lp = p;
321#endif
bellard54936002003-05-13 00:25:15 +0000322 }
323 return p + (index & (L2_SIZE - 1));
324}
325
aurel3200f82b82008-04-27 21:12:55 +0000326static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000327{
aliguori434929b2008-09-15 15:56:30 +0000328 PageDesc **lp, *p;
329 lp = page_l1_map(index);
330 if (!lp)
331 return NULL;
bellard54936002003-05-13 00:25:15 +0000332
aliguori434929b2008-09-15 15:56:30 +0000333 p = *lp;
bellard54936002003-05-13 00:25:15 +0000334 if (!p)
335 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000336 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000337}
338
bellard108c49b2005-07-24 12:55:09 +0000339static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000340{
bellard108c49b2005-07-24 12:55:09 +0000341 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000342 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000343
bellard108c49b2005-07-24 12:55:09 +0000344 p = (void **)l1_phys_map;
345#if TARGET_PHYS_ADDR_SPACE_BITS > 32
346
347#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
348#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
349#endif
350 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000351 p = *lp;
352 if (!p) {
353 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000354 if (!alloc)
355 return NULL;
356 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
357 memset(p, 0, sizeof(void *) * L1_SIZE);
358 *lp = p;
359 }
360#endif
361 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000362 pd = *lp;
363 if (!pd) {
364 int i;
bellard108c49b2005-07-24 12:55:09 +0000365 /* allocate if not found */
366 if (!alloc)
367 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000368 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
369 *lp = pd;
370 for (i = 0; i < L2_SIZE; i++)
371 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000372 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000373 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000374}
375
bellard108c49b2005-07-24 12:55:09 +0000376static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000377{
bellard108c49b2005-07-24 12:55:09 +0000378 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000379}
380
bellard9fa3e852004-01-04 18:06:42 +0000381#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000382static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000383static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000384 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000385#define mmap_lock() do { } while(0)
386#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000387#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000388
bellard43694152008-05-29 09:35:57 +0000389#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
390
391#if defined(CONFIG_USER_ONLY)
392/* Currently it is not recommanded to allocate big chunks of data in
393 user mode. It will change when a dedicated libc will be used */
394#define USE_STATIC_CODE_GEN_BUFFER
395#endif
396
397#ifdef USE_STATIC_CODE_GEN_BUFFER
398static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
399#endif
400
blueswir18fcd3692008-08-17 20:26:25 +0000401static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000402{
bellard43694152008-05-29 09:35:57 +0000403#ifdef USE_STATIC_CODE_GEN_BUFFER
404 code_gen_buffer = static_code_gen_buffer;
405 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
406 map_exec(code_gen_buffer, code_gen_buffer_size);
407#else
bellard26a5f132008-05-28 12:30:31 +0000408 code_gen_buffer_size = tb_size;
409 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000410#if defined(CONFIG_USER_ONLY)
411 /* in user mode, phys_ram_size is not meaningful */
412 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
413#else
bellard26a5f132008-05-28 12:30:31 +0000414 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000415 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000416#endif
bellard26a5f132008-05-28 12:30:31 +0000417 }
418 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
419 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
420 /* The code gen buffer location may have constraints depending on
421 the host cpu and OS */
422#if defined(__linux__)
423 {
424 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000425 void *start = NULL;
426
bellard26a5f132008-05-28 12:30:31 +0000427 flags = MAP_PRIVATE | MAP_ANONYMOUS;
428#if defined(__x86_64__)
429 flags |= MAP_32BIT;
430 /* Cannot map more than that */
431 if (code_gen_buffer_size > (800 * 1024 * 1024))
432 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000433#elif defined(__sparc_v9__)
434 // Map the buffer below 2G, so we can use direct calls and branches
435 flags |= MAP_FIXED;
436 start = (void *) 0x60000000UL;
437 if (code_gen_buffer_size > (512 * 1024 * 1024))
438 code_gen_buffer_size = (512 * 1024 * 1024);
bellard26a5f132008-05-28 12:30:31 +0000439#endif
blueswir1141ac462008-07-26 15:05:57 +0000440 code_gen_buffer = mmap(start, code_gen_buffer_size,
441 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000442 flags, -1, 0);
443 if (code_gen_buffer == MAP_FAILED) {
444 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
445 exit(1);
446 }
447 }
aliguori06e67a82008-09-27 15:32:41 +0000448#elif defined(__FreeBSD__)
449 {
450 int flags;
451 void *addr = NULL;
452 flags = MAP_PRIVATE | MAP_ANONYMOUS;
453#if defined(__x86_64__)
454 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
455 * 0x40000000 is free */
456 flags |= MAP_FIXED;
457 addr = (void *)0x40000000;
458 /* Cannot map more than that */
459 if (code_gen_buffer_size > (800 * 1024 * 1024))
460 code_gen_buffer_size = (800 * 1024 * 1024);
461#endif
462 code_gen_buffer = mmap(addr, code_gen_buffer_size,
463 PROT_WRITE | PROT_READ | PROT_EXEC,
464 flags, -1, 0);
465 if (code_gen_buffer == MAP_FAILED) {
466 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
467 exit(1);
468 }
469 }
bellard26a5f132008-05-28 12:30:31 +0000470#else
471 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
472 if (!code_gen_buffer) {
473 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
474 exit(1);
475 }
476 map_exec(code_gen_buffer, code_gen_buffer_size);
477#endif
bellard43694152008-05-29 09:35:57 +0000478#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000479 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
480 code_gen_buffer_max_size = code_gen_buffer_size -
481 code_gen_max_block_size();
482 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
483 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
484}
485
486/* Must be called before using the QEMU cpus. 'tb_size' is the size
487 (in bytes) allocated to the translation buffer. Zero means default
488 size. */
489void cpu_exec_init_all(unsigned long tb_size)
490{
bellard26a5f132008-05-28 12:30:31 +0000491 cpu_gen_init();
492 code_gen_alloc(tb_size);
493 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000494 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000495#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000496 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000497#endif
bellard26a5f132008-05-28 12:30:31 +0000498}
499
pbrook9656f322008-07-01 20:01:19 +0000500#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
501
502#define CPU_COMMON_SAVE_VERSION 1
503
504static void cpu_common_save(QEMUFile *f, void *opaque)
505{
506 CPUState *env = opaque;
507
508 qemu_put_be32s(f, &env->halted);
509 qemu_put_be32s(f, &env->interrupt_request);
510}
511
512static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
513{
514 CPUState *env = opaque;
515
516 if (version_id != CPU_COMMON_SAVE_VERSION)
517 return -EINVAL;
518
519 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000520 qemu_get_be32s(f, &env->interrupt_request);
pbrook9656f322008-07-01 20:01:19 +0000521 tlb_flush(env, 1);
522
523 return 0;
524}
525#endif
526
bellard6a00d602005-11-21 23:25:50 +0000527void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000528{
bellard6a00d602005-11-21 23:25:50 +0000529 CPUState **penv;
530 int cpu_index;
531
bellard6a00d602005-11-21 23:25:50 +0000532 env->next_cpu = NULL;
533 penv = &first_cpu;
534 cpu_index = 0;
535 while (*penv != NULL) {
536 penv = (CPUState **)&(*penv)->next_cpu;
537 cpu_index++;
538 }
539 env->cpu_index = cpu_index;
pbrook6658ffb2007-03-16 23:58:11 +0000540 env->nb_watchpoints = 0;
bellard6a00d602005-11-21 23:25:50 +0000541 *penv = env;
pbrookb3c77242008-06-30 16:31:04 +0000542#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000543 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
544 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000545 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
546 cpu_save, cpu_load, env);
547#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000548}
549
bellard9fa3e852004-01-04 18:06:42 +0000550static inline void invalidate_page_bitmap(PageDesc *p)
551{
552 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000553 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000554 p->code_bitmap = NULL;
555 }
556 p->code_write_count = 0;
557}
558
bellardfd6ce8f2003-05-14 19:00:11 +0000559/* set to NULL all the 'first_tb' fields in all PageDescs */
560static void page_flush_tb(void)
561{
562 int i, j;
563 PageDesc *p;
564
565 for(i = 0; i < L1_SIZE; i++) {
566 p = l1_map[i];
567 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000568 for(j = 0; j < L2_SIZE; j++) {
569 p->first_tb = NULL;
570 invalidate_page_bitmap(p);
571 p++;
572 }
bellardfd6ce8f2003-05-14 19:00:11 +0000573 }
574 }
575}
576
577/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000578/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000579void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000580{
bellard6a00d602005-11-21 23:25:50 +0000581 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000582#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000583 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
584 (unsigned long)(code_gen_ptr - code_gen_buffer),
585 nb_tbs, nb_tbs > 0 ?
586 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000587#endif
bellard26a5f132008-05-28 12:30:31 +0000588 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000589 cpu_abort(env1, "Internal error: code buffer overflow\n");
590
bellardfd6ce8f2003-05-14 19:00:11 +0000591 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000592
bellard6a00d602005-11-21 23:25:50 +0000593 for(env = first_cpu; env != NULL; env = env->next_cpu) {
594 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
595 }
bellard9fa3e852004-01-04 18:06:42 +0000596
bellard8a8a6082004-10-03 13:36:49 +0000597 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000598 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000599
bellardfd6ce8f2003-05-14 19:00:11 +0000600 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000601 /* XXX: flush processor icache at this point if cache flush is
602 expensive */
bellarde3db7222005-01-26 22:00:47 +0000603 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000604}
605
606#ifdef DEBUG_TB_CHECK
607
j_mayerbc98a7e2007-04-04 07:55:12 +0000608static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000609{
610 TranslationBlock *tb;
611 int i;
612 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000613 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
614 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000615 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
616 address >= tb->pc + tb->size)) {
617 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000618 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000619 }
620 }
621 }
622}
623
624/* verify that all the pages have correct rights for code */
625static void tb_page_check(void)
626{
627 TranslationBlock *tb;
628 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000629
pbrook99773bd2006-04-16 15:14:59 +0000630 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
631 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000632 flags1 = page_get_flags(tb->pc);
633 flags2 = page_get_flags(tb->pc + tb->size - 1);
634 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
635 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000636 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000637 }
638 }
639 }
640}
641
blueswir1bdaf78e2008-10-04 07:24:27 +0000642static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000643{
644 TranslationBlock *tb1;
645 unsigned int n1;
646
647 /* suppress any remaining jumps to this TB */
648 tb1 = tb->jmp_first;
649 for(;;) {
650 n1 = (long)tb1 & 3;
651 tb1 = (TranslationBlock *)((long)tb1 & ~3);
652 if (n1 == 2)
653 break;
654 tb1 = tb1->jmp_next[n1];
655 }
656 /* check end of list */
657 if (tb1 != tb) {
658 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
659 }
660}
661
bellardfd6ce8f2003-05-14 19:00:11 +0000662#endif
663
664/* invalidate one TB */
665static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
666 int next_offset)
667{
668 TranslationBlock *tb1;
669 for(;;) {
670 tb1 = *ptb;
671 if (tb1 == tb) {
672 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
673 break;
674 }
675 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
676 }
677}
678
bellard9fa3e852004-01-04 18:06:42 +0000679static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
680{
681 TranslationBlock *tb1;
682 unsigned int n1;
683
684 for(;;) {
685 tb1 = *ptb;
686 n1 = (long)tb1 & 3;
687 tb1 = (TranslationBlock *)((long)tb1 & ~3);
688 if (tb1 == tb) {
689 *ptb = tb1->page_next[n1];
690 break;
691 }
692 ptb = &tb1->page_next[n1];
693 }
694}
695
bellardd4e81642003-05-25 16:46:15 +0000696static inline void tb_jmp_remove(TranslationBlock *tb, int n)
697{
698 TranslationBlock *tb1, **ptb;
699 unsigned int n1;
700
701 ptb = &tb->jmp_next[n];
702 tb1 = *ptb;
703 if (tb1) {
704 /* find tb(n) in circular list */
705 for(;;) {
706 tb1 = *ptb;
707 n1 = (long)tb1 & 3;
708 tb1 = (TranslationBlock *)((long)tb1 & ~3);
709 if (n1 == n && tb1 == tb)
710 break;
711 if (n1 == 2) {
712 ptb = &tb1->jmp_first;
713 } else {
714 ptb = &tb1->jmp_next[n1];
715 }
716 }
717 /* now we can suppress tb(n) from the list */
718 *ptb = tb->jmp_next[n];
719
720 tb->jmp_next[n] = NULL;
721 }
722}
723
724/* reset the jump entry 'n' of a TB so that it is not chained to
725 another TB */
726static inline void tb_reset_jump(TranslationBlock *tb, int n)
727{
728 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
729}
730
pbrook2e70f6e2008-06-29 01:03:05 +0000731void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000732{
bellard6a00d602005-11-21 23:25:50 +0000733 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000734 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000735 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000736 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000737 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000738
bellard9fa3e852004-01-04 18:06:42 +0000739 /* remove the TB from the hash list */
740 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
741 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000742 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000743 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000744
bellard9fa3e852004-01-04 18:06:42 +0000745 /* remove the TB from the page list */
746 if (tb->page_addr[0] != page_addr) {
747 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
748 tb_page_remove(&p->first_tb, tb);
749 invalidate_page_bitmap(p);
750 }
751 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
752 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
753 tb_page_remove(&p->first_tb, tb);
754 invalidate_page_bitmap(p);
755 }
756
bellard8a40a182005-11-20 10:35:40 +0000757 tb_invalidated_flag = 1;
758
759 /* remove the TB from the hash list */
760 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000761 for(env = first_cpu; env != NULL; env = env->next_cpu) {
762 if (env->tb_jmp_cache[h] == tb)
763 env->tb_jmp_cache[h] = NULL;
764 }
bellard8a40a182005-11-20 10:35:40 +0000765
766 /* suppress this TB from the two jump lists */
767 tb_jmp_remove(tb, 0);
768 tb_jmp_remove(tb, 1);
769
770 /* suppress any remaining jumps to this TB */
771 tb1 = tb->jmp_first;
772 for(;;) {
773 n1 = (long)tb1 & 3;
774 if (n1 == 2)
775 break;
776 tb1 = (TranslationBlock *)((long)tb1 & ~3);
777 tb2 = tb1->jmp_next[n1];
778 tb_reset_jump(tb1, n1);
779 tb1->jmp_next[n1] = NULL;
780 tb1 = tb2;
781 }
782 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
783
bellarde3db7222005-01-26 22:00:47 +0000784 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000785}
786
787static inline void set_bits(uint8_t *tab, int start, int len)
788{
789 int end, mask, end1;
790
791 end = start + len;
792 tab += start >> 3;
793 mask = 0xff << (start & 7);
794 if ((start & ~7) == (end & ~7)) {
795 if (start < end) {
796 mask &= ~(0xff << (end & 7));
797 *tab |= mask;
798 }
799 } else {
800 *tab++ |= mask;
801 start = (start + 8) & ~7;
802 end1 = end & ~7;
803 while (start < end1) {
804 *tab++ = 0xff;
805 start += 8;
806 }
807 if (start < end) {
808 mask = ~(0xff << (end & 7));
809 *tab |= mask;
810 }
811 }
812}
813
814static void build_page_bitmap(PageDesc *p)
815{
816 int n, tb_start, tb_end;
817 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000818
pbrookb2a70812008-06-09 13:57:23 +0000819 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000820 if (!p->code_bitmap)
821 return;
bellard9fa3e852004-01-04 18:06:42 +0000822
823 tb = p->first_tb;
824 while (tb != NULL) {
825 n = (long)tb & 3;
826 tb = (TranslationBlock *)((long)tb & ~3);
827 /* NOTE: this is subtle as a TB may span two physical pages */
828 if (n == 0) {
829 /* NOTE: tb_end may be after the end of the page, but
830 it is not a problem */
831 tb_start = tb->pc & ~TARGET_PAGE_MASK;
832 tb_end = tb_start + tb->size;
833 if (tb_end > TARGET_PAGE_SIZE)
834 tb_end = TARGET_PAGE_SIZE;
835 } else {
836 tb_start = 0;
837 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
838 }
839 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
840 tb = tb->page_next[n];
841 }
842}
843
pbrook2e70f6e2008-06-29 01:03:05 +0000844TranslationBlock *tb_gen_code(CPUState *env,
845 target_ulong pc, target_ulong cs_base,
846 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000847{
848 TranslationBlock *tb;
849 uint8_t *tc_ptr;
850 target_ulong phys_pc, phys_page2, virt_page2;
851 int code_gen_size;
852
bellardc27004e2005-01-03 23:35:10 +0000853 phys_pc = get_phys_addr_code(env, pc);
854 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000855 if (!tb) {
856 /* flush must be done */
857 tb_flush(env);
858 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000859 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000860 /* Don't forget to invalidate previous TB info. */
861 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000862 }
863 tc_ptr = code_gen_ptr;
864 tb->tc_ptr = tc_ptr;
865 tb->cs_base = cs_base;
866 tb->flags = flags;
867 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000868 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000869 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000870
bellardd720b932004-04-25 17:57:43 +0000871 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000872 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000873 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000874 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000875 phys_page2 = get_phys_addr_code(env, virt_page2);
876 }
877 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000878 return tb;
bellardd720b932004-04-25 17:57:43 +0000879}
ths3b46e622007-09-17 08:09:54 +0000880
bellard9fa3e852004-01-04 18:06:42 +0000881/* invalidate all TBs which intersect with the target physical page
882 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000883 the same physical page. 'is_cpu_write_access' should be true if called
884 from a real cpu write access: the virtual CPU will exit the current
885 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000886void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000887 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000888{
bellardd720b932004-04-25 17:57:43 +0000889 int n, current_tb_modified, current_tb_not_found, current_flags;
bellardd720b932004-04-25 17:57:43 +0000890 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000891 PageDesc *p;
bellardea1c1802004-06-14 18:56:36 +0000892 TranslationBlock *tb, *tb_next, *current_tb, *saved_tb;
bellard9fa3e852004-01-04 18:06:42 +0000893 target_ulong tb_start, tb_end;
bellardd720b932004-04-25 17:57:43 +0000894 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000895
896 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000897 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000898 return;
ths5fafdf22007-09-16 21:08:06 +0000899 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000900 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
901 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000902 /* build code bitmap */
903 build_page_bitmap(p);
904 }
905
906 /* we remove all the TBs in the range [start, end[ */
907 /* XXX: see if in some cases it could be faster to invalidate all the code */
bellardd720b932004-04-25 17:57:43 +0000908 current_tb_not_found = is_cpu_write_access;
909 current_tb_modified = 0;
910 current_tb = NULL; /* avoid warning */
911 current_pc = 0; /* avoid warning */
912 current_cs_base = 0; /* avoid warning */
913 current_flags = 0; /* avoid warning */
bellard9fa3e852004-01-04 18:06:42 +0000914 tb = p->first_tb;
915 while (tb != NULL) {
916 n = (long)tb & 3;
917 tb = (TranslationBlock *)((long)tb & ~3);
918 tb_next = tb->page_next[n];
919 /* NOTE: this is subtle as a TB may span two physical pages */
920 if (n == 0) {
921 /* NOTE: tb_end may be after the end of the page, but
922 it is not a problem */
923 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
924 tb_end = tb_start + tb->size;
925 } else {
926 tb_start = tb->page_addr[1];
927 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
928 }
929 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000930#ifdef TARGET_HAS_PRECISE_SMC
931 if (current_tb_not_found) {
932 current_tb_not_found = 0;
933 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000934 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000935 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000936 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000937 }
938 }
939 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000940 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000941 /* If we are modifying the current TB, we must stop
942 its execution. We could be more precise by checking
943 that the modification is after the current PC, but it
944 would require a specialized function to partially
945 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000946
bellardd720b932004-04-25 17:57:43 +0000947 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000948 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000949 env->mem_io_pc, NULL);
bellardd720b932004-04-25 17:57:43 +0000950#if defined(TARGET_I386)
951 current_flags = env->hflags;
952 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
953 current_cs_base = (target_ulong)env->segs[R_CS].base;
954 current_pc = current_cs_base + env->eip;
955#else
956#error unsupported CPU
957#endif
958 }
959#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000960 /* we need to do that to handle the case where a signal
961 occurs while doing tb_phys_invalidate() */
962 saved_tb = NULL;
963 if (env) {
964 saved_tb = env->current_tb;
965 env->current_tb = NULL;
966 }
bellard9fa3e852004-01-04 18:06:42 +0000967 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000968 if (env) {
969 env->current_tb = saved_tb;
970 if (env->interrupt_request && env->current_tb)
971 cpu_interrupt(env, env->interrupt_request);
972 }
bellard9fa3e852004-01-04 18:06:42 +0000973 }
974 tb = tb_next;
975 }
976#if !defined(CONFIG_USER_ONLY)
977 /* if no code remaining, no need to continue to use slow writes */
978 if (!p->first_tb) {
979 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000980 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000981 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000982 }
983 }
984#endif
985#ifdef TARGET_HAS_PRECISE_SMC
986 if (current_tb_modified) {
987 /* we generate a block containing just the instruction
988 modifying the memory. It will ensure that it cannot modify
989 itself */
bellardea1c1802004-06-14 18:56:36 +0000990 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000991 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000992 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000993 }
994#endif
995}
996
997/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +0000998static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000999{
1000 PageDesc *p;
1001 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001002#if 0
bellarda4193c82004-06-03 14:01:43 +00001003 if (1) {
1004 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +00001005 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
pbrook2e70f6e2008-06-29 01:03:05 +00001006 cpu_single_env->mem_io_vaddr, len,
ths5fafdf22007-09-16 21:08:06 +00001007 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +00001008 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
1009 }
bellard59817cc2004-02-16 22:01:13 +00001010 }
1011#endif
bellard9fa3e852004-01-04 18:06:42 +00001012 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001013 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001014 return;
1015 if (p->code_bitmap) {
1016 offset = start & ~TARGET_PAGE_MASK;
1017 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1018 if (b & ((1 << len) - 1))
1019 goto do_invalidate;
1020 } else {
1021 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001022 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001023 }
1024}
1025
bellard9fa3e852004-01-04 18:06:42 +00001026#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001027static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001028 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001029{
bellardd720b932004-04-25 17:57:43 +00001030 int n, current_flags, current_tb_modified;
1031 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +00001032 PageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001033 TranslationBlock *tb, *current_tb;
1034#ifdef TARGET_HAS_PRECISE_SMC
1035 CPUState *env = cpu_single_env;
1036#endif
bellard9fa3e852004-01-04 18:06:42 +00001037
1038 addr &= TARGET_PAGE_MASK;
1039 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001040 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001041 return;
1042 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001043 current_tb_modified = 0;
1044 current_tb = NULL;
1045 current_pc = 0; /* avoid warning */
1046 current_cs_base = 0; /* avoid warning */
1047 current_flags = 0; /* avoid warning */
1048#ifdef TARGET_HAS_PRECISE_SMC
1049 if (tb && pc != 0) {
1050 current_tb = tb_find_pc(pc);
1051 }
1052#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001053 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001054 n = (long)tb & 3;
1055 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001056#ifdef TARGET_HAS_PRECISE_SMC
1057 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001058 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001059 /* If we are modifying the current TB, we must stop
1060 its execution. We could be more precise by checking
1061 that the modification is after the current PC, but it
1062 would require a specialized function to partially
1063 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001064
bellardd720b932004-04-25 17:57:43 +00001065 current_tb_modified = 1;
1066 cpu_restore_state(current_tb, env, pc, puc);
1067#if defined(TARGET_I386)
1068 current_flags = env->hflags;
1069 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
1070 current_cs_base = (target_ulong)env->segs[R_CS].base;
1071 current_pc = current_cs_base + env->eip;
1072#else
1073#error unsupported CPU
1074#endif
1075 }
1076#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001077 tb_phys_invalidate(tb, addr);
1078 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001079 }
1080 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001081#ifdef TARGET_HAS_PRECISE_SMC
1082 if (current_tb_modified) {
1083 /* we generate a block containing just the instruction
1084 modifying the memory. It will ensure that it cannot modify
1085 itself */
bellardea1c1802004-06-14 18:56:36 +00001086 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001087 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001088 cpu_resume_from_signal(env, puc);
1089 }
1090#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001091}
bellard9fa3e852004-01-04 18:06:42 +00001092#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001093
1094/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001095static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001096 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001097{
1098 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001099 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001100
bellard9fa3e852004-01-04 18:06:42 +00001101 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001102 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001103 tb->page_next[n] = p->first_tb;
1104 last_first_tb = p->first_tb;
1105 p->first_tb = (TranslationBlock *)((long)tb | n);
1106 invalidate_page_bitmap(p);
1107
bellard107db442004-06-22 18:48:46 +00001108#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001109
bellard9fa3e852004-01-04 18:06:42 +00001110#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001111 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001112 target_ulong addr;
1113 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001114 int prot;
1115
bellardfd6ce8f2003-05-14 19:00:11 +00001116 /* force the host page as non writable (writes will have a
1117 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001118 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001119 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001120 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1121 addr += TARGET_PAGE_SIZE) {
1122
1123 p2 = page_find (addr >> TARGET_PAGE_BITS);
1124 if (!p2)
1125 continue;
1126 prot |= p2->flags;
1127 p2->flags &= ~PAGE_WRITE;
1128 page_get_flags(addr);
1129 }
ths5fafdf22007-09-16 21:08:06 +00001130 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001131 (prot & PAGE_BITS) & ~PAGE_WRITE);
1132#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001133 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001134 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001135#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001136 }
bellard9fa3e852004-01-04 18:06:42 +00001137#else
1138 /* if some code is already present, then the pages are already
1139 protected. So we handle the case where only the first TB is
1140 allocated in a physical page */
1141 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001142 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001143 }
1144#endif
bellardd720b932004-04-25 17:57:43 +00001145
1146#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001147}
1148
1149/* Allocate a new translation block. Flush the translation buffer if
1150 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001151TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001152{
1153 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001154
bellard26a5f132008-05-28 12:30:31 +00001155 if (nb_tbs >= code_gen_max_blocks ||
1156 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001157 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001158 tb = &tbs[nb_tbs++];
1159 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001160 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001161 return tb;
1162}
1163
pbrook2e70f6e2008-06-29 01:03:05 +00001164void tb_free(TranslationBlock *tb)
1165{
thsbf20dc02008-06-30 17:22:19 +00001166 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001167 Ignore the hard cases and just back up if this TB happens to
1168 be the last one generated. */
1169 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1170 code_gen_ptr = tb->tc_ptr;
1171 nb_tbs--;
1172 }
1173}
1174
bellard9fa3e852004-01-04 18:06:42 +00001175/* add a new TB and link it to the physical page tables. phys_page2 is
1176 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001177void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001178 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001179{
bellard9fa3e852004-01-04 18:06:42 +00001180 unsigned int h;
1181 TranslationBlock **ptb;
1182
pbrookc8a706f2008-06-02 16:16:42 +00001183 /* Grab the mmap lock to stop another thread invalidating this TB
1184 before we are done. */
1185 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001186 /* add in the physical hash table */
1187 h = tb_phys_hash_func(phys_pc);
1188 ptb = &tb_phys_hash[h];
1189 tb->phys_hash_next = *ptb;
1190 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001191
1192 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001193 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1194 if (phys_page2 != -1)
1195 tb_alloc_page(tb, 1, phys_page2);
1196 else
1197 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001198
bellardd4e81642003-05-25 16:46:15 +00001199 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1200 tb->jmp_next[0] = NULL;
1201 tb->jmp_next[1] = NULL;
1202
1203 /* init original jump addresses */
1204 if (tb->tb_next_offset[0] != 0xffff)
1205 tb_reset_jump(tb, 0);
1206 if (tb->tb_next_offset[1] != 0xffff)
1207 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001208
1209#ifdef DEBUG_TB_CHECK
1210 tb_page_check();
1211#endif
pbrookc8a706f2008-06-02 16:16:42 +00001212 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001213}
1214
bellarda513fe12003-05-27 23:29:48 +00001215/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1216 tb[1].tc_ptr. Return NULL if not found */
1217TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1218{
1219 int m_min, m_max, m;
1220 unsigned long v;
1221 TranslationBlock *tb;
1222
1223 if (nb_tbs <= 0)
1224 return NULL;
1225 if (tc_ptr < (unsigned long)code_gen_buffer ||
1226 tc_ptr >= (unsigned long)code_gen_ptr)
1227 return NULL;
1228 /* binary search (cf Knuth) */
1229 m_min = 0;
1230 m_max = nb_tbs - 1;
1231 while (m_min <= m_max) {
1232 m = (m_min + m_max) >> 1;
1233 tb = &tbs[m];
1234 v = (unsigned long)tb->tc_ptr;
1235 if (v == tc_ptr)
1236 return tb;
1237 else if (tc_ptr < v) {
1238 m_max = m - 1;
1239 } else {
1240 m_min = m + 1;
1241 }
ths5fafdf22007-09-16 21:08:06 +00001242 }
bellarda513fe12003-05-27 23:29:48 +00001243 return &tbs[m_max];
1244}
bellard75012672003-06-21 13:11:07 +00001245
bellardea041c02003-06-25 16:16:50 +00001246static void tb_reset_jump_recursive(TranslationBlock *tb);
1247
1248static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1249{
1250 TranslationBlock *tb1, *tb_next, **ptb;
1251 unsigned int n1;
1252
1253 tb1 = tb->jmp_next[n];
1254 if (tb1 != NULL) {
1255 /* find head of list */
1256 for(;;) {
1257 n1 = (long)tb1 & 3;
1258 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1259 if (n1 == 2)
1260 break;
1261 tb1 = tb1->jmp_next[n1];
1262 }
1263 /* we are now sure now that tb jumps to tb1 */
1264 tb_next = tb1;
1265
1266 /* remove tb from the jmp_first list */
1267 ptb = &tb_next->jmp_first;
1268 for(;;) {
1269 tb1 = *ptb;
1270 n1 = (long)tb1 & 3;
1271 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1272 if (n1 == n && tb1 == tb)
1273 break;
1274 ptb = &tb1->jmp_next[n1];
1275 }
1276 *ptb = tb->jmp_next[n];
1277 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001278
bellardea041c02003-06-25 16:16:50 +00001279 /* suppress the jump to next tb in generated code */
1280 tb_reset_jump(tb, n);
1281
bellard01243112004-01-04 15:48:17 +00001282 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001283 tb_reset_jump_recursive(tb_next);
1284 }
1285}
1286
1287static void tb_reset_jump_recursive(TranslationBlock *tb)
1288{
1289 tb_reset_jump_recursive2(tb, 0);
1290 tb_reset_jump_recursive2(tb, 1);
1291}
1292
bellard1fddef42005-04-17 19:16:13 +00001293#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001294static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1295{
j_mayer9b3c35e2007-04-07 11:21:28 +00001296 target_phys_addr_t addr;
1297 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001298 ram_addr_t ram_addr;
1299 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001300
pbrookc2f07f82006-04-08 17:14:56 +00001301 addr = cpu_get_phys_page_debug(env, pc);
1302 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1303 if (!p) {
1304 pd = IO_MEM_UNASSIGNED;
1305 } else {
1306 pd = p->phys_offset;
1307 }
1308 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001309 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001310}
bellardc27004e2005-01-03 23:35:10 +00001311#endif
bellardd720b932004-04-25 17:57:43 +00001312
pbrook6658ffb2007-03-16 23:58:11 +00001313/* Add a watchpoint. */
pbrook0f459d12008-06-09 00:20:13 +00001314int cpu_watchpoint_insert(CPUState *env, target_ulong addr, int type)
pbrook6658ffb2007-03-16 23:58:11 +00001315{
1316 int i;
1317
1318 for (i = 0; i < env->nb_watchpoints; i++) {
1319 if (addr == env->watchpoint[i].vaddr)
1320 return 0;
1321 }
1322 if (env->nb_watchpoints >= MAX_WATCHPOINTS)
1323 return -1;
1324
1325 i = env->nb_watchpoints++;
1326 env->watchpoint[i].vaddr = addr;
pbrook0f459d12008-06-09 00:20:13 +00001327 env->watchpoint[i].type = type;
pbrook6658ffb2007-03-16 23:58:11 +00001328 tlb_flush_page(env, addr);
1329 /* FIXME: This flush is needed because of the hack to make memory ops
1330 terminate the TB. It can be removed once the proper IO trap and
1331 re-execute bits are in. */
1332 tb_flush(env);
1333 return i;
1334}
1335
1336/* Remove a watchpoint. */
1337int cpu_watchpoint_remove(CPUState *env, target_ulong addr)
1338{
1339 int i;
1340
1341 for (i = 0; i < env->nb_watchpoints; i++) {
1342 if (addr == env->watchpoint[i].vaddr) {
1343 env->nb_watchpoints--;
1344 env->watchpoint[i] = env->watchpoint[env->nb_watchpoints];
1345 tlb_flush_page(env, addr);
1346 return 0;
1347 }
1348 }
1349 return -1;
1350}
1351
edgar_igl7d03f822008-05-17 18:58:29 +00001352/* Remove all watchpoints. */
1353void cpu_watchpoint_remove_all(CPUState *env) {
1354 int i;
1355
1356 for (i = 0; i < env->nb_watchpoints; i++) {
1357 tlb_flush_page(env, env->watchpoint[i].vaddr);
1358 }
1359 env->nb_watchpoints = 0;
1360}
1361
bellardc33a3462003-07-29 20:50:33 +00001362/* add a breakpoint. EXCP_DEBUG is returned by the CPU loop if a
1363 breakpoint is reached */
bellard2e126692004-04-25 21:28:44 +00001364int cpu_breakpoint_insert(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001365{
bellard1fddef42005-04-17 19:16:13 +00001366#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001367 int i;
ths3b46e622007-09-17 08:09:54 +00001368
bellard4c3a88a2003-07-26 12:06:08 +00001369 for(i = 0; i < env->nb_breakpoints; i++) {
1370 if (env->breakpoints[i] == pc)
1371 return 0;
1372 }
1373
1374 if (env->nb_breakpoints >= MAX_BREAKPOINTS)
1375 return -1;
1376 env->breakpoints[env->nb_breakpoints++] = pc;
ths3b46e622007-09-17 08:09:54 +00001377
bellardd720b932004-04-25 17:57:43 +00001378 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001379 return 0;
1380#else
1381 return -1;
1382#endif
1383}
1384
edgar_igl7d03f822008-05-17 18:58:29 +00001385/* remove all breakpoints */
1386void cpu_breakpoint_remove_all(CPUState *env) {
1387#if defined(TARGET_HAS_ICE)
1388 int i;
1389 for(i = 0; i < env->nb_breakpoints; i++) {
1390 breakpoint_invalidate(env, env->breakpoints[i]);
1391 }
1392 env->nb_breakpoints = 0;
1393#endif
1394}
1395
bellard4c3a88a2003-07-26 12:06:08 +00001396/* remove a breakpoint */
bellard2e126692004-04-25 21:28:44 +00001397int cpu_breakpoint_remove(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001398{
bellard1fddef42005-04-17 19:16:13 +00001399#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001400 int i;
1401 for(i = 0; i < env->nb_breakpoints; i++) {
1402 if (env->breakpoints[i] == pc)
1403 goto found;
1404 }
1405 return -1;
1406 found:
bellard4c3a88a2003-07-26 12:06:08 +00001407 env->nb_breakpoints--;
bellard1fddef42005-04-17 19:16:13 +00001408 if (i < env->nb_breakpoints)
1409 env->breakpoints[i] = env->breakpoints[env->nb_breakpoints];
bellardd720b932004-04-25 17:57:43 +00001410
1411 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001412 return 0;
1413#else
1414 return -1;
1415#endif
1416}
1417
bellardc33a3462003-07-29 20:50:33 +00001418/* enable or disable single step mode. EXCP_DEBUG is returned by the
1419 CPU loop after each instruction */
1420void cpu_single_step(CPUState *env, int enabled)
1421{
bellard1fddef42005-04-17 19:16:13 +00001422#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001423 if (env->singlestep_enabled != enabled) {
1424 env->singlestep_enabled = enabled;
1425 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001426 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001427 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001428 }
1429#endif
1430}
1431
bellard34865132003-10-05 14:28:56 +00001432/* enable or disable low levels log */
1433void cpu_set_log(int log_flags)
1434{
1435 loglevel = log_flags;
1436 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001437 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001438 if (!logfile) {
1439 perror(logfilename);
1440 _exit(1);
1441 }
bellard9fa3e852004-01-04 18:06:42 +00001442#if !defined(CONFIG_SOFTMMU)
1443 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1444 {
blueswir1b55266b2008-09-20 08:07:15 +00001445 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001446 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1447 }
1448#else
bellard34865132003-10-05 14:28:56 +00001449 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001450#endif
pbrooke735b912007-06-30 13:53:24 +00001451 log_append = 1;
1452 }
1453 if (!loglevel && logfile) {
1454 fclose(logfile);
1455 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001456 }
1457}
1458
1459void cpu_set_log_filename(const char *filename)
1460{
1461 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001462 if (logfile) {
1463 fclose(logfile);
1464 logfile = NULL;
1465 }
1466 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001467}
bellardc33a3462003-07-29 20:50:33 +00001468
bellard01243112004-01-04 15:48:17 +00001469/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001470void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001471{
pbrookd5975362008-06-07 20:50:51 +00001472#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001473 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001474 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001475#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001476 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001477
pbrook2e70f6e2008-06-29 01:03:05 +00001478 old_mask = env->interrupt_request;
pbrookd5975362008-06-07 20:50:51 +00001479 /* FIXME: This is probably not threadsafe. A different thread could
thsbf20dc02008-06-30 17:22:19 +00001480 be in the middle of a read-modify-write operation. */
bellard68a79312003-06-30 13:12:32 +00001481 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001482#if defined(USE_NPTL)
1483 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1484 problem and hope the cpu will stop of its own accord. For userspace
1485 emulation this often isn't actually as bad as it sounds. Often
1486 signals are used primarily to interrupt blocking syscalls. */
1487#else
pbrook2e70f6e2008-06-29 01:03:05 +00001488 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001489 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001490#ifndef CONFIG_USER_ONLY
1491 /* CPU_INTERRUPT_EXIT isn't a real interrupt. It just means
1492 an async event happened and we need to process it. */
1493 if (!can_do_io(env)
1494 && (mask & ~(old_mask | CPU_INTERRUPT_EXIT)) != 0) {
1495 cpu_abort(env, "Raised interrupt while not in I/O function");
1496 }
1497#endif
1498 } else {
1499 tb = env->current_tb;
1500 /* if the cpu is currently executing code, we must unlink it and
1501 all the potentially executing TB */
1502 if (tb && !testandset(&interrupt_lock)) {
1503 env->current_tb = NULL;
1504 tb_reset_jump_recursive(tb);
1505 resetlock(&interrupt_lock);
1506 }
bellardea041c02003-06-25 16:16:50 +00001507 }
pbrookd5975362008-06-07 20:50:51 +00001508#endif
bellardea041c02003-06-25 16:16:50 +00001509}
1510
bellardb54ad042004-05-20 13:42:52 +00001511void cpu_reset_interrupt(CPUState *env, int mask)
1512{
1513 env->interrupt_request &= ~mask;
1514}
1515
blueswir1c7cd6a32008-10-02 18:27:46 +00001516const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001517 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001518 "show generated host assembly code for each compiled TB" },
1519 { CPU_LOG_TB_IN_ASM, "in_asm",
1520 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001521 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001522 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001523 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001524 "show micro ops "
1525#ifdef TARGET_I386
1526 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001527#endif
blueswir1e01a1152008-03-14 17:37:11 +00001528 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001529 { CPU_LOG_INT, "int",
1530 "show interrupts/exceptions in short format" },
1531 { CPU_LOG_EXEC, "exec",
1532 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001533 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001534 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001535#ifdef TARGET_I386
1536 { CPU_LOG_PCALL, "pcall",
1537 "show protected mode far calls/returns/exceptions" },
1538#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001539#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001540 { CPU_LOG_IOPORT, "ioport",
1541 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001542#endif
bellardf193c792004-03-21 17:06:25 +00001543 { 0, NULL, NULL },
1544};
1545
1546static int cmp1(const char *s1, int n, const char *s2)
1547{
1548 if (strlen(s2) != n)
1549 return 0;
1550 return memcmp(s1, s2, n) == 0;
1551}
ths3b46e622007-09-17 08:09:54 +00001552
bellardf193c792004-03-21 17:06:25 +00001553/* takes a comma separated list of log masks. Return 0 if error. */
1554int cpu_str_to_log_mask(const char *str)
1555{
blueswir1c7cd6a32008-10-02 18:27:46 +00001556 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001557 int mask;
1558 const char *p, *p1;
1559
1560 p = str;
1561 mask = 0;
1562 for(;;) {
1563 p1 = strchr(p, ',');
1564 if (!p1)
1565 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001566 if(cmp1(p,p1-p,"all")) {
1567 for(item = cpu_log_items; item->mask != 0; item++) {
1568 mask |= item->mask;
1569 }
1570 } else {
bellardf193c792004-03-21 17:06:25 +00001571 for(item = cpu_log_items; item->mask != 0; item++) {
1572 if (cmp1(p, p1 - p, item->name))
1573 goto found;
1574 }
1575 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001576 }
bellardf193c792004-03-21 17:06:25 +00001577 found:
1578 mask |= item->mask;
1579 if (*p1 != ',')
1580 break;
1581 p = p1 + 1;
1582 }
1583 return mask;
1584}
bellardea041c02003-06-25 16:16:50 +00001585
bellard75012672003-06-21 13:11:07 +00001586void cpu_abort(CPUState *env, const char *fmt, ...)
1587{
1588 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001589 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001590
1591 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001592 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001593 fprintf(stderr, "qemu: fatal: ");
1594 vfprintf(stderr, fmt, ap);
1595 fprintf(stderr, "\n");
1596#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001597 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1598#else
1599 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001600#endif
balrog924edca2007-06-10 14:07:13 +00001601 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001602 fprintf(logfile, "qemu: fatal: ");
pbrook493ae1f2007-11-23 16:53:59 +00001603 vfprintf(logfile, fmt, ap2);
j_mayerf9373292007-09-29 12:18:20 +00001604 fprintf(logfile, "\n");
1605#ifdef TARGET_I386
1606 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1607#else
1608 cpu_dump_state(env, logfile, fprintf, 0);
1609#endif
balrog924edca2007-06-10 14:07:13 +00001610 fflush(logfile);
1611 fclose(logfile);
1612 }
pbrook493ae1f2007-11-23 16:53:59 +00001613 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001614 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001615 abort();
1616}
1617
thsc5be9f02007-02-28 20:20:53 +00001618CPUState *cpu_copy(CPUState *env)
1619{
ths01ba9812007-12-09 02:22:57 +00001620 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001621 /* preserve chaining and index */
1622 CPUState *next_cpu = new_env->next_cpu;
1623 int cpu_index = new_env->cpu_index;
1624 memcpy(new_env, env, sizeof(CPUState));
1625 new_env->next_cpu = next_cpu;
1626 new_env->cpu_index = cpu_index;
1627 return new_env;
1628}
1629
bellard01243112004-01-04 15:48:17 +00001630#if !defined(CONFIG_USER_ONLY)
1631
edgar_igl5c751e92008-05-06 08:44:21 +00001632static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1633{
1634 unsigned int i;
1635
1636 /* Discard jump cache entries for any tb which might potentially
1637 overlap the flushed page. */
1638 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1639 memset (&env->tb_jmp_cache[i], 0,
1640 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1641
1642 i = tb_jmp_cache_hash_page(addr);
1643 memset (&env->tb_jmp_cache[i], 0,
1644 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1645}
1646
bellardee8b7022004-02-03 23:35:10 +00001647/* NOTE: if flush_global is true, also flush global entries (not
1648 implemented yet) */
1649void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001650{
bellard33417e72003-08-10 21:47:01 +00001651 int i;
bellard01243112004-01-04 15:48:17 +00001652
bellard9fa3e852004-01-04 18:06:42 +00001653#if defined(DEBUG_TLB)
1654 printf("tlb_flush:\n");
1655#endif
bellard01243112004-01-04 15:48:17 +00001656 /* must reset current TB so that interrupts cannot modify the
1657 links while we are modifying them */
1658 env->current_tb = NULL;
1659
bellard33417e72003-08-10 21:47:01 +00001660 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001661 env->tlb_table[0][i].addr_read = -1;
1662 env->tlb_table[0][i].addr_write = -1;
1663 env->tlb_table[0][i].addr_code = -1;
1664 env->tlb_table[1][i].addr_read = -1;
1665 env->tlb_table[1][i].addr_write = -1;
1666 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001667#if (NB_MMU_MODES >= 3)
1668 env->tlb_table[2][i].addr_read = -1;
1669 env->tlb_table[2][i].addr_write = -1;
1670 env->tlb_table[2][i].addr_code = -1;
1671#if (NB_MMU_MODES == 4)
1672 env->tlb_table[3][i].addr_read = -1;
1673 env->tlb_table[3][i].addr_write = -1;
1674 env->tlb_table[3][i].addr_code = -1;
1675#endif
1676#endif
bellard33417e72003-08-10 21:47:01 +00001677 }
bellard9fa3e852004-01-04 18:06:42 +00001678
bellard8a40a182005-11-20 10:35:40 +00001679 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001680
bellard0a962c02005-02-10 22:00:27 +00001681#ifdef USE_KQEMU
1682 if (env->kqemu_enabled) {
1683 kqemu_flush(env, flush_global);
1684 }
1685#endif
bellarde3db7222005-01-26 22:00:47 +00001686 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001687}
1688
bellard274da6b2004-05-20 21:56:27 +00001689static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001690{
ths5fafdf22007-09-16 21:08:06 +00001691 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001692 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001693 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001694 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001695 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001696 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1697 tlb_entry->addr_read = -1;
1698 tlb_entry->addr_write = -1;
1699 tlb_entry->addr_code = -1;
1700 }
bellard61382a52003-10-27 21:22:23 +00001701}
1702
bellard2e126692004-04-25 21:28:44 +00001703void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001704{
bellard8a40a182005-11-20 10:35:40 +00001705 int i;
bellard01243112004-01-04 15:48:17 +00001706
bellard9fa3e852004-01-04 18:06:42 +00001707#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001708 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001709#endif
bellard01243112004-01-04 15:48:17 +00001710 /* must reset current TB so that interrupts cannot modify the
1711 links while we are modifying them */
1712 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001713
bellard61382a52003-10-27 21:22:23 +00001714 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001715 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001716 tlb_flush_entry(&env->tlb_table[0][i], addr);
1717 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001718#if (NB_MMU_MODES >= 3)
1719 tlb_flush_entry(&env->tlb_table[2][i], addr);
1720#if (NB_MMU_MODES == 4)
1721 tlb_flush_entry(&env->tlb_table[3][i], addr);
1722#endif
1723#endif
bellard01243112004-01-04 15:48:17 +00001724
edgar_igl5c751e92008-05-06 08:44:21 +00001725 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001726
bellard0a962c02005-02-10 22:00:27 +00001727#ifdef USE_KQEMU
1728 if (env->kqemu_enabled) {
1729 kqemu_flush_page(env, addr);
1730 }
1731#endif
bellard9fa3e852004-01-04 18:06:42 +00001732}
1733
bellard9fa3e852004-01-04 18:06:42 +00001734/* update the TLBs so that writes to code in the virtual page 'addr'
1735 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001736static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001737{
ths5fafdf22007-09-16 21:08:06 +00001738 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001739 ram_addr + TARGET_PAGE_SIZE,
1740 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001741}
1742
bellard9fa3e852004-01-04 18:06:42 +00001743/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001744 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001745static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001746 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001747{
bellard3a7d9292005-08-21 09:26:42 +00001748 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001749}
1750
ths5fafdf22007-09-16 21:08:06 +00001751static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001752 unsigned long start, unsigned long length)
1753{
1754 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001755 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1756 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001757 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001758 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001759 }
1760 }
1761}
1762
bellard3a7d9292005-08-21 09:26:42 +00001763void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001764 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001765{
1766 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001767 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001768 int i, mask, len;
1769 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001770
1771 start &= TARGET_PAGE_MASK;
1772 end = TARGET_PAGE_ALIGN(end);
1773
1774 length = end - start;
1775 if (length == 0)
1776 return;
bellard0a962c02005-02-10 22:00:27 +00001777 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001778#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001779 /* XXX: should not depend on cpu context */
1780 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001781 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001782 ram_addr_t addr;
1783 addr = start;
1784 for(i = 0; i < len; i++) {
1785 kqemu_set_notdirty(env, addr);
1786 addr += TARGET_PAGE_SIZE;
1787 }
bellard3a7d9292005-08-21 09:26:42 +00001788 }
1789#endif
bellardf23db162005-08-21 19:12:28 +00001790 mask = ~dirty_flags;
1791 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1792 for(i = 0; i < len; i++)
1793 p[i] &= mask;
1794
bellard1ccde1c2004-02-06 19:46:14 +00001795 /* we modify the TLB cache so that the dirty bit will be set again
1796 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001797 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001798 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1799 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001800 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001801 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001802 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001803#if (NB_MMU_MODES >= 3)
1804 for(i = 0; i < CPU_TLB_SIZE; i++)
1805 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1806#if (NB_MMU_MODES == 4)
1807 for(i = 0; i < CPU_TLB_SIZE; i++)
1808 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1809#endif
1810#endif
bellard6a00d602005-11-21 23:25:50 +00001811 }
bellard1ccde1c2004-02-06 19:46:14 +00001812}
1813
aliguori74576192008-10-06 14:02:03 +00001814int cpu_physical_memory_set_dirty_tracking(int enable)
1815{
1816 in_migration = enable;
1817 return 0;
1818}
1819
1820int cpu_physical_memory_get_dirty_tracking(void)
1821{
1822 return in_migration;
1823}
1824
bellard3a7d9292005-08-21 09:26:42 +00001825static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1826{
1827 ram_addr_t ram_addr;
1828
bellard84b7b8e2005-11-28 21:19:04 +00001829 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001830 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001831 tlb_entry->addend - (unsigned long)phys_ram_base;
1832 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001833 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001834 }
1835 }
1836}
1837
1838/* update the TLB according to the current state of the dirty bits */
1839void cpu_tlb_update_dirty(CPUState *env)
1840{
1841 int i;
1842 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001843 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001844 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001845 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001846#if (NB_MMU_MODES >= 3)
1847 for(i = 0; i < CPU_TLB_SIZE; i++)
1848 tlb_update_dirty(&env->tlb_table[2][i]);
1849#if (NB_MMU_MODES == 4)
1850 for(i = 0; i < CPU_TLB_SIZE; i++)
1851 tlb_update_dirty(&env->tlb_table[3][i]);
1852#endif
1853#endif
bellard3a7d9292005-08-21 09:26:42 +00001854}
1855
pbrook0f459d12008-06-09 00:20:13 +00001856static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001857{
pbrook0f459d12008-06-09 00:20:13 +00001858 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1859 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001860}
1861
pbrook0f459d12008-06-09 00:20:13 +00001862/* update the TLB corresponding to virtual page vaddr
1863 so that it is no longer dirty */
1864static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001865{
bellard1ccde1c2004-02-06 19:46:14 +00001866 int i;
1867
pbrook0f459d12008-06-09 00:20:13 +00001868 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001869 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001870 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1871 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001872#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001873 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001874#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001875 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001876#endif
1877#endif
bellard9fa3e852004-01-04 18:06:42 +00001878}
1879
bellard59817cc2004-02-16 22:01:13 +00001880/* add a new TLB entry. At most one entry for a given virtual address
1881 is permitted. Return 0 if OK or 2 if the page could not be mapped
1882 (can only happen in non SOFTMMU mode for I/O pages or pages
1883 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001884int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1885 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001886 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001887{
bellard92e873b2004-05-21 14:52:29 +00001888 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001889 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001890 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001891 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001892 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001893 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001894 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001895 CPUTLBEntry *te;
pbrook6658ffb2007-03-16 23:58:11 +00001896 int i;
pbrook0f459d12008-06-09 00:20:13 +00001897 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001898
bellard92e873b2004-05-21 14:52:29 +00001899 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001900 if (!p) {
1901 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001902 } else {
1903 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001904 }
1905#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001906 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1907 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001908#endif
1909
1910 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001911 address = vaddr;
1912 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1913 /* IO memory case (romd handled later) */
1914 address |= TLB_MMIO;
1915 }
1916 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1917 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1918 /* Normal RAM. */
1919 iotlb = pd & TARGET_PAGE_MASK;
1920 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1921 iotlb |= IO_MEM_NOTDIRTY;
1922 else
1923 iotlb |= IO_MEM_ROM;
1924 } else {
1925 /* IO handlers are currently passed a phsical address.
1926 It would be nice to pass an offset from the base address
1927 of that region. This would avoid having to special case RAM,
1928 and avoid full address decoding in every device.
1929 We can't use the high bits of pd for this because
1930 IO_MEM_ROMD uses these as a ram address. */
1931 iotlb = (pd & ~TARGET_PAGE_MASK) + paddr;
1932 }
pbrook6658ffb2007-03-16 23:58:11 +00001933
pbrook0f459d12008-06-09 00:20:13 +00001934 code_address = address;
1935 /* Make accesses to pages with watchpoints go via the
1936 watchpoint trap routines. */
1937 for (i = 0; i < env->nb_watchpoints; i++) {
1938 if (vaddr == (env->watchpoint[i].vaddr & TARGET_PAGE_MASK)) {
1939 iotlb = io_mem_watch + paddr;
1940 /* TODO: The memory case can be optimized by not trapping
1941 reads of pages with a write breakpoint. */
1942 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00001943 }
pbrook0f459d12008-06-09 00:20:13 +00001944 }
balrogd79acba2007-06-26 20:01:13 +00001945
pbrook0f459d12008-06-09 00:20:13 +00001946 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
1947 env->iotlb[mmu_idx][index] = iotlb - vaddr;
1948 te = &env->tlb_table[mmu_idx][index];
1949 te->addend = addend - vaddr;
1950 if (prot & PAGE_READ) {
1951 te->addr_read = address;
1952 } else {
1953 te->addr_read = -1;
1954 }
edgar_igl5c751e92008-05-06 08:44:21 +00001955
pbrook0f459d12008-06-09 00:20:13 +00001956 if (prot & PAGE_EXEC) {
1957 te->addr_code = code_address;
1958 } else {
1959 te->addr_code = -1;
1960 }
1961 if (prot & PAGE_WRITE) {
1962 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
1963 (pd & IO_MEM_ROMD)) {
1964 /* Write access calls the I/O callback. */
1965 te->addr_write = address | TLB_MMIO;
1966 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
1967 !cpu_physical_memory_is_dirty(pd)) {
1968 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00001969 } else {
pbrook0f459d12008-06-09 00:20:13 +00001970 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00001971 }
pbrook0f459d12008-06-09 00:20:13 +00001972 } else {
1973 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00001974 }
bellard9fa3e852004-01-04 18:06:42 +00001975 return ret;
1976}
1977
bellard01243112004-01-04 15:48:17 +00001978#else
1979
bellardee8b7022004-02-03 23:35:10 +00001980void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00001981{
1982}
1983
bellard2e126692004-04-25 21:28:44 +00001984void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00001985{
1986}
1987
ths5fafdf22007-09-16 21:08:06 +00001988int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1989 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001990 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00001991{
bellard9fa3e852004-01-04 18:06:42 +00001992 return 0;
1993}
bellard33417e72003-08-10 21:47:01 +00001994
bellard9fa3e852004-01-04 18:06:42 +00001995/* dump memory mappings */
1996void page_dump(FILE *f)
1997{
1998 unsigned long start, end;
1999 int i, j, prot, prot1;
2000 PageDesc *p;
2001
2002 fprintf(f, "%-8s %-8s %-8s %s\n",
2003 "start", "end", "size", "prot");
2004 start = -1;
2005 end = -1;
2006 prot = 0;
2007 for(i = 0; i <= L1_SIZE; i++) {
2008 if (i < L1_SIZE)
2009 p = l1_map[i];
2010 else
2011 p = NULL;
2012 for(j = 0;j < L2_SIZE; j++) {
2013 if (!p)
2014 prot1 = 0;
2015 else
2016 prot1 = p[j].flags;
2017 if (prot1 != prot) {
2018 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2019 if (start != -1) {
2020 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002021 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002022 prot & PAGE_READ ? 'r' : '-',
2023 prot & PAGE_WRITE ? 'w' : '-',
2024 prot & PAGE_EXEC ? 'x' : '-');
2025 }
2026 if (prot1 != 0)
2027 start = end;
2028 else
2029 start = -1;
2030 prot = prot1;
2031 }
2032 if (!p)
2033 break;
2034 }
bellard33417e72003-08-10 21:47:01 +00002035 }
bellard33417e72003-08-10 21:47:01 +00002036}
2037
pbrook53a59602006-03-25 19:31:22 +00002038int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002039{
bellard9fa3e852004-01-04 18:06:42 +00002040 PageDesc *p;
2041
2042 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002043 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002044 return 0;
2045 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002046}
2047
bellard9fa3e852004-01-04 18:06:42 +00002048/* modify the flags of a page and invalidate the code if
2049 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2050 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002051void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002052{
2053 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002054 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002055
pbrookc8a706f2008-06-02 16:16:42 +00002056 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002057 start = start & TARGET_PAGE_MASK;
2058 end = TARGET_PAGE_ALIGN(end);
2059 if (flags & PAGE_WRITE)
2060 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002061 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2062 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002063 /* We may be called for host regions that are outside guest
2064 address space. */
2065 if (!p)
2066 return;
bellard9fa3e852004-01-04 18:06:42 +00002067 /* if the write protection is set, then we invalidate the code
2068 inside */
ths5fafdf22007-09-16 21:08:06 +00002069 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002070 (flags & PAGE_WRITE) &&
2071 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002072 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002073 }
2074 p->flags = flags;
2075 }
bellard9fa3e852004-01-04 18:06:42 +00002076}
2077
ths3d97b402007-11-02 19:02:07 +00002078int page_check_range(target_ulong start, target_ulong len, int flags)
2079{
2080 PageDesc *p;
2081 target_ulong end;
2082 target_ulong addr;
2083
balrog55f280c2008-10-28 10:24:11 +00002084 if (start + len < start)
2085 /* we've wrapped around */
2086 return -1;
2087
ths3d97b402007-11-02 19:02:07 +00002088 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2089 start = start & TARGET_PAGE_MASK;
2090
ths3d97b402007-11-02 19:02:07 +00002091 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2092 p = page_find(addr >> TARGET_PAGE_BITS);
2093 if( !p )
2094 return -1;
2095 if( !(p->flags & PAGE_VALID) )
2096 return -1;
2097
bellarddae32702007-11-14 10:51:00 +00002098 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002099 return -1;
bellarddae32702007-11-14 10:51:00 +00002100 if (flags & PAGE_WRITE) {
2101 if (!(p->flags & PAGE_WRITE_ORG))
2102 return -1;
2103 /* unprotect the page if it was put read-only because it
2104 contains translated code */
2105 if (!(p->flags & PAGE_WRITE)) {
2106 if (!page_unprotect(addr, 0, NULL))
2107 return -1;
2108 }
2109 return 0;
2110 }
ths3d97b402007-11-02 19:02:07 +00002111 }
2112 return 0;
2113}
2114
bellard9fa3e852004-01-04 18:06:42 +00002115/* called from signal handler: invalidate the code and unprotect the
2116 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002117int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002118{
2119 unsigned int page_index, prot, pindex;
2120 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002121 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002122
pbrookc8a706f2008-06-02 16:16:42 +00002123 /* Technically this isn't safe inside a signal handler. However we
2124 know this only ever happens in a synchronous SEGV handler, so in
2125 practice it seems to be ok. */
2126 mmap_lock();
2127
bellard83fb7ad2004-07-05 21:25:26 +00002128 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002129 page_index = host_start >> TARGET_PAGE_BITS;
2130 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002131 if (!p1) {
2132 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002133 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002134 }
bellard83fb7ad2004-07-05 21:25:26 +00002135 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002136 p = p1;
2137 prot = 0;
2138 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2139 prot |= p->flags;
2140 p++;
2141 }
2142 /* if the page was really writable, then we change its
2143 protection back to writable */
2144 if (prot & PAGE_WRITE_ORG) {
2145 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2146 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002147 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002148 (prot & PAGE_BITS) | PAGE_WRITE);
2149 p1[pindex].flags |= PAGE_WRITE;
2150 /* and since the content will be modified, we must invalidate
2151 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002152 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002153#ifdef DEBUG_TB_CHECK
2154 tb_invalidate_check(address);
2155#endif
pbrookc8a706f2008-06-02 16:16:42 +00002156 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002157 return 1;
2158 }
2159 }
pbrookc8a706f2008-06-02 16:16:42 +00002160 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002161 return 0;
2162}
2163
bellard6a00d602005-11-21 23:25:50 +00002164static inline void tlb_set_dirty(CPUState *env,
2165 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002166{
2167}
bellard9fa3e852004-01-04 18:06:42 +00002168#endif /* defined(CONFIG_USER_ONLY) */
2169
pbrooke2eef172008-06-08 01:09:01 +00002170#if !defined(CONFIG_USER_ONLY)
blueswir1db7b5422007-05-26 17:36:03 +00002171static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002172 ram_addr_t memory);
2173static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2174 ram_addr_t orig_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002175#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2176 need_subpage) \
2177 do { \
2178 if (addr > start_addr) \
2179 start_addr2 = 0; \
2180 else { \
2181 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2182 if (start_addr2 > 0) \
2183 need_subpage = 1; \
2184 } \
2185 \
blueswir149e9fba2007-05-30 17:25:06 +00002186 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002187 end_addr2 = TARGET_PAGE_SIZE - 1; \
2188 else { \
2189 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2190 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2191 need_subpage = 1; \
2192 } \
2193 } while (0)
2194
bellard33417e72003-08-10 21:47:01 +00002195/* register physical memory. 'size' must be a multiple of the target
2196 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
2197 io memory page */
ths5fafdf22007-09-16 21:08:06 +00002198void cpu_register_physical_memory(target_phys_addr_t start_addr,
aurel3200f82b82008-04-27 21:12:55 +00002199 ram_addr_t size,
2200 ram_addr_t phys_offset)
bellard33417e72003-08-10 21:47:01 +00002201{
bellard108c49b2005-07-24 12:55:09 +00002202 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002203 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002204 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002205 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002206 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002207
bellardda260242008-05-30 20:48:25 +00002208#ifdef USE_KQEMU
2209 /* XXX: should not depend on cpu context */
2210 env = first_cpu;
2211 if (env->kqemu_enabled) {
2212 kqemu_set_phys_mem(start_addr, size, phys_offset);
2213 }
2214#endif
bellard5fd386f2004-05-23 21:11:22 +00002215 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002216 end_addr = start_addr + (target_phys_addr_t)size;
2217 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002218 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2219 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002220 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002221 target_phys_addr_t start_addr2, end_addr2;
2222 int need_subpage = 0;
2223
2224 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2225 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002226 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002227 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2228 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2229 &p->phys_offset, orig_memory);
2230 } else {
2231 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2232 >> IO_MEM_SHIFT];
2233 }
2234 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
2235 } else {
2236 p->phys_offset = phys_offset;
2237 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2238 (phys_offset & IO_MEM_ROMD))
2239 phys_offset += TARGET_PAGE_SIZE;
2240 }
2241 } else {
2242 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2243 p->phys_offset = phys_offset;
2244 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2245 (phys_offset & IO_MEM_ROMD))
2246 phys_offset += TARGET_PAGE_SIZE;
2247 else {
2248 target_phys_addr_t start_addr2, end_addr2;
2249 int need_subpage = 0;
2250
2251 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2252 end_addr2, need_subpage);
2253
blueswir14254fab2008-01-01 16:57:19 +00002254 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002255 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2256 &p->phys_offset, IO_MEM_UNASSIGNED);
2257 subpage_register(subpage, start_addr2, end_addr2,
2258 phys_offset);
2259 }
2260 }
2261 }
bellard33417e72003-08-10 21:47:01 +00002262 }
ths3b46e622007-09-17 08:09:54 +00002263
bellard9d420372006-06-25 22:25:22 +00002264 /* since each CPU stores ram addresses in its TLB cache, we must
2265 reset the modified entries */
2266 /* XXX: slow ! */
2267 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2268 tlb_flush(env, 1);
2269 }
bellard33417e72003-08-10 21:47:01 +00002270}
2271
bellardba863452006-09-24 18:41:10 +00002272/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002273ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002274{
2275 PhysPageDesc *p;
2276
2277 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2278 if (!p)
2279 return IO_MEM_UNASSIGNED;
2280 return p->phys_offset;
2281}
2282
bellarde9a1ab12007-02-08 23:08:38 +00002283/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002284ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002285{
2286 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002287 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002288 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002289 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002290 abort();
2291 }
2292 addr = phys_ram_alloc_offset;
2293 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2294 return addr;
2295}
2296
2297void qemu_ram_free(ram_addr_t addr)
2298{
2299}
2300
bellarda4193c82004-06-03 14:01:43 +00002301static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002302{
pbrook67d3b952006-12-18 05:03:52 +00002303#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002304 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002305#endif
blueswir1e18231a2008-10-06 18:46:28 +00002306#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2307 do_unassigned_access(addr, 0, 0, 0, 1);
2308#endif
2309 return 0;
2310}
2311
2312static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2313{
2314#ifdef DEBUG_UNASSIGNED
2315 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2316#endif
2317#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2318 do_unassigned_access(addr, 0, 0, 0, 2);
2319#endif
2320 return 0;
2321}
2322
2323static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2324{
2325#ifdef DEBUG_UNASSIGNED
2326 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2327#endif
2328#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2329 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002330#endif
bellard33417e72003-08-10 21:47:01 +00002331 return 0;
2332}
2333
bellarda4193c82004-06-03 14:01:43 +00002334static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002335{
pbrook67d3b952006-12-18 05:03:52 +00002336#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002337 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002338#endif
blueswir1e18231a2008-10-06 18:46:28 +00002339#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2340 do_unassigned_access(addr, 1, 0, 0, 1);
2341#endif
2342}
2343
2344static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2345{
2346#ifdef DEBUG_UNASSIGNED
2347 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2348#endif
2349#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2350 do_unassigned_access(addr, 1, 0, 0, 2);
2351#endif
2352}
2353
2354static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2355{
2356#ifdef DEBUG_UNASSIGNED
2357 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2358#endif
2359#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2360 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002361#endif
bellard33417e72003-08-10 21:47:01 +00002362}
2363
2364static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2365 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002366 unassigned_mem_readw,
2367 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002368};
2369
2370static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2371 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002372 unassigned_mem_writew,
2373 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002374};
2375
pbrook0f459d12008-06-09 00:20:13 +00002376static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2377 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002378{
bellard3a7d9292005-08-21 09:26:42 +00002379 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002380 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2381 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2382#if !defined(CONFIG_USER_ONLY)
2383 tb_invalidate_phys_page_fast(ram_addr, 1);
2384 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2385#endif
2386 }
pbrook0f459d12008-06-09 00:20:13 +00002387 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002388#ifdef USE_KQEMU
2389 if (cpu_single_env->kqemu_enabled &&
2390 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2391 kqemu_modify_page(cpu_single_env, ram_addr);
2392#endif
bellardf23db162005-08-21 19:12:28 +00002393 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2394 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2395 /* we remove the notdirty callback only if the code has been
2396 flushed */
2397 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002398 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002399}
2400
pbrook0f459d12008-06-09 00:20:13 +00002401static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2402 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002403{
bellard3a7d9292005-08-21 09:26:42 +00002404 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002405 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2406 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2407#if !defined(CONFIG_USER_ONLY)
2408 tb_invalidate_phys_page_fast(ram_addr, 2);
2409 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2410#endif
2411 }
pbrook0f459d12008-06-09 00:20:13 +00002412 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002413#ifdef USE_KQEMU
2414 if (cpu_single_env->kqemu_enabled &&
2415 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2416 kqemu_modify_page(cpu_single_env, ram_addr);
2417#endif
bellardf23db162005-08-21 19:12:28 +00002418 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2419 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2420 /* we remove the notdirty callback only if the code has been
2421 flushed */
2422 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002423 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002424}
2425
pbrook0f459d12008-06-09 00:20:13 +00002426static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2427 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002428{
bellard3a7d9292005-08-21 09:26:42 +00002429 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002430 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2431 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2432#if !defined(CONFIG_USER_ONLY)
2433 tb_invalidate_phys_page_fast(ram_addr, 4);
2434 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2435#endif
2436 }
pbrook0f459d12008-06-09 00:20:13 +00002437 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002438#ifdef USE_KQEMU
2439 if (cpu_single_env->kqemu_enabled &&
2440 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2441 kqemu_modify_page(cpu_single_env, ram_addr);
2442#endif
bellardf23db162005-08-21 19:12:28 +00002443 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2444 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2445 /* we remove the notdirty callback only if the code has been
2446 flushed */
2447 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002448 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002449}
2450
bellard3a7d9292005-08-21 09:26:42 +00002451static CPUReadMemoryFunc *error_mem_read[3] = {
2452 NULL, /* never used */
2453 NULL, /* never used */
2454 NULL, /* never used */
2455};
2456
bellard1ccde1c2004-02-06 19:46:14 +00002457static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2458 notdirty_mem_writeb,
2459 notdirty_mem_writew,
2460 notdirty_mem_writel,
2461};
2462
pbrook0f459d12008-06-09 00:20:13 +00002463/* Generate a debug exception if a watchpoint has been hit. */
2464static void check_watchpoint(int offset, int flags)
2465{
2466 CPUState *env = cpu_single_env;
2467 target_ulong vaddr;
2468 int i;
2469
pbrook2e70f6e2008-06-29 01:03:05 +00002470 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
pbrook0f459d12008-06-09 00:20:13 +00002471 for (i = 0; i < env->nb_watchpoints; i++) {
2472 if (vaddr == env->watchpoint[i].vaddr
2473 && (env->watchpoint[i].type & flags)) {
2474 env->watchpoint_hit = i + 1;
2475 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2476 break;
2477 }
2478 }
2479}
2480
pbrook6658ffb2007-03-16 23:58:11 +00002481/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2482 so these check for a hit then pass through to the normal out-of-line
2483 phys routines. */
2484static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2485{
pbrook0f459d12008-06-09 00:20:13 +00002486 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002487 return ldub_phys(addr);
2488}
2489
2490static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2491{
pbrook0f459d12008-06-09 00:20:13 +00002492 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002493 return lduw_phys(addr);
2494}
2495
2496static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2497{
pbrook0f459d12008-06-09 00:20:13 +00002498 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002499 return ldl_phys(addr);
2500}
2501
pbrook6658ffb2007-03-16 23:58:11 +00002502static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2503 uint32_t val)
2504{
pbrook0f459d12008-06-09 00:20:13 +00002505 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002506 stb_phys(addr, val);
2507}
2508
2509static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2510 uint32_t val)
2511{
pbrook0f459d12008-06-09 00:20:13 +00002512 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002513 stw_phys(addr, val);
2514}
2515
2516static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2517 uint32_t val)
2518{
pbrook0f459d12008-06-09 00:20:13 +00002519 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002520 stl_phys(addr, val);
2521}
2522
2523static CPUReadMemoryFunc *watch_mem_read[3] = {
2524 watch_mem_readb,
2525 watch_mem_readw,
2526 watch_mem_readl,
2527};
2528
2529static CPUWriteMemoryFunc *watch_mem_write[3] = {
2530 watch_mem_writeb,
2531 watch_mem_writew,
2532 watch_mem_writel,
2533};
pbrook6658ffb2007-03-16 23:58:11 +00002534
blueswir1db7b5422007-05-26 17:36:03 +00002535static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2536 unsigned int len)
2537{
blueswir1db7b5422007-05-26 17:36:03 +00002538 uint32_t ret;
2539 unsigned int idx;
2540
2541 idx = SUBPAGE_IDX(addr - mmio->base);
2542#if defined(DEBUG_SUBPAGE)
2543 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2544 mmio, len, addr, idx);
2545#endif
blueswir13ee89922008-01-02 19:45:26 +00002546 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len], addr);
blueswir1db7b5422007-05-26 17:36:03 +00002547
2548 return ret;
2549}
2550
2551static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2552 uint32_t value, unsigned int len)
2553{
blueswir1db7b5422007-05-26 17:36:03 +00002554 unsigned int idx;
2555
2556 idx = SUBPAGE_IDX(addr - mmio->base);
2557#if defined(DEBUG_SUBPAGE)
2558 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2559 mmio, len, addr, idx, value);
2560#endif
blueswir13ee89922008-01-02 19:45:26 +00002561 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002562}
2563
2564static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2565{
2566#if defined(DEBUG_SUBPAGE)
2567 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2568#endif
2569
2570 return subpage_readlen(opaque, addr, 0);
2571}
2572
2573static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2574 uint32_t value)
2575{
2576#if defined(DEBUG_SUBPAGE)
2577 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2578#endif
2579 subpage_writelen(opaque, addr, value, 0);
2580}
2581
2582static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2583{
2584#if defined(DEBUG_SUBPAGE)
2585 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2586#endif
2587
2588 return subpage_readlen(opaque, addr, 1);
2589}
2590
2591static void subpage_writew (void *opaque, target_phys_addr_t addr,
2592 uint32_t value)
2593{
2594#if defined(DEBUG_SUBPAGE)
2595 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2596#endif
2597 subpage_writelen(opaque, addr, value, 1);
2598}
2599
2600static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2601{
2602#if defined(DEBUG_SUBPAGE)
2603 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2604#endif
2605
2606 return subpage_readlen(opaque, addr, 2);
2607}
2608
2609static void subpage_writel (void *opaque,
2610 target_phys_addr_t addr, uint32_t value)
2611{
2612#if defined(DEBUG_SUBPAGE)
2613 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2614#endif
2615 subpage_writelen(opaque, addr, value, 2);
2616}
2617
2618static CPUReadMemoryFunc *subpage_read[] = {
2619 &subpage_readb,
2620 &subpage_readw,
2621 &subpage_readl,
2622};
2623
2624static CPUWriteMemoryFunc *subpage_write[] = {
2625 &subpage_writeb,
2626 &subpage_writew,
2627 &subpage_writel,
2628};
2629
2630static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002631 ram_addr_t memory)
blueswir1db7b5422007-05-26 17:36:03 +00002632{
2633 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002634 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002635
2636 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2637 return -1;
2638 idx = SUBPAGE_IDX(start);
2639 eidx = SUBPAGE_IDX(end);
2640#if defined(DEBUG_SUBPAGE)
2641 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2642 mmio, start, end, idx, eidx, memory);
2643#endif
2644 memory >>= IO_MEM_SHIFT;
2645 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002646 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002647 if (io_mem_read[memory][i]) {
2648 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2649 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
2650 }
2651 if (io_mem_write[memory][i]) {
2652 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2653 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
2654 }
blueswir14254fab2008-01-01 16:57:19 +00002655 }
blueswir1db7b5422007-05-26 17:36:03 +00002656 }
2657
2658 return 0;
2659}
2660
aurel3200f82b82008-04-27 21:12:55 +00002661static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2662 ram_addr_t orig_memory)
blueswir1db7b5422007-05-26 17:36:03 +00002663{
2664 subpage_t *mmio;
2665 int subpage_memory;
2666
2667 mmio = qemu_mallocz(sizeof(subpage_t));
2668 if (mmio != NULL) {
2669 mmio->base = base;
2670 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2671#if defined(DEBUG_SUBPAGE)
2672 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2673 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2674#endif
2675 *phys = subpage_memory | IO_MEM_SUBPAGE;
2676 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2677 }
2678
2679 return mmio;
2680}
2681
bellard33417e72003-08-10 21:47:01 +00002682static void io_mem_init(void)
2683{
bellard3a7d9292005-08-21 09:26:42 +00002684 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002685 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002686 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002687 io_mem_nb = 5;
2688
pbrook0f459d12008-06-09 00:20:13 +00002689 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002690 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002691 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002692 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002693 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002694}
2695
2696/* mem_read and mem_write are arrays of functions containing the
2697 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002698 2). Functions can be omitted with a NULL function pointer. The
2699 registered functions may be modified dynamically later.
2700 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002701 modified. If it is zero, a new io zone is allocated. The return
2702 value can be used with cpu_register_physical_memory(). (-1) is
2703 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002704int cpu_register_io_memory(int io_index,
2705 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002706 CPUWriteMemoryFunc **mem_write,
2707 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002708{
blueswir14254fab2008-01-01 16:57:19 +00002709 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002710
2711 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002712 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002713 return -1;
2714 io_index = io_mem_nb++;
2715 } else {
2716 if (io_index >= IO_MEM_NB_ENTRIES)
2717 return -1;
2718 }
bellardb5ff1b32005-11-26 10:38:39 +00002719
bellard33417e72003-08-10 21:47:01 +00002720 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002721 if (!mem_read[i] || !mem_write[i])
2722 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002723 io_mem_read[io_index][i] = mem_read[i];
2724 io_mem_write[io_index][i] = mem_write[i];
2725 }
bellarda4193c82004-06-03 14:01:43 +00002726 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002727 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002728}
bellard61382a52003-10-27 21:22:23 +00002729
bellard8926b512004-10-10 15:14:20 +00002730CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2731{
2732 return io_mem_write[io_index >> IO_MEM_SHIFT];
2733}
2734
2735CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2736{
2737 return io_mem_read[io_index >> IO_MEM_SHIFT];
2738}
2739
pbrooke2eef172008-06-08 01:09:01 +00002740#endif /* !defined(CONFIG_USER_ONLY) */
2741
bellard13eb76e2004-01-24 15:23:36 +00002742/* physical memory access (slow version, mainly for debug) */
2743#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002744void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002745 int len, int is_write)
2746{
2747 int l, flags;
2748 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002749 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002750
2751 while (len > 0) {
2752 page = addr & TARGET_PAGE_MASK;
2753 l = (page + TARGET_PAGE_SIZE) - addr;
2754 if (l > len)
2755 l = len;
2756 flags = page_get_flags(page);
2757 if (!(flags & PAGE_VALID))
2758 return;
2759 if (is_write) {
2760 if (!(flags & PAGE_WRITE))
2761 return;
bellard579a97f2007-11-11 14:26:47 +00002762 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002763 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002764 /* FIXME - should this return an error rather than just fail? */
2765 return;
aurel3272fb7da2008-04-27 23:53:45 +00002766 memcpy(p, buf, l);
2767 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002768 } else {
2769 if (!(flags & PAGE_READ))
2770 return;
bellard579a97f2007-11-11 14:26:47 +00002771 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002772 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002773 /* FIXME - should this return an error rather than just fail? */
2774 return;
aurel3272fb7da2008-04-27 23:53:45 +00002775 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002776 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002777 }
2778 len -= l;
2779 buf += l;
2780 addr += l;
2781 }
2782}
bellard8df1cd02005-01-28 22:37:22 +00002783
bellard13eb76e2004-01-24 15:23:36 +00002784#else
ths5fafdf22007-09-16 21:08:06 +00002785void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002786 int len, int is_write)
2787{
2788 int l, io_index;
2789 uint8_t *ptr;
2790 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002791 target_phys_addr_t page;
2792 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002793 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002794
bellard13eb76e2004-01-24 15:23:36 +00002795 while (len > 0) {
2796 page = addr & TARGET_PAGE_MASK;
2797 l = (page + TARGET_PAGE_SIZE) - addr;
2798 if (l > len)
2799 l = len;
bellard92e873b2004-05-21 14:52:29 +00002800 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002801 if (!p) {
2802 pd = IO_MEM_UNASSIGNED;
2803 } else {
2804 pd = p->phys_offset;
2805 }
ths3b46e622007-09-17 08:09:54 +00002806
bellard13eb76e2004-01-24 15:23:36 +00002807 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002808 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002809 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002810 /* XXX: could force cpu_single_env to NULL to avoid
2811 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002812 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002813 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002814 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002815 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002816 l = 4;
2817 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002818 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002819 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002820 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002821 l = 2;
2822 } else {
bellard1c213d12005-09-03 10:49:04 +00002823 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002824 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002825 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002826 l = 1;
2827 }
2828 } else {
bellardb448f2f2004-02-25 23:24:04 +00002829 unsigned long addr1;
2830 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002831 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002832 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002833 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002834 if (!cpu_physical_memory_is_dirty(addr1)) {
2835 /* invalidate code */
2836 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2837 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002838 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002839 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002840 }
bellard13eb76e2004-01-24 15:23:36 +00002841 }
2842 } else {
ths5fafdf22007-09-16 21:08:06 +00002843 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002844 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002845 /* I/O case */
2846 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2847 if (l >= 4 && ((addr & 3) == 0)) {
2848 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002849 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002850 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002851 l = 4;
2852 } else if (l >= 2 && ((addr & 1) == 0)) {
2853 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002854 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002855 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002856 l = 2;
2857 } else {
bellard1c213d12005-09-03 10:49:04 +00002858 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002859 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002860 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002861 l = 1;
2862 }
2863 } else {
2864 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002865 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002866 (addr & ~TARGET_PAGE_MASK);
2867 memcpy(buf, ptr, l);
2868 }
2869 }
2870 len -= l;
2871 buf += l;
2872 addr += l;
2873 }
2874}
bellard8df1cd02005-01-28 22:37:22 +00002875
bellardd0ecd2a2006-04-23 17:14:48 +00002876/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002877void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002878 const uint8_t *buf, int len)
2879{
2880 int l;
2881 uint8_t *ptr;
2882 target_phys_addr_t page;
2883 unsigned long pd;
2884 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002885
bellardd0ecd2a2006-04-23 17:14:48 +00002886 while (len > 0) {
2887 page = addr & TARGET_PAGE_MASK;
2888 l = (page + TARGET_PAGE_SIZE) - addr;
2889 if (l > len)
2890 l = len;
2891 p = phys_page_find(page >> TARGET_PAGE_BITS);
2892 if (!p) {
2893 pd = IO_MEM_UNASSIGNED;
2894 } else {
2895 pd = p->phys_offset;
2896 }
ths3b46e622007-09-17 08:09:54 +00002897
bellardd0ecd2a2006-04-23 17:14:48 +00002898 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002899 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2900 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002901 /* do nothing */
2902 } else {
2903 unsigned long addr1;
2904 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2905 /* ROM/RAM case */
2906 ptr = phys_ram_base + addr1;
2907 memcpy(ptr, buf, l);
2908 }
2909 len -= l;
2910 buf += l;
2911 addr += l;
2912 }
2913}
2914
2915
bellard8df1cd02005-01-28 22:37:22 +00002916/* warning: addr must be aligned */
2917uint32_t ldl_phys(target_phys_addr_t addr)
2918{
2919 int io_index;
2920 uint8_t *ptr;
2921 uint32_t val;
2922 unsigned long pd;
2923 PhysPageDesc *p;
2924
2925 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2926 if (!p) {
2927 pd = IO_MEM_UNASSIGNED;
2928 } else {
2929 pd = p->phys_offset;
2930 }
ths3b46e622007-09-17 08:09:54 +00002931
ths5fafdf22007-09-16 21:08:06 +00002932 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002933 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00002934 /* I/O case */
2935 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2936 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2937 } else {
2938 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002939 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002940 (addr & ~TARGET_PAGE_MASK);
2941 val = ldl_p(ptr);
2942 }
2943 return val;
2944}
2945
bellard84b7b8e2005-11-28 21:19:04 +00002946/* warning: addr must be aligned */
2947uint64_t ldq_phys(target_phys_addr_t addr)
2948{
2949 int io_index;
2950 uint8_t *ptr;
2951 uint64_t val;
2952 unsigned long pd;
2953 PhysPageDesc *p;
2954
2955 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2956 if (!p) {
2957 pd = IO_MEM_UNASSIGNED;
2958 } else {
2959 pd = p->phys_offset;
2960 }
ths3b46e622007-09-17 08:09:54 +00002961
bellard2a4188a2006-06-25 21:54:59 +00002962 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
2963 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00002964 /* I/O case */
2965 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2966#ifdef TARGET_WORDS_BIGENDIAN
2967 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
2968 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
2969#else
2970 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2971 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
2972#endif
2973 } else {
2974 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002975 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00002976 (addr & ~TARGET_PAGE_MASK);
2977 val = ldq_p(ptr);
2978 }
2979 return val;
2980}
2981
bellardaab33092005-10-30 20:48:42 +00002982/* XXX: optimize */
2983uint32_t ldub_phys(target_phys_addr_t addr)
2984{
2985 uint8_t val;
2986 cpu_physical_memory_read(addr, &val, 1);
2987 return val;
2988}
2989
2990/* XXX: optimize */
2991uint32_t lduw_phys(target_phys_addr_t addr)
2992{
2993 uint16_t val;
2994 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
2995 return tswap16(val);
2996}
2997
bellard8df1cd02005-01-28 22:37:22 +00002998/* warning: addr must be aligned. The ram page is not masked as dirty
2999 and the code inside is not invalidated. It is useful if the dirty
3000 bits are used to track modified PTEs */
3001void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3002{
3003 int io_index;
3004 uint8_t *ptr;
3005 unsigned long pd;
3006 PhysPageDesc *p;
3007
3008 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3009 if (!p) {
3010 pd = IO_MEM_UNASSIGNED;
3011 } else {
3012 pd = p->phys_offset;
3013 }
ths3b46e622007-09-17 08:09:54 +00003014
bellard3a7d9292005-08-21 09:26:42 +00003015 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003016 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3017 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3018 } else {
aliguori74576192008-10-06 14:02:03 +00003019 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3020 ptr = phys_ram_base + addr1;
bellard8df1cd02005-01-28 22:37:22 +00003021 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003022
3023 if (unlikely(in_migration)) {
3024 if (!cpu_physical_memory_is_dirty(addr1)) {
3025 /* invalidate code */
3026 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3027 /* set dirty bit */
3028 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3029 (0xff & ~CODE_DIRTY_FLAG);
3030 }
3031 }
bellard8df1cd02005-01-28 22:37:22 +00003032 }
3033}
3034
j_mayerbc98a7e2007-04-04 07:55:12 +00003035void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3036{
3037 int io_index;
3038 uint8_t *ptr;
3039 unsigned long pd;
3040 PhysPageDesc *p;
3041
3042 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3043 if (!p) {
3044 pd = IO_MEM_UNASSIGNED;
3045 } else {
3046 pd = p->phys_offset;
3047 }
ths3b46e622007-09-17 08:09:54 +00003048
j_mayerbc98a7e2007-04-04 07:55:12 +00003049 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3050 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3051#ifdef TARGET_WORDS_BIGENDIAN
3052 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3053 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3054#else
3055 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3056 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3057#endif
3058 } else {
ths5fafdf22007-09-16 21:08:06 +00003059 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003060 (addr & ~TARGET_PAGE_MASK);
3061 stq_p(ptr, val);
3062 }
3063}
3064
bellard8df1cd02005-01-28 22:37:22 +00003065/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003066void stl_phys(target_phys_addr_t addr, uint32_t val)
3067{
3068 int io_index;
3069 uint8_t *ptr;
3070 unsigned long pd;
3071 PhysPageDesc *p;
3072
3073 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3074 if (!p) {
3075 pd = IO_MEM_UNASSIGNED;
3076 } else {
3077 pd = p->phys_offset;
3078 }
ths3b46e622007-09-17 08:09:54 +00003079
bellard3a7d9292005-08-21 09:26:42 +00003080 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003081 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3082 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3083 } else {
3084 unsigned long addr1;
3085 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3086 /* RAM case */
3087 ptr = phys_ram_base + addr1;
3088 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003089 if (!cpu_physical_memory_is_dirty(addr1)) {
3090 /* invalidate code */
3091 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3092 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003093 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3094 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003095 }
bellard8df1cd02005-01-28 22:37:22 +00003096 }
3097}
3098
bellardaab33092005-10-30 20:48:42 +00003099/* XXX: optimize */
3100void stb_phys(target_phys_addr_t addr, uint32_t val)
3101{
3102 uint8_t v = val;
3103 cpu_physical_memory_write(addr, &v, 1);
3104}
3105
3106/* XXX: optimize */
3107void stw_phys(target_phys_addr_t addr, uint32_t val)
3108{
3109 uint16_t v = tswap16(val);
3110 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3111}
3112
3113/* XXX: optimize */
3114void stq_phys(target_phys_addr_t addr, uint64_t val)
3115{
3116 val = tswap64(val);
3117 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3118}
3119
bellard13eb76e2004-01-24 15:23:36 +00003120#endif
3121
3122/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003123int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003124 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003125{
3126 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003127 target_phys_addr_t phys_addr;
3128 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003129
3130 while (len > 0) {
3131 page = addr & TARGET_PAGE_MASK;
3132 phys_addr = cpu_get_phys_page_debug(env, page);
3133 /* if no physical page mapped, return an error */
3134 if (phys_addr == -1)
3135 return -1;
3136 l = (page + TARGET_PAGE_SIZE) - addr;
3137 if (l > len)
3138 l = len;
ths5fafdf22007-09-16 21:08:06 +00003139 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003140 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003141 len -= l;
3142 buf += l;
3143 addr += l;
3144 }
3145 return 0;
3146}
3147
pbrook2e70f6e2008-06-29 01:03:05 +00003148/* in deterministic execution mode, instructions doing device I/Os
3149 must be at the end of the TB */
3150void cpu_io_recompile(CPUState *env, void *retaddr)
3151{
3152 TranslationBlock *tb;
3153 uint32_t n, cflags;
3154 target_ulong pc, cs_base;
3155 uint64_t flags;
3156
3157 tb = tb_find_pc((unsigned long)retaddr);
3158 if (!tb) {
3159 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3160 retaddr);
3161 }
3162 n = env->icount_decr.u16.low + tb->icount;
3163 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3164 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003165 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003166 n = n - env->icount_decr.u16.low;
3167 /* Generate a new TB ending on the I/O insn. */
3168 n++;
3169 /* On MIPS and SH, delay slot instructions can only be restarted if
3170 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003171 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003172 branch. */
3173#if defined(TARGET_MIPS)
3174 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3175 env->active_tc.PC -= 4;
3176 env->icount_decr.u16.low++;
3177 env->hflags &= ~MIPS_HFLAG_BMASK;
3178 }
3179#elif defined(TARGET_SH4)
3180 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3181 && n > 1) {
3182 env->pc -= 2;
3183 env->icount_decr.u16.low++;
3184 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3185 }
3186#endif
3187 /* This should never happen. */
3188 if (n > CF_COUNT_MASK)
3189 cpu_abort(env, "TB too big during recompile");
3190
3191 cflags = n | CF_LAST_IO;
3192 pc = tb->pc;
3193 cs_base = tb->cs_base;
3194 flags = tb->flags;
3195 tb_phys_invalidate(tb, -1);
3196 /* FIXME: In theory this could raise an exception. In practice
3197 we have already translated the block once so it's probably ok. */
3198 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003199 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003200 the first in the TB) then we end up generating a whole new TB and
3201 repeating the fault, which is horribly inefficient.
3202 Better would be to execute just this insn uncached, or generate a
3203 second new TB. */
3204 cpu_resume_from_signal(env, NULL);
3205}
3206
bellarde3db7222005-01-26 22:00:47 +00003207void dump_exec_info(FILE *f,
3208 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3209{
3210 int i, target_code_size, max_target_code_size;
3211 int direct_jmp_count, direct_jmp2_count, cross_page;
3212 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003213
bellarde3db7222005-01-26 22:00:47 +00003214 target_code_size = 0;
3215 max_target_code_size = 0;
3216 cross_page = 0;
3217 direct_jmp_count = 0;
3218 direct_jmp2_count = 0;
3219 for(i = 0; i < nb_tbs; i++) {
3220 tb = &tbs[i];
3221 target_code_size += tb->size;
3222 if (tb->size > max_target_code_size)
3223 max_target_code_size = tb->size;
3224 if (tb->page_addr[1] != -1)
3225 cross_page++;
3226 if (tb->tb_next_offset[0] != 0xffff) {
3227 direct_jmp_count++;
3228 if (tb->tb_next_offset[1] != 0xffff) {
3229 direct_jmp2_count++;
3230 }
3231 }
3232 }
3233 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003234 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003235 cpu_fprintf(f, "gen code size %ld/%ld\n",
3236 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3237 cpu_fprintf(f, "TB count %d/%d\n",
3238 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003239 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003240 nb_tbs ? target_code_size / nb_tbs : 0,
3241 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003242 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003243 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3244 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003245 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3246 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003247 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3248 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003249 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003250 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3251 direct_jmp2_count,
3252 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003253 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003254 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3255 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3256 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003257 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003258}
3259
ths5fafdf22007-09-16 21:08:06 +00003260#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003261
3262#define MMUSUFFIX _cmmu
3263#define GETPC() NULL
3264#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003265#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003266
3267#define SHIFT 0
3268#include "softmmu_template.h"
3269
3270#define SHIFT 1
3271#include "softmmu_template.h"
3272
3273#define SHIFT 2
3274#include "softmmu_template.h"
3275
3276#define SHIFT 3
3277#include "softmmu_template.h"
3278
3279#undef env
3280
3281#endif