blob: 5c716b320333aae3c66e30a2dda9a6e379918246 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
22#include <windows.h>
23#else
bellarda98d49b2004-11-14 16:22:05 +000024#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000025#include <sys/mman.h>
26#endif
bellard54936002003-05-13 00:25:15 +000027#include <stdlib.h>
28#include <stdio.h>
29#include <stdarg.h>
30#include <string.h>
31#include <errno.h>
32#include <unistd.h>
33#include <inttypes.h>
34
bellard6180a182003-09-30 21:04:53 +000035#include "cpu.h"
36#include "exec-all.h"
pbrook53a59602006-03-25 19:31:22 +000037#if defined(CONFIG_USER_ONLY)
38#include <qemu.h>
39#endif
bellard54936002003-05-13 00:25:15 +000040
bellardfd6ce8f2003-05-14 19:00:11 +000041//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000042//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000043//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000044//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000045
46/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000047//#define DEBUG_TB_CHECK
48//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000049
ths1196be32007-03-17 15:17:58 +000050//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000051//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000052
pbrook99773bd2006-04-16 15:14:59 +000053#if !defined(CONFIG_USER_ONLY)
54/* TB consistency checks only implemented for usermode emulation. */
55#undef DEBUG_TB_CHECK
56#endif
57
bellardfd6ce8f2003-05-14 19:00:11 +000058/* threshold to flush the translated code buffer */
59#define CODE_GEN_BUFFER_MAX_SIZE (CODE_GEN_BUFFER_SIZE - CODE_GEN_MAX_SIZE)
60
bellard9fa3e852004-01-04 18:06:42 +000061#define SMC_BITMAP_USE_THRESHOLD 10
62
63#define MMAP_AREA_START 0x00000000
64#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000065
bellard108c49b2005-07-24 12:55:09 +000066#if defined(TARGET_SPARC64)
67#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000068#elif defined(TARGET_SPARC)
69#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000070#elif defined(TARGET_ALPHA)
71#define TARGET_PHYS_ADDR_SPACE_BITS 42
72#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000073#elif defined(TARGET_PPC64)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#else
76/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
77#define TARGET_PHYS_ADDR_SPACE_BITS 32
78#endif
79
bellardfd6ce8f2003-05-14 19:00:11 +000080TranslationBlock tbs[CODE_GEN_MAX_BLOCKS];
bellard9fa3e852004-01-04 18:06:42 +000081TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardfd6ce8f2003-05-14 19:00:11 +000082int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000083/* any access to the tbs or the page table must use this lock */
84spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000085
bellardb8076a72005-04-07 22:20:31 +000086uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE] __attribute__((aligned (32)));
bellardfd6ce8f2003-05-14 19:00:11 +000087uint8_t *code_gen_ptr;
88
bellard9fa3e852004-01-04 18:06:42 +000089int phys_ram_size;
90int phys_ram_fd;
91uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +000092uint8_t *phys_ram_dirty;
bellarde9a1ab12007-02-08 23:08:38 +000093static ram_addr_t phys_ram_alloc_offset = 0;
bellard9fa3e852004-01-04 18:06:42 +000094
bellard6a00d602005-11-21 23:25:50 +000095CPUState *first_cpu;
96/* current CPU in the current thread. It is only valid inside
97 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +000098CPUState *cpu_single_env;
bellard6a00d602005-11-21 23:25:50 +000099
bellard54936002003-05-13 00:25:15 +0000100typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000101 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000102 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000103 /* in order to optimize self modifying code, we count the number
104 of lookups we do to a given page to use a bitmap */
105 unsigned int code_write_count;
106 uint8_t *code_bitmap;
107#if defined(CONFIG_USER_ONLY)
108 unsigned long flags;
109#endif
bellard54936002003-05-13 00:25:15 +0000110} PageDesc;
111
bellard92e873b2004-05-21 14:52:29 +0000112typedef struct PhysPageDesc {
113 /* offset in host memory of the page + io_index in the low 12 bits */
bellarde04f40b2005-04-24 18:02:38 +0000114 uint32_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000115} PhysPageDesc;
116
bellard54936002003-05-13 00:25:15 +0000117#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000118#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
119/* XXX: this is a temporary hack for alpha target.
120 * In the future, this is to be replaced by a multi-level table
121 * to actually be able to handle the complete 64 bits address space.
122 */
123#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
124#else
bellard54936002003-05-13 00:25:15 +0000125#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
128#define L1_SIZE (1 << L1_BITS)
129#define L2_SIZE (1 << L2_BITS)
130
bellard33417e72003-08-10 21:47:01 +0000131static void io_mem_init(void);
bellardfd6ce8f2003-05-14 19:00:11 +0000132
bellard83fb7ad2004-07-05 21:25:26 +0000133unsigned long qemu_real_host_page_size;
134unsigned long qemu_host_page_bits;
135unsigned long qemu_host_page_size;
136unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000137
bellard92e873b2004-05-21 14:52:29 +0000138/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000139static PageDesc *l1_map[L1_SIZE];
bellard0a962c02005-02-10 22:00:27 +0000140PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000141
bellard33417e72003-08-10 21:47:01 +0000142/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000143CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
144CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000145void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000146static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000147#if defined(CONFIG_SOFTMMU)
148static int io_mem_watch;
149#endif
bellard33417e72003-08-10 21:47:01 +0000150
bellard34865132003-10-05 14:28:56 +0000151/* log support */
152char *logfilename = "/tmp/qemu.log";
153FILE *logfile;
154int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000155static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000156
bellarde3db7222005-01-26 22:00:47 +0000157/* statistics */
158static int tlb_flush_count;
159static int tb_flush_count;
160static int tb_phys_invalidate_count;
161
blueswir1db7b5422007-05-26 17:36:03 +0000162#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
163typedef struct subpage_t {
164 target_phys_addr_t base;
165 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE];
166 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE];
167 void *opaque[TARGET_PAGE_SIZE];
168} subpage_t;
169
bellardb346ff42003-06-15 20:05:50 +0000170static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000171{
bellard83fb7ad2004-07-05 21:25:26 +0000172 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000173 TARGET_PAGE_SIZE */
bellard67b915a2004-03-31 23:37:16 +0000174#ifdef _WIN32
bellardd5a8f072004-09-29 21:15:28 +0000175 {
176 SYSTEM_INFO system_info;
177 DWORD old_protect;
ths3b46e622007-09-17 08:09:54 +0000178
bellardd5a8f072004-09-29 21:15:28 +0000179 GetSystemInfo(&system_info);
180 qemu_real_host_page_size = system_info.dwPageSize;
ths3b46e622007-09-17 08:09:54 +0000181
bellardd5a8f072004-09-29 21:15:28 +0000182 VirtualProtect(code_gen_buffer, sizeof(code_gen_buffer),
183 PAGE_EXECUTE_READWRITE, &old_protect);
184 }
bellard67b915a2004-03-31 23:37:16 +0000185#else
bellard83fb7ad2004-07-05 21:25:26 +0000186 qemu_real_host_page_size = getpagesize();
bellardd5a8f072004-09-29 21:15:28 +0000187 {
188 unsigned long start, end;
189
190 start = (unsigned long)code_gen_buffer;
191 start &= ~(qemu_real_host_page_size - 1);
ths3b46e622007-09-17 08:09:54 +0000192
bellardd5a8f072004-09-29 21:15:28 +0000193 end = (unsigned long)code_gen_buffer + sizeof(code_gen_buffer);
194 end += qemu_real_host_page_size - 1;
195 end &= ~(qemu_real_host_page_size - 1);
ths3b46e622007-09-17 08:09:54 +0000196
ths5fafdf22007-09-16 21:08:06 +0000197 mprotect((void *)start, end - start,
bellardd5a8f072004-09-29 21:15:28 +0000198 PROT_READ | PROT_WRITE | PROT_EXEC);
199 }
bellard67b915a2004-03-31 23:37:16 +0000200#endif
bellardd5a8f072004-09-29 21:15:28 +0000201
bellard83fb7ad2004-07-05 21:25:26 +0000202 if (qemu_host_page_size == 0)
203 qemu_host_page_size = qemu_real_host_page_size;
204 if (qemu_host_page_size < TARGET_PAGE_SIZE)
205 qemu_host_page_size = TARGET_PAGE_SIZE;
206 qemu_host_page_bits = 0;
207 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
208 qemu_host_page_bits++;
209 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000210 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
211 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
bellard54936002003-05-13 00:25:15 +0000212}
213
bellardfd6ce8f2003-05-14 19:00:11 +0000214static inline PageDesc *page_find_alloc(unsigned int index)
bellard54936002003-05-13 00:25:15 +0000215{
bellard54936002003-05-13 00:25:15 +0000216 PageDesc **lp, *p;
217
bellard54936002003-05-13 00:25:15 +0000218 lp = &l1_map[index >> L2_BITS];
219 p = *lp;
220 if (!p) {
221 /* allocate if not found */
bellard59817cc2004-02-16 22:01:13 +0000222 p = qemu_malloc(sizeof(PageDesc) * L2_SIZE);
bellardfd6ce8f2003-05-14 19:00:11 +0000223 memset(p, 0, sizeof(PageDesc) * L2_SIZE);
bellard54936002003-05-13 00:25:15 +0000224 *lp = p;
225 }
226 return p + (index & (L2_SIZE - 1));
227}
228
bellardfd6ce8f2003-05-14 19:00:11 +0000229static inline PageDesc *page_find(unsigned int index)
bellard54936002003-05-13 00:25:15 +0000230{
bellard54936002003-05-13 00:25:15 +0000231 PageDesc *p;
232
bellard54936002003-05-13 00:25:15 +0000233 p = l1_map[index >> L2_BITS];
234 if (!p)
235 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000236 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000237}
238
bellard108c49b2005-07-24 12:55:09 +0000239static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000240{
bellard108c49b2005-07-24 12:55:09 +0000241 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000242 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000243
bellard108c49b2005-07-24 12:55:09 +0000244 p = (void **)l1_phys_map;
245#if TARGET_PHYS_ADDR_SPACE_BITS > 32
246
247#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
248#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
249#endif
250 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000251 p = *lp;
252 if (!p) {
253 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000254 if (!alloc)
255 return NULL;
256 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
257 memset(p, 0, sizeof(void *) * L1_SIZE);
258 *lp = p;
259 }
260#endif
261 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000262 pd = *lp;
263 if (!pd) {
264 int i;
bellard108c49b2005-07-24 12:55:09 +0000265 /* allocate if not found */
266 if (!alloc)
267 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000268 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
269 *lp = pd;
270 for (i = 0; i < L2_SIZE; i++)
271 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000272 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000273 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000274}
275
bellard108c49b2005-07-24 12:55:09 +0000276static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000277{
bellard108c49b2005-07-24 12:55:09 +0000278 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000279}
280
bellard9fa3e852004-01-04 18:06:42 +0000281#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000282static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000283static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000284 target_ulong vaddr);
bellard9fa3e852004-01-04 18:06:42 +0000285#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000286
bellard6a00d602005-11-21 23:25:50 +0000287void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000288{
bellard6a00d602005-11-21 23:25:50 +0000289 CPUState **penv;
290 int cpu_index;
291
bellardfd6ce8f2003-05-14 19:00:11 +0000292 if (!code_gen_ptr) {
293 code_gen_ptr = code_gen_buffer;
bellardb346ff42003-06-15 20:05:50 +0000294 page_init();
bellard33417e72003-08-10 21:47:01 +0000295 io_mem_init();
bellardfd6ce8f2003-05-14 19:00:11 +0000296 }
bellard6a00d602005-11-21 23:25:50 +0000297 env->next_cpu = NULL;
298 penv = &first_cpu;
299 cpu_index = 0;
300 while (*penv != NULL) {
301 penv = (CPUState **)&(*penv)->next_cpu;
302 cpu_index++;
303 }
304 env->cpu_index = cpu_index;
pbrook6658ffb2007-03-16 23:58:11 +0000305 env->nb_watchpoints = 0;
bellard6a00d602005-11-21 23:25:50 +0000306 *penv = env;
bellardfd6ce8f2003-05-14 19:00:11 +0000307}
308
bellard9fa3e852004-01-04 18:06:42 +0000309static inline void invalidate_page_bitmap(PageDesc *p)
310{
311 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000312 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000313 p->code_bitmap = NULL;
314 }
315 p->code_write_count = 0;
316}
317
bellardfd6ce8f2003-05-14 19:00:11 +0000318/* set to NULL all the 'first_tb' fields in all PageDescs */
319static void page_flush_tb(void)
320{
321 int i, j;
322 PageDesc *p;
323
324 for(i = 0; i < L1_SIZE; i++) {
325 p = l1_map[i];
326 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000327 for(j = 0; j < L2_SIZE; j++) {
328 p->first_tb = NULL;
329 invalidate_page_bitmap(p);
330 p++;
331 }
bellardfd6ce8f2003-05-14 19:00:11 +0000332 }
333 }
334}
335
336/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000337/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000338void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000339{
bellard6a00d602005-11-21 23:25:50 +0000340 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000341#if defined(DEBUG_FLUSH)
ths5fafdf22007-09-16 21:08:06 +0000342 printf("qemu: flush code_size=%d nb_tbs=%d avg_tb_size=%d\n",
343 code_gen_ptr - code_gen_buffer,
344 nb_tbs,
bellard01243112004-01-04 15:48:17 +0000345 nb_tbs > 0 ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000346#endif
347 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000348
bellard6a00d602005-11-21 23:25:50 +0000349 for(env = first_cpu; env != NULL; env = env->next_cpu) {
350 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
351 }
bellard9fa3e852004-01-04 18:06:42 +0000352
bellard8a8a6082004-10-03 13:36:49 +0000353 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000354 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000355
bellardfd6ce8f2003-05-14 19:00:11 +0000356 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000357 /* XXX: flush processor icache at this point if cache flush is
358 expensive */
bellarde3db7222005-01-26 22:00:47 +0000359 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000360}
361
362#ifdef DEBUG_TB_CHECK
363
j_mayerbc98a7e2007-04-04 07:55:12 +0000364static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000365{
366 TranslationBlock *tb;
367 int i;
368 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000369 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
370 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000371 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
372 address >= tb->pc + tb->size)) {
373 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000374 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000375 }
376 }
377 }
378}
379
380/* verify that all the pages have correct rights for code */
381static void tb_page_check(void)
382{
383 TranslationBlock *tb;
384 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000385
pbrook99773bd2006-04-16 15:14:59 +0000386 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
387 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000388 flags1 = page_get_flags(tb->pc);
389 flags2 = page_get_flags(tb->pc + tb->size - 1);
390 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
391 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000392 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000393 }
394 }
395 }
396}
397
bellardd4e81642003-05-25 16:46:15 +0000398void tb_jmp_check(TranslationBlock *tb)
399{
400 TranslationBlock *tb1;
401 unsigned int n1;
402
403 /* suppress any remaining jumps to this TB */
404 tb1 = tb->jmp_first;
405 for(;;) {
406 n1 = (long)tb1 & 3;
407 tb1 = (TranslationBlock *)((long)tb1 & ~3);
408 if (n1 == 2)
409 break;
410 tb1 = tb1->jmp_next[n1];
411 }
412 /* check end of list */
413 if (tb1 != tb) {
414 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
415 }
416}
417
bellardfd6ce8f2003-05-14 19:00:11 +0000418#endif
419
420/* invalidate one TB */
421static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
422 int next_offset)
423{
424 TranslationBlock *tb1;
425 for(;;) {
426 tb1 = *ptb;
427 if (tb1 == tb) {
428 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
429 break;
430 }
431 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
432 }
433}
434
bellard9fa3e852004-01-04 18:06:42 +0000435static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
436{
437 TranslationBlock *tb1;
438 unsigned int n1;
439
440 for(;;) {
441 tb1 = *ptb;
442 n1 = (long)tb1 & 3;
443 tb1 = (TranslationBlock *)((long)tb1 & ~3);
444 if (tb1 == tb) {
445 *ptb = tb1->page_next[n1];
446 break;
447 }
448 ptb = &tb1->page_next[n1];
449 }
450}
451
bellardd4e81642003-05-25 16:46:15 +0000452static inline void tb_jmp_remove(TranslationBlock *tb, int n)
453{
454 TranslationBlock *tb1, **ptb;
455 unsigned int n1;
456
457 ptb = &tb->jmp_next[n];
458 tb1 = *ptb;
459 if (tb1) {
460 /* find tb(n) in circular list */
461 for(;;) {
462 tb1 = *ptb;
463 n1 = (long)tb1 & 3;
464 tb1 = (TranslationBlock *)((long)tb1 & ~3);
465 if (n1 == n && tb1 == tb)
466 break;
467 if (n1 == 2) {
468 ptb = &tb1->jmp_first;
469 } else {
470 ptb = &tb1->jmp_next[n1];
471 }
472 }
473 /* now we can suppress tb(n) from the list */
474 *ptb = tb->jmp_next[n];
475
476 tb->jmp_next[n] = NULL;
477 }
478}
479
480/* reset the jump entry 'n' of a TB so that it is not chained to
481 another TB */
482static inline void tb_reset_jump(TranslationBlock *tb, int n)
483{
484 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
485}
486
bellard9fa3e852004-01-04 18:06:42 +0000487static inline void tb_phys_invalidate(TranslationBlock *tb, unsigned int page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000488{
bellard6a00d602005-11-21 23:25:50 +0000489 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000490 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000491 unsigned int h, n1;
bellard9fa3e852004-01-04 18:06:42 +0000492 target_ulong phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000493 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000494
bellard9fa3e852004-01-04 18:06:42 +0000495 /* remove the TB from the hash list */
496 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
497 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000498 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000499 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000500
bellard9fa3e852004-01-04 18:06:42 +0000501 /* remove the TB from the page list */
502 if (tb->page_addr[0] != page_addr) {
503 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
504 tb_page_remove(&p->first_tb, tb);
505 invalidate_page_bitmap(p);
506 }
507 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
508 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
509 tb_page_remove(&p->first_tb, tb);
510 invalidate_page_bitmap(p);
511 }
512
bellard8a40a182005-11-20 10:35:40 +0000513 tb_invalidated_flag = 1;
514
515 /* remove the TB from the hash list */
516 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000517 for(env = first_cpu; env != NULL; env = env->next_cpu) {
518 if (env->tb_jmp_cache[h] == tb)
519 env->tb_jmp_cache[h] = NULL;
520 }
bellard8a40a182005-11-20 10:35:40 +0000521
522 /* suppress this TB from the two jump lists */
523 tb_jmp_remove(tb, 0);
524 tb_jmp_remove(tb, 1);
525
526 /* suppress any remaining jumps to this TB */
527 tb1 = tb->jmp_first;
528 for(;;) {
529 n1 = (long)tb1 & 3;
530 if (n1 == 2)
531 break;
532 tb1 = (TranslationBlock *)((long)tb1 & ~3);
533 tb2 = tb1->jmp_next[n1];
534 tb_reset_jump(tb1, n1);
535 tb1->jmp_next[n1] = NULL;
536 tb1 = tb2;
537 }
538 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
539
bellarde3db7222005-01-26 22:00:47 +0000540 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000541}
542
543static inline void set_bits(uint8_t *tab, int start, int len)
544{
545 int end, mask, end1;
546
547 end = start + len;
548 tab += start >> 3;
549 mask = 0xff << (start & 7);
550 if ((start & ~7) == (end & ~7)) {
551 if (start < end) {
552 mask &= ~(0xff << (end & 7));
553 *tab |= mask;
554 }
555 } else {
556 *tab++ |= mask;
557 start = (start + 8) & ~7;
558 end1 = end & ~7;
559 while (start < end1) {
560 *tab++ = 0xff;
561 start += 8;
562 }
563 if (start < end) {
564 mask = ~(0xff << (end & 7));
565 *tab |= mask;
566 }
567 }
568}
569
570static void build_page_bitmap(PageDesc *p)
571{
572 int n, tb_start, tb_end;
573 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000574
bellard59817cc2004-02-16 22:01:13 +0000575 p->code_bitmap = qemu_malloc(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000576 if (!p->code_bitmap)
577 return;
578 memset(p->code_bitmap, 0, TARGET_PAGE_SIZE / 8);
579
580 tb = p->first_tb;
581 while (tb != NULL) {
582 n = (long)tb & 3;
583 tb = (TranslationBlock *)((long)tb & ~3);
584 /* NOTE: this is subtle as a TB may span two physical pages */
585 if (n == 0) {
586 /* NOTE: tb_end may be after the end of the page, but
587 it is not a problem */
588 tb_start = tb->pc & ~TARGET_PAGE_MASK;
589 tb_end = tb_start + tb->size;
590 if (tb_end > TARGET_PAGE_SIZE)
591 tb_end = TARGET_PAGE_SIZE;
592 } else {
593 tb_start = 0;
594 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
595 }
596 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
597 tb = tb->page_next[n];
598 }
599}
600
bellardd720b932004-04-25 17:57:43 +0000601#ifdef TARGET_HAS_PRECISE_SMC
602
ths5fafdf22007-09-16 21:08:06 +0000603static void tb_gen_code(CPUState *env,
bellardd720b932004-04-25 17:57:43 +0000604 target_ulong pc, target_ulong cs_base, int flags,
605 int cflags)
606{
607 TranslationBlock *tb;
608 uint8_t *tc_ptr;
609 target_ulong phys_pc, phys_page2, virt_page2;
610 int code_gen_size;
611
bellardc27004e2005-01-03 23:35:10 +0000612 phys_pc = get_phys_addr_code(env, pc);
613 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000614 if (!tb) {
615 /* flush must be done */
616 tb_flush(env);
617 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000618 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000619 }
620 tc_ptr = code_gen_ptr;
621 tb->tc_ptr = tc_ptr;
622 tb->cs_base = cs_base;
623 tb->flags = flags;
624 tb->cflags = cflags;
625 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
626 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000627
bellardd720b932004-04-25 17:57:43 +0000628 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000629 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000630 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000631 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000632 phys_page2 = get_phys_addr_code(env, virt_page2);
633 }
634 tb_link_phys(tb, phys_pc, phys_page2);
635}
636#endif
ths3b46e622007-09-17 08:09:54 +0000637
bellard9fa3e852004-01-04 18:06:42 +0000638/* invalidate all TBs which intersect with the target physical page
639 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000640 the same physical page. 'is_cpu_write_access' should be true if called
641 from a real cpu write access: the virtual CPU will exit the current
642 TB if code is modified inside this TB. */
ths5fafdf22007-09-16 21:08:06 +0000643void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
bellardd720b932004-04-25 17:57:43 +0000644 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000645{
bellardd720b932004-04-25 17:57:43 +0000646 int n, current_tb_modified, current_tb_not_found, current_flags;
bellardd720b932004-04-25 17:57:43 +0000647 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000648 PageDesc *p;
bellardea1c1802004-06-14 18:56:36 +0000649 TranslationBlock *tb, *tb_next, *current_tb, *saved_tb;
bellard9fa3e852004-01-04 18:06:42 +0000650 target_ulong tb_start, tb_end;
bellardd720b932004-04-25 17:57:43 +0000651 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000652
653 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000654 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000655 return;
ths5fafdf22007-09-16 21:08:06 +0000656 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000657 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
658 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000659 /* build code bitmap */
660 build_page_bitmap(p);
661 }
662
663 /* we remove all the TBs in the range [start, end[ */
664 /* XXX: see if in some cases it could be faster to invalidate all the code */
bellardd720b932004-04-25 17:57:43 +0000665 current_tb_not_found = is_cpu_write_access;
666 current_tb_modified = 0;
667 current_tb = NULL; /* avoid warning */
668 current_pc = 0; /* avoid warning */
669 current_cs_base = 0; /* avoid warning */
670 current_flags = 0; /* avoid warning */
bellard9fa3e852004-01-04 18:06:42 +0000671 tb = p->first_tb;
672 while (tb != NULL) {
673 n = (long)tb & 3;
674 tb = (TranslationBlock *)((long)tb & ~3);
675 tb_next = tb->page_next[n];
676 /* NOTE: this is subtle as a TB may span two physical pages */
677 if (n == 0) {
678 /* NOTE: tb_end may be after the end of the page, but
679 it is not a problem */
680 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
681 tb_end = tb_start + tb->size;
682 } else {
683 tb_start = tb->page_addr[1];
684 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
685 }
686 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000687#ifdef TARGET_HAS_PRECISE_SMC
688 if (current_tb_not_found) {
689 current_tb_not_found = 0;
690 current_tb = NULL;
691 if (env->mem_write_pc) {
692 /* now we have a real cpu fault */
693 current_tb = tb_find_pc(env->mem_write_pc);
694 }
695 }
696 if (current_tb == tb &&
697 !(current_tb->cflags & CF_SINGLE_INSN)) {
698 /* If we are modifying the current TB, we must stop
699 its execution. We could be more precise by checking
700 that the modification is after the current PC, but it
701 would require a specialized function to partially
702 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000703
bellardd720b932004-04-25 17:57:43 +0000704 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000705 cpu_restore_state(current_tb, env,
bellardd720b932004-04-25 17:57:43 +0000706 env->mem_write_pc, NULL);
707#if defined(TARGET_I386)
708 current_flags = env->hflags;
709 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
710 current_cs_base = (target_ulong)env->segs[R_CS].base;
711 current_pc = current_cs_base + env->eip;
712#else
713#error unsupported CPU
714#endif
715 }
716#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000717 /* we need to do that to handle the case where a signal
718 occurs while doing tb_phys_invalidate() */
719 saved_tb = NULL;
720 if (env) {
721 saved_tb = env->current_tb;
722 env->current_tb = NULL;
723 }
bellard9fa3e852004-01-04 18:06:42 +0000724 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000725 if (env) {
726 env->current_tb = saved_tb;
727 if (env->interrupt_request && env->current_tb)
728 cpu_interrupt(env, env->interrupt_request);
729 }
bellard9fa3e852004-01-04 18:06:42 +0000730 }
731 tb = tb_next;
732 }
733#if !defined(CONFIG_USER_ONLY)
734 /* if no code remaining, no need to continue to use slow writes */
735 if (!p->first_tb) {
736 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000737 if (is_cpu_write_access) {
738 tlb_unprotect_code_phys(env, start, env->mem_write_vaddr);
739 }
740 }
741#endif
742#ifdef TARGET_HAS_PRECISE_SMC
743 if (current_tb_modified) {
744 /* we generate a block containing just the instruction
745 modifying the memory. It will ensure that it cannot modify
746 itself */
bellardea1c1802004-06-14 18:56:36 +0000747 env->current_tb = NULL;
ths5fafdf22007-09-16 21:08:06 +0000748 tb_gen_code(env, current_pc, current_cs_base, current_flags,
bellardd720b932004-04-25 17:57:43 +0000749 CF_SINGLE_INSN);
750 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000751 }
752#endif
753}
754
755/* len must be <= 8 and start must be a multiple of len */
bellardd720b932004-04-25 17:57:43 +0000756static inline void tb_invalidate_phys_page_fast(target_ulong start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000757{
758 PageDesc *p;
759 int offset, b;
bellard59817cc2004-02-16 22:01:13 +0000760#if 0
bellarda4193c82004-06-03 14:01:43 +0000761 if (1) {
762 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +0000763 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
764 cpu_single_env->mem_write_vaddr, len,
765 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +0000766 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
767 }
bellard59817cc2004-02-16 22:01:13 +0000768 }
769#endif
bellard9fa3e852004-01-04 18:06:42 +0000770 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000771 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000772 return;
773 if (p->code_bitmap) {
774 offset = start & ~TARGET_PAGE_MASK;
775 b = p->code_bitmap[offset >> 3] >> (offset & 7);
776 if (b & ((1 << len) - 1))
777 goto do_invalidate;
778 } else {
779 do_invalidate:
bellardd720b932004-04-25 17:57:43 +0000780 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +0000781 }
782}
783
bellard9fa3e852004-01-04 18:06:42 +0000784#if !defined(CONFIG_SOFTMMU)
ths5fafdf22007-09-16 21:08:06 +0000785static void tb_invalidate_phys_page(target_ulong addr,
bellardd720b932004-04-25 17:57:43 +0000786 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +0000787{
bellardd720b932004-04-25 17:57:43 +0000788 int n, current_flags, current_tb_modified;
789 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000790 PageDesc *p;
bellardd720b932004-04-25 17:57:43 +0000791 TranslationBlock *tb, *current_tb;
792#ifdef TARGET_HAS_PRECISE_SMC
793 CPUState *env = cpu_single_env;
794#endif
bellard9fa3e852004-01-04 18:06:42 +0000795
796 addr &= TARGET_PAGE_MASK;
797 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000798 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +0000799 return;
800 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +0000801 current_tb_modified = 0;
802 current_tb = NULL;
803 current_pc = 0; /* avoid warning */
804 current_cs_base = 0; /* avoid warning */
805 current_flags = 0; /* avoid warning */
806#ifdef TARGET_HAS_PRECISE_SMC
807 if (tb && pc != 0) {
808 current_tb = tb_find_pc(pc);
809 }
810#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000811 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +0000812 n = (long)tb & 3;
813 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +0000814#ifdef TARGET_HAS_PRECISE_SMC
815 if (current_tb == tb &&
816 !(current_tb->cflags & CF_SINGLE_INSN)) {
817 /* If we are modifying the current TB, we must stop
818 its execution. We could be more precise by checking
819 that the modification is after the current PC, but it
820 would require a specialized function to partially
821 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000822
bellardd720b932004-04-25 17:57:43 +0000823 current_tb_modified = 1;
824 cpu_restore_state(current_tb, env, pc, puc);
825#if defined(TARGET_I386)
826 current_flags = env->hflags;
827 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
828 current_cs_base = (target_ulong)env->segs[R_CS].base;
829 current_pc = current_cs_base + env->eip;
830#else
831#error unsupported CPU
832#endif
833 }
834#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000835 tb_phys_invalidate(tb, addr);
836 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +0000837 }
838 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +0000839#ifdef TARGET_HAS_PRECISE_SMC
840 if (current_tb_modified) {
841 /* we generate a block containing just the instruction
842 modifying the memory. It will ensure that it cannot modify
843 itself */
bellardea1c1802004-06-14 18:56:36 +0000844 env->current_tb = NULL;
ths5fafdf22007-09-16 21:08:06 +0000845 tb_gen_code(env, current_pc, current_cs_base, current_flags,
bellardd720b932004-04-25 17:57:43 +0000846 CF_SINGLE_INSN);
847 cpu_resume_from_signal(env, puc);
848 }
849#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000850}
bellard9fa3e852004-01-04 18:06:42 +0000851#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000852
853/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +0000854static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +0000855 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000856{
857 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +0000858 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000859
bellard9fa3e852004-01-04 18:06:42 +0000860 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +0000861 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +0000862 tb->page_next[n] = p->first_tb;
863 last_first_tb = p->first_tb;
864 p->first_tb = (TranslationBlock *)((long)tb | n);
865 invalidate_page_bitmap(p);
866
bellard107db442004-06-22 18:48:46 +0000867#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +0000868
bellard9fa3e852004-01-04 18:06:42 +0000869#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +0000870 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +0000871 target_ulong addr;
872 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +0000873 int prot;
874
bellardfd6ce8f2003-05-14 19:00:11 +0000875 /* force the host page as non writable (writes will have a
876 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +0000877 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +0000878 prot = 0;
pbrook53a59602006-03-25 19:31:22 +0000879 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
880 addr += TARGET_PAGE_SIZE) {
881
882 p2 = page_find (addr >> TARGET_PAGE_BITS);
883 if (!p2)
884 continue;
885 prot |= p2->flags;
886 p2->flags &= ~PAGE_WRITE;
887 page_get_flags(addr);
888 }
ths5fafdf22007-09-16 21:08:06 +0000889 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +0000890 (prot & PAGE_BITS) & ~PAGE_WRITE);
891#ifdef DEBUG_TB_INVALIDATE
ths5fafdf22007-09-16 21:08:06 +0000892 printf("protecting code page: 0x%08lx\n",
pbrook53a59602006-03-25 19:31:22 +0000893 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +0000894#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000895 }
bellard9fa3e852004-01-04 18:06:42 +0000896#else
897 /* if some code is already present, then the pages are already
898 protected. So we handle the case where only the first TB is
899 allocated in a physical page */
900 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +0000901 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +0000902 }
903#endif
bellardd720b932004-04-25 17:57:43 +0000904
905#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +0000906}
907
908/* Allocate a new translation block. Flush the translation buffer if
909 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +0000910TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +0000911{
912 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000913
ths5fafdf22007-09-16 21:08:06 +0000914 if (nb_tbs >= CODE_GEN_MAX_BLOCKS ||
bellardfd6ce8f2003-05-14 19:00:11 +0000915 (code_gen_ptr - code_gen_buffer) >= CODE_GEN_BUFFER_MAX_SIZE)
bellardd4e81642003-05-25 16:46:15 +0000916 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +0000917 tb = &tbs[nb_tbs++];
918 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +0000919 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +0000920 return tb;
921}
922
bellard9fa3e852004-01-04 18:06:42 +0000923/* add a new TB and link it to the physical page tables. phys_page2 is
924 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +0000925void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +0000926 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +0000927{
bellard9fa3e852004-01-04 18:06:42 +0000928 unsigned int h;
929 TranslationBlock **ptb;
930
931 /* add in the physical hash table */
932 h = tb_phys_hash_func(phys_pc);
933 ptb = &tb_phys_hash[h];
934 tb->phys_hash_next = *ptb;
935 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000936
937 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +0000938 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
939 if (phys_page2 != -1)
940 tb_alloc_page(tb, 1, phys_page2);
941 else
942 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +0000943
bellardd4e81642003-05-25 16:46:15 +0000944 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
945 tb->jmp_next[0] = NULL;
946 tb->jmp_next[1] = NULL;
bellardb448f2f2004-02-25 23:24:04 +0000947#ifdef USE_CODE_COPY
948 tb->cflags &= ~CF_FP_USED;
949 if (tb->cflags & CF_TB_FP_USED)
950 tb->cflags |= CF_FP_USED;
951#endif
bellardd4e81642003-05-25 16:46:15 +0000952
953 /* init original jump addresses */
954 if (tb->tb_next_offset[0] != 0xffff)
955 tb_reset_jump(tb, 0);
956 if (tb->tb_next_offset[1] != 0xffff)
957 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +0000958
959#ifdef DEBUG_TB_CHECK
960 tb_page_check();
961#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000962}
963
bellarda513fe12003-05-27 23:29:48 +0000964/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
965 tb[1].tc_ptr. Return NULL if not found */
966TranslationBlock *tb_find_pc(unsigned long tc_ptr)
967{
968 int m_min, m_max, m;
969 unsigned long v;
970 TranslationBlock *tb;
971
972 if (nb_tbs <= 0)
973 return NULL;
974 if (tc_ptr < (unsigned long)code_gen_buffer ||
975 tc_ptr >= (unsigned long)code_gen_ptr)
976 return NULL;
977 /* binary search (cf Knuth) */
978 m_min = 0;
979 m_max = nb_tbs - 1;
980 while (m_min <= m_max) {
981 m = (m_min + m_max) >> 1;
982 tb = &tbs[m];
983 v = (unsigned long)tb->tc_ptr;
984 if (v == tc_ptr)
985 return tb;
986 else if (tc_ptr < v) {
987 m_max = m - 1;
988 } else {
989 m_min = m + 1;
990 }
ths5fafdf22007-09-16 21:08:06 +0000991 }
bellarda513fe12003-05-27 23:29:48 +0000992 return &tbs[m_max];
993}
bellard75012672003-06-21 13:11:07 +0000994
bellardea041c02003-06-25 16:16:50 +0000995static void tb_reset_jump_recursive(TranslationBlock *tb);
996
997static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
998{
999 TranslationBlock *tb1, *tb_next, **ptb;
1000 unsigned int n1;
1001
1002 tb1 = tb->jmp_next[n];
1003 if (tb1 != NULL) {
1004 /* find head of list */
1005 for(;;) {
1006 n1 = (long)tb1 & 3;
1007 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1008 if (n1 == 2)
1009 break;
1010 tb1 = tb1->jmp_next[n1];
1011 }
1012 /* we are now sure now that tb jumps to tb1 */
1013 tb_next = tb1;
1014
1015 /* remove tb from the jmp_first list */
1016 ptb = &tb_next->jmp_first;
1017 for(;;) {
1018 tb1 = *ptb;
1019 n1 = (long)tb1 & 3;
1020 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1021 if (n1 == n && tb1 == tb)
1022 break;
1023 ptb = &tb1->jmp_next[n1];
1024 }
1025 *ptb = tb->jmp_next[n];
1026 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001027
bellardea041c02003-06-25 16:16:50 +00001028 /* suppress the jump to next tb in generated code */
1029 tb_reset_jump(tb, n);
1030
bellard01243112004-01-04 15:48:17 +00001031 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001032 tb_reset_jump_recursive(tb_next);
1033 }
1034}
1035
1036static void tb_reset_jump_recursive(TranslationBlock *tb)
1037{
1038 tb_reset_jump_recursive2(tb, 0);
1039 tb_reset_jump_recursive2(tb, 1);
1040}
1041
bellard1fddef42005-04-17 19:16:13 +00001042#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001043static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1044{
j_mayer9b3c35e2007-04-07 11:21:28 +00001045 target_phys_addr_t addr;
1046 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001047 ram_addr_t ram_addr;
1048 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001049
pbrookc2f07f82006-04-08 17:14:56 +00001050 addr = cpu_get_phys_page_debug(env, pc);
1051 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1052 if (!p) {
1053 pd = IO_MEM_UNASSIGNED;
1054 } else {
1055 pd = p->phys_offset;
1056 }
1057 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001058 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001059}
bellardc27004e2005-01-03 23:35:10 +00001060#endif
bellardd720b932004-04-25 17:57:43 +00001061
pbrook6658ffb2007-03-16 23:58:11 +00001062/* Add a watchpoint. */
1063int cpu_watchpoint_insert(CPUState *env, target_ulong addr)
1064{
1065 int i;
1066
1067 for (i = 0; i < env->nb_watchpoints; i++) {
1068 if (addr == env->watchpoint[i].vaddr)
1069 return 0;
1070 }
1071 if (env->nb_watchpoints >= MAX_WATCHPOINTS)
1072 return -1;
1073
1074 i = env->nb_watchpoints++;
1075 env->watchpoint[i].vaddr = addr;
1076 tlb_flush_page(env, addr);
1077 /* FIXME: This flush is needed because of the hack to make memory ops
1078 terminate the TB. It can be removed once the proper IO trap and
1079 re-execute bits are in. */
1080 tb_flush(env);
1081 return i;
1082}
1083
1084/* Remove a watchpoint. */
1085int cpu_watchpoint_remove(CPUState *env, target_ulong addr)
1086{
1087 int i;
1088
1089 for (i = 0; i < env->nb_watchpoints; i++) {
1090 if (addr == env->watchpoint[i].vaddr) {
1091 env->nb_watchpoints--;
1092 env->watchpoint[i] = env->watchpoint[env->nb_watchpoints];
1093 tlb_flush_page(env, addr);
1094 return 0;
1095 }
1096 }
1097 return -1;
1098}
1099
bellardc33a3462003-07-29 20:50:33 +00001100/* add a breakpoint. EXCP_DEBUG is returned by the CPU loop if a
1101 breakpoint is reached */
bellard2e126692004-04-25 21:28:44 +00001102int cpu_breakpoint_insert(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001103{
bellard1fddef42005-04-17 19:16:13 +00001104#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001105 int i;
ths3b46e622007-09-17 08:09:54 +00001106
bellard4c3a88a2003-07-26 12:06:08 +00001107 for(i = 0; i < env->nb_breakpoints; i++) {
1108 if (env->breakpoints[i] == pc)
1109 return 0;
1110 }
1111
1112 if (env->nb_breakpoints >= MAX_BREAKPOINTS)
1113 return -1;
1114 env->breakpoints[env->nb_breakpoints++] = pc;
ths3b46e622007-09-17 08:09:54 +00001115
bellardd720b932004-04-25 17:57:43 +00001116 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001117 return 0;
1118#else
1119 return -1;
1120#endif
1121}
1122
1123/* remove a breakpoint */
bellard2e126692004-04-25 21:28:44 +00001124int cpu_breakpoint_remove(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001125{
bellard1fddef42005-04-17 19:16:13 +00001126#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001127 int i;
1128 for(i = 0; i < env->nb_breakpoints; i++) {
1129 if (env->breakpoints[i] == pc)
1130 goto found;
1131 }
1132 return -1;
1133 found:
bellard4c3a88a2003-07-26 12:06:08 +00001134 env->nb_breakpoints--;
bellard1fddef42005-04-17 19:16:13 +00001135 if (i < env->nb_breakpoints)
1136 env->breakpoints[i] = env->breakpoints[env->nb_breakpoints];
bellardd720b932004-04-25 17:57:43 +00001137
1138 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001139 return 0;
1140#else
1141 return -1;
1142#endif
1143}
1144
bellardc33a3462003-07-29 20:50:33 +00001145/* enable or disable single step mode. EXCP_DEBUG is returned by the
1146 CPU loop after each instruction */
1147void cpu_single_step(CPUState *env, int enabled)
1148{
bellard1fddef42005-04-17 19:16:13 +00001149#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001150 if (env->singlestep_enabled != enabled) {
1151 env->singlestep_enabled = enabled;
1152 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001153 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001154 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001155 }
1156#endif
1157}
1158
bellard34865132003-10-05 14:28:56 +00001159/* enable or disable low levels log */
1160void cpu_set_log(int log_flags)
1161{
1162 loglevel = log_flags;
1163 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001164 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001165 if (!logfile) {
1166 perror(logfilename);
1167 _exit(1);
1168 }
bellard9fa3e852004-01-04 18:06:42 +00001169#if !defined(CONFIG_SOFTMMU)
1170 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1171 {
1172 static uint8_t logfile_buf[4096];
1173 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1174 }
1175#else
bellard34865132003-10-05 14:28:56 +00001176 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001177#endif
pbrooke735b912007-06-30 13:53:24 +00001178 log_append = 1;
1179 }
1180 if (!loglevel && logfile) {
1181 fclose(logfile);
1182 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001183 }
1184}
1185
1186void cpu_set_log_filename(const char *filename)
1187{
1188 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001189 if (logfile) {
1190 fclose(logfile);
1191 logfile = NULL;
1192 }
1193 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001194}
bellardc33a3462003-07-29 20:50:33 +00001195
bellard01243112004-01-04 15:48:17 +00001196/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001197void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001198{
1199 TranslationBlock *tb;
bellardee8b7022004-02-03 23:35:10 +00001200 static int interrupt_lock;
bellard59817cc2004-02-16 22:01:13 +00001201
bellard68a79312003-06-30 13:12:32 +00001202 env->interrupt_request |= mask;
bellardea041c02003-06-25 16:16:50 +00001203 /* if the cpu is currently executing code, we must unlink it and
1204 all the potentially executing TB */
1205 tb = env->current_tb;
bellardee8b7022004-02-03 23:35:10 +00001206 if (tb && !testandset(&interrupt_lock)) {
1207 env->current_tb = NULL;
bellardea041c02003-06-25 16:16:50 +00001208 tb_reset_jump_recursive(tb);
bellardee8b7022004-02-03 23:35:10 +00001209 interrupt_lock = 0;
bellardea041c02003-06-25 16:16:50 +00001210 }
1211}
1212
bellardb54ad042004-05-20 13:42:52 +00001213void cpu_reset_interrupt(CPUState *env, int mask)
1214{
1215 env->interrupt_request &= ~mask;
1216}
1217
bellardf193c792004-03-21 17:06:25 +00001218CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001219 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001220 "show generated host assembly code for each compiled TB" },
1221 { CPU_LOG_TB_IN_ASM, "in_asm",
1222 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001223 { CPU_LOG_TB_OP, "op",
bellardf193c792004-03-21 17:06:25 +00001224 "show micro ops for each compiled TB (only usable if 'in_asm' used)" },
1225#ifdef TARGET_I386
1226 { CPU_LOG_TB_OP_OPT, "op_opt",
1227 "show micro ops after optimization for each compiled TB" },
1228#endif
1229 { CPU_LOG_INT, "int",
1230 "show interrupts/exceptions in short format" },
1231 { CPU_LOG_EXEC, "exec",
1232 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001233 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001234 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001235#ifdef TARGET_I386
1236 { CPU_LOG_PCALL, "pcall",
1237 "show protected mode far calls/returns/exceptions" },
1238#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001239#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001240 { CPU_LOG_IOPORT, "ioport",
1241 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001242#endif
bellardf193c792004-03-21 17:06:25 +00001243 { 0, NULL, NULL },
1244};
1245
1246static int cmp1(const char *s1, int n, const char *s2)
1247{
1248 if (strlen(s2) != n)
1249 return 0;
1250 return memcmp(s1, s2, n) == 0;
1251}
ths3b46e622007-09-17 08:09:54 +00001252
bellardf193c792004-03-21 17:06:25 +00001253/* takes a comma separated list of log masks. Return 0 if error. */
1254int cpu_str_to_log_mask(const char *str)
1255{
1256 CPULogItem *item;
1257 int mask;
1258 const char *p, *p1;
1259
1260 p = str;
1261 mask = 0;
1262 for(;;) {
1263 p1 = strchr(p, ',');
1264 if (!p1)
1265 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001266 if(cmp1(p,p1-p,"all")) {
1267 for(item = cpu_log_items; item->mask != 0; item++) {
1268 mask |= item->mask;
1269 }
1270 } else {
bellardf193c792004-03-21 17:06:25 +00001271 for(item = cpu_log_items; item->mask != 0; item++) {
1272 if (cmp1(p, p1 - p, item->name))
1273 goto found;
1274 }
1275 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001276 }
bellardf193c792004-03-21 17:06:25 +00001277 found:
1278 mask |= item->mask;
1279 if (*p1 != ',')
1280 break;
1281 p = p1 + 1;
1282 }
1283 return mask;
1284}
bellardea041c02003-06-25 16:16:50 +00001285
bellard75012672003-06-21 13:11:07 +00001286void cpu_abort(CPUState *env, const char *fmt, ...)
1287{
1288 va_list ap;
1289
1290 va_start(ap, fmt);
1291 fprintf(stderr, "qemu: fatal: ");
1292 vfprintf(stderr, fmt, ap);
1293 fprintf(stderr, "\n");
1294#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001295 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1296#else
1297 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001298#endif
1299 va_end(ap);
balrog924edca2007-06-10 14:07:13 +00001300 if (logfile) {
1301 fflush(logfile);
1302 fclose(logfile);
1303 }
bellard75012672003-06-21 13:11:07 +00001304 abort();
1305}
1306
thsc5be9f02007-02-28 20:20:53 +00001307CPUState *cpu_copy(CPUState *env)
1308{
1309 CPUState *new_env = cpu_init();
1310 /* preserve chaining and index */
1311 CPUState *next_cpu = new_env->next_cpu;
1312 int cpu_index = new_env->cpu_index;
1313 memcpy(new_env, env, sizeof(CPUState));
1314 new_env->next_cpu = next_cpu;
1315 new_env->cpu_index = cpu_index;
1316 return new_env;
1317}
1318
bellard01243112004-01-04 15:48:17 +00001319#if !defined(CONFIG_USER_ONLY)
1320
bellardee8b7022004-02-03 23:35:10 +00001321/* NOTE: if flush_global is true, also flush global entries (not
1322 implemented yet) */
1323void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001324{
bellard33417e72003-08-10 21:47:01 +00001325 int i;
bellard01243112004-01-04 15:48:17 +00001326
bellard9fa3e852004-01-04 18:06:42 +00001327#if defined(DEBUG_TLB)
1328 printf("tlb_flush:\n");
1329#endif
bellard01243112004-01-04 15:48:17 +00001330 /* must reset current TB so that interrupts cannot modify the
1331 links while we are modifying them */
1332 env->current_tb = NULL;
1333
bellard33417e72003-08-10 21:47:01 +00001334 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001335 env->tlb_table[0][i].addr_read = -1;
1336 env->tlb_table[0][i].addr_write = -1;
1337 env->tlb_table[0][i].addr_code = -1;
1338 env->tlb_table[1][i].addr_read = -1;
1339 env->tlb_table[1][i].addr_write = -1;
1340 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001341#if (NB_MMU_MODES >= 3)
1342 env->tlb_table[2][i].addr_read = -1;
1343 env->tlb_table[2][i].addr_write = -1;
1344 env->tlb_table[2][i].addr_code = -1;
1345#if (NB_MMU_MODES == 4)
1346 env->tlb_table[3][i].addr_read = -1;
1347 env->tlb_table[3][i].addr_write = -1;
1348 env->tlb_table[3][i].addr_code = -1;
1349#endif
1350#endif
bellard33417e72003-08-10 21:47:01 +00001351 }
bellard9fa3e852004-01-04 18:06:42 +00001352
bellard8a40a182005-11-20 10:35:40 +00001353 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001354
1355#if !defined(CONFIG_SOFTMMU)
1356 munmap((void *)MMAP_AREA_START, MMAP_AREA_END - MMAP_AREA_START);
1357#endif
bellard0a962c02005-02-10 22:00:27 +00001358#ifdef USE_KQEMU
1359 if (env->kqemu_enabled) {
1360 kqemu_flush(env, flush_global);
1361 }
1362#endif
bellarde3db7222005-01-26 22:00:47 +00001363 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001364}
1365
bellard274da6b2004-05-20 21:56:27 +00001366static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001367{
ths5fafdf22007-09-16 21:08:06 +00001368 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001369 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001370 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001371 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001372 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001373 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1374 tlb_entry->addr_read = -1;
1375 tlb_entry->addr_write = -1;
1376 tlb_entry->addr_code = -1;
1377 }
bellard61382a52003-10-27 21:22:23 +00001378}
1379
bellard2e126692004-04-25 21:28:44 +00001380void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001381{
bellard8a40a182005-11-20 10:35:40 +00001382 int i;
bellard9fa3e852004-01-04 18:06:42 +00001383 TranslationBlock *tb;
bellard01243112004-01-04 15:48:17 +00001384
bellard9fa3e852004-01-04 18:06:42 +00001385#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001386 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001387#endif
bellard01243112004-01-04 15:48:17 +00001388 /* must reset current TB so that interrupts cannot modify the
1389 links while we are modifying them */
1390 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001391
bellard61382a52003-10-27 21:22:23 +00001392 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001393 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001394 tlb_flush_entry(&env->tlb_table[0][i], addr);
1395 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001396#if (NB_MMU_MODES >= 3)
1397 tlb_flush_entry(&env->tlb_table[2][i], addr);
1398#if (NB_MMU_MODES == 4)
1399 tlb_flush_entry(&env->tlb_table[3][i], addr);
1400#endif
1401#endif
bellard01243112004-01-04 15:48:17 +00001402
pbrookb362e5e2006-11-12 20:40:55 +00001403 /* Discard jump cache entries for any tb which might potentially
1404 overlap the flushed page. */
1405 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1406 memset (&env->tb_jmp_cache[i], 0, TB_JMP_PAGE_SIZE * sizeof(tb));
1407
1408 i = tb_jmp_cache_hash_page(addr);
1409 memset (&env->tb_jmp_cache[i], 0, TB_JMP_PAGE_SIZE * sizeof(tb));
bellard9fa3e852004-01-04 18:06:42 +00001410
bellard01243112004-01-04 15:48:17 +00001411#if !defined(CONFIG_SOFTMMU)
bellard9fa3e852004-01-04 18:06:42 +00001412 if (addr < MMAP_AREA_END)
bellard01243112004-01-04 15:48:17 +00001413 munmap((void *)addr, TARGET_PAGE_SIZE);
bellard61382a52003-10-27 21:22:23 +00001414#endif
bellard0a962c02005-02-10 22:00:27 +00001415#ifdef USE_KQEMU
1416 if (env->kqemu_enabled) {
1417 kqemu_flush_page(env, addr);
1418 }
1419#endif
bellard9fa3e852004-01-04 18:06:42 +00001420}
1421
bellard9fa3e852004-01-04 18:06:42 +00001422/* update the TLBs so that writes to code in the virtual page 'addr'
1423 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001424static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001425{
ths5fafdf22007-09-16 21:08:06 +00001426 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001427 ram_addr + TARGET_PAGE_SIZE,
1428 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001429}
1430
bellard9fa3e852004-01-04 18:06:42 +00001431/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001432 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001433static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001434 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001435{
bellard3a7d9292005-08-21 09:26:42 +00001436 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001437}
1438
ths5fafdf22007-09-16 21:08:06 +00001439static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001440 unsigned long start, unsigned long length)
1441{
1442 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001443 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1444 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001445 if ((addr - start) < length) {
bellard84b7b8e2005-11-28 21:19:04 +00001446 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | IO_MEM_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001447 }
1448 }
1449}
1450
bellard3a7d9292005-08-21 09:26:42 +00001451void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001452 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001453{
1454 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001455 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001456 int i, mask, len;
1457 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001458
1459 start &= TARGET_PAGE_MASK;
1460 end = TARGET_PAGE_ALIGN(end);
1461
1462 length = end - start;
1463 if (length == 0)
1464 return;
bellard0a962c02005-02-10 22:00:27 +00001465 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001466#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001467 /* XXX: should not depend on cpu context */
1468 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001469 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001470 ram_addr_t addr;
1471 addr = start;
1472 for(i = 0; i < len; i++) {
1473 kqemu_set_notdirty(env, addr);
1474 addr += TARGET_PAGE_SIZE;
1475 }
bellard3a7d9292005-08-21 09:26:42 +00001476 }
1477#endif
bellardf23db162005-08-21 19:12:28 +00001478 mask = ~dirty_flags;
1479 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1480 for(i = 0; i < len; i++)
1481 p[i] &= mask;
1482
bellard1ccde1c2004-02-06 19:46:14 +00001483 /* we modify the TLB cache so that the dirty bit will be set again
1484 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001485 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001486 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1487 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001488 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001489 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001490 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001491#if (NB_MMU_MODES >= 3)
1492 for(i = 0; i < CPU_TLB_SIZE; i++)
1493 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1494#if (NB_MMU_MODES == 4)
1495 for(i = 0; i < CPU_TLB_SIZE; i++)
1496 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1497#endif
1498#endif
bellard6a00d602005-11-21 23:25:50 +00001499 }
bellard59817cc2004-02-16 22:01:13 +00001500
1501#if !defined(CONFIG_SOFTMMU)
1502 /* XXX: this is expensive */
1503 {
1504 VirtPageDesc *p;
1505 int j;
1506 target_ulong addr;
1507
1508 for(i = 0; i < L1_SIZE; i++) {
1509 p = l1_virt_map[i];
1510 if (p) {
1511 addr = i << (TARGET_PAGE_BITS + L2_BITS);
1512 for(j = 0; j < L2_SIZE; j++) {
1513 if (p->valid_tag == virt_valid_tag &&
1514 p->phys_addr >= start && p->phys_addr < end &&
1515 (p->prot & PROT_WRITE)) {
1516 if (addr < MMAP_AREA_END) {
ths5fafdf22007-09-16 21:08:06 +00001517 mprotect((void *)addr, TARGET_PAGE_SIZE,
bellard59817cc2004-02-16 22:01:13 +00001518 p->prot & ~PROT_WRITE);
1519 }
1520 }
1521 addr += TARGET_PAGE_SIZE;
1522 p++;
1523 }
1524 }
1525 }
1526 }
1527#endif
bellard1ccde1c2004-02-06 19:46:14 +00001528}
1529
bellard3a7d9292005-08-21 09:26:42 +00001530static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1531{
1532 ram_addr_t ram_addr;
1533
bellard84b7b8e2005-11-28 21:19:04 +00001534 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001535 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001536 tlb_entry->addend - (unsigned long)phys_ram_base;
1537 if (!cpu_physical_memory_is_dirty(ram_addr)) {
bellard84b7b8e2005-11-28 21:19:04 +00001538 tlb_entry->addr_write |= IO_MEM_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001539 }
1540 }
1541}
1542
1543/* update the TLB according to the current state of the dirty bits */
1544void cpu_tlb_update_dirty(CPUState *env)
1545{
1546 int i;
1547 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001548 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001549 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001550 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001551#if (NB_MMU_MODES >= 3)
1552 for(i = 0; i < CPU_TLB_SIZE; i++)
1553 tlb_update_dirty(&env->tlb_table[2][i]);
1554#if (NB_MMU_MODES == 4)
1555 for(i = 0; i < CPU_TLB_SIZE; i++)
1556 tlb_update_dirty(&env->tlb_table[3][i]);
1557#endif
1558#endif
bellard3a7d9292005-08-21 09:26:42 +00001559}
1560
ths5fafdf22007-09-16 21:08:06 +00001561static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry,
bellard108c49b2005-07-24 12:55:09 +00001562 unsigned long start)
bellard1ccde1c2004-02-06 19:46:14 +00001563{
1564 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001565 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_NOTDIRTY) {
1566 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001567 if (addr == start) {
bellard84b7b8e2005-11-28 21:19:04 +00001568 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | IO_MEM_RAM;
bellard1ccde1c2004-02-06 19:46:14 +00001569 }
1570 }
1571}
1572
1573/* update the TLB corresponding to virtual page vaddr and phys addr
1574 addr so that it is no longer dirty */
bellard6a00d602005-11-21 23:25:50 +00001575static inline void tlb_set_dirty(CPUState *env,
1576 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001577{
bellard1ccde1c2004-02-06 19:46:14 +00001578 int i;
1579
bellard1ccde1c2004-02-06 19:46:14 +00001580 addr &= TARGET_PAGE_MASK;
1581 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001582 tlb_set_dirty1(&env->tlb_table[0][i], addr);
1583 tlb_set_dirty1(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001584#if (NB_MMU_MODES >= 3)
1585 tlb_set_dirty1(&env->tlb_table[2][i], addr);
1586#if (NB_MMU_MODES == 4)
1587 tlb_set_dirty1(&env->tlb_table[3][i], addr);
1588#endif
1589#endif
bellard9fa3e852004-01-04 18:06:42 +00001590}
1591
bellard59817cc2004-02-16 22:01:13 +00001592/* add a new TLB entry. At most one entry for a given virtual address
1593 is permitted. Return 0 if OK or 2 if the page could not be mapped
1594 (can only happen in non SOFTMMU mode for I/O pages or pages
1595 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001596int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1597 target_phys_addr_t paddr, int prot,
bellard84b7b8e2005-11-28 21:19:04 +00001598 int is_user, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001599{
bellard92e873b2004-05-21 14:52:29 +00001600 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001601 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001602 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001603 target_ulong address;
bellard108c49b2005-07-24 12:55:09 +00001604 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001605 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001606 CPUTLBEntry *te;
pbrook6658ffb2007-03-16 23:58:11 +00001607 int i;
bellard9fa3e852004-01-04 18:06:42 +00001608
bellard92e873b2004-05-21 14:52:29 +00001609 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001610 if (!p) {
1611 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001612 } else {
1613 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001614 }
1615#if defined(DEBUG_TLB)
bellard3a7d9292005-08-21 09:26:42 +00001616 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x u=%d smmu=%d pd=0x%08lx\n",
bellard84b7b8e2005-11-28 21:19:04 +00001617 vaddr, (int)paddr, prot, is_user, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001618#endif
1619
1620 ret = 0;
1621#if !defined(CONFIG_SOFTMMU)
ths5fafdf22007-09-16 21:08:06 +00001622 if (is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001623#endif
1624 {
bellard2a4188a2006-06-25 21:54:59 +00001625 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
bellard9fa3e852004-01-04 18:06:42 +00001626 /* IO memory case */
1627 address = vaddr | pd;
1628 addend = paddr;
1629 } else {
1630 /* standard memory */
1631 address = vaddr;
1632 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1633 }
pbrook6658ffb2007-03-16 23:58:11 +00001634
1635 /* Make accesses to pages with watchpoints go via the
1636 watchpoint trap routines. */
1637 for (i = 0; i < env->nb_watchpoints; i++) {
1638 if (vaddr == (env->watchpoint[i].vaddr & TARGET_PAGE_MASK)) {
1639 if (address & ~TARGET_PAGE_MASK) {
balrogd79acba2007-06-26 20:01:13 +00001640 env->watchpoint[i].addend = 0;
pbrook6658ffb2007-03-16 23:58:11 +00001641 address = vaddr | io_mem_watch;
1642 } else {
balrogd79acba2007-06-26 20:01:13 +00001643 env->watchpoint[i].addend = pd - paddr +
1644 (unsigned long) phys_ram_base;
pbrook6658ffb2007-03-16 23:58:11 +00001645 /* TODO: Figure out how to make read watchpoints coexist
1646 with code. */
1647 pd = (pd & TARGET_PAGE_MASK) | io_mem_watch | IO_MEM_ROMD;
1648 }
1649 }
1650 }
balrogd79acba2007-06-26 20:01:13 +00001651
bellard90f18422005-07-24 10:17:31 +00001652 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard9fa3e852004-01-04 18:06:42 +00001653 addend -= vaddr;
bellard84b7b8e2005-11-28 21:19:04 +00001654 te = &env->tlb_table[is_user][index];
1655 te->addend = addend;
bellard67b915a2004-03-31 23:37:16 +00001656 if (prot & PAGE_READ) {
bellard84b7b8e2005-11-28 21:19:04 +00001657 te->addr_read = address;
bellard9fa3e852004-01-04 18:06:42 +00001658 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001659 te->addr_read = -1;
1660 }
1661 if (prot & PAGE_EXEC) {
1662 te->addr_code = address;
1663 } else {
1664 te->addr_code = -1;
bellard9fa3e852004-01-04 18:06:42 +00001665 }
bellard67b915a2004-03-31 23:37:16 +00001666 if (prot & PAGE_WRITE) {
ths5fafdf22007-09-16 21:08:06 +00001667 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
bellard856074e2006-07-04 09:47:34 +00001668 (pd & IO_MEM_ROMD)) {
1669 /* write access calls the I/O callback */
ths5fafdf22007-09-16 21:08:06 +00001670 te->addr_write = vaddr |
bellard856074e2006-07-04 09:47:34 +00001671 (pd & ~(TARGET_PAGE_MASK | IO_MEM_ROMD));
ths5fafdf22007-09-16 21:08:06 +00001672 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
bellard1ccde1c2004-02-06 19:46:14 +00001673 !cpu_physical_memory_is_dirty(pd)) {
bellard84b7b8e2005-11-28 21:19:04 +00001674 te->addr_write = vaddr | IO_MEM_NOTDIRTY;
bellard9fa3e852004-01-04 18:06:42 +00001675 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001676 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00001677 }
1678 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001679 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00001680 }
1681 }
1682#if !defined(CONFIG_SOFTMMU)
1683 else {
1684 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM) {
1685 /* IO access: no mapping is done as it will be handled by the
1686 soft MMU */
1687 if (!(env->hflags & HF_SOFTMMU_MASK))
1688 ret = 2;
1689 } else {
1690 void *map_addr;
bellard9fa3e852004-01-04 18:06:42 +00001691
bellard59817cc2004-02-16 22:01:13 +00001692 if (vaddr >= MMAP_AREA_END) {
1693 ret = 2;
1694 } else {
1695 if (prot & PROT_WRITE) {
ths5fafdf22007-09-16 21:08:06 +00001696 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
bellardd720b932004-04-25 17:57:43 +00001697#if defined(TARGET_HAS_SMC) || 1
bellard59817cc2004-02-16 22:01:13 +00001698 first_tb ||
bellardd720b932004-04-25 17:57:43 +00001699#endif
ths5fafdf22007-09-16 21:08:06 +00001700 ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
bellard59817cc2004-02-16 22:01:13 +00001701 !cpu_physical_memory_is_dirty(pd))) {
1702 /* ROM: we do as if code was inside */
1703 /* if code is present, we only map as read only and save the
1704 original mapping */
1705 VirtPageDesc *vp;
ths3b46e622007-09-17 08:09:54 +00001706
bellard90f18422005-07-24 10:17:31 +00001707 vp = virt_page_find_alloc(vaddr >> TARGET_PAGE_BITS, 1);
bellard59817cc2004-02-16 22:01:13 +00001708 vp->phys_addr = pd;
1709 vp->prot = prot;
1710 vp->valid_tag = virt_valid_tag;
1711 prot &= ~PAGE_WRITE;
1712 }
bellard9fa3e852004-01-04 18:06:42 +00001713 }
ths5fafdf22007-09-16 21:08:06 +00001714 map_addr = mmap((void *)vaddr, TARGET_PAGE_SIZE, prot,
bellard59817cc2004-02-16 22:01:13 +00001715 MAP_SHARED | MAP_FIXED, phys_ram_fd, (pd & TARGET_PAGE_MASK));
1716 if (map_addr == MAP_FAILED) {
1717 cpu_abort(env, "mmap failed when mapped physical address 0x%08x to virtual address 0x%08x\n",
1718 paddr, vaddr);
1719 }
bellard9fa3e852004-01-04 18:06:42 +00001720 }
1721 }
1722 }
1723#endif
1724 return ret;
1725}
1726
1727/* called from signal handler: invalidate the code and unprotect the
1728 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00001729int page_unprotect(target_ulong addr, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001730{
1731#if !defined(CONFIG_SOFTMMU)
1732 VirtPageDesc *vp;
1733
1734#if defined(DEBUG_TLB)
1735 printf("page_unprotect: addr=0x%08x\n", addr);
1736#endif
1737 addr &= TARGET_PAGE_MASK;
bellard59817cc2004-02-16 22:01:13 +00001738
1739 /* if it is not mapped, no need to worry here */
1740 if (addr >= MMAP_AREA_END)
1741 return 0;
bellard9fa3e852004-01-04 18:06:42 +00001742 vp = virt_page_find(addr >> TARGET_PAGE_BITS);
1743 if (!vp)
1744 return 0;
1745 /* NOTE: in this case, validate_tag is _not_ tested as it
1746 validates only the code TLB */
1747 if (vp->valid_tag != virt_valid_tag)
1748 return 0;
1749 if (!(vp->prot & PAGE_WRITE))
1750 return 0;
1751#if defined(DEBUG_TLB)
ths5fafdf22007-09-16 21:08:06 +00001752 printf("page_unprotect: addr=0x%08x phys_addr=0x%08x prot=%x\n",
bellard9fa3e852004-01-04 18:06:42 +00001753 addr, vp->phys_addr, vp->prot);
1754#endif
bellard59817cc2004-02-16 22:01:13 +00001755 if (mprotect((void *)addr, TARGET_PAGE_SIZE, vp->prot) < 0)
1756 cpu_abort(cpu_single_env, "error mprotect addr=0x%lx prot=%d\n",
1757 (unsigned long)addr, vp->prot);
bellardd720b932004-04-25 17:57:43 +00001758 /* set the dirty bit */
bellard0a962c02005-02-10 22:00:27 +00001759 phys_ram_dirty[vp->phys_addr >> TARGET_PAGE_BITS] = 0xff;
bellardd720b932004-04-25 17:57:43 +00001760 /* flush the code inside */
1761 tb_invalidate_phys_page(vp->phys_addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00001762 return 1;
1763#else
1764 return 0;
1765#endif
bellard33417e72003-08-10 21:47:01 +00001766}
1767
bellard01243112004-01-04 15:48:17 +00001768#else
1769
bellardee8b7022004-02-03 23:35:10 +00001770void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00001771{
1772}
1773
bellard2e126692004-04-25 21:28:44 +00001774void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00001775{
1776}
1777
ths5fafdf22007-09-16 21:08:06 +00001778int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1779 target_phys_addr_t paddr, int prot,
bellard84b7b8e2005-11-28 21:19:04 +00001780 int is_user, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00001781{
bellard9fa3e852004-01-04 18:06:42 +00001782 return 0;
1783}
bellard33417e72003-08-10 21:47:01 +00001784
bellard9fa3e852004-01-04 18:06:42 +00001785/* dump memory mappings */
1786void page_dump(FILE *f)
1787{
1788 unsigned long start, end;
1789 int i, j, prot, prot1;
1790 PageDesc *p;
1791
1792 fprintf(f, "%-8s %-8s %-8s %s\n",
1793 "start", "end", "size", "prot");
1794 start = -1;
1795 end = -1;
1796 prot = 0;
1797 for(i = 0; i <= L1_SIZE; i++) {
1798 if (i < L1_SIZE)
1799 p = l1_map[i];
1800 else
1801 p = NULL;
1802 for(j = 0;j < L2_SIZE; j++) {
1803 if (!p)
1804 prot1 = 0;
1805 else
1806 prot1 = p[j].flags;
1807 if (prot1 != prot) {
1808 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
1809 if (start != -1) {
1810 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00001811 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00001812 prot & PAGE_READ ? 'r' : '-',
1813 prot & PAGE_WRITE ? 'w' : '-',
1814 prot & PAGE_EXEC ? 'x' : '-');
1815 }
1816 if (prot1 != 0)
1817 start = end;
1818 else
1819 start = -1;
1820 prot = prot1;
1821 }
1822 if (!p)
1823 break;
1824 }
bellard33417e72003-08-10 21:47:01 +00001825 }
bellard33417e72003-08-10 21:47:01 +00001826}
1827
pbrook53a59602006-03-25 19:31:22 +00001828int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00001829{
bellard9fa3e852004-01-04 18:06:42 +00001830 PageDesc *p;
1831
1832 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00001833 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001834 return 0;
1835 return p->flags;
bellard33417e72003-08-10 21:47:01 +00001836}
1837
bellard9fa3e852004-01-04 18:06:42 +00001838/* modify the flags of a page and invalidate the code if
1839 necessary. The flag PAGE_WRITE_ORG is positionned automatically
1840 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00001841void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00001842{
1843 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00001844 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00001845
1846 start = start & TARGET_PAGE_MASK;
1847 end = TARGET_PAGE_ALIGN(end);
1848 if (flags & PAGE_WRITE)
1849 flags |= PAGE_WRITE_ORG;
1850 spin_lock(&tb_lock);
1851 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
1852 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
1853 /* if the write protection is set, then we invalidate the code
1854 inside */
ths5fafdf22007-09-16 21:08:06 +00001855 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00001856 (flags & PAGE_WRITE) &&
1857 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00001858 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001859 }
1860 p->flags = flags;
1861 }
1862 spin_unlock(&tb_lock);
1863}
1864
1865/* called from signal handler: invalidate the code and unprotect the
1866 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00001867int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001868{
1869 unsigned int page_index, prot, pindex;
1870 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00001871 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00001872
bellard83fb7ad2004-07-05 21:25:26 +00001873 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00001874 page_index = host_start >> TARGET_PAGE_BITS;
1875 p1 = page_find(page_index);
1876 if (!p1)
1877 return 0;
bellard83fb7ad2004-07-05 21:25:26 +00001878 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00001879 p = p1;
1880 prot = 0;
1881 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
1882 prot |= p->flags;
1883 p++;
1884 }
1885 /* if the page was really writable, then we change its
1886 protection back to writable */
1887 if (prot & PAGE_WRITE_ORG) {
1888 pindex = (address - host_start) >> TARGET_PAGE_BITS;
1889 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00001890 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00001891 (prot & PAGE_BITS) | PAGE_WRITE);
1892 p1[pindex].flags |= PAGE_WRITE;
1893 /* and since the content will be modified, we must invalidate
1894 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00001895 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00001896#ifdef DEBUG_TB_CHECK
1897 tb_invalidate_check(address);
1898#endif
1899 return 1;
1900 }
1901 }
1902 return 0;
1903}
1904
1905/* call this function when system calls directly modify a memory area */
pbrook53a59602006-03-25 19:31:22 +00001906/* ??? This should be redundant now we have lock_user. */
1907void page_unprotect_range(target_ulong data, target_ulong data_size)
bellard9fa3e852004-01-04 18:06:42 +00001908{
pbrook53a59602006-03-25 19:31:22 +00001909 target_ulong start, end, addr;
bellard9fa3e852004-01-04 18:06:42 +00001910
pbrook53a59602006-03-25 19:31:22 +00001911 start = data;
bellard9fa3e852004-01-04 18:06:42 +00001912 end = start + data_size;
1913 start &= TARGET_PAGE_MASK;
1914 end = TARGET_PAGE_ALIGN(end);
1915 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
bellardd720b932004-04-25 17:57:43 +00001916 page_unprotect(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001917 }
1918}
1919
bellard6a00d602005-11-21 23:25:50 +00001920static inline void tlb_set_dirty(CPUState *env,
1921 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001922{
1923}
bellard9fa3e852004-01-04 18:06:42 +00001924#endif /* defined(CONFIG_USER_ONLY) */
1925
blueswir1db7b5422007-05-26 17:36:03 +00001926static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
1927 int memory);
1928static void *subpage_init (target_phys_addr_t base, uint32_t *phys,
1929 int orig_memory);
1930#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
1931 need_subpage) \
1932 do { \
1933 if (addr > start_addr) \
1934 start_addr2 = 0; \
1935 else { \
1936 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
1937 if (start_addr2 > 0) \
1938 need_subpage = 1; \
1939 } \
1940 \
blueswir149e9fba2007-05-30 17:25:06 +00001941 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00001942 end_addr2 = TARGET_PAGE_SIZE - 1; \
1943 else { \
1944 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
1945 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
1946 need_subpage = 1; \
1947 } \
1948 } while (0)
1949
bellard33417e72003-08-10 21:47:01 +00001950/* register physical memory. 'size' must be a multiple of the target
1951 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
1952 io memory page */
ths5fafdf22007-09-16 21:08:06 +00001953void cpu_register_physical_memory(target_phys_addr_t start_addr,
bellard2e126692004-04-25 21:28:44 +00001954 unsigned long size,
1955 unsigned long phys_offset)
bellard33417e72003-08-10 21:47:01 +00001956{
bellard108c49b2005-07-24 12:55:09 +00001957 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00001958 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00001959 CPUState *env;
blueswir1db7b5422007-05-26 17:36:03 +00001960 unsigned long orig_size = size;
1961 void *subpage;
bellard33417e72003-08-10 21:47:01 +00001962
bellard5fd386f2004-05-23 21:11:22 +00001963 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00001964 end_addr = start_addr + (target_phys_addr_t)size;
1965 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00001966 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1967 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
1968 unsigned long orig_memory = p->phys_offset;
1969 target_phys_addr_t start_addr2, end_addr2;
1970 int need_subpage = 0;
1971
1972 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
1973 need_subpage);
1974 if (need_subpage) {
1975 if (!(orig_memory & IO_MEM_SUBPAGE)) {
1976 subpage = subpage_init((addr & TARGET_PAGE_MASK),
1977 &p->phys_offset, orig_memory);
1978 } else {
1979 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
1980 >> IO_MEM_SHIFT];
1981 }
1982 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
1983 } else {
1984 p->phys_offset = phys_offset;
1985 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
1986 (phys_offset & IO_MEM_ROMD))
1987 phys_offset += TARGET_PAGE_SIZE;
1988 }
1989 } else {
1990 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
1991 p->phys_offset = phys_offset;
1992 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
1993 (phys_offset & IO_MEM_ROMD))
1994 phys_offset += TARGET_PAGE_SIZE;
1995 else {
1996 target_phys_addr_t start_addr2, end_addr2;
1997 int need_subpage = 0;
1998
1999 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2000 end_addr2, need_subpage);
2001
2002 if (need_subpage) {
2003 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2004 &p->phys_offset, IO_MEM_UNASSIGNED);
2005 subpage_register(subpage, start_addr2, end_addr2,
2006 phys_offset);
2007 }
2008 }
2009 }
bellard33417e72003-08-10 21:47:01 +00002010 }
ths3b46e622007-09-17 08:09:54 +00002011
bellard9d420372006-06-25 22:25:22 +00002012 /* since each CPU stores ram addresses in its TLB cache, we must
2013 reset the modified entries */
2014 /* XXX: slow ! */
2015 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2016 tlb_flush(env, 1);
2017 }
bellard33417e72003-08-10 21:47:01 +00002018}
2019
bellardba863452006-09-24 18:41:10 +00002020/* XXX: temporary until new memory mapping API */
2021uint32_t cpu_get_physical_page_desc(target_phys_addr_t addr)
2022{
2023 PhysPageDesc *p;
2024
2025 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2026 if (!p)
2027 return IO_MEM_UNASSIGNED;
2028 return p->phys_offset;
2029}
2030
bellarde9a1ab12007-02-08 23:08:38 +00002031/* XXX: better than nothing */
2032ram_addr_t qemu_ram_alloc(unsigned int size)
2033{
2034 ram_addr_t addr;
2035 if ((phys_ram_alloc_offset + size) >= phys_ram_size) {
ths5fafdf22007-09-16 21:08:06 +00002036 fprintf(stderr, "Not enough memory (requested_size = %u, max memory = %d)\n",
bellarde9a1ab12007-02-08 23:08:38 +00002037 size, phys_ram_size);
2038 abort();
2039 }
2040 addr = phys_ram_alloc_offset;
2041 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2042 return addr;
2043}
2044
2045void qemu_ram_free(ram_addr_t addr)
2046{
2047}
2048
bellarda4193c82004-06-03 14:01:43 +00002049static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002050{
pbrook67d3b952006-12-18 05:03:52 +00002051#ifdef DEBUG_UNASSIGNED
blueswir16c36d3f2007-05-17 19:30:10 +00002052 printf("Unassigned mem read " TARGET_FMT_lx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002053#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002054#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002055 do_unassigned_access(addr, 0, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002056#endif
bellard33417e72003-08-10 21:47:01 +00002057 return 0;
2058}
2059
bellarda4193c82004-06-03 14:01:43 +00002060static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002061{
pbrook67d3b952006-12-18 05:03:52 +00002062#ifdef DEBUG_UNASSIGNED
blueswir16c36d3f2007-05-17 19:30:10 +00002063 printf("Unassigned mem write " TARGET_FMT_lx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002064#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002065#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002066 do_unassigned_access(addr, 1, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002067#endif
bellard33417e72003-08-10 21:47:01 +00002068}
2069
2070static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2071 unassigned_mem_readb,
2072 unassigned_mem_readb,
2073 unassigned_mem_readb,
2074};
2075
2076static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2077 unassigned_mem_writeb,
2078 unassigned_mem_writeb,
2079 unassigned_mem_writeb,
2080};
2081
bellarda4193c82004-06-03 14:01:43 +00002082static void notdirty_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002083{
bellard3a7d9292005-08-21 09:26:42 +00002084 unsigned long ram_addr;
2085 int dirty_flags;
2086 ram_addr = addr - (unsigned long)phys_ram_base;
2087 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2088 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2089#if !defined(CONFIG_USER_ONLY)
2090 tb_invalidate_phys_page_fast(ram_addr, 1);
2091 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2092#endif
2093 }
bellardc27004e2005-01-03 23:35:10 +00002094 stb_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002095#ifdef USE_KQEMU
2096 if (cpu_single_env->kqemu_enabled &&
2097 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2098 kqemu_modify_page(cpu_single_env, ram_addr);
2099#endif
bellardf23db162005-08-21 19:12:28 +00002100 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2101 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2102 /* we remove the notdirty callback only if the code has been
2103 flushed */
2104 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002105 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002106}
2107
bellarda4193c82004-06-03 14:01:43 +00002108static void notdirty_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002109{
bellard3a7d9292005-08-21 09:26:42 +00002110 unsigned long ram_addr;
2111 int dirty_flags;
2112 ram_addr = addr - (unsigned long)phys_ram_base;
2113 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2114 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2115#if !defined(CONFIG_USER_ONLY)
2116 tb_invalidate_phys_page_fast(ram_addr, 2);
2117 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2118#endif
2119 }
bellardc27004e2005-01-03 23:35:10 +00002120 stw_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002121#ifdef USE_KQEMU
2122 if (cpu_single_env->kqemu_enabled &&
2123 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2124 kqemu_modify_page(cpu_single_env, ram_addr);
2125#endif
bellardf23db162005-08-21 19:12:28 +00002126 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2127 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2128 /* we remove the notdirty callback only if the code has been
2129 flushed */
2130 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002131 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002132}
2133
bellarda4193c82004-06-03 14:01:43 +00002134static void notdirty_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002135{
bellard3a7d9292005-08-21 09:26:42 +00002136 unsigned long ram_addr;
2137 int dirty_flags;
2138 ram_addr = addr - (unsigned long)phys_ram_base;
2139 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2140 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2141#if !defined(CONFIG_USER_ONLY)
2142 tb_invalidate_phys_page_fast(ram_addr, 4);
2143 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2144#endif
2145 }
bellardc27004e2005-01-03 23:35:10 +00002146 stl_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002147#ifdef USE_KQEMU
2148 if (cpu_single_env->kqemu_enabled &&
2149 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2150 kqemu_modify_page(cpu_single_env, ram_addr);
2151#endif
bellardf23db162005-08-21 19:12:28 +00002152 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2153 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2154 /* we remove the notdirty callback only if the code has been
2155 flushed */
2156 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002157 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002158}
2159
bellard3a7d9292005-08-21 09:26:42 +00002160static CPUReadMemoryFunc *error_mem_read[3] = {
2161 NULL, /* never used */
2162 NULL, /* never used */
2163 NULL, /* never used */
2164};
2165
bellard1ccde1c2004-02-06 19:46:14 +00002166static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2167 notdirty_mem_writeb,
2168 notdirty_mem_writew,
2169 notdirty_mem_writel,
2170};
2171
pbrook6658ffb2007-03-16 23:58:11 +00002172#if defined(CONFIG_SOFTMMU)
2173/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2174 so these check for a hit then pass through to the normal out-of-line
2175 phys routines. */
2176static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2177{
2178 return ldub_phys(addr);
2179}
2180
2181static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2182{
2183 return lduw_phys(addr);
2184}
2185
2186static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2187{
2188 return ldl_phys(addr);
2189}
2190
2191/* Generate a debug exception if a watchpoint has been hit.
2192 Returns the real physical address of the access. addr will be a host
balrogd79acba2007-06-26 20:01:13 +00002193 address in case of a RAM location. */
pbrook6658ffb2007-03-16 23:58:11 +00002194static target_ulong check_watchpoint(target_phys_addr_t addr)
2195{
2196 CPUState *env = cpu_single_env;
2197 target_ulong watch;
2198 target_ulong retaddr;
2199 int i;
2200
2201 retaddr = addr;
2202 for (i = 0; i < env->nb_watchpoints; i++) {
2203 watch = env->watchpoint[i].vaddr;
2204 if (((env->mem_write_vaddr ^ watch) & TARGET_PAGE_MASK) == 0) {
balrogd79acba2007-06-26 20:01:13 +00002205 retaddr = addr - env->watchpoint[i].addend;
pbrook6658ffb2007-03-16 23:58:11 +00002206 if (((addr ^ watch) & ~TARGET_PAGE_MASK) == 0) {
2207 cpu_single_env->watchpoint_hit = i + 1;
2208 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_DEBUG);
2209 break;
2210 }
2211 }
2212 }
2213 return retaddr;
2214}
2215
2216static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2217 uint32_t val)
2218{
2219 addr = check_watchpoint(addr);
2220 stb_phys(addr, val);
2221}
2222
2223static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2224 uint32_t val)
2225{
2226 addr = check_watchpoint(addr);
2227 stw_phys(addr, val);
2228}
2229
2230static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2231 uint32_t val)
2232{
2233 addr = check_watchpoint(addr);
2234 stl_phys(addr, val);
2235}
2236
2237static CPUReadMemoryFunc *watch_mem_read[3] = {
2238 watch_mem_readb,
2239 watch_mem_readw,
2240 watch_mem_readl,
2241};
2242
2243static CPUWriteMemoryFunc *watch_mem_write[3] = {
2244 watch_mem_writeb,
2245 watch_mem_writew,
2246 watch_mem_writel,
2247};
2248#endif
2249
blueswir1db7b5422007-05-26 17:36:03 +00002250static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2251 unsigned int len)
2252{
2253 CPUReadMemoryFunc **mem_read;
2254 uint32_t ret;
2255 unsigned int idx;
2256
2257 idx = SUBPAGE_IDX(addr - mmio->base);
2258#if defined(DEBUG_SUBPAGE)
2259 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2260 mmio, len, addr, idx);
2261#endif
2262 mem_read = mmio->mem_read[idx];
2263 ret = (*mem_read[len])(mmio->opaque[idx], addr);
2264
2265 return ret;
2266}
2267
2268static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2269 uint32_t value, unsigned int len)
2270{
2271 CPUWriteMemoryFunc **mem_write;
2272 unsigned int idx;
2273
2274 idx = SUBPAGE_IDX(addr - mmio->base);
2275#if defined(DEBUG_SUBPAGE)
2276 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2277 mmio, len, addr, idx, value);
2278#endif
2279 mem_write = mmio->mem_write[idx];
2280 (*mem_write[len])(mmio->opaque[idx], addr, value);
2281}
2282
2283static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2284{
2285#if defined(DEBUG_SUBPAGE)
2286 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2287#endif
2288
2289 return subpage_readlen(opaque, addr, 0);
2290}
2291
2292static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2293 uint32_t value)
2294{
2295#if defined(DEBUG_SUBPAGE)
2296 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2297#endif
2298 subpage_writelen(opaque, addr, value, 0);
2299}
2300
2301static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2302{
2303#if defined(DEBUG_SUBPAGE)
2304 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2305#endif
2306
2307 return subpage_readlen(opaque, addr, 1);
2308}
2309
2310static void subpage_writew (void *opaque, target_phys_addr_t addr,
2311 uint32_t value)
2312{
2313#if defined(DEBUG_SUBPAGE)
2314 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2315#endif
2316 subpage_writelen(opaque, addr, value, 1);
2317}
2318
2319static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2320{
2321#if defined(DEBUG_SUBPAGE)
2322 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2323#endif
2324
2325 return subpage_readlen(opaque, addr, 2);
2326}
2327
2328static void subpage_writel (void *opaque,
2329 target_phys_addr_t addr, uint32_t value)
2330{
2331#if defined(DEBUG_SUBPAGE)
2332 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2333#endif
2334 subpage_writelen(opaque, addr, value, 2);
2335}
2336
2337static CPUReadMemoryFunc *subpage_read[] = {
2338 &subpage_readb,
2339 &subpage_readw,
2340 &subpage_readl,
2341};
2342
2343static CPUWriteMemoryFunc *subpage_write[] = {
2344 &subpage_writeb,
2345 &subpage_writew,
2346 &subpage_writel,
2347};
2348
2349static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2350 int memory)
2351{
2352 int idx, eidx;
2353
2354 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2355 return -1;
2356 idx = SUBPAGE_IDX(start);
2357 eidx = SUBPAGE_IDX(end);
2358#if defined(DEBUG_SUBPAGE)
2359 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2360 mmio, start, end, idx, eidx, memory);
2361#endif
2362 memory >>= IO_MEM_SHIFT;
2363 for (; idx <= eidx; idx++) {
2364 mmio->mem_read[idx] = io_mem_read[memory];
2365 mmio->mem_write[idx] = io_mem_write[memory];
2366 mmio->opaque[idx] = io_mem_opaque[memory];
2367 }
2368
2369 return 0;
2370}
2371
2372static void *subpage_init (target_phys_addr_t base, uint32_t *phys,
2373 int orig_memory)
2374{
2375 subpage_t *mmio;
2376 int subpage_memory;
2377
2378 mmio = qemu_mallocz(sizeof(subpage_t));
2379 if (mmio != NULL) {
2380 mmio->base = base;
2381 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2382#if defined(DEBUG_SUBPAGE)
2383 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2384 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2385#endif
2386 *phys = subpage_memory | IO_MEM_SUBPAGE;
2387 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2388 }
2389
2390 return mmio;
2391}
2392
bellard33417e72003-08-10 21:47:01 +00002393static void io_mem_init(void)
2394{
bellard3a7d9292005-08-21 09:26:42 +00002395 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002396 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002397 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002398 io_mem_nb = 5;
2399
pbrook6658ffb2007-03-16 23:58:11 +00002400#if defined(CONFIG_SOFTMMU)
2401 io_mem_watch = cpu_register_io_memory(-1, watch_mem_read,
2402 watch_mem_write, NULL);
2403#endif
bellard1ccde1c2004-02-06 19:46:14 +00002404 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002405 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002406 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002407}
2408
2409/* mem_read and mem_write are arrays of functions containing the
2410 function to access byte (index 0), word (index 1) and dword (index
2411 2). All functions must be supplied. If io_index is non zero, the
2412 corresponding io zone is modified. If it is zero, a new io zone is
2413 allocated. The return value can be used with
2414 cpu_register_physical_memory(). (-1) is returned if error. */
2415int cpu_register_io_memory(int io_index,
2416 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002417 CPUWriteMemoryFunc **mem_write,
2418 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002419{
2420 int i;
2421
2422 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002423 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002424 return -1;
2425 io_index = io_mem_nb++;
2426 } else {
2427 if (io_index >= IO_MEM_NB_ENTRIES)
2428 return -1;
2429 }
bellardb5ff1b32005-11-26 10:38:39 +00002430
bellard33417e72003-08-10 21:47:01 +00002431 for(i = 0;i < 3; i++) {
2432 io_mem_read[io_index][i] = mem_read[i];
2433 io_mem_write[io_index][i] = mem_write[i];
2434 }
bellarda4193c82004-06-03 14:01:43 +00002435 io_mem_opaque[io_index] = opaque;
bellard33417e72003-08-10 21:47:01 +00002436 return io_index << IO_MEM_SHIFT;
2437}
bellard61382a52003-10-27 21:22:23 +00002438
bellard8926b512004-10-10 15:14:20 +00002439CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2440{
2441 return io_mem_write[io_index >> IO_MEM_SHIFT];
2442}
2443
2444CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2445{
2446 return io_mem_read[io_index >> IO_MEM_SHIFT];
2447}
2448
bellard13eb76e2004-01-24 15:23:36 +00002449/* physical memory access (slow version, mainly for debug) */
2450#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002451void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002452 int len, int is_write)
2453{
2454 int l, flags;
2455 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002456 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002457
2458 while (len > 0) {
2459 page = addr & TARGET_PAGE_MASK;
2460 l = (page + TARGET_PAGE_SIZE) - addr;
2461 if (l > len)
2462 l = len;
2463 flags = page_get_flags(page);
2464 if (!(flags & PAGE_VALID))
2465 return;
2466 if (is_write) {
2467 if (!(flags & PAGE_WRITE))
2468 return;
pbrook53a59602006-03-25 19:31:22 +00002469 p = lock_user(addr, len, 0);
2470 memcpy(p, buf, len);
2471 unlock_user(p, addr, len);
bellard13eb76e2004-01-24 15:23:36 +00002472 } else {
2473 if (!(flags & PAGE_READ))
2474 return;
pbrook53a59602006-03-25 19:31:22 +00002475 p = lock_user(addr, len, 1);
2476 memcpy(buf, p, len);
2477 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002478 }
2479 len -= l;
2480 buf += l;
2481 addr += l;
2482 }
2483}
bellard8df1cd02005-01-28 22:37:22 +00002484
bellard13eb76e2004-01-24 15:23:36 +00002485#else
ths5fafdf22007-09-16 21:08:06 +00002486void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002487 int len, int is_write)
2488{
2489 int l, io_index;
2490 uint8_t *ptr;
2491 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002492 target_phys_addr_t page;
2493 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002494 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002495
bellard13eb76e2004-01-24 15:23:36 +00002496 while (len > 0) {
2497 page = addr & TARGET_PAGE_MASK;
2498 l = (page + TARGET_PAGE_SIZE) - addr;
2499 if (l > len)
2500 l = len;
bellard92e873b2004-05-21 14:52:29 +00002501 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002502 if (!p) {
2503 pd = IO_MEM_UNASSIGNED;
2504 } else {
2505 pd = p->phys_offset;
2506 }
ths3b46e622007-09-17 08:09:54 +00002507
bellard13eb76e2004-01-24 15:23:36 +00002508 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002509 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002510 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002511 /* XXX: could force cpu_single_env to NULL to avoid
2512 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002513 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002514 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002515 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002516 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002517 l = 4;
2518 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002519 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002520 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002521 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002522 l = 2;
2523 } else {
bellard1c213d12005-09-03 10:49:04 +00002524 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002525 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002526 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002527 l = 1;
2528 }
2529 } else {
bellardb448f2f2004-02-25 23:24:04 +00002530 unsigned long addr1;
2531 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002532 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002533 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002534 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002535 if (!cpu_physical_memory_is_dirty(addr1)) {
2536 /* invalidate code */
2537 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2538 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002539 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002540 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002541 }
bellard13eb76e2004-01-24 15:23:36 +00002542 }
2543 } else {
ths5fafdf22007-09-16 21:08:06 +00002544 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002545 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002546 /* I/O case */
2547 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2548 if (l >= 4 && ((addr & 3) == 0)) {
2549 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002550 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002551 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002552 l = 4;
2553 } else if (l >= 2 && ((addr & 1) == 0)) {
2554 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002555 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002556 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002557 l = 2;
2558 } else {
bellard1c213d12005-09-03 10:49:04 +00002559 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002560 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002561 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002562 l = 1;
2563 }
2564 } else {
2565 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002566 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002567 (addr & ~TARGET_PAGE_MASK);
2568 memcpy(buf, ptr, l);
2569 }
2570 }
2571 len -= l;
2572 buf += l;
2573 addr += l;
2574 }
2575}
bellard8df1cd02005-01-28 22:37:22 +00002576
bellardd0ecd2a2006-04-23 17:14:48 +00002577/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002578void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002579 const uint8_t *buf, int len)
2580{
2581 int l;
2582 uint8_t *ptr;
2583 target_phys_addr_t page;
2584 unsigned long pd;
2585 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002586
bellardd0ecd2a2006-04-23 17:14:48 +00002587 while (len > 0) {
2588 page = addr & TARGET_PAGE_MASK;
2589 l = (page + TARGET_PAGE_SIZE) - addr;
2590 if (l > len)
2591 l = len;
2592 p = phys_page_find(page >> TARGET_PAGE_BITS);
2593 if (!p) {
2594 pd = IO_MEM_UNASSIGNED;
2595 } else {
2596 pd = p->phys_offset;
2597 }
ths3b46e622007-09-17 08:09:54 +00002598
bellardd0ecd2a2006-04-23 17:14:48 +00002599 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002600 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2601 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002602 /* do nothing */
2603 } else {
2604 unsigned long addr1;
2605 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2606 /* ROM/RAM case */
2607 ptr = phys_ram_base + addr1;
2608 memcpy(ptr, buf, l);
2609 }
2610 len -= l;
2611 buf += l;
2612 addr += l;
2613 }
2614}
2615
2616
bellard8df1cd02005-01-28 22:37:22 +00002617/* warning: addr must be aligned */
2618uint32_t ldl_phys(target_phys_addr_t addr)
2619{
2620 int io_index;
2621 uint8_t *ptr;
2622 uint32_t val;
2623 unsigned long pd;
2624 PhysPageDesc *p;
2625
2626 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2627 if (!p) {
2628 pd = IO_MEM_UNASSIGNED;
2629 } else {
2630 pd = p->phys_offset;
2631 }
ths3b46e622007-09-17 08:09:54 +00002632
ths5fafdf22007-09-16 21:08:06 +00002633 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002634 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00002635 /* I/O case */
2636 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2637 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2638 } else {
2639 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002640 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002641 (addr & ~TARGET_PAGE_MASK);
2642 val = ldl_p(ptr);
2643 }
2644 return val;
2645}
2646
bellard84b7b8e2005-11-28 21:19:04 +00002647/* warning: addr must be aligned */
2648uint64_t ldq_phys(target_phys_addr_t addr)
2649{
2650 int io_index;
2651 uint8_t *ptr;
2652 uint64_t val;
2653 unsigned long pd;
2654 PhysPageDesc *p;
2655
2656 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2657 if (!p) {
2658 pd = IO_MEM_UNASSIGNED;
2659 } else {
2660 pd = p->phys_offset;
2661 }
ths3b46e622007-09-17 08:09:54 +00002662
bellard2a4188a2006-06-25 21:54:59 +00002663 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
2664 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00002665 /* I/O case */
2666 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2667#ifdef TARGET_WORDS_BIGENDIAN
2668 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
2669 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
2670#else
2671 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2672 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
2673#endif
2674 } else {
2675 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002676 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00002677 (addr & ~TARGET_PAGE_MASK);
2678 val = ldq_p(ptr);
2679 }
2680 return val;
2681}
2682
bellardaab33092005-10-30 20:48:42 +00002683/* XXX: optimize */
2684uint32_t ldub_phys(target_phys_addr_t addr)
2685{
2686 uint8_t val;
2687 cpu_physical_memory_read(addr, &val, 1);
2688 return val;
2689}
2690
2691/* XXX: optimize */
2692uint32_t lduw_phys(target_phys_addr_t addr)
2693{
2694 uint16_t val;
2695 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
2696 return tswap16(val);
2697}
2698
bellard8df1cd02005-01-28 22:37:22 +00002699/* warning: addr must be aligned. The ram page is not masked as dirty
2700 and the code inside is not invalidated. It is useful if the dirty
2701 bits are used to track modified PTEs */
2702void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
2703{
2704 int io_index;
2705 uint8_t *ptr;
2706 unsigned long pd;
2707 PhysPageDesc *p;
2708
2709 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2710 if (!p) {
2711 pd = IO_MEM_UNASSIGNED;
2712 } else {
2713 pd = p->phys_offset;
2714 }
ths3b46e622007-09-17 08:09:54 +00002715
bellard3a7d9292005-08-21 09:26:42 +00002716 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002717 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2718 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2719 } else {
ths5fafdf22007-09-16 21:08:06 +00002720 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002721 (addr & ~TARGET_PAGE_MASK);
2722 stl_p(ptr, val);
2723 }
2724}
2725
j_mayerbc98a7e2007-04-04 07:55:12 +00002726void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
2727{
2728 int io_index;
2729 uint8_t *ptr;
2730 unsigned long pd;
2731 PhysPageDesc *p;
2732
2733 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2734 if (!p) {
2735 pd = IO_MEM_UNASSIGNED;
2736 } else {
2737 pd = p->phys_offset;
2738 }
ths3b46e622007-09-17 08:09:54 +00002739
j_mayerbc98a7e2007-04-04 07:55:12 +00002740 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
2741 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2742#ifdef TARGET_WORDS_BIGENDIAN
2743 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
2744 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
2745#else
2746 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2747 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
2748#endif
2749 } else {
ths5fafdf22007-09-16 21:08:06 +00002750 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00002751 (addr & ~TARGET_PAGE_MASK);
2752 stq_p(ptr, val);
2753 }
2754}
2755
bellard8df1cd02005-01-28 22:37:22 +00002756/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00002757void stl_phys(target_phys_addr_t addr, uint32_t val)
2758{
2759 int io_index;
2760 uint8_t *ptr;
2761 unsigned long pd;
2762 PhysPageDesc *p;
2763
2764 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2765 if (!p) {
2766 pd = IO_MEM_UNASSIGNED;
2767 } else {
2768 pd = p->phys_offset;
2769 }
ths3b46e622007-09-17 08:09:54 +00002770
bellard3a7d9292005-08-21 09:26:42 +00002771 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002772 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2773 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2774 } else {
2775 unsigned long addr1;
2776 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2777 /* RAM case */
2778 ptr = phys_ram_base + addr1;
2779 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00002780 if (!cpu_physical_memory_is_dirty(addr1)) {
2781 /* invalidate code */
2782 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2783 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00002784 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
2785 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002786 }
bellard8df1cd02005-01-28 22:37:22 +00002787 }
2788}
2789
bellardaab33092005-10-30 20:48:42 +00002790/* XXX: optimize */
2791void stb_phys(target_phys_addr_t addr, uint32_t val)
2792{
2793 uint8_t v = val;
2794 cpu_physical_memory_write(addr, &v, 1);
2795}
2796
2797/* XXX: optimize */
2798void stw_phys(target_phys_addr_t addr, uint32_t val)
2799{
2800 uint16_t v = tswap16(val);
2801 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
2802}
2803
2804/* XXX: optimize */
2805void stq_phys(target_phys_addr_t addr, uint64_t val)
2806{
2807 val = tswap64(val);
2808 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
2809}
2810
bellard13eb76e2004-01-24 15:23:36 +00002811#endif
2812
2813/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00002814int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002815 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002816{
2817 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00002818 target_phys_addr_t phys_addr;
2819 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002820
2821 while (len > 0) {
2822 page = addr & TARGET_PAGE_MASK;
2823 phys_addr = cpu_get_phys_page_debug(env, page);
2824 /* if no physical page mapped, return an error */
2825 if (phys_addr == -1)
2826 return -1;
2827 l = (page + TARGET_PAGE_SIZE) - addr;
2828 if (l > len)
2829 l = len;
ths5fafdf22007-09-16 21:08:06 +00002830 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00002831 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002832 len -= l;
2833 buf += l;
2834 addr += l;
2835 }
2836 return 0;
2837}
2838
bellarde3db7222005-01-26 22:00:47 +00002839void dump_exec_info(FILE *f,
2840 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
2841{
2842 int i, target_code_size, max_target_code_size;
2843 int direct_jmp_count, direct_jmp2_count, cross_page;
2844 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00002845
bellarde3db7222005-01-26 22:00:47 +00002846 target_code_size = 0;
2847 max_target_code_size = 0;
2848 cross_page = 0;
2849 direct_jmp_count = 0;
2850 direct_jmp2_count = 0;
2851 for(i = 0; i < nb_tbs; i++) {
2852 tb = &tbs[i];
2853 target_code_size += tb->size;
2854 if (tb->size > max_target_code_size)
2855 max_target_code_size = tb->size;
2856 if (tb->page_addr[1] != -1)
2857 cross_page++;
2858 if (tb->tb_next_offset[0] != 0xffff) {
2859 direct_jmp_count++;
2860 if (tb->tb_next_offset[1] != 0xffff) {
2861 direct_jmp2_count++;
2862 }
2863 }
2864 }
2865 /* XXX: avoid using doubles ? */
2866 cpu_fprintf(f, "TB count %d\n", nb_tbs);
ths5fafdf22007-09-16 21:08:06 +00002867 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00002868 nb_tbs ? target_code_size / nb_tbs : 0,
2869 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00002870 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00002871 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
2872 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00002873 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
2874 cross_page,
bellarde3db7222005-01-26 22:00:47 +00002875 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
2876 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00002877 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00002878 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
2879 direct_jmp2_count,
2880 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
2881 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
2882 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
2883 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
2884}
2885
ths5fafdf22007-09-16 21:08:06 +00002886#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00002887
2888#define MMUSUFFIX _cmmu
2889#define GETPC() NULL
2890#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00002891#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00002892
2893#define SHIFT 0
2894#include "softmmu_template.h"
2895
2896#define SHIFT 1
2897#include "softmmu_template.h"
2898
2899#define SHIFT 2
2900#include "softmmu_template.h"
2901
2902#define SHIFT 3
2903#include "softmmu_template.h"
2904
2905#undef env
2906
2907#endif