blob: 4d39eaaf2083789fca58468751e31659d0d3f73c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000041#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000042#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
45#endif
bellard54936002003-05-13 00:25:15 +000046
bellardfd6ce8f2003-05-14 19:00:11 +000047//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000048//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000049//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000050//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000051
52/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000053//#define DEBUG_TB_CHECK
54//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000055
ths1196be32007-03-17 15:17:58 +000056//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
60/* TB consistency checks only implemented for usermode emulation. */
61#undef DEBUG_TB_CHECK
62#endif
63
bellard9fa3e852004-01-04 18:06:42 +000064#define SMC_BITMAP_USE_THRESHOLD 10
65
66#define MMAP_AREA_START 0x00000000
67#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000068
bellard108c49b2005-07-24 12:55:09 +000069#if defined(TARGET_SPARC64)
70#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000071#elif defined(TARGET_SPARC)
72#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000073#elif defined(TARGET_ALPHA)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000076#elif defined(TARGET_PPC64)
77#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000078#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
79#define TARGET_PHYS_ADDR_SPACE_BITS 42
80#elif defined(TARGET_I386) && !defined(USE_KQEMU)
81#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000082#else
83/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
84#define TARGET_PHYS_ADDR_SPACE_BITS 32
85#endif
86
blueswir1bdaf78e2008-10-04 07:24:27 +000087static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000088int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000089TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000090static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000091/* any access to the tbs or the page table must use this lock */
92spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000093
blueswir1141ac462008-07-26 15:05:57 +000094#if defined(__arm__) || defined(__sparc_v9__)
95/* The prologue must be reachable with a direct jump. ARM and Sparc64
96 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000097 section close to code segment. */
98#define code_gen_section \
99 __attribute__((__section__(".gen_code"))) \
100 __attribute__((aligned (32)))
101#else
102#define code_gen_section \
103 __attribute__((aligned (32)))
104#endif
105
106uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static uint8_t *code_gen_buffer;
108static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000109/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000110static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000111uint8_t *code_gen_ptr;
112
pbrooke2eef172008-06-08 01:09:01 +0000113#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000114ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000115int phys_ram_fd;
116uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000117uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000118static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000119static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000120#endif
bellard9fa3e852004-01-04 18:06:42 +0000121
bellard6a00d602005-11-21 23:25:50 +0000122CPUState *first_cpu;
123/* current CPU in the current thread. It is only valid inside
124 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000125CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000126/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000127 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000128 2 = Adaptive rate instruction counting. */
129int use_icount = 0;
130/* Current instruction counter. While executing translated code this may
131 include some instructions that have not yet been executed. */
132int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
bellard92e873b2004-05-21 14:52:29 +0000146typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000147 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000148 ram_addr_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000149} PhysPageDesc;
150
bellard54936002003-05-13 00:25:15 +0000151#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000152#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
153/* XXX: this is a temporary hack for alpha target.
154 * In the future, this is to be replaced by a multi-level table
155 * to actually be able to handle the complete 64 bits address space.
156 */
157#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
158#else
aurel3203875442008-04-22 20:45:18 +0000159#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000160#endif
bellard54936002003-05-13 00:25:15 +0000161
162#define L1_SIZE (1 << L1_BITS)
163#define L2_SIZE (1 << L2_BITS)
164
bellard83fb7ad2004-07-05 21:25:26 +0000165unsigned long qemu_real_host_page_size;
166unsigned long qemu_host_page_bits;
167unsigned long qemu_host_page_size;
168unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000169
bellard92e873b2004-05-21 14:52:29 +0000170/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000171static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000172static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000173
pbrooke2eef172008-06-08 01:09:01 +0000174#if !defined(CONFIG_USER_ONLY)
175static void io_mem_init(void);
176
bellard33417e72003-08-10 21:47:01 +0000177/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000178CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
179CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000180void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000181static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000182static int io_mem_watch;
183#endif
bellard33417e72003-08-10 21:47:01 +0000184
bellard34865132003-10-05 14:28:56 +0000185/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000186static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000187FILE *logfile;
188int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000189static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000190
bellarde3db7222005-01-26 22:00:47 +0000191/* statistics */
192static int tlb_flush_count;
193static int tb_flush_count;
194static int tb_phys_invalidate_count;
195
blueswir1db7b5422007-05-26 17:36:03 +0000196#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
197typedef struct subpage_t {
198 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000199 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
200 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
201 void *opaque[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000202} subpage_t;
203
bellard7cb69ca2008-05-10 10:55:51 +0000204#ifdef _WIN32
205static void map_exec(void *addr, long size)
206{
207 DWORD old_protect;
208 VirtualProtect(addr, size,
209 PAGE_EXECUTE_READWRITE, &old_protect);
210
211}
212#else
213static void map_exec(void *addr, long size)
214{
bellard43694152008-05-29 09:35:57 +0000215 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000216
bellard43694152008-05-29 09:35:57 +0000217 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000218 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000219 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000220
221 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000222 end += page_size - 1;
223 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000224
225 mprotect((void *)start, end - start,
226 PROT_READ | PROT_WRITE | PROT_EXEC);
227}
228#endif
229
bellardb346ff42003-06-15 20:05:50 +0000230static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000231{
bellard83fb7ad2004-07-05 21:25:26 +0000232 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000233 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000234#ifdef _WIN32
235 {
236 SYSTEM_INFO system_info;
237
238 GetSystemInfo(&system_info);
239 qemu_real_host_page_size = system_info.dwPageSize;
240 }
241#else
242 qemu_real_host_page_size = getpagesize();
243#endif
bellard83fb7ad2004-07-05 21:25:26 +0000244 if (qemu_host_page_size == 0)
245 qemu_host_page_size = qemu_real_host_page_size;
246 if (qemu_host_page_size < TARGET_PAGE_SIZE)
247 qemu_host_page_size = TARGET_PAGE_SIZE;
248 qemu_host_page_bits = 0;
249 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
250 qemu_host_page_bits++;
251 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000252 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
253 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000254
255#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
256 {
257 long long startaddr, endaddr;
258 FILE *f;
259 int n;
260
pbrookc8a706f2008-06-02 16:16:42 +0000261 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000262 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000263 f = fopen("/proc/self/maps", "r");
264 if (f) {
265 do {
266 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
267 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000268 startaddr = MIN(startaddr,
269 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
270 endaddr = MIN(endaddr,
271 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000272 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000273 TARGET_PAGE_ALIGN(endaddr),
274 PAGE_RESERVED);
275 }
276 } while (!feof(f));
277 fclose(f);
278 }
pbrookc8a706f2008-06-02 16:16:42 +0000279 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000280 }
281#endif
bellard54936002003-05-13 00:25:15 +0000282}
283
aliguori434929b2008-09-15 15:56:30 +0000284static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000285{
pbrook17e23772008-06-09 13:47:45 +0000286#if TARGET_LONG_BITS > 32
287 /* Host memory outside guest VM. For 32-bit targets we have already
288 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000289 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000290 return NULL;
291#endif
aliguori434929b2008-09-15 15:56:30 +0000292 return &l1_map[index >> L2_BITS];
293}
294
295static inline PageDesc *page_find_alloc(target_ulong index)
296{
297 PageDesc **lp, *p;
298 lp = page_l1_map(index);
299 if (!lp)
300 return NULL;
301
bellard54936002003-05-13 00:25:15 +0000302 p = *lp;
303 if (!p) {
304 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000305#if defined(CONFIG_USER_ONLY)
306 unsigned long addr;
307 size_t len = sizeof(PageDesc) * L2_SIZE;
308 /* Don't use qemu_malloc because it may recurse. */
309 p = mmap(0, len, PROT_READ | PROT_WRITE,
310 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000311 *lp = p;
pbrook17e23772008-06-09 13:47:45 +0000312 addr = h2g(p);
313 if (addr == (target_ulong)addr) {
314 page_set_flags(addr & TARGET_PAGE_MASK,
315 TARGET_PAGE_ALIGN(addr + len),
316 PAGE_RESERVED);
317 }
318#else
319 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
320 *lp = p;
321#endif
bellard54936002003-05-13 00:25:15 +0000322 }
323 return p + (index & (L2_SIZE - 1));
324}
325
aurel3200f82b82008-04-27 21:12:55 +0000326static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000327{
aliguori434929b2008-09-15 15:56:30 +0000328 PageDesc **lp, *p;
329 lp = page_l1_map(index);
330 if (!lp)
331 return NULL;
bellard54936002003-05-13 00:25:15 +0000332
aliguori434929b2008-09-15 15:56:30 +0000333 p = *lp;
bellard54936002003-05-13 00:25:15 +0000334 if (!p)
335 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000336 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000337}
338
bellard108c49b2005-07-24 12:55:09 +0000339static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000340{
bellard108c49b2005-07-24 12:55:09 +0000341 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000342 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000343
bellard108c49b2005-07-24 12:55:09 +0000344 p = (void **)l1_phys_map;
345#if TARGET_PHYS_ADDR_SPACE_BITS > 32
346
347#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
348#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
349#endif
350 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000351 p = *lp;
352 if (!p) {
353 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000354 if (!alloc)
355 return NULL;
356 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
357 memset(p, 0, sizeof(void *) * L1_SIZE);
358 *lp = p;
359 }
360#endif
361 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000362 pd = *lp;
363 if (!pd) {
364 int i;
bellard108c49b2005-07-24 12:55:09 +0000365 /* allocate if not found */
366 if (!alloc)
367 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000368 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
369 *lp = pd;
370 for (i = 0; i < L2_SIZE; i++)
371 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000372 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000373 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000374}
375
bellard108c49b2005-07-24 12:55:09 +0000376static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000377{
bellard108c49b2005-07-24 12:55:09 +0000378 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000379}
380
bellard9fa3e852004-01-04 18:06:42 +0000381#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000382static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000383static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000384 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000385#define mmap_lock() do { } while(0)
386#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000387#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000388
bellard43694152008-05-29 09:35:57 +0000389#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
390
391#if defined(CONFIG_USER_ONLY)
392/* Currently it is not recommanded to allocate big chunks of data in
393 user mode. It will change when a dedicated libc will be used */
394#define USE_STATIC_CODE_GEN_BUFFER
395#endif
396
397#ifdef USE_STATIC_CODE_GEN_BUFFER
398static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
399#endif
400
blueswir18fcd3692008-08-17 20:26:25 +0000401static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000402{
bellard43694152008-05-29 09:35:57 +0000403#ifdef USE_STATIC_CODE_GEN_BUFFER
404 code_gen_buffer = static_code_gen_buffer;
405 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
406 map_exec(code_gen_buffer, code_gen_buffer_size);
407#else
bellard26a5f132008-05-28 12:30:31 +0000408 code_gen_buffer_size = tb_size;
409 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000410#if defined(CONFIG_USER_ONLY)
411 /* in user mode, phys_ram_size is not meaningful */
412 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
413#else
bellard26a5f132008-05-28 12:30:31 +0000414 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000415 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000416#endif
bellard26a5f132008-05-28 12:30:31 +0000417 }
418 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
419 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
420 /* The code gen buffer location may have constraints depending on
421 the host cpu and OS */
422#if defined(__linux__)
423 {
424 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000425 void *start = NULL;
426
bellard26a5f132008-05-28 12:30:31 +0000427 flags = MAP_PRIVATE | MAP_ANONYMOUS;
428#if defined(__x86_64__)
429 flags |= MAP_32BIT;
430 /* Cannot map more than that */
431 if (code_gen_buffer_size > (800 * 1024 * 1024))
432 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000433#elif defined(__sparc_v9__)
434 // Map the buffer below 2G, so we can use direct calls and branches
435 flags |= MAP_FIXED;
436 start = (void *) 0x60000000UL;
437 if (code_gen_buffer_size > (512 * 1024 * 1024))
438 code_gen_buffer_size = (512 * 1024 * 1024);
bellard26a5f132008-05-28 12:30:31 +0000439#endif
blueswir1141ac462008-07-26 15:05:57 +0000440 code_gen_buffer = mmap(start, code_gen_buffer_size,
441 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000442 flags, -1, 0);
443 if (code_gen_buffer == MAP_FAILED) {
444 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
445 exit(1);
446 }
447 }
aliguori06e67a82008-09-27 15:32:41 +0000448#elif defined(__FreeBSD__)
449 {
450 int flags;
451 void *addr = NULL;
452 flags = MAP_PRIVATE | MAP_ANONYMOUS;
453#if defined(__x86_64__)
454 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
455 * 0x40000000 is free */
456 flags |= MAP_FIXED;
457 addr = (void *)0x40000000;
458 /* Cannot map more than that */
459 if (code_gen_buffer_size > (800 * 1024 * 1024))
460 code_gen_buffer_size = (800 * 1024 * 1024);
461#endif
462 code_gen_buffer = mmap(addr, code_gen_buffer_size,
463 PROT_WRITE | PROT_READ | PROT_EXEC,
464 flags, -1, 0);
465 if (code_gen_buffer == MAP_FAILED) {
466 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
467 exit(1);
468 }
469 }
bellard26a5f132008-05-28 12:30:31 +0000470#else
471 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
472 if (!code_gen_buffer) {
473 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
474 exit(1);
475 }
476 map_exec(code_gen_buffer, code_gen_buffer_size);
477#endif
bellard43694152008-05-29 09:35:57 +0000478#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000479 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
480 code_gen_buffer_max_size = code_gen_buffer_size -
481 code_gen_max_block_size();
482 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
483 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
484}
485
486/* Must be called before using the QEMU cpus. 'tb_size' is the size
487 (in bytes) allocated to the translation buffer. Zero means default
488 size. */
489void cpu_exec_init_all(unsigned long tb_size)
490{
bellard26a5f132008-05-28 12:30:31 +0000491 cpu_gen_init();
492 code_gen_alloc(tb_size);
493 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000494 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000495#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000496 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000497#endif
bellard26a5f132008-05-28 12:30:31 +0000498}
499
pbrook9656f322008-07-01 20:01:19 +0000500#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
501
502#define CPU_COMMON_SAVE_VERSION 1
503
504static void cpu_common_save(QEMUFile *f, void *opaque)
505{
506 CPUState *env = opaque;
507
508 qemu_put_be32s(f, &env->halted);
509 qemu_put_be32s(f, &env->interrupt_request);
510}
511
512static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
513{
514 CPUState *env = opaque;
515
516 if (version_id != CPU_COMMON_SAVE_VERSION)
517 return -EINVAL;
518
519 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000520 qemu_get_be32s(f, &env->interrupt_request);
pbrook9656f322008-07-01 20:01:19 +0000521 tlb_flush(env, 1);
522
523 return 0;
524}
525#endif
526
bellard6a00d602005-11-21 23:25:50 +0000527void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000528{
bellard6a00d602005-11-21 23:25:50 +0000529 CPUState **penv;
530 int cpu_index;
531
bellard6a00d602005-11-21 23:25:50 +0000532 env->next_cpu = NULL;
533 penv = &first_cpu;
534 cpu_index = 0;
535 while (*penv != NULL) {
536 penv = (CPUState **)&(*penv)->next_cpu;
537 cpu_index++;
538 }
539 env->cpu_index = cpu_index;
540 *penv = env;
pbrookb3c77242008-06-30 16:31:04 +0000541#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000542 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
543 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000544 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
545 cpu_save, cpu_load, env);
546#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000547}
548
bellard9fa3e852004-01-04 18:06:42 +0000549static inline void invalidate_page_bitmap(PageDesc *p)
550{
551 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000552 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000553 p->code_bitmap = NULL;
554 }
555 p->code_write_count = 0;
556}
557
bellardfd6ce8f2003-05-14 19:00:11 +0000558/* set to NULL all the 'first_tb' fields in all PageDescs */
559static void page_flush_tb(void)
560{
561 int i, j;
562 PageDesc *p;
563
564 for(i = 0; i < L1_SIZE; i++) {
565 p = l1_map[i];
566 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000567 for(j = 0; j < L2_SIZE; j++) {
568 p->first_tb = NULL;
569 invalidate_page_bitmap(p);
570 p++;
571 }
bellardfd6ce8f2003-05-14 19:00:11 +0000572 }
573 }
574}
575
576/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000577/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000578void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000579{
bellard6a00d602005-11-21 23:25:50 +0000580 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000581#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000582 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
583 (unsigned long)(code_gen_ptr - code_gen_buffer),
584 nb_tbs, nb_tbs > 0 ?
585 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000586#endif
bellard26a5f132008-05-28 12:30:31 +0000587 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000588 cpu_abort(env1, "Internal error: code buffer overflow\n");
589
bellardfd6ce8f2003-05-14 19:00:11 +0000590 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000591
bellard6a00d602005-11-21 23:25:50 +0000592 for(env = first_cpu; env != NULL; env = env->next_cpu) {
593 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
594 }
bellard9fa3e852004-01-04 18:06:42 +0000595
bellard8a8a6082004-10-03 13:36:49 +0000596 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000597 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000598
bellardfd6ce8f2003-05-14 19:00:11 +0000599 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000600 /* XXX: flush processor icache at this point if cache flush is
601 expensive */
bellarde3db7222005-01-26 22:00:47 +0000602 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000603}
604
605#ifdef DEBUG_TB_CHECK
606
j_mayerbc98a7e2007-04-04 07:55:12 +0000607static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000608{
609 TranslationBlock *tb;
610 int i;
611 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000612 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
613 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000614 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
615 address >= tb->pc + tb->size)) {
616 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000617 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000618 }
619 }
620 }
621}
622
623/* verify that all the pages have correct rights for code */
624static void tb_page_check(void)
625{
626 TranslationBlock *tb;
627 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000628
pbrook99773bd2006-04-16 15:14:59 +0000629 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
630 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000631 flags1 = page_get_flags(tb->pc);
632 flags2 = page_get_flags(tb->pc + tb->size - 1);
633 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
634 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000635 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000636 }
637 }
638 }
639}
640
blueswir1bdaf78e2008-10-04 07:24:27 +0000641static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000642{
643 TranslationBlock *tb1;
644 unsigned int n1;
645
646 /* suppress any remaining jumps to this TB */
647 tb1 = tb->jmp_first;
648 for(;;) {
649 n1 = (long)tb1 & 3;
650 tb1 = (TranslationBlock *)((long)tb1 & ~3);
651 if (n1 == 2)
652 break;
653 tb1 = tb1->jmp_next[n1];
654 }
655 /* check end of list */
656 if (tb1 != tb) {
657 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
658 }
659}
660
bellardfd6ce8f2003-05-14 19:00:11 +0000661#endif
662
663/* invalidate one TB */
664static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
665 int next_offset)
666{
667 TranslationBlock *tb1;
668 for(;;) {
669 tb1 = *ptb;
670 if (tb1 == tb) {
671 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
672 break;
673 }
674 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
675 }
676}
677
bellard9fa3e852004-01-04 18:06:42 +0000678static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
679{
680 TranslationBlock *tb1;
681 unsigned int n1;
682
683 for(;;) {
684 tb1 = *ptb;
685 n1 = (long)tb1 & 3;
686 tb1 = (TranslationBlock *)((long)tb1 & ~3);
687 if (tb1 == tb) {
688 *ptb = tb1->page_next[n1];
689 break;
690 }
691 ptb = &tb1->page_next[n1];
692 }
693}
694
bellardd4e81642003-05-25 16:46:15 +0000695static inline void tb_jmp_remove(TranslationBlock *tb, int n)
696{
697 TranslationBlock *tb1, **ptb;
698 unsigned int n1;
699
700 ptb = &tb->jmp_next[n];
701 tb1 = *ptb;
702 if (tb1) {
703 /* find tb(n) in circular list */
704 for(;;) {
705 tb1 = *ptb;
706 n1 = (long)tb1 & 3;
707 tb1 = (TranslationBlock *)((long)tb1 & ~3);
708 if (n1 == n && tb1 == tb)
709 break;
710 if (n1 == 2) {
711 ptb = &tb1->jmp_first;
712 } else {
713 ptb = &tb1->jmp_next[n1];
714 }
715 }
716 /* now we can suppress tb(n) from the list */
717 *ptb = tb->jmp_next[n];
718
719 tb->jmp_next[n] = NULL;
720 }
721}
722
723/* reset the jump entry 'n' of a TB so that it is not chained to
724 another TB */
725static inline void tb_reset_jump(TranslationBlock *tb, int n)
726{
727 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
728}
729
pbrook2e70f6e2008-06-29 01:03:05 +0000730void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000731{
bellard6a00d602005-11-21 23:25:50 +0000732 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000733 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000734 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000735 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000736 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000737
bellard9fa3e852004-01-04 18:06:42 +0000738 /* remove the TB from the hash list */
739 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
740 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000741 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000742 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000743
bellard9fa3e852004-01-04 18:06:42 +0000744 /* remove the TB from the page list */
745 if (tb->page_addr[0] != page_addr) {
746 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
747 tb_page_remove(&p->first_tb, tb);
748 invalidate_page_bitmap(p);
749 }
750 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
751 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
752 tb_page_remove(&p->first_tb, tb);
753 invalidate_page_bitmap(p);
754 }
755
bellard8a40a182005-11-20 10:35:40 +0000756 tb_invalidated_flag = 1;
757
758 /* remove the TB from the hash list */
759 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000760 for(env = first_cpu; env != NULL; env = env->next_cpu) {
761 if (env->tb_jmp_cache[h] == tb)
762 env->tb_jmp_cache[h] = NULL;
763 }
bellard8a40a182005-11-20 10:35:40 +0000764
765 /* suppress this TB from the two jump lists */
766 tb_jmp_remove(tb, 0);
767 tb_jmp_remove(tb, 1);
768
769 /* suppress any remaining jumps to this TB */
770 tb1 = tb->jmp_first;
771 for(;;) {
772 n1 = (long)tb1 & 3;
773 if (n1 == 2)
774 break;
775 tb1 = (TranslationBlock *)((long)tb1 & ~3);
776 tb2 = tb1->jmp_next[n1];
777 tb_reset_jump(tb1, n1);
778 tb1->jmp_next[n1] = NULL;
779 tb1 = tb2;
780 }
781 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
782
bellarde3db7222005-01-26 22:00:47 +0000783 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000784}
785
786static inline void set_bits(uint8_t *tab, int start, int len)
787{
788 int end, mask, end1;
789
790 end = start + len;
791 tab += start >> 3;
792 mask = 0xff << (start & 7);
793 if ((start & ~7) == (end & ~7)) {
794 if (start < end) {
795 mask &= ~(0xff << (end & 7));
796 *tab |= mask;
797 }
798 } else {
799 *tab++ |= mask;
800 start = (start + 8) & ~7;
801 end1 = end & ~7;
802 while (start < end1) {
803 *tab++ = 0xff;
804 start += 8;
805 }
806 if (start < end) {
807 mask = ~(0xff << (end & 7));
808 *tab |= mask;
809 }
810 }
811}
812
813static void build_page_bitmap(PageDesc *p)
814{
815 int n, tb_start, tb_end;
816 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000817
pbrookb2a70812008-06-09 13:57:23 +0000818 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000819 if (!p->code_bitmap)
820 return;
bellard9fa3e852004-01-04 18:06:42 +0000821
822 tb = p->first_tb;
823 while (tb != NULL) {
824 n = (long)tb & 3;
825 tb = (TranslationBlock *)((long)tb & ~3);
826 /* NOTE: this is subtle as a TB may span two physical pages */
827 if (n == 0) {
828 /* NOTE: tb_end may be after the end of the page, but
829 it is not a problem */
830 tb_start = tb->pc & ~TARGET_PAGE_MASK;
831 tb_end = tb_start + tb->size;
832 if (tb_end > TARGET_PAGE_SIZE)
833 tb_end = TARGET_PAGE_SIZE;
834 } else {
835 tb_start = 0;
836 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
837 }
838 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
839 tb = tb->page_next[n];
840 }
841}
842
pbrook2e70f6e2008-06-29 01:03:05 +0000843TranslationBlock *tb_gen_code(CPUState *env,
844 target_ulong pc, target_ulong cs_base,
845 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000846{
847 TranslationBlock *tb;
848 uint8_t *tc_ptr;
849 target_ulong phys_pc, phys_page2, virt_page2;
850 int code_gen_size;
851
bellardc27004e2005-01-03 23:35:10 +0000852 phys_pc = get_phys_addr_code(env, pc);
853 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000854 if (!tb) {
855 /* flush must be done */
856 tb_flush(env);
857 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000858 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000859 /* Don't forget to invalidate previous TB info. */
860 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000861 }
862 tc_ptr = code_gen_ptr;
863 tb->tc_ptr = tc_ptr;
864 tb->cs_base = cs_base;
865 tb->flags = flags;
866 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000867 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000868 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000869
bellardd720b932004-04-25 17:57:43 +0000870 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000871 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000872 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000873 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000874 phys_page2 = get_phys_addr_code(env, virt_page2);
875 }
876 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000877 return tb;
bellardd720b932004-04-25 17:57:43 +0000878}
ths3b46e622007-09-17 08:09:54 +0000879
bellard9fa3e852004-01-04 18:06:42 +0000880/* invalidate all TBs which intersect with the target physical page
881 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000882 the same physical page. 'is_cpu_write_access' should be true if called
883 from a real cpu write access: the virtual CPU will exit the current
884 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000885void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000886 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000887{
aliguori6b917542008-11-18 19:46:41 +0000888 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000889 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000890 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000891 PageDesc *p;
892 int n;
893#ifdef TARGET_HAS_PRECISE_SMC
894 int current_tb_not_found = is_cpu_write_access;
895 TranslationBlock *current_tb = NULL;
896 int current_tb_modified = 0;
897 target_ulong current_pc = 0;
898 target_ulong current_cs_base = 0;
899 int current_flags = 0;
900#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000901
902 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000903 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000904 return;
ths5fafdf22007-09-16 21:08:06 +0000905 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000906 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
907 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000908 /* build code bitmap */
909 build_page_bitmap(p);
910 }
911
912 /* we remove all the TBs in the range [start, end[ */
913 /* XXX: see if in some cases it could be faster to invalidate all the code */
914 tb = p->first_tb;
915 while (tb != NULL) {
916 n = (long)tb & 3;
917 tb = (TranslationBlock *)((long)tb & ~3);
918 tb_next = tb->page_next[n];
919 /* NOTE: this is subtle as a TB may span two physical pages */
920 if (n == 0) {
921 /* NOTE: tb_end may be after the end of the page, but
922 it is not a problem */
923 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
924 tb_end = tb_start + tb->size;
925 } else {
926 tb_start = tb->page_addr[1];
927 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
928 }
929 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000930#ifdef TARGET_HAS_PRECISE_SMC
931 if (current_tb_not_found) {
932 current_tb_not_found = 0;
933 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000934 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000935 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000936 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000937 }
938 }
939 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000940 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000941 /* If we are modifying the current TB, we must stop
942 its execution. We could be more precise by checking
943 that the modification is after the current PC, but it
944 would require a specialized function to partially
945 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000946
bellardd720b932004-04-25 17:57:43 +0000947 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000948 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000949 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000950 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
951 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000952 }
953#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000954 /* we need to do that to handle the case where a signal
955 occurs while doing tb_phys_invalidate() */
956 saved_tb = NULL;
957 if (env) {
958 saved_tb = env->current_tb;
959 env->current_tb = NULL;
960 }
bellard9fa3e852004-01-04 18:06:42 +0000961 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000962 if (env) {
963 env->current_tb = saved_tb;
964 if (env->interrupt_request && env->current_tb)
965 cpu_interrupt(env, env->interrupt_request);
966 }
bellard9fa3e852004-01-04 18:06:42 +0000967 }
968 tb = tb_next;
969 }
970#if !defined(CONFIG_USER_ONLY)
971 /* if no code remaining, no need to continue to use slow writes */
972 if (!p->first_tb) {
973 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000974 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000975 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000976 }
977 }
978#endif
979#ifdef TARGET_HAS_PRECISE_SMC
980 if (current_tb_modified) {
981 /* we generate a block containing just the instruction
982 modifying the memory. It will ensure that it cannot modify
983 itself */
bellardea1c1802004-06-14 18:56:36 +0000984 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000985 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000986 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000987 }
988#endif
989}
990
991/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +0000992static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000993{
994 PageDesc *p;
995 int offset, b;
bellard59817cc2004-02-16 22:01:13 +0000996#if 0
bellarda4193c82004-06-03 14:01:43 +0000997 if (1) {
998 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +0000999 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
pbrook2e70f6e2008-06-29 01:03:05 +00001000 cpu_single_env->mem_io_vaddr, len,
ths5fafdf22007-09-16 21:08:06 +00001001 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +00001002 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
1003 }
bellard59817cc2004-02-16 22:01:13 +00001004 }
1005#endif
bellard9fa3e852004-01-04 18:06:42 +00001006 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001007 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001008 return;
1009 if (p->code_bitmap) {
1010 offset = start & ~TARGET_PAGE_MASK;
1011 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1012 if (b & ((1 << len) - 1))
1013 goto do_invalidate;
1014 } else {
1015 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001016 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001017 }
1018}
1019
bellard9fa3e852004-01-04 18:06:42 +00001020#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001021static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001022 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001023{
aliguori6b917542008-11-18 19:46:41 +00001024 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001025 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001026 int n;
bellardd720b932004-04-25 17:57:43 +00001027#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001028 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001029 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001030 int current_tb_modified = 0;
1031 target_ulong current_pc = 0;
1032 target_ulong current_cs_base = 0;
1033 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001034#endif
bellard9fa3e852004-01-04 18:06:42 +00001035
1036 addr &= TARGET_PAGE_MASK;
1037 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001038 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001039 return;
1040 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001041#ifdef TARGET_HAS_PRECISE_SMC
1042 if (tb && pc != 0) {
1043 current_tb = tb_find_pc(pc);
1044 }
1045#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001046 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001047 n = (long)tb & 3;
1048 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001049#ifdef TARGET_HAS_PRECISE_SMC
1050 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001051 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001052 /* If we are modifying the current TB, we must stop
1053 its execution. We could be more precise by checking
1054 that the modification is after the current PC, but it
1055 would require a specialized function to partially
1056 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001057
bellardd720b932004-04-25 17:57:43 +00001058 current_tb_modified = 1;
1059 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001060 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1061 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001062 }
1063#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001064 tb_phys_invalidate(tb, addr);
1065 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001066 }
1067 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001068#ifdef TARGET_HAS_PRECISE_SMC
1069 if (current_tb_modified) {
1070 /* we generate a block containing just the instruction
1071 modifying the memory. It will ensure that it cannot modify
1072 itself */
bellardea1c1802004-06-14 18:56:36 +00001073 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001074 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001075 cpu_resume_from_signal(env, puc);
1076 }
1077#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001078}
bellard9fa3e852004-01-04 18:06:42 +00001079#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001080
1081/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001082static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001083 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001084{
1085 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001086 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001087
bellard9fa3e852004-01-04 18:06:42 +00001088 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001089 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001090 tb->page_next[n] = p->first_tb;
1091 last_first_tb = p->first_tb;
1092 p->first_tb = (TranslationBlock *)((long)tb | n);
1093 invalidate_page_bitmap(p);
1094
bellard107db442004-06-22 18:48:46 +00001095#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001096
bellard9fa3e852004-01-04 18:06:42 +00001097#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001098 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001099 target_ulong addr;
1100 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001101 int prot;
1102
bellardfd6ce8f2003-05-14 19:00:11 +00001103 /* force the host page as non writable (writes will have a
1104 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001105 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001106 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001107 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1108 addr += TARGET_PAGE_SIZE) {
1109
1110 p2 = page_find (addr >> TARGET_PAGE_BITS);
1111 if (!p2)
1112 continue;
1113 prot |= p2->flags;
1114 p2->flags &= ~PAGE_WRITE;
1115 page_get_flags(addr);
1116 }
ths5fafdf22007-09-16 21:08:06 +00001117 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001118 (prot & PAGE_BITS) & ~PAGE_WRITE);
1119#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001120 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001121 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001122#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001123 }
bellard9fa3e852004-01-04 18:06:42 +00001124#else
1125 /* if some code is already present, then the pages are already
1126 protected. So we handle the case where only the first TB is
1127 allocated in a physical page */
1128 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001129 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001130 }
1131#endif
bellardd720b932004-04-25 17:57:43 +00001132
1133#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001134}
1135
1136/* Allocate a new translation block. Flush the translation buffer if
1137 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001138TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001139{
1140 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001141
bellard26a5f132008-05-28 12:30:31 +00001142 if (nb_tbs >= code_gen_max_blocks ||
1143 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001144 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001145 tb = &tbs[nb_tbs++];
1146 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001147 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001148 return tb;
1149}
1150
pbrook2e70f6e2008-06-29 01:03:05 +00001151void tb_free(TranslationBlock *tb)
1152{
thsbf20dc02008-06-30 17:22:19 +00001153 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001154 Ignore the hard cases and just back up if this TB happens to
1155 be the last one generated. */
1156 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1157 code_gen_ptr = tb->tc_ptr;
1158 nb_tbs--;
1159 }
1160}
1161
bellard9fa3e852004-01-04 18:06:42 +00001162/* add a new TB and link it to the physical page tables. phys_page2 is
1163 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001164void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001165 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001166{
bellard9fa3e852004-01-04 18:06:42 +00001167 unsigned int h;
1168 TranslationBlock **ptb;
1169
pbrookc8a706f2008-06-02 16:16:42 +00001170 /* Grab the mmap lock to stop another thread invalidating this TB
1171 before we are done. */
1172 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001173 /* add in the physical hash table */
1174 h = tb_phys_hash_func(phys_pc);
1175 ptb = &tb_phys_hash[h];
1176 tb->phys_hash_next = *ptb;
1177 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001178
1179 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001180 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1181 if (phys_page2 != -1)
1182 tb_alloc_page(tb, 1, phys_page2);
1183 else
1184 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001185
bellardd4e81642003-05-25 16:46:15 +00001186 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1187 tb->jmp_next[0] = NULL;
1188 tb->jmp_next[1] = NULL;
1189
1190 /* init original jump addresses */
1191 if (tb->tb_next_offset[0] != 0xffff)
1192 tb_reset_jump(tb, 0);
1193 if (tb->tb_next_offset[1] != 0xffff)
1194 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001195
1196#ifdef DEBUG_TB_CHECK
1197 tb_page_check();
1198#endif
pbrookc8a706f2008-06-02 16:16:42 +00001199 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001200}
1201
bellarda513fe12003-05-27 23:29:48 +00001202/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1203 tb[1].tc_ptr. Return NULL if not found */
1204TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1205{
1206 int m_min, m_max, m;
1207 unsigned long v;
1208 TranslationBlock *tb;
1209
1210 if (nb_tbs <= 0)
1211 return NULL;
1212 if (tc_ptr < (unsigned long)code_gen_buffer ||
1213 tc_ptr >= (unsigned long)code_gen_ptr)
1214 return NULL;
1215 /* binary search (cf Knuth) */
1216 m_min = 0;
1217 m_max = nb_tbs - 1;
1218 while (m_min <= m_max) {
1219 m = (m_min + m_max) >> 1;
1220 tb = &tbs[m];
1221 v = (unsigned long)tb->tc_ptr;
1222 if (v == tc_ptr)
1223 return tb;
1224 else if (tc_ptr < v) {
1225 m_max = m - 1;
1226 } else {
1227 m_min = m + 1;
1228 }
ths5fafdf22007-09-16 21:08:06 +00001229 }
bellarda513fe12003-05-27 23:29:48 +00001230 return &tbs[m_max];
1231}
bellard75012672003-06-21 13:11:07 +00001232
bellardea041c02003-06-25 16:16:50 +00001233static void tb_reset_jump_recursive(TranslationBlock *tb);
1234
1235static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1236{
1237 TranslationBlock *tb1, *tb_next, **ptb;
1238 unsigned int n1;
1239
1240 tb1 = tb->jmp_next[n];
1241 if (tb1 != NULL) {
1242 /* find head of list */
1243 for(;;) {
1244 n1 = (long)tb1 & 3;
1245 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1246 if (n1 == 2)
1247 break;
1248 tb1 = tb1->jmp_next[n1];
1249 }
1250 /* we are now sure now that tb jumps to tb1 */
1251 tb_next = tb1;
1252
1253 /* remove tb from the jmp_first list */
1254 ptb = &tb_next->jmp_first;
1255 for(;;) {
1256 tb1 = *ptb;
1257 n1 = (long)tb1 & 3;
1258 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1259 if (n1 == n && tb1 == tb)
1260 break;
1261 ptb = &tb1->jmp_next[n1];
1262 }
1263 *ptb = tb->jmp_next[n];
1264 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001265
bellardea041c02003-06-25 16:16:50 +00001266 /* suppress the jump to next tb in generated code */
1267 tb_reset_jump(tb, n);
1268
bellard01243112004-01-04 15:48:17 +00001269 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001270 tb_reset_jump_recursive(tb_next);
1271 }
1272}
1273
1274static void tb_reset_jump_recursive(TranslationBlock *tb)
1275{
1276 tb_reset_jump_recursive2(tb, 0);
1277 tb_reset_jump_recursive2(tb, 1);
1278}
1279
bellard1fddef42005-04-17 19:16:13 +00001280#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001281static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1282{
j_mayer9b3c35e2007-04-07 11:21:28 +00001283 target_phys_addr_t addr;
1284 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001285 ram_addr_t ram_addr;
1286 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001287
pbrookc2f07f82006-04-08 17:14:56 +00001288 addr = cpu_get_phys_page_debug(env, pc);
1289 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1290 if (!p) {
1291 pd = IO_MEM_UNASSIGNED;
1292 } else {
1293 pd = p->phys_offset;
1294 }
1295 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001296 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001297}
bellardc27004e2005-01-03 23:35:10 +00001298#endif
bellardd720b932004-04-25 17:57:43 +00001299
pbrook6658ffb2007-03-16 23:58:11 +00001300/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001301int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1302 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001303{
aliguorib4051332008-11-18 20:14:20 +00001304 target_ulong len_mask = ~(len - 1);
aliguori2dc9f412008-11-18 20:56:59 +00001305 CPUWatchpoint *wp, *prev_wp;
pbrook6658ffb2007-03-16 23:58:11 +00001306
aliguorib4051332008-11-18 20:14:20 +00001307 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1308 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1309 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1310 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1311 return -EINVAL;
1312 }
aliguoria1d1bb32008-11-18 20:07:32 +00001313 wp = qemu_malloc(sizeof(*wp));
1314 if (!wp)
aliguori426cd5d2008-11-18 21:52:54 +00001315 return -ENOMEM;
pbrook6658ffb2007-03-16 23:58:11 +00001316
aliguoria1d1bb32008-11-18 20:07:32 +00001317 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001318 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001319 wp->flags = flags;
1320
aliguori2dc9f412008-11-18 20:56:59 +00001321 /* keep all GDB-injected watchpoints in front */
1322 if (!(flags & BP_GDB) && env->watchpoints) {
1323 prev_wp = env->watchpoints;
1324 while (prev_wp->next != NULL && (prev_wp->next->flags & BP_GDB))
1325 prev_wp = prev_wp->next;
1326 } else {
1327 prev_wp = NULL;
1328 }
1329
1330 /* Insert new watchpoint */
1331 if (prev_wp) {
1332 wp->next = prev_wp->next;
1333 prev_wp->next = wp;
1334 } else {
1335 wp->next = env->watchpoints;
1336 env->watchpoints = wp;
1337 }
aliguoria1d1bb32008-11-18 20:07:32 +00001338 if (wp->next)
1339 wp->next->prev = wp;
aliguori2dc9f412008-11-18 20:56:59 +00001340 wp->prev = prev_wp;
aliguoria1d1bb32008-11-18 20:07:32 +00001341
pbrook6658ffb2007-03-16 23:58:11 +00001342 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001343
1344 if (watchpoint)
1345 *watchpoint = wp;
1346 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001347}
1348
aliguoria1d1bb32008-11-18 20:07:32 +00001349/* Remove a specific watchpoint. */
1350int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1351 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001352{
aliguorib4051332008-11-18 20:14:20 +00001353 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001354 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001355
aliguoria1d1bb32008-11-18 20:07:32 +00001356 for (wp = env->watchpoints; wp != NULL; wp = wp->next) {
aliguorib4051332008-11-18 20:14:20 +00001357 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001358 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001359 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001360 return 0;
1361 }
1362 }
aliguoria1d1bb32008-11-18 20:07:32 +00001363 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001364}
1365
aliguoria1d1bb32008-11-18 20:07:32 +00001366/* Remove a specific watchpoint by reference. */
1367void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1368{
1369 if (watchpoint->next)
1370 watchpoint->next->prev = watchpoint->prev;
1371 if (watchpoint->prev)
1372 watchpoint->prev->next = watchpoint->next;
1373 else
1374 env->watchpoints = watchpoint->next;
edgar_igl7d03f822008-05-17 18:58:29 +00001375
aliguoria1d1bb32008-11-18 20:07:32 +00001376 tlb_flush_page(env, watchpoint->vaddr);
1377
1378 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001379}
1380
aliguoria1d1bb32008-11-18 20:07:32 +00001381/* Remove all matching watchpoints. */
1382void cpu_watchpoint_remove_all(CPUState *env, int mask)
1383{
1384 CPUWatchpoint *wp;
1385
1386 for (wp = env->watchpoints; wp != NULL; wp = wp->next)
1387 if (wp->flags & mask)
1388 cpu_watchpoint_remove_by_ref(env, wp);
1389}
1390
1391/* Add a breakpoint. */
1392int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1393 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001394{
bellard1fddef42005-04-17 19:16:13 +00001395#if defined(TARGET_HAS_ICE)
aliguori2dc9f412008-11-18 20:56:59 +00001396 CPUBreakpoint *bp, *prev_bp;
ths3b46e622007-09-17 08:09:54 +00001397
aliguoria1d1bb32008-11-18 20:07:32 +00001398 bp = qemu_malloc(sizeof(*bp));
1399 if (!bp)
aliguori426cd5d2008-11-18 21:52:54 +00001400 return -ENOMEM;
aliguoria1d1bb32008-11-18 20:07:32 +00001401
1402 bp->pc = pc;
1403 bp->flags = flags;
1404
aliguori2dc9f412008-11-18 20:56:59 +00001405 /* keep all GDB-injected breakpoints in front */
1406 if (!(flags & BP_GDB) && env->breakpoints) {
1407 prev_bp = env->breakpoints;
1408 while (prev_bp->next != NULL && (prev_bp->next->flags & BP_GDB))
1409 prev_bp = prev_bp->next;
1410 } else {
1411 prev_bp = NULL;
1412 }
1413
1414 /* Insert new breakpoint */
1415 if (prev_bp) {
1416 bp->next = prev_bp->next;
1417 prev_bp->next = bp;
1418 } else {
1419 bp->next = env->breakpoints;
1420 env->breakpoints = bp;
1421 }
aliguoria1d1bb32008-11-18 20:07:32 +00001422 if (bp->next)
1423 bp->next->prev = bp;
aliguori2dc9f412008-11-18 20:56:59 +00001424 bp->prev = prev_bp;
aliguoria1d1bb32008-11-18 20:07:32 +00001425
1426 breakpoint_invalidate(env, pc);
1427
1428 if (breakpoint)
1429 *breakpoint = bp;
1430 return 0;
1431#else
1432 return -ENOSYS;
1433#endif
1434}
1435
1436/* Remove a specific breakpoint. */
1437int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1438{
1439#if defined(TARGET_HAS_ICE)
1440 CPUBreakpoint *bp;
1441
1442 for (bp = env->breakpoints; bp != NULL; bp = bp->next) {
1443 if (bp->pc == pc && bp->flags == flags) {
1444 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001445 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001446 }
bellard4c3a88a2003-07-26 12:06:08 +00001447 }
aliguoria1d1bb32008-11-18 20:07:32 +00001448 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001449#else
aliguoria1d1bb32008-11-18 20:07:32 +00001450 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001451#endif
1452}
1453
aliguoria1d1bb32008-11-18 20:07:32 +00001454/* Remove a specific breakpoint by reference. */
1455void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001456{
bellard1fddef42005-04-17 19:16:13 +00001457#if defined(TARGET_HAS_ICE)
aliguoria1d1bb32008-11-18 20:07:32 +00001458 if (breakpoint->next)
1459 breakpoint->next->prev = breakpoint->prev;
1460 if (breakpoint->prev)
1461 breakpoint->prev->next = breakpoint->next;
1462 else
1463 env->breakpoints = breakpoint->next;
bellardd720b932004-04-25 17:57:43 +00001464
aliguoria1d1bb32008-11-18 20:07:32 +00001465 breakpoint_invalidate(env, breakpoint->pc);
1466
1467 qemu_free(breakpoint);
1468#endif
1469}
1470
1471/* Remove all matching breakpoints. */
1472void cpu_breakpoint_remove_all(CPUState *env, int mask)
1473{
1474#if defined(TARGET_HAS_ICE)
1475 CPUBreakpoint *bp;
1476
1477 for (bp = env->breakpoints; bp != NULL; bp = bp->next)
1478 if (bp->flags & mask)
1479 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001480#endif
1481}
1482
bellardc33a3462003-07-29 20:50:33 +00001483/* enable or disable single step mode. EXCP_DEBUG is returned by the
1484 CPU loop after each instruction */
1485void cpu_single_step(CPUState *env, int enabled)
1486{
bellard1fddef42005-04-17 19:16:13 +00001487#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001488 if (env->singlestep_enabled != enabled) {
1489 env->singlestep_enabled = enabled;
1490 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001491 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001492 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001493 }
1494#endif
1495}
1496
bellard34865132003-10-05 14:28:56 +00001497/* enable or disable low levels log */
1498void cpu_set_log(int log_flags)
1499{
1500 loglevel = log_flags;
1501 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001502 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001503 if (!logfile) {
1504 perror(logfilename);
1505 _exit(1);
1506 }
bellard9fa3e852004-01-04 18:06:42 +00001507#if !defined(CONFIG_SOFTMMU)
1508 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1509 {
blueswir1b55266b2008-09-20 08:07:15 +00001510 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001511 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1512 }
1513#else
bellard34865132003-10-05 14:28:56 +00001514 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001515#endif
pbrooke735b912007-06-30 13:53:24 +00001516 log_append = 1;
1517 }
1518 if (!loglevel && logfile) {
1519 fclose(logfile);
1520 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001521 }
1522}
1523
1524void cpu_set_log_filename(const char *filename)
1525{
1526 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001527 if (logfile) {
1528 fclose(logfile);
1529 logfile = NULL;
1530 }
1531 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001532}
bellardc33a3462003-07-29 20:50:33 +00001533
bellard01243112004-01-04 15:48:17 +00001534/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001535void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001536{
pbrookd5975362008-06-07 20:50:51 +00001537#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001538 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001539 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001540#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001541 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001542
pbrook2e70f6e2008-06-29 01:03:05 +00001543 old_mask = env->interrupt_request;
pbrookd5975362008-06-07 20:50:51 +00001544 /* FIXME: This is probably not threadsafe. A different thread could
thsbf20dc02008-06-30 17:22:19 +00001545 be in the middle of a read-modify-write operation. */
bellard68a79312003-06-30 13:12:32 +00001546 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001547#if defined(USE_NPTL)
1548 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1549 problem and hope the cpu will stop of its own accord. For userspace
1550 emulation this often isn't actually as bad as it sounds. Often
1551 signals are used primarily to interrupt blocking syscalls. */
1552#else
pbrook2e70f6e2008-06-29 01:03:05 +00001553 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001554 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001555#ifndef CONFIG_USER_ONLY
1556 /* CPU_INTERRUPT_EXIT isn't a real interrupt. It just means
1557 an async event happened and we need to process it. */
1558 if (!can_do_io(env)
1559 && (mask & ~(old_mask | CPU_INTERRUPT_EXIT)) != 0) {
1560 cpu_abort(env, "Raised interrupt while not in I/O function");
1561 }
1562#endif
1563 } else {
1564 tb = env->current_tb;
1565 /* if the cpu is currently executing code, we must unlink it and
1566 all the potentially executing TB */
1567 if (tb && !testandset(&interrupt_lock)) {
1568 env->current_tb = NULL;
1569 tb_reset_jump_recursive(tb);
1570 resetlock(&interrupt_lock);
1571 }
bellardea041c02003-06-25 16:16:50 +00001572 }
pbrookd5975362008-06-07 20:50:51 +00001573#endif
bellardea041c02003-06-25 16:16:50 +00001574}
1575
bellardb54ad042004-05-20 13:42:52 +00001576void cpu_reset_interrupt(CPUState *env, int mask)
1577{
1578 env->interrupt_request &= ~mask;
1579}
1580
blueswir1c7cd6a32008-10-02 18:27:46 +00001581const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001582 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001583 "show generated host assembly code for each compiled TB" },
1584 { CPU_LOG_TB_IN_ASM, "in_asm",
1585 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001586 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001587 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001588 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001589 "show micro ops "
1590#ifdef TARGET_I386
1591 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001592#endif
blueswir1e01a1152008-03-14 17:37:11 +00001593 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001594 { CPU_LOG_INT, "int",
1595 "show interrupts/exceptions in short format" },
1596 { CPU_LOG_EXEC, "exec",
1597 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001598 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001599 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001600#ifdef TARGET_I386
1601 { CPU_LOG_PCALL, "pcall",
1602 "show protected mode far calls/returns/exceptions" },
1603#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001604#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001605 { CPU_LOG_IOPORT, "ioport",
1606 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001607#endif
bellardf193c792004-03-21 17:06:25 +00001608 { 0, NULL, NULL },
1609};
1610
1611static int cmp1(const char *s1, int n, const char *s2)
1612{
1613 if (strlen(s2) != n)
1614 return 0;
1615 return memcmp(s1, s2, n) == 0;
1616}
ths3b46e622007-09-17 08:09:54 +00001617
bellardf193c792004-03-21 17:06:25 +00001618/* takes a comma separated list of log masks. Return 0 if error. */
1619int cpu_str_to_log_mask(const char *str)
1620{
blueswir1c7cd6a32008-10-02 18:27:46 +00001621 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001622 int mask;
1623 const char *p, *p1;
1624
1625 p = str;
1626 mask = 0;
1627 for(;;) {
1628 p1 = strchr(p, ',');
1629 if (!p1)
1630 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001631 if(cmp1(p,p1-p,"all")) {
1632 for(item = cpu_log_items; item->mask != 0; item++) {
1633 mask |= item->mask;
1634 }
1635 } else {
bellardf193c792004-03-21 17:06:25 +00001636 for(item = cpu_log_items; item->mask != 0; item++) {
1637 if (cmp1(p, p1 - p, item->name))
1638 goto found;
1639 }
1640 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001641 }
bellardf193c792004-03-21 17:06:25 +00001642 found:
1643 mask |= item->mask;
1644 if (*p1 != ',')
1645 break;
1646 p = p1 + 1;
1647 }
1648 return mask;
1649}
bellardea041c02003-06-25 16:16:50 +00001650
bellard75012672003-06-21 13:11:07 +00001651void cpu_abort(CPUState *env, const char *fmt, ...)
1652{
1653 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001654 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001655
1656 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001657 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001658 fprintf(stderr, "qemu: fatal: ");
1659 vfprintf(stderr, fmt, ap);
1660 fprintf(stderr, "\n");
1661#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001662 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1663#else
1664 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001665#endif
balrog924edca2007-06-10 14:07:13 +00001666 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001667 fprintf(logfile, "qemu: fatal: ");
pbrook493ae1f2007-11-23 16:53:59 +00001668 vfprintf(logfile, fmt, ap2);
j_mayerf9373292007-09-29 12:18:20 +00001669 fprintf(logfile, "\n");
1670#ifdef TARGET_I386
1671 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1672#else
1673 cpu_dump_state(env, logfile, fprintf, 0);
1674#endif
balrog924edca2007-06-10 14:07:13 +00001675 fflush(logfile);
1676 fclose(logfile);
1677 }
pbrook493ae1f2007-11-23 16:53:59 +00001678 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001679 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001680 abort();
1681}
1682
thsc5be9f02007-02-28 20:20:53 +00001683CPUState *cpu_copy(CPUState *env)
1684{
ths01ba9812007-12-09 02:22:57 +00001685 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001686 /* preserve chaining and index */
1687 CPUState *next_cpu = new_env->next_cpu;
1688 int cpu_index = new_env->cpu_index;
1689 memcpy(new_env, env, sizeof(CPUState));
1690 new_env->next_cpu = next_cpu;
1691 new_env->cpu_index = cpu_index;
1692 return new_env;
1693}
1694
bellard01243112004-01-04 15:48:17 +00001695#if !defined(CONFIG_USER_ONLY)
1696
edgar_igl5c751e92008-05-06 08:44:21 +00001697static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1698{
1699 unsigned int i;
1700
1701 /* Discard jump cache entries for any tb which might potentially
1702 overlap the flushed page. */
1703 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1704 memset (&env->tb_jmp_cache[i], 0,
1705 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1706
1707 i = tb_jmp_cache_hash_page(addr);
1708 memset (&env->tb_jmp_cache[i], 0,
1709 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1710}
1711
bellardee8b7022004-02-03 23:35:10 +00001712/* NOTE: if flush_global is true, also flush global entries (not
1713 implemented yet) */
1714void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001715{
bellard33417e72003-08-10 21:47:01 +00001716 int i;
bellard01243112004-01-04 15:48:17 +00001717
bellard9fa3e852004-01-04 18:06:42 +00001718#if defined(DEBUG_TLB)
1719 printf("tlb_flush:\n");
1720#endif
bellard01243112004-01-04 15:48:17 +00001721 /* must reset current TB so that interrupts cannot modify the
1722 links while we are modifying them */
1723 env->current_tb = NULL;
1724
bellard33417e72003-08-10 21:47:01 +00001725 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001726 env->tlb_table[0][i].addr_read = -1;
1727 env->tlb_table[0][i].addr_write = -1;
1728 env->tlb_table[0][i].addr_code = -1;
1729 env->tlb_table[1][i].addr_read = -1;
1730 env->tlb_table[1][i].addr_write = -1;
1731 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001732#if (NB_MMU_MODES >= 3)
1733 env->tlb_table[2][i].addr_read = -1;
1734 env->tlb_table[2][i].addr_write = -1;
1735 env->tlb_table[2][i].addr_code = -1;
1736#if (NB_MMU_MODES == 4)
1737 env->tlb_table[3][i].addr_read = -1;
1738 env->tlb_table[3][i].addr_write = -1;
1739 env->tlb_table[3][i].addr_code = -1;
1740#endif
1741#endif
bellard33417e72003-08-10 21:47:01 +00001742 }
bellard9fa3e852004-01-04 18:06:42 +00001743
bellard8a40a182005-11-20 10:35:40 +00001744 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001745
bellard0a962c02005-02-10 22:00:27 +00001746#ifdef USE_KQEMU
1747 if (env->kqemu_enabled) {
1748 kqemu_flush(env, flush_global);
1749 }
1750#endif
bellarde3db7222005-01-26 22:00:47 +00001751 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001752}
1753
bellard274da6b2004-05-20 21:56:27 +00001754static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001755{
ths5fafdf22007-09-16 21:08:06 +00001756 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001757 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001758 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001759 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001760 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001761 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1762 tlb_entry->addr_read = -1;
1763 tlb_entry->addr_write = -1;
1764 tlb_entry->addr_code = -1;
1765 }
bellard61382a52003-10-27 21:22:23 +00001766}
1767
bellard2e126692004-04-25 21:28:44 +00001768void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001769{
bellard8a40a182005-11-20 10:35:40 +00001770 int i;
bellard01243112004-01-04 15:48:17 +00001771
bellard9fa3e852004-01-04 18:06:42 +00001772#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001773 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001774#endif
bellard01243112004-01-04 15:48:17 +00001775 /* must reset current TB so that interrupts cannot modify the
1776 links while we are modifying them */
1777 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001778
bellard61382a52003-10-27 21:22:23 +00001779 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001780 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001781 tlb_flush_entry(&env->tlb_table[0][i], addr);
1782 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001783#if (NB_MMU_MODES >= 3)
1784 tlb_flush_entry(&env->tlb_table[2][i], addr);
1785#if (NB_MMU_MODES == 4)
1786 tlb_flush_entry(&env->tlb_table[3][i], addr);
1787#endif
1788#endif
bellard01243112004-01-04 15:48:17 +00001789
edgar_igl5c751e92008-05-06 08:44:21 +00001790 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001791
bellard0a962c02005-02-10 22:00:27 +00001792#ifdef USE_KQEMU
1793 if (env->kqemu_enabled) {
1794 kqemu_flush_page(env, addr);
1795 }
1796#endif
bellard9fa3e852004-01-04 18:06:42 +00001797}
1798
bellard9fa3e852004-01-04 18:06:42 +00001799/* update the TLBs so that writes to code in the virtual page 'addr'
1800 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001801static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001802{
ths5fafdf22007-09-16 21:08:06 +00001803 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001804 ram_addr + TARGET_PAGE_SIZE,
1805 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001806}
1807
bellard9fa3e852004-01-04 18:06:42 +00001808/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001809 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001810static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001811 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001812{
bellard3a7d9292005-08-21 09:26:42 +00001813 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001814}
1815
ths5fafdf22007-09-16 21:08:06 +00001816static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001817 unsigned long start, unsigned long length)
1818{
1819 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001820 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1821 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001822 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001823 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001824 }
1825 }
1826}
1827
bellard3a7d9292005-08-21 09:26:42 +00001828void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001829 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001830{
1831 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001832 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001833 int i, mask, len;
1834 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001835
1836 start &= TARGET_PAGE_MASK;
1837 end = TARGET_PAGE_ALIGN(end);
1838
1839 length = end - start;
1840 if (length == 0)
1841 return;
bellard0a962c02005-02-10 22:00:27 +00001842 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001843#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001844 /* XXX: should not depend on cpu context */
1845 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001846 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001847 ram_addr_t addr;
1848 addr = start;
1849 for(i = 0; i < len; i++) {
1850 kqemu_set_notdirty(env, addr);
1851 addr += TARGET_PAGE_SIZE;
1852 }
bellard3a7d9292005-08-21 09:26:42 +00001853 }
1854#endif
bellardf23db162005-08-21 19:12:28 +00001855 mask = ~dirty_flags;
1856 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1857 for(i = 0; i < len; i++)
1858 p[i] &= mask;
1859
bellard1ccde1c2004-02-06 19:46:14 +00001860 /* we modify the TLB cache so that the dirty bit will be set again
1861 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001862 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001863 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1864 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001865 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001866 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001867 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001868#if (NB_MMU_MODES >= 3)
1869 for(i = 0; i < CPU_TLB_SIZE; i++)
1870 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1871#if (NB_MMU_MODES == 4)
1872 for(i = 0; i < CPU_TLB_SIZE; i++)
1873 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1874#endif
1875#endif
bellard6a00d602005-11-21 23:25:50 +00001876 }
bellard1ccde1c2004-02-06 19:46:14 +00001877}
1878
aliguori74576192008-10-06 14:02:03 +00001879int cpu_physical_memory_set_dirty_tracking(int enable)
1880{
1881 in_migration = enable;
1882 return 0;
1883}
1884
1885int cpu_physical_memory_get_dirty_tracking(void)
1886{
1887 return in_migration;
1888}
1889
bellard3a7d9292005-08-21 09:26:42 +00001890static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1891{
1892 ram_addr_t ram_addr;
1893
bellard84b7b8e2005-11-28 21:19:04 +00001894 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001895 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001896 tlb_entry->addend - (unsigned long)phys_ram_base;
1897 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001898 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001899 }
1900 }
1901}
1902
1903/* update the TLB according to the current state of the dirty bits */
1904void cpu_tlb_update_dirty(CPUState *env)
1905{
1906 int i;
1907 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001908 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001909 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001910 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001911#if (NB_MMU_MODES >= 3)
1912 for(i = 0; i < CPU_TLB_SIZE; i++)
1913 tlb_update_dirty(&env->tlb_table[2][i]);
1914#if (NB_MMU_MODES == 4)
1915 for(i = 0; i < CPU_TLB_SIZE; i++)
1916 tlb_update_dirty(&env->tlb_table[3][i]);
1917#endif
1918#endif
bellard3a7d9292005-08-21 09:26:42 +00001919}
1920
pbrook0f459d12008-06-09 00:20:13 +00001921static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001922{
pbrook0f459d12008-06-09 00:20:13 +00001923 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1924 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001925}
1926
pbrook0f459d12008-06-09 00:20:13 +00001927/* update the TLB corresponding to virtual page vaddr
1928 so that it is no longer dirty */
1929static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001930{
bellard1ccde1c2004-02-06 19:46:14 +00001931 int i;
1932
pbrook0f459d12008-06-09 00:20:13 +00001933 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001934 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001935 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1936 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001937#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001938 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001939#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001940 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001941#endif
1942#endif
bellard9fa3e852004-01-04 18:06:42 +00001943}
1944
bellard59817cc2004-02-16 22:01:13 +00001945/* add a new TLB entry. At most one entry for a given virtual address
1946 is permitted. Return 0 if OK or 2 if the page could not be mapped
1947 (can only happen in non SOFTMMU mode for I/O pages or pages
1948 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001949int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1950 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001951 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001952{
bellard92e873b2004-05-21 14:52:29 +00001953 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001954 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001955 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001956 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001957 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001958 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001959 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001960 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001961 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001962 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001963
bellard92e873b2004-05-21 14:52:29 +00001964 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001965 if (!p) {
1966 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001967 } else {
1968 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001969 }
1970#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001971 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1972 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001973#endif
1974
1975 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001976 address = vaddr;
1977 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1978 /* IO memory case (romd handled later) */
1979 address |= TLB_MMIO;
1980 }
1981 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1982 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1983 /* Normal RAM. */
1984 iotlb = pd & TARGET_PAGE_MASK;
1985 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1986 iotlb |= IO_MEM_NOTDIRTY;
1987 else
1988 iotlb |= IO_MEM_ROM;
1989 } else {
1990 /* IO handlers are currently passed a phsical address.
1991 It would be nice to pass an offset from the base address
1992 of that region. This would avoid having to special case RAM,
1993 and avoid full address decoding in every device.
1994 We can't use the high bits of pd for this because
1995 IO_MEM_ROMD uses these as a ram address. */
1996 iotlb = (pd & ~TARGET_PAGE_MASK) + paddr;
1997 }
pbrook6658ffb2007-03-16 23:58:11 +00001998
pbrook0f459d12008-06-09 00:20:13 +00001999 code_address = address;
2000 /* Make accesses to pages with watchpoints go via the
2001 watchpoint trap routines. */
aliguoria1d1bb32008-11-18 20:07:32 +00002002 for (wp = env->watchpoints; wp != NULL; wp = wp->next) {
2003 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002004 iotlb = io_mem_watch + paddr;
2005 /* TODO: The memory case can be optimized by not trapping
2006 reads of pages with a write breakpoint. */
2007 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002008 }
pbrook0f459d12008-06-09 00:20:13 +00002009 }
balrogd79acba2007-06-26 20:01:13 +00002010
pbrook0f459d12008-06-09 00:20:13 +00002011 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2012 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2013 te = &env->tlb_table[mmu_idx][index];
2014 te->addend = addend - vaddr;
2015 if (prot & PAGE_READ) {
2016 te->addr_read = address;
2017 } else {
2018 te->addr_read = -1;
2019 }
edgar_igl5c751e92008-05-06 08:44:21 +00002020
pbrook0f459d12008-06-09 00:20:13 +00002021 if (prot & PAGE_EXEC) {
2022 te->addr_code = code_address;
2023 } else {
2024 te->addr_code = -1;
2025 }
2026 if (prot & PAGE_WRITE) {
2027 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2028 (pd & IO_MEM_ROMD)) {
2029 /* Write access calls the I/O callback. */
2030 te->addr_write = address | TLB_MMIO;
2031 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2032 !cpu_physical_memory_is_dirty(pd)) {
2033 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002034 } else {
pbrook0f459d12008-06-09 00:20:13 +00002035 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002036 }
pbrook0f459d12008-06-09 00:20:13 +00002037 } else {
2038 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002039 }
bellard9fa3e852004-01-04 18:06:42 +00002040 return ret;
2041}
2042
bellard01243112004-01-04 15:48:17 +00002043#else
2044
bellardee8b7022004-02-03 23:35:10 +00002045void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002046{
2047}
2048
bellard2e126692004-04-25 21:28:44 +00002049void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002050{
2051}
2052
ths5fafdf22007-09-16 21:08:06 +00002053int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2054 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002055 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002056{
bellard9fa3e852004-01-04 18:06:42 +00002057 return 0;
2058}
bellard33417e72003-08-10 21:47:01 +00002059
bellard9fa3e852004-01-04 18:06:42 +00002060/* dump memory mappings */
2061void page_dump(FILE *f)
2062{
2063 unsigned long start, end;
2064 int i, j, prot, prot1;
2065 PageDesc *p;
2066
2067 fprintf(f, "%-8s %-8s %-8s %s\n",
2068 "start", "end", "size", "prot");
2069 start = -1;
2070 end = -1;
2071 prot = 0;
2072 for(i = 0; i <= L1_SIZE; i++) {
2073 if (i < L1_SIZE)
2074 p = l1_map[i];
2075 else
2076 p = NULL;
2077 for(j = 0;j < L2_SIZE; j++) {
2078 if (!p)
2079 prot1 = 0;
2080 else
2081 prot1 = p[j].flags;
2082 if (prot1 != prot) {
2083 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2084 if (start != -1) {
2085 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002086 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002087 prot & PAGE_READ ? 'r' : '-',
2088 prot & PAGE_WRITE ? 'w' : '-',
2089 prot & PAGE_EXEC ? 'x' : '-');
2090 }
2091 if (prot1 != 0)
2092 start = end;
2093 else
2094 start = -1;
2095 prot = prot1;
2096 }
2097 if (!p)
2098 break;
2099 }
bellard33417e72003-08-10 21:47:01 +00002100 }
bellard33417e72003-08-10 21:47:01 +00002101}
2102
pbrook53a59602006-03-25 19:31:22 +00002103int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002104{
bellard9fa3e852004-01-04 18:06:42 +00002105 PageDesc *p;
2106
2107 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002108 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002109 return 0;
2110 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002111}
2112
bellard9fa3e852004-01-04 18:06:42 +00002113/* modify the flags of a page and invalidate the code if
2114 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2115 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002116void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002117{
2118 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002119 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002120
pbrookc8a706f2008-06-02 16:16:42 +00002121 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002122 start = start & TARGET_PAGE_MASK;
2123 end = TARGET_PAGE_ALIGN(end);
2124 if (flags & PAGE_WRITE)
2125 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002126 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2127 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002128 /* We may be called for host regions that are outside guest
2129 address space. */
2130 if (!p)
2131 return;
bellard9fa3e852004-01-04 18:06:42 +00002132 /* if the write protection is set, then we invalidate the code
2133 inside */
ths5fafdf22007-09-16 21:08:06 +00002134 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002135 (flags & PAGE_WRITE) &&
2136 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002137 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002138 }
2139 p->flags = flags;
2140 }
bellard9fa3e852004-01-04 18:06:42 +00002141}
2142
ths3d97b402007-11-02 19:02:07 +00002143int page_check_range(target_ulong start, target_ulong len, int flags)
2144{
2145 PageDesc *p;
2146 target_ulong end;
2147 target_ulong addr;
2148
balrog55f280c2008-10-28 10:24:11 +00002149 if (start + len < start)
2150 /* we've wrapped around */
2151 return -1;
2152
ths3d97b402007-11-02 19:02:07 +00002153 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2154 start = start & TARGET_PAGE_MASK;
2155
ths3d97b402007-11-02 19:02:07 +00002156 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2157 p = page_find(addr >> TARGET_PAGE_BITS);
2158 if( !p )
2159 return -1;
2160 if( !(p->flags & PAGE_VALID) )
2161 return -1;
2162
bellarddae32702007-11-14 10:51:00 +00002163 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002164 return -1;
bellarddae32702007-11-14 10:51:00 +00002165 if (flags & PAGE_WRITE) {
2166 if (!(p->flags & PAGE_WRITE_ORG))
2167 return -1;
2168 /* unprotect the page if it was put read-only because it
2169 contains translated code */
2170 if (!(p->flags & PAGE_WRITE)) {
2171 if (!page_unprotect(addr, 0, NULL))
2172 return -1;
2173 }
2174 return 0;
2175 }
ths3d97b402007-11-02 19:02:07 +00002176 }
2177 return 0;
2178}
2179
bellard9fa3e852004-01-04 18:06:42 +00002180/* called from signal handler: invalidate the code and unprotect the
2181 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002182int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002183{
2184 unsigned int page_index, prot, pindex;
2185 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002186 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002187
pbrookc8a706f2008-06-02 16:16:42 +00002188 /* Technically this isn't safe inside a signal handler. However we
2189 know this only ever happens in a synchronous SEGV handler, so in
2190 practice it seems to be ok. */
2191 mmap_lock();
2192
bellard83fb7ad2004-07-05 21:25:26 +00002193 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002194 page_index = host_start >> TARGET_PAGE_BITS;
2195 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002196 if (!p1) {
2197 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002198 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002199 }
bellard83fb7ad2004-07-05 21:25:26 +00002200 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002201 p = p1;
2202 prot = 0;
2203 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2204 prot |= p->flags;
2205 p++;
2206 }
2207 /* if the page was really writable, then we change its
2208 protection back to writable */
2209 if (prot & PAGE_WRITE_ORG) {
2210 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2211 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002212 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002213 (prot & PAGE_BITS) | PAGE_WRITE);
2214 p1[pindex].flags |= PAGE_WRITE;
2215 /* and since the content will be modified, we must invalidate
2216 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002217 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002218#ifdef DEBUG_TB_CHECK
2219 tb_invalidate_check(address);
2220#endif
pbrookc8a706f2008-06-02 16:16:42 +00002221 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002222 return 1;
2223 }
2224 }
pbrookc8a706f2008-06-02 16:16:42 +00002225 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002226 return 0;
2227}
2228
bellard6a00d602005-11-21 23:25:50 +00002229static inline void tlb_set_dirty(CPUState *env,
2230 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002231{
2232}
bellard9fa3e852004-01-04 18:06:42 +00002233#endif /* defined(CONFIG_USER_ONLY) */
2234
pbrooke2eef172008-06-08 01:09:01 +00002235#if !defined(CONFIG_USER_ONLY)
blueswir1db7b5422007-05-26 17:36:03 +00002236static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002237 ram_addr_t memory);
2238static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2239 ram_addr_t orig_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002240#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2241 need_subpage) \
2242 do { \
2243 if (addr > start_addr) \
2244 start_addr2 = 0; \
2245 else { \
2246 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2247 if (start_addr2 > 0) \
2248 need_subpage = 1; \
2249 } \
2250 \
blueswir149e9fba2007-05-30 17:25:06 +00002251 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002252 end_addr2 = TARGET_PAGE_SIZE - 1; \
2253 else { \
2254 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2255 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2256 need_subpage = 1; \
2257 } \
2258 } while (0)
2259
bellard33417e72003-08-10 21:47:01 +00002260/* register physical memory. 'size' must be a multiple of the target
2261 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
2262 io memory page */
ths5fafdf22007-09-16 21:08:06 +00002263void cpu_register_physical_memory(target_phys_addr_t start_addr,
aurel3200f82b82008-04-27 21:12:55 +00002264 ram_addr_t size,
2265 ram_addr_t phys_offset)
bellard33417e72003-08-10 21:47:01 +00002266{
bellard108c49b2005-07-24 12:55:09 +00002267 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002268 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002269 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002270 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002271 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002272
bellardda260242008-05-30 20:48:25 +00002273#ifdef USE_KQEMU
2274 /* XXX: should not depend on cpu context */
2275 env = first_cpu;
2276 if (env->kqemu_enabled) {
2277 kqemu_set_phys_mem(start_addr, size, phys_offset);
2278 }
2279#endif
aliguori7ba1e612008-11-05 16:04:33 +00002280 if (kvm_enabled())
2281 kvm_set_phys_mem(start_addr, size, phys_offset);
2282
bellard5fd386f2004-05-23 21:11:22 +00002283 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002284 end_addr = start_addr + (target_phys_addr_t)size;
2285 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002286 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2287 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002288 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002289 target_phys_addr_t start_addr2, end_addr2;
2290 int need_subpage = 0;
2291
2292 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2293 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002294 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002295 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2296 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2297 &p->phys_offset, orig_memory);
2298 } else {
2299 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2300 >> IO_MEM_SHIFT];
2301 }
2302 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
2303 } else {
2304 p->phys_offset = phys_offset;
2305 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2306 (phys_offset & IO_MEM_ROMD))
2307 phys_offset += TARGET_PAGE_SIZE;
2308 }
2309 } else {
2310 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2311 p->phys_offset = phys_offset;
2312 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2313 (phys_offset & IO_MEM_ROMD))
2314 phys_offset += TARGET_PAGE_SIZE;
2315 else {
2316 target_phys_addr_t start_addr2, end_addr2;
2317 int need_subpage = 0;
2318
2319 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2320 end_addr2, need_subpage);
2321
blueswir14254fab2008-01-01 16:57:19 +00002322 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002323 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2324 &p->phys_offset, IO_MEM_UNASSIGNED);
2325 subpage_register(subpage, start_addr2, end_addr2,
2326 phys_offset);
2327 }
2328 }
2329 }
bellard33417e72003-08-10 21:47:01 +00002330 }
ths3b46e622007-09-17 08:09:54 +00002331
bellard9d420372006-06-25 22:25:22 +00002332 /* since each CPU stores ram addresses in its TLB cache, we must
2333 reset the modified entries */
2334 /* XXX: slow ! */
2335 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2336 tlb_flush(env, 1);
2337 }
bellard33417e72003-08-10 21:47:01 +00002338}
2339
bellardba863452006-09-24 18:41:10 +00002340/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002341ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002342{
2343 PhysPageDesc *p;
2344
2345 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2346 if (!p)
2347 return IO_MEM_UNASSIGNED;
2348 return p->phys_offset;
2349}
2350
bellarde9a1ab12007-02-08 23:08:38 +00002351/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002352ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002353{
2354 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002355 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002356 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002357 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002358 abort();
2359 }
2360 addr = phys_ram_alloc_offset;
2361 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2362 return addr;
2363}
2364
2365void qemu_ram_free(ram_addr_t addr)
2366{
2367}
2368
bellarda4193c82004-06-03 14:01:43 +00002369static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002370{
pbrook67d3b952006-12-18 05:03:52 +00002371#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002372 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002373#endif
blueswir1e18231a2008-10-06 18:46:28 +00002374#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2375 do_unassigned_access(addr, 0, 0, 0, 1);
2376#endif
2377 return 0;
2378}
2379
2380static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2381{
2382#ifdef DEBUG_UNASSIGNED
2383 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2384#endif
2385#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2386 do_unassigned_access(addr, 0, 0, 0, 2);
2387#endif
2388 return 0;
2389}
2390
2391static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2392{
2393#ifdef DEBUG_UNASSIGNED
2394 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2395#endif
2396#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2397 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002398#endif
bellard33417e72003-08-10 21:47:01 +00002399 return 0;
2400}
2401
bellarda4193c82004-06-03 14:01:43 +00002402static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002403{
pbrook67d3b952006-12-18 05:03:52 +00002404#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002405 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002406#endif
blueswir1e18231a2008-10-06 18:46:28 +00002407#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2408 do_unassigned_access(addr, 1, 0, 0, 1);
2409#endif
2410}
2411
2412static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2413{
2414#ifdef DEBUG_UNASSIGNED
2415 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2416#endif
2417#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2418 do_unassigned_access(addr, 1, 0, 0, 2);
2419#endif
2420}
2421
2422static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2423{
2424#ifdef DEBUG_UNASSIGNED
2425 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2426#endif
2427#if defined(TARGET_SPARC) || defined(TARGET_CRIS)
2428 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002429#endif
bellard33417e72003-08-10 21:47:01 +00002430}
2431
2432static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2433 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002434 unassigned_mem_readw,
2435 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002436};
2437
2438static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2439 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002440 unassigned_mem_writew,
2441 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002442};
2443
pbrook0f459d12008-06-09 00:20:13 +00002444static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2445 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002446{
bellard3a7d9292005-08-21 09:26:42 +00002447 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002448 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2449 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2450#if !defined(CONFIG_USER_ONLY)
2451 tb_invalidate_phys_page_fast(ram_addr, 1);
2452 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2453#endif
2454 }
pbrook0f459d12008-06-09 00:20:13 +00002455 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002456#ifdef USE_KQEMU
2457 if (cpu_single_env->kqemu_enabled &&
2458 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2459 kqemu_modify_page(cpu_single_env, ram_addr);
2460#endif
bellardf23db162005-08-21 19:12:28 +00002461 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2462 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2463 /* we remove the notdirty callback only if the code has been
2464 flushed */
2465 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002466 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002467}
2468
pbrook0f459d12008-06-09 00:20:13 +00002469static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2470 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002471{
bellard3a7d9292005-08-21 09:26:42 +00002472 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002473 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2474 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2475#if !defined(CONFIG_USER_ONLY)
2476 tb_invalidate_phys_page_fast(ram_addr, 2);
2477 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2478#endif
2479 }
pbrook0f459d12008-06-09 00:20:13 +00002480 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002481#ifdef USE_KQEMU
2482 if (cpu_single_env->kqemu_enabled &&
2483 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2484 kqemu_modify_page(cpu_single_env, ram_addr);
2485#endif
bellardf23db162005-08-21 19:12:28 +00002486 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2487 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2488 /* we remove the notdirty callback only if the code has been
2489 flushed */
2490 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002491 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002492}
2493
pbrook0f459d12008-06-09 00:20:13 +00002494static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2495 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002496{
bellard3a7d9292005-08-21 09:26:42 +00002497 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002498 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2499 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2500#if !defined(CONFIG_USER_ONLY)
2501 tb_invalidate_phys_page_fast(ram_addr, 4);
2502 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2503#endif
2504 }
pbrook0f459d12008-06-09 00:20:13 +00002505 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002506#ifdef USE_KQEMU
2507 if (cpu_single_env->kqemu_enabled &&
2508 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2509 kqemu_modify_page(cpu_single_env, ram_addr);
2510#endif
bellardf23db162005-08-21 19:12:28 +00002511 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2512 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2513 /* we remove the notdirty callback only if the code has been
2514 flushed */
2515 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002516 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002517}
2518
bellard3a7d9292005-08-21 09:26:42 +00002519static CPUReadMemoryFunc *error_mem_read[3] = {
2520 NULL, /* never used */
2521 NULL, /* never used */
2522 NULL, /* never used */
2523};
2524
bellard1ccde1c2004-02-06 19:46:14 +00002525static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2526 notdirty_mem_writeb,
2527 notdirty_mem_writew,
2528 notdirty_mem_writel,
2529};
2530
pbrook0f459d12008-06-09 00:20:13 +00002531/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002532static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002533{
2534 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002535 target_ulong pc, cs_base;
2536 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002537 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002538 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002539 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002540
aliguori06d55cc2008-11-18 20:24:06 +00002541 if (env->watchpoint_hit) {
2542 /* We re-entered the check after replacing the TB. Now raise
2543 * the debug interrupt so that is will trigger after the
2544 * current instruction. */
2545 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2546 return;
2547 }
pbrook2e70f6e2008-06-29 01:03:05 +00002548 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoria1d1bb32008-11-18 20:07:32 +00002549 for (wp = env->watchpoints; wp != NULL; wp = wp->next) {
aliguorib4051332008-11-18 20:14:20 +00002550 if ((vaddr == (wp->vaddr & len_mask) ||
2551 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002552 wp->flags |= BP_WATCHPOINT_HIT;
2553 if (!env->watchpoint_hit) {
2554 env->watchpoint_hit = wp;
2555 tb = tb_find_pc(env->mem_io_pc);
2556 if (!tb) {
2557 cpu_abort(env, "check_watchpoint: could not find TB for "
2558 "pc=%p", (void *)env->mem_io_pc);
2559 }
2560 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2561 tb_phys_invalidate(tb, -1);
2562 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2563 env->exception_index = EXCP_DEBUG;
2564 } else {
2565 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2566 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2567 }
2568 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002569 }
aliguori6e140f22008-11-18 20:37:55 +00002570 } else {
2571 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002572 }
2573 }
2574}
2575
pbrook6658ffb2007-03-16 23:58:11 +00002576/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2577 so these check for a hit then pass through to the normal out-of-line
2578 phys routines. */
2579static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2580{
aliguorib4051332008-11-18 20:14:20 +00002581 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002582 return ldub_phys(addr);
2583}
2584
2585static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2586{
aliguorib4051332008-11-18 20:14:20 +00002587 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002588 return lduw_phys(addr);
2589}
2590
2591static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2592{
aliguorib4051332008-11-18 20:14:20 +00002593 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002594 return ldl_phys(addr);
2595}
2596
pbrook6658ffb2007-03-16 23:58:11 +00002597static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2598 uint32_t val)
2599{
aliguorib4051332008-11-18 20:14:20 +00002600 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002601 stb_phys(addr, val);
2602}
2603
2604static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2605 uint32_t val)
2606{
aliguorib4051332008-11-18 20:14:20 +00002607 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002608 stw_phys(addr, val);
2609}
2610
2611static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2612 uint32_t val)
2613{
aliguorib4051332008-11-18 20:14:20 +00002614 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002615 stl_phys(addr, val);
2616}
2617
2618static CPUReadMemoryFunc *watch_mem_read[3] = {
2619 watch_mem_readb,
2620 watch_mem_readw,
2621 watch_mem_readl,
2622};
2623
2624static CPUWriteMemoryFunc *watch_mem_write[3] = {
2625 watch_mem_writeb,
2626 watch_mem_writew,
2627 watch_mem_writel,
2628};
pbrook6658ffb2007-03-16 23:58:11 +00002629
blueswir1db7b5422007-05-26 17:36:03 +00002630static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2631 unsigned int len)
2632{
blueswir1db7b5422007-05-26 17:36:03 +00002633 uint32_t ret;
2634 unsigned int idx;
2635
2636 idx = SUBPAGE_IDX(addr - mmio->base);
2637#if defined(DEBUG_SUBPAGE)
2638 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2639 mmio, len, addr, idx);
2640#endif
blueswir13ee89922008-01-02 19:45:26 +00002641 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len], addr);
blueswir1db7b5422007-05-26 17:36:03 +00002642
2643 return ret;
2644}
2645
2646static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2647 uint32_t value, unsigned int len)
2648{
blueswir1db7b5422007-05-26 17:36:03 +00002649 unsigned int idx;
2650
2651 idx = SUBPAGE_IDX(addr - mmio->base);
2652#if defined(DEBUG_SUBPAGE)
2653 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2654 mmio, len, addr, idx, value);
2655#endif
blueswir13ee89922008-01-02 19:45:26 +00002656 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002657}
2658
2659static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2660{
2661#if defined(DEBUG_SUBPAGE)
2662 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2663#endif
2664
2665 return subpage_readlen(opaque, addr, 0);
2666}
2667
2668static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2669 uint32_t value)
2670{
2671#if defined(DEBUG_SUBPAGE)
2672 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2673#endif
2674 subpage_writelen(opaque, addr, value, 0);
2675}
2676
2677static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2678{
2679#if defined(DEBUG_SUBPAGE)
2680 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2681#endif
2682
2683 return subpage_readlen(opaque, addr, 1);
2684}
2685
2686static void subpage_writew (void *opaque, target_phys_addr_t addr,
2687 uint32_t value)
2688{
2689#if defined(DEBUG_SUBPAGE)
2690 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2691#endif
2692 subpage_writelen(opaque, addr, value, 1);
2693}
2694
2695static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2696{
2697#if defined(DEBUG_SUBPAGE)
2698 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2699#endif
2700
2701 return subpage_readlen(opaque, addr, 2);
2702}
2703
2704static void subpage_writel (void *opaque,
2705 target_phys_addr_t addr, uint32_t value)
2706{
2707#if defined(DEBUG_SUBPAGE)
2708 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2709#endif
2710 subpage_writelen(opaque, addr, value, 2);
2711}
2712
2713static CPUReadMemoryFunc *subpage_read[] = {
2714 &subpage_readb,
2715 &subpage_readw,
2716 &subpage_readl,
2717};
2718
2719static CPUWriteMemoryFunc *subpage_write[] = {
2720 &subpage_writeb,
2721 &subpage_writew,
2722 &subpage_writel,
2723};
2724
2725static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002726 ram_addr_t memory)
blueswir1db7b5422007-05-26 17:36:03 +00002727{
2728 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002729 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002730
2731 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2732 return -1;
2733 idx = SUBPAGE_IDX(start);
2734 eidx = SUBPAGE_IDX(end);
2735#if defined(DEBUG_SUBPAGE)
2736 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2737 mmio, start, end, idx, eidx, memory);
2738#endif
2739 memory >>= IO_MEM_SHIFT;
2740 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002741 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002742 if (io_mem_read[memory][i]) {
2743 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2744 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
2745 }
2746 if (io_mem_write[memory][i]) {
2747 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2748 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
2749 }
blueswir14254fab2008-01-01 16:57:19 +00002750 }
blueswir1db7b5422007-05-26 17:36:03 +00002751 }
2752
2753 return 0;
2754}
2755
aurel3200f82b82008-04-27 21:12:55 +00002756static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2757 ram_addr_t orig_memory)
blueswir1db7b5422007-05-26 17:36:03 +00002758{
2759 subpage_t *mmio;
2760 int subpage_memory;
2761
2762 mmio = qemu_mallocz(sizeof(subpage_t));
2763 if (mmio != NULL) {
2764 mmio->base = base;
2765 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2766#if defined(DEBUG_SUBPAGE)
2767 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2768 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2769#endif
2770 *phys = subpage_memory | IO_MEM_SUBPAGE;
2771 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2772 }
2773
2774 return mmio;
2775}
2776
bellard33417e72003-08-10 21:47:01 +00002777static void io_mem_init(void)
2778{
bellard3a7d9292005-08-21 09:26:42 +00002779 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002780 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002781 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002782 io_mem_nb = 5;
2783
pbrook0f459d12008-06-09 00:20:13 +00002784 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002785 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002786 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002787 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002788 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002789}
2790
2791/* mem_read and mem_write are arrays of functions containing the
2792 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002793 2). Functions can be omitted with a NULL function pointer. The
2794 registered functions may be modified dynamically later.
2795 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002796 modified. If it is zero, a new io zone is allocated. The return
2797 value can be used with cpu_register_physical_memory(). (-1) is
2798 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002799int cpu_register_io_memory(int io_index,
2800 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002801 CPUWriteMemoryFunc **mem_write,
2802 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002803{
blueswir14254fab2008-01-01 16:57:19 +00002804 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002805
2806 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002807 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002808 return -1;
2809 io_index = io_mem_nb++;
2810 } else {
2811 if (io_index >= IO_MEM_NB_ENTRIES)
2812 return -1;
2813 }
bellardb5ff1b32005-11-26 10:38:39 +00002814
bellard33417e72003-08-10 21:47:01 +00002815 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002816 if (!mem_read[i] || !mem_write[i])
2817 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002818 io_mem_read[io_index][i] = mem_read[i];
2819 io_mem_write[io_index][i] = mem_write[i];
2820 }
bellarda4193c82004-06-03 14:01:43 +00002821 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002822 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002823}
bellard61382a52003-10-27 21:22:23 +00002824
bellard8926b512004-10-10 15:14:20 +00002825CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2826{
2827 return io_mem_write[io_index >> IO_MEM_SHIFT];
2828}
2829
2830CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2831{
2832 return io_mem_read[io_index >> IO_MEM_SHIFT];
2833}
2834
pbrooke2eef172008-06-08 01:09:01 +00002835#endif /* !defined(CONFIG_USER_ONLY) */
2836
bellard13eb76e2004-01-24 15:23:36 +00002837/* physical memory access (slow version, mainly for debug) */
2838#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002839void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002840 int len, int is_write)
2841{
2842 int l, flags;
2843 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002844 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002845
2846 while (len > 0) {
2847 page = addr & TARGET_PAGE_MASK;
2848 l = (page + TARGET_PAGE_SIZE) - addr;
2849 if (l > len)
2850 l = len;
2851 flags = page_get_flags(page);
2852 if (!(flags & PAGE_VALID))
2853 return;
2854 if (is_write) {
2855 if (!(flags & PAGE_WRITE))
2856 return;
bellard579a97f2007-11-11 14:26:47 +00002857 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002858 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002859 /* FIXME - should this return an error rather than just fail? */
2860 return;
aurel3272fb7da2008-04-27 23:53:45 +00002861 memcpy(p, buf, l);
2862 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002863 } else {
2864 if (!(flags & PAGE_READ))
2865 return;
bellard579a97f2007-11-11 14:26:47 +00002866 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002867 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002868 /* FIXME - should this return an error rather than just fail? */
2869 return;
aurel3272fb7da2008-04-27 23:53:45 +00002870 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002871 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002872 }
2873 len -= l;
2874 buf += l;
2875 addr += l;
2876 }
2877}
bellard8df1cd02005-01-28 22:37:22 +00002878
bellard13eb76e2004-01-24 15:23:36 +00002879#else
ths5fafdf22007-09-16 21:08:06 +00002880void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002881 int len, int is_write)
2882{
2883 int l, io_index;
2884 uint8_t *ptr;
2885 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002886 target_phys_addr_t page;
2887 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002888 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002889
bellard13eb76e2004-01-24 15:23:36 +00002890 while (len > 0) {
2891 page = addr & TARGET_PAGE_MASK;
2892 l = (page + TARGET_PAGE_SIZE) - addr;
2893 if (l > len)
2894 l = len;
bellard92e873b2004-05-21 14:52:29 +00002895 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002896 if (!p) {
2897 pd = IO_MEM_UNASSIGNED;
2898 } else {
2899 pd = p->phys_offset;
2900 }
ths3b46e622007-09-17 08:09:54 +00002901
bellard13eb76e2004-01-24 15:23:36 +00002902 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002903 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002904 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002905 /* XXX: could force cpu_single_env to NULL to avoid
2906 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002907 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002908 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002909 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002910 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002911 l = 4;
2912 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002913 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002914 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002915 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002916 l = 2;
2917 } else {
bellard1c213d12005-09-03 10:49:04 +00002918 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002919 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002920 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002921 l = 1;
2922 }
2923 } else {
bellardb448f2f2004-02-25 23:24:04 +00002924 unsigned long addr1;
2925 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002926 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002927 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002928 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002929 if (!cpu_physical_memory_is_dirty(addr1)) {
2930 /* invalidate code */
2931 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2932 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002933 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002934 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002935 }
bellard13eb76e2004-01-24 15:23:36 +00002936 }
2937 } else {
ths5fafdf22007-09-16 21:08:06 +00002938 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002939 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002940 /* I/O case */
2941 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2942 if (l >= 4 && ((addr & 3) == 0)) {
2943 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002944 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002945 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002946 l = 4;
2947 } else if (l >= 2 && ((addr & 1) == 0)) {
2948 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002949 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002950 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002951 l = 2;
2952 } else {
bellard1c213d12005-09-03 10:49:04 +00002953 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002954 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002955 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002956 l = 1;
2957 }
2958 } else {
2959 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002960 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002961 (addr & ~TARGET_PAGE_MASK);
2962 memcpy(buf, ptr, l);
2963 }
2964 }
2965 len -= l;
2966 buf += l;
2967 addr += l;
2968 }
2969}
bellard8df1cd02005-01-28 22:37:22 +00002970
bellardd0ecd2a2006-04-23 17:14:48 +00002971/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002972void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002973 const uint8_t *buf, int len)
2974{
2975 int l;
2976 uint8_t *ptr;
2977 target_phys_addr_t page;
2978 unsigned long pd;
2979 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002980
bellardd0ecd2a2006-04-23 17:14:48 +00002981 while (len > 0) {
2982 page = addr & TARGET_PAGE_MASK;
2983 l = (page + TARGET_PAGE_SIZE) - addr;
2984 if (l > len)
2985 l = len;
2986 p = phys_page_find(page >> TARGET_PAGE_BITS);
2987 if (!p) {
2988 pd = IO_MEM_UNASSIGNED;
2989 } else {
2990 pd = p->phys_offset;
2991 }
ths3b46e622007-09-17 08:09:54 +00002992
bellardd0ecd2a2006-04-23 17:14:48 +00002993 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002994 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2995 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002996 /* do nothing */
2997 } else {
2998 unsigned long addr1;
2999 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3000 /* ROM/RAM case */
3001 ptr = phys_ram_base + addr1;
3002 memcpy(ptr, buf, l);
3003 }
3004 len -= l;
3005 buf += l;
3006 addr += l;
3007 }
3008}
3009
3010
bellard8df1cd02005-01-28 22:37:22 +00003011/* warning: addr must be aligned */
3012uint32_t ldl_phys(target_phys_addr_t addr)
3013{
3014 int io_index;
3015 uint8_t *ptr;
3016 uint32_t val;
3017 unsigned long pd;
3018 PhysPageDesc *p;
3019
3020 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3021 if (!p) {
3022 pd = IO_MEM_UNASSIGNED;
3023 } else {
3024 pd = p->phys_offset;
3025 }
ths3b46e622007-09-17 08:09:54 +00003026
ths5fafdf22007-09-16 21:08:06 +00003027 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003028 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003029 /* I/O case */
3030 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3031 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3032 } else {
3033 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003034 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003035 (addr & ~TARGET_PAGE_MASK);
3036 val = ldl_p(ptr);
3037 }
3038 return val;
3039}
3040
bellard84b7b8e2005-11-28 21:19:04 +00003041/* warning: addr must be aligned */
3042uint64_t ldq_phys(target_phys_addr_t addr)
3043{
3044 int io_index;
3045 uint8_t *ptr;
3046 uint64_t val;
3047 unsigned long pd;
3048 PhysPageDesc *p;
3049
3050 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3051 if (!p) {
3052 pd = IO_MEM_UNASSIGNED;
3053 } else {
3054 pd = p->phys_offset;
3055 }
ths3b46e622007-09-17 08:09:54 +00003056
bellard2a4188a2006-06-25 21:54:59 +00003057 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3058 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003059 /* I/O case */
3060 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3061#ifdef TARGET_WORDS_BIGENDIAN
3062 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3063 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3064#else
3065 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3066 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3067#endif
3068 } else {
3069 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003070 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003071 (addr & ~TARGET_PAGE_MASK);
3072 val = ldq_p(ptr);
3073 }
3074 return val;
3075}
3076
bellardaab33092005-10-30 20:48:42 +00003077/* XXX: optimize */
3078uint32_t ldub_phys(target_phys_addr_t addr)
3079{
3080 uint8_t val;
3081 cpu_physical_memory_read(addr, &val, 1);
3082 return val;
3083}
3084
3085/* XXX: optimize */
3086uint32_t lduw_phys(target_phys_addr_t addr)
3087{
3088 uint16_t val;
3089 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3090 return tswap16(val);
3091}
3092
bellard8df1cd02005-01-28 22:37:22 +00003093/* warning: addr must be aligned. The ram page is not masked as dirty
3094 and the code inside is not invalidated. It is useful if the dirty
3095 bits are used to track modified PTEs */
3096void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3097{
3098 int io_index;
3099 uint8_t *ptr;
3100 unsigned long pd;
3101 PhysPageDesc *p;
3102
3103 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3104 if (!p) {
3105 pd = IO_MEM_UNASSIGNED;
3106 } else {
3107 pd = p->phys_offset;
3108 }
ths3b46e622007-09-17 08:09:54 +00003109
bellard3a7d9292005-08-21 09:26:42 +00003110 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003111 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3112 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3113 } else {
aliguori74576192008-10-06 14:02:03 +00003114 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3115 ptr = phys_ram_base + addr1;
bellard8df1cd02005-01-28 22:37:22 +00003116 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003117
3118 if (unlikely(in_migration)) {
3119 if (!cpu_physical_memory_is_dirty(addr1)) {
3120 /* invalidate code */
3121 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3122 /* set dirty bit */
3123 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3124 (0xff & ~CODE_DIRTY_FLAG);
3125 }
3126 }
bellard8df1cd02005-01-28 22:37:22 +00003127 }
3128}
3129
j_mayerbc98a7e2007-04-04 07:55:12 +00003130void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3131{
3132 int io_index;
3133 uint8_t *ptr;
3134 unsigned long pd;
3135 PhysPageDesc *p;
3136
3137 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3138 if (!p) {
3139 pd = IO_MEM_UNASSIGNED;
3140 } else {
3141 pd = p->phys_offset;
3142 }
ths3b46e622007-09-17 08:09:54 +00003143
j_mayerbc98a7e2007-04-04 07:55:12 +00003144 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3145 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3146#ifdef TARGET_WORDS_BIGENDIAN
3147 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3148 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3149#else
3150 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3151 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3152#endif
3153 } else {
ths5fafdf22007-09-16 21:08:06 +00003154 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003155 (addr & ~TARGET_PAGE_MASK);
3156 stq_p(ptr, val);
3157 }
3158}
3159
bellard8df1cd02005-01-28 22:37:22 +00003160/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003161void stl_phys(target_phys_addr_t addr, uint32_t val)
3162{
3163 int io_index;
3164 uint8_t *ptr;
3165 unsigned long pd;
3166 PhysPageDesc *p;
3167
3168 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3169 if (!p) {
3170 pd = IO_MEM_UNASSIGNED;
3171 } else {
3172 pd = p->phys_offset;
3173 }
ths3b46e622007-09-17 08:09:54 +00003174
bellard3a7d9292005-08-21 09:26:42 +00003175 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003176 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3177 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3178 } else {
3179 unsigned long addr1;
3180 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3181 /* RAM case */
3182 ptr = phys_ram_base + addr1;
3183 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003184 if (!cpu_physical_memory_is_dirty(addr1)) {
3185 /* invalidate code */
3186 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3187 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003188 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3189 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003190 }
bellard8df1cd02005-01-28 22:37:22 +00003191 }
3192}
3193
bellardaab33092005-10-30 20:48:42 +00003194/* XXX: optimize */
3195void stb_phys(target_phys_addr_t addr, uint32_t val)
3196{
3197 uint8_t v = val;
3198 cpu_physical_memory_write(addr, &v, 1);
3199}
3200
3201/* XXX: optimize */
3202void stw_phys(target_phys_addr_t addr, uint32_t val)
3203{
3204 uint16_t v = tswap16(val);
3205 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3206}
3207
3208/* XXX: optimize */
3209void stq_phys(target_phys_addr_t addr, uint64_t val)
3210{
3211 val = tswap64(val);
3212 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3213}
3214
bellard13eb76e2004-01-24 15:23:36 +00003215#endif
3216
3217/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003218int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003219 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003220{
3221 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003222 target_phys_addr_t phys_addr;
3223 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003224
3225 while (len > 0) {
3226 page = addr & TARGET_PAGE_MASK;
3227 phys_addr = cpu_get_phys_page_debug(env, page);
3228 /* if no physical page mapped, return an error */
3229 if (phys_addr == -1)
3230 return -1;
3231 l = (page + TARGET_PAGE_SIZE) - addr;
3232 if (l > len)
3233 l = len;
ths5fafdf22007-09-16 21:08:06 +00003234 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003235 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003236 len -= l;
3237 buf += l;
3238 addr += l;
3239 }
3240 return 0;
3241}
3242
pbrook2e70f6e2008-06-29 01:03:05 +00003243/* in deterministic execution mode, instructions doing device I/Os
3244 must be at the end of the TB */
3245void cpu_io_recompile(CPUState *env, void *retaddr)
3246{
3247 TranslationBlock *tb;
3248 uint32_t n, cflags;
3249 target_ulong pc, cs_base;
3250 uint64_t flags;
3251
3252 tb = tb_find_pc((unsigned long)retaddr);
3253 if (!tb) {
3254 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3255 retaddr);
3256 }
3257 n = env->icount_decr.u16.low + tb->icount;
3258 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3259 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003260 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003261 n = n - env->icount_decr.u16.low;
3262 /* Generate a new TB ending on the I/O insn. */
3263 n++;
3264 /* On MIPS and SH, delay slot instructions can only be restarted if
3265 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003266 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003267 branch. */
3268#if defined(TARGET_MIPS)
3269 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3270 env->active_tc.PC -= 4;
3271 env->icount_decr.u16.low++;
3272 env->hflags &= ~MIPS_HFLAG_BMASK;
3273 }
3274#elif defined(TARGET_SH4)
3275 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3276 && n > 1) {
3277 env->pc -= 2;
3278 env->icount_decr.u16.low++;
3279 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3280 }
3281#endif
3282 /* This should never happen. */
3283 if (n > CF_COUNT_MASK)
3284 cpu_abort(env, "TB too big during recompile");
3285
3286 cflags = n | CF_LAST_IO;
3287 pc = tb->pc;
3288 cs_base = tb->cs_base;
3289 flags = tb->flags;
3290 tb_phys_invalidate(tb, -1);
3291 /* FIXME: In theory this could raise an exception. In practice
3292 we have already translated the block once so it's probably ok. */
3293 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003294 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003295 the first in the TB) then we end up generating a whole new TB and
3296 repeating the fault, which is horribly inefficient.
3297 Better would be to execute just this insn uncached, or generate a
3298 second new TB. */
3299 cpu_resume_from_signal(env, NULL);
3300}
3301
bellarde3db7222005-01-26 22:00:47 +00003302void dump_exec_info(FILE *f,
3303 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3304{
3305 int i, target_code_size, max_target_code_size;
3306 int direct_jmp_count, direct_jmp2_count, cross_page;
3307 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003308
bellarde3db7222005-01-26 22:00:47 +00003309 target_code_size = 0;
3310 max_target_code_size = 0;
3311 cross_page = 0;
3312 direct_jmp_count = 0;
3313 direct_jmp2_count = 0;
3314 for(i = 0; i < nb_tbs; i++) {
3315 tb = &tbs[i];
3316 target_code_size += tb->size;
3317 if (tb->size > max_target_code_size)
3318 max_target_code_size = tb->size;
3319 if (tb->page_addr[1] != -1)
3320 cross_page++;
3321 if (tb->tb_next_offset[0] != 0xffff) {
3322 direct_jmp_count++;
3323 if (tb->tb_next_offset[1] != 0xffff) {
3324 direct_jmp2_count++;
3325 }
3326 }
3327 }
3328 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003329 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003330 cpu_fprintf(f, "gen code size %ld/%ld\n",
3331 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3332 cpu_fprintf(f, "TB count %d/%d\n",
3333 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003334 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003335 nb_tbs ? target_code_size / nb_tbs : 0,
3336 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003337 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003338 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3339 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003340 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3341 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003342 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3343 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003344 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003345 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3346 direct_jmp2_count,
3347 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003348 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003349 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3350 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3351 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003352 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003353}
3354
ths5fafdf22007-09-16 21:08:06 +00003355#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003356
3357#define MMUSUFFIX _cmmu
3358#define GETPC() NULL
3359#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003360#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003361
3362#define SHIFT 0
3363#include "softmmu_template.h"
3364
3365#define SHIFT 1
3366#include "softmmu_template.h"
3367
3368#define SHIFT 2
3369#include "softmmu_template.h"
3370
3371#define SHIFT 3
3372#include "softmmu_template.h"
3373
3374#undef env
3375
3376#endif