blob: cb9a7eb34c8d48aff7054ed851f7f96d2ce39340 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
43#endif
bellard54936002003-05-13 00:25:15 +000044
bellardfd6ce8f2003-05-14 19:00:11 +000045//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000046//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000047//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000048//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000049
50/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000051//#define DEBUG_TB_CHECK
52//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000053
ths1196be32007-03-17 15:17:58 +000054//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000055//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000056
pbrook99773bd2006-04-16 15:14:59 +000057#if !defined(CONFIG_USER_ONLY)
58/* TB consistency checks only implemented for usermode emulation. */
59#undef DEBUG_TB_CHECK
60#endif
61
bellard9fa3e852004-01-04 18:06:42 +000062#define SMC_BITMAP_USE_THRESHOLD 10
63
64#define MMAP_AREA_START 0x00000000
65#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000066
bellard108c49b2005-07-24 12:55:09 +000067#if defined(TARGET_SPARC64)
68#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000069#elif defined(TARGET_SPARC)
70#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000071#elif defined(TARGET_ALPHA)
72#define TARGET_PHYS_ADDR_SPACE_BITS 42
73#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000074#elif defined(TARGET_PPC64)
75#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000076#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
77#define TARGET_PHYS_ADDR_SPACE_BITS 42
78#elif defined(TARGET_I386) && !defined(USE_KQEMU)
79#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000080#else
81/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
82#define TARGET_PHYS_ADDR_SPACE_BITS 32
83#endif
84
pbrookfab94c02008-05-24 13:56:15 +000085TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000086int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000087TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardfd6ce8f2003-05-14 19:00:11 +000088int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000089/* any access to the tbs or the page table must use this lock */
90spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000091
blueswir1141ac462008-07-26 15:05:57 +000092#if defined(__arm__) || defined(__sparc_v9__)
93/* The prologue must be reachable with a direct jump. ARM and Sparc64
94 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000095 section close to code segment. */
96#define code_gen_section \
97 __attribute__((__section__(".gen_code"))) \
98 __attribute__((aligned (32)))
99#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
bellard26a5f132008-05-28 12:30:31 +0000105uint8_t *code_gen_buffer;
106unsigned long code_gen_buffer_size;
107/* threshold to flush the translated code buffer */
108unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000109uint8_t *code_gen_ptr;
110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000112ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000113int phys_ram_fd;
114uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000115uint8_t *phys_ram_dirty;
bellarde9a1ab12007-02-08 23:08:38 +0000116static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000117#endif
bellard9fa3e852004-01-04 18:06:42 +0000118
bellard6a00d602005-11-21 23:25:50 +0000119CPUState *first_cpu;
120/* current CPU in the current thread. It is only valid inside
121 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000122CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000123/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000124 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000125 2 = Adaptive rate instruction counting. */
126int use_icount = 0;
127/* Current instruction counter. While executing translated code this may
128 include some instructions that have not yet been executed. */
129int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000130
bellard54936002003-05-13 00:25:15 +0000131typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000132 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000133 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000134 /* in order to optimize self modifying code, we count the number
135 of lookups we do to a given page to use a bitmap */
136 unsigned int code_write_count;
137 uint8_t *code_bitmap;
138#if defined(CONFIG_USER_ONLY)
139 unsigned long flags;
140#endif
bellard54936002003-05-13 00:25:15 +0000141} PageDesc;
142
bellard92e873b2004-05-21 14:52:29 +0000143typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000144 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000145 ram_addr_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000146} PhysPageDesc;
147
bellard54936002003-05-13 00:25:15 +0000148#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000149#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
150/* XXX: this is a temporary hack for alpha target.
151 * In the future, this is to be replaced by a multi-level table
152 * to actually be able to handle the complete 64 bits address space.
153 */
154#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
155#else
aurel3203875442008-04-22 20:45:18 +0000156#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000157#endif
bellard54936002003-05-13 00:25:15 +0000158
159#define L1_SIZE (1 << L1_BITS)
160#define L2_SIZE (1 << L2_BITS)
161
bellard83fb7ad2004-07-05 21:25:26 +0000162unsigned long qemu_real_host_page_size;
163unsigned long qemu_host_page_bits;
164unsigned long qemu_host_page_size;
165unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000166
bellard92e873b2004-05-21 14:52:29 +0000167/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000168static PageDesc *l1_map[L1_SIZE];
bellard0a962c02005-02-10 22:00:27 +0000169PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000170
pbrooke2eef172008-06-08 01:09:01 +0000171#if !defined(CONFIG_USER_ONLY)
172static void io_mem_init(void);
173
bellard33417e72003-08-10 21:47:01 +0000174/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000175CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
176CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000177void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000178static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000179static int io_mem_watch;
180#endif
bellard33417e72003-08-10 21:47:01 +0000181
bellard34865132003-10-05 14:28:56 +0000182/* log support */
blueswir17ccfb2e2008-09-14 06:45:34 +0000183const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000184FILE *logfile;
185int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000186static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000187
bellarde3db7222005-01-26 22:00:47 +0000188/* statistics */
189static int tlb_flush_count;
190static int tb_flush_count;
191static int tb_phys_invalidate_count;
192
blueswir1db7b5422007-05-26 17:36:03 +0000193#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
194typedef struct subpage_t {
195 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000196 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
197 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
198 void *opaque[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000199} subpage_t;
200
bellard7cb69ca2008-05-10 10:55:51 +0000201#ifdef _WIN32
202static void map_exec(void *addr, long size)
203{
204 DWORD old_protect;
205 VirtualProtect(addr, size,
206 PAGE_EXECUTE_READWRITE, &old_protect);
207
208}
209#else
210static void map_exec(void *addr, long size)
211{
bellard43694152008-05-29 09:35:57 +0000212 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000213
bellard43694152008-05-29 09:35:57 +0000214 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000215 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000216 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000217
218 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000219 end += page_size - 1;
220 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000221
222 mprotect((void *)start, end - start,
223 PROT_READ | PROT_WRITE | PROT_EXEC);
224}
225#endif
226
bellardb346ff42003-06-15 20:05:50 +0000227static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000228{
bellard83fb7ad2004-07-05 21:25:26 +0000229 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000230 TARGET_PAGE_SIZE */
bellard67b915a2004-03-31 23:37:16 +0000231#ifdef _WIN32
bellardd5a8f072004-09-29 21:15:28 +0000232 {
233 SYSTEM_INFO system_info;
234 DWORD old_protect;
ths3b46e622007-09-17 08:09:54 +0000235
bellardd5a8f072004-09-29 21:15:28 +0000236 GetSystemInfo(&system_info);
237 qemu_real_host_page_size = system_info.dwPageSize;
bellardd5a8f072004-09-29 21:15:28 +0000238 }
bellard67b915a2004-03-31 23:37:16 +0000239#else
bellard83fb7ad2004-07-05 21:25:26 +0000240 qemu_real_host_page_size = getpagesize();
bellard67b915a2004-03-31 23:37:16 +0000241#endif
bellard83fb7ad2004-07-05 21:25:26 +0000242 if (qemu_host_page_size == 0)
243 qemu_host_page_size = qemu_real_host_page_size;
244 if (qemu_host_page_size < TARGET_PAGE_SIZE)
245 qemu_host_page_size = TARGET_PAGE_SIZE;
246 qemu_host_page_bits = 0;
247 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
248 qemu_host_page_bits++;
249 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000250 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
251 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000252
253#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
254 {
255 long long startaddr, endaddr;
256 FILE *f;
257 int n;
258
pbrookc8a706f2008-06-02 16:16:42 +0000259 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000260 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000261 f = fopen("/proc/self/maps", "r");
262 if (f) {
263 do {
264 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
265 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000266 startaddr = MIN(startaddr,
267 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
268 endaddr = MIN(endaddr,
269 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000270 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000271 TARGET_PAGE_ALIGN(endaddr),
272 PAGE_RESERVED);
273 }
274 } while (!feof(f));
275 fclose(f);
276 }
pbrookc8a706f2008-06-02 16:16:42 +0000277 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000278 }
279#endif
bellard54936002003-05-13 00:25:15 +0000280}
281
aliguori434929b2008-09-15 15:56:30 +0000282static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000283{
pbrook17e23772008-06-09 13:47:45 +0000284#if TARGET_LONG_BITS > 32
285 /* Host memory outside guest VM. For 32-bit targets we have already
286 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000287 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000288 return NULL;
289#endif
aliguori434929b2008-09-15 15:56:30 +0000290 return &l1_map[index >> L2_BITS];
291}
292
293static inline PageDesc *page_find_alloc(target_ulong index)
294{
295 PageDesc **lp, *p;
296 lp = page_l1_map(index);
297 if (!lp)
298 return NULL;
299
bellard54936002003-05-13 00:25:15 +0000300 p = *lp;
301 if (!p) {
302 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000303#if defined(CONFIG_USER_ONLY)
304 unsigned long addr;
305 size_t len = sizeof(PageDesc) * L2_SIZE;
306 /* Don't use qemu_malloc because it may recurse. */
307 p = mmap(0, len, PROT_READ | PROT_WRITE,
308 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000309 *lp = p;
pbrook17e23772008-06-09 13:47:45 +0000310 addr = h2g(p);
311 if (addr == (target_ulong)addr) {
312 page_set_flags(addr & TARGET_PAGE_MASK,
313 TARGET_PAGE_ALIGN(addr + len),
314 PAGE_RESERVED);
315 }
316#else
317 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
318 *lp = p;
319#endif
bellard54936002003-05-13 00:25:15 +0000320 }
321 return p + (index & (L2_SIZE - 1));
322}
323
aurel3200f82b82008-04-27 21:12:55 +0000324static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000325{
aliguori434929b2008-09-15 15:56:30 +0000326 PageDesc **lp, *p;
327 lp = page_l1_map(index);
328 if (!lp)
329 return NULL;
bellard54936002003-05-13 00:25:15 +0000330
aliguori434929b2008-09-15 15:56:30 +0000331 p = *lp;
bellard54936002003-05-13 00:25:15 +0000332 if (!p)
333 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000334 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000335}
336
bellard108c49b2005-07-24 12:55:09 +0000337static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000338{
bellard108c49b2005-07-24 12:55:09 +0000339 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000340 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000341
bellard108c49b2005-07-24 12:55:09 +0000342 p = (void **)l1_phys_map;
343#if TARGET_PHYS_ADDR_SPACE_BITS > 32
344
345#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
346#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
347#endif
348 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000349 p = *lp;
350 if (!p) {
351 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000352 if (!alloc)
353 return NULL;
354 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
355 memset(p, 0, sizeof(void *) * L1_SIZE);
356 *lp = p;
357 }
358#endif
359 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000360 pd = *lp;
361 if (!pd) {
362 int i;
bellard108c49b2005-07-24 12:55:09 +0000363 /* allocate if not found */
364 if (!alloc)
365 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000366 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
367 *lp = pd;
368 for (i = 0; i < L2_SIZE; i++)
369 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000370 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000371 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000372}
373
bellard108c49b2005-07-24 12:55:09 +0000374static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000375{
bellard108c49b2005-07-24 12:55:09 +0000376 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000377}
378
bellard9fa3e852004-01-04 18:06:42 +0000379#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000380static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000381static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000382 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000383#define mmap_lock() do { } while(0)
384#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000385#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000386
bellard43694152008-05-29 09:35:57 +0000387#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
388
389#if defined(CONFIG_USER_ONLY)
390/* Currently it is not recommanded to allocate big chunks of data in
391 user mode. It will change when a dedicated libc will be used */
392#define USE_STATIC_CODE_GEN_BUFFER
393#endif
394
395#ifdef USE_STATIC_CODE_GEN_BUFFER
396static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
397#endif
398
blueswir18fcd3692008-08-17 20:26:25 +0000399static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000400{
bellard43694152008-05-29 09:35:57 +0000401#ifdef USE_STATIC_CODE_GEN_BUFFER
402 code_gen_buffer = static_code_gen_buffer;
403 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
404 map_exec(code_gen_buffer, code_gen_buffer_size);
405#else
bellard26a5f132008-05-28 12:30:31 +0000406 code_gen_buffer_size = tb_size;
407 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000408#if defined(CONFIG_USER_ONLY)
409 /* in user mode, phys_ram_size is not meaningful */
410 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
411#else
bellard26a5f132008-05-28 12:30:31 +0000412 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000413 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000414#endif
bellard26a5f132008-05-28 12:30:31 +0000415 }
416 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
417 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
418 /* The code gen buffer location may have constraints depending on
419 the host cpu and OS */
420#if defined(__linux__)
421 {
422 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000423 void *start = NULL;
424
bellard26a5f132008-05-28 12:30:31 +0000425 flags = MAP_PRIVATE | MAP_ANONYMOUS;
426#if defined(__x86_64__)
427 flags |= MAP_32BIT;
428 /* Cannot map more than that */
429 if (code_gen_buffer_size > (800 * 1024 * 1024))
430 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000431#elif defined(__sparc_v9__)
432 // Map the buffer below 2G, so we can use direct calls and branches
433 flags |= MAP_FIXED;
434 start = (void *) 0x60000000UL;
435 if (code_gen_buffer_size > (512 * 1024 * 1024))
436 code_gen_buffer_size = (512 * 1024 * 1024);
bellard26a5f132008-05-28 12:30:31 +0000437#endif
blueswir1141ac462008-07-26 15:05:57 +0000438 code_gen_buffer = mmap(start, code_gen_buffer_size,
439 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000440 flags, -1, 0);
441 if (code_gen_buffer == MAP_FAILED) {
442 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
443 exit(1);
444 }
445 }
446#else
447 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
448 if (!code_gen_buffer) {
449 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
450 exit(1);
451 }
452 map_exec(code_gen_buffer, code_gen_buffer_size);
453#endif
bellard43694152008-05-29 09:35:57 +0000454#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000455 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
456 code_gen_buffer_max_size = code_gen_buffer_size -
457 code_gen_max_block_size();
458 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
459 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
460}
461
462/* Must be called before using the QEMU cpus. 'tb_size' is the size
463 (in bytes) allocated to the translation buffer. Zero means default
464 size. */
465void cpu_exec_init_all(unsigned long tb_size)
466{
bellard26a5f132008-05-28 12:30:31 +0000467 cpu_gen_init();
468 code_gen_alloc(tb_size);
469 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000470 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000471#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000472 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000473#endif
bellard26a5f132008-05-28 12:30:31 +0000474}
475
pbrook9656f322008-07-01 20:01:19 +0000476#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
477
478#define CPU_COMMON_SAVE_VERSION 1
479
480static void cpu_common_save(QEMUFile *f, void *opaque)
481{
482 CPUState *env = opaque;
483
484 qemu_put_be32s(f, &env->halted);
485 qemu_put_be32s(f, &env->interrupt_request);
486}
487
488static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
489{
490 CPUState *env = opaque;
491
492 if (version_id != CPU_COMMON_SAVE_VERSION)
493 return -EINVAL;
494
495 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000496 qemu_get_be32s(f, &env->interrupt_request);
pbrook9656f322008-07-01 20:01:19 +0000497 tlb_flush(env, 1);
498
499 return 0;
500}
501#endif
502
bellard6a00d602005-11-21 23:25:50 +0000503void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000504{
bellard6a00d602005-11-21 23:25:50 +0000505 CPUState **penv;
506 int cpu_index;
507
bellard6a00d602005-11-21 23:25:50 +0000508 env->next_cpu = NULL;
509 penv = &first_cpu;
510 cpu_index = 0;
511 while (*penv != NULL) {
512 penv = (CPUState **)&(*penv)->next_cpu;
513 cpu_index++;
514 }
515 env->cpu_index = cpu_index;
pbrook6658ffb2007-03-16 23:58:11 +0000516 env->nb_watchpoints = 0;
bellard6a00d602005-11-21 23:25:50 +0000517 *penv = env;
pbrookb3c77242008-06-30 16:31:04 +0000518#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000519 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
520 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000521 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
522 cpu_save, cpu_load, env);
523#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000524}
525
bellard9fa3e852004-01-04 18:06:42 +0000526static inline void invalidate_page_bitmap(PageDesc *p)
527{
528 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000529 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000530 p->code_bitmap = NULL;
531 }
532 p->code_write_count = 0;
533}
534
bellardfd6ce8f2003-05-14 19:00:11 +0000535/* set to NULL all the 'first_tb' fields in all PageDescs */
536static void page_flush_tb(void)
537{
538 int i, j;
539 PageDesc *p;
540
541 for(i = 0; i < L1_SIZE; i++) {
542 p = l1_map[i];
543 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000544 for(j = 0; j < L2_SIZE; j++) {
545 p->first_tb = NULL;
546 invalidate_page_bitmap(p);
547 p++;
548 }
bellardfd6ce8f2003-05-14 19:00:11 +0000549 }
550 }
551}
552
553/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000554/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000555void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000556{
bellard6a00d602005-11-21 23:25:50 +0000557 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000558#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000559 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
560 (unsigned long)(code_gen_ptr - code_gen_buffer),
561 nb_tbs, nb_tbs > 0 ?
562 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000563#endif
bellard26a5f132008-05-28 12:30:31 +0000564 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000565 cpu_abort(env1, "Internal error: code buffer overflow\n");
566
bellardfd6ce8f2003-05-14 19:00:11 +0000567 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000568
bellard6a00d602005-11-21 23:25:50 +0000569 for(env = first_cpu; env != NULL; env = env->next_cpu) {
570 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
571 }
bellard9fa3e852004-01-04 18:06:42 +0000572
bellard8a8a6082004-10-03 13:36:49 +0000573 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000574 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000575
bellardfd6ce8f2003-05-14 19:00:11 +0000576 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000577 /* XXX: flush processor icache at this point if cache flush is
578 expensive */
bellarde3db7222005-01-26 22:00:47 +0000579 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000580}
581
582#ifdef DEBUG_TB_CHECK
583
j_mayerbc98a7e2007-04-04 07:55:12 +0000584static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000585{
586 TranslationBlock *tb;
587 int i;
588 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000589 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
590 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000591 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
592 address >= tb->pc + tb->size)) {
593 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000594 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000595 }
596 }
597 }
598}
599
600/* verify that all the pages have correct rights for code */
601static void tb_page_check(void)
602{
603 TranslationBlock *tb;
604 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000605
pbrook99773bd2006-04-16 15:14:59 +0000606 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
607 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000608 flags1 = page_get_flags(tb->pc);
609 flags2 = page_get_flags(tb->pc + tb->size - 1);
610 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
611 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000612 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000613 }
614 }
615 }
616}
617
bellardd4e81642003-05-25 16:46:15 +0000618void tb_jmp_check(TranslationBlock *tb)
619{
620 TranslationBlock *tb1;
621 unsigned int n1;
622
623 /* suppress any remaining jumps to this TB */
624 tb1 = tb->jmp_first;
625 for(;;) {
626 n1 = (long)tb1 & 3;
627 tb1 = (TranslationBlock *)((long)tb1 & ~3);
628 if (n1 == 2)
629 break;
630 tb1 = tb1->jmp_next[n1];
631 }
632 /* check end of list */
633 if (tb1 != tb) {
634 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
635 }
636}
637
bellardfd6ce8f2003-05-14 19:00:11 +0000638#endif
639
640/* invalidate one TB */
641static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
642 int next_offset)
643{
644 TranslationBlock *tb1;
645 for(;;) {
646 tb1 = *ptb;
647 if (tb1 == tb) {
648 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
649 break;
650 }
651 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
652 }
653}
654
bellard9fa3e852004-01-04 18:06:42 +0000655static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
656{
657 TranslationBlock *tb1;
658 unsigned int n1;
659
660 for(;;) {
661 tb1 = *ptb;
662 n1 = (long)tb1 & 3;
663 tb1 = (TranslationBlock *)((long)tb1 & ~3);
664 if (tb1 == tb) {
665 *ptb = tb1->page_next[n1];
666 break;
667 }
668 ptb = &tb1->page_next[n1];
669 }
670}
671
bellardd4e81642003-05-25 16:46:15 +0000672static inline void tb_jmp_remove(TranslationBlock *tb, int n)
673{
674 TranslationBlock *tb1, **ptb;
675 unsigned int n1;
676
677 ptb = &tb->jmp_next[n];
678 tb1 = *ptb;
679 if (tb1) {
680 /* find tb(n) in circular list */
681 for(;;) {
682 tb1 = *ptb;
683 n1 = (long)tb1 & 3;
684 tb1 = (TranslationBlock *)((long)tb1 & ~3);
685 if (n1 == n && tb1 == tb)
686 break;
687 if (n1 == 2) {
688 ptb = &tb1->jmp_first;
689 } else {
690 ptb = &tb1->jmp_next[n1];
691 }
692 }
693 /* now we can suppress tb(n) from the list */
694 *ptb = tb->jmp_next[n];
695
696 tb->jmp_next[n] = NULL;
697 }
698}
699
700/* reset the jump entry 'n' of a TB so that it is not chained to
701 another TB */
702static inline void tb_reset_jump(TranslationBlock *tb, int n)
703{
704 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
705}
706
pbrook2e70f6e2008-06-29 01:03:05 +0000707void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000708{
bellard6a00d602005-11-21 23:25:50 +0000709 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000710 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000711 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000712 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000713 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000714
bellard9fa3e852004-01-04 18:06:42 +0000715 /* remove the TB from the hash list */
716 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
717 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000718 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000719 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000720
bellard9fa3e852004-01-04 18:06:42 +0000721 /* remove the TB from the page list */
722 if (tb->page_addr[0] != page_addr) {
723 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
724 tb_page_remove(&p->first_tb, tb);
725 invalidate_page_bitmap(p);
726 }
727 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
728 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
729 tb_page_remove(&p->first_tb, tb);
730 invalidate_page_bitmap(p);
731 }
732
bellard8a40a182005-11-20 10:35:40 +0000733 tb_invalidated_flag = 1;
734
735 /* remove the TB from the hash list */
736 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000737 for(env = first_cpu; env != NULL; env = env->next_cpu) {
738 if (env->tb_jmp_cache[h] == tb)
739 env->tb_jmp_cache[h] = NULL;
740 }
bellard8a40a182005-11-20 10:35:40 +0000741
742 /* suppress this TB from the two jump lists */
743 tb_jmp_remove(tb, 0);
744 tb_jmp_remove(tb, 1);
745
746 /* suppress any remaining jumps to this TB */
747 tb1 = tb->jmp_first;
748 for(;;) {
749 n1 = (long)tb1 & 3;
750 if (n1 == 2)
751 break;
752 tb1 = (TranslationBlock *)((long)tb1 & ~3);
753 tb2 = tb1->jmp_next[n1];
754 tb_reset_jump(tb1, n1);
755 tb1->jmp_next[n1] = NULL;
756 tb1 = tb2;
757 }
758 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
759
bellarde3db7222005-01-26 22:00:47 +0000760 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000761}
762
763static inline void set_bits(uint8_t *tab, int start, int len)
764{
765 int end, mask, end1;
766
767 end = start + len;
768 tab += start >> 3;
769 mask = 0xff << (start & 7);
770 if ((start & ~7) == (end & ~7)) {
771 if (start < end) {
772 mask &= ~(0xff << (end & 7));
773 *tab |= mask;
774 }
775 } else {
776 *tab++ |= mask;
777 start = (start + 8) & ~7;
778 end1 = end & ~7;
779 while (start < end1) {
780 *tab++ = 0xff;
781 start += 8;
782 }
783 if (start < end) {
784 mask = ~(0xff << (end & 7));
785 *tab |= mask;
786 }
787 }
788}
789
790static void build_page_bitmap(PageDesc *p)
791{
792 int n, tb_start, tb_end;
793 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000794
pbrookb2a70812008-06-09 13:57:23 +0000795 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000796 if (!p->code_bitmap)
797 return;
bellard9fa3e852004-01-04 18:06:42 +0000798
799 tb = p->first_tb;
800 while (tb != NULL) {
801 n = (long)tb & 3;
802 tb = (TranslationBlock *)((long)tb & ~3);
803 /* NOTE: this is subtle as a TB may span two physical pages */
804 if (n == 0) {
805 /* NOTE: tb_end may be after the end of the page, but
806 it is not a problem */
807 tb_start = tb->pc & ~TARGET_PAGE_MASK;
808 tb_end = tb_start + tb->size;
809 if (tb_end > TARGET_PAGE_SIZE)
810 tb_end = TARGET_PAGE_SIZE;
811 } else {
812 tb_start = 0;
813 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
814 }
815 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
816 tb = tb->page_next[n];
817 }
818}
819
pbrook2e70f6e2008-06-29 01:03:05 +0000820TranslationBlock *tb_gen_code(CPUState *env,
821 target_ulong pc, target_ulong cs_base,
822 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000823{
824 TranslationBlock *tb;
825 uint8_t *tc_ptr;
826 target_ulong phys_pc, phys_page2, virt_page2;
827 int code_gen_size;
828
bellardc27004e2005-01-03 23:35:10 +0000829 phys_pc = get_phys_addr_code(env, pc);
830 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000831 if (!tb) {
832 /* flush must be done */
833 tb_flush(env);
834 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000835 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000836 /* Don't forget to invalidate previous TB info. */
837 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000838 }
839 tc_ptr = code_gen_ptr;
840 tb->tc_ptr = tc_ptr;
841 tb->cs_base = cs_base;
842 tb->flags = flags;
843 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000844 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000845 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000846
bellardd720b932004-04-25 17:57:43 +0000847 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000848 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000849 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000850 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000851 phys_page2 = get_phys_addr_code(env, virt_page2);
852 }
853 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000854 return tb;
bellardd720b932004-04-25 17:57:43 +0000855}
ths3b46e622007-09-17 08:09:54 +0000856
bellard9fa3e852004-01-04 18:06:42 +0000857/* invalidate all TBs which intersect with the target physical page
858 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000859 the same physical page. 'is_cpu_write_access' should be true if called
860 from a real cpu write access: the virtual CPU will exit the current
861 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000862void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000863 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000864{
bellardd720b932004-04-25 17:57:43 +0000865 int n, current_tb_modified, current_tb_not_found, current_flags;
bellardd720b932004-04-25 17:57:43 +0000866 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000867 PageDesc *p;
bellardea1c1802004-06-14 18:56:36 +0000868 TranslationBlock *tb, *tb_next, *current_tb, *saved_tb;
bellard9fa3e852004-01-04 18:06:42 +0000869 target_ulong tb_start, tb_end;
bellardd720b932004-04-25 17:57:43 +0000870 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000871
872 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000873 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000874 return;
ths5fafdf22007-09-16 21:08:06 +0000875 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000876 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
877 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000878 /* build code bitmap */
879 build_page_bitmap(p);
880 }
881
882 /* we remove all the TBs in the range [start, end[ */
883 /* XXX: see if in some cases it could be faster to invalidate all the code */
bellardd720b932004-04-25 17:57:43 +0000884 current_tb_not_found = is_cpu_write_access;
885 current_tb_modified = 0;
886 current_tb = NULL; /* avoid warning */
887 current_pc = 0; /* avoid warning */
888 current_cs_base = 0; /* avoid warning */
889 current_flags = 0; /* avoid warning */
bellard9fa3e852004-01-04 18:06:42 +0000890 tb = p->first_tb;
891 while (tb != NULL) {
892 n = (long)tb & 3;
893 tb = (TranslationBlock *)((long)tb & ~3);
894 tb_next = tb->page_next[n];
895 /* NOTE: this is subtle as a TB may span two physical pages */
896 if (n == 0) {
897 /* NOTE: tb_end may be after the end of the page, but
898 it is not a problem */
899 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
900 tb_end = tb_start + tb->size;
901 } else {
902 tb_start = tb->page_addr[1];
903 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
904 }
905 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000906#ifdef TARGET_HAS_PRECISE_SMC
907 if (current_tb_not_found) {
908 current_tb_not_found = 0;
909 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000910 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000911 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000912 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000913 }
914 }
915 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000916 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000917 /* If we are modifying the current TB, we must stop
918 its execution. We could be more precise by checking
919 that the modification is after the current PC, but it
920 would require a specialized function to partially
921 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000922
bellardd720b932004-04-25 17:57:43 +0000923 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000924 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000925 env->mem_io_pc, NULL);
bellardd720b932004-04-25 17:57:43 +0000926#if defined(TARGET_I386)
927 current_flags = env->hflags;
928 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
929 current_cs_base = (target_ulong)env->segs[R_CS].base;
930 current_pc = current_cs_base + env->eip;
931#else
932#error unsupported CPU
933#endif
934 }
935#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000936 /* we need to do that to handle the case where a signal
937 occurs while doing tb_phys_invalidate() */
938 saved_tb = NULL;
939 if (env) {
940 saved_tb = env->current_tb;
941 env->current_tb = NULL;
942 }
bellard9fa3e852004-01-04 18:06:42 +0000943 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000944 if (env) {
945 env->current_tb = saved_tb;
946 if (env->interrupt_request && env->current_tb)
947 cpu_interrupt(env, env->interrupt_request);
948 }
bellard9fa3e852004-01-04 18:06:42 +0000949 }
950 tb = tb_next;
951 }
952#if !defined(CONFIG_USER_ONLY)
953 /* if no code remaining, no need to continue to use slow writes */
954 if (!p->first_tb) {
955 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000956 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000957 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000958 }
959 }
960#endif
961#ifdef TARGET_HAS_PRECISE_SMC
962 if (current_tb_modified) {
963 /* we generate a block containing just the instruction
964 modifying the memory. It will ensure that it cannot modify
965 itself */
bellardea1c1802004-06-14 18:56:36 +0000966 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000967 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000968 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000969 }
970#endif
971}
972
973/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +0000974static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000975{
976 PageDesc *p;
977 int offset, b;
bellard59817cc2004-02-16 22:01:13 +0000978#if 0
bellarda4193c82004-06-03 14:01:43 +0000979 if (1) {
980 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +0000981 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
pbrook2e70f6e2008-06-29 01:03:05 +0000982 cpu_single_env->mem_io_vaddr, len,
ths5fafdf22007-09-16 21:08:06 +0000983 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +0000984 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
985 }
bellard59817cc2004-02-16 22:01:13 +0000986 }
987#endif
bellard9fa3e852004-01-04 18:06:42 +0000988 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000989 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000990 return;
991 if (p->code_bitmap) {
992 offset = start & ~TARGET_PAGE_MASK;
993 b = p->code_bitmap[offset >> 3] >> (offset & 7);
994 if (b & ((1 << len) - 1))
995 goto do_invalidate;
996 } else {
997 do_invalidate:
bellardd720b932004-04-25 17:57:43 +0000998 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +0000999 }
1000}
1001
bellard9fa3e852004-01-04 18:06:42 +00001002#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001003static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001004 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001005{
bellardd720b932004-04-25 17:57:43 +00001006 int n, current_flags, current_tb_modified;
1007 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +00001008 PageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001009 TranslationBlock *tb, *current_tb;
1010#ifdef TARGET_HAS_PRECISE_SMC
1011 CPUState *env = cpu_single_env;
1012#endif
bellard9fa3e852004-01-04 18:06:42 +00001013
1014 addr &= TARGET_PAGE_MASK;
1015 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001016 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001017 return;
1018 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001019 current_tb_modified = 0;
1020 current_tb = NULL;
1021 current_pc = 0; /* avoid warning */
1022 current_cs_base = 0; /* avoid warning */
1023 current_flags = 0; /* avoid warning */
1024#ifdef TARGET_HAS_PRECISE_SMC
1025 if (tb && pc != 0) {
1026 current_tb = tb_find_pc(pc);
1027 }
1028#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001029 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001030 n = (long)tb & 3;
1031 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001032#ifdef TARGET_HAS_PRECISE_SMC
1033 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001034 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001035 /* If we are modifying the current TB, we must stop
1036 its execution. We could be more precise by checking
1037 that the modification is after the current PC, but it
1038 would require a specialized function to partially
1039 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001040
bellardd720b932004-04-25 17:57:43 +00001041 current_tb_modified = 1;
1042 cpu_restore_state(current_tb, env, pc, puc);
1043#if defined(TARGET_I386)
1044 current_flags = env->hflags;
1045 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
1046 current_cs_base = (target_ulong)env->segs[R_CS].base;
1047 current_pc = current_cs_base + env->eip;
1048#else
1049#error unsupported CPU
1050#endif
1051 }
1052#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001053 tb_phys_invalidate(tb, addr);
1054 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001055 }
1056 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001057#ifdef TARGET_HAS_PRECISE_SMC
1058 if (current_tb_modified) {
1059 /* we generate a block containing just the instruction
1060 modifying the memory. It will ensure that it cannot modify
1061 itself */
bellardea1c1802004-06-14 18:56:36 +00001062 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001063 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001064 cpu_resume_from_signal(env, puc);
1065 }
1066#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001067}
bellard9fa3e852004-01-04 18:06:42 +00001068#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001069
1070/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001071static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001072 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001073{
1074 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001075 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001076
bellard9fa3e852004-01-04 18:06:42 +00001077 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001078 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001079 tb->page_next[n] = p->first_tb;
1080 last_first_tb = p->first_tb;
1081 p->first_tb = (TranslationBlock *)((long)tb | n);
1082 invalidate_page_bitmap(p);
1083
bellard107db442004-06-22 18:48:46 +00001084#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001085
bellard9fa3e852004-01-04 18:06:42 +00001086#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001087 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001088 target_ulong addr;
1089 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001090 int prot;
1091
bellardfd6ce8f2003-05-14 19:00:11 +00001092 /* force the host page as non writable (writes will have a
1093 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001094 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001095 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001096 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1097 addr += TARGET_PAGE_SIZE) {
1098
1099 p2 = page_find (addr >> TARGET_PAGE_BITS);
1100 if (!p2)
1101 continue;
1102 prot |= p2->flags;
1103 p2->flags &= ~PAGE_WRITE;
1104 page_get_flags(addr);
1105 }
ths5fafdf22007-09-16 21:08:06 +00001106 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001107 (prot & PAGE_BITS) & ~PAGE_WRITE);
1108#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001109 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001110 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001111#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001112 }
bellard9fa3e852004-01-04 18:06:42 +00001113#else
1114 /* if some code is already present, then the pages are already
1115 protected. So we handle the case where only the first TB is
1116 allocated in a physical page */
1117 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001118 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001119 }
1120#endif
bellardd720b932004-04-25 17:57:43 +00001121
1122#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001123}
1124
1125/* Allocate a new translation block. Flush the translation buffer if
1126 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001127TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001128{
1129 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001130
bellard26a5f132008-05-28 12:30:31 +00001131 if (nb_tbs >= code_gen_max_blocks ||
1132 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001133 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001134 tb = &tbs[nb_tbs++];
1135 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001136 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001137 return tb;
1138}
1139
pbrook2e70f6e2008-06-29 01:03:05 +00001140void tb_free(TranslationBlock *tb)
1141{
thsbf20dc02008-06-30 17:22:19 +00001142 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001143 Ignore the hard cases and just back up if this TB happens to
1144 be the last one generated. */
1145 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1146 code_gen_ptr = tb->tc_ptr;
1147 nb_tbs--;
1148 }
1149}
1150
bellard9fa3e852004-01-04 18:06:42 +00001151/* add a new TB and link it to the physical page tables. phys_page2 is
1152 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001153void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001154 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001155{
bellard9fa3e852004-01-04 18:06:42 +00001156 unsigned int h;
1157 TranslationBlock **ptb;
1158
pbrookc8a706f2008-06-02 16:16:42 +00001159 /* Grab the mmap lock to stop another thread invalidating this TB
1160 before we are done. */
1161 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001162 /* add in the physical hash table */
1163 h = tb_phys_hash_func(phys_pc);
1164 ptb = &tb_phys_hash[h];
1165 tb->phys_hash_next = *ptb;
1166 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001167
1168 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001169 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1170 if (phys_page2 != -1)
1171 tb_alloc_page(tb, 1, phys_page2);
1172 else
1173 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001174
bellardd4e81642003-05-25 16:46:15 +00001175 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1176 tb->jmp_next[0] = NULL;
1177 tb->jmp_next[1] = NULL;
1178
1179 /* init original jump addresses */
1180 if (tb->tb_next_offset[0] != 0xffff)
1181 tb_reset_jump(tb, 0);
1182 if (tb->tb_next_offset[1] != 0xffff)
1183 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001184
1185#ifdef DEBUG_TB_CHECK
1186 tb_page_check();
1187#endif
pbrookc8a706f2008-06-02 16:16:42 +00001188 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001189}
1190
bellarda513fe12003-05-27 23:29:48 +00001191/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1192 tb[1].tc_ptr. Return NULL if not found */
1193TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1194{
1195 int m_min, m_max, m;
1196 unsigned long v;
1197 TranslationBlock *tb;
1198
1199 if (nb_tbs <= 0)
1200 return NULL;
1201 if (tc_ptr < (unsigned long)code_gen_buffer ||
1202 tc_ptr >= (unsigned long)code_gen_ptr)
1203 return NULL;
1204 /* binary search (cf Knuth) */
1205 m_min = 0;
1206 m_max = nb_tbs - 1;
1207 while (m_min <= m_max) {
1208 m = (m_min + m_max) >> 1;
1209 tb = &tbs[m];
1210 v = (unsigned long)tb->tc_ptr;
1211 if (v == tc_ptr)
1212 return tb;
1213 else if (tc_ptr < v) {
1214 m_max = m - 1;
1215 } else {
1216 m_min = m + 1;
1217 }
ths5fafdf22007-09-16 21:08:06 +00001218 }
bellarda513fe12003-05-27 23:29:48 +00001219 return &tbs[m_max];
1220}
bellard75012672003-06-21 13:11:07 +00001221
bellardea041c02003-06-25 16:16:50 +00001222static void tb_reset_jump_recursive(TranslationBlock *tb);
1223
1224static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1225{
1226 TranslationBlock *tb1, *tb_next, **ptb;
1227 unsigned int n1;
1228
1229 tb1 = tb->jmp_next[n];
1230 if (tb1 != NULL) {
1231 /* find head of list */
1232 for(;;) {
1233 n1 = (long)tb1 & 3;
1234 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1235 if (n1 == 2)
1236 break;
1237 tb1 = tb1->jmp_next[n1];
1238 }
1239 /* we are now sure now that tb jumps to tb1 */
1240 tb_next = tb1;
1241
1242 /* remove tb from the jmp_first list */
1243 ptb = &tb_next->jmp_first;
1244 for(;;) {
1245 tb1 = *ptb;
1246 n1 = (long)tb1 & 3;
1247 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1248 if (n1 == n && tb1 == tb)
1249 break;
1250 ptb = &tb1->jmp_next[n1];
1251 }
1252 *ptb = tb->jmp_next[n];
1253 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001254
bellardea041c02003-06-25 16:16:50 +00001255 /* suppress the jump to next tb in generated code */
1256 tb_reset_jump(tb, n);
1257
bellard01243112004-01-04 15:48:17 +00001258 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001259 tb_reset_jump_recursive(tb_next);
1260 }
1261}
1262
1263static void tb_reset_jump_recursive(TranslationBlock *tb)
1264{
1265 tb_reset_jump_recursive2(tb, 0);
1266 tb_reset_jump_recursive2(tb, 1);
1267}
1268
bellard1fddef42005-04-17 19:16:13 +00001269#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001270static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1271{
j_mayer9b3c35e2007-04-07 11:21:28 +00001272 target_phys_addr_t addr;
1273 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001274 ram_addr_t ram_addr;
1275 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001276
pbrookc2f07f82006-04-08 17:14:56 +00001277 addr = cpu_get_phys_page_debug(env, pc);
1278 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1279 if (!p) {
1280 pd = IO_MEM_UNASSIGNED;
1281 } else {
1282 pd = p->phys_offset;
1283 }
1284 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001285 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001286}
bellardc27004e2005-01-03 23:35:10 +00001287#endif
bellardd720b932004-04-25 17:57:43 +00001288
pbrook6658ffb2007-03-16 23:58:11 +00001289/* Add a watchpoint. */
pbrook0f459d12008-06-09 00:20:13 +00001290int cpu_watchpoint_insert(CPUState *env, target_ulong addr, int type)
pbrook6658ffb2007-03-16 23:58:11 +00001291{
1292 int i;
1293
1294 for (i = 0; i < env->nb_watchpoints; i++) {
1295 if (addr == env->watchpoint[i].vaddr)
1296 return 0;
1297 }
1298 if (env->nb_watchpoints >= MAX_WATCHPOINTS)
1299 return -1;
1300
1301 i = env->nb_watchpoints++;
1302 env->watchpoint[i].vaddr = addr;
pbrook0f459d12008-06-09 00:20:13 +00001303 env->watchpoint[i].type = type;
pbrook6658ffb2007-03-16 23:58:11 +00001304 tlb_flush_page(env, addr);
1305 /* FIXME: This flush is needed because of the hack to make memory ops
1306 terminate the TB. It can be removed once the proper IO trap and
1307 re-execute bits are in. */
1308 tb_flush(env);
1309 return i;
1310}
1311
1312/* Remove a watchpoint. */
1313int cpu_watchpoint_remove(CPUState *env, target_ulong addr)
1314{
1315 int i;
1316
1317 for (i = 0; i < env->nb_watchpoints; i++) {
1318 if (addr == env->watchpoint[i].vaddr) {
1319 env->nb_watchpoints--;
1320 env->watchpoint[i] = env->watchpoint[env->nb_watchpoints];
1321 tlb_flush_page(env, addr);
1322 return 0;
1323 }
1324 }
1325 return -1;
1326}
1327
edgar_igl7d03f822008-05-17 18:58:29 +00001328/* Remove all watchpoints. */
1329void cpu_watchpoint_remove_all(CPUState *env) {
1330 int i;
1331
1332 for (i = 0; i < env->nb_watchpoints; i++) {
1333 tlb_flush_page(env, env->watchpoint[i].vaddr);
1334 }
1335 env->nb_watchpoints = 0;
1336}
1337
bellardc33a3462003-07-29 20:50:33 +00001338/* add a breakpoint. EXCP_DEBUG is returned by the CPU loop if a
1339 breakpoint is reached */
bellard2e126692004-04-25 21:28:44 +00001340int cpu_breakpoint_insert(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001341{
bellard1fddef42005-04-17 19:16:13 +00001342#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001343 int i;
ths3b46e622007-09-17 08:09:54 +00001344
bellard4c3a88a2003-07-26 12:06:08 +00001345 for(i = 0; i < env->nb_breakpoints; i++) {
1346 if (env->breakpoints[i] == pc)
1347 return 0;
1348 }
1349
1350 if (env->nb_breakpoints >= MAX_BREAKPOINTS)
1351 return -1;
1352 env->breakpoints[env->nb_breakpoints++] = pc;
ths3b46e622007-09-17 08:09:54 +00001353
bellardd720b932004-04-25 17:57:43 +00001354 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001355 return 0;
1356#else
1357 return -1;
1358#endif
1359}
1360
edgar_igl7d03f822008-05-17 18:58:29 +00001361/* remove all breakpoints */
1362void cpu_breakpoint_remove_all(CPUState *env) {
1363#if defined(TARGET_HAS_ICE)
1364 int i;
1365 for(i = 0; i < env->nb_breakpoints; i++) {
1366 breakpoint_invalidate(env, env->breakpoints[i]);
1367 }
1368 env->nb_breakpoints = 0;
1369#endif
1370}
1371
bellard4c3a88a2003-07-26 12:06:08 +00001372/* remove a breakpoint */
bellard2e126692004-04-25 21:28:44 +00001373int cpu_breakpoint_remove(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001374{
bellard1fddef42005-04-17 19:16:13 +00001375#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001376 int i;
1377 for(i = 0; i < env->nb_breakpoints; i++) {
1378 if (env->breakpoints[i] == pc)
1379 goto found;
1380 }
1381 return -1;
1382 found:
bellard4c3a88a2003-07-26 12:06:08 +00001383 env->nb_breakpoints--;
bellard1fddef42005-04-17 19:16:13 +00001384 if (i < env->nb_breakpoints)
1385 env->breakpoints[i] = env->breakpoints[env->nb_breakpoints];
bellardd720b932004-04-25 17:57:43 +00001386
1387 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001388 return 0;
1389#else
1390 return -1;
1391#endif
1392}
1393
bellardc33a3462003-07-29 20:50:33 +00001394/* enable or disable single step mode. EXCP_DEBUG is returned by the
1395 CPU loop after each instruction */
1396void cpu_single_step(CPUState *env, int enabled)
1397{
bellard1fddef42005-04-17 19:16:13 +00001398#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001399 if (env->singlestep_enabled != enabled) {
1400 env->singlestep_enabled = enabled;
1401 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001402 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001403 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001404 }
1405#endif
1406}
1407
bellard34865132003-10-05 14:28:56 +00001408/* enable or disable low levels log */
1409void cpu_set_log(int log_flags)
1410{
1411 loglevel = log_flags;
1412 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001413 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001414 if (!logfile) {
1415 perror(logfilename);
1416 _exit(1);
1417 }
bellard9fa3e852004-01-04 18:06:42 +00001418#if !defined(CONFIG_SOFTMMU)
1419 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1420 {
blueswir1b55266b2008-09-20 08:07:15 +00001421 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001422 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1423 }
1424#else
bellard34865132003-10-05 14:28:56 +00001425 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001426#endif
pbrooke735b912007-06-30 13:53:24 +00001427 log_append = 1;
1428 }
1429 if (!loglevel && logfile) {
1430 fclose(logfile);
1431 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001432 }
1433}
1434
1435void cpu_set_log_filename(const char *filename)
1436{
1437 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001438 if (logfile) {
1439 fclose(logfile);
1440 logfile = NULL;
1441 }
1442 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001443}
bellardc33a3462003-07-29 20:50:33 +00001444
bellard01243112004-01-04 15:48:17 +00001445/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001446void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001447{
pbrookd5975362008-06-07 20:50:51 +00001448#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001449 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001450 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001451#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001452 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001453
pbrook2e70f6e2008-06-29 01:03:05 +00001454 old_mask = env->interrupt_request;
pbrookd5975362008-06-07 20:50:51 +00001455 /* FIXME: This is probably not threadsafe. A different thread could
thsbf20dc02008-06-30 17:22:19 +00001456 be in the middle of a read-modify-write operation. */
bellard68a79312003-06-30 13:12:32 +00001457 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001458#if defined(USE_NPTL)
1459 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1460 problem and hope the cpu will stop of its own accord. For userspace
1461 emulation this often isn't actually as bad as it sounds. Often
1462 signals are used primarily to interrupt blocking syscalls. */
1463#else
pbrook2e70f6e2008-06-29 01:03:05 +00001464 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001465 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001466#ifndef CONFIG_USER_ONLY
1467 /* CPU_INTERRUPT_EXIT isn't a real interrupt. It just means
1468 an async event happened and we need to process it. */
1469 if (!can_do_io(env)
1470 && (mask & ~(old_mask | CPU_INTERRUPT_EXIT)) != 0) {
1471 cpu_abort(env, "Raised interrupt while not in I/O function");
1472 }
1473#endif
1474 } else {
1475 tb = env->current_tb;
1476 /* if the cpu is currently executing code, we must unlink it and
1477 all the potentially executing TB */
1478 if (tb && !testandset(&interrupt_lock)) {
1479 env->current_tb = NULL;
1480 tb_reset_jump_recursive(tb);
1481 resetlock(&interrupt_lock);
1482 }
bellardea041c02003-06-25 16:16:50 +00001483 }
pbrookd5975362008-06-07 20:50:51 +00001484#endif
bellardea041c02003-06-25 16:16:50 +00001485}
1486
bellardb54ad042004-05-20 13:42:52 +00001487void cpu_reset_interrupt(CPUState *env, int mask)
1488{
1489 env->interrupt_request &= ~mask;
1490}
1491
bellardf193c792004-03-21 17:06:25 +00001492CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001493 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001494 "show generated host assembly code for each compiled TB" },
1495 { CPU_LOG_TB_IN_ASM, "in_asm",
1496 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001497 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001498 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001499 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001500 "show micro ops "
1501#ifdef TARGET_I386
1502 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001503#endif
blueswir1e01a1152008-03-14 17:37:11 +00001504 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001505 { CPU_LOG_INT, "int",
1506 "show interrupts/exceptions in short format" },
1507 { CPU_LOG_EXEC, "exec",
1508 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001509 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001510 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001511#ifdef TARGET_I386
1512 { CPU_LOG_PCALL, "pcall",
1513 "show protected mode far calls/returns/exceptions" },
1514#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001515#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001516 { CPU_LOG_IOPORT, "ioport",
1517 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001518#endif
bellardf193c792004-03-21 17:06:25 +00001519 { 0, NULL, NULL },
1520};
1521
1522static int cmp1(const char *s1, int n, const char *s2)
1523{
1524 if (strlen(s2) != n)
1525 return 0;
1526 return memcmp(s1, s2, n) == 0;
1527}
ths3b46e622007-09-17 08:09:54 +00001528
bellardf193c792004-03-21 17:06:25 +00001529/* takes a comma separated list of log masks. Return 0 if error. */
1530int cpu_str_to_log_mask(const char *str)
1531{
1532 CPULogItem *item;
1533 int mask;
1534 const char *p, *p1;
1535
1536 p = str;
1537 mask = 0;
1538 for(;;) {
1539 p1 = strchr(p, ',');
1540 if (!p1)
1541 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001542 if(cmp1(p,p1-p,"all")) {
1543 for(item = cpu_log_items; item->mask != 0; item++) {
1544 mask |= item->mask;
1545 }
1546 } else {
bellardf193c792004-03-21 17:06:25 +00001547 for(item = cpu_log_items; item->mask != 0; item++) {
1548 if (cmp1(p, p1 - p, item->name))
1549 goto found;
1550 }
1551 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001552 }
bellardf193c792004-03-21 17:06:25 +00001553 found:
1554 mask |= item->mask;
1555 if (*p1 != ',')
1556 break;
1557 p = p1 + 1;
1558 }
1559 return mask;
1560}
bellardea041c02003-06-25 16:16:50 +00001561
bellard75012672003-06-21 13:11:07 +00001562void cpu_abort(CPUState *env, const char *fmt, ...)
1563{
1564 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001565 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001566
1567 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001568 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001569 fprintf(stderr, "qemu: fatal: ");
1570 vfprintf(stderr, fmt, ap);
1571 fprintf(stderr, "\n");
1572#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001573 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1574#else
1575 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001576#endif
balrog924edca2007-06-10 14:07:13 +00001577 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001578 fprintf(logfile, "qemu: fatal: ");
pbrook493ae1f2007-11-23 16:53:59 +00001579 vfprintf(logfile, fmt, ap2);
j_mayerf9373292007-09-29 12:18:20 +00001580 fprintf(logfile, "\n");
1581#ifdef TARGET_I386
1582 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1583#else
1584 cpu_dump_state(env, logfile, fprintf, 0);
1585#endif
balrog924edca2007-06-10 14:07:13 +00001586 fflush(logfile);
1587 fclose(logfile);
1588 }
pbrook493ae1f2007-11-23 16:53:59 +00001589 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001590 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001591 abort();
1592}
1593
thsc5be9f02007-02-28 20:20:53 +00001594CPUState *cpu_copy(CPUState *env)
1595{
ths01ba9812007-12-09 02:22:57 +00001596 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001597 /* preserve chaining and index */
1598 CPUState *next_cpu = new_env->next_cpu;
1599 int cpu_index = new_env->cpu_index;
1600 memcpy(new_env, env, sizeof(CPUState));
1601 new_env->next_cpu = next_cpu;
1602 new_env->cpu_index = cpu_index;
1603 return new_env;
1604}
1605
bellard01243112004-01-04 15:48:17 +00001606#if !defined(CONFIG_USER_ONLY)
1607
edgar_igl5c751e92008-05-06 08:44:21 +00001608static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1609{
1610 unsigned int i;
1611
1612 /* Discard jump cache entries for any tb which might potentially
1613 overlap the flushed page. */
1614 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1615 memset (&env->tb_jmp_cache[i], 0,
1616 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1617
1618 i = tb_jmp_cache_hash_page(addr);
1619 memset (&env->tb_jmp_cache[i], 0,
1620 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1621}
1622
bellardee8b7022004-02-03 23:35:10 +00001623/* NOTE: if flush_global is true, also flush global entries (not
1624 implemented yet) */
1625void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001626{
bellard33417e72003-08-10 21:47:01 +00001627 int i;
bellard01243112004-01-04 15:48:17 +00001628
bellard9fa3e852004-01-04 18:06:42 +00001629#if defined(DEBUG_TLB)
1630 printf("tlb_flush:\n");
1631#endif
bellard01243112004-01-04 15:48:17 +00001632 /* must reset current TB so that interrupts cannot modify the
1633 links while we are modifying them */
1634 env->current_tb = NULL;
1635
bellard33417e72003-08-10 21:47:01 +00001636 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001637 env->tlb_table[0][i].addr_read = -1;
1638 env->tlb_table[0][i].addr_write = -1;
1639 env->tlb_table[0][i].addr_code = -1;
1640 env->tlb_table[1][i].addr_read = -1;
1641 env->tlb_table[1][i].addr_write = -1;
1642 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001643#if (NB_MMU_MODES >= 3)
1644 env->tlb_table[2][i].addr_read = -1;
1645 env->tlb_table[2][i].addr_write = -1;
1646 env->tlb_table[2][i].addr_code = -1;
1647#if (NB_MMU_MODES == 4)
1648 env->tlb_table[3][i].addr_read = -1;
1649 env->tlb_table[3][i].addr_write = -1;
1650 env->tlb_table[3][i].addr_code = -1;
1651#endif
1652#endif
bellard33417e72003-08-10 21:47:01 +00001653 }
bellard9fa3e852004-01-04 18:06:42 +00001654
bellard8a40a182005-11-20 10:35:40 +00001655 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001656
bellard0a962c02005-02-10 22:00:27 +00001657#ifdef USE_KQEMU
1658 if (env->kqemu_enabled) {
1659 kqemu_flush(env, flush_global);
1660 }
1661#endif
bellarde3db7222005-01-26 22:00:47 +00001662 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001663}
1664
bellard274da6b2004-05-20 21:56:27 +00001665static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001666{
ths5fafdf22007-09-16 21:08:06 +00001667 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001668 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001669 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001670 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001671 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001672 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1673 tlb_entry->addr_read = -1;
1674 tlb_entry->addr_write = -1;
1675 tlb_entry->addr_code = -1;
1676 }
bellard61382a52003-10-27 21:22:23 +00001677}
1678
bellard2e126692004-04-25 21:28:44 +00001679void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001680{
bellard8a40a182005-11-20 10:35:40 +00001681 int i;
bellard01243112004-01-04 15:48:17 +00001682
bellard9fa3e852004-01-04 18:06:42 +00001683#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001684 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001685#endif
bellard01243112004-01-04 15:48:17 +00001686 /* must reset current TB so that interrupts cannot modify the
1687 links while we are modifying them */
1688 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001689
bellard61382a52003-10-27 21:22:23 +00001690 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001691 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001692 tlb_flush_entry(&env->tlb_table[0][i], addr);
1693 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001694#if (NB_MMU_MODES >= 3)
1695 tlb_flush_entry(&env->tlb_table[2][i], addr);
1696#if (NB_MMU_MODES == 4)
1697 tlb_flush_entry(&env->tlb_table[3][i], addr);
1698#endif
1699#endif
bellard01243112004-01-04 15:48:17 +00001700
edgar_igl5c751e92008-05-06 08:44:21 +00001701 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001702
bellard0a962c02005-02-10 22:00:27 +00001703#ifdef USE_KQEMU
1704 if (env->kqemu_enabled) {
1705 kqemu_flush_page(env, addr);
1706 }
1707#endif
bellard9fa3e852004-01-04 18:06:42 +00001708}
1709
bellard9fa3e852004-01-04 18:06:42 +00001710/* update the TLBs so that writes to code in the virtual page 'addr'
1711 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001712static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001713{
ths5fafdf22007-09-16 21:08:06 +00001714 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001715 ram_addr + TARGET_PAGE_SIZE,
1716 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001717}
1718
bellard9fa3e852004-01-04 18:06:42 +00001719/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001720 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001721static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001722 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001723{
bellard3a7d9292005-08-21 09:26:42 +00001724 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001725}
1726
ths5fafdf22007-09-16 21:08:06 +00001727static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001728 unsigned long start, unsigned long length)
1729{
1730 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001731 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1732 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001733 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001734 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001735 }
1736 }
1737}
1738
bellard3a7d9292005-08-21 09:26:42 +00001739void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001740 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001741{
1742 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001743 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001744 int i, mask, len;
1745 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001746
1747 start &= TARGET_PAGE_MASK;
1748 end = TARGET_PAGE_ALIGN(end);
1749
1750 length = end - start;
1751 if (length == 0)
1752 return;
bellard0a962c02005-02-10 22:00:27 +00001753 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001754#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001755 /* XXX: should not depend on cpu context */
1756 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001757 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001758 ram_addr_t addr;
1759 addr = start;
1760 for(i = 0; i < len; i++) {
1761 kqemu_set_notdirty(env, addr);
1762 addr += TARGET_PAGE_SIZE;
1763 }
bellard3a7d9292005-08-21 09:26:42 +00001764 }
1765#endif
bellardf23db162005-08-21 19:12:28 +00001766 mask = ~dirty_flags;
1767 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1768 for(i = 0; i < len; i++)
1769 p[i] &= mask;
1770
bellard1ccde1c2004-02-06 19:46:14 +00001771 /* we modify the TLB cache so that the dirty bit will be set again
1772 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001773 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001774 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1775 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001776 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001777 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001778 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001779#if (NB_MMU_MODES >= 3)
1780 for(i = 0; i < CPU_TLB_SIZE; i++)
1781 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1782#if (NB_MMU_MODES == 4)
1783 for(i = 0; i < CPU_TLB_SIZE; i++)
1784 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1785#endif
1786#endif
bellard6a00d602005-11-21 23:25:50 +00001787 }
bellard1ccde1c2004-02-06 19:46:14 +00001788}
1789
bellard3a7d9292005-08-21 09:26:42 +00001790static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1791{
1792 ram_addr_t ram_addr;
1793
bellard84b7b8e2005-11-28 21:19:04 +00001794 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001795 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001796 tlb_entry->addend - (unsigned long)phys_ram_base;
1797 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001798 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001799 }
1800 }
1801}
1802
1803/* update the TLB according to the current state of the dirty bits */
1804void cpu_tlb_update_dirty(CPUState *env)
1805{
1806 int i;
1807 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001808 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001809 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001810 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001811#if (NB_MMU_MODES >= 3)
1812 for(i = 0; i < CPU_TLB_SIZE; i++)
1813 tlb_update_dirty(&env->tlb_table[2][i]);
1814#if (NB_MMU_MODES == 4)
1815 for(i = 0; i < CPU_TLB_SIZE; i++)
1816 tlb_update_dirty(&env->tlb_table[3][i]);
1817#endif
1818#endif
bellard3a7d9292005-08-21 09:26:42 +00001819}
1820
pbrook0f459d12008-06-09 00:20:13 +00001821static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001822{
pbrook0f459d12008-06-09 00:20:13 +00001823 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1824 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001825}
1826
pbrook0f459d12008-06-09 00:20:13 +00001827/* update the TLB corresponding to virtual page vaddr
1828 so that it is no longer dirty */
1829static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001830{
bellard1ccde1c2004-02-06 19:46:14 +00001831 int i;
1832
pbrook0f459d12008-06-09 00:20:13 +00001833 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001834 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001835 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1836 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001837#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001838 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001839#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001840 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001841#endif
1842#endif
bellard9fa3e852004-01-04 18:06:42 +00001843}
1844
bellard59817cc2004-02-16 22:01:13 +00001845/* add a new TLB entry. At most one entry for a given virtual address
1846 is permitted. Return 0 if OK or 2 if the page could not be mapped
1847 (can only happen in non SOFTMMU mode for I/O pages or pages
1848 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001849int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1850 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001851 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001852{
bellard92e873b2004-05-21 14:52:29 +00001853 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001854 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001855 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001856 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001857 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001858 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001859 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001860 CPUTLBEntry *te;
pbrook6658ffb2007-03-16 23:58:11 +00001861 int i;
pbrook0f459d12008-06-09 00:20:13 +00001862 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001863
bellard92e873b2004-05-21 14:52:29 +00001864 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001865 if (!p) {
1866 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001867 } else {
1868 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001869 }
1870#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001871 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1872 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001873#endif
1874
1875 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001876 address = vaddr;
1877 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1878 /* IO memory case (romd handled later) */
1879 address |= TLB_MMIO;
1880 }
1881 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1882 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1883 /* Normal RAM. */
1884 iotlb = pd & TARGET_PAGE_MASK;
1885 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1886 iotlb |= IO_MEM_NOTDIRTY;
1887 else
1888 iotlb |= IO_MEM_ROM;
1889 } else {
1890 /* IO handlers are currently passed a phsical address.
1891 It would be nice to pass an offset from the base address
1892 of that region. This would avoid having to special case RAM,
1893 and avoid full address decoding in every device.
1894 We can't use the high bits of pd for this because
1895 IO_MEM_ROMD uses these as a ram address. */
1896 iotlb = (pd & ~TARGET_PAGE_MASK) + paddr;
1897 }
pbrook6658ffb2007-03-16 23:58:11 +00001898
pbrook0f459d12008-06-09 00:20:13 +00001899 code_address = address;
1900 /* Make accesses to pages with watchpoints go via the
1901 watchpoint trap routines. */
1902 for (i = 0; i < env->nb_watchpoints; i++) {
1903 if (vaddr == (env->watchpoint[i].vaddr & TARGET_PAGE_MASK)) {
1904 iotlb = io_mem_watch + paddr;
1905 /* TODO: The memory case can be optimized by not trapping
1906 reads of pages with a write breakpoint. */
1907 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00001908 }
pbrook0f459d12008-06-09 00:20:13 +00001909 }
balrogd79acba2007-06-26 20:01:13 +00001910
pbrook0f459d12008-06-09 00:20:13 +00001911 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
1912 env->iotlb[mmu_idx][index] = iotlb - vaddr;
1913 te = &env->tlb_table[mmu_idx][index];
1914 te->addend = addend - vaddr;
1915 if (prot & PAGE_READ) {
1916 te->addr_read = address;
1917 } else {
1918 te->addr_read = -1;
1919 }
edgar_igl5c751e92008-05-06 08:44:21 +00001920
pbrook0f459d12008-06-09 00:20:13 +00001921 if (prot & PAGE_EXEC) {
1922 te->addr_code = code_address;
1923 } else {
1924 te->addr_code = -1;
1925 }
1926 if (prot & PAGE_WRITE) {
1927 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
1928 (pd & IO_MEM_ROMD)) {
1929 /* Write access calls the I/O callback. */
1930 te->addr_write = address | TLB_MMIO;
1931 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
1932 !cpu_physical_memory_is_dirty(pd)) {
1933 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00001934 } else {
pbrook0f459d12008-06-09 00:20:13 +00001935 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00001936 }
pbrook0f459d12008-06-09 00:20:13 +00001937 } else {
1938 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00001939 }
bellard9fa3e852004-01-04 18:06:42 +00001940 return ret;
1941}
1942
bellard01243112004-01-04 15:48:17 +00001943#else
1944
bellardee8b7022004-02-03 23:35:10 +00001945void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00001946{
1947}
1948
bellard2e126692004-04-25 21:28:44 +00001949void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00001950{
1951}
1952
ths5fafdf22007-09-16 21:08:06 +00001953int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1954 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001955 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00001956{
bellard9fa3e852004-01-04 18:06:42 +00001957 return 0;
1958}
bellard33417e72003-08-10 21:47:01 +00001959
bellard9fa3e852004-01-04 18:06:42 +00001960/* dump memory mappings */
1961void page_dump(FILE *f)
1962{
1963 unsigned long start, end;
1964 int i, j, prot, prot1;
1965 PageDesc *p;
1966
1967 fprintf(f, "%-8s %-8s %-8s %s\n",
1968 "start", "end", "size", "prot");
1969 start = -1;
1970 end = -1;
1971 prot = 0;
1972 for(i = 0; i <= L1_SIZE; i++) {
1973 if (i < L1_SIZE)
1974 p = l1_map[i];
1975 else
1976 p = NULL;
1977 for(j = 0;j < L2_SIZE; j++) {
1978 if (!p)
1979 prot1 = 0;
1980 else
1981 prot1 = p[j].flags;
1982 if (prot1 != prot) {
1983 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
1984 if (start != -1) {
1985 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00001986 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00001987 prot & PAGE_READ ? 'r' : '-',
1988 prot & PAGE_WRITE ? 'w' : '-',
1989 prot & PAGE_EXEC ? 'x' : '-');
1990 }
1991 if (prot1 != 0)
1992 start = end;
1993 else
1994 start = -1;
1995 prot = prot1;
1996 }
1997 if (!p)
1998 break;
1999 }
bellard33417e72003-08-10 21:47:01 +00002000 }
bellard33417e72003-08-10 21:47:01 +00002001}
2002
pbrook53a59602006-03-25 19:31:22 +00002003int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002004{
bellard9fa3e852004-01-04 18:06:42 +00002005 PageDesc *p;
2006
2007 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002008 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002009 return 0;
2010 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002011}
2012
bellard9fa3e852004-01-04 18:06:42 +00002013/* modify the flags of a page and invalidate the code if
2014 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2015 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002016void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002017{
2018 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002019 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002020
pbrookc8a706f2008-06-02 16:16:42 +00002021 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002022 start = start & TARGET_PAGE_MASK;
2023 end = TARGET_PAGE_ALIGN(end);
2024 if (flags & PAGE_WRITE)
2025 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002026 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2027 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002028 /* We may be called for host regions that are outside guest
2029 address space. */
2030 if (!p)
2031 return;
bellard9fa3e852004-01-04 18:06:42 +00002032 /* if the write protection is set, then we invalidate the code
2033 inside */
ths5fafdf22007-09-16 21:08:06 +00002034 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002035 (flags & PAGE_WRITE) &&
2036 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002037 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002038 }
2039 p->flags = flags;
2040 }
bellard9fa3e852004-01-04 18:06:42 +00002041}
2042
ths3d97b402007-11-02 19:02:07 +00002043int page_check_range(target_ulong start, target_ulong len, int flags)
2044{
2045 PageDesc *p;
2046 target_ulong end;
2047 target_ulong addr;
2048
2049 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2050 start = start & TARGET_PAGE_MASK;
2051
2052 if( end < start )
2053 /* we've wrapped around */
2054 return -1;
2055 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2056 p = page_find(addr >> TARGET_PAGE_BITS);
2057 if( !p )
2058 return -1;
2059 if( !(p->flags & PAGE_VALID) )
2060 return -1;
2061
bellarddae32702007-11-14 10:51:00 +00002062 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002063 return -1;
bellarddae32702007-11-14 10:51:00 +00002064 if (flags & PAGE_WRITE) {
2065 if (!(p->flags & PAGE_WRITE_ORG))
2066 return -1;
2067 /* unprotect the page if it was put read-only because it
2068 contains translated code */
2069 if (!(p->flags & PAGE_WRITE)) {
2070 if (!page_unprotect(addr, 0, NULL))
2071 return -1;
2072 }
2073 return 0;
2074 }
ths3d97b402007-11-02 19:02:07 +00002075 }
2076 return 0;
2077}
2078
bellard9fa3e852004-01-04 18:06:42 +00002079/* called from signal handler: invalidate the code and unprotect the
2080 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002081int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002082{
2083 unsigned int page_index, prot, pindex;
2084 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002085 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002086
pbrookc8a706f2008-06-02 16:16:42 +00002087 /* Technically this isn't safe inside a signal handler. However we
2088 know this only ever happens in a synchronous SEGV handler, so in
2089 practice it seems to be ok. */
2090 mmap_lock();
2091
bellard83fb7ad2004-07-05 21:25:26 +00002092 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002093 page_index = host_start >> TARGET_PAGE_BITS;
2094 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002095 if (!p1) {
2096 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002097 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002098 }
bellard83fb7ad2004-07-05 21:25:26 +00002099 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002100 p = p1;
2101 prot = 0;
2102 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2103 prot |= p->flags;
2104 p++;
2105 }
2106 /* if the page was really writable, then we change its
2107 protection back to writable */
2108 if (prot & PAGE_WRITE_ORG) {
2109 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2110 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002111 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002112 (prot & PAGE_BITS) | PAGE_WRITE);
2113 p1[pindex].flags |= PAGE_WRITE;
2114 /* and since the content will be modified, we must invalidate
2115 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002116 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002117#ifdef DEBUG_TB_CHECK
2118 tb_invalidate_check(address);
2119#endif
pbrookc8a706f2008-06-02 16:16:42 +00002120 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002121 return 1;
2122 }
2123 }
pbrookc8a706f2008-06-02 16:16:42 +00002124 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002125 return 0;
2126}
2127
bellard6a00d602005-11-21 23:25:50 +00002128static inline void tlb_set_dirty(CPUState *env,
2129 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002130{
2131}
bellard9fa3e852004-01-04 18:06:42 +00002132#endif /* defined(CONFIG_USER_ONLY) */
2133
pbrooke2eef172008-06-08 01:09:01 +00002134#if !defined(CONFIG_USER_ONLY)
blueswir1db7b5422007-05-26 17:36:03 +00002135static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002136 ram_addr_t memory);
2137static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2138 ram_addr_t orig_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002139#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2140 need_subpage) \
2141 do { \
2142 if (addr > start_addr) \
2143 start_addr2 = 0; \
2144 else { \
2145 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2146 if (start_addr2 > 0) \
2147 need_subpage = 1; \
2148 } \
2149 \
blueswir149e9fba2007-05-30 17:25:06 +00002150 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002151 end_addr2 = TARGET_PAGE_SIZE - 1; \
2152 else { \
2153 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2154 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2155 need_subpage = 1; \
2156 } \
2157 } while (0)
2158
bellard33417e72003-08-10 21:47:01 +00002159/* register physical memory. 'size' must be a multiple of the target
2160 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
2161 io memory page */
ths5fafdf22007-09-16 21:08:06 +00002162void cpu_register_physical_memory(target_phys_addr_t start_addr,
aurel3200f82b82008-04-27 21:12:55 +00002163 ram_addr_t size,
2164 ram_addr_t phys_offset)
bellard33417e72003-08-10 21:47:01 +00002165{
bellard108c49b2005-07-24 12:55:09 +00002166 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002167 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002168 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002169 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002170 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002171
bellardda260242008-05-30 20:48:25 +00002172#ifdef USE_KQEMU
2173 /* XXX: should not depend on cpu context */
2174 env = first_cpu;
2175 if (env->kqemu_enabled) {
2176 kqemu_set_phys_mem(start_addr, size, phys_offset);
2177 }
2178#endif
bellard5fd386f2004-05-23 21:11:22 +00002179 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002180 end_addr = start_addr + (target_phys_addr_t)size;
2181 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002182 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2183 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002184 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002185 target_phys_addr_t start_addr2, end_addr2;
2186 int need_subpage = 0;
2187
2188 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2189 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002190 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002191 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2192 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2193 &p->phys_offset, orig_memory);
2194 } else {
2195 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2196 >> IO_MEM_SHIFT];
2197 }
2198 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
2199 } else {
2200 p->phys_offset = phys_offset;
2201 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2202 (phys_offset & IO_MEM_ROMD))
2203 phys_offset += TARGET_PAGE_SIZE;
2204 }
2205 } else {
2206 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2207 p->phys_offset = phys_offset;
2208 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2209 (phys_offset & IO_MEM_ROMD))
2210 phys_offset += TARGET_PAGE_SIZE;
2211 else {
2212 target_phys_addr_t start_addr2, end_addr2;
2213 int need_subpage = 0;
2214
2215 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2216 end_addr2, need_subpage);
2217
blueswir14254fab2008-01-01 16:57:19 +00002218 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002219 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2220 &p->phys_offset, IO_MEM_UNASSIGNED);
2221 subpage_register(subpage, start_addr2, end_addr2,
2222 phys_offset);
2223 }
2224 }
2225 }
bellard33417e72003-08-10 21:47:01 +00002226 }
ths3b46e622007-09-17 08:09:54 +00002227
bellard9d420372006-06-25 22:25:22 +00002228 /* since each CPU stores ram addresses in its TLB cache, we must
2229 reset the modified entries */
2230 /* XXX: slow ! */
2231 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2232 tlb_flush(env, 1);
2233 }
bellard33417e72003-08-10 21:47:01 +00002234}
2235
bellardba863452006-09-24 18:41:10 +00002236/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002237ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002238{
2239 PhysPageDesc *p;
2240
2241 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2242 if (!p)
2243 return IO_MEM_UNASSIGNED;
2244 return p->phys_offset;
2245}
2246
bellarde9a1ab12007-02-08 23:08:38 +00002247/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002248ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002249{
2250 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002251 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
bellarded441462008-05-23 11:56:45 +00002252 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 "\n",
2253 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002254 abort();
2255 }
2256 addr = phys_ram_alloc_offset;
2257 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2258 return addr;
2259}
2260
2261void qemu_ram_free(ram_addr_t addr)
2262{
2263}
2264
bellarda4193c82004-06-03 14:01:43 +00002265static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002266{
pbrook67d3b952006-12-18 05:03:52 +00002267#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002268 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002269#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002270#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002271 do_unassigned_access(addr, 0, 0, 0);
blueswir1eb38c522008-09-06 17:47:39 +00002272#elif defined(TARGET_CRIS)
thsf1ccf902007-10-08 13:16:14 +00002273 do_unassigned_access(addr, 0, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002274#endif
bellard33417e72003-08-10 21:47:01 +00002275 return 0;
2276}
2277
bellarda4193c82004-06-03 14:01:43 +00002278static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002279{
pbrook67d3b952006-12-18 05:03:52 +00002280#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002281 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002282#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002283#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002284 do_unassigned_access(addr, 1, 0, 0);
blueswir1eb38c522008-09-06 17:47:39 +00002285#elif defined(TARGET_CRIS)
thsf1ccf902007-10-08 13:16:14 +00002286 do_unassigned_access(addr, 1, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002287#endif
bellard33417e72003-08-10 21:47:01 +00002288}
2289
2290static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2291 unassigned_mem_readb,
2292 unassigned_mem_readb,
2293 unassigned_mem_readb,
2294};
2295
2296static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2297 unassigned_mem_writeb,
2298 unassigned_mem_writeb,
2299 unassigned_mem_writeb,
2300};
2301
pbrook0f459d12008-06-09 00:20:13 +00002302static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2303 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002304{
bellard3a7d9292005-08-21 09:26:42 +00002305 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002306 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2307 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2308#if !defined(CONFIG_USER_ONLY)
2309 tb_invalidate_phys_page_fast(ram_addr, 1);
2310 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2311#endif
2312 }
pbrook0f459d12008-06-09 00:20:13 +00002313 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002314#ifdef USE_KQEMU
2315 if (cpu_single_env->kqemu_enabled &&
2316 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2317 kqemu_modify_page(cpu_single_env, ram_addr);
2318#endif
bellardf23db162005-08-21 19:12:28 +00002319 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2320 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2321 /* we remove the notdirty callback only if the code has been
2322 flushed */
2323 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002324 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002325}
2326
pbrook0f459d12008-06-09 00:20:13 +00002327static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2328 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002329{
bellard3a7d9292005-08-21 09:26:42 +00002330 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002331 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2332 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2333#if !defined(CONFIG_USER_ONLY)
2334 tb_invalidate_phys_page_fast(ram_addr, 2);
2335 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2336#endif
2337 }
pbrook0f459d12008-06-09 00:20:13 +00002338 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002339#ifdef USE_KQEMU
2340 if (cpu_single_env->kqemu_enabled &&
2341 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2342 kqemu_modify_page(cpu_single_env, ram_addr);
2343#endif
bellardf23db162005-08-21 19:12:28 +00002344 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2345 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2346 /* we remove the notdirty callback only if the code has been
2347 flushed */
2348 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002349 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002350}
2351
pbrook0f459d12008-06-09 00:20:13 +00002352static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2353 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002354{
bellard3a7d9292005-08-21 09:26:42 +00002355 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002356 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2357 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2358#if !defined(CONFIG_USER_ONLY)
2359 tb_invalidate_phys_page_fast(ram_addr, 4);
2360 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2361#endif
2362 }
pbrook0f459d12008-06-09 00:20:13 +00002363 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002364#ifdef USE_KQEMU
2365 if (cpu_single_env->kqemu_enabled &&
2366 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2367 kqemu_modify_page(cpu_single_env, ram_addr);
2368#endif
bellardf23db162005-08-21 19:12:28 +00002369 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2370 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2371 /* we remove the notdirty callback only if the code has been
2372 flushed */
2373 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002374 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002375}
2376
bellard3a7d9292005-08-21 09:26:42 +00002377static CPUReadMemoryFunc *error_mem_read[3] = {
2378 NULL, /* never used */
2379 NULL, /* never used */
2380 NULL, /* never used */
2381};
2382
bellard1ccde1c2004-02-06 19:46:14 +00002383static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2384 notdirty_mem_writeb,
2385 notdirty_mem_writew,
2386 notdirty_mem_writel,
2387};
2388
pbrook0f459d12008-06-09 00:20:13 +00002389/* Generate a debug exception if a watchpoint has been hit. */
2390static void check_watchpoint(int offset, int flags)
2391{
2392 CPUState *env = cpu_single_env;
2393 target_ulong vaddr;
2394 int i;
2395
pbrook2e70f6e2008-06-29 01:03:05 +00002396 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
pbrook0f459d12008-06-09 00:20:13 +00002397 for (i = 0; i < env->nb_watchpoints; i++) {
2398 if (vaddr == env->watchpoint[i].vaddr
2399 && (env->watchpoint[i].type & flags)) {
2400 env->watchpoint_hit = i + 1;
2401 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2402 break;
2403 }
2404 }
2405}
2406
pbrook6658ffb2007-03-16 23:58:11 +00002407/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2408 so these check for a hit then pass through to the normal out-of-line
2409 phys routines. */
2410static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2411{
pbrook0f459d12008-06-09 00:20:13 +00002412 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002413 return ldub_phys(addr);
2414}
2415
2416static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2417{
pbrook0f459d12008-06-09 00:20:13 +00002418 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002419 return lduw_phys(addr);
2420}
2421
2422static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2423{
pbrook0f459d12008-06-09 00:20:13 +00002424 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002425 return ldl_phys(addr);
2426}
2427
pbrook6658ffb2007-03-16 23:58:11 +00002428static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2429 uint32_t val)
2430{
pbrook0f459d12008-06-09 00:20:13 +00002431 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002432 stb_phys(addr, val);
2433}
2434
2435static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2436 uint32_t val)
2437{
pbrook0f459d12008-06-09 00:20:13 +00002438 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002439 stw_phys(addr, val);
2440}
2441
2442static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2443 uint32_t val)
2444{
pbrook0f459d12008-06-09 00:20:13 +00002445 check_watchpoint(addr & ~TARGET_PAGE_MASK, PAGE_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002446 stl_phys(addr, val);
2447}
2448
2449static CPUReadMemoryFunc *watch_mem_read[3] = {
2450 watch_mem_readb,
2451 watch_mem_readw,
2452 watch_mem_readl,
2453};
2454
2455static CPUWriteMemoryFunc *watch_mem_write[3] = {
2456 watch_mem_writeb,
2457 watch_mem_writew,
2458 watch_mem_writel,
2459};
pbrook6658ffb2007-03-16 23:58:11 +00002460
blueswir1db7b5422007-05-26 17:36:03 +00002461static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2462 unsigned int len)
2463{
blueswir1db7b5422007-05-26 17:36:03 +00002464 uint32_t ret;
2465 unsigned int idx;
2466
2467 idx = SUBPAGE_IDX(addr - mmio->base);
2468#if defined(DEBUG_SUBPAGE)
2469 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2470 mmio, len, addr, idx);
2471#endif
blueswir13ee89922008-01-02 19:45:26 +00002472 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len], addr);
blueswir1db7b5422007-05-26 17:36:03 +00002473
2474 return ret;
2475}
2476
2477static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2478 uint32_t value, unsigned int len)
2479{
blueswir1db7b5422007-05-26 17:36:03 +00002480 unsigned int idx;
2481
2482 idx = SUBPAGE_IDX(addr - mmio->base);
2483#if defined(DEBUG_SUBPAGE)
2484 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2485 mmio, len, addr, idx, value);
2486#endif
blueswir13ee89922008-01-02 19:45:26 +00002487 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002488}
2489
2490static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2491{
2492#if defined(DEBUG_SUBPAGE)
2493 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2494#endif
2495
2496 return subpage_readlen(opaque, addr, 0);
2497}
2498
2499static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2500 uint32_t value)
2501{
2502#if defined(DEBUG_SUBPAGE)
2503 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2504#endif
2505 subpage_writelen(opaque, addr, value, 0);
2506}
2507
2508static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2509{
2510#if defined(DEBUG_SUBPAGE)
2511 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2512#endif
2513
2514 return subpage_readlen(opaque, addr, 1);
2515}
2516
2517static void subpage_writew (void *opaque, target_phys_addr_t addr,
2518 uint32_t value)
2519{
2520#if defined(DEBUG_SUBPAGE)
2521 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2522#endif
2523 subpage_writelen(opaque, addr, value, 1);
2524}
2525
2526static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2527{
2528#if defined(DEBUG_SUBPAGE)
2529 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2530#endif
2531
2532 return subpage_readlen(opaque, addr, 2);
2533}
2534
2535static void subpage_writel (void *opaque,
2536 target_phys_addr_t addr, uint32_t value)
2537{
2538#if defined(DEBUG_SUBPAGE)
2539 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2540#endif
2541 subpage_writelen(opaque, addr, value, 2);
2542}
2543
2544static CPUReadMemoryFunc *subpage_read[] = {
2545 &subpage_readb,
2546 &subpage_readw,
2547 &subpage_readl,
2548};
2549
2550static CPUWriteMemoryFunc *subpage_write[] = {
2551 &subpage_writeb,
2552 &subpage_writew,
2553 &subpage_writel,
2554};
2555
2556static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002557 ram_addr_t memory)
blueswir1db7b5422007-05-26 17:36:03 +00002558{
2559 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002560 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002561
2562 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2563 return -1;
2564 idx = SUBPAGE_IDX(start);
2565 eidx = SUBPAGE_IDX(end);
2566#if defined(DEBUG_SUBPAGE)
2567 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2568 mmio, start, end, idx, eidx, memory);
2569#endif
2570 memory >>= IO_MEM_SHIFT;
2571 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002572 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002573 if (io_mem_read[memory][i]) {
2574 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2575 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
2576 }
2577 if (io_mem_write[memory][i]) {
2578 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2579 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
2580 }
blueswir14254fab2008-01-01 16:57:19 +00002581 }
blueswir1db7b5422007-05-26 17:36:03 +00002582 }
2583
2584 return 0;
2585}
2586
aurel3200f82b82008-04-27 21:12:55 +00002587static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2588 ram_addr_t orig_memory)
blueswir1db7b5422007-05-26 17:36:03 +00002589{
2590 subpage_t *mmio;
2591 int subpage_memory;
2592
2593 mmio = qemu_mallocz(sizeof(subpage_t));
2594 if (mmio != NULL) {
2595 mmio->base = base;
2596 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2597#if defined(DEBUG_SUBPAGE)
2598 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2599 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2600#endif
2601 *phys = subpage_memory | IO_MEM_SUBPAGE;
2602 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2603 }
2604
2605 return mmio;
2606}
2607
bellard33417e72003-08-10 21:47:01 +00002608static void io_mem_init(void)
2609{
bellard3a7d9292005-08-21 09:26:42 +00002610 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002611 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002612 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002613 io_mem_nb = 5;
2614
pbrook0f459d12008-06-09 00:20:13 +00002615 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002616 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002617 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002618 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002619 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002620}
2621
2622/* mem_read and mem_write are arrays of functions containing the
2623 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002624 2). Functions can be omitted with a NULL function pointer. The
2625 registered functions may be modified dynamically later.
2626 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002627 modified. If it is zero, a new io zone is allocated. The return
2628 value can be used with cpu_register_physical_memory(). (-1) is
2629 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002630int cpu_register_io_memory(int io_index,
2631 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002632 CPUWriteMemoryFunc **mem_write,
2633 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002634{
blueswir14254fab2008-01-01 16:57:19 +00002635 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002636
2637 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002638 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002639 return -1;
2640 io_index = io_mem_nb++;
2641 } else {
2642 if (io_index >= IO_MEM_NB_ENTRIES)
2643 return -1;
2644 }
bellardb5ff1b32005-11-26 10:38:39 +00002645
bellard33417e72003-08-10 21:47:01 +00002646 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002647 if (!mem_read[i] || !mem_write[i])
2648 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002649 io_mem_read[io_index][i] = mem_read[i];
2650 io_mem_write[io_index][i] = mem_write[i];
2651 }
bellarda4193c82004-06-03 14:01:43 +00002652 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002653 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002654}
bellard61382a52003-10-27 21:22:23 +00002655
bellard8926b512004-10-10 15:14:20 +00002656CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2657{
2658 return io_mem_write[io_index >> IO_MEM_SHIFT];
2659}
2660
2661CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2662{
2663 return io_mem_read[io_index >> IO_MEM_SHIFT];
2664}
2665
pbrooke2eef172008-06-08 01:09:01 +00002666#endif /* !defined(CONFIG_USER_ONLY) */
2667
bellard13eb76e2004-01-24 15:23:36 +00002668/* physical memory access (slow version, mainly for debug) */
2669#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002670void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002671 int len, int is_write)
2672{
2673 int l, flags;
2674 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002675 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002676
2677 while (len > 0) {
2678 page = addr & TARGET_PAGE_MASK;
2679 l = (page + TARGET_PAGE_SIZE) - addr;
2680 if (l > len)
2681 l = len;
2682 flags = page_get_flags(page);
2683 if (!(flags & PAGE_VALID))
2684 return;
2685 if (is_write) {
2686 if (!(flags & PAGE_WRITE))
2687 return;
bellard579a97f2007-11-11 14:26:47 +00002688 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002689 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002690 /* FIXME - should this return an error rather than just fail? */
2691 return;
aurel3272fb7da2008-04-27 23:53:45 +00002692 memcpy(p, buf, l);
2693 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002694 } else {
2695 if (!(flags & PAGE_READ))
2696 return;
bellard579a97f2007-11-11 14:26:47 +00002697 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002698 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002699 /* FIXME - should this return an error rather than just fail? */
2700 return;
aurel3272fb7da2008-04-27 23:53:45 +00002701 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002702 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002703 }
2704 len -= l;
2705 buf += l;
2706 addr += l;
2707 }
2708}
bellard8df1cd02005-01-28 22:37:22 +00002709
bellard13eb76e2004-01-24 15:23:36 +00002710#else
ths5fafdf22007-09-16 21:08:06 +00002711void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002712 int len, int is_write)
2713{
2714 int l, io_index;
2715 uint8_t *ptr;
2716 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002717 target_phys_addr_t page;
2718 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002719 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002720
bellard13eb76e2004-01-24 15:23:36 +00002721 while (len > 0) {
2722 page = addr & TARGET_PAGE_MASK;
2723 l = (page + TARGET_PAGE_SIZE) - addr;
2724 if (l > len)
2725 l = len;
bellard92e873b2004-05-21 14:52:29 +00002726 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002727 if (!p) {
2728 pd = IO_MEM_UNASSIGNED;
2729 } else {
2730 pd = p->phys_offset;
2731 }
ths3b46e622007-09-17 08:09:54 +00002732
bellard13eb76e2004-01-24 15:23:36 +00002733 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002734 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002735 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002736 /* XXX: could force cpu_single_env to NULL to avoid
2737 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002738 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002739 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002740 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002741 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002742 l = 4;
2743 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002744 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002745 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002746 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002747 l = 2;
2748 } else {
bellard1c213d12005-09-03 10:49:04 +00002749 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002750 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002751 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002752 l = 1;
2753 }
2754 } else {
bellardb448f2f2004-02-25 23:24:04 +00002755 unsigned long addr1;
2756 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002757 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002758 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002759 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002760 if (!cpu_physical_memory_is_dirty(addr1)) {
2761 /* invalidate code */
2762 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2763 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002764 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002765 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002766 }
bellard13eb76e2004-01-24 15:23:36 +00002767 }
2768 } else {
ths5fafdf22007-09-16 21:08:06 +00002769 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002770 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002771 /* I/O case */
2772 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2773 if (l >= 4 && ((addr & 3) == 0)) {
2774 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002775 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002776 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002777 l = 4;
2778 } else if (l >= 2 && ((addr & 1) == 0)) {
2779 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002780 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002781 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002782 l = 2;
2783 } else {
bellard1c213d12005-09-03 10:49:04 +00002784 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002785 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002786 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002787 l = 1;
2788 }
2789 } else {
2790 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002791 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002792 (addr & ~TARGET_PAGE_MASK);
2793 memcpy(buf, ptr, l);
2794 }
2795 }
2796 len -= l;
2797 buf += l;
2798 addr += l;
2799 }
2800}
bellard8df1cd02005-01-28 22:37:22 +00002801
bellardd0ecd2a2006-04-23 17:14:48 +00002802/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002803void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002804 const uint8_t *buf, int len)
2805{
2806 int l;
2807 uint8_t *ptr;
2808 target_phys_addr_t page;
2809 unsigned long pd;
2810 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002811
bellardd0ecd2a2006-04-23 17:14:48 +00002812 while (len > 0) {
2813 page = addr & TARGET_PAGE_MASK;
2814 l = (page + TARGET_PAGE_SIZE) - addr;
2815 if (l > len)
2816 l = len;
2817 p = phys_page_find(page >> TARGET_PAGE_BITS);
2818 if (!p) {
2819 pd = IO_MEM_UNASSIGNED;
2820 } else {
2821 pd = p->phys_offset;
2822 }
ths3b46e622007-09-17 08:09:54 +00002823
bellardd0ecd2a2006-04-23 17:14:48 +00002824 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002825 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2826 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002827 /* do nothing */
2828 } else {
2829 unsigned long addr1;
2830 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2831 /* ROM/RAM case */
2832 ptr = phys_ram_base + addr1;
2833 memcpy(ptr, buf, l);
2834 }
2835 len -= l;
2836 buf += l;
2837 addr += l;
2838 }
2839}
2840
2841
bellard8df1cd02005-01-28 22:37:22 +00002842/* warning: addr must be aligned */
2843uint32_t ldl_phys(target_phys_addr_t addr)
2844{
2845 int io_index;
2846 uint8_t *ptr;
2847 uint32_t val;
2848 unsigned long pd;
2849 PhysPageDesc *p;
2850
2851 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2852 if (!p) {
2853 pd = IO_MEM_UNASSIGNED;
2854 } else {
2855 pd = p->phys_offset;
2856 }
ths3b46e622007-09-17 08:09:54 +00002857
ths5fafdf22007-09-16 21:08:06 +00002858 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002859 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00002860 /* I/O case */
2861 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2862 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2863 } else {
2864 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002865 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002866 (addr & ~TARGET_PAGE_MASK);
2867 val = ldl_p(ptr);
2868 }
2869 return val;
2870}
2871
bellard84b7b8e2005-11-28 21:19:04 +00002872/* warning: addr must be aligned */
2873uint64_t ldq_phys(target_phys_addr_t addr)
2874{
2875 int io_index;
2876 uint8_t *ptr;
2877 uint64_t val;
2878 unsigned long pd;
2879 PhysPageDesc *p;
2880
2881 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2882 if (!p) {
2883 pd = IO_MEM_UNASSIGNED;
2884 } else {
2885 pd = p->phys_offset;
2886 }
ths3b46e622007-09-17 08:09:54 +00002887
bellard2a4188a2006-06-25 21:54:59 +00002888 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
2889 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00002890 /* I/O case */
2891 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2892#ifdef TARGET_WORDS_BIGENDIAN
2893 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
2894 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
2895#else
2896 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2897 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
2898#endif
2899 } else {
2900 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002901 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00002902 (addr & ~TARGET_PAGE_MASK);
2903 val = ldq_p(ptr);
2904 }
2905 return val;
2906}
2907
bellardaab33092005-10-30 20:48:42 +00002908/* XXX: optimize */
2909uint32_t ldub_phys(target_phys_addr_t addr)
2910{
2911 uint8_t val;
2912 cpu_physical_memory_read(addr, &val, 1);
2913 return val;
2914}
2915
2916/* XXX: optimize */
2917uint32_t lduw_phys(target_phys_addr_t addr)
2918{
2919 uint16_t val;
2920 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
2921 return tswap16(val);
2922}
2923
bellard8df1cd02005-01-28 22:37:22 +00002924/* warning: addr must be aligned. The ram page is not masked as dirty
2925 and the code inside is not invalidated. It is useful if the dirty
2926 bits are used to track modified PTEs */
2927void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
2928{
2929 int io_index;
2930 uint8_t *ptr;
2931 unsigned long pd;
2932 PhysPageDesc *p;
2933
2934 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2935 if (!p) {
2936 pd = IO_MEM_UNASSIGNED;
2937 } else {
2938 pd = p->phys_offset;
2939 }
ths3b46e622007-09-17 08:09:54 +00002940
bellard3a7d9292005-08-21 09:26:42 +00002941 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002942 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2943 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2944 } else {
ths5fafdf22007-09-16 21:08:06 +00002945 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002946 (addr & ~TARGET_PAGE_MASK);
2947 stl_p(ptr, val);
2948 }
2949}
2950
j_mayerbc98a7e2007-04-04 07:55:12 +00002951void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
2952{
2953 int io_index;
2954 uint8_t *ptr;
2955 unsigned long pd;
2956 PhysPageDesc *p;
2957
2958 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2959 if (!p) {
2960 pd = IO_MEM_UNASSIGNED;
2961 } else {
2962 pd = p->phys_offset;
2963 }
ths3b46e622007-09-17 08:09:54 +00002964
j_mayerbc98a7e2007-04-04 07:55:12 +00002965 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
2966 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2967#ifdef TARGET_WORDS_BIGENDIAN
2968 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
2969 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
2970#else
2971 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2972 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
2973#endif
2974 } else {
ths5fafdf22007-09-16 21:08:06 +00002975 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00002976 (addr & ~TARGET_PAGE_MASK);
2977 stq_p(ptr, val);
2978 }
2979}
2980
bellard8df1cd02005-01-28 22:37:22 +00002981/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00002982void stl_phys(target_phys_addr_t addr, uint32_t val)
2983{
2984 int io_index;
2985 uint8_t *ptr;
2986 unsigned long pd;
2987 PhysPageDesc *p;
2988
2989 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2990 if (!p) {
2991 pd = IO_MEM_UNASSIGNED;
2992 } else {
2993 pd = p->phys_offset;
2994 }
ths3b46e622007-09-17 08:09:54 +00002995
bellard3a7d9292005-08-21 09:26:42 +00002996 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002997 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2998 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2999 } else {
3000 unsigned long addr1;
3001 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3002 /* RAM case */
3003 ptr = phys_ram_base + addr1;
3004 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003005 if (!cpu_physical_memory_is_dirty(addr1)) {
3006 /* invalidate code */
3007 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3008 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003009 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3010 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003011 }
bellard8df1cd02005-01-28 22:37:22 +00003012 }
3013}
3014
bellardaab33092005-10-30 20:48:42 +00003015/* XXX: optimize */
3016void stb_phys(target_phys_addr_t addr, uint32_t val)
3017{
3018 uint8_t v = val;
3019 cpu_physical_memory_write(addr, &v, 1);
3020}
3021
3022/* XXX: optimize */
3023void stw_phys(target_phys_addr_t addr, uint32_t val)
3024{
3025 uint16_t v = tswap16(val);
3026 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3027}
3028
3029/* XXX: optimize */
3030void stq_phys(target_phys_addr_t addr, uint64_t val)
3031{
3032 val = tswap64(val);
3033 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3034}
3035
bellard13eb76e2004-01-24 15:23:36 +00003036#endif
3037
3038/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003039int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003040 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003041{
3042 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003043 target_phys_addr_t phys_addr;
3044 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003045
3046 while (len > 0) {
3047 page = addr & TARGET_PAGE_MASK;
3048 phys_addr = cpu_get_phys_page_debug(env, page);
3049 /* if no physical page mapped, return an error */
3050 if (phys_addr == -1)
3051 return -1;
3052 l = (page + TARGET_PAGE_SIZE) - addr;
3053 if (l > len)
3054 l = len;
ths5fafdf22007-09-16 21:08:06 +00003055 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003056 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003057 len -= l;
3058 buf += l;
3059 addr += l;
3060 }
3061 return 0;
3062}
3063
pbrook2e70f6e2008-06-29 01:03:05 +00003064/* in deterministic execution mode, instructions doing device I/Os
3065 must be at the end of the TB */
3066void cpu_io_recompile(CPUState *env, void *retaddr)
3067{
3068 TranslationBlock *tb;
3069 uint32_t n, cflags;
3070 target_ulong pc, cs_base;
3071 uint64_t flags;
3072
3073 tb = tb_find_pc((unsigned long)retaddr);
3074 if (!tb) {
3075 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3076 retaddr);
3077 }
3078 n = env->icount_decr.u16.low + tb->icount;
3079 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3080 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003081 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003082 n = n - env->icount_decr.u16.low;
3083 /* Generate a new TB ending on the I/O insn. */
3084 n++;
3085 /* On MIPS and SH, delay slot instructions can only be restarted if
3086 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003087 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003088 branch. */
3089#if defined(TARGET_MIPS)
3090 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3091 env->active_tc.PC -= 4;
3092 env->icount_decr.u16.low++;
3093 env->hflags &= ~MIPS_HFLAG_BMASK;
3094 }
3095#elif defined(TARGET_SH4)
3096 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3097 && n > 1) {
3098 env->pc -= 2;
3099 env->icount_decr.u16.low++;
3100 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3101 }
3102#endif
3103 /* This should never happen. */
3104 if (n > CF_COUNT_MASK)
3105 cpu_abort(env, "TB too big during recompile");
3106
3107 cflags = n | CF_LAST_IO;
3108 pc = tb->pc;
3109 cs_base = tb->cs_base;
3110 flags = tb->flags;
3111 tb_phys_invalidate(tb, -1);
3112 /* FIXME: In theory this could raise an exception. In practice
3113 we have already translated the block once so it's probably ok. */
3114 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003115 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003116 the first in the TB) then we end up generating a whole new TB and
3117 repeating the fault, which is horribly inefficient.
3118 Better would be to execute just this insn uncached, or generate a
3119 second new TB. */
3120 cpu_resume_from_signal(env, NULL);
3121}
3122
bellarde3db7222005-01-26 22:00:47 +00003123void dump_exec_info(FILE *f,
3124 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3125{
3126 int i, target_code_size, max_target_code_size;
3127 int direct_jmp_count, direct_jmp2_count, cross_page;
3128 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003129
bellarde3db7222005-01-26 22:00:47 +00003130 target_code_size = 0;
3131 max_target_code_size = 0;
3132 cross_page = 0;
3133 direct_jmp_count = 0;
3134 direct_jmp2_count = 0;
3135 for(i = 0; i < nb_tbs; i++) {
3136 tb = &tbs[i];
3137 target_code_size += tb->size;
3138 if (tb->size > max_target_code_size)
3139 max_target_code_size = tb->size;
3140 if (tb->page_addr[1] != -1)
3141 cross_page++;
3142 if (tb->tb_next_offset[0] != 0xffff) {
3143 direct_jmp_count++;
3144 if (tb->tb_next_offset[1] != 0xffff) {
3145 direct_jmp2_count++;
3146 }
3147 }
3148 }
3149 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003150 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003151 cpu_fprintf(f, "gen code size %ld/%ld\n",
3152 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3153 cpu_fprintf(f, "TB count %d/%d\n",
3154 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003155 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003156 nb_tbs ? target_code_size / nb_tbs : 0,
3157 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003158 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003159 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3160 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003161 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3162 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003163 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3164 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003165 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003166 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3167 direct_jmp2_count,
3168 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003169 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003170 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3171 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3172 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003173 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003174}
3175
ths5fafdf22007-09-16 21:08:06 +00003176#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003177
3178#define MMUSUFFIX _cmmu
3179#define GETPC() NULL
3180#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003181#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003182
3183#define SHIFT 0
3184#include "softmmu_template.h"
3185
3186#define SHIFT 1
3187#include "softmmu_template.h"
3188
3189#define SHIFT 2
3190#include "softmmu_template.h"
3191
3192#define SHIFT 3
3193#include "softmmu_template.h"
3194
3195#undef env
3196
3197#endif