blob: 6d3492ecc9e76ae907b6b0152d7c26ce683d885c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
125static PhysPageMap cur_map;
126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Jan Kiszka9f029602013-05-06 16:48:02 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Paolo Bonzini0475d942013-05-29 12:28:21 +0200237 AddressSpaceDispatch *d = as->dispatch;
Jan Kiszka90260c62013-05-26 21:46:51 +0200238 MemoryRegionSection *section;
239 subpage_t *subpage;
240
Paolo Bonzini0475d942013-05-29 12:28:21 +0200241 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
242 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200243 if (resolve_subpage && section->mr->subpage) {
244 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200245 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200246 }
247 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200248}
249
Jan Kiszka90260c62013-05-26 21:46:51 +0200250static MemoryRegionSection *
251address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
252 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200253{
254 MemoryRegionSection *section;
255 Int128 diff;
256
Jan Kiszka90260c62013-05-26 21:46:51 +0200257 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200258 /* Compute offset within MemoryRegionSection */
259 addr -= section->offset_within_address_space;
260
261 /* Compute offset within MemoryRegion */
262 *xlat = addr + section->offset_within_region;
263
264 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100265 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200266 return section;
267}
Jan Kiszka90260c62013-05-26 21:46:51 +0200268
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200269MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
270 hwaddr *xlat, hwaddr *plen,
271 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200272{
Avi Kivity30951152012-10-30 13:47:46 +0200273 IOMMUTLBEntry iotlb;
274 MemoryRegionSection *section;
275 MemoryRegion *mr;
276 hwaddr len = *plen;
277
278 for (;;) {
279 section = address_space_translate_internal(as, addr, &addr, plen, true);
280 mr = section->mr;
281
282 if (!mr->iommu_ops) {
283 break;
284 }
285
286 iotlb = mr->iommu_ops->translate(mr, addr);
287 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
288 | (addr & iotlb.addr_mask));
289 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
290 if (!(iotlb.perm & (1 << is_write))) {
291 mr = &io_mem_unassigned;
292 break;
293 }
294
295 as = iotlb.target_as;
296 }
297
298 *plen = len;
299 *xlat = addr;
300 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200301}
302
303MemoryRegionSection *
304address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
305 hwaddr *plen)
306{
Avi Kivity30951152012-10-30 13:47:46 +0200307 MemoryRegionSection *section;
308 section = address_space_translate_internal(as, addr, xlat, plen, false);
309
310 assert(!section->mr->iommu_ops);
311 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200312}
bellard9fa3e852004-01-04 18:06:42 +0000313#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000314
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200315void cpu_exec_init_all(void)
316{
317#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700318 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200319 memory_map_init();
320 io_mem_init();
321#endif
322}
323
Andreas Färberb170fce2013-01-20 20:23:22 +0100324#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000325
Juan Quintelae59fb372009-09-29 22:48:21 +0200326static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200327{
Andreas Färber259186a2013-01-17 18:51:17 +0100328 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200329
aurel323098dba2009-03-07 21:28:24 +0000330 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
331 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100332 cpu->interrupt_request &= ~0x01;
333 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000334
335 return 0;
336}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200337
Andreas Färber1a1562f2013-06-17 04:09:11 +0200338const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200339 .name = "cpu_common",
340 .version_id = 1,
341 .minimum_version_id = 1,
342 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200343 .post_load = cpu_common_post_load,
344 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100345 VMSTATE_UINT32(halted, CPUState),
346 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200347 VMSTATE_END_OF_LIST()
348 }
349};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200350
pbrook9656f322008-07-01 20:01:19 +0000351#endif
352
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100353CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400354{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100355 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100356 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400357
358 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 cpu = ENV_GET_CPU(env);
360 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400361 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100362 }
Glauber Costa950f1472009-06-09 12:15:18 -0400363 env = env->next_cpu;
364 }
365
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100366 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400367}
368
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200369void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
370{
371 CPUArchState *env = first_cpu;
372
373 while (env) {
374 func(ENV_GET_CPU(env), data);
375 env = env->next_cpu;
376 }
377}
378
Andreas Färber9349b4f2012-03-14 01:38:32 +0100379void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000380{
Andreas Färber9f09e182012-05-03 06:59:07 +0200381 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100382 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100383 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000384 int cpu_index;
385
pbrookc2764712009-03-07 15:24:59 +0000386#if defined(CONFIG_USER_ONLY)
387 cpu_list_lock();
388#endif
bellard6a00d602005-11-21 23:25:50 +0000389 env->next_cpu = NULL;
390 penv = &first_cpu;
391 cpu_index = 0;
392 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700393 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000394 cpu_index++;
395 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100396 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100397 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000398 QTAILQ_INIT(&env->breakpoints);
399 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100400#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200401 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100402#endif
bellard6a00d602005-11-21 23:25:50 +0000403 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000404#if defined(CONFIG_USER_ONLY)
405 cpu_list_unlock();
406#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100407 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000408#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600409 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000410 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100411 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000412#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100413 if (cc->vmsd != NULL) {
414 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
415 }
bellardfd6ce8f2003-05-14 19:00:11 +0000416}
417
bellard1fddef42005-04-17 19:16:13 +0000418#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000419#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100420static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000421{
422 tb_invalidate_phys_page_range(pc, pc + 1, 0);
423}
424#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400425static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
426{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400427 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
428 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400429}
bellardc27004e2005-01-03 23:35:10 +0000430#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000431#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000432
Paul Brookc527ee82010-03-01 03:31:14 +0000433#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100434void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000435
436{
437}
438
Andreas Färber9349b4f2012-03-14 01:38:32 +0100439int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000440 int flags, CPUWatchpoint **watchpoint)
441{
442 return -ENOSYS;
443}
444#else
pbrook6658ffb2007-03-16 23:58:11 +0000445/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100446int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000447 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000448{
aliguorib4051332008-11-18 20:14:20 +0000449 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000450 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000451
aliguorib4051332008-11-18 20:14:20 +0000452 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400453 if ((len & (len - 1)) || (addr & ~len_mask) ||
454 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000455 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
456 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
457 return -EINVAL;
458 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500459 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000460
aliguoria1d1bb32008-11-18 20:07:32 +0000461 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000462 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000463 wp->flags = flags;
464
aliguori2dc9f412008-11-18 20:56:59 +0000465 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000466 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000467 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000468 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000469 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000470
pbrook6658ffb2007-03-16 23:58:11 +0000471 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000472
473 if (watchpoint)
474 *watchpoint = wp;
475 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000476}
477
aliguoria1d1bb32008-11-18 20:07:32 +0000478/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100479int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000480 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000481{
aliguorib4051332008-11-18 20:14:20 +0000482 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000483 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000484
Blue Swirl72cf2d42009-09-12 07:36:22 +0000485 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000486 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000487 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000488 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000489 return 0;
490 }
491 }
aliguoria1d1bb32008-11-18 20:07:32 +0000492 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000493}
494
aliguoria1d1bb32008-11-18 20:07:32 +0000495/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100496void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000497{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000498 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000499
aliguoria1d1bb32008-11-18 20:07:32 +0000500 tlb_flush_page(env, watchpoint->vaddr);
501
Anthony Liguori7267c092011-08-20 22:09:37 -0500502 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000503}
504
aliguoria1d1bb32008-11-18 20:07:32 +0000505/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100506void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000507{
aliguoric0ce9982008-11-25 22:13:57 +0000508 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000509
Blue Swirl72cf2d42009-09-12 07:36:22 +0000510 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000511 if (wp->flags & mask)
512 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000513 }
aliguoria1d1bb32008-11-18 20:07:32 +0000514}
Paul Brookc527ee82010-03-01 03:31:14 +0000515#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000516
517/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100518int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000519 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000520{
bellard1fddef42005-04-17 19:16:13 +0000521#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000522 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000523
Anthony Liguori7267c092011-08-20 22:09:37 -0500524 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000525
526 bp->pc = pc;
527 bp->flags = flags;
528
aliguori2dc9f412008-11-18 20:56:59 +0000529 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000530 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000531 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000532 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000533 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000534
535 breakpoint_invalidate(env, pc);
536
537 if (breakpoint)
538 *breakpoint = bp;
539 return 0;
540#else
541 return -ENOSYS;
542#endif
543}
544
545/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100546int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000547{
548#if defined(TARGET_HAS_ICE)
549 CPUBreakpoint *bp;
550
Blue Swirl72cf2d42009-09-12 07:36:22 +0000551 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000552 if (bp->pc == pc && bp->flags == flags) {
553 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000554 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000555 }
bellard4c3a88a2003-07-26 12:06:08 +0000556 }
aliguoria1d1bb32008-11-18 20:07:32 +0000557 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000558#else
aliguoria1d1bb32008-11-18 20:07:32 +0000559 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000560#endif
561}
562
aliguoria1d1bb32008-11-18 20:07:32 +0000563/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000565{
bellard1fddef42005-04-17 19:16:13 +0000566#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000567 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000568
aliguoria1d1bb32008-11-18 20:07:32 +0000569 breakpoint_invalidate(env, breakpoint->pc);
570
Anthony Liguori7267c092011-08-20 22:09:37 -0500571 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000572#endif
573}
574
575/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100576void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000577{
578#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000579 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000580
Blue Swirl72cf2d42009-09-12 07:36:22 +0000581 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000582 if (bp->flags & mask)
583 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000584 }
bellard4c3a88a2003-07-26 12:06:08 +0000585#endif
586}
587
bellardc33a3462003-07-29 20:50:33 +0000588/* enable or disable single step mode. EXCP_DEBUG is returned by the
589 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100590void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000591{
bellard1fddef42005-04-17 19:16:13 +0000592#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000593 if (env->singlestep_enabled != enabled) {
594 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000595 if (kvm_enabled())
596 kvm_update_guest_debug(env, 0);
597 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100598 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000599 /* XXX: only flush what is necessary */
600 tb_flush(env);
601 }
bellardc33a3462003-07-29 20:50:33 +0000602 }
603#endif
604}
605
Andreas Färber9349b4f2012-03-14 01:38:32 +0100606void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000607{
Andreas Färber878096e2013-05-27 01:33:50 +0200608 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000609 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000610 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000611
612 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000613 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000614 fprintf(stderr, "qemu: fatal: ");
615 vfprintf(stderr, fmt, ap);
616 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200617 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000618 if (qemu_log_enabled()) {
619 qemu_log("qemu: fatal: ");
620 qemu_log_vprintf(fmt, ap2);
621 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100622 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000623 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000624 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000625 }
pbrook493ae1f2007-11-23 16:53:59 +0000626 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000627 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200628#if defined(CONFIG_USER_ONLY)
629 {
630 struct sigaction act;
631 sigfillset(&act.sa_mask);
632 act.sa_handler = SIG_DFL;
633 sigaction(SIGABRT, &act, NULL);
634 }
635#endif
bellard75012672003-06-21 13:11:07 +0000636 abort();
637}
638
Andreas Färber9349b4f2012-03-14 01:38:32 +0100639CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000640{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100641 CPUArchState *new_env = cpu_init(env->cpu_model_str);
642 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000643#if defined(TARGET_HAS_ICE)
644 CPUBreakpoint *bp;
645 CPUWatchpoint *wp;
646#endif
647
Andreas Färber9349b4f2012-03-14 01:38:32 +0100648 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000649
Andreas Färber55e5c282012-12-17 06:18:02 +0100650 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000651 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000652
653 /* Clone all break/watchpoints.
654 Note: Once we support ptrace with hw-debug register access, make sure
655 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000656 QTAILQ_INIT(&env->breakpoints);
657 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000658#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000659 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000660 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
661 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000662 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000663 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
664 wp->flags, NULL);
665 }
666#endif
667
thsc5be9f02007-02-28 20:20:53 +0000668 return new_env;
669}
670
bellard01243112004-01-04 15:48:17 +0000671#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200672static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
673 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000674{
Juan Quintelad24981d2012-05-22 00:42:40 +0200675 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000676
bellard1ccde1c2004-02-06 19:46:14 +0000677 /* we modify the TLB cache so that the dirty bit will be set again
678 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200679 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200680 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000681 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200682 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000683 != (end - 1) - start) {
684 abort();
685 }
Blue Swirle5548612012-04-21 13:08:33 +0000686 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200687
688}
689
690/* Note: start and end must be within the same ram block. */
691void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
692 int dirty_flags)
693{
694 uintptr_t length;
695
696 start &= TARGET_PAGE_MASK;
697 end = TARGET_PAGE_ALIGN(end);
698
699 length = end - start;
700 if (length == 0)
701 return;
702 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
703
704 if (tcg_enabled()) {
705 tlb_reset_dirty_range_all(start, end, length);
706 }
bellard1ccde1c2004-02-06 19:46:14 +0000707}
708
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000709static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000710{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200711 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000712 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200713 return ret;
aliguori74576192008-10-06 14:02:03 +0000714}
715
Avi Kivitya8170e52012-10-23 12:30:10 +0200716hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200717 MemoryRegionSection *section,
718 target_ulong vaddr,
719 hwaddr paddr, hwaddr xlat,
720 int prot,
721 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000722{
Avi Kivitya8170e52012-10-23 12:30:10 +0200723 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000724 CPUWatchpoint *wp;
725
Blue Swirlcc5bea62012-04-14 14:56:48 +0000726 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000727 /* Normal RAM. */
728 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200729 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000730 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200731 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000732 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200733 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000734 }
735 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200736 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200737 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000738 }
739
740 /* Make accesses to pages with watchpoints go via the
741 watchpoint trap routines. */
742 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
743 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
744 /* Avoid trapping reads of pages with a write breakpoint. */
745 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200746 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000747 *address |= TLB_MMIO;
748 break;
749 }
750 }
751 }
752
753 return iotlb;
754}
bellard9fa3e852004-01-04 18:06:42 +0000755#endif /* defined(CONFIG_USER_ONLY) */
756
pbrooke2eef172008-06-08 01:09:01 +0000757#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000758
Anthony Liguoric227f092009-10-01 16:12:16 -0500759static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200760 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200761static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200762
Avi Kivity5312bd82012-02-12 18:32:55 +0200763static uint16_t phys_section_add(MemoryRegionSection *section)
764{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200765 /* The physical section number is ORed with a page-aligned
766 * pointer to produce the iotlb entries. Thus it should
767 * never overflow into the page-aligned value.
768 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200769 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200770
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200771 if (next_map.sections_nb == next_map.sections_nb_alloc) {
772 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
773 16);
774 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
775 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200776 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200777 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200778 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200779 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200780}
781
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200782static void phys_section_destroy(MemoryRegion *mr)
783{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200784 memory_region_unref(mr);
785
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200786 if (mr->subpage) {
787 subpage_t *subpage = container_of(mr, subpage_t, iomem);
788 memory_region_destroy(&subpage->iomem);
789 g_free(subpage);
790 }
791}
792
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200793static void phys_sections_clear(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200794{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200795 while (map->sections_nb > 0) {
796 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200797 phys_section_destroy(section->mr);
798 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200799 g_free(map->sections);
800 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200801}
802
Avi Kivityac1970f2012-10-03 16:22:53 +0200803static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200804{
805 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200806 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200808 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
809 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810 MemoryRegionSection subsection = {
811 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200812 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200813 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200814 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815
Avi Kivityf3705d52012-03-08 16:16:34 +0200816 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817
Avi Kivityf3705d52012-03-08 16:16:34 +0200818 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200819 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200821 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200822 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200823 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200824 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200825 }
826 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200827 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828 subpage_register(subpage, start, end, phys_section_add(section));
829}
830
831
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200832static void register_multipage(AddressSpaceDispatch *d,
833 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000834{
Avi Kivitya8170e52012-10-23 12:30:10 +0200835 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200836 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200837 uint64_t num_pages = int128_get64(int128_rshift(section->size,
838 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200839
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200840 assert(num_pages);
841 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000842}
843
Avi Kivityac1970f2012-10-03 16:22:53 +0200844static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200845{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200846 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200847 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200848 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200849 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200850
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200851 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
852 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
853 - now.offset_within_address_space;
854
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200856 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200857 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200858 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200859 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 while (int128_ne(remain.size, now.size)) {
861 remain.size = int128_sub(remain.size, now.size);
862 remain.offset_within_address_space += int128_get64(now.size);
863 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400864 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200865 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200866 register_subpage(d, &now);
867 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200868 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200869 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400870 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200871 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200872 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400873 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200874 }
875}
876
Sheng Yang62a27442010-01-26 19:21:16 +0800877void qemu_flush_coalesced_mmio_buffer(void)
878{
879 if (kvm_enabled())
880 kvm_flush_coalesced_mmio_buffer();
881}
882
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700883void qemu_mutex_lock_ramlist(void)
884{
885 qemu_mutex_lock(&ram_list.mutex);
886}
887
888void qemu_mutex_unlock_ramlist(void)
889{
890 qemu_mutex_unlock(&ram_list.mutex);
891}
892
Marcelo Tosattic9027602010-03-01 20:25:08 -0300893#if defined(__linux__) && !defined(TARGET_S390X)
894
895#include <sys/vfs.h>
896
897#define HUGETLBFS_MAGIC 0x958458f6
898
899static long gethugepagesize(const char *path)
900{
901 struct statfs fs;
902 int ret;
903
904 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900905 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300906 } while (ret != 0 && errno == EINTR);
907
908 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900909 perror(path);
910 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300911 }
912
913 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900914 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300915
916 return fs.f_bsize;
917}
918
Alex Williamson04b16652010-07-02 11:13:17 -0600919static void *file_ram_alloc(RAMBlock *block,
920 ram_addr_t memory,
921 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300922{
923 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500924 char *sanitized_name;
925 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300926 void *area;
927 int fd;
928#ifdef MAP_POPULATE
929 int flags;
930#endif
931 unsigned long hpagesize;
932
933 hpagesize = gethugepagesize(path);
934 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900935 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300936 }
937
938 if (memory < hpagesize) {
939 return NULL;
940 }
941
942 if (kvm_enabled() && !kvm_has_sync_mmu()) {
943 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
944 return NULL;
945 }
946
Peter Feiner8ca761f2013-03-04 13:54:25 -0500947 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
948 sanitized_name = g_strdup(block->mr->name);
949 for (c = sanitized_name; *c != '\0'; c++) {
950 if (*c == '/')
951 *c = '_';
952 }
953
954 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
955 sanitized_name);
956 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300957
958 fd = mkstemp(filename);
959 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900960 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100961 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900962 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300963 }
964 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100965 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300966
967 memory = (memory+hpagesize-1) & ~(hpagesize-1);
968
969 /*
970 * ftruncate is not supported by hugetlbfs in older
971 * hosts, so don't bother bailing out on errors.
972 * If anything goes wrong with it under other filesystems,
973 * mmap will fail.
974 */
975 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900976 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300977
978#ifdef MAP_POPULATE
979 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
980 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
981 * to sidestep this quirk.
982 */
983 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
984 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
985#else
986 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
987#endif
988 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900989 perror("file_ram_alloc: can't mmap RAM pages");
990 close(fd);
991 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300992 }
Alex Williamson04b16652010-07-02 11:13:17 -0600993 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300994 return area;
995}
996#endif
997
Alex Williamsond17b5282010-06-25 11:08:38 -0600998static ram_addr_t find_ram_offset(ram_addr_t size)
999{
Alex Williamson04b16652010-07-02 11:13:17 -06001000 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001001 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001002
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001003 assert(size != 0); /* it would hand out same offset multiple times */
1004
Paolo Bonzinia3161032012-11-14 15:54:48 +01001005 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001006 return 0;
1007
Paolo Bonzinia3161032012-11-14 15:54:48 +01001008 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001009 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001010
1011 end = block->offset + block->length;
1012
Paolo Bonzinia3161032012-11-14 15:54:48 +01001013 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001014 if (next_block->offset >= end) {
1015 next = MIN(next, next_block->offset);
1016 }
1017 }
1018 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001019 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001020 mingap = next - end;
1021 }
1022 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001023
1024 if (offset == RAM_ADDR_MAX) {
1025 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1026 (uint64_t)size);
1027 abort();
1028 }
1029
Alex Williamson04b16652010-07-02 11:13:17 -06001030 return offset;
1031}
1032
Juan Quintela652d7ec2012-07-20 10:37:54 +02001033ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001034{
Alex Williamsond17b5282010-06-25 11:08:38 -06001035 RAMBlock *block;
1036 ram_addr_t last = 0;
1037
Paolo Bonzinia3161032012-11-14 15:54:48 +01001038 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001039 last = MAX(last, block->offset + block->length);
1040
1041 return last;
1042}
1043
Jason Baronddb97f12012-08-02 15:44:16 -04001044static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1045{
1046 int ret;
1047 QemuOpts *machine_opts;
1048
1049 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1050 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1051 if (machine_opts &&
1052 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1053 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1054 if (ret) {
1055 perror("qemu_madvise");
1056 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1057 "but dump_guest_core=off specified\n");
1058 }
1059 }
1060}
1061
Avi Kivityc5705a72011-12-20 15:59:12 +02001062void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063{
1064 RAMBlock *new_block, *block;
1065
Avi Kivityc5705a72011-12-20 15:59:12 +02001066 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001067 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001068 if (block->offset == addr) {
1069 new_block = block;
1070 break;
1071 }
1072 }
1073 assert(new_block);
1074 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001076 if (dev) {
1077 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001078 if (id) {
1079 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001080 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001081 }
1082 }
1083 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1084
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001085 /* This assumes the iothread lock is taken here too. */
1086 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001087 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001088 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001089 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1090 new_block->idstr);
1091 abort();
1092 }
1093 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001094 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001095}
1096
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001097static int memory_try_enable_merging(void *addr, size_t len)
1098{
1099 QemuOpts *opts;
1100
1101 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1102 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1103 /* disabled by the user */
1104 return 0;
1105 }
1106
1107 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1108}
1109
Avi Kivityc5705a72011-12-20 15:59:12 +02001110ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1111 MemoryRegion *mr)
1112{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001113 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001114
1115 size = TARGET_PAGE_ALIGN(size);
1116 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001117
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001118 /* This assumes the iothread lock is taken here too. */
1119 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001120 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001121 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001122 if (host) {
1123 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001124 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001125 } else {
1126 if (mem_path) {
1127#if defined (__linux__) && !defined(TARGET_S390X)
1128 new_block->host = file_ram_alloc(new_block, size, mem_path);
1129 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001130 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001131 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001132 }
1133#else
1134 fprintf(stderr, "-mem-path option unsupported\n");
1135 exit(1);
1136#endif
1137 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001138 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001139 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001140 } else if (kvm_enabled()) {
1141 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001142 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001143 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001144 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001145 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001146 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001147 }
1148 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001149 new_block->length = size;
1150
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001151 /* Keep the list sorted from biggest to smallest block. */
1152 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1153 if (block->length < new_block->length) {
1154 break;
1155 }
1156 }
1157 if (block) {
1158 QTAILQ_INSERT_BEFORE(block, new_block, next);
1159 } else {
1160 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1161 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001162 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001163
Umesh Deshpandef798b072011-08-18 11:41:17 -07001164 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001165 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001166
Anthony Liguori7267c092011-08-20 22:09:37 -05001167 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001168 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001169 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1170 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001171 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001172
Jason Baronddb97f12012-08-02 15:44:16 -04001173 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001174 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001175
Cam Macdonell84b89d72010-07-26 18:10:57 -06001176 if (kvm_enabled())
1177 kvm_setup_guest_memory(new_block->host, size);
1178
1179 return new_block->offset;
1180}
1181
Avi Kivityc5705a72011-12-20 15:59:12 +02001182ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001183{
Avi Kivityc5705a72011-12-20 15:59:12 +02001184 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001185}
bellarde9a1ab12007-02-08 23:08:38 +00001186
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001187void qemu_ram_free_from_ptr(ram_addr_t addr)
1188{
1189 RAMBlock *block;
1190
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001191 /* This assumes the iothread lock is taken here too. */
1192 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001193 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001194 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001195 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001196 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001197 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001198 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001199 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001200 }
1201 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001202 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001203}
1204
Anthony Liguoric227f092009-10-01 16:12:16 -05001205void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001206{
Alex Williamson04b16652010-07-02 11:13:17 -06001207 RAMBlock *block;
1208
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001209 /* This assumes the iothread lock is taken here too. */
1210 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001211 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001212 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001213 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001214 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001215 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001216 if (block->flags & RAM_PREALLOC_MASK) {
1217 ;
1218 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001219#if defined (__linux__) && !defined(TARGET_S390X)
1220 if (block->fd) {
1221 munmap(block->host, block->length);
1222 close(block->fd);
1223 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001224 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001225 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001226#else
1227 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001228#endif
1229 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001230 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001231 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001232 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001233 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001234 }
Alex Williamson04b16652010-07-02 11:13:17 -06001235 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001236 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001237 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001238 }
1239 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001240 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001241
bellarde9a1ab12007-02-08 23:08:38 +00001242}
1243
Huang Yingcd19cfa2011-03-02 08:56:19 +01001244#ifndef _WIN32
1245void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1246{
1247 RAMBlock *block;
1248 ram_addr_t offset;
1249 int flags;
1250 void *area, *vaddr;
1251
Paolo Bonzinia3161032012-11-14 15:54:48 +01001252 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001253 offset = addr - block->offset;
1254 if (offset < block->length) {
1255 vaddr = block->host + offset;
1256 if (block->flags & RAM_PREALLOC_MASK) {
1257 ;
1258 } else {
1259 flags = MAP_FIXED;
1260 munmap(vaddr, length);
1261 if (mem_path) {
1262#if defined(__linux__) && !defined(TARGET_S390X)
1263 if (block->fd) {
1264#ifdef MAP_POPULATE
1265 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1266 MAP_PRIVATE;
1267#else
1268 flags |= MAP_PRIVATE;
1269#endif
1270 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1271 flags, block->fd, offset);
1272 } else {
1273 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1274 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1275 flags, -1, 0);
1276 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001277#else
1278 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001279#endif
1280 } else {
1281#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1282 flags |= MAP_SHARED | MAP_ANONYMOUS;
1283 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1284 flags, -1, 0);
1285#else
1286 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1287 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1288 flags, -1, 0);
1289#endif
1290 }
1291 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001292 fprintf(stderr, "Could not remap addr: "
1293 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001294 length, addr);
1295 exit(1);
1296 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001297 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001298 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001299 }
1300 return;
1301 }
1302 }
1303}
1304#endif /* !_WIN32 */
1305
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001306static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001307{
pbrook94a6b542009-04-11 17:15:54 +00001308 RAMBlock *block;
1309
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001310 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001311 block = ram_list.mru_block;
1312 if (block && addr - block->offset < block->length) {
1313 goto found;
1314 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001315 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001316 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001317 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001318 }
pbrook94a6b542009-04-11 17:15:54 +00001319 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001320
1321 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1322 abort();
1323
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001324found:
1325 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001326 return block;
1327}
1328
1329/* Return a host pointer to ram allocated with qemu_ram_alloc.
1330 With the exception of the softmmu code in this file, this should
1331 only be used for local memory (e.g. video ram) that the device owns,
1332 and knows it isn't going to access beyond the end of the block.
1333
1334 It should not be used for general purpose DMA.
1335 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1336 */
1337void *qemu_get_ram_ptr(ram_addr_t addr)
1338{
1339 RAMBlock *block = qemu_get_ram_block(addr);
1340
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001341 if (xen_enabled()) {
1342 /* We need to check if the requested address is in the RAM
1343 * because we don't want to map the entire memory in QEMU.
1344 * In that case just map until the end of the page.
1345 */
1346 if (block->offset == 0) {
1347 return xen_map_cache(addr, 0, 0);
1348 } else if (block->host == NULL) {
1349 block->host =
1350 xen_map_cache(block->offset, block->length, 1);
1351 }
1352 }
1353 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001354}
1355
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001356/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1357 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1358 *
1359 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001360 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001361static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001362{
1363 RAMBlock *block;
1364
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001365 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001366 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001367 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001368 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001369 /* We need to check if the requested address is in the RAM
1370 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001371 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001372 */
1373 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001374 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001375 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001376 block->host =
1377 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001378 }
1379 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001380 return block->host + (addr - block->offset);
1381 }
1382 }
1383
1384 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1385 abort();
1386
1387 return NULL;
1388}
1389
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001390/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1391 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001392static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001393{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001394 if (*size == 0) {
1395 return NULL;
1396 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001397 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001398 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001399 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001400 RAMBlock *block;
1401
Paolo Bonzinia3161032012-11-14 15:54:48 +01001402 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001403 if (addr - block->offset < block->length) {
1404 if (addr - block->offset + *size > block->length)
1405 *size = block->length - addr + block->offset;
1406 return block->host + (addr - block->offset);
1407 }
1408 }
1409
1410 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1411 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001412 }
1413}
1414
Paolo Bonzini7443b432013-06-03 12:44:02 +02001415/* Some of the softmmu routines need to translate from a host pointer
1416 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001417MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001418{
pbrook94a6b542009-04-11 17:15:54 +00001419 RAMBlock *block;
1420 uint8_t *host = ptr;
1421
Jan Kiszka868bb332011-06-21 22:59:09 +02001422 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001423 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001424 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001425 }
1426
Paolo Bonzini23887b72013-05-06 14:28:39 +02001427 block = ram_list.mru_block;
1428 if (block && block->host && host - block->host < block->length) {
1429 goto found;
1430 }
1431
Paolo Bonzinia3161032012-11-14 15:54:48 +01001432 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001433 /* This case append when the block is not mapped. */
1434 if (block->host == NULL) {
1435 continue;
1436 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001437 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001438 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001439 }
pbrook94a6b542009-04-11 17:15:54 +00001440 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001441
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001442 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001443
1444found:
1445 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001446 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001447}
Alex Williamsonf471a172010-06-11 11:11:42 -06001448
Avi Kivitya8170e52012-10-23 12:30:10 +02001449static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001450 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001451{
bellard3a7d9292005-08-21 09:26:42 +00001452 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001453 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001454 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001455 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001456 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001457 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001458 switch (size) {
1459 case 1:
1460 stb_p(qemu_get_ram_ptr(ram_addr), val);
1461 break;
1462 case 2:
1463 stw_p(qemu_get_ram_ptr(ram_addr), val);
1464 break;
1465 case 4:
1466 stl_p(qemu_get_ram_ptr(ram_addr), val);
1467 break;
1468 default:
1469 abort();
1470 }
bellardf23db162005-08-21 19:12:28 +00001471 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001472 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001473 /* we remove the notdirty callback only if the code has been
1474 flushed */
1475 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001476 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001477}
1478
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001479static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1480 unsigned size, bool is_write)
1481{
1482 return is_write;
1483}
1484
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001485static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001486 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001487 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001488 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001489};
1490
pbrook0f459d12008-06-09 00:20:13 +00001491/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001492static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001493{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001494 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001495 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001496 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001497 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001498 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001499
aliguori06d55cc2008-11-18 20:24:06 +00001500 if (env->watchpoint_hit) {
1501 /* We re-entered the check after replacing the TB. Now raise
1502 * the debug interrupt so that is will trigger after the
1503 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001504 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001505 return;
1506 }
pbrook2e70f6e2008-06-29 01:03:05 +00001507 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001508 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001509 if ((vaddr == (wp->vaddr & len_mask) ||
1510 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001511 wp->flags |= BP_WATCHPOINT_HIT;
1512 if (!env->watchpoint_hit) {
1513 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001514 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001515 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1516 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001517 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001518 } else {
1519 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1520 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001521 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001522 }
aliguori06d55cc2008-11-18 20:24:06 +00001523 }
aliguori6e140f22008-11-18 20:37:55 +00001524 } else {
1525 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001526 }
1527 }
1528}
1529
pbrook6658ffb2007-03-16 23:58:11 +00001530/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1531 so these check for a hit then pass through to the normal out-of-line
1532 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001533static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001534 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001535{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001536 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1537 switch (size) {
1538 case 1: return ldub_phys(addr);
1539 case 2: return lduw_phys(addr);
1540 case 4: return ldl_phys(addr);
1541 default: abort();
1542 }
pbrook6658ffb2007-03-16 23:58:11 +00001543}
1544
Avi Kivitya8170e52012-10-23 12:30:10 +02001545static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001546 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001547{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001548 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1549 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001550 case 1:
1551 stb_phys(addr, val);
1552 break;
1553 case 2:
1554 stw_phys(addr, val);
1555 break;
1556 case 4:
1557 stl_phys(addr, val);
1558 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001559 default: abort();
1560 }
pbrook6658ffb2007-03-16 23:58:11 +00001561}
1562
Avi Kivity1ec9b902012-01-02 12:47:48 +02001563static const MemoryRegionOps watch_mem_ops = {
1564 .read = watch_mem_read,
1565 .write = watch_mem_write,
1566 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001567};
pbrook6658ffb2007-03-16 23:58:11 +00001568
Avi Kivitya8170e52012-10-23 12:30:10 +02001569static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001570 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001571{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001572 subpage_t *subpage = opaque;
1573 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001574
blueswir1db7b5422007-05-26 17:36:03 +00001575#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001576 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1577 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001578#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001579 address_space_read(subpage->as, addr + subpage->base, buf, len);
1580 switch (len) {
1581 case 1:
1582 return ldub_p(buf);
1583 case 2:
1584 return lduw_p(buf);
1585 case 4:
1586 return ldl_p(buf);
1587 default:
1588 abort();
1589 }
blueswir1db7b5422007-05-26 17:36:03 +00001590}
1591
Avi Kivitya8170e52012-10-23 12:30:10 +02001592static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001593 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001594{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001595 subpage_t *subpage = opaque;
1596 uint8_t buf[4];
1597
blueswir1db7b5422007-05-26 17:36:03 +00001598#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001599 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001600 " value %"PRIx64"\n",
1601 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001602#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001603 switch (len) {
1604 case 1:
1605 stb_p(buf, value);
1606 break;
1607 case 2:
1608 stw_p(buf, value);
1609 break;
1610 case 4:
1611 stl_p(buf, value);
1612 break;
1613 default:
1614 abort();
1615 }
1616 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001617}
1618
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001619static bool subpage_accepts(void *opaque, hwaddr addr,
1620 unsigned size, bool is_write)
1621{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001622 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001623#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001624 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1625 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001626#endif
1627
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001628 return address_space_access_valid(subpage->as, addr + subpage->base,
1629 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001630}
1631
Avi Kivity70c68e42012-01-02 12:32:48 +02001632static const MemoryRegionOps subpage_ops = {
1633 .read = subpage_read,
1634 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001635 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001636 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001637};
1638
Anthony Liguoric227f092009-10-01 16:12:16 -05001639static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001640 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001641{
1642 int idx, eidx;
1643
1644 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1645 return -1;
1646 idx = SUBPAGE_IDX(start);
1647 eidx = SUBPAGE_IDX(end);
1648#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001649 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001650 mmio, start, end, idx, eidx, memory);
1651#endif
blueswir1db7b5422007-05-26 17:36:03 +00001652 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001653 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001654 }
1655
1656 return 0;
1657}
1658
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001659static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001660{
Anthony Liguoric227f092009-10-01 16:12:16 -05001661 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001662
Anthony Liguori7267c092011-08-20 22:09:37 -05001663 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001664
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001665 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001666 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001667 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001668 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001669 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001670#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001671 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1672 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001673#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001674 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001675
1676 return mmio;
1677}
1678
Avi Kivity5312bd82012-02-12 18:32:55 +02001679static uint16_t dummy_section(MemoryRegion *mr)
1680{
1681 MemoryRegionSection section = {
1682 .mr = mr,
1683 .offset_within_address_space = 0,
1684 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001685 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001686 };
1687
1688 return phys_section_add(&section);
1689}
1690
Avi Kivitya8170e52012-10-23 12:30:10 +02001691MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001692{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001693 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001694}
1695
Avi Kivitye9179ce2009-06-14 11:38:52 +03001696static void io_mem_init(void)
1697{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001698 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1699 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001700 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001701 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001702 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001703 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001704 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001705}
1706
Avi Kivityac1970f2012-10-03 16:22:53 +02001707static void mem_begin(MemoryListener *listener)
1708{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001709 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001710 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1711
1712 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1713 d->as = as;
1714 as->next_dispatch = d;
1715}
1716
1717static void mem_commit(MemoryListener *listener)
1718{
1719 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001720 AddressSpaceDispatch *cur = as->dispatch;
1721 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001722
Paolo Bonzini0475d942013-05-29 12:28:21 +02001723 next->nodes = next_map.nodes;
1724 next->sections = next_map.sections;
1725
1726 as->dispatch = next;
1727 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001728}
1729
Avi Kivity50c1e142012-02-08 21:36:02 +02001730static void core_begin(MemoryListener *listener)
1731{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001732 uint16_t n;
1733
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001734 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001735 n = dummy_section(&io_mem_unassigned);
1736 assert(n == PHYS_SECTION_UNASSIGNED);
1737 n = dummy_section(&io_mem_notdirty);
1738 assert(n == PHYS_SECTION_NOTDIRTY);
1739 n = dummy_section(&io_mem_rom);
1740 assert(n == PHYS_SECTION_ROM);
1741 n = dummy_section(&io_mem_watch);
1742 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001743}
1744
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001745/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1746 * All AddressSpaceDispatch instances have switched to the next map.
1747 */
1748static void core_commit(MemoryListener *listener)
1749{
1750 PhysPageMap info = cur_map;
1751 cur_map = next_map;
1752 phys_sections_clear(&info);
1753}
1754
Avi Kivity1d711482012-10-02 18:54:45 +02001755static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001756{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001757 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001758
1759 /* since each CPU stores ram addresses in its TLB cache, we must
1760 reset the modified entries */
1761 /* XXX: slow ! */
1762 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1763 tlb_flush(env, 1);
1764 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001765}
1766
Avi Kivity93632742012-02-08 16:54:16 +02001767static void core_log_global_start(MemoryListener *listener)
1768{
1769 cpu_physical_memory_set_dirty_tracking(1);
1770}
1771
1772static void core_log_global_stop(MemoryListener *listener)
1773{
1774 cpu_physical_memory_set_dirty_tracking(0);
1775}
1776
Avi Kivity93632742012-02-08 16:54:16 +02001777static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001778 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001779 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001780 .log_global_start = core_log_global_start,
1781 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001782 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001783};
1784
Avi Kivity1d711482012-10-02 18:54:45 +02001785static MemoryListener tcg_memory_listener = {
1786 .commit = tcg_commit,
1787};
1788
Avi Kivityac1970f2012-10-03 16:22:53 +02001789void address_space_init_dispatch(AddressSpace *as)
1790{
Paolo Bonzini00752702013-05-29 12:13:54 +02001791 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001792 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001793 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001794 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001795 .region_add = mem_add,
1796 .region_nop = mem_add,
1797 .priority = 0,
1798 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001799 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001800}
1801
Avi Kivity83f3c252012-10-07 12:59:55 +02001802void address_space_destroy_dispatch(AddressSpace *as)
1803{
1804 AddressSpaceDispatch *d = as->dispatch;
1805
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001806 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001807 g_free(d);
1808 as->dispatch = NULL;
1809}
1810
Avi Kivity62152b82011-07-26 14:26:14 +03001811static void memory_map_init(void)
1812{
Anthony Liguori7267c092011-08-20 22:09:37 -05001813 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001814 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001815 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001816
Anthony Liguori7267c092011-08-20 22:09:37 -05001817 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001818 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001819 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001820
Avi Kivityf6790af2012-10-02 20:13:51 +02001821 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001822 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001823}
1824
1825MemoryRegion *get_system_memory(void)
1826{
1827 return system_memory;
1828}
1829
Avi Kivity309cb472011-08-08 16:09:03 +03001830MemoryRegion *get_system_io(void)
1831{
1832 return system_io;
1833}
1834
pbrooke2eef172008-06-08 01:09:01 +00001835#endif /* !defined(CONFIG_USER_ONLY) */
1836
bellard13eb76e2004-01-24 15:23:36 +00001837/* physical memory access (slow version, mainly for debug) */
1838#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001839int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001840 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001841{
1842 int l, flags;
1843 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001844 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001845
1846 while (len > 0) {
1847 page = addr & TARGET_PAGE_MASK;
1848 l = (page + TARGET_PAGE_SIZE) - addr;
1849 if (l > len)
1850 l = len;
1851 flags = page_get_flags(page);
1852 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001853 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001854 if (is_write) {
1855 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001856 return -1;
bellard579a97f2007-11-11 14:26:47 +00001857 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001858 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001859 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001860 memcpy(p, buf, l);
1861 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001862 } else {
1863 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001864 return -1;
bellard579a97f2007-11-11 14:26:47 +00001865 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001866 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001867 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001868 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001869 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001870 }
1871 len -= l;
1872 buf += l;
1873 addr += l;
1874 }
Paul Brooka68fe892010-03-01 00:08:59 +00001875 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001876}
bellard8df1cd02005-01-28 22:37:22 +00001877
bellard13eb76e2004-01-24 15:23:36 +00001878#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001879
Avi Kivitya8170e52012-10-23 12:30:10 +02001880static void invalidate_and_set_dirty(hwaddr addr,
1881 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001882{
1883 if (!cpu_physical_memory_is_dirty(addr)) {
1884 /* invalidate code */
1885 tb_invalidate_phys_page_range(addr, addr + length, 0);
1886 /* set dirty bit */
1887 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1888 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001889 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001890}
1891
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001892static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1893{
1894 if (memory_region_is_ram(mr)) {
1895 return !(is_write && mr->readonly);
1896 }
1897 if (memory_region_is_romd(mr)) {
1898 return !is_write;
1899 }
1900
1901 return false;
1902}
1903
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001904static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001905{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001906 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001907 return 4;
1908 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001909 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001910 return 2;
1911 }
1912 return 1;
1913}
1914
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001915bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001916 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001917{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001918 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001919 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001920 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001921 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001922 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001923 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001924
bellard13eb76e2004-01-24 15:23:36 +00001925 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001926 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001927 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001928
bellard13eb76e2004-01-24 15:23:36 +00001929 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001930 if (!memory_access_is_direct(mr, is_write)) {
1931 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001932 /* XXX: could force cpu_single_env to NULL to avoid
1933 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001934 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001935 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001936 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001937 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001938 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001939 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001940 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001942 } else {
bellard1c213d12005-09-03 10:49:04 +00001943 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001944 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001946 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001947 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001949 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001950 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001951 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001952 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001953 }
1954 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001955 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001956 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001957 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001958 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001959 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001960 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001961 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001962 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001963 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001964 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001965 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001966 } else {
bellard1c213d12005-09-03 10:49:04 +00001967 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001968 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001969 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001970 }
1971 } else {
1972 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001973 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001974 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001975 }
1976 }
1977 len -= l;
1978 buf += l;
1979 addr += l;
1980 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001981
1982 return error;
bellard13eb76e2004-01-24 15:23:36 +00001983}
bellard8df1cd02005-01-28 22:37:22 +00001984
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001985bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001986 const uint8_t *buf, int len)
1987{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001988 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001989}
1990
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001991bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001992{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001993 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001994}
1995
1996
Avi Kivitya8170e52012-10-23 12:30:10 +02001997void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001998 int len, int is_write)
1999{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002000 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002001}
2002
bellardd0ecd2a2006-04-23 17:14:48 +00002003/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002004void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002005 const uint8_t *buf, int len)
2006{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002007 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002008 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002009 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002010 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002011
bellardd0ecd2a2006-04-23 17:14:48 +00002012 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002013 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002014 mr = address_space_translate(&address_space_memory,
2015 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002016
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002017 if (!(memory_region_is_ram(mr) ||
2018 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002019 /* do nothing */
2020 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002021 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002022 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002023 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002024 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002025 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002026 }
2027 len -= l;
2028 buf += l;
2029 addr += l;
2030 }
2031}
2032
aliguori6d16c2f2009-01-22 16:59:11 +00002033typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002034 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002035 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002036 hwaddr addr;
2037 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002038} BounceBuffer;
2039
2040static BounceBuffer bounce;
2041
aliguoriba223c22009-01-22 16:59:16 +00002042typedef struct MapClient {
2043 void *opaque;
2044 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002045 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002046} MapClient;
2047
Blue Swirl72cf2d42009-09-12 07:36:22 +00002048static QLIST_HEAD(map_client_list, MapClient) map_client_list
2049 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002050
2051void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2052{
Anthony Liguori7267c092011-08-20 22:09:37 -05002053 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002054
2055 client->opaque = opaque;
2056 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002057 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002058 return client;
2059}
2060
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002061static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002062{
2063 MapClient *client = (MapClient *)_client;
2064
Blue Swirl72cf2d42009-09-12 07:36:22 +00002065 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002066 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002067}
2068
2069static void cpu_notify_map_clients(void)
2070{
2071 MapClient *client;
2072
Blue Swirl72cf2d42009-09-12 07:36:22 +00002073 while (!QLIST_EMPTY(&map_client_list)) {
2074 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002075 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002076 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002077 }
2078}
2079
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002080bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2081{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002082 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002083 hwaddr l, xlat;
2084
2085 while (len > 0) {
2086 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002087 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2088 if (!memory_access_is_direct(mr, is_write)) {
2089 l = memory_access_size(mr, l, addr);
2090 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002091 return false;
2092 }
2093 }
2094
2095 len -= l;
2096 addr += l;
2097 }
2098 return true;
2099}
2100
aliguori6d16c2f2009-01-22 16:59:11 +00002101/* Map a physical memory region into a host virtual address.
2102 * May map a subset of the requested range, given by and returned in *plen.
2103 * May return NULL if resources needed to perform the mapping are exhausted.
2104 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002105 * Use cpu_register_map_client() to know when retrying the map operation is
2106 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002107 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002108void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002109 hwaddr addr,
2110 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002111 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002112{
Avi Kivitya8170e52012-10-23 12:30:10 +02002113 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002114 hwaddr done = 0;
2115 hwaddr l, xlat, base;
2116 MemoryRegion *mr, *this_mr;
2117 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002118
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002119 if (len == 0) {
2120 return NULL;
2121 }
aliguori6d16c2f2009-01-22 16:59:11 +00002122
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002123 l = len;
2124 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2125 if (!memory_access_is_direct(mr, is_write)) {
2126 if (bounce.buffer) {
2127 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002128 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002129 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2130 bounce.addr = addr;
2131 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002132
2133 memory_region_ref(mr);
2134 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002135 if (!is_write) {
2136 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002137 }
aliguori6d16c2f2009-01-22 16:59:11 +00002138
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002139 *plen = l;
2140 return bounce.buffer;
2141 }
2142
2143 base = xlat;
2144 raddr = memory_region_get_ram_addr(mr);
2145
2146 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002147 len -= l;
2148 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002149 done += l;
2150 if (len == 0) {
2151 break;
2152 }
2153
2154 l = len;
2155 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2156 if (this_mr != mr || xlat != base + done) {
2157 break;
2158 }
aliguori6d16c2f2009-01-22 16:59:11 +00002159 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002160
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002161 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002162 *plen = done;
2163 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002164}
2165
Avi Kivityac1970f2012-10-03 16:22:53 +02002166/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002167 * Will also mark the memory as dirty if is_write == 1. access_len gives
2168 * the amount of memory that was actually read or written by the caller.
2169 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002170void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2171 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002172{
2173 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002174 MemoryRegion *mr;
2175 ram_addr_t addr1;
2176
2177 mr = qemu_ram_addr_from_host(buffer, &addr1);
2178 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002179 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002180 while (access_len) {
2181 unsigned l;
2182 l = TARGET_PAGE_SIZE;
2183 if (l > access_len)
2184 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002185 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002186 addr1 += l;
2187 access_len -= l;
2188 }
2189 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002190 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002191 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002192 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002193 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002194 return;
2195 }
2196 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002197 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002198 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002199 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002200 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002201 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002202 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002203}
bellardd0ecd2a2006-04-23 17:14:48 +00002204
Avi Kivitya8170e52012-10-23 12:30:10 +02002205void *cpu_physical_memory_map(hwaddr addr,
2206 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002207 int is_write)
2208{
2209 return address_space_map(&address_space_memory, addr, plen, is_write);
2210}
2211
Avi Kivitya8170e52012-10-23 12:30:10 +02002212void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2213 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002214{
2215 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2216}
2217
bellard8df1cd02005-01-28 22:37:22 +00002218/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002219static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002220 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002221{
bellard8df1cd02005-01-28 22:37:22 +00002222 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002223 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002224 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002225 hwaddr l = 4;
2226 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002227
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002228 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2229 false);
2230 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002231 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002232 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002233#if defined(TARGET_WORDS_BIGENDIAN)
2234 if (endian == DEVICE_LITTLE_ENDIAN) {
2235 val = bswap32(val);
2236 }
2237#else
2238 if (endian == DEVICE_BIG_ENDIAN) {
2239 val = bswap32(val);
2240 }
2241#endif
bellard8df1cd02005-01-28 22:37:22 +00002242 } else {
2243 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002244 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002245 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002246 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002247 switch (endian) {
2248 case DEVICE_LITTLE_ENDIAN:
2249 val = ldl_le_p(ptr);
2250 break;
2251 case DEVICE_BIG_ENDIAN:
2252 val = ldl_be_p(ptr);
2253 break;
2254 default:
2255 val = ldl_p(ptr);
2256 break;
2257 }
bellard8df1cd02005-01-28 22:37:22 +00002258 }
2259 return val;
2260}
2261
Avi Kivitya8170e52012-10-23 12:30:10 +02002262uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002263{
2264 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2265}
2266
Avi Kivitya8170e52012-10-23 12:30:10 +02002267uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002268{
2269 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2270}
2271
Avi Kivitya8170e52012-10-23 12:30:10 +02002272uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002273{
2274 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2275}
2276
bellard84b7b8e2005-11-28 21:19:04 +00002277/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002278static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002279 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002280{
bellard84b7b8e2005-11-28 21:19:04 +00002281 uint8_t *ptr;
2282 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002283 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002284 hwaddr l = 8;
2285 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002286
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002287 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2288 false);
2289 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002290 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002291 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002292#if defined(TARGET_WORDS_BIGENDIAN)
2293 if (endian == DEVICE_LITTLE_ENDIAN) {
2294 val = bswap64(val);
2295 }
2296#else
2297 if (endian == DEVICE_BIG_ENDIAN) {
2298 val = bswap64(val);
2299 }
2300#endif
bellard84b7b8e2005-11-28 21:19:04 +00002301 } else {
2302 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002303 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002304 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002305 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002306 switch (endian) {
2307 case DEVICE_LITTLE_ENDIAN:
2308 val = ldq_le_p(ptr);
2309 break;
2310 case DEVICE_BIG_ENDIAN:
2311 val = ldq_be_p(ptr);
2312 break;
2313 default:
2314 val = ldq_p(ptr);
2315 break;
2316 }
bellard84b7b8e2005-11-28 21:19:04 +00002317 }
2318 return val;
2319}
2320
Avi Kivitya8170e52012-10-23 12:30:10 +02002321uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002322{
2323 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2324}
2325
Avi Kivitya8170e52012-10-23 12:30:10 +02002326uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002327{
2328 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2329}
2330
Avi Kivitya8170e52012-10-23 12:30:10 +02002331uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002332{
2333 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2334}
2335
bellardaab33092005-10-30 20:48:42 +00002336/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002337uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002338{
2339 uint8_t val;
2340 cpu_physical_memory_read(addr, &val, 1);
2341 return val;
2342}
2343
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002344/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002345static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002346 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002347{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002348 uint8_t *ptr;
2349 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002351 hwaddr l = 2;
2352 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002354 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2355 false);
2356 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002357 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002358 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002359#if defined(TARGET_WORDS_BIGENDIAN)
2360 if (endian == DEVICE_LITTLE_ENDIAN) {
2361 val = bswap16(val);
2362 }
2363#else
2364 if (endian == DEVICE_BIG_ENDIAN) {
2365 val = bswap16(val);
2366 }
2367#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002368 } else {
2369 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002370 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002371 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002372 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002373 switch (endian) {
2374 case DEVICE_LITTLE_ENDIAN:
2375 val = lduw_le_p(ptr);
2376 break;
2377 case DEVICE_BIG_ENDIAN:
2378 val = lduw_be_p(ptr);
2379 break;
2380 default:
2381 val = lduw_p(ptr);
2382 break;
2383 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002384 }
2385 return val;
bellardaab33092005-10-30 20:48:42 +00002386}
2387
Avi Kivitya8170e52012-10-23 12:30:10 +02002388uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002389{
2390 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2391}
2392
Avi Kivitya8170e52012-10-23 12:30:10 +02002393uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002394{
2395 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2396}
2397
Avi Kivitya8170e52012-10-23 12:30:10 +02002398uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002399{
2400 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2401}
2402
bellard8df1cd02005-01-28 22:37:22 +00002403/* warning: addr must be aligned. The ram page is not masked as dirty
2404 and the code inside is not invalidated. It is useful if the dirty
2405 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002406void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002407{
bellard8df1cd02005-01-28 22:37:22 +00002408 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002409 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002410 hwaddr l = 4;
2411 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002412
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002413 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2414 true);
2415 if (l < 4 || !memory_access_is_direct(mr, true)) {
2416 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002417 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002418 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002419 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002420 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002421
2422 if (unlikely(in_migration)) {
2423 if (!cpu_physical_memory_is_dirty(addr1)) {
2424 /* invalidate code */
2425 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2426 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002427 cpu_physical_memory_set_dirty_flags(
2428 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002429 }
2430 }
bellard8df1cd02005-01-28 22:37:22 +00002431 }
2432}
2433
2434/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002435static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002436 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002437{
bellard8df1cd02005-01-28 22:37:22 +00002438 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002439 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002440 hwaddr l = 4;
2441 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002442
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002443 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2444 true);
2445 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002446#if defined(TARGET_WORDS_BIGENDIAN)
2447 if (endian == DEVICE_LITTLE_ENDIAN) {
2448 val = bswap32(val);
2449 }
2450#else
2451 if (endian == DEVICE_BIG_ENDIAN) {
2452 val = bswap32(val);
2453 }
2454#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002455 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002456 } else {
bellard8df1cd02005-01-28 22:37:22 +00002457 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002458 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002459 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002460 switch (endian) {
2461 case DEVICE_LITTLE_ENDIAN:
2462 stl_le_p(ptr, val);
2463 break;
2464 case DEVICE_BIG_ENDIAN:
2465 stl_be_p(ptr, val);
2466 break;
2467 default:
2468 stl_p(ptr, val);
2469 break;
2470 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002471 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002472 }
2473}
2474
Avi Kivitya8170e52012-10-23 12:30:10 +02002475void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476{
2477 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2478}
2479
Avi Kivitya8170e52012-10-23 12:30:10 +02002480void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002481{
2482 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2483}
2484
Avi Kivitya8170e52012-10-23 12:30:10 +02002485void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486{
2487 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2488}
2489
bellardaab33092005-10-30 20:48:42 +00002490/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002491void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002492{
2493 uint8_t v = val;
2494 cpu_physical_memory_write(addr, &v, 1);
2495}
2496
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002498static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002499 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002500{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002501 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002502 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002503 hwaddr l = 2;
2504 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002505
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002506 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2507 true);
2508 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002509#if defined(TARGET_WORDS_BIGENDIAN)
2510 if (endian == DEVICE_LITTLE_ENDIAN) {
2511 val = bswap16(val);
2512 }
2513#else
2514 if (endian == DEVICE_BIG_ENDIAN) {
2515 val = bswap16(val);
2516 }
2517#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002518 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002519 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002520 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002521 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002522 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002523 switch (endian) {
2524 case DEVICE_LITTLE_ENDIAN:
2525 stw_le_p(ptr, val);
2526 break;
2527 case DEVICE_BIG_ENDIAN:
2528 stw_be_p(ptr, val);
2529 break;
2530 default:
2531 stw_p(ptr, val);
2532 break;
2533 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002534 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002535 }
bellardaab33092005-10-30 20:48:42 +00002536}
2537
Avi Kivitya8170e52012-10-23 12:30:10 +02002538void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002539{
2540 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2541}
2542
Avi Kivitya8170e52012-10-23 12:30:10 +02002543void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002544{
2545 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2546}
2547
Avi Kivitya8170e52012-10-23 12:30:10 +02002548void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002549{
2550 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2551}
2552
bellardaab33092005-10-30 20:48:42 +00002553/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002554void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002555{
2556 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002557 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002558}
2559
Avi Kivitya8170e52012-10-23 12:30:10 +02002560void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002561{
2562 val = cpu_to_le64(val);
2563 cpu_physical_memory_write(addr, &val, 8);
2564}
2565
Avi Kivitya8170e52012-10-23 12:30:10 +02002566void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002567{
2568 val = cpu_to_be64(val);
2569 cpu_physical_memory_write(addr, &val, 8);
2570}
2571
aliguori5e2972f2009-03-28 17:51:36 +00002572/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002573int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002574 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002575{
2576 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002577 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002578 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002579
2580 while (len > 0) {
2581 page = addr & TARGET_PAGE_MASK;
2582 phys_addr = cpu_get_phys_page_debug(env, page);
2583 /* if no physical page mapped, return an error */
2584 if (phys_addr == -1)
2585 return -1;
2586 l = (page + TARGET_PAGE_SIZE) - addr;
2587 if (l > len)
2588 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002589 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002590 if (is_write)
2591 cpu_physical_memory_write_rom(phys_addr, buf, l);
2592 else
aliguori5e2972f2009-03-28 17:51:36 +00002593 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002594 len -= l;
2595 buf += l;
2596 addr += l;
2597 }
2598 return 0;
2599}
Paul Brooka68fe892010-03-01 00:08:59 +00002600#endif
bellard13eb76e2004-01-24 15:23:36 +00002601
Blue Swirl8e4a4242013-01-06 18:30:17 +00002602#if !defined(CONFIG_USER_ONLY)
2603
2604/*
2605 * A helper function for the _utterly broken_ virtio device model to find out if
2606 * it's running on a big endian machine. Don't do this at home kids!
2607 */
2608bool virtio_is_big_endian(void);
2609bool virtio_is_big_endian(void)
2610{
2611#if defined(TARGET_WORDS_BIGENDIAN)
2612 return true;
2613#else
2614 return false;
2615#endif
2616}
2617
2618#endif
2619
Wen Congyang76f35532012-05-07 12:04:18 +08002620#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002621bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002622{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002623 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002624 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002625
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002626 mr = address_space_translate(&address_space_memory,
2627 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002628
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002629 return !(memory_region_is_ram(mr) ||
2630 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002631}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002632
2633void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2634{
2635 RAMBlock *block;
2636
2637 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2638 func(block->host, block->offset, block->length, opaque);
2639 }
2640}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002641#endif