blob: 914d4e8ddbbeec139d2190e4001c23338b095ba4 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020043#include <signal.h>
pbrook53a59602006-03-25 19:31:22 +000044#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
bellard108c49b2005-07-24 12:55:09 +000065#if defined(TARGET_SPARC64)
66#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000067#elif defined(TARGET_SPARC)
68#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000069#elif defined(TARGET_ALPHA)
70#define TARGET_PHYS_ADDR_SPACE_BITS 42
71#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000072#elif defined(TARGET_PPC64)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
Anthony Liguori4a1418e2009-08-10 17:07:24 -050074#elif defined(TARGET_X86_64)
aurel3200f82b82008-04-27 21:12:55 +000075#define TARGET_PHYS_ADDR_SPACE_BITS 42
Anthony Liguori4a1418e2009-08-10 17:07:24 -050076#elif defined(TARGET_I386)
aurel3200f82b82008-04-27 21:12:55 +000077#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000078#else
bellard108c49b2005-07-24 12:55:09 +000079#define TARGET_PHYS_ADDR_SPACE_BITS 32
80#endif
81
blueswir1bdaf78e2008-10-04 07:24:27 +000082static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000083int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000084TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000085static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000086/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050087spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000088
blueswir1141ac462008-07-26 15:05:57 +000089#if defined(__arm__) || defined(__sparc_v9__)
90/* The prologue must be reachable with a direct jump. ARM and Sparc64
91 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000092 section close to code segment. */
93#define code_gen_section \
94 __attribute__((__section__(".gen_code"))) \
95 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020096#elif defined(_WIN32)
97/* Maximum alignment for Win32 is 16. */
98#define code_gen_section \
99 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +0000100#else
101#define code_gen_section \
102 __attribute__((aligned (32)))
103#endif
104
105uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static uint8_t *code_gen_buffer;
107static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000108/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000109static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000110uint8_t *code_gen_ptr;
111
pbrooke2eef172008-06-08 01:09:01 +0000112#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000113int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000114uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000115static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000116
117typedef struct RAMBlock {
118 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500119 ram_addr_t offset;
120 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000121 struct RAMBlock *next;
122} RAMBlock;
123
124static RAMBlock *ram_blocks;
125/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100126 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000127 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500128ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000129#endif
bellard9fa3e852004-01-04 18:06:42 +0000130
bellard6a00d602005-11-21 23:25:50 +0000131CPUState *first_cpu;
132/* current CPU in the current thread. It is only valid inside
133 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000134CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000135/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000136 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000137 2 = Adaptive rate instruction counting. */
138int use_icount = 0;
139/* Current instruction counter. While executing translated code this may
140 include some instructions that have not yet been executed. */
141int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000142
bellard54936002003-05-13 00:25:15 +0000143typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000144 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000145 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000146 /* in order to optimize self modifying code, we count the number
147 of lookups we do to a given page to use a bitmap */
148 unsigned int code_write_count;
149 uint8_t *code_bitmap;
150#if defined(CONFIG_USER_ONLY)
151 unsigned long flags;
152#endif
bellard54936002003-05-13 00:25:15 +0000153} PageDesc;
154
bellard92e873b2004-05-21 14:52:29 +0000155typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000156 /* offset in host memory of the page + io_index in the low bits */
Anthony Liguoric227f092009-10-01 16:12:16 -0500157 ram_addr_t phys_offset;
158 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000159} PhysPageDesc;
160
bellard54936002003-05-13 00:25:15 +0000161#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000162#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
163/* XXX: this is a temporary hack for alpha target.
164 * In the future, this is to be replaced by a multi-level table
165 * to actually be able to handle the complete 64 bits address space.
166 */
167#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
168#else
aurel3203875442008-04-22 20:45:18 +0000169#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000170#endif
bellard54936002003-05-13 00:25:15 +0000171
172#define L1_SIZE (1 << L1_BITS)
173#define L2_SIZE (1 << L2_BITS)
174
bellard83fb7ad2004-07-05 21:25:26 +0000175unsigned long qemu_real_host_page_size;
176unsigned long qemu_host_page_bits;
177unsigned long qemu_host_page_size;
178unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000179
bellard92e873b2004-05-21 14:52:29 +0000180/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000181static PageDesc *l1_map[L1_SIZE];
182
pbrooke2eef172008-06-08 01:09:01 +0000183#if !defined(CONFIG_USER_ONLY)
Paul Brook6d9a1302010-02-28 23:55:53 +0000184static PhysPageDesc **l1_phys_map;
185
pbrooke2eef172008-06-08 01:09:01 +0000186static void io_mem_init(void);
187
bellard33417e72003-08-10 21:47:01 +0000188/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000189CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
190CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000191void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000192static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000193static int io_mem_watch;
194#endif
bellard33417e72003-08-10 21:47:01 +0000195
bellard34865132003-10-05 14:28:56 +0000196/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200197#ifdef WIN32
198static const char *logfilename = "qemu.log";
199#else
blueswir1d9b630f2008-10-05 09:57:08 +0000200static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200201#endif
bellard34865132003-10-05 14:28:56 +0000202FILE *logfile;
203int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000204static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000205
bellarde3db7222005-01-26 22:00:47 +0000206/* statistics */
207static int tlb_flush_count;
208static int tb_flush_count;
209static int tb_phys_invalidate_count;
210
blueswir1db7b5422007-05-26 17:36:03 +0000211#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
Anthony Liguoric227f092009-10-01 16:12:16 -0500212typedef struct subpage_t {
213 target_phys_addr_t base;
Blue Swirld60efc62009-08-25 18:29:31 +0000214 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
215 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
blueswir13ee89922008-01-02 19:45:26 +0000216 void *opaque[TARGET_PAGE_SIZE][2][4];
Anthony Liguoric227f092009-10-01 16:12:16 -0500217 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
218} subpage_t;
blueswir1db7b5422007-05-26 17:36:03 +0000219
bellard7cb69ca2008-05-10 10:55:51 +0000220#ifdef _WIN32
221static void map_exec(void *addr, long size)
222{
223 DWORD old_protect;
224 VirtualProtect(addr, size,
225 PAGE_EXECUTE_READWRITE, &old_protect);
226
227}
228#else
229static void map_exec(void *addr, long size)
230{
bellard43694152008-05-29 09:35:57 +0000231 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000232
bellard43694152008-05-29 09:35:57 +0000233 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000234 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000235 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000236
237 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000238 end += page_size - 1;
239 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000240
241 mprotect((void *)start, end - start,
242 PROT_READ | PROT_WRITE | PROT_EXEC);
243}
244#endif
245
bellardb346ff42003-06-15 20:05:50 +0000246static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000247{
bellard83fb7ad2004-07-05 21:25:26 +0000248 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000249 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000250#ifdef _WIN32
251 {
252 SYSTEM_INFO system_info;
253
254 GetSystemInfo(&system_info);
255 qemu_real_host_page_size = system_info.dwPageSize;
256 }
257#else
258 qemu_real_host_page_size = getpagesize();
259#endif
bellard83fb7ad2004-07-05 21:25:26 +0000260 if (qemu_host_page_size == 0)
261 qemu_host_page_size = qemu_real_host_page_size;
262 if (qemu_host_page_size < TARGET_PAGE_SIZE)
263 qemu_host_page_size = TARGET_PAGE_SIZE;
264 qemu_host_page_bits = 0;
265 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
266 qemu_host_page_bits++;
267 qemu_host_page_mask = ~(qemu_host_page_size - 1);
Paul Brook6d9a1302010-02-28 23:55:53 +0000268#if !defined(CONFIG_USER_ONLY)
bellard108c49b2005-07-24 12:55:09 +0000269 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
270 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
Paul Brook6d9a1302010-02-28 23:55:53 +0000271#endif
balrog50a95692007-12-12 01:16:23 +0000272
273#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
274 {
275 long long startaddr, endaddr;
276 FILE *f;
277 int n;
278
pbrookc8a706f2008-06-02 16:16:42 +0000279 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000280 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000281 f = fopen("/proc/self/maps", "r");
282 if (f) {
283 do {
284 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
285 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000286 startaddr = MIN(startaddr,
287 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
288 endaddr = MIN(endaddr,
289 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000290 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000291 TARGET_PAGE_ALIGN(endaddr),
292 PAGE_RESERVED);
293 }
294 } while (!feof(f));
295 fclose(f);
296 }
pbrookc8a706f2008-06-02 16:16:42 +0000297 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000298 }
299#endif
bellard54936002003-05-13 00:25:15 +0000300}
301
aliguori434929b2008-09-15 15:56:30 +0000302static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000303{
pbrook17e23772008-06-09 13:47:45 +0000304#if TARGET_LONG_BITS > 32
305 /* Host memory outside guest VM. For 32-bit targets we have already
306 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000307 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000308 return NULL;
309#endif
aliguori434929b2008-09-15 15:56:30 +0000310 return &l1_map[index >> L2_BITS];
311}
312
313static inline PageDesc *page_find_alloc(target_ulong index)
314{
315 PageDesc **lp, *p;
316 lp = page_l1_map(index);
317 if (!lp)
318 return NULL;
319
bellard54936002003-05-13 00:25:15 +0000320 p = *lp;
321 if (!p) {
322 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000323#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000324 size_t len = sizeof(PageDesc) * L2_SIZE;
325 /* Don't use qemu_malloc because it may recurse. */
Blue Swirl660f11b2009-07-31 21:16:51 +0000326 p = mmap(NULL, len, PROT_READ | PROT_WRITE,
pbrook17e23772008-06-09 13:47:45 +0000327 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000328 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000329 if (h2g_valid(p)) {
330 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000331 page_set_flags(addr & TARGET_PAGE_MASK,
332 TARGET_PAGE_ALIGN(addr + len),
333 PAGE_RESERVED);
334 }
335#else
336 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
337 *lp = p;
338#endif
bellard54936002003-05-13 00:25:15 +0000339 }
340 return p + (index & (L2_SIZE - 1));
341}
342
aurel3200f82b82008-04-27 21:12:55 +0000343static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000344{
aliguori434929b2008-09-15 15:56:30 +0000345 PageDesc **lp, *p;
346 lp = page_l1_map(index);
347 if (!lp)
348 return NULL;
bellard54936002003-05-13 00:25:15 +0000349
aliguori434929b2008-09-15 15:56:30 +0000350 p = *lp;
Blue Swirl660f11b2009-07-31 21:16:51 +0000351 if (!p) {
352 return NULL;
353 }
bellardfd6ce8f2003-05-14 19:00:11 +0000354 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000355}
356
Paul Brook6d9a1302010-02-28 23:55:53 +0000357#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500358static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000359{
bellard108c49b2005-07-24 12:55:09 +0000360 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000361 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000362
bellard108c49b2005-07-24 12:55:09 +0000363 p = (void **)l1_phys_map;
364#if TARGET_PHYS_ADDR_SPACE_BITS > 32
365
366#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
367#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
368#endif
369 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000370 p = *lp;
371 if (!p) {
372 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000373 if (!alloc)
374 return NULL;
375 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
376 memset(p, 0, sizeof(void *) * L1_SIZE);
377 *lp = p;
378 }
379#endif
380 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000381 pd = *lp;
382 if (!pd) {
383 int i;
bellard108c49b2005-07-24 12:55:09 +0000384 /* allocate if not found */
385 if (!alloc)
386 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000387 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
388 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000389 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000390 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000391 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
392 }
bellard92e873b2004-05-21 14:52:29 +0000393 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000394 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000395}
396
Anthony Liguoric227f092009-10-01 16:12:16 -0500397static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000398{
bellard108c49b2005-07-24 12:55:09 +0000399 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000400}
401
Anthony Liguoric227f092009-10-01 16:12:16 -0500402static void tlb_protect_code(ram_addr_t ram_addr);
403static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000404 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000405#define mmap_lock() do { } while(0)
406#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000407#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000408
bellard43694152008-05-29 09:35:57 +0000409#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
410
411#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100412/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000413 user mode. It will change when a dedicated libc will be used */
414#define USE_STATIC_CODE_GEN_BUFFER
415#endif
416
417#ifdef USE_STATIC_CODE_GEN_BUFFER
418static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
419#endif
420
blueswir18fcd3692008-08-17 20:26:25 +0000421static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000422{
bellard43694152008-05-29 09:35:57 +0000423#ifdef USE_STATIC_CODE_GEN_BUFFER
424 code_gen_buffer = static_code_gen_buffer;
425 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
426 map_exec(code_gen_buffer, code_gen_buffer_size);
427#else
bellard26a5f132008-05-28 12:30:31 +0000428 code_gen_buffer_size = tb_size;
429 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000430#if defined(CONFIG_USER_ONLY)
431 /* in user mode, phys_ram_size is not meaningful */
432 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
433#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100434 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000435 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000436#endif
bellard26a5f132008-05-28 12:30:31 +0000437 }
438 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
439 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
440 /* The code gen buffer location may have constraints depending on
441 the host cpu and OS */
442#if defined(__linux__)
443 {
444 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000445 void *start = NULL;
446
bellard26a5f132008-05-28 12:30:31 +0000447 flags = MAP_PRIVATE | MAP_ANONYMOUS;
448#if defined(__x86_64__)
449 flags |= MAP_32BIT;
450 /* Cannot map more than that */
451 if (code_gen_buffer_size > (800 * 1024 * 1024))
452 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000453#elif defined(__sparc_v9__)
454 // Map the buffer below 2G, so we can use direct calls and branches
455 flags |= MAP_FIXED;
456 start = (void *) 0x60000000UL;
457 if (code_gen_buffer_size > (512 * 1024 * 1024))
458 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000459#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000460 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000461 flags |= MAP_FIXED;
462 start = (void *) 0x01000000UL;
463 if (code_gen_buffer_size > 16 * 1024 * 1024)
464 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000465#endif
blueswir1141ac462008-07-26 15:05:57 +0000466 code_gen_buffer = mmap(start, code_gen_buffer_size,
467 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000468 flags, -1, 0);
469 if (code_gen_buffer == MAP_FAILED) {
470 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
471 exit(1);
472 }
473 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100474#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000475 {
476 int flags;
477 void *addr = NULL;
478 flags = MAP_PRIVATE | MAP_ANONYMOUS;
479#if defined(__x86_64__)
480 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
481 * 0x40000000 is free */
482 flags |= MAP_FIXED;
483 addr = (void *)0x40000000;
484 /* Cannot map more than that */
485 if (code_gen_buffer_size > (800 * 1024 * 1024))
486 code_gen_buffer_size = (800 * 1024 * 1024);
487#endif
488 code_gen_buffer = mmap(addr, code_gen_buffer_size,
489 PROT_WRITE | PROT_READ | PROT_EXEC,
490 flags, -1, 0);
491 if (code_gen_buffer == MAP_FAILED) {
492 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
493 exit(1);
494 }
495 }
bellard26a5f132008-05-28 12:30:31 +0000496#else
497 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000498 map_exec(code_gen_buffer, code_gen_buffer_size);
499#endif
bellard43694152008-05-29 09:35:57 +0000500#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000501 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
502 code_gen_buffer_max_size = code_gen_buffer_size -
503 code_gen_max_block_size();
504 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
505 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
506}
507
508/* Must be called before using the QEMU cpus. 'tb_size' is the size
509 (in bytes) allocated to the translation buffer. Zero means default
510 size. */
511void cpu_exec_init_all(unsigned long tb_size)
512{
bellard26a5f132008-05-28 12:30:31 +0000513 cpu_gen_init();
514 code_gen_alloc(tb_size);
515 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000516 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000517#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000518 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000519#endif
bellard26a5f132008-05-28 12:30:31 +0000520}
521
pbrook9656f322008-07-01 20:01:19 +0000522#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
523
Juan Quintelad4bfa4d2009-09-29 22:48:22 +0200524static void cpu_common_pre_save(void *opaque)
pbrook9656f322008-07-01 20:01:19 +0000525{
Juan Quintelad4bfa4d2009-09-29 22:48:22 +0200526 CPUState *env = opaque;
pbrook9656f322008-07-01 20:01:19 +0000527
Avi Kivity4c0960c2009-08-17 23:19:53 +0300528 cpu_synchronize_state(env);
pbrook9656f322008-07-01 20:01:19 +0000529}
530
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200531static int cpu_common_pre_load(void *opaque)
pbrook9656f322008-07-01 20:01:19 +0000532{
533 CPUState *env = opaque;
534
Avi Kivity4c0960c2009-08-17 23:19:53 +0300535 cpu_synchronize_state(env);
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200536 return 0;
537}
pbrook9656f322008-07-01 20:01:19 +0000538
Juan Quintelae59fb372009-09-29 22:48:21 +0200539static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200540{
541 CPUState *env = opaque;
542
aurel323098dba2009-03-07 21:28:24 +0000543 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
544 version_id is increased. */
545 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000546 tlb_flush(env, 1);
547
548 return 0;
549}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200550
551static const VMStateDescription vmstate_cpu_common = {
552 .name = "cpu_common",
553 .version_id = 1,
554 .minimum_version_id = 1,
555 .minimum_version_id_old = 1,
556 .pre_save = cpu_common_pre_save,
557 .pre_load = cpu_common_pre_load,
558 .post_load = cpu_common_post_load,
559 .fields = (VMStateField []) {
560 VMSTATE_UINT32(halted, CPUState),
561 VMSTATE_UINT32(interrupt_request, CPUState),
562 VMSTATE_END_OF_LIST()
563 }
564};
pbrook9656f322008-07-01 20:01:19 +0000565#endif
566
Glauber Costa950f1472009-06-09 12:15:18 -0400567CPUState *qemu_get_cpu(int cpu)
568{
569 CPUState *env = first_cpu;
570
571 while (env) {
572 if (env->cpu_index == cpu)
573 break;
574 env = env->next_cpu;
575 }
576
577 return env;
578}
579
bellard6a00d602005-11-21 23:25:50 +0000580void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000581{
bellard6a00d602005-11-21 23:25:50 +0000582 CPUState **penv;
583 int cpu_index;
584
pbrookc2764712009-03-07 15:24:59 +0000585#if defined(CONFIG_USER_ONLY)
586 cpu_list_lock();
587#endif
bellard6a00d602005-11-21 23:25:50 +0000588 env->next_cpu = NULL;
589 penv = &first_cpu;
590 cpu_index = 0;
591 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700592 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000593 cpu_index++;
594 }
595 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000596 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000597 QTAILQ_INIT(&env->breakpoints);
598 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000599 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000600#if defined(CONFIG_USER_ONLY)
601 cpu_list_unlock();
602#endif
pbrookb3c77242008-06-30 16:31:04 +0000603#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200604 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000605 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
606 cpu_save, cpu_load, env);
607#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000608}
609
bellard9fa3e852004-01-04 18:06:42 +0000610static inline void invalidate_page_bitmap(PageDesc *p)
611{
612 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000613 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000614 p->code_bitmap = NULL;
615 }
616 p->code_write_count = 0;
617}
618
bellardfd6ce8f2003-05-14 19:00:11 +0000619/* set to NULL all the 'first_tb' fields in all PageDescs */
620static void page_flush_tb(void)
621{
622 int i, j;
623 PageDesc *p;
624
625 for(i = 0; i < L1_SIZE; i++) {
626 p = l1_map[i];
627 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000628 for(j = 0; j < L2_SIZE; j++) {
629 p->first_tb = NULL;
630 invalidate_page_bitmap(p);
631 p++;
632 }
bellardfd6ce8f2003-05-14 19:00:11 +0000633 }
634 }
635}
636
637/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000638/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000639void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000640{
bellard6a00d602005-11-21 23:25:50 +0000641 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000642#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000643 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
644 (unsigned long)(code_gen_ptr - code_gen_buffer),
645 nb_tbs, nb_tbs > 0 ?
646 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000647#endif
bellard26a5f132008-05-28 12:30:31 +0000648 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000649 cpu_abort(env1, "Internal error: code buffer overflow\n");
650
bellardfd6ce8f2003-05-14 19:00:11 +0000651 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000652
bellard6a00d602005-11-21 23:25:50 +0000653 for(env = first_cpu; env != NULL; env = env->next_cpu) {
654 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
655 }
bellard9fa3e852004-01-04 18:06:42 +0000656
bellard8a8a6082004-10-03 13:36:49 +0000657 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000658 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000659
bellardfd6ce8f2003-05-14 19:00:11 +0000660 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000661 /* XXX: flush processor icache at this point if cache flush is
662 expensive */
bellarde3db7222005-01-26 22:00:47 +0000663 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000664}
665
666#ifdef DEBUG_TB_CHECK
667
j_mayerbc98a7e2007-04-04 07:55:12 +0000668static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000669{
670 TranslationBlock *tb;
671 int i;
672 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000673 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
674 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000675 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
676 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000677 printf("ERROR invalidate: address=" TARGET_FMT_lx
678 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000679 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000680 }
681 }
682 }
683}
684
685/* verify that all the pages have correct rights for code */
686static void tb_page_check(void)
687{
688 TranslationBlock *tb;
689 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000690
pbrook99773bd2006-04-16 15:14:59 +0000691 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
692 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000693 flags1 = page_get_flags(tb->pc);
694 flags2 = page_get_flags(tb->pc + tb->size - 1);
695 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
696 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000697 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000698 }
699 }
700 }
701}
702
703#endif
704
705/* invalidate one TB */
706static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
707 int next_offset)
708{
709 TranslationBlock *tb1;
710 for(;;) {
711 tb1 = *ptb;
712 if (tb1 == tb) {
713 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
714 break;
715 }
716 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
717 }
718}
719
bellard9fa3e852004-01-04 18:06:42 +0000720static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
721{
722 TranslationBlock *tb1;
723 unsigned int n1;
724
725 for(;;) {
726 tb1 = *ptb;
727 n1 = (long)tb1 & 3;
728 tb1 = (TranslationBlock *)((long)tb1 & ~3);
729 if (tb1 == tb) {
730 *ptb = tb1->page_next[n1];
731 break;
732 }
733 ptb = &tb1->page_next[n1];
734 }
735}
736
bellardd4e81642003-05-25 16:46:15 +0000737static inline void tb_jmp_remove(TranslationBlock *tb, int n)
738{
739 TranslationBlock *tb1, **ptb;
740 unsigned int n1;
741
742 ptb = &tb->jmp_next[n];
743 tb1 = *ptb;
744 if (tb1) {
745 /* find tb(n) in circular list */
746 for(;;) {
747 tb1 = *ptb;
748 n1 = (long)tb1 & 3;
749 tb1 = (TranslationBlock *)((long)tb1 & ~3);
750 if (n1 == n && tb1 == tb)
751 break;
752 if (n1 == 2) {
753 ptb = &tb1->jmp_first;
754 } else {
755 ptb = &tb1->jmp_next[n1];
756 }
757 }
758 /* now we can suppress tb(n) from the list */
759 *ptb = tb->jmp_next[n];
760
761 tb->jmp_next[n] = NULL;
762 }
763}
764
765/* reset the jump entry 'n' of a TB so that it is not chained to
766 another TB */
767static inline void tb_reset_jump(TranslationBlock *tb, int n)
768{
769 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
770}
771
pbrook2e70f6e2008-06-29 01:03:05 +0000772void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000773{
bellard6a00d602005-11-21 23:25:50 +0000774 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000775 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000776 unsigned int h, n1;
Anthony Liguoric227f092009-10-01 16:12:16 -0500777 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000778 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000779
bellard9fa3e852004-01-04 18:06:42 +0000780 /* remove the TB from the hash list */
781 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
782 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000783 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000784 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000785
bellard9fa3e852004-01-04 18:06:42 +0000786 /* remove the TB from the page list */
787 if (tb->page_addr[0] != page_addr) {
788 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
789 tb_page_remove(&p->first_tb, tb);
790 invalidate_page_bitmap(p);
791 }
792 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
793 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
794 tb_page_remove(&p->first_tb, tb);
795 invalidate_page_bitmap(p);
796 }
797
bellard8a40a182005-11-20 10:35:40 +0000798 tb_invalidated_flag = 1;
799
800 /* remove the TB from the hash list */
801 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000802 for(env = first_cpu; env != NULL; env = env->next_cpu) {
803 if (env->tb_jmp_cache[h] == tb)
804 env->tb_jmp_cache[h] = NULL;
805 }
bellard8a40a182005-11-20 10:35:40 +0000806
807 /* suppress this TB from the two jump lists */
808 tb_jmp_remove(tb, 0);
809 tb_jmp_remove(tb, 1);
810
811 /* suppress any remaining jumps to this TB */
812 tb1 = tb->jmp_first;
813 for(;;) {
814 n1 = (long)tb1 & 3;
815 if (n1 == 2)
816 break;
817 tb1 = (TranslationBlock *)((long)tb1 & ~3);
818 tb2 = tb1->jmp_next[n1];
819 tb_reset_jump(tb1, n1);
820 tb1->jmp_next[n1] = NULL;
821 tb1 = tb2;
822 }
823 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
824
bellarde3db7222005-01-26 22:00:47 +0000825 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000826}
827
828static inline void set_bits(uint8_t *tab, int start, int len)
829{
830 int end, mask, end1;
831
832 end = start + len;
833 tab += start >> 3;
834 mask = 0xff << (start & 7);
835 if ((start & ~7) == (end & ~7)) {
836 if (start < end) {
837 mask &= ~(0xff << (end & 7));
838 *tab |= mask;
839 }
840 } else {
841 *tab++ |= mask;
842 start = (start + 8) & ~7;
843 end1 = end & ~7;
844 while (start < end1) {
845 *tab++ = 0xff;
846 start += 8;
847 }
848 if (start < end) {
849 mask = ~(0xff << (end & 7));
850 *tab |= mask;
851 }
852 }
853}
854
855static void build_page_bitmap(PageDesc *p)
856{
857 int n, tb_start, tb_end;
858 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000859
pbrookb2a70812008-06-09 13:57:23 +0000860 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000861
862 tb = p->first_tb;
863 while (tb != NULL) {
864 n = (long)tb & 3;
865 tb = (TranslationBlock *)((long)tb & ~3);
866 /* NOTE: this is subtle as a TB may span two physical pages */
867 if (n == 0) {
868 /* NOTE: tb_end may be after the end of the page, but
869 it is not a problem */
870 tb_start = tb->pc & ~TARGET_PAGE_MASK;
871 tb_end = tb_start + tb->size;
872 if (tb_end > TARGET_PAGE_SIZE)
873 tb_end = TARGET_PAGE_SIZE;
874 } else {
875 tb_start = 0;
876 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
877 }
878 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
879 tb = tb->page_next[n];
880 }
881}
882
pbrook2e70f6e2008-06-29 01:03:05 +0000883TranslationBlock *tb_gen_code(CPUState *env,
884 target_ulong pc, target_ulong cs_base,
885 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000886{
887 TranslationBlock *tb;
888 uint8_t *tc_ptr;
889 target_ulong phys_pc, phys_page2, virt_page2;
890 int code_gen_size;
891
bellardc27004e2005-01-03 23:35:10 +0000892 phys_pc = get_phys_addr_code(env, pc);
893 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000894 if (!tb) {
895 /* flush must be done */
896 tb_flush(env);
897 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000898 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000899 /* Don't forget to invalidate previous TB info. */
900 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000901 }
902 tc_ptr = code_gen_ptr;
903 tb->tc_ptr = tc_ptr;
904 tb->cs_base = cs_base;
905 tb->flags = flags;
906 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000907 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000908 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000909
bellardd720b932004-04-25 17:57:43 +0000910 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000911 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000912 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000913 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000914 phys_page2 = get_phys_addr_code(env, virt_page2);
915 }
916 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000917 return tb;
bellardd720b932004-04-25 17:57:43 +0000918}
ths3b46e622007-09-17 08:09:54 +0000919
bellard9fa3e852004-01-04 18:06:42 +0000920/* invalidate all TBs which intersect with the target physical page
921 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000922 the same physical page. 'is_cpu_write_access' should be true if called
923 from a real cpu write access: the virtual CPU will exit the current
924 TB if code is modified inside this TB. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500925void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000926 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000927{
aliguori6b917542008-11-18 19:46:41 +0000928 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000929 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000930 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000931 PageDesc *p;
932 int n;
933#ifdef TARGET_HAS_PRECISE_SMC
934 int current_tb_not_found = is_cpu_write_access;
935 TranslationBlock *current_tb = NULL;
936 int current_tb_modified = 0;
937 target_ulong current_pc = 0;
938 target_ulong current_cs_base = 0;
939 int current_flags = 0;
940#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000941
942 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000943 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000944 return;
ths5fafdf22007-09-16 21:08:06 +0000945 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000946 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
947 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000948 /* build code bitmap */
949 build_page_bitmap(p);
950 }
951
952 /* we remove all the TBs in the range [start, end[ */
953 /* XXX: see if in some cases it could be faster to invalidate all the code */
954 tb = p->first_tb;
955 while (tb != NULL) {
956 n = (long)tb & 3;
957 tb = (TranslationBlock *)((long)tb & ~3);
958 tb_next = tb->page_next[n];
959 /* NOTE: this is subtle as a TB may span two physical pages */
960 if (n == 0) {
961 /* NOTE: tb_end may be after the end of the page, but
962 it is not a problem */
963 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
964 tb_end = tb_start + tb->size;
965 } else {
966 tb_start = tb->page_addr[1];
967 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
968 }
969 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000970#ifdef TARGET_HAS_PRECISE_SMC
971 if (current_tb_not_found) {
972 current_tb_not_found = 0;
973 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000974 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000975 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000976 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000977 }
978 }
979 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000980 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000981 /* If we are modifying the current TB, we must stop
982 its execution. We could be more precise by checking
983 that the modification is after the current PC, but it
984 would require a specialized function to partially
985 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000986
bellardd720b932004-04-25 17:57:43 +0000987 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000988 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000989 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000990 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
991 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000992 }
993#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000994 /* we need to do that to handle the case where a signal
995 occurs while doing tb_phys_invalidate() */
996 saved_tb = NULL;
997 if (env) {
998 saved_tb = env->current_tb;
999 env->current_tb = NULL;
1000 }
bellard9fa3e852004-01-04 18:06:42 +00001001 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001002 if (env) {
1003 env->current_tb = saved_tb;
1004 if (env->interrupt_request && env->current_tb)
1005 cpu_interrupt(env, env->interrupt_request);
1006 }
bellard9fa3e852004-01-04 18:06:42 +00001007 }
1008 tb = tb_next;
1009 }
1010#if !defined(CONFIG_USER_ONLY)
1011 /* if no code remaining, no need to continue to use slow writes */
1012 if (!p->first_tb) {
1013 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001014 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001015 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001016 }
1017 }
1018#endif
1019#ifdef TARGET_HAS_PRECISE_SMC
1020 if (current_tb_modified) {
1021 /* we generate a block containing just the instruction
1022 modifying the memory. It will ensure that it cannot modify
1023 itself */
bellardea1c1802004-06-14 18:56:36 +00001024 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001025 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001026 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001027 }
1028#endif
1029}
1030
1031/* len must be <= 8 and start must be a multiple of len */
Anthony Liguoric227f092009-10-01 16:12:16 -05001032static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001033{
1034 PageDesc *p;
1035 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001036#if 0
bellarda4193c82004-06-03 14:01:43 +00001037 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001038 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1039 cpu_single_env->mem_io_vaddr, len,
1040 cpu_single_env->eip,
1041 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001042 }
1043#endif
bellard9fa3e852004-01-04 18:06:42 +00001044 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001045 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001046 return;
1047 if (p->code_bitmap) {
1048 offset = start & ~TARGET_PAGE_MASK;
1049 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1050 if (b & ((1 << len) - 1))
1051 goto do_invalidate;
1052 } else {
1053 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001054 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001055 }
1056}
1057
bellard9fa3e852004-01-04 18:06:42 +00001058#if !defined(CONFIG_SOFTMMU)
Anthony Liguoric227f092009-10-01 16:12:16 -05001059static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001060 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001061{
aliguori6b917542008-11-18 19:46:41 +00001062 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001063 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001064 int n;
bellardd720b932004-04-25 17:57:43 +00001065#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001066 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001067 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001068 int current_tb_modified = 0;
1069 target_ulong current_pc = 0;
1070 target_ulong current_cs_base = 0;
1071 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001072#endif
bellard9fa3e852004-01-04 18:06:42 +00001073
1074 addr &= TARGET_PAGE_MASK;
1075 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001076 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001077 return;
1078 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001079#ifdef TARGET_HAS_PRECISE_SMC
1080 if (tb && pc != 0) {
1081 current_tb = tb_find_pc(pc);
1082 }
1083#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001084 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001085 n = (long)tb & 3;
1086 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001087#ifdef TARGET_HAS_PRECISE_SMC
1088 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001089 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001090 /* If we are modifying the current TB, we must stop
1091 its execution. We could be more precise by checking
1092 that the modification is after the current PC, but it
1093 would require a specialized function to partially
1094 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001095
bellardd720b932004-04-25 17:57:43 +00001096 current_tb_modified = 1;
1097 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001098 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1099 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001100 }
1101#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001102 tb_phys_invalidate(tb, addr);
1103 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001104 }
1105 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001106#ifdef TARGET_HAS_PRECISE_SMC
1107 if (current_tb_modified) {
1108 /* we generate a block containing just the instruction
1109 modifying the memory. It will ensure that it cannot modify
1110 itself */
bellardea1c1802004-06-14 18:56:36 +00001111 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001112 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001113 cpu_resume_from_signal(env, puc);
1114 }
1115#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001116}
bellard9fa3e852004-01-04 18:06:42 +00001117#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001118
1119/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001120static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001121 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001122{
1123 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001124 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001125
bellard9fa3e852004-01-04 18:06:42 +00001126 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001127 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001128 tb->page_next[n] = p->first_tb;
1129 last_first_tb = p->first_tb;
1130 p->first_tb = (TranslationBlock *)((long)tb | n);
1131 invalidate_page_bitmap(p);
1132
bellard107db442004-06-22 18:48:46 +00001133#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001134
bellard9fa3e852004-01-04 18:06:42 +00001135#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001136 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001137 target_ulong addr;
1138 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001139 int prot;
1140
bellardfd6ce8f2003-05-14 19:00:11 +00001141 /* force the host page as non writable (writes will have a
1142 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001143 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001144 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001145 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1146 addr += TARGET_PAGE_SIZE) {
1147
1148 p2 = page_find (addr >> TARGET_PAGE_BITS);
1149 if (!p2)
1150 continue;
1151 prot |= p2->flags;
1152 p2->flags &= ~PAGE_WRITE;
1153 page_get_flags(addr);
1154 }
ths5fafdf22007-09-16 21:08:06 +00001155 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001156 (prot & PAGE_BITS) & ~PAGE_WRITE);
1157#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001158 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001159 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001160#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001161 }
bellard9fa3e852004-01-04 18:06:42 +00001162#else
1163 /* if some code is already present, then the pages are already
1164 protected. So we handle the case where only the first TB is
1165 allocated in a physical page */
1166 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001167 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001168 }
1169#endif
bellardd720b932004-04-25 17:57:43 +00001170
1171#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001172}
1173
1174/* Allocate a new translation block. Flush the translation buffer if
1175 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001176TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001177{
1178 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001179
bellard26a5f132008-05-28 12:30:31 +00001180 if (nb_tbs >= code_gen_max_blocks ||
1181 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001182 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001183 tb = &tbs[nb_tbs++];
1184 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001185 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001186 return tb;
1187}
1188
pbrook2e70f6e2008-06-29 01:03:05 +00001189void tb_free(TranslationBlock *tb)
1190{
thsbf20dc02008-06-30 17:22:19 +00001191 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001192 Ignore the hard cases and just back up if this TB happens to
1193 be the last one generated. */
1194 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1195 code_gen_ptr = tb->tc_ptr;
1196 nb_tbs--;
1197 }
1198}
1199
bellard9fa3e852004-01-04 18:06:42 +00001200/* add a new TB and link it to the physical page tables. phys_page2 is
1201 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001202void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001203 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001204{
bellard9fa3e852004-01-04 18:06:42 +00001205 unsigned int h;
1206 TranslationBlock **ptb;
1207
pbrookc8a706f2008-06-02 16:16:42 +00001208 /* Grab the mmap lock to stop another thread invalidating this TB
1209 before we are done. */
1210 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001211 /* add in the physical hash table */
1212 h = tb_phys_hash_func(phys_pc);
1213 ptb = &tb_phys_hash[h];
1214 tb->phys_hash_next = *ptb;
1215 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001216
1217 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001218 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1219 if (phys_page2 != -1)
1220 tb_alloc_page(tb, 1, phys_page2);
1221 else
1222 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001223
bellardd4e81642003-05-25 16:46:15 +00001224 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1225 tb->jmp_next[0] = NULL;
1226 tb->jmp_next[1] = NULL;
1227
1228 /* init original jump addresses */
1229 if (tb->tb_next_offset[0] != 0xffff)
1230 tb_reset_jump(tb, 0);
1231 if (tb->tb_next_offset[1] != 0xffff)
1232 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001233
1234#ifdef DEBUG_TB_CHECK
1235 tb_page_check();
1236#endif
pbrookc8a706f2008-06-02 16:16:42 +00001237 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001238}
1239
bellarda513fe12003-05-27 23:29:48 +00001240/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1241 tb[1].tc_ptr. Return NULL if not found */
1242TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1243{
1244 int m_min, m_max, m;
1245 unsigned long v;
1246 TranslationBlock *tb;
1247
1248 if (nb_tbs <= 0)
1249 return NULL;
1250 if (tc_ptr < (unsigned long)code_gen_buffer ||
1251 tc_ptr >= (unsigned long)code_gen_ptr)
1252 return NULL;
1253 /* binary search (cf Knuth) */
1254 m_min = 0;
1255 m_max = nb_tbs - 1;
1256 while (m_min <= m_max) {
1257 m = (m_min + m_max) >> 1;
1258 tb = &tbs[m];
1259 v = (unsigned long)tb->tc_ptr;
1260 if (v == tc_ptr)
1261 return tb;
1262 else if (tc_ptr < v) {
1263 m_max = m - 1;
1264 } else {
1265 m_min = m + 1;
1266 }
ths5fafdf22007-09-16 21:08:06 +00001267 }
bellarda513fe12003-05-27 23:29:48 +00001268 return &tbs[m_max];
1269}
bellard75012672003-06-21 13:11:07 +00001270
bellardea041c02003-06-25 16:16:50 +00001271static void tb_reset_jump_recursive(TranslationBlock *tb);
1272
1273static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1274{
1275 TranslationBlock *tb1, *tb_next, **ptb;
1276 unsigned int n1;
1277
1278 tb1 = tb->jmp_next[n];
1279 if (tb1 != NULL) {
1280 /* find head of list */
1281 for(;;) {
1282 n1 = (long)tb1 & 3;
1283 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1284 if (n1 == 2)
1285 break;
1286 tb1 = tb1->jmp_next[n1];
1287 }
1288 /* we are now sure now that tb jumps to tb1 */
1289 tb_next = tb1;
1290
1291 /* remove tb from the jmp_first list */
1292 ptb = &tb_next->jmp_first;
1293 for(;;) {
1294 tb1 = *ptb;
1295 n1 = (long)tb1 & 3;
1296 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1297 if (n1 == n && tb1 == tb)
1298 break;
1299 ptb = &tb1->jmp_next[n1];
1300 }
1301 *ptb = tb->jmp_next[n];
1302 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001303
bellardea041c02003-06-25 16:16:50 +00001304 /* suppress the jump to next tb in generated code */
1305 tb_reset_jump(tb, n);
1306
bellard01243112004-01-04 15:48:17 +00001307 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001308 tb_reset_jump_recursive(tb_next);
1309 }
1310}
1311
1312static void tb_reset_jump_recursive(TranslationBlock *tb)
1313{
1314 tb_reset_jump_recursive2(tb, 0);
1315 tb_reset_jump_recursive2(tb, 1);
1316}
1317
bellard1fddef42005-04-17 19:16:13 +00001318#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001319#if defined(CONFIG_USER_ONLY)
1320static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1321{
1322 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1323}
1324#else
bellardd720b932004-04-25 17:57:43 +00001325static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1326{
Anthony Liguoric227f092009-10-01 16:12:16 -05001327 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001328 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001329 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001330 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001331
pbrookc2f07f82006-04-08 17:14:56 +00001332 addr = cpu_get_phys_page_debug(env, pc);
1333 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1334 if (!p) {
1335 pd = IO_MEM_UNASSIGNED;
1336 } else {
1337 pd = p->phys_offset;
1338 }
1339 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001340 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001341}
bellardc27004e2005-01-03 23:35:10 +00001342#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001343#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001344
pbrook6658ffb2007-03-16 23:58:11 +00001345/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001346int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1347 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001348{
aliguorib4051332008-11-18 20:14:20 +00001349 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001350 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001351
aliguorib4051332008-11-18 20:14:20 +00001352 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1353 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1354 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1355 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1356 return -EINVAL;
1357 }
aliguoria1d1bb32008-11-18 20:07:32 +00001358 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001359
aliguoria1d1bb32008-11-18 20:07:32 +00001360 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001361 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001362 wp->flags = flags;
1363
aliguori2dc9f412008-11-18 20:56:59 +00001364 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001365 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001366 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001367 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001368 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001369
pbrook6658ffb2007-03-16 23:58:11 +00001370 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001371
1372 if (watchpoint)
1373 *watchpoint = wp;
1374 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001375}
1376
aliguoria1d1bb32008-11-18 20:07:32 +00001377/* Remove a specific watchpoint. */
1378int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1379 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001380{
aliguorib4051332008-11-18 20:14:20 +00001381 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001382 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001383
Blue Swirl72cf2d42009-09-12 07:36:22 +00001384 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001385 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001386 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001387 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001388 return 0;
1389 }
1390 }
aliguoria1d1bb32008-11-18 20:07:32 +00001391 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001392}
1393
aliguoria1d1bb32008-11-18 20:07:32 +00001394/* Remove a specific watchpoint by reference. */
1395void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1396{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001397 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001398
aliguoria1d1bb32008-11-18 20:07:32 +00001399 tlb_flush_page(env, watchpoint->vaddr);
1400
1401 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001402}
1403
aliguoria1d1bb32008-11-18 20:07:32 +00001404/* Remove all matching watchpoints. */
1405void cpu_watchpoint_remove_all(CPUState *env, int mask)
1406{
aliguoric0ce9982008-11-25 22:13:57 +00001407 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001408
Blue Swirl72cf2d42009-09-12 07:36:22 +00001409 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001410 if (wp->flags & mask)
1411 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001412 }
aliguoria1d1bb32008-11-18 20:07:32 +00001413}
1414
1415/* Add a breakpoint. */
1416int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1417 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001418{
bellard1fddef42005-04-17 19:16:13 +00001419#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001420 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001421
aliguoria1d1bb32008-11-18 20:07:32 +00001422 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001423
1424 bp->pc = pc;
1425 bp->flags = flags;
1426
aliguori2dc9f412008-11-18 20:56:59 +00001427 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001428 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001429 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001430 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001431 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001432
1433 breakpoint_invalidate(env, pc);
1434
1435 if (breakpoint)
1436 *breakpoint = bp;
1437 return 0;
1438#else
1439 return -ENOSYS;
1440#endif
1441}
1442
1443/* Remove a specific breakpoint. */
1444int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1445{
1446#if defined(TARGET_HAS_ICE)
1447 CPUBreakpoint *bp;
1448
Blue Swirl72cf2d42009-09-12 07:36:22 +00001449 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001450 if (bp->pc == pc && bp->flags == flags) {
1451 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001452 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001453 }
bellard4c3a88a2003-07-26 12:06:08 +00001454 }
aliguoria1d1bb32008-11-18 20:07:32 +00001455 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001456#else
aliguoria1d1bb32008-11-18 20:07:32 +00001457 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001458#endif
1459}
1460
aliguoria1d1bb32008-11-18 20:07:32 +00001461/* Remove a specific breakpoint by reference. */
1462void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001463{
bellard1fddef42005-04-17 19:16:13 +00001464#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001465 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001466
aliguoria1d1bb32008-11-18 20:07:32 +00001467 breakpoint_invalidate(env, breakpoint->pc);
1468
1469 qemu_free(breakpoint);
1470#endif
1471}
1472
1473/* Remove all matching breakpoints. */
1474void cpu_breakpoint_remove_all(CPUState *env, int mask)
1475{
1476#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001477 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001478
Blue Swirl72cf2d42009-09-12 07:36:22 +00001479 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001480 if (bp->flags & mask)
1481 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001482 }
bellard4c3a88a2003-07-26 12:06:08 +00001483#endif
1484}
1485
bellardc33a3462003-07-29 20:50:33 +00001486/* enable or disable single step mode. EXCP_DEBUG is returned by the
1487 CPU loop after each instruction */
1488void cpu_single_step(CPUState *env, int enabled)
1489{
bellard1fddef42005-04-17 19:16:13 +00001490#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001491 if (env->singlestep_enabled != enabled) {
1492 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001493 if (kvm_enabled())
1494 kvm_update_guest_debug(env, 0);
1495 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001496 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001497 /* XXX: only flush what is necessary */
1498 tb_flush(env);
1499 }
bellardc33a3462003-07-29 20:50:33 +00001500 }
1501#endif
1502}
1503
bellard34865132003-10-05 14:28:56 +00001504/* enable or disable low levels log */
1505void cpu_set_log(int log_flags)
1506{
1507 loglevel = log_flags;
1508 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001509 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001510 if (!logfile) {
1511 perror(logfilename);
1512 _exit(1);
1513 }
bellard9fa3e852004-01-04 18:06:42 +00001514#if !defined(CONFIG_SOFTMMU)
1515 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1516 {
blueswir1b55266b2008-09-20 08:07:15 +00001517 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001518 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1519 }
Filip Navarabf65f532009-07-27 10:02:04 -05001520#elif !defined(_WIN32)
1521 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001522 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001523#endif
pbrooke735b912007-06-30 13:53:24 +00001524 log_append = 1;
1525 }
1526 if (!loglevel && logfile) {
1527 fclose(logfile);
1528 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001529 }
1530}
1531
1532void cpu_set_log_filename(const char *filename)
1533{
1534 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001535 if (logfile) {
1536 fclose(logfile);
1537 logfile = NULL;
1538 }
1539 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001540}
bellardc33a3462003-07-29 20:50:33 +00001541
aurel323098dba2009-03-07 21:28:24 +00001542static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001543{
pbrookd5975362008-06-07 20:50:51 +00001544 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1545 problem and hope the cpu will stop of its own accord. For userspace
1546 emulation this often isn't actually as bad as it sounds. Often
1547 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001548 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001549 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001550
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001551 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001552 tb = env->current_tb;
1553 /* if the cpu is currently executing code, we must unlink it and
1554 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001555 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001556 env->current_tb = NULL;
1557 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001558 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001559 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001560}
1561
1562/* mask must never be zero, except for A20 change call */
1563void cpu_interrupt(CPUState *env, int mask)
1564{
1565 int old_mask;
1566
1567 old_mask = env->interrupt_request;
1568 env->interrupt_request |= mask;
1569
aliguori8edac962009-04-24 18:03:45 +00001570#ifndef CONFIG_USER_ONLY
1571 /*
1572 * If called from iothread context, wake the target cpu in
1573 * case its halted.
1574 */
1575 if (!qemu_cpu_self(env)) {
1576 qemu_cpu_kick(env);
1577 return;
1578 }
1579#endif
1580
pbrook2e70f6e2008-06-29 01:03:05 +00001581 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001582 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001583#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001584 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001585 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001586 cpu_abort(env, "Raised interrupt while not in I/O function");
1587 }
1588#endif
1589 } else {
aurel323098dba2009-03-07 21:28:24 +00001590 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001591 }
1592}
1593
bellardb54ad042004-05-20 13:42:52 +00001594void cpu_reset_interrupt(CPUState *env, int mask)
1595{
1596 env->interrupt_request &= ~mask;
1597}
1598
aurel323098dba2009-03-07 21:28:24 +00001599void cpu_exit(CPUState *env)
1600{
1601 env->exit_request = 1;
1602 cpu_unlink_tb(env);
1603}
1604
blueswir1c7cd6a32008-10-02 18:27:46 +00001605const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001606 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001607 "show generated host assembly code for each compiled TB" },
1608 { CPU_LOG_TB_IN_ASM, "in_asm",
1609 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001610 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001611 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001612 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001613 "show micro ops "
1614#ifdef TARGET_I386
1615 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001616#endif
blueswir1e01a1152008-03-14 17:37:11 +00001617 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001618 { CPU_LOG_INT, "int",
1619 "show interrupts/exceptions in short format" },
1620 { CPU_LOG_EXEC, "exec",
1621 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001622 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001623 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001624#ifdef TARGET_I386
1625 { CPU_LOG_PCALL, "pcall",
1626 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001627 { CPU_LOG_RESET, "cpu_reset",
1628 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001629#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001630#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001631 { CPU_LOG_IOPORT, "ioport",
1632 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001633#endif
bellardf193c792004-03-21 17:06:25 +00001634 { 0, NULL, NULL },
1635};
1636
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001637#ifndef CONFIG_USER_ONLY
1638static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1639 = QLIST_HEAD_INITIALIZER(memory_client_list);
1640
1641static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1642 ram_addr_t size,
1643 ram_addr_t phys_offset)
1644{
1645 CPUPhysMemoryClient *client;
1646 QLIST_FOREACH(client, &memory_client_list, list) {
1647 client->set_memory(client, start_addr, size, phys_offset);
1648 }
1649}
1650
1651static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1652 target_phys_addr_t end)
1653{
1654 CPUPhysMemoryClient *client;
1655 QLIST_FOREACH(client, &memory_client_list, list) {
1656 int r = client->sync_dirty_bitmap(client, start, end);
1657 if (r < 0)
1658 return r;
1659 }
1660 return 0;
1661}
1662
1663static int cpu_notify_migration_log(int enable)
1664{
1665 CPUPhysMemoryClient *client;
1666 QLIST_FOREACH(client, &memory_client_list, list) {
1667 int r = client->migration_log(client, enable);
1668 if (r < 0)
1669 return r;
1670 }
1671 return 0;
1672}
1673
1674static void phys_page_for_each_in_l1_map(PhysPageDesc **phys_map,
1675 CPUPhysMemoryClient *client)
1676{
1677 PhysPageDesc *pd;
1678 int l1, l2;
1679
1680 for (l1 = 0; l1 < L1_SIZE; ++l1) {
1681 pd = phys_map[l1];
1682 if (!pd) {
1683 continue;
1684 }
1685 for (l2 = 0; l2 < L2_SIZE; ++l2) {
1686 if (pd[l2].phys_offset == IO_MEM_UNASSIGNED) {
1687 continue;
1688 }
1689 client->set_memory(client, pd[l2].region_offset,
1690 TARGET_PAGE_SIZE, pd[l2].phys_offset);
1691 }
1692 }
1693}
1694
1695static void phys_page_for_each(CPUPhysMemoryClient *client)
1696{
1697#if TARGET_PHYS_ADDR_SPACE_BITS > 32
1698
1699#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
1700#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
1701#endif
1702 void **phys_map = (void **)l1_phys_map;
1703 int l1;
1704 if (!l1_phys_map) {
1705 return;
1706 }
1707 for (l1 = 0; l1 < L1_SIZE; ++l1) {
1708 if (phys_map[l1]) {
1709 phys_page_for_each_in_l1_map(phys_map[l1], client);
1710 }
1711 }
1712#else
1713 if (!l1_phys_map) {
1714 return;
1715 }
1716 phys_page_for_each_in_l1_map(l1_phys_map, client);
1717#endif
1718}
1719
1720void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1721{
1722 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1723 phys_page_for_each(client);
1724}
1725
1726void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1727{
1728 QLIST_REMOVE(client, list);
1729}
1730#endif
1731
bellardf193c792004-03-21 17:06:25 +00001732static int cmp1(const char *s1, int n, const char *s2)
1733{
1734 if (strlen(s2) != n)
1735 return 0;
1736 return memcmp(s1, s2, n) == 0;
1737}
ths3b46e622007-09-17 08:09:54 +00001738
bellardf193c792004-03-21 17:06:25 +00001739/* takes a comma separated list of log masks. Return 0 if error. */
1740int cpu_str_to_log_mask(const char *str)
1741{
blueswir1c7cd6a32008-10-02 18:27:46 +00001742 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001743 int mask;
1744 const char *p, *p1;
1745
1746 p = str;
1747 mask = 0;
1748 for(;;) {
1749 p1 = strchr(p, ',');
1750 if (!p1)
1751 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001752 if(cmp1(p,p1-p,"all")) {
1753 for(item = cpu_log_items; item->mask != 0; item++) {
1754 mask |= item->mask;
1755 }
1756 } else {
bellardf193c792004-03-21 17:06:25 +00001757 for(item = cpu_log_items; item->mask != 0; item++) {
1758 if (cmp1(p, p1 - p, item->name))
1759 goto found;
1760 }
1761 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001762 }
bellardf193c792004-03-21 17:06:25 +00001763 found:
1764 mask |= item->mask;
1765 if (*p1 != ',')
1766 break;
1767 p = p1 + 1;
1768 }
1769 return mask;
1770}
bellardea041c02003-06-25 16:16:50 +00001771
bellard75012672003-06-21 13:11:07 +00001772void cpu_abort(CPUState *env, const char *fmt, ...)
1773{
1774 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001775 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001776
1777 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001778 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001779 fprintf(stderr, "qemu: fatal: ");
1780 vfprintf(stderr, fmt, ap);
1781 fprintf(stderr, "\n");
1782#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001783 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1784#else
1785 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001786#endif
aliguori93fcfe32009-01-15 22:34:14 +00001787 if (qemu_log_enabled()) {
1788 qemu_log("qemu: fatal: ");
1789 qemu_log_vprintf(fmt, ap2);
1790 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001791#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001792 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001793#else
aliguori93fcfe32009-01-15 22:34:14 +00001794 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001795#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001796 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001797 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001798 }
pbrook493ae1f2007-11-23 16:53:59 +00001799 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001800 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001801#if defined(CONFIG_USER_ONLY)
1802 {
1803 struct sigaction act;
1804 sigfillset(&act.sa_mask);
1805 act.sa_handler = SIG_DFL;
1806 sigaction(SIGABRT, &act, NULL);
1807 }
1808#endif
bellard75012672003-06-21 13:11:07 +00001809 abort();
1810}
1811
thsc5be9f02007-02-28 20:20:53 +00001812CPUState *cpu_copy(CPUState *env)
1813{
ths01ba9812007-12-09 02:22:57 +00001814 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001815 CPUState *next_cpu = new_env->next_cpu;
1816 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001817#if defined(TARGET_HAS_ICE)
1818 CPUBreakpoint *bp;
1819 CPUWatchpoint *wp;
1820#endif
1821
thsc5be9f02007-02-28 20:20:53 +00001822 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001823
1824 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001825 new_env->next_cpu = next_cpu;
1826 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001827
1828 /* Clone all break/watchpoints.
1829 Note: Once we support ptrace with hw-debug register access, make sure
1830 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001831 QTAILQ_INIT(&env->breakpoints);
1832 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001833#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001834 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001835 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1836 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001837 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001838 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1839 wp->flags, NULL);
1840 }
1841#endif
1842
thsc5be9f02007-02-28 20:20:53 +00001843 return new_env;
1844}
1845
bellard01243112004-01-04 15:48:17 +00001846#if !defined(CONFIG_USER_ONLY)
1847
edgar_igl5c751e92008-05-06 08:44:21 +00001848static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1849{
1850 unsigned int i;
1851
1852 /* Discard jump cache entries for any tb which might potentially
1853 overlap the flushed page. */
1854 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1855 memset (&env->tb_jmp_cache[i], 0,
1856 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1857
1858 i = tb_jmp_cache_hash_page(addr);
1859 memset (&env->tb_jmp_cache[i], 0,
1860 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1861}
1862
Igor Kovalenko08738982009-07-12 02:15:40 +04001863static CPUTLBEntry s_cputlb_empty_entry = {
1864 .addr_read = -1,
1865 .addr_write = -1,
1866 .addr_code = -1,
1867 .addend = -1,
1868};
1869
bellardee8b7022004-02-03 23:35:10 +00001870/* NOTE: if flush_global is true, also flush global entries (not
1871 implemented yet) */
1872void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001873{
bellard33417e72003-08-10 21:47:01 +00001874 int i;
bellard01243112004-01-04 15:48:17 +00001875
bellard9fa3e852004-01-04 18:06:42 +00001876#if defined(DEBUG_TLB)
1877 printf("tlb_flush:\n");
1878#endif
bellard01243112004-01-04 15:48:17 +00001879 /* must reset current TB so that interrupts cannot modify the
1880 links while we are modifying them */
1881 env->current_tb = NULL;
1882
bellard33417e72003-08-10 21:47:01 +00001883 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001884 int mmu_idx;
1885 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001886 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001887 }
bellard33417e72003-08-10 21:47:01 +00001888 }
bellard9fa3e852004-01-04 18:06:42 +00001889
bellard8a40a182005-11-20 10:35:40 +00001890 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001891
bellarde3db7222005-01-26 22:00:47 +00001892 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001893}
1894
bellard274da6b2004-05-20 21:56:27 +00001895static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001896{
ths5fafdf22007-09-16 21:08:06 +00001897 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001898 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001899 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001900 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001901 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001902 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001903 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001904 }
bellard61382a52003-10-27 21:22:23 +00001905}
1906
bellard2e126692004-04-25 21:28:44 +00001907void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001908{
bellard8a40a182005-11-20 10:35:40 +00001909 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001910 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001911
bellard9fa3e852004-01-04 18:06:42 +00001912#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001913 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001914#endif
bellard01243112004-01-04 15:48:17 +00001915 /* must reset current TB so that interrupts cannot modify the
1916 links while we are modifying them */
1917 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001918
bellard61382a52003-10-27 21:22:23 +00001919 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001920 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001921 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1922 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001923
edgar_igl5c751e92008-05-06 08:44:21 +00001924 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001925}
1926
bellard9fa3e852004-01-04 18:06:42 +00001927/* update the TLBs so that writes to code in the virtual page 'addr'
1928 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001929static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001930{
ths5fafdf22007-09-16 21:08:06 +00001931 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001932 ram_addr + TARGET_PAGE_SIZE,
1933 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001934}
1935
bellard9fa3e852004-01-04 18:06:42 +00001936/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001937 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001938static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001939 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001940{
bellard3a7d9292005-08-21 09:26:42 +00001941 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001942}
1943
ths5fafdf22007-09-16 21:08:06 +00001944static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001945 unsigned long start, unsigned long length)
1946{
1947 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001948 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1949 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001950 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001951 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001952 }
1953 }
1954}
1955
pbrook5579c7f2009-04-11 14:47:08 +00001956/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05001957void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001958 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001959{
1960 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001961 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001962 int i, mask, len;
1963 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001964
1965 start &= TARGET_PAGE_MASK;
1966 end = TARGET_PAGE_ALIGN(end);
1967
1968 length = end - start;
1969 if (length == 0)
1970 return;
bellard0a962c02005-02-10 22:00:27 +00001971 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00001972 mask = ~dirty_flags;
1973 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1974 for(i = 0; i < len; i++)
1975 p[i] &= mask;
1976
bellard1ccde1c2004-02-06 19:46:14 +00001977 /* we modify the TLB cache so that the dirty bit will be set again
1978 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001979 start1 = (unsigned long)qemu_get_ram_ptr(start);
1980 /* Chek that we don't span multiple blocks - this breaks the
1981 address comparisons below. */
1982 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1983 != (end - 1) - start) {
1984 abort();
1985 }
1986
bellard6a00d602005-11-21 23:25:50 +00001987 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001988 int mmu_idx;
1989 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1990 for(i = 0; i < CPU_TLB_SIZE; i++)
1991 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
1992 start1, length);
1993 }
bellard6a00d602005-11-21 23:25:50 +00001994 }
bellard1ccde1c2004-02-06 19:46:14 +00001995}
1996
aliguori74576192008-10-06 14:02:03 +00001997int cpu_physical_memory_set_dirty_tracking(int enable)
1998{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001999 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002000 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002001 ret = cpu_notify_migration_log(!!enable);
2002 return ret;
aliguori74576192008-10-06 14:02:03 +00002003}
2004
2005int cpu_physical_memory_get_dirty_tracking(void)
2006{
2007 return in_migration;
2008}
2009
Anthony Liguoric227f092009-10-01 16:12:16 -05002010int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2011 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002012{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002013 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002014
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002015 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002016 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002017}
2018
bellard3a7d9292005-08-21 09:26:42 +00002019static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2020{
Anthony Liguoric227f092009-10-01 16:12:16 -05002021 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002022 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002023
bellard84b7b8e2005-11-28 21:19:04 +00002024 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002025 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2026 + tlb_entry->addend);
2027 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002028 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002029 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002030 }
2031 }
2032}
2033
2034/* update the TLB according to the current state of the dirty bits */
2035void cpu_tlb_update_dirty(CPUState *env)
2036{
2037 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002038 int mmu_idx;
2039 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2040 for(i = 0; i < CPU_TLB_SIZE; i++)
2041 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2042 }
bellard3a7d9292005-08-21 09:26:42 +00002043}
2044
pbrook0f459d12008-06-09 00:20:13 +00002045static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002046{
pbrook0f459d12008-06-09 00:20:13 +00002047 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2048 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002049}
2050
pbrook0f459d12008-06-09 00:20:13 +00002051/* update the TLB corresponding to virtual page vaddr
2052 so that it is no longer dirty */
2053static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002054{
bellard1ccde1c2004-02-06 19:46:14 +00002055 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002056 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002057
pbrook0f459d12008-06-09 00:20:13 +00002058 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002059 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002060 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2061 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002062}
2063
bellard59817cc2004-02-16 22:01:13 +00002064/* add a new TLB entry. At most one entry for a given virtual address
2065 is permitted. Return 0 if OK or 2 if the page could not be mapped
2066 (can only happen in non SOFTMMU mode for I/O pages or pages
2067 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00002068int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -05002069 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002070 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00002071{
bellard92e873b2004-05-21 14:52:29 +00002072 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002073 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002074 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002075 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002076 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002077 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00002078 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00002079 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002080 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002081 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002082
bellard92e873b2004-05-21 14:52:29 +00002083 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002084 if (!p) {
2085 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002086 } else {
2087 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002088 }
2089#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002090 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2091 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002092#endif
2093
2094 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002095 address = vaddr;
2096 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2097 /* IO memory case (romd handled later) */
2098 address |= TLB_MMIO;
2099 }
pbrook5579c7f2009-04-11 14:47:08 +00002100 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002101 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2102 /* Normal RAM. */
2103 iotlb = pd & TARGET_PAGE_MASK;
2104 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2105 iotlb |= IO_MEM_NOTDIRTY;
2106 else
2107 iotlb |= IO_MEM_ROM;
2108 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002109 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002110 It would be nice to pass an offset from the base address
2111 of that region. This would avoid having to special case RAM,
2112 and avoid full address decoding in every device.
2113 We can't use the high bits of pd for this because
2114 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002115 iotlb = (pd & ~TARGET_PAGE_MASK);
2116 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002117 iotlb += p->region_offset;
2118 } else {
2119 iotlb += paddr;
2120 }
pbrook0f459d12008-06-09 00:20:13 +00002121 }
pbrook6658ffb2007-03-16 23:58:11 +00002122
pbrook0f459d12008-06-09 00:20:13 +00002123 code_address = address;
2124 /* Make accesses to pages with watchpoints go via the
2125 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002126 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002127 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002128 iotlb = io_mem_watch + paddr;
2129 /* TODO: The memory case can be optimized by not trapping
2130 reads of pages with a write breakpoint. */
2131 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002132 }
pbrook0f459d12008-06-09 00:20:13 +00002133 }
balrogd79acba2007-06-26 20:01:13 +00002134
pbrook0f459d12008-06-09 00:20:13 +00002135 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2136 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2137 te = &env->tlb_table[mmu_idx][index];
2138 te->addend = addend - vaddr;
2139 if (prot & PAGE_READ) {
2140 te->addr_read = address;
2141 } else {
2142 te->addr_read = -1;
2143 }
edgar_igl5c751e92008-05-06 08:44:21 +00002144
pbrook0f459d12008-06-09 00:20:13 +00002145 if (prot & PAGE_EXEC) {
2146 te->addr_code = code_address;
2147 } else {
2148 te->addr_code = -1;
2149 }
2150 if (prot & PAGE_WRITE) {
2151 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2152 (pd & IO_MEM_ROMD)) {
2153 /* Write access calls the I/O callback. */
2154 te->addr_write = address | TLB_MMIO;
2155 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2156 !cpu_physical_memory_is_dirty(pd)) {
2157 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002158 } else {
pbrook0f459d12008-06-09 00:20:13 +00002159 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002160 }
pbrook0f459d12008-06-09 00:20:13 +00002161 } else {
2162 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002163 }
bellard9fa3e852004-01-04 18:06:42 +00002164 return ret;
2165}
2166
bellard01243112004-01-04 15:48:17 +00002167#else
2168
bellardee8b7022004-02-03 23:35:10 +00002169void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002170{
2171}
2172
bellard2e126692004-04-25 21:28:44 +00002173void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002174{
2175}
2176
ths5fafdf22007-09-16 21:08:06 +00002177int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -05002178 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002179 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002180{
bellard9fa3e852004-01-04 18:06:42 +00002181 return 0;
2182}
bellard33417e72003-08-10 21:47:01 +00002183
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002184/*
2185 * Walks guest process memory "regions" one by one
2186 * and calls callback function 'fn' for each region.
2187 */
2188int walk_memory_regions(void *priv,
2189 int (*fn)(void *, unsigned long, unsigned long, unsigned long))
bellard9fa3e852004-01-04 18:06:42 +00002190{
2191 unsigned long start, end;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002192 PageDesc *p = NULL;
bellard9fa3e852004-01-04 18:06:42 +00002193 int i, j, prot, prot1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002194 int rc = 0;
bellard9fa3e852004-01-04 18:06:42 +00002195
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002196 start = end = -1;
bellard9fa3e852004-01-04 18:06:42 +00002197 prot = 0;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002198
2199 for (i = 0; i <= L1_SIZE; i++) {
2200 p = (i < L1_SIZE) ? l1_map[i] : NULL;
2201 for (j = 0; j < L2_SIZE; j++) {
2202 prot1 = (p == NULL) ? 0 : p[j].flags;
2203 /*
2204 * "region" is one continuous chunk of memory
2205 * that has same protection flags set.
2206 */
bellard9fa3e852004-01-04 18:06:42 +00002207 if (prot1 != prot) {
2208 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2209 if (start != -1) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002210 rc = (*fn)(priv, start, end, prot);
2211 /* callback can stop iteration by returning != 0 */
2212 if (rc != 0)
2213 return (rc);
bellard9fa3e852004-01-04 18:06:42 +00002214 }
2215 if (prot1 != 0)
2216 start = end;
2217 else
2218 start = -1;
2219 prot = prot1;
2220 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002221 if (p == NULL)
bellard9fa3e852004-01-04 18:06:42 +00002222 break;
2223 }
bellard33417e72003-08-10 21:47:01 +00002224 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002225 return (rc);
2226}
2227
2228static int dump_region(void *priv, unsigned long start,
2229 unsigned long end, unsigned long prot)
2230{
2231 FILE *f = (FILE *)priv;
2232
2233 (void) fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
2234 start, end, end - start,
2235 ((prot & PAGE_READ) ? 'r' : '-'),
2236 ((prot & PAGE_WRITE) ? 'w' : '-'),
2237 ((prot & PAGE_EXEC) ? 'x' : '-'));
2238
2239 return (0);
2240}
2241
2242/* dump memory mappings */
2243void page_dump(FILE *f)
2244{
2245 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2246 "start", "end", "size", "prot");
2247 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002248}
2249
pbrook53a59602006-03-25 19:31:22 +00002250int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002251{
bellard9fa3e852004-01-04 18:06:42 +00002252 PageDesc *p;
2253
2254 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002255 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002256 return 0;
2257 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002258}
2259
bellard9fa3e852004-01-04 18:06:42 +00002260/* modify the flags of a page and invalidate the code if
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002261 necessary. The flag PAGE_WRITE_ORG is positioned automatically
bellard9fa3e852004-01-04 18:06:42 +00002262 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002263void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002264{
2265 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002266 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002267
pbrookc8a706f2008-06-02 16:16:42 +00002268 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002269 start = start & TARGET_PAGE_MASK;
2270 end = TARGET_PAGE_ALIGN(end);
2271 if (flags & PAGE_WRITE)
2272 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002273 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2274 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002275 /* We may be called for host regions that are outside guest
2276 address space. */
2277 if (!p)
2278 return;
bellard9fa3e852004-01-04 18:06:42 +00002279 /* if the write protection is set, then we invalidate the code
2280 inside */
ths5fafdf22007-09-16 21:08:06 +00002281 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002282 (flags & PAGE_WRITE) &&
2283 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002284 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002285 }
2286 p->flags = flags;
2287 }
bellard9fa3e852004-01-04 18:06:42 +00002288}
2289
ths3d97b402007-11-02 19:02:07 +00002290int page_check_range(target_ulong start, target_ulong len, int flags)
2291{
2292 PageDesc *p;
2293 target_ulong end;
2294 target_ulong addr;
2295
balrog55f280c2008-10-28 10:24:11 +00002296 if (start + len < start)
2297 /* we've wrapped around */
2298 return -1;
2299
ths3d97b402007-11-02 19:02:07 +00002300 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2301 start = start & TARGET_PAGE_MASK;
2302
ths3d97b402007-11-02 19:02:07 +00002303 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2304 p = page_find(addr >> TARGET_PAGE_BITS);
2305 if( !p )
2306 return -1;
2307 if( !(p->flags & PAGE_VALID) )
2308 return -1;
2309
bellarddae32702007-11-14 10:51:00 +00002310 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002311 return -1;
bellarddae32702007-11-14 10:51:00 +00002312 if (flags & PAGE_WRITE) {
2313 if (!(p->flags & PAGE_WRITE_ORG))
2314 return -1;
2315 /* unprotect the page if it was put read-only because it
2316 contains translated code */
2317 if (!(p->flags & PAGE_WRITE)) {
2318 if (!page_unprotect(addr, 0, NULL))
2319 return -1;
2320 }
2321 return 0;
2322 }
ths3d97b402007-11-02 19:02:07 +00002323 }
2324 return 0;
2325}
2326
bellard9fa3e852004-01-04 18:06:42 +00002327/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002328 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002329int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002330{
2331 unsigned int page_index, prot, pindex;
2332 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002333 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002334
pbrookc8a706f2008-06-02 16:16:42 +00002335 /* Technically this isn't safe inside a signal handler. However we
2336 know this only ever happens in a synchronous SEGV handler, so in
2337 practice it seems to be ok. */
2338 mmap_lock();
2339
bellard83fb7ad2004-07-05 21:25:26 +00002340 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002341 page_index = host_start >> TARGET_PAGE_BITS;
2342 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002343 if (!p1) {
2344 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002345 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002346 }
bellard83fb7ad2004-07-05 21:25:26 +00002347 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002348 p = p1;
2349 prot = 0;
2350 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2351 prot |= p->flags;
2352 p++;
2353 }
2354 /* if the page was really writable, then we change its
2355 protection back to writable */
2356 if (prot & PAGE_WRITE_ORG) {
2357 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2358 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002359 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002360 (prot & PAGE_BITS) | PAGE_WRITE);
2361 p1[pindex].flags |= PAGE_WRITE;
2362 /* and since the content will be modified, we must invalidate
2363 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002364 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002365#ifdef DEBUG_TB_CHECK
2366 tb_invalidate_check(address);
2367#endif
pbrookc8a706f2008-06-02 16:16:42 +00002368 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002369 return 1;
2370 }
2371 }
pbrookc8a706f2008-06-02 16:16:42 +00002372 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002373 return 0;
2374}
2375
bellard6a00d602005-11-21 23:25:50 +00002376static inline void tlb_set_dirty(CPUState *env,
2377 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002378{
2379}
bellard9fa3e852004-01-04 18:06:42 +00002380#endif /* defined(CONFIG_USER_ONLY) */
2381
pbrooke2eef172008-06-08 01:09:01 +00002382#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002383
Anthony Liguoric227f092009-10-01 16:12:16 -05002384static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2385 ram_addr_t memory, ram_addr_t region_offset);
2386static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2387 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002388#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2389 need_subpage) \
2390 do { \
2391 if (addr > start_addr) \
2392 start_addr2 = 0; \
2393 else { \
2394 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2395 if (start_addr2 > 0) \
2396 need_subpage = 1; \
2397 } \
2398 \
blueswir149e9fba2007-05-30 17:25:06 +00002399 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002400 end_addr2 = TARGET_PAGE_SIZE - 1; \
2401 else { \
2402 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2403 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2404 need_subpage = 1; \
2405 } \
2406 } while (0)
2407
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002408/* register physical memory.
2409 For RAM, 'size' must be a multiple of the target page size.
2410 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002411 io memory page. The address used when calling the IO function is
2412 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002413 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002414 before calculating this offset. This should not be a problem unless
2415 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002416void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2417 ram_addr_t size,
2418 ram_addr_t phys_offset,
2419 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002420{
Anthony Liguoric227f092009-10-01 16:12:16 -05002421 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002422 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002423 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002424 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002425 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002426
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002427 cpu_notify_set_memory(start_addr, size, phys_offset);
2428
pbrook67c4d232009-02-23 13:16:07 +00002429 if (phys_offset == IO_MEM_UNASSIGNED) {
2430 region_offset = start_addr;
2431 }
pbrook8da3ff12008-12-01 18:59:50 +00002432 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002433 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002434 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002435 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002436 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2437 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002438 ram_addr_t orig_memory = p->phys_offset;
2439 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002440 int need_subpage = 0;
2441
2442 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2443 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002444 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002445 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2446 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002447 &p->phys_offset, orig_memory,
2448 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002449 } else {
2450 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2451 >> IO_MEM_SHIFT];
2452 }
pbrook8da3ff12008-12-01 18:59:50 +00002453 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2454 region_offset);
2455 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002456 } else {
2457 p->phys_offset = phys_offset;
2458 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2459 (phys_offset & IO_MEM_ROMD))
2460 phys_offset += TARGET_PAGE_SIZE;
2461 }
2462 } else {
2463 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2464 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002465 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002466 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002467 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002468 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002469 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002470 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002471 int need_subpage = 0;
2472
2473 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2474 end_addr2, need_subpage);
2475
blueswir14254fab2008-01-01 16:57:19 +00002476 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002477 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002478 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002479 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002480 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002481 phys_offset, region_offset);
2482 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002483 }
2484 }
2485 }
pbrook8da3ff12008-12-01 18:59:50 +00002486 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002487 }
ths3b46e622007-09-17 08:09:54 +00002488
bellard9d420372006-06-25 22:25:22 +00002489 /* since each CPU stores ram addresses in its TLB cache, we must
2490 reset the modified entries */
2491 /* XXX: slow ! */
2492 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2493 tlb_flush(env, 1);
2494 }
bellard33417e72003-08-10 21:47:01 +00002495}
2496
bellardba863452006-09-24 18:41:10 +00002497/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002498ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002499{
2500 PhysPageDesc *p;
2501
2502 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2503 if (!p)
2504 return IO_MEM_UNASSIGNED;
2505 return p->phys_offset;
2506}
2507
Anthony Liguoric227f092009-10-01 16:12:16 -05002508void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002509{
2510 if (kvm_enabled())
2511 kvm_coalesce_mmio_region(addr, size);
2512}
2513
Anthony Liguoric227f092009-10-01 16:12:16 -05002514void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002515{
2516 if (kvm_enabled())
2517 kvm_uncoalesce_mmio_region(addr, size);
2518}
2519
Sheng Yang62a27442010-01-26 19:21:16 +08002520void qemu_flush_coalesced_mmio_buffer(void)
2521{
2522 if (kvm_enabled())
2523 kvm_flush_coalesced_mmio_buffer();
2524}
2525
Anthony Liguoric227f092009-10-01 16:12:16 -05002526ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002527{
2528 RAMBlock *new_block;
2529
pbrook94a6b542009-04-11 17:15:54 +00002530 size = TARGET_PAGE_ALIGN(size);
2531 new_block = qemu_malloc(sizeof(*new_block));
2532
Alexander Graf6b024942009-12-05 12:44:25 +01002533#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2534 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2535 new_block->host = mmap((void*)0x1000000, size, PROT_EXEC|PROT_READ|PROT_WRITE,
2536 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2537#else
pbrook94a6b542009-04-11 17:15:54 +00002538 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002539#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002540#ifdef MADV_MERGEABLE
2541 madvise(new_block->host, size, MADV_MERGEABLE);
2542#endif
pbrook94a6b542009-04-11 17:15:54 +00002543 new_block->offset = last_ram_offset;
2544 new_block->length = size;
2545
2546 new_block->next = ram_blocks;
2547 ram_blocks = new_block;
2548
2549 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2550 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2551 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2552 0xff, size >> TARGET_PAGE_BITS);
2553
2554 last_ram_offset += size;
2555
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002556 if (kvm_enabled())
2557 kvm_setup_guest_memory(new_block->host, size);
2558
pbrook94a6b542009-04-11 17:15:54 +00002559 return new_block->offset;
2560}
bellarde9a1ab12007-02-08 23:08:38 +00002561
Anthony Liguoric227f092009-10-01 16:12:16 -05002562void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002563{
pbrook94a6b542009-04-11 17:15:54 +00002564 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002565}
2566
pbrookdc828ca2009-04-09 22:21:07 +00002567/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002568 With the exception of the softmmu code in this file, this should
2569 only be used for local memory (e.g. video ram) that the device owns,
2570 and knows it isn't going to access beyond the end of the block.
2571
2572 It should not be used for general purpose DMA.
2573 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2574 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002575void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002576{
pbrook94a6b542009-04-11 17:15:54 +00002577 RAMBlock *prev;
2578 RAMBlock **prevp;
2579 RAMBlock *block;
2580
pbrook94a6b542009-04-11 17:15:54 +00002581 prev = NULL;
2582 prevp = &ram_blocks;
2583 block = ram_blocks;
2584 while (block && (block->offset > addr
2585 || block->offset + block->length <= addr)) {
2586 if (prev)
2587 prevp = &prev->next;
2588 prev = block;
2589 block = block->next;
2590 }
2591 if (!block) {
2592 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2593 abort();
2594 }
2595 /* Move this entry to to start of the list. */
2596 if (prev) {
2597 prev->next = block->next;
2598 block->next = *prevp;
2599 *prevp = block;
2600 }
2601 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002602}
2603
pbrook5579c7f2009-04-11 14:47:08 +00002604/* Some of the softmmu routines need to translate from a host pointer
2605 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002606ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002607{
pbrook94a6b542009-04-11 17:15:54 +00002608 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002609 RAMBlock *block;
2610 uint8_t *host = ptr;
2611
pbrook94a6b542009-04-11 17:15:54 +00002612 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002613 block = ram_blocks;
2614 while (block && (block->host > host
2615 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002616 prev = block;
2617 block = block->next;
2618 }
2619 if (!block) {
2620 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2621 abort();
2622 }
2623 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002624}
2625
Anthony Liguoric227f092009-10-01 16:12:16 -05002626static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002627{
pbrook67d3b952006-12-18 05:03:52 +00002628#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002629 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002630#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002631#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002632 do_unassigned_access(addr, 0, 0, 0, 1);
2633#endif
2634 return 0;
2635}
2636
Anthony Liguoric227f092009-10-01 16:12:16 -05002637static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002638{
2639#ifdef DEBUG_UNASSIGNED
2640 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2641#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002642#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002643 do_unassigned_access(addr, 0, 0, 0, 2);
2644#endif
2645 return 0;
2646}
2647
Anthony Liguoric227f092009-10-01 16:12:16 -05002648static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002649{
2650#ifdef DEBUG_UNASSIGNED
2651 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2652#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002653#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002654 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002655#endif
bellard33417e72003-08-10 21:47:01 +00002656 return 0;
2657}
2658
Anthony Liguoric227f092009-10-01 16:12:16 -05002659static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002660{
pbrook67d3b952006-12-18 05:03:52 +00002661#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002662 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002663#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002664#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002665 do_unassigned_access(addr, 1, 0, 0, 1);
2666#endif
2667}
2668
Anthony Liguoric227f092009-10-01 16:12:16 -05002669static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002670{
2671#ifdef DEBUG_UNASSIGNED
2672 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2673#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002674#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002675 do_unassigned_access(addr, 1, 0, 0, 2);
2676#endif
2677}
2678
Anthony Liguoric227f092009-10-01 16:12:16 -05002679static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002680{
2681#ifdef DEBUG_UNASSIGNED
2682 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2683#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002684#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002685 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002686#endif
bellard33417e72003-08-10 21:47:01 +00002687}
2688
Blue Swirld60efc62009-08-25 18:29:31 +00002689static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002690 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002691 unassigned_mem_readw,
2692 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002693};
2694
Blue Swirld60efc62009-08-25 18:29:31 +00002695static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002696 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002697 unassigned_mem_writew,
2698 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002699};
2700
Anthony Liguoric227f092009-10-01 16:12:16 -05002701static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002702 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002703{
bellard3a7d9292005-08-21 09:26:42 +00002704 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002705 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2706 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2707#if !defined(CONFIG_USER_ONLY)
2708 tb_invalidate_phys_page_fast(ram_addr, 1);
2709 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2710#endif
2711 }
pbrook5579c7f2009-04-11 14:47:08 +00002712 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002713 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2714 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2715 /* we remove the notdirty callback only if the code has been
2716 flushed */
2717 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002718 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002719}
2720
Anthony Liguoric227f092009-10-01 16:12:16 -05002721static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002722 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002723{
bellard3a7d9292005-08-21 09:26:42 +00002724 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002725 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2726 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2727#if !defined(CONFIG_USER_ONLY)
2728 tb_invalidate_phys_page_fast(ram_addr, 2);
2729 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2730#endif
2731 }
pbrook5579c7f2009-04-11 14:47:08 +00002732 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002733 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2734 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2735 /* we remove the notdirty callback only if the code has been
2736 flushed */
2737 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002738 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002739}
2740
Anthony Liguoric227f092009-10-01 16:12:16 -05002741static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002742 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002743{
bellard3a7d9292005-08-21 09:26:42 +00002744 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002745 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2746 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2747#if !defined(CONFIG_USER_ONLY)
2748 tb_invalidate_phys_page_fast(ram_addr, 4);
2749 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2750#endif
2751 }
pbrook5579c7f2009-04-11 14:47:08 +00002752 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002753 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2754 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2755 /* we remove the notdirty callback only if the code has been
2756 flushed */
2757 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002758 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002759}
2760
Blue Swirld60efc62009-08-25 18:29:31 +00002761static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00002762 NULL, /* never used */
2763 NULL, /* never used */
2764 NULL, /* never used */
2765};
2766
Blue Swirld60efc62009-08-25 18:29:31 +00002767static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00002768 notdirty_mem_writeb,
2769 notdirty_mem_writew,
2770 notdirty_mem_writel,
2771};
2772
pbrook0f459d12008-06-09 00:20:13 +00002773/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002774static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002775{
2776 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002777 target_ulong pc, cs_base;
2778 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002779 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002780 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002781 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002782
aliguori06d55cc2008-11-18 20:24:06 +00002783 if (env->watchpoint_hit) {
2784 /* We re-entered the check after replacing the TB. Now raise
2785 * the debug interrupt so that is will trigger after the
2786 * current instruction. */
2787 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2788 return;
2789 }
pbrook2e70f6e2008-06-29 01:03:05 +00002790 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002791 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002792 if ((vaddr == (wp->vaddr & len_mask) ||
2793 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002794 wp->flags |= BP_WATCHPOINT_HIT;
2795 if (!env->watchpoint_hit) {
2796 env->watchpoint_hit = wp;
2797 tb = tb_find_pc(env->mem_io_pc);
2798 if (!tb) {
2799 cpu_abort(env, "check_watchpoint: could not find TB for "
2800 "pc=%p", (void *)env->mem_io_pc);
2801 }
2802 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2803 tb_phys_invalidate(tb, -1);
2804 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2805 env->exception_index = EXCP_DEBUG;
2806 } else {
2807 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2808 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2809 }
2810 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002811 }
aliguori6e140f22008-11-18 20:37:55 +00002812 } else {
2813 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002814 }
2815 }
2816}
2817
pbrook6658ffb2007-03-16 23:58:11 +00002818/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2819 so these check for a hit then pass through to the normal out-of-line
2820 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002821static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00002822{
aliguorib4051332008-11-18 20:14:20 +00002823 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002824 return ldub_phys(addr);
2825}
2826
Anthony Liguoric227f092009-10-01 16:12:16 -05002827static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00002828{
aliguorib4051332008-11-18 20:14:20 +00002829 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002830 return lduw_phys(addr);
2831}
2832
Anthony Liguoric227f092009-10-01 16:12:16 -05002833static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00002834{
aliguorib4051332008-11-18 20:14:20 +00002835 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002836 return ldl_phys(addr);
2837}
2838
Anthony Liguoric227f092009-10-01 16:12:16 -05002839static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00002840 uint32_t val)
2841{
aliguorib4051332008-11-18 20:14:20 +00002842 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002843 stb_phys(addr, val);
2844}
2845
Anthony Liguoric227f092009-10-01 16:12:16 -05002846static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00002847 uint32_t val)
2848{
aliguorib4051332008-11-18 20:14:20 +00002849 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002850 stw_phys(addr, val);
2851}
2852
Anthony Liguoric227f092009-10-01 16:12:16 -05002853static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00002854 uint32_t val)
2855{
aliguorib4051332008-11-18 20:14:20 +00002856 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002857 stl_phys(addr, val);
2858}
2859
Blue Swirld60efc62009-08-25 18:29:31 +00002860static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00002861 watch_mem_readb,
2862 watch_mem_readw,
2863 watch_mem_readl,
2864};
2865
Blue Swirld60efc62009-08-25 18:29:31 +00002866static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00002867 watch_mem_writeb,
2868 watch_mem_writew,
2869 watch_mem_writel,
2870};
pbrook6658ffb2007-03-16 23:58:11 +00002871
Anthony Liguoric227f092009-10-01 16:12:16 -05002872static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002873 unsigned int len)
2874{
blueswir1db7b5422007-05-26 17:36:03 +00002875 uint32_t ret;
2876 unsigned int idx;
2877
pbrook8da3ff12008-12-01 18:59:50 +00002878 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002879#if defined(DEBUG_SUBPAGE)
2880 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2881 mmio, len, addr, idx);
2882#endif
pbrook8da3ff12008-12-01 18:59:50 +00002883 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2884 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002885
2886 return ret;
2887}
2888
Anthony Liguoric227f092009-10-01 16:12:16 -05002889static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002890 uint32_t value, unsigned int len)
2891{
blueswir1db7b5422007-05-26 17:36:03 +00002892 unsigned int idx;
2893
pbrook8da3ff12008-12-01 18:59:50 +00002894 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002895#if defined(DEBUG_SUBPAGE)
2896 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2897 mmio, len, addr, idx, value);
2898#endif
pbrook8da3ff12008-12-01 18:59:50 +00002899 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2900 addr + mmio->region_offset[idx][1][len],
2901 value);
blueswir1db7b5422007-05-26 17:36:03 +00002902}
2903
Anthony Liguoric227f092009-10-01 16:12:16 -05002904static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00002905{
2906#if defined(DEBUG_SUBPAGE)
2907 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2908#endif
2909
2910 return subpage_readlen(opaque, addr, 0);
2911}
2912
Anthony Liguoric227f092009-10-01 16:12:16 -05002913static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002914 uint32_t value)
2915{
2916#if defined(DEBUG_SUBPAGE)
2917 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2918#endif
2919 subpage_writelen(opaque, addr, value, 0);
2920}
2921
Anthony Liguoric227f092009-10-01 16:12:16 -05002922static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00002923{
2924#if defined(DEBUG_SUBPAGE)
2925 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2926#endif
2927
2928 return subpage_readlen(opaque, addr, 1);
2929}
2930
Anthony Liguoric227f092009-10-01 16:12:16 -05002931static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002932 uint32_t value)
2933{
2934#if defined(DEBUG_SUBPAGE)
2935 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2936#endif
2937 subpage_writelen(opaque, addr, value, 1);
2938}
2939
Anthony Liguoric227f092009-10-01 16:12:16 -05002940static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00002941{
2942#if defined(DEBUG_SUBPAGE)
2943 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2944#endif
2945
2946 return subpage_readlen(opaque, addr, 2);
2947}
2948
2949static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05002950 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00002951{
2952#if defined(DEBUG_SUBPAGE)
2953 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2954#endif
2955 subpage_writelen(opaque, addr, value, 2);
2956}
2957
Blue Swirld60efc62009-08-25 18:29:31 +00002958static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00002959 &subpage_readb,
2960 &subpage_readw,
2961 &subpage_readl,
2962};
2963
Blue Swirld60efc62009-08-25 18:29:31 +00002964static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00002965 &subpage_writeb,
2966 &subpage_writew,
2967 &subpage_writel,
2968};
2969
Anthony Liguoric227f092009-10-01 16:12:16 -05002970static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2971 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002972{
2973 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002974 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002975
2976 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2977 return -1;
2978 idx = SUBPAGE_IDX(start);
2979 eidx = SUBPAGE_IDX(end);
2980#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00002981 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00002982 mmio, start, end, idx, eidx, memory);
2983#endif
2984 memory >>= IO_MEM_SHIFT;
2985 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002986 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002987 if (io_mem_read[memory][i]) {
2988 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2989 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002990 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002991 }
2992 if (io_mem_write[memory][i]) {
2993 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2994 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002995 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002996 }
blueswir14254fab2008-01-01 16:57:19 +00002997 }
blueswir1db7b5422007-05-26 17:36:03 +00002998 }
2999
3000 return 0;
3001}
3002
Anthony Liguoric227f092009-10-01 16:12:16 -05003003static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3004 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003005{
Anthony Liguoric227f092009-10-01 16:12:16 -05003006 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003007 int subpage_memory;
3008
Anthony Liguoric227f092009-10-01 16:12:16 -05003009 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003010
3011 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003012 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003013#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003014 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3015 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003016#endif
aliguori1eec6142009-02-05 22:06:18 +00003017 *phys = subpage_memory | IO_MEM_SUBPAGE;
3018 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003019 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003020
3021 return mmio;
3022}
3023
aliguori88715652009-02-11 15:20:58 +00003024static int get_free_io_mem_idx(void)
3025{
3026 int i;
3027
3028 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3029 if (!io_mem_used[i]) {
3030 io_mem_used[i] = 1;
3031 return i;
3032 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003033 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003034 return -1;
3035}
3036
bellard33417e72003-08-10 21:47:01 +00003037/* mem_read and mem_write are arrays of functions containing the
3038 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003039 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003040 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003041 modified. If it is zero, a new io zone is allocated. The return
3042 value can be used with cpu_register_physical_memory(). (-1) is
3043 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003044static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003045 CPUReadMemoryFunc * const *mem_read,
3046 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003047 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003048{
blueswir14254fab2008-01-01 16:57:19 +00003049 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003050
3051 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003052 io_index = get_free_io_mem_idx();
3053 if (io_index == -1)
3054 return io_index;
bellard33417e72003-08-10 21:47:01 +00003055 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003056 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003057 if (io_index >= IO_MEM_NB_ENTRIES)
3058 return -1;
3059 }
bellardb5ff1b32005-11-26 10:38:39 +00003060
bellard33417e72003-08-10 21:47:01 +00003061 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003062 if (!mem_read[i] || !mem_write[i])
3063 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003064 io_mem_read[io_index][i] = mem_read[i];
3065 io_mem_write[io_index][i] = mem_write[i];
3066 }
bellarda4193c82004-06-03 14:01:43 +00003067 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003068 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003069}
bellard61382a52003-10-27 21:22:23 +00003070
Blue Swirld60efc62009-08-25 18:29:31 +00003071int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3072 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003073 void *opaque)
3074{
3075 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3076}
3077
aliguori88715652009-02-11 15:20:58 +00003078void cpu_unregister_io_memory(int io_table_address)
3079{
3080 int i;
3081 int io_index = io_table_address >> IO_MEM_SHIFT;
3082
3083 for (i=0;i < 3; i++) {
3084 io_mem_read[io_index][i] = unassigned_mem_read[i];
3085 io_mem_write[io_index][i] = unassigned_mem_write[i];
3086 }
3087 io_mem_opaque[io_index] = NULL;
3088 io_mem_used[io_index] = 0;
3089}
3090
Avi Kivitye9179ce2009-06-14 11:38:52 +03003091static void io_mem_init(void)
3092{
3093 int i;
3094
3095 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3096 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3097 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3098 for (i=0; i<5; i++)
3099 io_mem_used[i] = 1;
3100
3101 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3102 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003103}
3104
pbrooke2eef172008-06-08 01:09:01 +00003105#endif /* !defined(CONFIG_USER_ONLY) */
3106
bellard13eb76e2004-01-24 15:23:36 +00003107/* physical memory access (slow version, mainly for debug) */
3108#if defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -05003109void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003110 int len, int is_write)
3111{
3112 int l, flags;
3113 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003114 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003115
3116 while (len > 0) {
3117 page = addr & TARGET_PAGE_MASK;
3118 l = (page + TARGET_PAGE_SIZE) - addr;
3119 if (l > len)
3120 l = len;
3121 flags = page_get_flags(page);
3122 if (!(flags & PAGE_VALID))
3123 return;
3124 if (is_write) {
3125 if (!(flags & PAGE_WRITE))
3126 return;
bellard579a97f2007-11-11 14:26:47 +00003127 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003128 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00003129 /* FIXME - should this return an error rather than just fail? */
3130 return;
aurel3272fb7da2008-04-27 23:53:45 +00003131 memcpy(p, buf, l);
3132 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003133 } else {
3134 if (!(flags & PAGE_READ))
3135 return;
bellard579a97f2007-11-11 14:26:47 +00003136 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003137 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003138 /* FIXME - should this return an error rather than just fail? */
3139 return;
aurel3272fb7da2008-04-27 23:53:45 +00003140 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003141 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003142 }
3143 len -= l;
3144 buf += l;
3145 addr += l;
3146 }
3147}
bellard8df1cd02005-01-28 22:37:22 +00003148
bellard13eb76e2004-01-24 15:23:36 +00003149#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003150void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003151 int len, int is_write)
3152{
3153 int l, io_index;
3154 uint8_t *ptr;
3155 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003156 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003157 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003158 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003159
bellard13eb76e2004-01-24 15:23:36 +00003160 while (len > 0) {
3161 page = addr & TARGET_PAGE_MASK;
3162 l = (page + TARGET_PAGE_SIZE) - addr;
3163 if (l > len)
3164 l = len;
bellard92e873b2004-05-21 14:52:29 +00003165 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003166 if (!p) {
3167 pd = IO_MEM_UNASSIGNED;
3168 } else {
3169 pd = p->phys_offset;
3170 }
ths3b46e622007-09-17 08:09:54 +00003171
bellard13eb76e2004-01-24 15:23:36 +00003172 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003173 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003174 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003175 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003176 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003177 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003178 /* XXX: could force cpu_single_env to NULL to avoid
3179 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003180 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003181 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003182 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003183 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003184 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003185 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003186 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003187 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003188 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003189 l = 2;
3190 } else {
bellard1c213d12005-09-03 10:49:04 +00003191 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003192 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003193 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003194 l = 1;
3195 }
3196 } else {
bellardb448f2f2004-02-25 23:24:04 +00003197 unsigned long addr1;
3198 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003199 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003200 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003201 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003202 if (!cpu_physical_memory_is_dirty(addr1)) {
3203 /* invalidate code */
3204 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3205 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003206 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003207 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003208 }
bellard13eb76e2004-01-24 15:23:36 +00003209 }
3210 } else {
ths5fafdf22007-09-16 21:08:06 +00003211 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003212 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003213 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003214 /* I/O case */
3215 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003216 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003217 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3218 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003219 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003220 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003221 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003222 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003223 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003224 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003225 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003226 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003227 l = 2;
3228 } else {
bellard1c213d12005-09-03 10:49:04 +00003229 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003230 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003231 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003232 l = 1;
3233 }
3234 } else {
3235 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003236 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003237 (addr & ~TARGET_PAGE_MASK);
3238 memcpy(buf, ptr, l);
3239 }
3240 }
3241 len -= l;
3242 buf += l;
3243 addr += l;
3244 }
3245}
bellard8df1cd02005-01-28 22:37:22 +00003246
bellardd0ecd2a2006-04-23 17:14:48 +00003247/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003248void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003249 const uint8_t *buf, int len)
3250{
3251 int l;
3252 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003253 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003254 unsigned long pd;
3255 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003256
bellardd0ecd2a2006-04-23 17:14:48 +00003257 while (len > 0) {
3258 page = addr & TARGET_PAGE_MASK;
3259 l = (page + TARGET_PAGE_SIZE) - addr;
3260 if (l > len)
3261 l = len;
3262 p = phys_page_find(page >> TARGET_PAGE_BITS);
3263 if (!p) {
3264 pd = IO_MEM_UNASSIGNED;
3265 } else {
3266 pd = p->phys_offset;
3267 }
ths3b46e622007-09-17 08:09:54 +00003268
bellardd0ecd2a2006-04-23 17:14:48 +00003269 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003270 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3271 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003272 /* do nothing */
3273 } else {
3274 unsigned long addr1;
3275 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3276 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003277 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003278 memcpy(ptr, buf, l);
3279 }
3280 len -= l;
3281 buf += l;
3282 addr += l;
3283 }
3284}
3285
aliguori6d16c2f2009-01-22 16:59:11 +00003286typedef struct {
3287 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003288 target_phys_addr_t addr;
3289 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003290} BounceBuffer;
3291
3292static BounceBuffer bounce;
3293
aliguoriba223c22009-01-22 16:59:16 +00003294typedef struct MapClient {
3295 void *opaque;
3296 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003297 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003298} MapClient;
3299
Blue Swirl72cf2d42009-09-12 07:36:22 +00003300static QLIST_HEAD(map_client_list, MapClient) map_client_list
3301 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003302
3303void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3304{
3305 MapClient *client = qemu_malloc(sizeof(*client));
3306
3307 client->opaque = opaque;
3308 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003309 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003310 return client;
3311}
3312
3313void cpu_unregister_map_client(void *_client)
3314{
3315 MapClient *client = (MapClient *)_client;
3316
Blue Swirl72cf2d42009-09-12 07:36:22 +00003317 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003318 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003319}
3320
3321static void cpu_notify_map_clients(void)
3322{
3323 MapClient *client;
3324
Blue Swirl72cf2d42009-09-12 07:36:22 +00003325 while (!QLIST_EMPTY(&map_client_list)) {
3326 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003327 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003328 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003329 }
3330}
3331
aliguori6d16c2f2009-01-22 16:59:11 +00003332/* Map a physical memory region into a host virtual address.
3333 * May map a subset of the requested range, given by and returned in *plen.
3334 * May return NULL if resources needed to perform the mapping are exhausted.
3335 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003336 * Use cpu_register_map_client() to know when retrying the map operation is
3337 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003338 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003339void *cpu_physical_memory_map(target_phys_addr_t addr,
3340 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003341 int is_write)
3342{
Anthony Liguoric227f092009-10-01 16:12:16 -05003343 target_phys_addr_t len = *plen;
3344 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003345 int l;
3346 uint8_t *ret = NULL;
3347 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003348 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003349 unsigned long pd;
3350 PhysPageDesc *p;
3351 unsigned long addr1;
3352
3353 while (len > 0) {
3354 page = addr & TARGET_PAGE_MASK;
3355 l = (page + TARGET_PAGE_SIZE) - addr;
3356 if (l > len)
3357 l = len;
3358 p = phys_page_find(page >> TARGET_PAGE_BITS);
3359 if (!p) {
3360 pd = IO_MEM_UNASSIGNED;
3361 } else {
3362 pd = p->phys_offset;
3363 }
3364
3365 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3366 if (done || bounce.buffer) {
3367 break;
3368 }
3369 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3370 bounce.addr = addr;
3371 bounce.len = l;
3372 if (!is_write) {
3373 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3374 }
3375 ptr = bounce.buffer;
3376 } else {
3377 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003378 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003379 }
3380 if (!done) {
3381 ret = ptr;
3382 } else if (ret + done != ptr) {
3383 break;
3384 }
3385
3386 len -= l;
3387 addr += l;
3388 done += l;
3389 }
3390 *plen = done;
3391 return ret;
3392}
3393
3394/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3395 * Will also mark the memory as dirty if is_write == 1. access_len gives
3396 * the amount of memory that was actually read or written by the caller.
3397 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003398void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3399 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003400{
3401 if (buffer != bounce.buffer) {
3402 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003403 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003404 while (access_len) {
3405 unsigned l;
3406 l = TARGET_PAGE_SIZE;
3407 if (l > access_len)
3408 l = access_len;
3409 if (!cpu_physical_memory_is_dirty(addr1)) {
3410 /* invalidate code */
3411 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3412 /* set dirty bit */
3413 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3414 (0xff & ~CODE_DIRTY_FLAG);
3415 }
3416 addr1 += l;
3417 access_len -= l;
3418 }
3419 }
3420 return;
3421 }
3422 if (is_write) {
3423 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3424 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003425 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003426 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003427 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003428}
bellardd0ecd2a2006-04-23 17:14:48 +00003429
bellard8df1cd02005-01-28 22:37:22 +00003430/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003431uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003432{
3433 int io_index;
3434 uint8_t *ptr;
3435 uint32_t val;
3436 unsigned long pd;
3437 PhysPageDesc *p;
3438
3439 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3440 if (!p) {
3441 pd = IO_MEM_UNASSIGNED;
3442 } else {
3443 pd = p->phys_offset;
3444 }
ths3b46e622007-09-17 08:09:54 +00003445
ths5fafdf22007-09-16 21:08:06 +00003446 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003447 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003448 /* I/O case */
3449 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003450 if (p)
3451 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003452 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3453 } else {
3454 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003455 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003456 (addr & ~TARGET_PAGE_MASK);
3457 val = ldl_p(ptr);
3458 }
3459 return val;
3460}
3461
bellard84b7b8e2005-11-28 21:19:04 +00003462/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003463uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003464{
3465 int io_index;
3466 uint8_t *ptr;
3467 uint64_t val;
3468 unsigned long pd;
3469 PhysPageDesc *p;
3470
3471 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3472 if (!p) {
3473 pd = IO_MEM_UNASSIGNED;
3474 } else {
3475 pd = p->phys_offset;
3476 }
ths3b46e622007-09-17 08:09:54 +00003477
bellard2a4188a2006-06-25 21:54:59 +00003478 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3479 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003480 /* I/O case */
3481 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003482 if (p)
3483 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003484#ifdef TARGET_WORDS_BIGENDIAN
3485 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3486 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3487#else
3488 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3489 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3490#endif
3491 } else {
3492 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003493 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003494 (addr & ~TARGET_PAGE_MASK);
3495 val = ldq_p(ptr);
3496 }
3497 return val;
3498}
3499
bellardaab33092005-10-30 20:48:42 +00003500/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003501uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003502{
3503 uint8_t val;
3504 cpu_physical_memory_read(addr, &val, 1);
3505 return val;
3506}
3507
3508/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003509uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003510{
3511 uint16_t val;
3512 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3513 return tswap16(val);
3514}
3515
bellard8df1cd02005-01-28 22:37:22 +00003516/* warning: addr must be aligned. The ram page is not masked as dirty
3517 and the code inside is not invalidated. It is useful if the dirty
3518 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003519void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003520{
3521 int io_index;
3522 uint8_t *ptr;
3523 unsigned long pd;
3524 PhysPageDesc *p;
3525
3526 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3527 if (!p) {
3528 pd = IO_MEM_UNASSIGNED;
3529 } else {
3530 pd = p->phys_offset;
3531 }
ths3b46e622007-09-17 08:09:54 +00003532
bellard3a7d9292005-08-21 09:26:42 +00003533 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003534 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003535 if (p)
3536 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003537 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3538 } else {
aliguori74576192008-10-06 14:02:03 +00003539 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003540 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003541 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003542
3543 if (unlikely(in_migration)) {
3544 if (!cpu_physical_memory_is_dirty(addr1)) {
3545 /* invalidate code */
3546 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3547 /* set dirty bit */
3548 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3549 (0xff & ~CODE_DIRTY_FLAG);
3550 }
3551 }
bellard8df1cd02005-01-28 22:37:22 +00003552 }
3553}
3554
Anthony Liguoric227f092009-10-01 16:12:16 -05003555void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003556{
3557 int io_index;
3558 uint8_t *ptr;
3559 unsigned long pd;
3560 PhysPageDesc *p;
3561
3562 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3563 if (!p) {
3564 pd = IO_MEM_UNASSIGNED;
3565 } else {
3566 pd = p->phys_offset;
3567 }
ths3b46e622007-09-17 08:09:54 +00003568
j_mayerbc98a7e2007-04-04 07:55:12 +00003569 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3570 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003571 if (p)
3572 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003573#ifdef TARGET_WORDS_BIGENDIAN
3574 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3575 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3576#else
3577 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3578 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3579#endif
3580 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003581 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003582 (addr & ~TARGET_PAGE_MASK);
3583 stq_p(ptr, val);
3584 }
3585}
3586
bellard8df1cd02005-01-28 22:37:22 +00003587/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003588void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003589{
3590 int io_index;
3591 uint8_t *ptr;
3592 unsigned long pd;
3593 PhysPageDesc *p;
3594
3595 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3596 if (!p) {
3597 pd = IO_MEM_UNASSIGNED;
3598 } else {
3599 pd = p->phys_offset;
3600 }
ths3b46e622007-09-17 08:09:54 +00003601
bellard3a7d9292005-08-21 09:26:42 +00003602 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003603 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003604 if (p)
3605 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003606 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3607 } else {
3608 unsigned long addr1;
3609 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3610 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003611 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003612 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003613 if (!cpu_physical_memory_is_dirty(addr1)) {
3614 /* invalidate code */
3615 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3616 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003617 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3618 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003619 }
bellard8df1cd02005-01-28 22:37:22 +00003620 }
3621}
3622
bellardaab33092005-10-30 20:48:42 +00003623/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003624void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003625{
3626 uint8_t v = val;
3627 cpu_physical_memory_write(addr, &v, 1);
3628}
3629
3630/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003631void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003632{
3633 uint16_t v = tswap16(val);
3634 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3635}
3636
3637/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003638void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003639{
3640 val = tswap64(val);
3641 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3642}
3643
bellard13eb76e2004-01-24 15:23:36 +00003644#endif
3645
aliguori5e2972f2009-03-28 17:51:36 +00003646/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003647int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003648 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003649{
3650 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003651 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003652 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003653
3654 while (len > 0) {
3655 page = addr & TARGET_PAGE_MASK;
3656 phys_addr = cpu_get_phys_page_debug(env, page);
3657 /* if no physical page mapped, return an error */
3658 if (phys_addr == -1)
3659 return -1;
3660 l = (page + TARGET_PAGE_SIZE) - addr;
3661 if (l > len)
3662 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003663 phys_addr += (addr & ~TARGET_PAGE_MASK);
3664#if !defined(CONFIG_USER_ONLY)
3665 if (is_write)
3666 cpu_physical_memory_write_rom(phys_addr, buf, l);
3667 else
3668#endif
3669 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003670 len -= l;
3671 buf += l;
3672 addr += l;
3673 }
3674 return 0;
3675}
3676
pbrook2e70f6e2008-06-29 01:03:05 +00003677/* in deterministic execution mode, instructions doing device I/Os
3678 must be at the end of the TB */
3679void cpu_io_recompile(CPUState *env, void *retaddr)
3680{
3681 TranslationBlock *tb;
3682 uint32_t n, cflags;
3683 target_ulong pc, cs_base;
3684 uint64_t flags;
3685
3686 tb = tb_find_pc((unsigned long)retaddr);
3687 if (!tb) {
3688 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3689 retaddr);
3690 }
3691 n = env->icount_decr.u16.low + tb->icount;
3692 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3693 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003694 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003695 n = n - env->icount_decr.u16.low;
3696 /* Generate a new TB ending on the I/O insn. */
3697 n++;
3698 /* On MIPS and SH, delay slot instructions can only be restarted if
3699 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003700 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003701 branch. */
3702#if defined(TARGET_MIPS)
3703 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3704 env->active_tc.PC -= 4;
3705 env->icount_decr.u16.low++;
3706 env->hflags &= ~MIPS_HFLAG_BMASK;
3707 }
3708#elif defined(TARGET_SH4)
3709 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3710 && n > 1) {
3711 env->pc -= 2;
3712 env->icount_decr.u16.low++;
3713 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3714 }
3715#endif
3716 /* This should never happen. */
3717 if (n > CF_COUNT_MASK)
3718 cpu_abort(env, "TB too big during recompile");
3719
3720 cflags = n | CF_LAST_IO;
3721 pc = tb->pc;
3722 cs_base = tb->cs_base;
3723 flags = tb->flags;
3724 tb_phys_invalidate(tb, -1);
3725 /* FIXME: In theory this could raise an exception. In practice
3726 we have already translated the block once so it's probably ok. */
3727 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003728 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003729 the first in the TB) then we end up generating a whole new TB and
3730 repeating the fault, which is horribly inefficient.
3731 Better would be to execute just this insn uncached, or generate a
3732 second new TB. */
3733 cpu_resume_from_signal(env, NULL);
3734}
3735
bellarde3db7222005-01-26 22:00:47 +00003736void dump_exec_info(FILE *f,
3737 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3738{
3739 int i, target_code_size, max_target_code_size;
3740 int direct_jmp_count, direct_jmp2_count, cross_page;
3741 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003742
bellarde3db7222005-01-26 22:00:47 +00003743 target_code_size = 0;
3744 max_target_code_size = 0;
3745 cross_page = 0;
3746 direct_jmp_count = 0;
3747 direct_jmp2_count = 0;
3748 for(i = 0; i < nb_tbs; i++) {
3749 tb = &tbs[i];
3750 target_code_size += tb->size;
3751 if (tb->size > max_target_code_size)
3752 max_target_code_size = tb->size;
3753 if (tb->page_addr[1] != -1)
3754 cross_page++;
3755 if (tb->tb_next_offset[0] != 0xffff) {
3756 direct_jmp_count++;
3757 if (tb->tb_next_offset[1] != 0xffff) {
3758 direct_jmp2_count++;
3759 }
3760 }
3761 }
3762 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003763 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003764 cpu_fprintf(f, "gen code size %ld/%ld\n",
3765 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3766 cpu_fprintf(f, "TB count %d/%d\n",
3767 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003768 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003769 nb_tbs ? target_code_size / nb_tbs : 0,
3770 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003771 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003772 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3773 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003774 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3775 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003776 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3777 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003778 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003779 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3780 direct_jmp2_count,
3781 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003782 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003783 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3784 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3785 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003786 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003787}
3788
ths5fafdf22007-09-16 21:08:06 +00003789#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003790
3791#define MMUSUFFIX _cmmu
3792#define GETPC() NULL
3793#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003794#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003795
3796#define SHIFT 0
3797#include "softmmu_template.h"
3798
3799#define SHIFT 1
3800#include "softmmu_template.h"
3801
3802#define SHIFT 2
3803#include "softmmu_template.h"
3804
3805#define SHIFT 3
3806#include "softmmu_template.h"
3807
3808#undef env
3809
3810#endif