blob: eda3bf3fa318905277862515e3b5d86082841080 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
22#include <windows.h>
23#else
bellarda98d49b2004-11-14 16:22:05 +000024#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000025#include <sys/mman.h>
26#endif
bellard54936002003-05-13 00:25:15 +000027#include <stdlib.h>
28#include <stdio.h>
29#include <stdarg.h>
30#include <string.h>
31#include <errno.h>
32#include <unistd.h>
33#include <inttypes.h>
34
bellard6180a182003-09-30 21:04:53 +000035#include "cpu.h"
36#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000037#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000038#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000039#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000040#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000041#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
44#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
bellard108c49b2005-07-24 12:55:09 +000065#if defined(TARGET_SPARC64)
66#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000067#elif defined(TARGET_SPARC)
68#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000069#elif defined(TARGET_ALPHA)
70#define TARGET_PHYS_ADDR_SPACE_BITS 42
71#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000072#elif defined(TARGET_PPC64)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000074#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
75#define TARGET_PHYS_ADDR_SPACE_BITS 42
76#elif defined(TARGET_I386) && !defined(USE_KQEMU)
77#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000078#else
79/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
80#define TARGET_PHYS_ADDR_SPACE_BITS 32
81#endif
82
blueswir1bdaf78e2008-10-04 07:24:27 +000083static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000084int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000085TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000086static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000087/* any access to the tbs or the page table must use this lock */
88spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000089
blueswir1141ac462008-07-26 15:05:57 +000090#if defined(__arm__) || defined(__sparc_v9__)
91/* The prologue must be reachable with a direct jump. ARM and Sparc64
92 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000093 section close to code segment. */
94#define code_gen_section \
95 __attribute__((__section__(".gen_code"))) \
96 __attribute__((aligned (32)))
97#else
98#define code_gen_section \
99 __attribute__((aligned (32)))
100#endif
101
102uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000103static uint8_t *code_gen_buffer;
104static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000105/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000107uint8_t *code_gen_ptr;
108
pbrooke2eef172008-06-08 01:09:01 +0000109#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000110ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000111int phys_ram_fd;
112uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000113uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000114static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000115static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000116#endif
bellard9fa3e852004-01-04 18:06:42 +0000117
bellard6a00d602005-11-21 23:25:50 +0000118CPUState *first_cpu;
119/* current CPU in the current thread. It is only valid inside
120 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000121CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000122/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000123 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000124 2 = Adaptive rate instruction counting. */
125int use_icount = 0;
126/* Current instruction counter. While executing translated code this may
127 include some instructions that have not yet been executed. */
128int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000129
bellard54936002003-05-13 00:25:15 +0000130typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000131 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000132 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000133 /* in order to optimize self modifying code, we count the number
134 of lookups we do to a given page to use a bitmap */
135 unsigned int code_write_count;
136 uint8_t *code_bitmap;
137#if defined(CONFIG_USER_ONLY)
138 unsigned long flags;
139#endif
bellard54936002003-05-13 00:25:15 +0000140} PageDesc;
141
bellard92e873b2004-05-21 14:52:29 +0000142typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000143 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000144 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000145 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000146} PhysPageDesc;
147
bellard54936002003-05-13 00:25:15 +0000148#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000149#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
150/* XXX: this is a temporary hack for alpha target.
151 * In the future, this is to be replaced by a multi-level table
152 * to actually be able to handle the complete 64 bits address space.
153 */
154#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
155#else
aurel3203875442008-04-22 20:45:18 +0000156#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000157#endif
bellard54936002003-05-13 00:25:15 +0000158
159#define L1_SIZE (1 << L1_BITS)
160#define L2_SIZE (1 << L2_BITS)
161
bellard83fb7ad2004-07-05 21:25:26 +0000162unsigned long qemu_real_host_page_size;
163unsigned long qemu_host_page_bits;
164unsigned long qemu_host_page_size;
165unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000166
bellard92e873b2004-05-21 14:52:29 +0000167/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000168static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000169static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000170
pbrooke2eef172008-06-08 01:09:01 +0000171#if !defined(CONFIG_USER_ONLY)
172static void io_mem_init(void);
173
bellard33417e72003-08-10 21:47:01 +0000174/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000175CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
176CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000177void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000178static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000179static int io_mem_watch;
180#endif
bellard33417e72003-08-10 21:47:01 +0000181
bellard34865132003-10-05 14:28:56 +0000182/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000183static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000184FILE *logfile;
185int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000186static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000187
bellarde3db7222005-01-26 22:00:47 +0000188/* statistics */
189static int tlb_flush_count;
190static int tb_flush_count;
191static int tb_phys_invalidate_count;
192
blueswir1db7b5422007-05-26 17:36:03 +0000193#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
194typedef struct subpage_t {
195 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000196 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
197 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
198 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000199 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000200} subpage_t;
201
bellard7cb69ca2008-05-10 10:55:51 +0000202#ifdef _WIN32
203static void map_exec(void *addr, long size)
204{
205 DWORD old_protect;
206 VirtualProtect(addr, size,
207 PAGE_EXECUTE_READWRITE, &old_protect);
208
209}
210#else
211static void map_exec(void *addr, long size)
212{
bellard43694152008-05-29 09:35:57 +0000213 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000214
bellard43694152008-05-29 09:35:57 +0000215 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000216 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000217 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000218
219 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000220 end += page_size - 1;
221 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000222
223 mprotect((void *)start, end - start,
224 PROT_READ | PROT_WRITE | PROT_EXEC);
225}
226#endif
227
bellardb346ff42003-06-15 20:05:50 +0000228static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000229{
bellard83fb7ad2004-07-05 21:25:26 +0000230 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000231 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000232#ifdef _WIN32
233 {
234 SYSTEM_INFO system_info;
235
236 GetSystemInfo(&system_info);
237 qemu_real_host_page_size = system_info.dwPageSize;
238 }
239#else
240 qemu_real_host_page_size = getpagesize();
241#endif
bellard83fb7ad2004-07-05 21:25:26 +0000242 if (qemu_host_page_size == 0)
243 qemu_host_page_size = qemu_real_host_page_size;
244 if (qemu_host_page_size < TARGET_PAGE_SIZE)
245 qemu_host_page_size = TARGET_PAGE_SIZE;
246 qemu_host_page_bits = 0;
247 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
248 qemu_host_page_bits++;
249 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000250 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
251 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000252
253#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
254 {
255 long long startaddr, endaddr;
256 FILE *f;
257 int n;
258
pbrookc8a706f2008-06-02 16:16:42 +0000259 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000260 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000261 f = fopen("/proc/self/maps", "r");
262 if (f) {
263 do {
264 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
265 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000266 startaddr = MIN(startaddr,
267 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
268 endaddr = MIN(endaddr,
269 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000270 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000271 TARGET_PAGE_ALIGN(endaddr),
272 PAGE_RESERVED);
273 }
274 } while (!feof(f));
275 fclose(f);
276 }
pbrookc8a706f2008-06-02 16:16:42 +0000277 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000278 }
279#endif
bellard54936002003-05-13 00:25:15 +0000280}
281
aliguori434929b2008-09-15 15:56:30 +0000282static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000283{
pbrook17e23772008-06-09 13:47:45 +0000284#if TARGET_LONG_BITS > 32
285 /* Host memory outside guest VM. For 32-bit targets we have already
286 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000287 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000288 return NULL;
289#endif
aliguori434929b2008-09-15 15:56:30 +0000290 return &l1_map[index >> L2_BITS];
291}
292
293static inline PageDesc *page_find_alloc(target_ulong index)
294{
295 PageDesc **lp, *p;
296 lp = page_l1_map(index);
297 if (!lp)
298 return NULL;
299
bellard54936002003-05-13 00:25:15 +0000300 p = *lp;
301 if (!p) {
302 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000303#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000304 size_t len = sizeof(PageDesc) * L2_SIZE;
305 /* Don't use qemu_malloc because it may recurse. */
306 p = mmap(0, len, PROT_READ | PROT_WRITE,
307 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000308 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000309 if (h2g_valid(p)) {
310 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000311 page_set_flags(addr & TARGET_PAGE_MASK,
312 TARGET_PAGE_ALIGN(addr + len),
313 PAGE_RESERVED);
314 }
315#else
316 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
317 *lp = p;
318#endif
bellard54936002003-05-13 00:25:15 +0000319 }
320 return p + (index & (L2_SIZE - 1));
321}
322
aurel3200f82b82008-04-27 21:12:55 +0000323static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000324{
aliguori434929b2008-09-15 15:56:30 +0000325 PageDesc **lp, *p;
326 lp = page_l1_map(index);
327 if (!lp)
328 return NULL;
bellard54936002003-05-13 00:25:15 +0000329
aliguori434929b2008-09-15 15:56:30 +0000330 p = *lp;
bellard54936002003-05-13 00:25:15 +0000331 if (!p)
332 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000333 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000334}
335
bellard108c49b2005-07-24 12:55:09 +0000336static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000337{
bellard108c49b2005-07-24 12:55:09 +0000338 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000339 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000340
bellard108c49b2005-07-24 12:55:09 +0000341 p = (void **)l1_phys_map;
342#if TARGET_PHYS_ADDR_SPACE_BITS > 32
343
344#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
345#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
346#endif
347 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000348 p = *lp;
349 if (!p) {
350 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000351 if (!alloc)
352 return NULL;
353 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
354 memset(p, 0, sizeof(void *) * L1_SIZE);
355 *lp = p;
356 }
357#endif
358 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000359 pd = *lp;
360 if (!pd) {
361 int i;
bellard108c49b2005-07-24 12:55:09 +0000362 /* allocate if not found */
363 if (!alloc)
364 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000365 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
366 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000367 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000368 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000369 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
370 }
bellard92e873b2004-05-21 14:52:29 +0000371 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000372 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000373}
374
bellard108c49b2005-07-24 12:55:09 +0000375static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000376{
bellard108c49b2005-07-24 12:55:09 +0000377 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000378}
379
bellard9fa3e852004-01-04 18:06:42 +0000380#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000381static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000382static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000383 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000384#define mmap_lock() do { } while(0)
385#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000386#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000387
bellard43694152008-05-29 09:35:57 +0000388#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
389
390#if defined(CONFIG_USER_ONLY)
391/* Currently it is not recommanded to allocate big chunks of data in
392 user mode. It will change when a dedicated libc will be used */
393#define USE_STATIC_CODE_GEN_BUFFER
394#endif
395
396#ifdef USE_STATIC_CODE_GEN_BUFFER
397static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
398#endif
399
blueswir18fcd3692008-08-17 20:26:25 +0000400static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000401{
bellard43694152008-05-29 09:35:57 +0000402#ifdef USE_STATIC_CODE_GEN_BUFFER
403 code_gen_buffer = static_code_gen_buffer;
404 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
405 map_exec(code_gen_buffer, code_gen_buffer_size);
406#else
bellard26a5f132008-05-28 12:30:31 +0000407 code_gen_buffer_size = tb_size;
408 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000409#if defined(CONFIG_USER_ONLY)
410 /* in user mode, phys_ram_size is not meaningful */
411 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
412#else
bellard26a5f132008-05-28 12:30:31 +0000413 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000414 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000415#endif
bellard26a5f132008-05-28 12:30:31 +0000416 }
417 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
418 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
419 /* The code gen buffer location may have constraints depending on
420 the host cpu and OS */
421#if defined(__linux__)
422 {
423 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000424 void *start = NULL;
425
bellard26a5f132008-05-28 12:30:31 +0000426 flags = MAP_PRIVATE | MAP_ANONYMOUS;
427#if defined(__x86_64__)
428 flags |= MAP_32BIT;
429 /* Cannot map more than that */
430 if (code_gen_buffer_size > (800 * 1024 * 1024))
431 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000432#elif defined(__sparc_v9__)
433 // Map the buffer below 2G, so we can use direct calls and branches
434 flags |= MAP_FIXED;
435 start = (void *) 0x60000000UL;
436 if (code_gen_buffer_size > (512 * 1024 * 1024))
437 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000438#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000439 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000440 flags |= MAP_FIXED;
441 start = (void *) 0x01000000UL;
442 if (code_gen_buffer_size > 16 * 1024 * 1024)
443 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000444#endif
blueswir1141ac462008-07-26 15:05:57 +0000445 code_gen_buffer = mmap(start, code_gen_buffer_size,
446 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000447 flags, -1, 0);
448 if (code_gen_buffer == MAP_FAILED) {
449 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
450 exit(1);
451 }
452 }
blueswir1c5e97232009-03-07 20:06:23 +0000453#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000454 {
455 int flags;
456 void *addr = NULL;
457 flags = MAP_PRIVATE | MAP_ANONYMOUS;
458#if defined(__x86_64__)
459 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
460 * 0x40000000 is free */
461 flags |= MAP_FIXED;
462 addr = (void *)0x40000000;
463 /* Cannot map more than that */
464 if (code_gen_buffer_size > (800 * 1024 * 1024))
465 code_gen_buffer_size = (800 * 1024 * 1024);
466#endif
467 code_gen_buffer = mmap(addr, code_gen_buffer_size,
468 PROT_WRITE | PROT_READ | PROT_EXEC,
469 flags, -1, 0);
470 if (code_gen_buffer == MAP_FAILED) {
471 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
472 exit(1);
473 }
474 }
bellard26a5f132008-05-28 12:30:31 +0000475#else
476 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000477 map_exec(code_gen_buffer, code_gen_buffer_size);
478#endif
bellard43694152008-05-29 09:35:57 +0000479#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000480 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
481 code_gen_buffer_max_size = code_gen_buffer_size -
482 code_gen_max_block_size();
483 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
484 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
485}
486
487/* Must be called before using the QEMU cpus. 'tb_size' is the size
488 (in bytes) allocated to the translation buffer. Zero means default
489 size. */
490void cpu_exec_init_all(unsigned long tb_size)
491{
bellard26a5f132008-05-28 12:30:31 +0000492 cpu_gen_init();
493 code_gen_alloc(tb_size);
494 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000495 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000496#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000497 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000498#endif
bellard26a5f132008-05-28 12:30:31 +0000499}
500
pbrook9656f322008-07-01 20:01:19 +0000501#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
502
503#define CPU_COMMON_SAVE_VERSION 1
504
505static void cpu_common_save(QEMUFile *f, void *opaque)
506{
507 CPUState *env = opaque;
508
509 qemu_put_be32s(f, &env->halted);
510 qemu_put_be32s(f, &env->interrupt_request);
511}
512
513static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
514{
515 CPUState *env = opaque;
516
517 if (version_id != CPU_COMMON_SAVE_VERSION)
518 return -EINVAL;
519
520 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000521 qemu_get_be32s(f, &env->interrupt_request);
aurel323098dba2009-03-07 21:28:24 +0000522 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
523 version_id is increased. */
524 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000525 tlb_flush(env, 1);
526
527 return 0;
528}
529#endif
530
bellard6a00d602005-11-21 23:25:50 +0000531void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000532{
bellard6a00d602005-11-21 23:25:50 +0000533 CPUState **penv;
534 int cpu_index;
535
pbrookc2764712009-03-07 15:24:59 +0000536#if defined(CONFIG_USER_ONLY)
537 cpu_list_lock();
538#endif
bellard6a00d602005-11-21 23:25:50 +0000539 env->next_cpu = NULL;
540 penv = &first_cpu;
541 cpu_index = 0;
542 while (*penv != NULL) {
543 penv = (CPUState **)&(*penv)->next_cpu;
544 cpu_index++;
545 }
546 env->cpu_index = cpu_index;
aliguoric0ce9982008-11-25 22:13:57 +0000547 TAILQ_INIT(&env->breakpoints);
548 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000549 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000550#if defined(CONFIG_USER_ONLY)
551 cpu_list_unlock();
552#endif
pbrookb3c77242008-06-30 16:31:04 +0000553#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000554 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
555 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000556 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
557 cpu_save, cpu_load, env);
558#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000559}
560
bellard9fa3e852004-01-04 18:06:42 +0000561static inline void invalidate_page_bitmap(PageDesc *p)
562{
563 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000564 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000565 p->code_bitmap = NULL;
566 }
567 p->code_write_count = 0;
568}
569
bellardfd6ce8f2003-05-14 19:00:11 +0000570/* set to NULL all the 'first_tb' fields in all PageDescs */
571static void page_flush_tb(void)
572{
573 int i, j;
574 PageDesc *p;
575
576 for(i = 0; i < L1_SIZE; i++) {
577 p = l1_map[i];
578 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000579 for(j = 0; j < L2_SIZE; j++) {
580 p->first_tb = NULL;
581 invalidate_page_bitmap(p);
582 p++;
583 }
bellardfd6ce8f2003-05-14 19:00:11 +0000584 }
585 }
586}
587
588/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000589/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000590void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000591{
bellard6a00d602005-11-21 23:25:50 +0000592 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000593#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000594 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
595 (unsigned long)(code_gen_ptr - code_gen_buffer),
596 nb_tbs, nb_tbs > 0 ?
597 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000598#endif
bellard26a5f132008-05-28 12:30:31 +0000599 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000600 cpu_abort(env1, "Internal error: code buffer overflow\n");
601
bellardfd6ce8f2003-05-14 19:00:11 +0000602 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000603
bellard6a00d602005-11-21 23:25:50 +0000604 for(env = first_cpu; env != NULL; env = env->next_cpu) {
605 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
606 }
bellard9fa3e852004-01-04 18:06:42 +0000607
bellard8a8a6082004-10-03 13:36:49 +0000608 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000609 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000610
bellardfd6ce8f2003-05-14 19:00:11 +0000611 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000612 /* XXX: flush processor icache at this point if cache flush is
613 expensive */
bellarde3db7222005-01-26 22:00:47 +0000614 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000615}
616
617#ifdef DEBUG_TB_CHECK
618
j_mayerbc98a7e2007-04-04 07:55:12 +0000619static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000620{
621 TranslationBlock *tb;
622 int i;
623 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000624 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
625 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000626 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
627 address >= tb->pc + tb->size)) {
628 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000629 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000630 }
631 }
632 }
633}
634
635/* verify that all the pages have correct rights for code */
636static void tb_page_check(void)
637{
638 TranslationBlock *tb;
639 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000640
pbrook99773bd2006-04-16 15:14:59 +0000641 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
642 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000643 flags1 = page_get_flags(tb->pc);
644 flags2 = page_get_flags(tb->pc + tb->size - 1);
645 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
646 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000647 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000648 }
649 }
650 }
651}
652
blueswir1bdaf78e2008-10-04 07:24:27 +0000653static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000654{
655 TranslationBlock *tb1;
656 unsigned int n1;
657
658 /* suppress any remaining jumps to this TB */
659 tb1 = tb->jmp_first;
660 for(;;) {
661 n1 = (long)tb1 & 3;
662 tb1 = (TranslationBlock *)((long)tb1 & ~3);
663 if (n1 == 2)
664 break;
665 tb1 = tb1->jmp_next[n1];
666 }
667 /* check end of list */
668 if (tb1 != tb) {
669 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
670 }
671}
672
bellardfd6ce8f2003-05-14 19:00:11 +0000673#endif
674
675/* invalidate one TB */
676static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
677 int next_offset)
678{
679 TranslationBlock *tb1;
680 for(;;) {
681 tb1 = *ptb;
682 if (tb1 == tb) {
683 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
684 break;
685 }
686 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
687 }
688}
689
bellard9fa3e852004-01-04 18:06:42 +0000690static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
691{
692 TranslationBlock *tb1;
693 unsigned int n1;
694
695 for(;;) {
696 tb1 = *ptb;
697 n1 = (long)tb1 & 3;
698 tb1 = (TranslationBlock *)((long)tb1 & ~3);
699 if (tb1 == tb) {
700 *ptb = tb1->page_next[n1];
701 break;
702 }
703 ptb = &tb1->page_next[n1];
704 }
705}
706
bellardd4e81642003-05-25 16:46:15 +0000707static inline void tb_jmp_remove(TranslationBlock *tb, int n)
708{
709 TranslationBlock *tb1, **ptb;
710 unsigned int n1;
711
712 ptb = &tb->jmp_next[n];
713 tb1 = *ptb;
714 if (tb1) {
715 /* find tb(n) in circular list */
716 for(;;) {
717 tb1 = *ptb;
718 n1 = (long)tb1 & 3;
719 tb1 = (TranslationBlock *)((long)tb1 & ~3);
720 if (n1 == n && tb1 == tb)
721 break;
722 if (n1 == 2) {
723 ptb = &tb1->jmp_first;
724 } else {
725 ptb = &tb1->jmp_next[n1];
726 }
727 }
728 /* now we can suppress tb(n) from the list */
729 *ptb = tb->jmp_next[n];
730
731 tb->jmp_next[n] = NULL;
732 }
733}
734
735/* reset the jump entry 'n' of a TB so that it is not chained to
736 another TB */
737static inline void tb_reset_jump(TranslationBlock *tb, int n)
738{
739 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
740}
741
pbrook2e70f6e2008-06-29 01:03:05 +0000742void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000743{
bellard6a00d602005-11-21 23:25:50 +0000744 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000745 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000746 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000747 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000748 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000749
bellard9fa3e852004-01-04 18:06:42 +0000750 /* remove the TB from the hash list */
751 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
752 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000753 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000754 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000755
bellard9fa3e852004-01-04 18:06:42 +0000756 /* remove the TB from the page list */
757 if (tb->page_addr[0] != page_addr) {
758 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
759 tb_page_remove(&p->first_tb, tb);
760 invalidate_page_bitmap(p);
761 }
762 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
763 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
764 tb_page_remove(&p->first_tb, tb);
765 invalidate_page_bitmap(p);
766 }
767
bellard8a40a182005-11-20 10:35:40 +0000768 tb_invalidated_flag = 1;
769
770 /* remove the TB from the hash list */
771 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000772 for(env = first_cpu; env != NULL; env = env->next_cpu) {
773 if (env->tb_jmp_cache[h] == tb)
774 env->tb_jmp_cache[h] = NULL;
775 }
bellard8a40a182005-11-20 10:35:40 +0000776
777 /* suppress this TB from the two jump lists */
778 tb_jmp_remove(tb, 0);
779 tb_jmp_remove(tb, 1);
780
781 /* suppress any remaining jumps to this TB */
782 tb1 = tb->jmp_first;
783 for(;;) {
784 n1 = (long)tb1 & 3;
785 if (n1 == 2)
786 break;
787 tb1 = (TranslationBlock *)((long)tb1 & ~3);
788 tb2 = tb1->jmp_next[n1];
789 tb_reset_jump(tb1, n1);
790 tb1->jmp_next[n1] = NULL;
791 tb1 = tb2;
792 }
793 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
794
bellarde3db7222005-01-26 22:00:47 +0000795 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000796}
797
798static inline void set_bits(uint8_t *tab, int start, int len)
799{
800 int end, mask, end1;
801
802 end = start + len;
803 tab += start >> 3;
804 mask = 0xff << (start & 7);
805 if ((start & ~7) == (end & ~7)) {
806 if (start < end) {
807 mask &= ~(0xff << (end & 7));
808 *tab |= mask;
809 }
810 } else {
811 *tab++ |= mask;
812 start = (start + 8) & ~7;
813 end1 = end & ~7;
814 while (start < end1) {
815 *tab++ = 0xff;
816 start += 8;
817 }
818 if (start < end) {
819 mask = ~(0xff << (end & 7));
820 *tab |= mask;
821 }
822 }
823}
824
825static void build_page_bitmap(PageDesc *p)
826{
827 int n, tb_start, tb_end;
828 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000829
pbrookb2a70812008-06-09 13:57:23 +0000830 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000831
832 tb = p->first_tb;
833 while (tb != NULL) {
834 n = (long)tb & 3;
835 tb = (TranslationBlock *)((long)tb & ~3);
836 /* NOTE: this is subtle as a TB may span two physical pages */
837 if (n == 0) {
838 /* NOTE: tb_end may be after the end of the page, but
839 it is not a problem */
840 tb_start = tb->pc & ~TARGET_PAGE_MASK;
841 tb_end = tb_start + tb->size;
842 if (tb_end > TARGET_PAGE_SIZE)
843 tb_end = TARGET_PAGE_SIZE;
844 } else {
845 tb_start = 0;
846 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
847 }
848 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
849 tb = tb->page_next[n];
850 }
851}
852
pbrook2e70f6e2008-06-29 01:03:05 +0000853TranslationBlock *tb_gen_code(CPUState *env,
854 target_ulong pc, target_ulong cs_base,
855 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000856{
857 TranslationBlock *tb;
858 uint8_t *tc_ptr;
859 target_ulong phys_pc, phys_page2, virt_page2;
860 int code_gen_size;
861
bellardc27004e2005-01-03 23:35:10 +0000862 phys_pc = get_phys_addr_code(env, pc);
863 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000864 if (!tb) {
865 /* flush must be done */
866 tb_flush(env);
867 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000868 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000869 /* Don't forget to invalidate previous TB info. */
870 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000871 }
872 tc_ptr = code_gen_ptr;
873 tb->tc_ptr = tc_ptr;
874 tb->cs_base = cs_base;
875 tb->flags = flags;
876 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000877 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000878 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000879
bellardd720b932004-04-25 17:57:43 +0000880 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000881 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000882 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000883 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000884 phys_page2 = get_phys_addr_code(env, virt_page2);
885 }
886 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000887 return tb;
bellardd720b932004-04-25 17:57:43 +0000888}
ths3b46e622007-09-17 08:09:54 +0000889
bellard9fa3e852004-01-04 18:06:42 +0000890/* invalidate all TBs which intersect with the target physical page
891 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000892 the same physical page. 'is_cpu_write_access' should be true if called
893 from a real cpu write access: the virtual CPU will exit the current
894 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000895void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000896 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000897{
aliguori6b917542008-11-18 19:46:41 +0000898 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000899 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000900 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000901 PageDesc *p;
902 int n;
903#ifdef TARGET_HAS_PRECISE_SMC
904 int current_tb_not_found = is_cpu_write_access;
905 TranslationBlock *current_tb = NULL;
906 int current_tb_modified = 0;
907 target_ulong current_pc = 0;
908 target_ulong current_cs_base = 0;
909 int current_flags = 0;
910#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000911
912 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000913 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000914 return;
ths5fafdf22007-09-16 21:08:06 +0000915 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000916 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
917 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000918 /* build code bitmap */
919 build_page_bitmap(p);
920 }
921
922 /* we remove all the TBs in the range [start, end[ */
923 /* XXX: see if in some cases it could be faster to invalidate all the code */
924 tb = p->first_tb;
925 while (tb != NULL) {
926 n = (long)tb & 3;
927 tb = (TranslationBlock *)((long)tb & ~3);
928 tb_next = tb->page_next[n];
929 /* NOTE: this is subtle as a TB may span two physical pages */
930 if (n == 0) {
931 /* NOTE: tb_end may be after the end of the page, but
932 it is not a problem */
933 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
934 tb_end = tb_start + tb->size;
935 } else {
936 tb_start = tb->page_addr[1];
937 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
938 }
939 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000940#ifdef TARGET_HAS_PRECISE_SMC
941 if (current_tb_not_found) {
942 current_tb_not_found = 0;
943 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000944 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000945 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000946 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000947 }
948 }
949 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000950 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000951 /* If we are modifying the current TB, we must stop
952 its execution. We could be more precise by checking
953 that the modification is after the current PC, but it
954 would require a specialized function to partially
955 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000956
bellardd720b932004-04-25 17:57:43 +0000957 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000958 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000959 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000960 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
961 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000962 }
963#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000964 /* we need to do that to handle the case where a signal
965 occurs while doing tb_phys_invalidate() */
966 saved_tb = NULL;
967 if (env) {
968 saved_tb = env->current_tb;
969 env->current_tb = NULL;
970 }
bellard9fa3e852004-01-04 18:06:42 +0000971 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000972 if (env) {
973 env->current_tb = saved_tb;
974 if (env->interrupt_request && env->current_tb)
975 cpu_interrupt(env, env->interrupt_request);
976 }
bellard9fa3e852004-01-04 18:06:42 +0000977 }
978 tb = tb_next;
979 }
980#if !defined(CONFIG_USER_ONLY)
981 /* if no code remaining, no need to continue to use slow writes */
982 if (!p->first_tb) {
983 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000984 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000985 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000986 }
987 }
988#endif
989#ifdef TARGET_HAS_PRECISE_SMC
990 if (current_tb_modified) {
991 /* we generate a block containing just the instruction
992 modifying the memory. It will ensure that it cannot modify
993 itself */
bellardea1c1802004-06-14 18:56:36 +0000994 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000995 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000996 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000997 }
998#endif
999}
1000
1001/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001002static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001003{
1004 PageDesc *p;
1005 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001006#if 0
bellarda4193c82004-06-03 14:01:43 +00001007 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001008 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1009 cpu_single_env->mem_io_vaddr, len,
1010 cpu_single_env->eip,
1011 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001012 }
1013#endif
bellard9fa3e852004-01-04 18:06:42 +00001014 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001015 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001016 return;
1017 if (p->code_bitmap) {
1018 offset = start & ~TARGET_PAGE_MASK;
1019 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1020 if (b & ((1 << len) - 1))
1021 goto do_invalidate;
1022 } else {
1023 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001024 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001025 }
1026}
1027
bellard9fa3e852004-01-04 18:06:42 +00001028#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001029static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001030 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001031{
aliguori6b917542008-11-18 19:46:41 +00001032 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001033 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001034 int n;
bellardd720b932004-04-25 17:57:43 +00001035#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001036 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001037 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001038 int current_tb_modified = 0;
1039 target_ulong current_pc = 0;
1040 target_ulong current_cs_base = 0;
1041 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001042#endif
bellard9fa3e852004-01-04 18:06:42 +00001043
1044 addr &= TARGET_PAGE_MASK;
1045 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001046 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001047 return;
1048 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001049#ifdef TARGET_HAS_PRECISE_SMC
1050 if (tb && pc != 0) {
1051 current_tb = tb_find_pc(pc);
1052 }
1053#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001054 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001055 n = (long)tb & 3;
1056 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001057#ifdef TARGET_HAS_PRECISE_SMC
1058 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001059 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001060 /* If we are modifying the current TB, we must stop
1061 its execution. We could be more precise by checking
1062 that the modification is after the current PC, but it
1063 would require a specialized function to partially
1064 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001065
bellardd720b932004-04-25 17:57:43 +00001066 current_tb_modified = 1;
1067 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001068 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1069 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001070 }
1071#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001072 tb_phys_invalidate(tb, addr);
1073 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001074 }
1075 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001076#ifdef TARGET_HAS_PRECISE_SMC
1077 if (current_tb_modified) {
1078 /* we generate a block containing just the instruction
1079 modifying the memory. It will ensure that it cannot modify
1080 itself */
bellardea1c1802004-06-14 18:56:36 +00001081 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001082 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001083 cpu_resume_from_signal(env, puc);
1084 }
1085#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001086}
bellard9fa3e852004-01-04 18:06:42 +00001087#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001088
1089/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001090static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001091 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001092{
1093 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001094 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001095
bellard9fa3e852004-01-04 18:06:42 +00001096 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001097 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001098 tb->page_next[n] = p->first_tb;
1099 last_first_tb = p->first_tb;
1100 p->first_tb = (TranslationBlock *)((long)tb | n);
1101 invalidate_page_bitmap(p);
1102
bellard107db442004-06-22 18:48:46 +00001103#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001104
bellard9fa3e852004-01-04 18:06:42 +00001105#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001106 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001107 target_ulong addr;
1108 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001109 int prot;
1110
bellardfd6ce8f2003-05-14 19:00:11 +00001111 /* force the host page as non writable (writes will have a
1112 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001113 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001114 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001115 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1116 addr += TARGET_PAGE_SIZE) {
1117
1118 p2 = page_find (addr >> TARGET_PAGE_BITS);
1119 if (!p2)
1120 continue;
1121 prot |= p2->flags;
1122 p2->flags &= ~PAGE_WRITE;
1123 page_get_flags(addr);
1124 }
ths5fafdf22007-09-16 21:08:06 +00001125 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001126 (prot & PAGE_BITS) & ~PAGE_WRITE);
1127#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001128 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001129 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001130#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001131 }
bellard9fa3e852004-01-04 18:06:42 +00001132#else
1133 /* if some code is already present, then the pages are already
1134 protected. So we handle the case where only the first TB is
1135 allocated in a physical page */
1136 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001137 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001138 }
1139#endif
bellardd720b932004-04-25 17:57:43 +00001140
1141#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001142}
1143
1144/* Allocate a new translation block. Flush the translation buffer if
1145 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001146TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001147{
1148 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001149
bellard26a5f132008-05-28 12:30:31 +00001150 if (nb_tbs >= code_gen_max_blocks ||
1151 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001152 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001153 tb = &tbs[nb_tbs++];
1154 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001155 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001156 return tb;
1157}
1158
pbrook2e70f6e2008-06-29 01:03:05 +00001159void tb_free(TranslationBlock *tb)
1160{
thsbf20dc02008-06-30 17:22:19 +00001161 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001162 Ignore the hard cases and just back up if this TB happens to
1163 be the last one generated. */
1164 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1165 code_gen_ptr = tb->tc_ptr;
1166 nb_tbs--;
1167 }
1168}
1169
bellard9fa3e852004-01-04 18:06:42 +00001170/* add a new TB and link it to the physical page tables. phys_page2 is
1171 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001172void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001173 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001174{
bellard9fa3e852004-01-04 18:06:42 +00001175 unsigned int h;
1176 TranslationBlock **ptb;
1177
pbrookc8a706f2008-06-02 16:16:42 +00001178 /* Grab the mmap lock to stop another thread invalidating this TB
1179 before we are done. */
1180 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001181 /* add in the physical hash table */
1182 h = tb_phys_hash_func(phys_pc);
1183 ptb = &tb_phys_hash[h];
1184 tb->phys_hash_next = *ptb;
1185 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001186
1187 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001188 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1189 if (phys_page2 != -1)
1190 tb_alloc_page(tb, 1, phys_page2);
1191 else
1192 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001193
bellardd4e81642003-05-25 16:46:15 +00001194 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1195 tb->jmp_next[0] = NULL;
1196 tb->jmp_next[1] = NULL;
1197
1198 /* init original jump addresses */
1199 if (tb->tb_next_offset[0] != 0xffff)
1200 tb_reset_jump(tb, 0);
1201 if (tb->tb_next_offset[1] != 0xffff)
1202 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001203
1204#ifdef DEBUG_TB_CHECK
1205 tb_page_check();
1206#endif
pbrookc8a706f2008-06-02 16:16:42 +00001207 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001208}
1209
bellarda513fe12003-05-27 23:29:48 +00001210/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1211 tb[1].tc_ptr. Return NULL if not found */
1212TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1213{
1214 int m_min, m_max, m;
1215 unsigned long v;
1216 TranslationBlock *tb;
1217
1218 if (nb_tbs <= 0)
1219 return NULL;
1220 if (tc_ptr < (unsigned long)code_gen_buffer ||
1221 tc_ptr >= (unsigned long)code_gen_ptr)
1222 return NULL;
1223 /* binary search (cf Knuth) */
1224 m_min = 0;
1225 m_max = nb_tbs - 1;
1226 while (m_min <= m_max) {
1227 m = (m_min + m_max) >> 1;
1228 tb = &tbs[m];
1229 v = (unsigned long)tb->tc_ptr;
1230 if (v == tc_ptr)
1231 return tb;
1232 else if (tc_ptr < v) {
1233 m_max = m - 1;
1234 } else {
1235 m_min = m + 1;
1236 }
ths5fafdf22007-09-16 21:08:06 +00001237 }
bellarda513fe12003-05-27 23:29:48 +00001238 return &tbs[m_max];
1239}
bellard75012672003-06-21 13:11:07 +00001240
bellardea041c02003-06-25 16:16:50 +00001241static void tb_reset_jump_recursive(TranslationBlock *tb);
1242
1243static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1244{
1245 TranslationBlock *tb1, *tb_next, **ptb;
1246 unsigned int n1;
1247
1248 tb1 = tb->jmp_next[n];
1249 if (tb1 != NULL) {
1250 /* find head of list */
1251 for(;;) {
1252 n1 = (long)tb1 & 3;
1253 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1254 if (n1 == 2)
1255 break;
1256 tb1 = tb1->jmp_next[n1];
1257 }
1258 /* we are now sure now that tb jumps to tb1 */
1259 tb_next = tb1;
1260
1261 /* remove tb from the jmp_first list */
1262 ptb = &tb_next->jmp_first;
1263 for(;;) {
1264 tb1 = *ptb;
1265 n1 = (long)tb1 & 3;
1266 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1267 if (n1 == n && tb1 == tb)
1268 break;
1269 ptb = &tb1->jmp_next[n1];
1270 }
1271 *ptb = tb->jmp_next[n];
1272 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001273
bellardea041c02003-06-25 16:16:50 +00001274 /* suppress the jump to next tb in generated code */
1275 tb_reset_jump(tb, n);
1276
bellard01243112004-01-04 15:48:17 +00001277 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001278 tb_reset_jump_recursive(tb_next);
1279 }
1280}
1281
1282static void tb_reset_jump_recursive(TranslationBlock *tb)
1283{
1284 tb_reset_jump_recursive2(tb, 0);
1285 tb_reset_jump_recursive2(tb, 1);
1286}
1287
bellard1fddef42005-04-17 19:16:13 +00001288#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001289static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1290{
j_mayer9b3c35e2007-04-07 11:21:28 +00001291 target_phys_addr_t addr;
1292 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001293 ram_addr_t ram_addr;
1294 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001295
pbrookc2f07f82006-04-08 17:14:56 +00001296 addr = cpu_get_phys_page_debug(env, pc);
1297 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1298 if (!p) {
1299 pd = IO_MEM_UNASSIGNED;
1300 } else {
1301 pd = p->phys_offset;
1302 }
1303 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001304 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001305}
bellardc27004e2005-01-03 23:35:10 +00001306#endif
bellardd720b932004-04-25 17:57:43 +00001307
pbrook6658ffb2007-03-16 23:58:11 +00001308/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001309int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1310 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001311{
aliguorib4051332008-11-18 20:14:20 +00001312 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001313 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001314
aliguorib4051332008-11-18 20:14:20 +00001315 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1316 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1317 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1318 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1319 return -EINVAL;
1320 }
aliguoria1d1bb32008-11-18 20:07:32 +00001321 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001322
aliguoria1d1bb32008-11-18 20:07:32 +00001323 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001324 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001325 wp->flags = flags;
1326
aliguori2dc9f412008-11-18 20:56:59 +00001327 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001328 if (flags & BP_GDB)
1329 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1330 else
1331 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001332
pbrook6658ffb2007-03-16 23:58:11 +00001333 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001334
1335 if (watchpoint)
1336 *watchpoint = wp;
1337 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001338}
1339
aliguoria1d1bb32008-11-18 20:07:32 +00001340/* Remove a specific watchpoint. */
1341int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1342 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001343{
aliguorib4051332008-11-18 20:14:20 +00001344 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001345 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001346
aliguoric0ce9982008-11-25 22:13:57 +00001347 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001348 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001349 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001350 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001351 return 0;
1352 }
1353 }
aliguoria1d1bb32008-11-18 20:07:32 +00001354 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001355}
1356
aliguoria1d1bb32008-11-18 20:07:32 +00001357/* Remove a specific watchpoint by reference. */
1358void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1359{
aliguoric0ce9982008-11-25 22:13:57 +00001360 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001361
aliguoria1d1bb32008-11-18 20:07:32 +00001362 tlb_flush_page(env, watchpoint->vaddr);
1363
1364 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001365}
1366
aliguoria1d1bb32008-11-18 20:07:32 +00001367/* Remove all matching watchpoints. */
1368void cpu_watchpoint_remove_all(CPUState *env, int mask)
1369{
aliguoric0ce9982008-11-25 22:13:57 +00001370 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001371
aliguoric0ce9982008-11-25 22:13:57 +00001372 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001373 if (wp->flags & mask)
1374 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001375 }
aliguoria1d1bb32008-11-18 20:07:32 +00001376}
1377
1378/* Add a breakpoint. */
1379int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1380 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001381{
bellard1fddef42005-04-17 19:16:13 +00001382#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001383 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001384
aliguoria1d1bb32008-11-18 20:07:32 +00001385 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001386
1387 bp->pc = pc;
1388 bp->flags = flags;
1389
aliguori2dc9f412008-11-18 20:56:59 +00001390 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001391 if (flags & BP_GDB)
1392 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1393 else
1394 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001395
1396 breakpoint_invalidate(env, pc);
1397
1398 if (breakpoint)
1399 *breakpoint = bp;
1400 return 0;
1401#else
1402 return -ENOSYS;
1403#endif
1404}
1405
1406/* Remove a specific breakpoint. */
1407int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1408{
1409#if defined(TARGET_HAS_ICE)
1410 CPUBreakpoint *bp;
1411
aliguoric0ce9982008-11-25 22:13:57 +00001412 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001413 if (bp->pc == pc && bp->flags == flags) {
1414 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001415 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001416 }
bellard4c3a88a2003-07-26 12:06:08 +00001417 }
aliguoria1d1bb32008-11-18 20:07:32 +00001418 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001419#else
aliguoria1d1bb32008-11-18 20:07:32 +00001420 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001421#endif
1422}
1423
aliguoria1d1bb32008-11-18 20:07:32 +00001424/* Remove a specific breakpoint by reference. */
1425void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001426{
bellard1fddef42005-04-17 19:16:13 +00001427#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001428 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001429
aliguoria1d1bb32008-11-18 20:07:32 +00001430 breakpoint_invalidate(env, breakpoint->pc);
1431
1432 qemu_free(breakpoint);
1433#endif
1434}
1435
1436/* Remove all matching breakpoints. */
1437void cpu_breakpoint_remove_all(CPUState *env, int mask)
1438{
1439#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001440 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001441
aliguoric0ce9982008-11-25 22:13:57 +00001442 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001443 if (bp->flags & mask)
1444 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001445 }
bellard4c3a88a2003-07-26 12:06:08 +00001446#endif
1447}
1448
bellardc33a3462003-07-29 20:50:33 +00001449/* enable or disable single step mode. EXCP_DEBUG is returned by the
1450 CPU loop after each instruction */
1451void cpu_single_step(CPUState *env, int enabled)
1452{
bellard1fddef42005-04-17 19:16:13 +00001453#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001454 if (env->singlestep_enabled != enabled) {
1455 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001456 if (kvm_enabled())
1457 kvm_update_guest_debug(env, 0);
1458 else {
1459 /* must flush all the translated code to avoid inconsistancies */
1460 /* XXX: only flush what is necessary */
1461 tb_flush(env);
1462 }
bellardc33a3462003-07-29 20:50:33 +00001463 }
1464#endif
1465}
1466
bellard34865132003-10-05 14:28:56 +00001467/* enable or disable low levels log */
1468void cpu_set_log(int log_flags)
1469{
1470 loglevel = log_flags;
1471 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001472 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001473 if (!logfile) {
1474 perror(logfilename);
1475 _exit(1);
1476 }
bellard9fa3e852004-01-04 18:06:42 +00001477#if !defined(CONFIG_SOFTMMU)
1478 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1479 {
blueswir1b55266b2008-09-20 08:07:15 +00001480 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001481 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1482 }
1483#else
bellard34865132003-10-05 14:28:56 +00001484 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001485#endif
pbrooke735b912007-06-30 13:53:24 +00001486 log_append = 1;
1487 }
1488 if (!loglevel && logfile) {
1489 fclose(logfile);
1490 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001491 }
1492}
1493
1494void cpu_set_log_filename(const char *filename)
1495{
1496 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001497 if (logfile) {
1498 fclose(logfile);
1499 logfile = NULL;
1500 }
1501 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001502}
bellardc33a3462003-07-29 20:50:33 +00001503
aurel323098dba2009-03-07 21:28:24 +00001504static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001505{
pbrookd5975362008-06-07 20:50:51 +00001506#if defined(USE_NPTL)
1507 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1508 problem and hope the cpu will stop of its own accord. For userspace
1509 emulation this often isn't actually as bad as it sounds. Often
1510 signals are used primarily to interrupt blocking syscalls. */
1511#else
aurel323098dba2009-03-07 21:28:24 +00001512 TranslationBlock *tb;
1513 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
1514
1515 tb = env->current_tb;
1516 /* if the cpu is currently executing code, we must unlink it and
1517 all the potentially executing TB */
1518 if (tb && !testandset(&interrupt_lock)) {
1519 env->current_tb = NULL;
1520 tb_reset_jump_recursive(tb);
1521 resetlock(&interrupt_lock);
1522 }
1523#endif
1524}
1525
1526/* mask must never be zero, except for A20 change call */
1527void cpu_interrupt(CPUState *env, int mask)
1528{
1529 int old_mask;
1530
1531 old_mask = env->interrupt_request;
1532 env->interrupt_request |= mask;
1533
pbrook2e70f6e2008-06-29 01:03:05 +00001534 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001535 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001536#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001537 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001538 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001539 cpu_abort(env, "Raised interrupt while not in I/O function");
1540 }
1541#endif
1542 } else {
aurel323098dba2009-03-07 21:28:24 +00001543 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001544 }
1545}
1546
bellardb54ad042004-05-20 13:42:52 +00001547void cpu_reset_interrupt(CPUState *env, int mask)
1548{
1549 env->interrupt_request &= ~mask;
1550}
1551
aurel323098dba2009-03-07 21:28:24 +00001552void cpu_exit(CPUState *env)
1553{
1554 env->exit_request = 1;
1555 cpu_unlink_tb(env);
1556}
1557
blueswir1c7cd6a32008-10-02 18:27:46 +00001558const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001559 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001560 "show generated host assembly code for each compiled TB" },
1561 { CPU_LOG_TB_IN_ASM, "in_asm",
1562 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001563 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001564 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001565 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001566 "show micro ops "
1567#ifdef TARGET_I386
1568 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001569#endif
blueswir1e01a1152008-03-14 17:37:11 +00001570 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001571 { CPU_LOG_INT, "int",
1572 "show interrupts/exceptions in short format" },
1573 { CPU_LOG_EXEC, "exec",
1574 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001575 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001576 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001577#ifdef TARGET_I386
1578 { CPU_LOG_PCALL, "pcall",
1579 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001580 { CPU_LOG_RESET, "cpu_reset",
1581 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001582#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001583#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001584 { CPU_LOG_IOPORT, "ioport",
1585 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001586#endif
bellardf193c792004-03-21 17:06:25 +00001587 { 0, NULL, NULL },
1588};
1589
1590static int cmp1(const char *s1, int n, const char *s2)
1591{
1592 if (strlen(s2) != n)
1593 return 0;
1594 return memcmp(s1, s2, n) == 0;
1595}
ths3b46e622007-09-17 08:09:54 +00001596
bellardf193c792004-03-21 17:06:25 +00001597/* takes a comma separated list of log masks. Return 0 if error. */
1598int cpu_str_to_log_mask(const char *str)
1599{
blueswir1c7cd6a32008-10-02 18:27:46 +00001600 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001601 int mask;
1602 const char *p, *p1;
1603
1604 p = str;
1605 mask = 0;
1606 for(;;) {
1607 p1 = strchr(p, ',');
1608 if (!p1)
1609 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001610 if(cmp1(p,p1-p,"all")) {
1611 for(item = cpu_log_items; item->mask != 0; item++) {
1612 mask |= item->mask;
1613 }
1614 } else {
bellardf193c792004-03-21 17:06:25 +00001615 for(item = cpu_log_items; item->mask != 0; item++) {
1616 if (cmp1(p, p1 - p, item->name))
1617 goto found;
1618 }
1619 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001620 }
bellardf193c792004-03-21 17:06:25 +00001621 found:
1622 mask |= item->mask;
1623 if (*p1 != ',')
1624 break;
1625 p = p1 + 1;
1626 }
1627 return mask;
1628}
bellardea041c02003-06-25 16:16:50 +00001629
bellard75012672003-06-21 13:11:07 +00001630void cpu_abort(CPUState *env, const char *fmt, ...)
1631{
1632 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001633 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001634
1635 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001636 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001637 fprintf(stderr, "qemu: fatal: ");
1638 vfprintf(stderr, fmt, ap);
1639 fprintf(stderr, "\n");
1640#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001641 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1642#else
1643 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001644#endif
aliguori93fcfe32009-01-15 22:34:14 +00001645 if (qemu_log_enabled()) {
1646 qemu_log("qemu: fatal: ");
1647 qemu_log_vprintf(fmt, ap2);
1648 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001649#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001650 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001651#else
aliguori93fcfe32009-01-15 22:34:14 +00001652 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001653#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001654 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001655 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001656 }
pbrook493ae1f2007-11-23 16:53:59 +00001657 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001658 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001659 abort();
1660}
1661
thsc5be9f02007-02-28 20:20:53 +00001662CPUState *cpu_copy(CPUState *env)
1663{
ths01ba9812007-12-09 02:22:57 +00001664 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001665 CPUState *next_cpu = new_env->next_cpu;
1666 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001667#if defined(TARGET_HAS_ICE)
1668 CPUBreakpoint *bp;
1669 CPUWatchpoint *wp;
1670#endif
1671
thsc5be9f02007-02-28 20:20:53 +00001672 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001673
1674 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001675 new_env->next_cpu = next_cpu;
1676 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001677
1678 /* Clone all break/watchpoints.
1679 Note: Once we support ptrace with hw-debug register access, make sure
1680 BP_CPU break/watchpoints are handled correctly on clone. */
1681 TAILQ_INIT(&env->breakpoints);
1682 TAILQ_INIT(&env->watchpoints);
1683#if defined(TARGET_HAS_ICE)
1684 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1685 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1686 }
1687 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1688 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1689 wp->flags, NULL);
1690 }
1691#endif
1692
thsc5be9f02007-02-28 20:20:53 +00001693 return new_env;
1694}
1695
bellard01243112004-01-04 15:48:17 +00001696#if !defined(CONFIG_USER_ONLY)
1697
edgar_igl5c751e92008-05-06 08:44:21 +00001698static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1699{
1700 unsigned int i;
1701
1702 /* Discard jump cache entries for any tb which might potentially
1703 overlap the flushed page. */
1704 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1705 memset (&env->tb_jmp_cache[i], 0,
1706 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1707
1708 i = tb_jmp_cache_hash_page(addr);
1709 memset (&env->tb_jmp_cache[i], 0,
1710 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1711}
1712
bellardee8b7022004-02-03 23:35:10 +00001713/* NOTE: if flush_global is true, also flush global entries (not
1714 implemented yet) */
1715void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001716{
bellard33417e72003-08-10 21:47:01 +00001717 int i;
bellard01243112004-01-04 15:48:17 +00001718
bellard9fa3e852004-01-04 18:06:42 +00001719#if defined(DEBUG_TLB)
1720 printf("tlb_flush:\n");
1721#endif
bellard01243112004-01-04 15:48:17 +00001722 /* must reset current TB so that interrupts cannot modify the
1723 links while we are modifying them */
1724 env->current_tb = NULL;
1725
bellard33417e72003-08-10 21:47:01 +00001726 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001727 env->tlb_table[0][i].addr_read = -1;
1728 env->tlb_table[0][i].addr_write = -1;
1729 env->tlb_table[0][i].addr_code = -1;
1730 env->tlb_table[1][i].addr_read = -1;
1731 env->tlb_table[1][i].addr_write = -1;
1732 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001733#if (NB_MMU_MODES >= 3)
1734 env->tlb_table[2][i].addr_read = -1;
1735 env->tlb_table[2][i].addr_write = -1;
1736 env->tlb_table[2][i].addr_code = -1;
aurel32e37e6ee2009-04-07 21:47:27 +00001737#endif
1738#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001739 env->tlb_table[3][i].addr_read = -1;
1740 env->tlb_table[3][i].addr_write = -1;
1741 env->tlb_table[3][i].addr_code = -1;
1742#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001743#if (NB_MMU_MODES >= 5)
1744 env->tlb_table[4][i].addr_read = -1;
1745 env->tlb_table[4][i].addr_write = -1;
1746 env->tlb_table[4][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001747#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001748
bellard33417e72003-08-10 21:47:01 +00001749 }
bellard9fa3e852004-01-04 18:06:42 +00001750
bellard8a40a182005-11-20 10:35:40 +00001751 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001752
bellard0a962c02005-02-10 22:00:27 +00001753#ifdef USE_KQEMU
1754 if (env->kqemu_enabled) {
1755 kqemu_flush(env, flush_global);
1756 }
1757#endif
bellarde3db7222005-01-26 22:00:47 +00001758 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001759}
1760
bellard274da6b2004-05-20 21:56:27 +00001761static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001762{
ths5fafdf22007-09-16 21:08:06 +00001763 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001764 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001765 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001766 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001767 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001768 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1769 tlb_entry->addr_read = -1;
1770 tlb_entry->addr_write = -1;
1771 tlb_entry->addr_code = -1;
1772 }
bellard61382a52003-10-27 21:22:23 +00001773}
1774
bellard2e126692004-04-25 21:28:44 +00001775void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001776{
bellard8a40a182005-11-20 10:35:40 +00001777 int i;
bellard01243112004-01-04 15:48:17 +00001778
bellard9fa3e852004-01-04 18:06:42 +00001779#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001780 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001781#endif
bellard01243112004-01-04 15:48:17 +00001782 /* must reset current TB so that interrupts cannot modify the
1783 links while we are modifying them */
1784 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001785
bellard61382a52003-10-27 21:22:23 +00001786 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001787 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001788 tlb_flush_entry(&env->tlb_table[0][i], addr);
1789 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001790#if (NB_MMU_MODES >= 3)
1791 tlb_flush_entry(&env->tlb_table[2][i], addr);
aurel32e37e6ee2009-04-07 21:47:27 +00001792#endif
1793#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001794 tlb_flush_entry(&env->tlb_table[3][i], addr);
1795#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001796#if (NB_MMU_MODES >= 5)
1797 tlb_flush_entry(&env->tlb_table[4][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001798#endif
bellard01243112004-01-04 15:48:17 +00001799
edgar_igl5c751e92008-05-06 08:44:21 +00001800 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001801
bellard0a962c02005-02-10 22:00:27 +00001802#ifdef USE_KQEMU
1803 if (env->kqemu_enabled) {
1804 kqemu_flush_page(env, addr);
1805 }
1806#endif
bellard9fa3e852004-01-04 18:06:42 +00001807}
1808
bellard9fa3e852004-01-04 18:06:42 +00001809/* update the TLBs so that writes to code in the virtual page 'addr'
1810 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001811static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001812{
ths5fafdf22007-09-16 21:08:06 +00001813 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001814 ram_addr + TARGET_PAGE_SIZE,
1815 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001816}
1817
bellard9fa3e852004-01-04 18:06:42 +00001818/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001819 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001820static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001821 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001822{
bellard3a7d9292005-08-21 09:26:42 +00001823 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001824}
1825
ths5fafdf22007-09-16 21:08:06 +00001826static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001827 unsigned long start, unsigned long length)
1828{
1829 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001830 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1831 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001832 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001833 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001834 }
1835 }
1836}
1837
pbrook5579c7f2009-04-11 14:47:08 +00001838/* Note: start and end must be within the same ram block. */
bellard3a7d9292005-08-21 09:26:42 +00001839void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001840 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001841{
1842 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001843 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001844 int i, mask, len;
1845 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001846
1847 start &= TARGET_PAGE_MASK;
1848 end = TARGET_PAGE_ALIGN(end);
1849
1850 length = end - start;
1851 if (length == 0)
1852 return;
bellard0a962c02005-02-10 22:00:27 +00001853 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001854#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001855 /* XXX: should not depend on cpu context */
1856 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001857 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001858 ram_addr_t addr;
1859 addr = start;
1860 for(i = 0; i < len; i++) {
1861 kqemu_set_notdirty(env, addr);
1862 addr += TARGET_PAGE_SIZE;
1863 }
bellard3a7d9292005-08-21 09:26:42 +00001864 }
1865#endif
bellardf23db162005-08-21 19:12:28 +00001866 mask = ~dirty_flags;
1867 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1868 for(i = 0; i < len; i++)
1869 p[i] &= mask;
1870
bellard1ccde1c2004-02-06 19:46:14 +00001871 /* we modify the TLB cache so that the dirty bit will be set again
1872 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001873 start1 = (unsigned long)qemu_get_ram_ptr(start);
1874 /* Chek that we don't span multiple blocks - this breaks the
1875 address comparisons below. */
1876 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1877 != (end - 1) - start) {
1878 abort();
1879 }
1880
bellard6a00d602005-11-21 23:25:50 +00001881 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1882 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001883 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001884 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001885 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001886#if (NB_MMU_MODES >= 3)
1887 for(i = 0; i < CPU_TLB_SIZE; i++)
1888 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
aurel32e37e6ee2009-04-07 21:47:27 +00001889#endif
1890#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001891 for(i = 0; i < CPU_TLB_SIZE; i++)
1892 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1893#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001894#if (NB_MMU_MODES >= 5)
1895 for(i = 0; i < CPU_TLB_SIZE; i++)
1896 tlb_reset_dirty_range(&env->tlb_table[4][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001897#endif
bellard6a00d602005-11-21 23:25:50 +00001898 }
bellard1ccde1c2004-02-06 19:46:14 +00001899}
1900
aliguori74576192008-10-06 14:02:03 +00001901int cpu_physical_memory_set_dirty_tracking(int enable)
1902{
1903 in_migration = enable;
1904 return 0;
1905}
1906
1907int cpu_physical_memory_get_dirty_tracking(void)
1908{
1909 return in_migration;
1910}
1911
aliguori2bec46d2008-11-24 20:21:41 +00001912void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr)
1913{
1914 if (kvm_enabled())
1915 kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1916}
1917
bellard3a7d9292005-08-21 09:26:42 +00001918static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1919{
1920 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001921 void *p;
bellard3a7d9292005-08-21 09:26:42 +00001922
bellard84b7b8e2005-11-28 21:19:04 +00001923 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00001924 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
1925 + tlb_entry->addend);
1926 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00001927 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001928 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001929 }
1930 }
1931}
1932
1933/* update the TLB according to the current state of the dirty bits */
1934void cpu_tlb_update_dirty(CPUState *env)
1935{
1936 int i;
1937 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001938 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001939 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001940 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001941#if (NB_MMU_MODES >= 3)
1942 for(i = 0; i < CPU_TLB_SIZE; i++)
1943 tlb_update_dirty(&env->tlb_table[2][i]);
aurel32e37e6ee2009-04-07 21:47:27 +00001944#endif
1945#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001946 for(i = 0; i < CPU_TLB_SIZE; i++)
1947 tlb_update_dirty(&env->tlb_table[3][i]);
1948#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001949#if (NB_MMU_MODES >= 5)
1950 for(i = 0; i < CPU_TLB_SIZE; i++)
1951 tlb_update_dirty(&env->tlb_table[4][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001952#endif
bellard3a7d9292005-08-21 09:26:42 +00001953}
1954
pbrook0f459d12008-06-09 00:20:13 +00001955static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001956{
pbrook0f459d12008-06-09 00:20:13 +00001957 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1958 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001959}
1960
pbrook0f459d12008-06-09 00:20:13 +00001961/* update the TLB corresponding to virtual page vaddr
1962 so that it is no longer dirty */
1963static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001964{
bellard1ccde1c2004-02-06 19:46:14 +00001965 int i;
1966
pbrook0f459d12008-06-09 00:20:13 +00001967 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001968 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001969 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1970 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001971#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001972 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
aurel32e37e6ee2009-04-07 21:47:27 +00001973#endif
1974#if (NB_MMU_MODES >= 4)
pbrook0f459d12008-06-09 00:20:13 +00001975 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001976#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001977#if (NB_MMU_MODES >= 5)
1978 tlb_set_dirty1(&env->tlb_table[4][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001979#endif
bellard9fa3e852004-01-04 18:06:42 +00001980}
1981
bellard59817cc2004-02-16 22:01:13 +00001982/* add a new TLB entry. At most one entry for a given virtual address
1983 is permitted. Return 0 if OK or 2 if the page could not be mapped
1984 (can only happen in non SOFTMMU mode for I/O pages or pages
1985 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001986int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1987 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001988 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001989{
bellard92e873b2004-05-21 14:52:29 +00001990 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001991 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001992 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001993 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001994 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001995 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001996 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001997 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001998 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001999 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002000
bellard92e873b2004-05-21 14:52:29 +00002001 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002002 if (!p) {
2003 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002004 } else {
2005 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002006 }
2007#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002008 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2009 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002010#endif
2011
2012 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002013 address = vaddr;
2014 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2015 /* IO memory case (romd handled later) */
2016 address |= TLB_MMIO;
2017 }
pbrook5579c7f2009-04-11 14:47:08 +00002018 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002019 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2020 /* Normal RAM. */
2021 iotlb = pd & TARGET_PAGE_MASK;
2022 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2023 iotlb |= IO_MEM_NOTDIRTY;
2024 else
2025 iotlb |= IO_MEM_ROM;
2026 } else {
2027 /* IO handlers are currently passed a phsical address.
2028 It would be nice to pass an offset from the base address
2029 of that region. This would avoid having to special case RAM,
2030 and avoid full address decoding in every device.
2031 We can't use the high bits of pd for this because
2032 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002033 iotlb = (pd & ~TARGET_PAGE_MASK);
2034 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002035 iotlb += p->region_offset;
2036 } else {
2037 iotlb += paddr;
2038 }
pbrook0f459d12008-06-09 00:20:13 +00002039 }
pbrook6658ffb2007-03-16 23:58:11 +00002040
pbrook0f459d12008-06-09 00:20:13 +00002041 code_address = address;
2042 /* Make accesses to pages with watchpoints go via the
2043 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002044 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002045 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002046 iotlb = io_mem_watch + paddr;
2047 /* TODO: The memory case can be optimized by not trapping
2048 reads of pages with a write breakpoint. */
2049 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002050 }
pbrook0f459d12008-06-09 00:20:13 +00002051 }
balrogd79acba2007-06-26 20:01:13 +00002052
pbrook0f459d12008-06-09 00:20:13 +00002053 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2054 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2055 te = &env->tlb_table[mmu_idx][index];
2056 te->addend = addend - vaddr;
2057 if (prot & PAGE_READ) {
2058 te->addr_read = address;
2059 } else {
2060 te->addr_read = -1;
2061 }
edgar_igl5c751e92008-05-06 08:44:21 +00002062
pbrook0f459d12008-06-09 00:20:13 +00002063 if (prot & PAGE_EXEC) {
2064 te->addr_code = code_address;
2065 } else {
2066 te->addr_code = -1;
2067 }
2068 if (prot & PAGE_WRITE) {
2069 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2070 (pd & IO_MEM_ROMD)) {
2071 /* Write access calls the I/O callback. */
2072 te->addr_write = address | TLB_MMIO;
2073 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2074 !cpu_physical_memory_is_dirty(pd)) {
2075 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002076 } else {
pbrook0f459d12008-06-09 00:20:13 +00002077 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002078 }
pbrook0f459d12008-06-09 00:20:13 +00002079 } else {
2080 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002081 }
bellard9fa3e852004-01-04 18:06:42 +00002082 return ret;
2083}
2084
bellard01243112004-01-04 15:48:17 +00002085#else
2086
bellardee8b7022004-02-03 23:35:10 +00002087void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002088{
2089}
2090
bellard2e126692004-04-25 21:28:44 +00002091void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002092{
2093}
2094
ths5fafdf22007-09-16 21:08:06 +00002095int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2096 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002097 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002098{
bellard9fa3e852004-01-04 18:06:42 +00002099 return 0;
2100}
bellard33417e72003-08-10 21:47:01 +00002101
bellard9fa3e852004-01-04 18:06:42 +00002102/* dump memory mappings */
2103void page_dump(FILE *f)
2104{
2105 unsigned long start, end;
2106 int i, j, prot, prot1;
2107 PageDesc *p;
2108
2109 fprintf(f, "%-8s %-8s %-8s %s\n",
2110 "start", "end", "size", "prot");
2111 start = -1;
2112 end = -1;
2113 prot = 0;
2114 for(i = 0; i <= L1_SIZE; i++) {
2115 if (i < L1_SIZE)
2116 p = l1_map[i];
2117 else
2118 p = NULL;
2119 for(j = 0;j < L2_SIZE; j++) {
2120 if (!p)
2121 prot1 = 0;
2122 else
2123 prot1 = p[j].flags;
2124 if (prot1 != prot) {
2125 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2126 if (start != -1) {
2127 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002128 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002129 prot & PAGE_READ ? 'r' : '-',
2130 prot & PAGE_WRITE ? 'w' : '-',
2131 prot & PAGE_EXEC ? 'x' : '-');
2132 }
2133 if (prot1 != 0)
2134 start = end;
2135 else
2136 start = -1;
2137 prot = prot1;
2138 }
2139 if (!p)
2140 break;
2141 }
bellard33417e72003-08-10 21:47:01 +00002142 }
bellard33417e72003-08-10 21:47:01 +00002143}
2144
pbrook53a59602006-03-25 19:31:22 +00002145int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002146{
bellard9fa3e852004-01-04 18:06:42 +00002147 PageDesc *p;
2148
2149 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002150 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002151 return 0;
2152 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002153}
2154
bellard9fa3e852004-01-04 18:06:42 +00002155/* modify the flags of a page and invalidate the code if
2156 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2157 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002158void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002159{
2160 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002161 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002162
pbrookc8a706f2008-06-02 16:16:42 +00002163 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002164 start = start & TARGET_PAGE_MASK;
2165 end = TARGET_PAGE_ALIGN(end);
2166 if (flags & PAGE_WRITE)
2167 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002168 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2169 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002170 /* We may be called for host regions that are outside guest
2171 address space. */
2172 if (!p)
2173 return;
bellard9fa3e852004-01-04 18:06:42 +00002174 /* if the write protection is set, then we invalidate the code
2175 inside */
ths5fafdf22007-09-16 21:08:06 +00002176 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002177 (flags & PAGE_WRITE) &&
2178 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002179 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002180 }
2181 p->flags = flags;
2182 }
bellard9fa3e852004-01-04 18:06:42 +00002183}
2184
ths3d97b402007-11-02 19:02:07 +00002185int page_check_range(target_ulong start, target_ulong len, int flags)
2186{
2187 PageDesc *p;
2188 target_ulong end;
2189 target_ulong addr;
2190
balrog55f280c2008-10-28 10:24:11 +00002191 if (start + len < start)
2192 /* we've wrapped around */
2193 return -1;
2194
ths3d97b402007-11-02 19:02:07 +00002195 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2196 start = start & TARGET_PAGE_MASK;
2197
ths3d97b402007-11-02 19:02:07 +00002198 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2199 p = page_find(addr >> TARGET_PAGE_BITS);
2200 if( !p )
2201 return -1;
2202 if( !(p->flags & PAGE_VALID) )
2203 return -1;
2204
bellarddae32702007-11-14 10:51:00 +00002205 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002206 return -1;
bellarddae32702007-11-14 10:51:00 +00002207 if (flags & PAGE_WRITE) {
2208 if (!(p->flags & PAGE_WRITE_ORG))
2209 return -1;
2210 /* unprotect the page if it was put read-only because it
2211 contains translated code */
2212 if (!(p->flags & PAGE_WRITE)) {
2213 if (!page_unprotect(addr, 0, NULL))
2214 return -1;
2215 }
2216 return 0;
2217 }
ths3d97b402007-11-02 19:02:07 +00002218 }
2219 return 0;
2220}
2221
bellard9fa3e852004-01-04 18:06:42 +00002222/* called from signal handler: invalidate the code and unprotect the
2223 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002224int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002225{
2226 unsigned int page_index, prot, pindex;
2227 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002228 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002229
pbrookc8a706f2008-06-02 16:16:42 +00002230 /* Technically this isn't safe inside a signal handler. However we
2231 know this only ever happens in a synchronous SEGV handler, so in
2232 practice it seems to be ok. */
2233 mmap_lock();
2234
bellard83fb7ad2004-07-05 21:25:26 +00002235 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002236 page_index = host_start >> TARGET_PAGE_BITS;
2237 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002238 if (!p1) {
2239 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002240 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002241 }
bellard83fb7ad2004-07-05 21:25:26 +00002242 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002243 p = p1;
2244 prot = 0;
2245 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2246 prot |= p->flags;
2247 p++;
2248 }
2249 /* if the page was really writable, then we change its
2250 protection back to writable */
2251 if (prot & PAGE_WRITE_ORG) {
2252 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2253 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002254 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002255 (prot & PAGE_BITS) | PAGE_WRITE);
2256 p1[pindex].flags |= PAGE_WRITE;
2257 /* and since the content will be modified, we must invalidate
2258 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002259 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002260#ifdef DEBUG_TB_CHECK
2261 tb_invalidate_check(address);
2262#endif
pbrookc8a706f2008-06-02 16:16:42 +00002263 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002264 return 1;
2265 }
2266 }
pbrookc8a706f2008-06-02 16:16:42 +00002267 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002268 return 0;
2269}
2270
bellard6a00d602005-11-21 23:25:50 +00002271static inline void tlb_set_dirty(CPUState *env,
2272 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002273{
2274}
bellard9fa3e852004-01-04 18:06:42 +00002275#endif /* defined(CONFIG_USER_ONLY) */
2276
pbrooke2eef172008-06-08 01:09:01 +00002277#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002278
blueswir1db7b5422007-05-26 17:36:03 +00002279static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002280 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002281static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002282 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002283#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2284 need_subpage) \
2285 do { \
2286 if (addr > start_addr) \
2287 start_addr2 = 0; \
2288 else { \
2289 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2290 if (start_addr2 > 0) \
2291 need_subpage = 1; \
2292 } \
2293 \
blueswir149e9fba2007-05-30 17:25:06 +00002294 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002295 end_addr2 = TARGET_PAGE_SIZE - 1; \
2296 else { \
2297 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2298 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2299 need_subpage = 1; \
2300 } \
2301 } while (0)
2302
bellard33417e72003-08-10 21:47:01 +00002303/* register physical memory. 'size' must be a multiple of the target
2304 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002305 io memory page. The address used when calling the IO function is
2306 the offset from the start of the region, plus region_offset. Both
2307 start_region and regon_offset are rounded down to a page boundary
2308 before calculating this offset. This should not be a problem unless
2309 the low bits of start_addr and region_offset differ. */
2310void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2311 ram_addr_t size,
2312 ram_addr_t phys_offset,
2313 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002314{
bellard108c49b2005-07-24 12:55:09 +00002315 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002316 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002317 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002318 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002319 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002320
bellardda260242008-05-30 20:48:25 +00002321#ifdef USE_KQEMU
2322 /* XXX: should not depend on cpu context */
2323 env = first_cpu;
2324 if (env->kqemu_enabled) {
2325 kqemu_set_phys_mem(start_addr, size, phys_offset);
2326 }
2327#endif
aliguori7ba1e612008-11-05 16:04:33 +00002328 if (kvm_enabled())
2329 kvm_set_phys_mem(start_addr, size, phys_offset);
2330
pbrook67c4d232009-02-23 13:16:07 +00002331 if (phys_offset == IO_MEM_UNASSIGNED) {
2332 region_offset = start_addr;
2333 }
pbrook8da3ff12008-12-01 18:59:50 +00002334 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002335 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002336 end_addr = start_addr + (target_phys_addr_t)size;
2337 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002338 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2339 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002340 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002341 target_phys_addr_t start_addr2, end_addr2;
2342 int need_subpage = 0;
2343
2344 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2345 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002346 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002347 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2348 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002349 &p->phys_offset, orig_memory,
2350 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002351 } else {
2352 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2353 >> IO_MEM_SHIFT];
2354 }
pbrook8da3ff12008-12-01 18:59:50 +00002355 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2356 region_offset);
2357 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002358 } else {
2359 p->phys_offset = phys_offset;
2360 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2361 (phys_offset & IO_MEM_ROMD))
2362 phys_offset += TARGET_PAGE_SIZE;
2363 }
2364 } else {
2365 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2366 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002367 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002368 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002369 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002370 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002371 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002372 target_phys_addr_t start_addr2, end_addr2;
2373 int need_subpage = 0;
2374
2375 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2376 end_addr2, need_subpage);
2377
blueswir14254fab2008-01-01 16:57:19 +00002378 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002379 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002380 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002381 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002382 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002383 phys_offset, region_offset);
2384 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002385 }
2386 }
2387 }
pbrook8da3ff12008-12-01 18:59:50 +00002388 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002389 }
ths3b46e622007-09-17 08:09:54 +00002390
bellard9d420372006-06-25 22:25:22 +00002391 /* since each CPU stores ram addresses in its TLB cache, we must
2392 reset the modified entries */
2393 /* XXX: slow ! */
2394 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2395 tlb_flush(env, 1);
2396 }
bellard33417e72003-08-10 21:47:01 +00002397}
2398
bellardba863452006-09-24 18:41:10 +00002399/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002400ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002401{
2402 PhysPageDesc *p;
2403
2404 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2405 if (!p)
2406 return IO_MEM_UNASSIGNED;
2407 return p->phys_offset;
2408}
2409
aliguorif65ed4c2008-12-09 20:09:57 +00002410void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2411{
2412 if (kvm_enabled())
2413 kvm_coalesce_mmio_region(addr, size);
2414}
2415
2416void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2417{
2418 if (kvm_enabled())
2419 kvm_uncoalesce_mmio_region(addr, size);
2420}
2421
bellarde9a1ab12007-02-08 23:08:38 +00002422/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002423ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002424{
2425 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002426 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002427 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002428 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002429 abort();
2430 }
2431 addr = phys_ram_alloc_offset;
2432 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2433 return addr;
2434}
2435
2436void qemu_ram_free(ram_addr_t addr)
2437{
2438}
2439
pbrookdc828ca2009-04-09 22:21:07 +00002440/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002441 With the exception of the softmmu code in this file, this should
2442 only be used for local memory (e.g. video ram) that the device owns,
2443 and knows it isn't going to access beyond the end of the block.
2444
2445 It should not be used for general purpose DMA.
2446 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2447 */
pbrookdc828ca2009-04-09 22:21:07 +00002448void *qemu_get_ram_ptr(ram_addr_t addr)
2449{
2450 return phys_ram_base + addr;
2451}
2452
pbrook5579c7f2009-04-11 14:47:08 +00002453/* Some of the softmmu routines need to translate from a host pointer
2454 (typically a TLB entry) back to a ram offset. */
2455ram_addr_t qemu_ram_addr_from_host(void *ptr)
2456{
2457 return (uint8_t *)ptr - phys_ram_base;
2458}
2459
bellarda4193c82004-06-03 14:01:43 +00002460static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002461{
pbrook67d3b952006-12-18 05:03:52 +00002462#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002463 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002464#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002465#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002466 do_unassigned_access(addr, 0, 0, 0, 1);
2467#endif
2468 return 0;
2469}
2470
2471static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2472{
2473#ifdef DEBUG_UNASSIGNED
2474 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2475#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002476#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002477 do_unassigned_access(addr, 0, 0, 0, 2);
2478#endif
2479 return 0;
2480}
2481
2482static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2483{
2484#ifdef DEBUG_UNASSIGNED
2485 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2486#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002487#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002488 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002489#endif
bellard33417e72003-08-10 21:47:01 +00002490 return 0;
2491}
2492
bellarda4193c82004-06-03 14:01:43 +00002493static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002494{
pbrook67d3b952006-12-18 05:03:52 +00002495#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002496 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002497#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002498#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002499 do_unassigned_access(addr, 1, 0, 0, 1);
2500#endif
2501}
2502
2503static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2504{
2505#ifdef DEBUG_UNASSIGNED
2506 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2507#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002508#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002509 do_unassigned_access(addr, 1, 0, 0, 2);
2510#endif
2511}
2512
2513static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2514{
2515#ifdef DEBUG_UNASSIGNED
2516 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2517#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002518#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002519 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002520#endif
bellard33417e72003-08-10 21:47:01 +00002521}
2522
2523static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2524 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002525 unassigned_mem_readw,
2526 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002527};
2528
2529static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2530 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002531 unassigned_mem_writew,
2532 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002533};
2534
pbrook0f459d12008-06-09 00:20:13 +00002535static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2536 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002537{
bellard3a7d9292005-08-21 09:26:42 +00002538 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002539 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2540 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2541#if !defined(CONFIG_USER_ONLY)
2542 tb_invalidate_phys_page_fast(ram_addr, 1);
2543 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2544#endif
2545 }
pbrook5579c7f2009-04-11 14:47:08 +00002546 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf32fc642006-02-08 22:43:39 +00002547#ifdef USE_KQEMU
2548 if (cpu_single_env->kqemu_enabled &&
2549 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2550 kqemu_modify_page(cpu_single_env, ram_addr);
2551#endif
bellardf23db162005-08-21 19:12:28 +00002552 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2553 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2554 /* we remove the notdirty callback only if the code has been
2555 flushed */
2556 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002557 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002558}
2559
pbrook0f459d12008-06-09 00:20:13 +00002560static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2561 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002562{
bellard3a7d9292005-08-21 09:26:42 +00002563 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002564 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2565 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2566#if !defined(CONFIG_USER_ONLY)
2567 tb_invalidate_phys_page_fast(ram_addr, 2);
2568 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2569#endif
2570 }
pbrook5579c7f2009-04-11 14:47:08 +00002571 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf32fc642006-02-08 22:43:39 +00002572#ifdef USE_KQEMU
2573 if (cpu_single_env->kqemu_enabled &&
2574 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2575 kqemu_modify_page(cpu_single_env, ram_addr);
2576#endif
bellardf23db162005-08-21 19:12:28 +00002577 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2578 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2579 /* we remove the notdirty callback only if the code has been
2580 flushed */
2581 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002582 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002583}
2584
pbrook0f459d12008-06-09 00:20:13 +00002585static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2586 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002587{
bellard3a7d9292005-08-21 09:26:42 +00002588 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002589 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2590 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2591#if !defined(CONFIG_USER_ONLY)
2592 tb_invalidate_phys_page_fast(ram_addr, 4);
2593 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2594#endif
2595 }
pbrook5579c7f2009-04-11 14:47:08 +00002596 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf32fc642006-02-08 22:43:39 +00002597#ifdef USE_KQEMU
2598 if (cpu_single_env->kqemu_enabled &&
2599 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2600 kqemu_modify_page(cpu_single_env, ram_addr);
2601#endif
bellardf23db162005-08-21 19:12:28 +00002602 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2603 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2604 /* we remove the notdirty callback only if the code has been
2605 flushed */
2606 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002607 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002608}
2609
bellard3a7d9292005-08-21 09:26:42 +00002610static CPUReadMemoryFunc *error_mem_read[3] = {
2611 NULL, /* never used */
2612 NULL, /* never used */
2613 NULL, /* never used */
2614};
2615
bellard1ccde1c2004-02-06 19:46:14 +00002616static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2617 notdirty_mem_writeb,
2618 notdirty_mem_writew,
2619 notdirty_mem_writel,
2620};
2621
pbrook0f459d12008-06-09 00:20:13 +00002622/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002623static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002624{
2625 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002626 target_ulong pc, cs_base;
2627 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002628 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002629 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002630 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002631
aliguori06d55cc2008-11-18 20:24:06 +00002632 if (env->watchpoint_hit) {
2633 /* We re-entered the check after replacing the TB. Now raise
2634 * the debug interrupt so that is will trigger after the
2635 * current instruction. */
2636 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2637 return;
2638 }
pbrook2e70f6e2008-06-29 01:03:05 +00002639 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002640 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002641 if ((vaddr == (wp->vaddr & len_mask) ||
2642 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002643 wp->flags |= BP_WATCHPOINT_HIT;
2644 if (!env->watchpoint_hit) {
2645 env->watchpoint_hit = wp;
2646 tb = tb_find_pc(env->mem_io_pc);
2647 if (!tb) {
2648 cpu_abort(env, "check_watchpoint: could not find TB for "
2649 "pc=%p", (void *)env->mem_io_pc);
2650 }
2651 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2652 tb_phys_invalidate(tb, -1);
2653 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2654 env->exception_index = EXCP_DEBUG;
2655 } else {
2656 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2657 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2658 }
2659 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002660 }
aliguori6e140f22008-11-18 20:37:55 +00002661 } else {
2662 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002663 }
2664 }
2665}
2666
pbrook6658ffb2007-03-16 23:58:11 +00002667/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2668 so these check for a hit then pass through to the normal out-of-line
2669 phys routines. */
2670static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2671{
aliguorib4051332008-11-18 20:14:20 +00002672 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002673 return ldub_phys(addr);
2674}
2675
2676static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2677{
aliguorib4051332008-11-18 20:14:20 +00002678 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002679 return lduw_phys(addr);
2680}
2681
2682static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2683{
aliguorib4051332008-11-18 20:14:20 +00002684 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002685 return ldl_phys(addr);
2686}
2687
pbrook6658ffb2007-03-16 23:58:11 +00002688static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2689 uint32_t val)
2690{
aliguorib4051332008-11-18 20:14:20 +00002691 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002692 stb_phys(addr, val);
2693}
2694
2695static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2696 uint32_t val)
2697{
aliguorib4051332008-11-18 20:14:20 +00002698 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002699 stw_phys(addr, val);
2700}
2701
2702static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2703 uint32_t val)
2704{
aliguorib4051332008-11-18 20:14:20 +00002705 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002706 stl_phys(addr, val);
2707}
2708
2709static CPUReadMemoryFunc *watch_mem_read[3] = {
2710 watch_mem_readb,
2711 watch_mem_readw,
2712 watch_mem_readl,
2713};
2714
2715static CPUWriteMemoryFunc *watch_mem_write[3] = {
2716 watch_mem_writeb,
2717 watch_mem_writew,
2718 watch_mem_writel,
2719};
pbrook6658ffb2007-03-16 23:58:11 +00002720
blueswir1db7b5422007-05-26 17:36:03 +00002721static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2722 unsigned int len)
2723{
blueswir1db7b5422007-05-26 17:36:03 +00002724 uint32_t ret;
2725 unsigned int idx;
2726
pbrook8da3ff12008-12-01 18:59:50 +00002727 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002728#if defined(DEBUG_SUBPAGE)
2729 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2730 mmio, len, addr, idx);
2731#endif
pbrook8da3ff12008-12-01 18:59:50 +00002732 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2733 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002734
2735 return ret;
2736}
2737
2738static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2739 uint32_t value, unsigned int len)
2740{
blueswir1db7b5422007-05-26 17:36:03 +00002741 unsigned int idx;
2742
pbrook8da3ff12008-12-01 18:59:50 +00002743 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002744#if defined(DEBUG_SUBPAGE)
2745 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2746 mmio, len, addr, idx, value);
2747#endif
pbrook8da3ff12008-12-01 18:59:50 +00002748 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2749 addr + mmio->region_offset[idx][1][len],
2750 value);
blueswir1db7b5422007-05-26 17:36:03 +00002751}
2752
2753static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2754{
2755#if defined(DEBUG_SUBPAGE)
2756 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2757#endif
2758
2759 return subpage_readlen(opaque, addr, 0);
2760}
2761
2762static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2763 uint32_t value)
2764{
2765#if defined(DEBUG_SUBPAGE)
2766 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2767#endif
2768 subpage_writelen(opaque, addr, value, 0);
2769}
2770
2771static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2772{
2773#if defined(DEBUG_SUBPAGE)
2774 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2775#endif
2776
2777 return subpage_readlen(opaque, addr, 1);
2778}
2779
2780static void subpage_writew (void *opaque, target_phys_addr_t addr,
2781 uint32_t value)
2782{
2783#if defined(DEBUG_SUBPAGE)
2784 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2785#endif
2786 subpage_writelen(opaque, addr, value, 1);
2787}
2788
2789static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2790{
2791#if defined(DEBUG_SUBPAGE)
2792 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2793#endif
2794
2795 return subpage_readlen(opaque, addr, 2);
2796}
2797
2798static void subpage_writel (void *opaque,
2799 target_phys_addr_t addr, uint32_t value)
2800{
2801#if defined(DEBUG_SUBPAGE)
2802 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2803#endif
2804 subpage_writelen(opaque, addr, value, 2);
2805}
2806
2807static CPUReadMemoryFunc *subpage_read[] = {
2808 &subpage_readb,
2809 &subpage_readw,
2810 &subpage_readl,
2811};
2812
2813static CPUWriteMemoryFunc *subpage_write[] = {
2814 &subpage_writeb,
2815 &subpage_writew,
2816 &subpage_writel,
2817};
2818
2819static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002820 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002821{
2822 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002823 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002824
2825 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2826 return -1;
2827 idx = SUBPAGE_IDX(start);
2828 eidx = SUBPAGE_IDX(end);
2829#if defined(DEBUG_SUBPAGE)
2830 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2831 mmio, start, end, idx, eidx, memory);
2832#endif
2833 memory >>= IO_MEM_SHIFT;
2834 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002835 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002836 if (io_mem_read[memory][i]) {
2837 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2838 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002839 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002840 }
2841 if (io_mem_write[memory][i]) {
2842 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2843 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002844 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002845 }
blueswir14254fab2008-01-01 16:57:19 +00002846 }
blueswir1db7b5422007-05-26 17:36:03 +00002847 }
2848
2849 return 0;
2850}
2851
aurel3200f82b82008-04-27 21:12:55 +00002852static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002853 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002854{
2855 subpage_t *mmio;
2856 int subpage_memory;
2857
2858 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002859
2860 mmio->base = base;
2861 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002862#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002863 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2864 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002865#endif
aliguori1eec6142009-02-05 22:06:18 +00002866 *phys = subpage_memory | IO_MEM_SUBPAGE;
2867 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002868 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002869
2870 return mmio;
2871}
2872
aliguori88715652009-02-11 15:20:58 +00002873static int get_free_io_mem_idx(void)
2874{
2875 int i;
2876
2877 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2878 if (!io_mem_used[i]) {
2879 io_mem_used[i] = 1;
2880 return i;
2881 }
2882
2883 return -1;
2884}
2885
bellard33417e72003-08-10 21:47:01 +00002886static void io_mem_init(void)
2887{
aliguori88715652009-02-11 15:20:58 +00002888 int i;
2889
bellard3a7d9292005-08-21 09:26:42 +00002890 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002891 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002892 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
aliguori88715652009-02-11 15:20:58 +00002893 for (i=0; i<5; i++)
2894 io_mem_used[i] = 1;
bellard1ccde1c2004-02-06 19:46:14 +00002895
pbrook0f459d12008-06-09 00:20:13 +00002896 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002897 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002898 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002899 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002900 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002901}
2902
2903/* mem_read and mem_write are arrays of functions containing the
2904 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002905 2). Functions can be omitted with a NULL function pointer. The
2906 registered functions may be modified dynamically later.
2907 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002908 modified. If it is zero, a new io zone is allocated. The return
2909 value can be used with cpu_register_physical_memory(). (-1) is
2910 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002911int cpu_register_io_memory(int io_index,
2912 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002913 CPUWriteMemoryFunc **mem_write,
2914 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002915{
blueswir14254fab2008-01-01 16:57:19 +00002916 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002917
2918 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00002919 io_index = get_free_io_mem_idx();
2920 if (io_index == -1)
2921 return io_index;
bellard33417e72003-08-10 21:47:01 +00002922 } else {
2923 if (io_index >= IO_MEM_NB_ENTRIES)
2924 return -1;
2925 }
bellardb5ff1b32005-11-26 10:38:39 +00002926
bellard33417e72003-08-10 21:47:01 +00002927 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002928 if (!mem_read[i] || !mem_write[i])
2929 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002930 io_mem_read[io_index][i] = mem_read[i];
2931 io_mem_write[io_index][i] = mem_write[i];
2932 }
bellarda4193c82004-06-03 14:01:43 +00002933 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002934 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002935}
bellard61382a52003-10-27 21:22:23 +00002936
aliguori88715652009-02-11 15:20:58 +00002937void cpu_unregister_io_memory(int io_table_address)
2938{
2939 int i;
2940 int io_index = io_table_address >> IO_MEM_SHIFT;
2941
2942 for (i=0;i < 3; i++) {
2943 io_mem_read[io_index][i] = unassigned_mem_read[i];
2944 io_mem_write[io_index][i] = unassigned_mem_write[i];
2945 }
2946 io_mem_opaque[io_index] = NULL;
2947 io_mem_used[io_index] = 0;
2948}
2949
bellard8926b512004-10-10 15:14:20 +00002950CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2951{
2952 return io_mem_write[io_index >> IO_MEM_SHIFT];
2953}
2954
2955CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2956{
2957 return io_mem_read[io_index >> IO_MEM_SHIFT];
2958}
2959
pbrooke2eef172008-06-08 01:09:01 +00002960#endif /* !defined(CONFIG_USER_ONLY) */
2961
bellard13eb76e2004-01-24 15:23:36 +00002962/* physical memory access (slow version, mainly for debug) */
2963#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002964void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002965 int len, int is_write)
2966{
2967 int l, flags;
2968 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002969 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002970
2971 while (len > 0) {
2972 page = addr & TARGET_PAGE_MASK;
2973 l = (page + TARGET_PAGE_SIZE) - addr;
2974 if (l > len)
2975 l = len;
2976 flags = page_get_flags(page);
2977 if (!(flags & PAGE_VALID))
2978 return;
2979 if (is_write) {
2980 if (!(flags & PAGE_WRITE))
2981 return;
bellard579a97f2007-11-11 14:26:47 +00002982 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002983 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002984 /* FIXME - should this return an error rather than just fail? */
2985 return;
aurel3272fb7da2008-04-27 23:53:45 +00002986 memcpy(p, buf, l);
2987 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002988 } else {
2989 if (!(flags & PAGE_READ))
2990 return;
bellard579a97f2007-11-11 14:26:47 +00002991 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002992 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002993 /* FIXME - should this return an error rather than just fail? */
2994 return;
aurel3272fb7da2008-04-27 23:53:45 +00002995 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002996 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002997 }
2998 len -= l;
2999 buf += l;
3000 addr += l;
3001 }
3002}
bellard8df1cd02005-01-28 22:37:22 +00003003
bellard13eb76e2004-01-24 15:23:36 +00003004#else
ths5fafdf22007-09-16 21:08:06 +00003005void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003006 int len, int is_write)
3007{
3008 int l, io_index;
3009 uint8_t *ptr;
3010 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00003011 target_phys_addr_t page;
3012 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003013 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003014
bellard13eb76e2004-01-24 15:23:36 +00003015 while (len > 0) {
3016 page = addr & TARGET_PAGE_MASK;
3017 l = (page + TARGET_PAGE_SIZE) - addr;
3018 if (l > len)
3019 l = len;
bellard92e873b2004-05-21 14:52:29 +00003020 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003021 if (!p) {
3022 pd = IO_MEM_UNASSIGNED;
3023 } else {
3024 pd = p->phys_offset;
3025 }
ths3b46e622007-09-17 08:09:54 +00003026
bellard13eb76e2004-01-24 15:23:36 +00003027 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003028 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00003029 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003030 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003031 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003032 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003033 /* XXX: could force cpu_single_env to NULL to avoid
3034 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003035 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003036 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003037 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003038 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003039 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003040 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003041 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003042 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003043 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003044 l = 2;
3045 } else {
bellard1c213d12005-09-03 10:49:04 +00003046 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003047 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003048 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003049 l = 1;
3050 }
3051 } else {
bellardb448f2f2004-02-25 23:24:04 +00003052 unsigned long addr1;
3053 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003054 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003055 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003056 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003057 if (!cpu_physical_memory_is_dirty(addr1)) {
3058 /* invalidate code */
3059 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3060 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003061 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003062 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003063 }
bellard13eb76e2004-01-24 15:23:36 +00003064 }
3065 } else {
ths5fafdf22007-09-16 21:08:06 +00003066 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003067 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003068 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003069 /* I/O case */
3070 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003071 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003072 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3073 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003074 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003075 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003076 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003077 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003078 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003079 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003080 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003081 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003082 l = 2;
3083 } else {
bellard1c213d12005-09-03 10:49:04 +00003084 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003085 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003086 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003087 l = 1;
3088 }
3089 } else {
3090 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003091 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003092 (addr & ~TARGET_PAGE_MASK);
3093 memcpy(buf, ptr, l);
3094 }
3095 }
3096 len -= l;
3097 buf += l;
3098 addr += l;
3099 }
3100}
bellard8df1cd02005-01-28 22:37:22 +00003101
bellardd0ecd2a2006-04-23 17:14:48 +00003102/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003103void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003104 const uint8_t *buf, int len)
3105{
3106 int l;
3107 uint8_t *ptr;
3108 target_phys_addr_t page;
3109 unsigned long pd;
3110 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003111
bellardd0ecd2a2006-04-23 17:14:48 +00003112 while (len > 0) {
3113 page = addr & TARGET_PAGE_MASK;
3114 l = (page + TARGET_PAGE_SIZE) - addr;
3115 if (l > len)
3116 l = len;
3117 p = phys_page_find(page >> TARGET_PAGE_BITS);
3118 if (!p) {
3119 pd = IO_MEM_UNASSIGNED;
3120 } else {
3121 pd = p->phys_offset;
3122 }
ths3b46e622007-09-17 08:09:54 +00003123
bellardd0ecd2a2006-04-23 17:14:48 +00003124 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003125 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3126 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003127 /* do nothing */
3128 } else {
3129 unsigned long addr1;
3130 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3131 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003132 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003133 memcpy(ptr, buf, l);
3134 }
3135 len -= l;
3136 buf += l;
3137 addr += l;
3138 }
3139}
3140
aliguori6d16c2f2009-01-22 16:59:11 +00003141typedef struct {
3142 void *buffer;
3143 target_phys_addr_t addr;
3144 target_phys_addr_t len;
3145} BounceBuffer;
3146
3147static BounceBuffer bounce;
3148
aliguoriba223c22009-01-22 16:59:16 +00003149typedef struct MapClient {
3150 void *opaque;
3151 void (*callback)(void *opaque);
3152 LIST_ENTRY(MapClient) link;
3153} MapClient;
3154
3155static LIST_HEAD(map_client_list, MapClient) map_client_list
3156 = LIST_HEAD_INITIALIZER(map_client_list);
3157
3158void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3159{
3160 MapClient *client = qemu_malloc(sizeof(*client));
3161
3162 client->opaque = opaque;
3163 client->callback = callback;
3164 LIST_INSERT_HEAD(&map_client_list, client, link);
3165 return client;
3166}
3167
3168void cpu_unregister_map_client(void *_client)
3169{
3170 MapClient *client = (MapClient *)_client;
3171
3172 LIST_REMOVE(client, link);
3173}
3174
3175static void cpu_notify_map_clients(void)
3176{
3177 MapClient *client;
3178
3179 while (!LIST_EMPTY(&map_client_list)) {
3180 client = LIST_FIRST(&map_client_list);
3181 client->callback(client->opaque);
3182 LIST_REMOVE(client, link);
3183 }
3184}
3185
aliguori6d16c2f2009-01-22 16:59:11 +00003186/* Map a physical memory region into a host virtual address.
3187 * May map a subset of the requested range, given by and returned in *plen.
3188 * May return NULL if resources needed to perform the mapping are exhausted.
3189 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003190 * Use cpu_register_map_client() to know when retrying the map operation is
3191 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003192 */
3193void *cpu_physical_memory_map(target_phys_addr_t addr,
3194 target_phys_addr_t *plen,
3195 int is_write)
3196{
3197 target_phys_addr_t len = *plen;
3198 target_phys_addr_t done = 0;
3199 int l;
3200 uint8_t *ret = NULL;
3201 uint8_t *ptr;
3202 target_phys_addr_t page;
3203 unsigned long pd;
3204 PhysPageDesc *p;
3205 unsigned long addr1;
3206
3207 while (len > 0) {
3208 page = addr & TARGET_PAGE_MASK;
3209 l = (page + TARGET_PAGE_SIZE) - addr;
3210 if (l > len)
3211 l = len;
3212 p = phys_page_find(page >> TARGET_PAGE_BITS);
3213 if (!p) {
3214 pd = IO_MEM_UNASSIGNED;
3215 } else {
3216 pd = p->phys_offset;
3217 }
3218
3219 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3220 if (done || bounce.buffer) {
3221 break;
3222 }
3223 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3224 bounce.addr = addr;
3225 bounce.len = l;
3226 if (!is_write) {
3227 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3228 }
3229 ptr = bounce.buffer;
3230 } else {
3231 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003232 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003233 }
3234 if (!done) {
3235 ret = ptr;
3236 } else if (ret + done != ptr) {
3237 break;
3238 }
3239
3240 len -= l;
3241 addr += l;
3242 done += l;
3243 }
3244 *plen = done;
3245 return ret;
3246}
3247
3248/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3249 * Will also mark the memory as dirty if is_write == 1. access_len gives
3250 * the amount of memory that was actually read or written by the caller.
3251 */
3252void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3253 int is_write, target_phys_addr_t access_len)
3254{
3255 if (buffer != bounce.buffer) {
3256 if (is_write) {
pbrook5579c7f2009-04-11 14:47:08 +00003257 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003258 while (access_len) {
3259 unsigned l;
3260 l = TARGET_PAGE_SIZE;
3261 if (l > access_len)
3262 l = access_len;
3263 if (!cpu_physical_memory_is_dirty(addr1)) {
3264 /* invalidate code */
3265 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3266 /* set dirty bit */
3267 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3268 (0xff & ~CODE_DIRTY_FLAG);
3269 }
3270 addr1 += l;
3271 access_len -= l;
3272 }
3273 }
3274 return;
3275 }
3276 if (is_write) {
3277 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3278 }
3279 qemu_free(bounce.buffer);
3280 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003281 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003282}
bellardd0ecd2a2006-04-23 17:14:48 +00003283
bellard8df1cd02005-01-28 22:37:22 +00003284/* warning: addr must be aligned */
3285uint32_t ldl_phys(target_phys_addr_t addr)
3286{
3287 int io_index;
3288 uint8_t *ptr;
3289 uint32_t val;
3290 unsigned long pd;
3291 PhysPageDesc *p;
3292
3293 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3294 if (!p) {
3295 pd = IO_MEM_UNASSIGNED;
3296 } else {
3297 pd = p->phys_offset;
3298 }
ths3b46e622007-09-17 08:09:54 +00003299
ths5fafdf22007-09-16 21:08:06 +00003300 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003301 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003302 /* I/O case */
3303 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003304 if (p)
3305 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003306 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3307 } else {
3308 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003309 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003310 (addr & ~TARGET_PAGE_MASK);
3311 val = ldl_p(ptr);
3312 }
3313 return val;
3314}
3315
bellard84b7b8e2005-11-28 21:19:04 +00003316/* warning: addr must be aligned */
3317uint64_t ldq_phys(target_phys_addr_t addr)
3318{
3319 int io_index;
3320 uint8_t *ptr;
3321 uint64_t val;
3322 unsigned long pd;
3323 PhysPageDesc *p;
3324
3325 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3326 if (!p) {
3327 pd = IO_MEM_UNASSIGNED;
3328 } else {
3329 pd = p->phys_offset;
3330 }
ths3b46e622007-09-17 08:09:54 +00003331
bellard2a4188a2006-06-25 21:54:59 +00003332 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3333 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003334 /* I/O case */
3335 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003336 if (p)
3337 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003338#ifdef TARGET_WORDS_BIGENDIAN
3339 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3340 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3341#else
3342 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3343 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3344#endif
3345 } else {
3346 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003347 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003348 (addr & ~TARGET_PAGE_MASK);
3349 val = ldq_p(ptr);
3350 }
3351 return val;
3352}
3353
bellardaab33092005-10-30 20:48:42 +00003354/* XXX: optimize */
3355uint32_t ldub_phys(target_phys_addr_t addr)
3356{
3357 uint8_t val;
3358 cpu_physical_memory_read(addr, &val, 1);
3359 return val;
3360}
3361
3362/* XXX: optimize */
3363uint32_t lduw_phys(target_phys_addr_t addr)
3364{
3365 uint16_t val;
3366 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3367 return tswap16(val);
3368}
3369
bellard8df1cd02005-01-28 22:37:22 +00003370/* warning: addr must be aligned. The ram page is not masked as dirty
3371 and the code inside is not invalidated. It is useful if the dirty
3372 bits are used to track modified PTEs */
3373void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3374{
3375 int io_index;
3376 uint8_t *ptr;
3377 unsigned long pd;
3378 PhysPageDesc *p;
3379
3380 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3381 if (!p) {
3382 pd = IO_MEM_UNASSIGNED;
3383 } else {
3384 pd = p->phys_offset;
3385 }
ths3b46e622007-09-17 08:09:54 +00003386
bellard3a7d9292005-08-21 09:26:42 +00003387 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003388 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003389 if (p)
3390 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003391 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3392 } else {
aliguori74576192008-10-06 14:02:03 +00003393 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003394 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003395 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003396
3397 if (unlikely(in_migration)) {
3398 if (!cpu_physical_memory_is_dirty(addr1)) {
3399 /* invalidate code */
3400 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3401 /* set dirty bit */
3402 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3403 (0xff & ~CODE_DIRTY_FLAG);
3404 }
3405 }
bellard8df1cd02005-01-28 22:37:22 +00003406 }
3407}
3408
j_mayerbc98a7e2007-04-04 07:55:12 +00003409void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3410{
3411 int io_index;
3412 uint8_t *ptr;
3413 unsigned long pd;
3414 PhysPageDesc *p;
3415
3416 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3417 if (!p) {
3418 pd = IO_MEM_UNASSIGNED;
3419 } else {
3420 pd = p->phys_offset;
3421 }
ths3b46e622007-09-17 08:09:54 +00003422
j_mayerbc98a7e2007-04-04 07:55:12 +00003423 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3424 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003425 if (p)
3426 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003427#ifdef TARGET_WORDS_BIGENDIAN
3428 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3429 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3430#else
3431 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3432 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3433#endif
3434 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003435 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003436 (addr & ~TARGET_PAGE_MASK);
3437 stq_p(ptr, val);
3438 }
3439}
3440
bellard8df1cd02005-01-28 22:37:22 +00003441/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003442void stl_phys(target_phys_addr_t addr, uint32_t val)
3443{
3444 int io_index;
3445 uint8_t *ptr;
3446 unsigned long pd;
3447 PhysPageDesc *p;
3448
3449 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3450 if (!p) {
3451 pd = IO_MEM_UNASSIGNED;
3452 } else {
3453 pd = p->phys_offset;
3454 }
ths3b46e622007-09-17 08:09:54 +00003455
bellard3a7d9292005-08-21 09:26:42 +00003456 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003457 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003458 if (p)
3459 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003460 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3461 } else {
3462 unsigned long addr1;
3463 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3464 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003465 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003466 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003467 if (!cpu_physical_memory_is_dirty(addr1)) {
3468 /* invalidate code */
3469 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3470 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003471 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3472 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003473 }
bellard8df1cd02005-01-28 22:37:22 +00003474 }
3475}
3476
bellardaab33092005-10-30 20:48:42 +00003477/* XXX: optimize */
3478void stb_phys(target_phys_addr_t addr, uint32_t val)
3479{
3480 uint8_t v = val;
3481 cpu_physical_memory_write(addr, &v, 1);
3482}
3483
3484/* XXX: optimize */
3485void stw_phys(target_phys_addr_t addr, uint32_t val)
3486{
3487 uint16_t v = tswap16(val);
3488 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3489}
3490
3491/* XXX: optimize */
3492void stq_phys(target_phys_addr_t addr, uint64_t val)
3493{
3494 val = tswap64(val);
3495 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3496}
3497
bellard13eb76e2004-01-24 15:23:36 +00003498#endif
3499
aliguori5e2972f2009-03-28 17:51:36 +00003500/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003501int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003502 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003503{
3504 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003505 target_phys_addr_t phys_addr;
3506 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003507
3508 while (len > 0) {
3509 page = addr & TARGET_PAGE_MASK;
3510 phys_addr = cpu_get_phys_page_debug(env, page);
3511 /* if no physical page mapped, return an error */
3512 if (phys_addr == -1)
3513 return -1;
3514 l = (page + TARGET_PAGE_SIZE) - addr;
3515 if (l > len)
3516 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003517 phys_addr += (addr & ~TARGET_PAGE_MASK);
3518#if !defined(CONFIG_USER_ONLY)
3519 if (is_write)
3520 cpu_physical_memory_write_rom(phys_addr, buf, l);
3521 else
3522#endif
3523 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003524 len -= l;
3525 buf += l;
3526 addr += l;
3527 }
3528 return 0;
3529}
3530
pbrook2e70f6e2008-06-29 01:03:05 +00003531/* in deterministic execution mode, instructions doing device I/Os
3532 must be at the end of the TB */
3533void cpu_io_recompile(CPUState *env, void *retaddr)
3534{
3535 TranslationBlock *tb;
3536 uint32_t n, cflags;
3537 target_ulong pc, cs_base;
3538 uint64_t flags;
3539
3540 tb = tb_find_pc((unsigned long)retaddr);
3541 if (!tb) {
3542 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3543 retaddr);
3544 }
3545 n = env->icount_decr.u16.low + tb->icount;
3546 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3547 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003548 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003549 n = n - env->icount_decr.u16.low;
3550 /* Generate a new TB ending on the I/O insn. */
3551 n++;
3552 /* On MIPS and SH, delay slot instructions can only be restarted if
3553 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003554 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003555 branch. */
3556#if defined(TARGET_MIPS)
3557 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3558 env->active_tc.PC -= 4;
3559 env->icount_decr.u16.low++;
3560 env->hflags &= ~MIPS_HFLAG_BMASK;
3561 }
3562#elif defined(TARGET_SH4)
3563 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3564 && n > 1) {
3565 env->pc -= 2;
3566 env->icount_decr.u16.low++;
3567 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3568 }
3569#endif
3570 /* This should never happen. */
3571 if (n > CF_COUNT_MASK)
3572 cpu_abort(env, "TB too big during recompile");
3573
3574 cflags = n | CF_LAST_IO;
3575 pc = tb->pc;
3576 cs_base = tb->cs_base;
3577 flags = tb->flags;
3578 tb_phys_invalidate(tb, -1);
3579 /* FIXME: In theory this could raise an exception. In practice
3580 we have already translated the block once so it's probably ok. */
3581 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003582 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003583 the first in the TB) then we end up generating a whole new TB and
3584 repeating the fault, which is horribly inefficient.
3585 Better would be to execute just this insn uncached, or generate a
3586 second new TB. */
3587 cpu_resume_from_signal(env, NULL);
3588}
3589
bellarde3db7222005-01-26 22:00:47 +00003590void dump_exec_info(FILE *f,
3591 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3592{
3593 int i, target_code_size, max_target_code_size;
3594 int direct_jmp_count, direct_jmp2_count, cross_page;
3595 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003596
bellarde3db7222005-01-26 22:00:47 +00003597 target_code_size = 0;
3598 max_target_code_size = 0;
3599 cross_page = 0;
3600 direct_jmp_count = 0;
3601 direct_jmp2_count = 0;
3602 for(i = 0; i < nb_tbs; i++) {
3603 tb = &tbs[i];
3604 target_code_size += tb->size;
3605 if (tb->size > max_target_code_size)
3606 max_target_code_size = tb->size;
3607 if (tb->page_addr[1] != -1)
3608 cross_page++;
3609 if (tb->tb_next_offset[0] != 0xffff) {
3610 direct_jmp_count++;
3611 if (tb->tb_next_offset[1] != 0xffff) {
3612 direct_jmp2_count++;
3613 }
3614 }
3615 }
3616 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003617 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003618 cpu_fprintf(f, "gen code size %ld/%ld\n",
3619 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3620 cpu_fprintf(f, "TB count %d/%d\n",
3621 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003622 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003623 nb_tbs ? target_code_size / nb_tbs : 0,
3624 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003625 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003626 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3627 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003628 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3629 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003630 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3631 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003632 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003633 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3634 direct_jmp2_count,
3635 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003636 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003637 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3638 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3639 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003640 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003641}
3642
ths5fafdf22007-09-16 21:08:06 +00003643#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003644
3645#define MMUSUFFIX _cmmu
3646#define GETPC() NULL
3647#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003648#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003649
3650#define SHIFT 0
3651#include "softmmu_template.h"
3652
3653#define SHIFT 1
3654#include "softmmu_template.h"
3655
3656#define SHIFT 2
3657#include "softmmu_template.h"
3658
3659#define SHIFT 3
3660#include "softmmu_template.h"
3661
3662#undef env
3663
3664#endif