blob: 92ee4e2b706ad30ce003867db9a462d718f667d4 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
22#include <windows.h>
23#else
bellarda98d49b2004-11-14 16:22:05 +000024#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000025#include <sys/mman.h>
26#endif
bellard54936002003-05-13 00:25:15 +000027#include <stdlib.h>
28#include <stdio.h>
29#include <stdarg.h>
30#include <string.h>
31#include <errno.h>
32#include <unistd.h>
33#include <inttypes.h>
34
bellard6180a182003-09-30 21:04:53 +000035#include "cpu.h"
36#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000037#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000038#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000039#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000040#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000041#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
44#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
bellard108c49b2005-07-24 12:55:09 +000065#if defined(TARGET_SPARC64)
66#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000067#elif defined(TARGET_SPARC)
68#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000069#elif defined(TARGET_ALPHA)
70#define TARGET_PHYS_ADDR_SPACE_BITS 42
71#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000072#elif defined(TARGET_PPC64)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000074#elif defined(TARGET_X86_64) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000075#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000076#elif defined(TARGET_I386) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000077#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000078#else
79/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
80#define TARGET_PHYS_ADDR_SPACE_BITS 32
81#endif
82
blueswir1bdaf78e2008-10-04 07:24:27 +000083static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000084int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000085TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000086static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000087/* any access to the tbs or the page table must use this lock */
88spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000089
blueswir1141ac462008-07-26 15:05:57 +000090#if defined(__arm__) || defined(__sparc_v9__)
91/* The prologue must be reachable with a direct jump. ARM and Sparc64
92 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000093 section close to code segment. */
94#define code_gen_section \
95 __attribute__((__section__(".gen_code"))) \
96 __attribute__((aligned (32)))
97#else
98#define code_gen_section \
99 __attribute__((aligned (32)))
100#endif
101
102uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000103static uint8_t *code_gen_buffer;
104static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000105/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000107uint8_t *code_gen_ptr;
108
pbrooke2eef172008-06-08 01:09:01 +0000109#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000110int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000111uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000112static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000113
114typedef struct RAMBlock {
115 uint8_t *host;
116 ram_addr_t offset;
117 ram_addr_t length;
118 struct RAMBlock *next;
119} RAMBlock;
120
121static RAMBlock *ram_blocks;
122/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100123 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000124 of this variable will break. */
125ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000126#endif
bellard9fa3e852004-01-04 18:06:42 +0000127
bellard6a00d602005-11-21 23:25:50 +0000128CPUState *first_cpu;
129/* current CPU in the current thread. It is only valid inside
130 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000131CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000132/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000133 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000134 2 = Adaptive rate instruction counting. */
135int use_icount = 0;
136/* Current instruction counter. While executing translated code this may
137 include some instructions that have not yet been executed. */
138int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000139
bellard54936002003-05-13 00:25:15 +0000140typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000141 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000142 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000143 /* in order to optimize self modifying code, we count the number
144 of lookups we do to a given page to use a bitmap */
145 unsigned int code_write_count;
146 uint8_t *code_bitmap;
147#if defined(CONFIG_USER_ONLY)
148 unsigned long flags;
149#endif
bellard54936002003-05-13 00:25:15 +0000150} PageDesc;
151
bellard92e873b2004-05-21 14:52:29 +0000152typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000153 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000154 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000155 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000156} PhysPageDesc;
157
bellard54936002003-05-13 00:25:15 +0000158#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000159#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
160/* XXX: this is a temporary hack for alpha target.
161 * In the future, this is to be replaced by a multi-level table
162 * to actually be able to handle the complete 64 bits address space.
163 */
164#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
165#else
aurel3203875442008-04-22 20:45:18 +0000166#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000167#endif
bellard54936002003-05-13 00:25:15 +0000168
169#define L1_SIZE (1 << L1_BITS)
170#define L2_SIZE (1 << L2_BITS)
171
bellard83fb7ad2004-07-05 21:25:26 +0000172unsigned long qemu_real_host_page_size;
173unsigned long qemu_host_page_bits;
174unsigned long qemu_host_page_size;
175unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000176
bellard92e873b2004-05-21 14:52:29 +0000177/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000178static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000179static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000180
pbrooke2eef172008-06-08 01:09:01 +0000181#if !defined(CONFIG_USER_ONLY)
182static void io_mem_init(void);
183
bellard33417e72003-08-10 21:47:01 +0000184/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000185CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
186CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000187void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000188static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000189static int io_mem_watch;
190#endif
bellard33417e72003-08-10 21:47:01 +0000191
bellard34865132003-10-05 14:28:56 +0000192/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000193static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000194FILE *logfile;
195int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000196static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000197
bellarde3db7222005-01-26 22:00:47 +0000198/* statistics */
199static int tlb_flush_count;
200static int tb_flush_count;
201static int tb_phys_invalidate_count;
202
blueswir1db7b5422007-05-26 17:36:03 +0000203#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
204typedef struct subpage_t {
205 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000206 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
207 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
208 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000209 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000210} subpage_t;
211
bellard7cb69ca2008-05-10 10:55:51 +0000212#ifdef _WIN32
213static void map_exec(void *addr, long size)
214{
215 DWORD old_protect;
216 VirtualProtect(addr, size,
217 PAGE_EXECUTE_READWRITE, &old_protect);
218
219}
220#else
221static void map_exec(void *addr, long size)
222{
bellard43694152008-05-29 09:35:57 +0000223 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000224
bellard43694152008-05-29 09:35:57 +0000225 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000226 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000227 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000228
229 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000230 end += page_size - 1;
231 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000232
233 mprotect((void *)start, end - start,
234 PROT_READ | PROT_WRITE | PROT_EXEC);
235}
236#endif
237
bellardb346ff42003-06-15 20:05:50 +0000238static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000239{
bellard83fb7ad2004-07-05 21:25:26 +0000240 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000241 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000242#ifdef _WIN32
243 {
244 SYSTEM_INFO system_info;
245
246 GetSystemInfo(&system_info);
247 qemu_real_host_page_size = system_info.dwPageSize;
248 }
249#else
250 qemu_real_host_page_size = getpagesize();
251#endif
bellard83fb7ad2004-07-05 21:25:26 +0000252 if (qemu_host_page_size == 0)
253 qemu_host_page_size = qemu_real_host_page_size;
254 if (qemu_host_page_size < TARGET_PAGE_SIZE)
255 qemu_host_page_size = TARGET_PAGE_SIZE;
256 qemu_host_page_bits = 0;
257 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
258 qemu_host_page_bits++;
259 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000260 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
261 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000262
263#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
264 {
265 long long startaddr, endaddr;
266 FILE *f;
267 int n;
268
pbrookc8a706f2008-06-02 16:16:42 +0000269 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000270 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000271 f = fopen("/proc/self/maps", "r");
272 if (f) {
273 do {
274 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
275 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000276 startaddr = MIN(startaddr,
277 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
278 endaddr = MIN(endaddr,
279 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000280 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000281 TARGET_PAGE_ALIGN(endaddr),
282 PAGE_RESERVED);
283 }
284 } while (!feof(f));
285 fclose(f);
286 }
pbrookc8a706f2008-06-02 16:16:42 +0000287 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000288 }
289#endif
bellard54936002003-05-13 00:25:15 +0000290}
291
aliguori434929b2008-09-15 15:56:30 +0000292static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000293{
pbrook17e23772008-06-09 13:47:45 +0000294#if TARGET_LONG_BITS > 32
295 /* Host memory outside guest VM. For 32-bit targets we have already
296 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000297 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000298 return NULL;
299#endif
aliguori434929b2008-09-15 15:56:30 +0000300 return &l1_map[index >> L2_BITS];
301}
302
303static inline PageDesc *page_find_alloc(target_ulong index)
304{
305 PageDesc **lp, *p;
306 lp = page_l1_map(index);
307 if (!lp)
308 return NULL;
309
bellard54936002003-05-13 00:25:15 +0000310 p = *lp;
311 if (!p) {
312 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000313#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000314 size_t len = sizeof(PageDesc) * L2_SIZE;
315 /* Don't use qemu_malloc because it may recurse. */
316 p = mmap(0, len, PROT_READ | PROT_WRITE,
317 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000318 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000319 if (h2g_valid(p)) {
320 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000321 page_set_flags(addr & TARGET_PAGE_MASK,
322 TARGET_PAGE_ALIGN(addr + len),
323 PAGE_RESERVED);
324 }
325#else
326 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
327 *lp = p;
328#endif
bellard54936002003-05-13 00:25:15 +0000329 }
330 return p + (index & (L2_SIZE - 1));
331}
332
aurel3200f82b82008-04-27 21:12:55 +0000333static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000334{
aliguori434929b2008-09-15 15:56:30 +0000335 PageDesc **lp, *p;
336 lp = page_l1_map(index);
337 if (!lp)
338 return NULL;
bellard54936002003-05-13 00:25:15 +0000339
aliguori434929b2008-09-15 15:56:30 +0000340 p = *lp;
bellard54936002003-05-13 00:25:15 +0000341 if (!p)
342 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000343 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000344}
345
bellard108c49b2005-07-24 12:55:09 +0000346static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000347{
bellard108c49b2005-07-24 12:55:09 +0000348 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000349 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000350
bellard108c49b2005-07-24 12:55:09 +0000351 p = (void **)l1_phys_map;
352#if TARGET_PHYS_ADDR_SPACE_BITS > 32
353
354#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
355#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
356#endif
357 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000358 p = *lp;
359 if (!p) {
360 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000361 if (!alloc)
362 return NULL;
363 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
364 memset(p, 0, sizeof(void *) * L1_SIZE);
365 *lp = p;
366 }
367#endif
368 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000369 pd = *lp;
370 if (!pd) {
371 int i;
bellard108c49b2005-07-24 12:55:09 +0000372 /* allocate if not found */
373 if (!alloc)
374 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000375 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
376 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000377 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000378 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000379 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
380 }
bellard92e873b2004-05-21 14:52:29 +0000381 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000382 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000383}
384
bellard108c49b2005-07-24 12:55:09 +0000385static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000386{
bellard108c49b2005-07-24 12:55:09 +0000387 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000388}
389
bellard9fa3e852004-01-04 18:06:42 +0000390#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000391static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000392static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000393 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000394#define mmap_lock() do { } while(0)
395#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000396#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000397
bellard43694152008-05-29 09:35:57 +0000398#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
399
400#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100401/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000402 user mode. It will change when a dedicated libc will be used */
403#define USE_STATIC_CODE_GEN_BUFFER
404#endif
405
406#ifdef USE_STATIC_CODE_GEN_BUFFER
407static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
408#endif
409
blueswir18fcd3692008-08-17 20:26:25 +0000410static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000411{
bellard43694152008-05-29 09:35:57 +0000412#ifdef USE_STATIC_CODE_GEN_BUFFER
413 code_gen_buffer = static_code_gen_buffer;
414 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
415 map_exec(code_gen_buffer, code_gen_buffer_size);
416#else
bellard26a5f132008-05-28 12:30:31 +0000417 code_gen_buffer_size = tb_size;
418 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000419#if defined(CONFIG_USER_ONLY)
420 /* in user mode, phys_ram_size is not meaningful */
421 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
422#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100423 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000424 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000425#endif
bellard26a5f132008-05-28 12:30:31 +0000426 }
427 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
428 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
429 /* The code gen buffer location may have constraints depending on
430 the host cpu and OS */
431#if defined(__linux__)
432 {
433 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000434 void *start = NULL;
435
bellard26a5f132008-05-28 12:30:31 +0000436 flags = MAP_PRIVATE | MAP_ANONYMOUS;
437#if defined(__x86_64__)
438 flags |= MAP_32BIT;
439 /* Cannot map more than that */
440 if (code_gen_buffer_size > (800 * 1024 * 1024))
441 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000442#elif defined(__sparc_v9__)
443 // Map the buffer below 2G, so we can use direct calls and branches
444 flags |= MAP_FIXED;
445 start = (void *) 0x60000000UL;
446 if (code_gen_buffer_size > (512 * 1024 * 1024))
447 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000448#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000449 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000450 flags |= MAP_FIXED;
451 start = (void *) 0x01000000UL;
452 if (code_gen_buffer_size > 16 * 1024 * 1024)
453 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000454#endif
blueswir1141ac462008-07-26 15:05:57 +0000455 code_gen_buffer = mmap(start, code_gen_buffer_size,
456 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000457 flags, -1, 0);
458 if (code_gen_buffer == MAP_FAILED) {
459 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
460 exit(1);
461 }
462 }
blueswir1c5e97232009-03-07 20:06:23 +0000463#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000464 {
465 int flags;
466 void *addr = NULL;
467 flags = MAP_PRIVATE | MAP_ANONYMOUS;
468#if defined(__x86_64__)
469 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
470 * 0x40000000 is free */
471 flags |= MAP_FIXED;
472 addr = (void *)0x40000000;
473 /* Cannot map more than that */
474 if (code_gen_buffer_size > (800 * 1024 * 1024))
475 code_gen_buffer_size = (800 * 1024 * 1024);
476#endif
477 code_gen_buffer = mmap(addr, code_gen_buffer_size,
478 PROT_WRITE | PROT_READ | PROT_EXEC,
479 flags, -1, 0);
480 if (code_gen_buffer == MAP_FAILED) {
481 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
482 exit(1);
483 }
484 }
bellard26a5f132008-05-28 12:30:31 +0000485#else
486 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000487 map_exec(code_gen_buffer, code_gen_buffer_size);
488#endif
bellard43694152008-05-29 09:35:57 +0000489#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000490 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
491 code_gen_buffer_max_size = code_gen_buffer_size -
492 code_gen_max_block_size();
493 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
494 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
495}
496
497/* Must be called before using the QEMU cpus. 'tb_size' is the size
498 (in bytes) allocated to the translation buffer. Zero means default
499 size. */
500void cpu_exec_init_all(unsigned long tb_size)
501{
bellard26a5f132008-05-28 12:30:31 +0000502 cpu_gen_init();
503 code_gen_alloc(tb_size);
504 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000505 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000506#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000507 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000508#endif
bellard26a5f132008-05-28 12:30:31 +0000509}
510
pbrook9656f322008-07-01 20:01:19 +0000511#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
512
513#define CPU_COMMON_SAVE_VERSION 1
514
515static void cpu_common_save(QEMUFile *f, void *opaque)
516{
517 CPUState *env = opaque;
518
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200519 cpu_synchronize_state(env, 0);
520
pbrook9656f322008-07-01 20:01:19 +0000521 qemu_put_be32s(f, &env->halted);
522 qemu_put_be32s(f, &env->interrupt_request);
523}
524
525static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
526{
527 CPUState *env = opaque;
528
529 if (version_id != CPU_COMMON_SAVE_VERSION)
530 return -EINVAL;
531
532 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000533 qemu_get_be32s(f, &env->interrupt_request);
aurel323098dba2009-03-07 21:28:24 +0000534 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
535 version_id is increased. */
536 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000537 tlb_flush(env, 1);
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200538 cpu_synchronize_state(env, 1);
pbrook9656f322008-07-01 20:01:19 +0000539
540 return 0;
541}
542#endif
543
Glauber Costa950f1472009-06-09 12:15:18 -0400544CPUState *qemu_get_cpu(int cpu)
545{
546 CPUState *env = first_cpu;
547
548 while (env) {
549 if (env->cpu_index == cpu)
550 break;
551 env = env->next_cpu;
552 }
553
554 return env;
555}
556
bellard6a00d602005-11-21 23:25:50 +0000557void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000558{
bellard6a00d602005-11-21 23:25:50 +0000559 CPUState **penv;
560 int cpu_index;
561
pbrookc2764712009-03-07 15:24:59 +0000562#if defined(CONFIG_USER_ONLY)
563 cpu_list_lock();
564#endif
bellard6a00d602005-11-21 23:25:50 +0000565 env->next_cpu = NULL;
566 penv = &first_cpu;
567 cpu_index = 0;
568 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700569 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000570 cpu_index++;
571 }
572 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000573 env->numa_node = 0;
aliguoric0ce9982008-11-25 22:13:57 +0000574 TAILQ_INIT(&env->breakpoints);
575 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000576 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000577#if defined(CONFIG_USER_ONLY)
578 cpu_list_unlock();
579#endif
pbrookb3c77242008-06-30 16:31:04 +0000580#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000581 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
582 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000583 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
584 cpu_save, cpu_load, env);
585#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000586}
587
bellard9fa3e852004-01-04 18:06:42 +0000588static inline void invalidate_page_bitmap(PageDesc *p)
589{
590 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000591 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000592 p->code_bitmap = NULL;
593 }
594 p->code_write_count = 0;
595}
596
bellardfd6ce8f2003-05-14 19:00:11 +0000597/* set to NULL all the 'first_tb' fields in all PageDescs */
598static void page_flush_tb(void)
599{
600 int i, j;
601 PageDesc *p;
602
603 for(i = 0; i < L1_SIZE; i++) {
604 p = l1_map[i];
605 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000606 for(j = 0; j < L2_SIZE; j++) {
607 p->first_tb = NULL;
608 invalidate_page_bitmap(p);
609 p++;
610 }
bellardfd6ce8f2003-05-14 19:00:11 +0000611 }
612 }
613}
614
615/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000616/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000617void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000618{
bellard6a00d602005-11-21 23:25:50 +0000619 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000620#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000621 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
622 (unsigned long)(code_gen_ptr - code_gen_buffer),
623 nb_tbs, nb_tbs > 0 ?
624 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000625#endif
bellard26a5f132008-05-28 12:30:31 +0000626 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000627 cpu_abort(env1, "Internal error: code buffer overflow\n");
628
bellardfd6ce8f2003-05-14 19:00:11 +0000629 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000630
bellard6a00d602005-11-21 23:25:50 +0000631 for(env = first_cpu; env != NULL; env = env->next_cpu) {
632 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
633 }
bellard9fa3e852004-01-04 18:06:42 +0000634
bellard8a8a6082004-10-03 13:36:49 +0000635 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000636 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000637
bellardfd6ce8f2003-05-14 19:00:11 +0000638 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000639 /* XXX: flush processor icache at this point if cache flush is
640 expensive */
bellarde3db7222005-01-26 22:00:47 +0000641 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000642}
643
644#ifdef DEBUG_TB_CHECK
645
j_mayerbc98a7e2007-04-04 07:55:12 +0000646static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000647{
648 TranslationBlock *tb;
649 int i;
650 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000651 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
652 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000653 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
654 address >= tb->pc + tb->size)) {
655 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000656 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000657 }
658 }
659 }
660}
661
662/* verify that all the pages have correct rights for code */
663static void tb_page_check(void)
664{
665 TranslationBlock *tb;
666 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000667
pbrook99773bd2006-04-16 15:14:59 +0000668 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
669 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000670 flags1 = page_get_flags(tb->pc);
671 flags2 = page_get_flags(tb->pc + tb->size - 1);
672 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
673 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000674 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000675 }
676 }
677 }
678}
679
blueswir1bdaf78e2008-10-04 07:24:27 +0000680static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000681{
682 TranslationBlock *tb1;
683 unsigned int n1;
684
685 /* suppress any remaining jumps to this TB */
686 tb1 = tb->jmp_first;
687 for(;;) {
688 n1 = (long)tb1 & 3;
689 tb1 = (TranslationBlock *)((long)tb1 & ~3);
690 if (n1 == 2)
691 break;
692 tb1 = tb1->jmp_next[n1];
693 }
694 /* check end of list */
695 if (tb1 != tb) {
696 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
697 }
698}
699
bellardfd6ce8f2003-05-14 19:00:11 +0000700#endif
701
702/* invalidate one TB */
703static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
704 int next_offset)
705{
706 TranslationBlock *tb1;
707 for(;;) {
708 tb1 = *ptb;
709 if (tb1 == tb) {
710 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
711 break;
712 }
713 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
714 }
715}
716
bellard9fa3e852004-01-04 18:06:42 +0000717static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
718{
719 TranslationBlock *tb1;
720 unsigned int n1;
721
722 for(;;) {
723 tb1 = *ptb;
724 n1 = (long)tb1 & 3;
725 tb1 = (TranslationBlock *)((long)tb1 & ~3);
726 if (tb1 == tb) {
727 *ptb = tb1->page_next[n1];
728 break;
729 }
730 ptb = &tb1->page_next[n1];
731 }
732}
733
bellardd4e81642003-05-25 16:46:15 +0000734static inline void tb_jmp_remove(TranslationBlock *tb, int n)
735{
736 TranslationBlock *tb1, **ptb;
737 unsigned int n1;
738
739 ptb = &tb->jmp_next[n];
740 tb1 = *ptb;
741 if (tb1) {
742 /* find tb(n) in circular list */
743 for(;;) {
744 tb1 = *ptb;
745 n1 = (long)tb1 & 3;
746 tb1 = (TranslationBlock *)((long)tb1 & ~3);
747 if (n1 == n && tb1 == tb)
748 break;
749 if (n1 == 2) {
750 ptb = &tb1->jmp_first;
751 } else {
752 ptb = &tb1->jmp_next[n1];
753 }
754 }
755 /* now we can suppress tb(n) from the list */
756 *ptb = tb->jmp_next[n];
757
758 tb->jmp_next[n] = NULL;
759 }
760}
761
762/* reset the jump entry 'n' of a TB so that it is not chained to
763 another TB */
764static inline void tb_reset_jump(TranslationBlock *tb, int n)
765{
766 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
767}
768
pbrook2e70f6e2008-06-29 01:03:05 +0000769void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000770{
bellard6a00d602005-11-21 23:25:50 +0000771 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000772 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000773 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000774 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000775 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000776
bellard9fa3e852004-01-04 18:06:42 +0000777 /* remove the TB from the hash list */
778 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
779 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000780 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000781 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000782
bellard9fa3e852004-01-04 18:06:42 +0000783 /* remove the TB from the page list */
784 if (tb->page_addr[0] != page_addr) {
785 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
786 tb_page_remove(&p->first_tb, tb);
787 invalidate_page_bitmap(p);
788 }
789 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
790 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
791 tb_page_remove(&p->first_tb, tb);
792 invalidate_page_bitmap(p);
793 }
794
bellard8a40a182005-11-20 10:35:40 +0000795 tb_invalidated_flag = 1;
796
797 /* remove the TB from the hash list */
798 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000799 for(env = first_cpu; env != NULL; env = env->next_cpu) {
800 if (env->tb_jmp_cache[h] == tb)
801 env->tb_jmp_cache[h] = NULL;
802 }
bellard8a40a182005-11-20 10:35:40 +0000803
804 /* suppress this TB from the two jump lists */
805 tb_jmp_remove(tb, 0);
806 tb_jmp_remove(tb, 1);
807
808 /* suppress any remaining jumps to this TB */
809 tb1 = tb->jmp_first;
810 for(;;) {
811 n1 = (long)tb1 & 3;
812 if (n1 == 2)
813 break;
814 tb1 = (TranslationBlock *)((long)tb1 & ~3);
815 tb2 = tb1->jmp_next[n1];
816 tb_reset_jump(tb1, n1);
817 tb1->jmp_next[n1] = NULL;
818 tb1 = tb2;
819 }
820 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
821
bellarde3db7222005-01-26 22:00:47 +0000822 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000823}
824
825static inline void set_bits(uint8_t *tab, int start, int len)
826{
827 int end, mask, end1;
828
829 end = start + len;
830 tab += start >> 3;
831 mask = 0xff << (start & 7);
832 if ((start & ~7) == (end & ~7)) {
833 if (start < end) {
834 mask &= ~(0xff << (end & 7));
835 *tab |= mask;
836 }
837 } else {
838 *tab++ |= mask;
839 start = (start + 8) & ~7;
840 end1 = end & ~7;
841 while (start < end1) {
842 *tab++ = 0xff;
843 start += 8;
844 }
845 if (start < end) {
846 mask = ~(0xff << (end & 7));
847 *tab |= mask;
848 }
849 }
850}
851
852static void build_page_bitmap(PageDesc *p)
853{
854 int n, tb_start, tb_end;
855 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000856
pbrookb2a70812008-06-09 13:57:23 +0000857 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000858
859 tb = p->first_tb;
860 while (tb != NULL) {
861 n = (long)tb & 3;
862 tb = (TranslationBlock *)((long)tb & ~3);
863 /* NOTE: this is subtle as a TB may span two physical pages */
864 if (n == 0) {
865 /* NOTE: tb_end may be after the end of the page, but
866 it is not a problem */
867 tb_start = tb->pc & ~TARGET_PAGE_MASK;
868 tb_end = tb_start + tb->size;
869 if (tb_end > TARGET_PAGE_SIZE)
870 tb_end = TARGET_PAGE_SIZE;
871 } else {
872 tb_start = 0;
873 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
874 }
875 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
876 tb = tb->page_next[n];
877 }
878}
879
pbrook2e70f6e2008-06-29 01:03:05 +0000880TranslationBlock *tb_gen_code(CPUState *env,
881 target_ulong pc, target_ulong cs_base,
882 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000883{
884 TranslationBlock *tb;
885 uint8_t *tc_ptr;
886 target_ulong phys_pc, phys_page2, virt_page2;
887 int code_gen_size;
888
bellardc27004e2005-01-03 23:35:10 +0000889 phys_pc = get_phys_addr_code(env, pc);
890 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000891 if (!tb) {
892 /* flush must be done */
893 tb_flush(env);
894 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000895 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000896 /* Don't forget to invalidate previous TB info. */
897 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000898 }
899 tc_ptr = code_gen_ptr;
900 tb->tc_ptr = tc_ptr;
901 tb->cs_base = cs_base;
902 tb->flags = flags;
903 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000904 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000905 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000906
bellardd720b932004-04-25 17:57:43 +0000907 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000908 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000909 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000910 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000911 phys_page2 = get_phys_addr_code(env, virt_page2);
912 }
913 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000914 return tb;
bellardd720b932004-04-25 17:57:43 +0000915}
ths3b46e622007-09-17 08:09:54 +0000916
bellard9fa3e852004-01-04 18:06:42 +0000917/* invalidate all TBs which intersect with the target physical page
918 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000919 the same physical page. 'is_cpu_write_access' should be true if called
920 from a real cpu write access: the virtual CPU will exit the current
921 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000922void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000923 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000924{
aliguori6b917542008-11-18 19:46:41 +0000925 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000926 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000927 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000928 PageDesc *p;
929 int n;
930#ifdef TARGET_HAS_PRECISE_SMC
931 int current_tb_not_found = is_cpu_write_access;
932 TranslationBlock *current_tb = NULL;
933 int current_tb_modified = 0;
934 target_ulong current_pc = 0;
935 target_ulong current_cs_base = 0;
936 int current_flags = 0;
937#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000938
939 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000940 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000941 return;
ths5fafdf22007-09-16 21:08:06 +0000942 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000943 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
944 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000945 /* build code bitmap */
946 build_page_bitmap(p);
947 }
948
949 /* we remove all the TBs in the range [start, end[ */
950 /* XXX: see if in some cases it could be faster to invalidate all the code */
951 tb = p->first_tb;
952 while (tb != NULL) {
953 n = (long)tb & 3;
954 tb = (TranslationBlock *)((long)tb & ~3);
955 tb_next = tb->page_next[n];
956 /* NOTE: this is subtle as a TB may span two physical pages */
957 if (n == 0) {
958 /* NOTE: tb_end may be after the end of the page, but
959 it is not a problem */
960 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
961 tb_end = tb_start + tb->size;
962 } else {
963 tb_start = tb->page_addr[1];
964 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
965 }
966 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000967#ifdef TARGET_HAS_PRECISE_SMC
968 if (current_tb_not_found) {
969 current_tb_not_found = 0;
970 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000971 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000972 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000973 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000974 }
975 }
976 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000977 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000978 /* If we are modifying the current TB, we must stop
979 its execution. We could be more precise by checking
980 that the modification is after the current PC, but it
981 would require a specialized function to partially
982 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000983
bellardd720b932004-04-25 17:57:43 +0000984 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000985 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000986 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000987 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
988 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000989 }
990#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000991 /* we need to do that to handle the case where a signal
992 occurs while doing tb_phys_invalidate() */
993 saved_tb = NULL;
994 if (env) {
995 saved_tb = env->current_tb;
996 env->current_tb = NULL;
997 }
bellard9fa3e852004-01-04 18:06:42 +0000998 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000999 if (env) {
1000 env->current_tb = saved_tb;
1001 if (env->interrupt_request && env->current_tb)
1002 cpu_interrupt(env, env->interrupt_request);
1003 }
bellard9fa3e852004-01-04 18:06:42 +00001004 }
1005 tb = tb_next;
1006 }
1007#if !defined(CONFIG_USER_ONLY)
1008 /* if no code remaining, no need to continue to use slow writes */
1009 if (!p->first_tb) {
1010 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001011 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001012 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001013 }
1014 }
1015#endif
1016#ifdef TARGET_HAS_PRECISE_SMC
1017 if (current_tb_modified) {
1018 /* we generate a block containing just the instruction
1019 modifying the memory. It will ensure that it cannot modify
1020 itself */
bellardea1c1802004-06-14 18:56:36 +00001021 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001022 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001023 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001024 }
1025#endif
1026}
1027
1028/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001029static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001030{
1031 PageDesc *p;
1032 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001033#if 0
bellarda4193c82004-06-03 14:01:43 +00001034 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001035 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1036 cpu_single_env->mem_io_vaddr, len,
1037 cpu_single_env->eip,
1038 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001039 }
1040#endif
bellard9fa3e852004-01-04 18:06:42 +00001041 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001042 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001043 return;
1044 if (p->code_bitmap) {
1045 offset = start & ~TARGET_PAGE_MASK;
1046 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1047 if (b & ((1 << len) - 1))
1048 goto do_invalidate;
1049 } else {
1050 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001051 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001052 }
1053}
1054
bellard9fa3e852004-01-04 18:06:42 +00001055#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001056static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001057 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001058{
aliguori6b917542008-11-18 19:46:41 +00001059 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001060 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001061 int n;
bellardd720b932004-04-25 17:57:43 +00001062#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001063 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001064 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001065 int current_tb_modified = 0;
1066 target_ulong current_pc = 0;
1067 target_ulong current_cs_base = 0;
1068 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001069#endif
bellard9fa3e852004-01-04 18:06:42 +00001070
1071 addr &= TARGET_PAGE_MASK;
1072 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001073 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001074 return;
1075 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001076#ifdef TARGET_HAS_PRECISE_SMC
1077 if (tb && pc != 0) {
1078 current_tb = tb_find_pc(pc);
1079 }
1080#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001081 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001082 n = (long)tb & 3;
1083 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001084#ifdef TARGET_HAS_PRECISE_SMC
1085 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001086 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001087 /* If we are modifying the current TB, we must stop
1088 its execution. We could be more precise by checking
1089 that the modification is after the current PC, but it
1090 would require a specialized function to partially
1091 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001092
bellardd720b932004-04-25 17:57:43 +00001093 current_tb_modified = 1;
1094 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001095 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1096 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001097 }
1098#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001099 tb_phys_invalidate(tb, addr);
1100 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001101 }
1102 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001103#ifdef TARGET_HAS_PRECISE_SMC
1104 if (current_tb_modified) {
1105 /* we generate a block containing just the instruction
1106 modifying the memory. It will ensure that it cannot modify
1107 itself */
bellardea1c1802004-06-14 18:56:36 +00001108 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001109 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001110 cpu_resume_from_signal(env, puc);
1111 }
1112#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001113}
bellard9fa3e852004-01-04 18:06:42 +00001114#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001115
1116/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001117static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001118 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001119{
1120 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001121 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001122
bellard9fa3e852004-01-04 18:06:42 +00001123 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001124 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001125 tb->page_next[n] = p->first_tb;
1126 last_first_tb = p->first_tb;
1127 p->first_tb = (TranslationBlock *)((long)tb | n);
1128 invalidate_page_bitmap(p);
1129
bellard107db442004-06-22 18:48:46 +00001130#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001131
bellard9fa3e852004-01-04 18:06:42 +00001132#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001133 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001134 target_ulong addr;
1135 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001136 int prot;
1137
bellardfd6ce8f2003-05-14 19:00:11 +00001138 /* force the host page as non writable (writes will have a
1139 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001140 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001141 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001142 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1143 addr += TARGET_PAGE_SIZE) {
1144
1145 p2 = page_find (addr >> TARGET_PAGE_BITS);
1146 if (!p2)
1147 continue;
1148 prot |= p2->flags;
1149 p2->flags &= ~PAGE_WRITE;
1150 page_get_flags(addr);
1151 }
ths5fafdf22007-09-16 21:08:06 +00001152 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001153 (prot & PAGE_BITS) & ~PAGE_WRITE);
1154#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001155 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001156 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001157#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001158 }
bellard9fa3e852004-01-04 18:06:42 +00001159#else
1160 /* if some code is already present, then the pages are already
1161 protected. So we handle the case where only the first TB is
1162 allocated in a physical page */
1163 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001164 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001165 }
1166#endif
bellardd720b932004-04-25 17:57:43 +00001167
1168#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001169}
1170
1171/* Allocate a new translation block. Flush the translation buffer if
1172 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001173TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001174{
1175 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001176
bellard26a5f132008-05-28 12:30:31 +00001177 if (nb_tbs >= code_gen_max_blocks ||
1178 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001179 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001180 tb = &tbs[nb_tbs++];
1181 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001182 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001183 return tb;
1184}
1185
pbrook2e70f6e2008-06-29 01:03:05 +00001186void tb_free(TranslationBlock *tb)
1187{
thsbf20dc02008-06-30 17:22:19 +00001188 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001189 Ignore the hard cases and just back up if this TB happens to
1190 be the last one generated. */
1191 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1192 code_gen_ptr = tb->tc_ptr;
1193 nb_tbs--;
1194 }
1195}
1196
bellard9fa3e852004-01-04 18:06:42 +00001197/* add a new TB and link it to the physical page tables. phys_page2 is
1198 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001199void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001200 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001201{
bellard9fa3e852004-01-04 18:06:42 +00001202 unsigned int h;
1203 TranslationBlock **ptb;
1204
pbrookc8a706f2008-06-02 16:16:42 +00001205 /* Grab the mmap lock to stop another thread invalidating this TB
1206 before we are done. */
1207 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001208 /* add in the physical hash table */
1209 h = tb_phys_hash_func(phys_pc);
1210 ptb = &tb_phys_hash[h];
1211 tb->phys_hash_next = *ptb;
1212 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001213
1214 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001215 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1216 if (phys_page2 != -1)
1217 tb_alloc_page(tb, 1, phys_page2);
1218 else
1219 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001220
bellardd4e81642003-05-25 16:46:15 +00001221 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1222 tb->jmp_next[0] = NULL;
1223 tb->jmp_next[1] = NULL;
1224
1225 /* init original jump addresses */
1226 if (tb->tb_next_offset[0] != 0xffff)
1227 tb_reset_jump(tb, 0);
1228 if (tb->tb_next_offset[1] != 0xffff)
1229 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001230
1231#ifdef DEBUG_TB_CHECK
1232 tb_page_check();
1233#endif
pbrookc8a706f2008-06-02 16:16:42 +00001234 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001235}
1236
bellarda513fe12003-05-27 23:29:48 +00001237/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1238 tb[1].tc_ptr. Return NULL if not found */
1239TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1240{
1241 int m_min, m_max, m;
1242 unsigned long v;
1243 TranslationBlock *tb;
1244
1245 if (nb_tbs <= 0)
1246 return NULL;
1247 if (tc_ptr < (unsigned long)code_gen_buffer ||
1248 tc_ptr >= (unsigned long)code_gen_ptr)
1249 return NULL;
1250 /* binary search (cf Knuth) */
1251 m_min = 0;
1252 m_max = nb_tbs - 1;
1253 while (m_min <= m_max) {
1254 m = (m_min + m_max) >> 1;
1255 tb = &tbs[m];
1256 v = (unsigned long)tb->tc_ptr;
1257 if (v == tc_ptr)
1258 return tb;
1259 else if (tc_ptr < v) {
1260 m_max = m - 1;
1261 } else {
1262 m_min = m + 1;
1263 }
ths5fafdf22007-09-16 21:08:06 +00001264 }
bellarda513fe12003-05-27 23:29:48 +00001265 return &tbs[m_max];
1266}
bellard75012672003-06-21 13:11:07 +00001267
bellardea041c02003-06-25 16:16:50 +00001268static void tb_reset_jump_recursive(TranslationBlock *tb);
1269
1270static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1271{
1272 TranslationBlock *tb1, *tb_next, **ptb;
1273 unsigned int n1;
1274
1275 tb1 = tb->jmp_next[n];
1276 if (tb1 != NULL) {
1277 /* find head of list */
1278 for(;;) {
1279 n1 = (long)tb1 & 3;
1280 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1281 if (n1 == 2)
1282 break;
1283 tb1 = tb1->jmp_next[n1];
1284 }
1285 /* we are now sure now that tb jumps to tb1 */
1286 tb_next = tb1;
1287
1288 /* remove tb from the jmp_first list */
1289 ptb = &tb_next->jmp_first;
1290 for(;;) {
1291 tb1 = *ptb;
1292 n1 = (long)tb1 & 3;
1293 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1294 if (n1 == n && tb1 == tb)
1295 break;
1296 ptb = &tb1->jmp_next[n1];
1297 }
1298 *ptb = tb->jmp_next[n];
1299 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001300
bellardea041c02003-06-25 16:16:50 +00001301 /* suppress the jump to next tb in generated code */
1302 tb_reset_jump(tb, n);
1303
bellard01243112004-01-04 15:48:17 +00001304 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001305 tb_reset_jump_recursive(tb_next);
1306 }
1307}
1308
1309static void tb_reset_jump_recursive(TranslationBlock *tb)
1310{
1311 tb_reset_jump_recursive2(tb, 0);
1312 tb_reset_jump_recursive2(tb, 1);
1313}
1314
bellard1fddef42005-04-17 19:16:13 +00001315#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001316static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1317{
j_mayer9b3c35e2007-04-07 11:21:28 +00001318 target_phys_addr_t addr;
1319 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001320 ram_addr_t ram_addr;
1321 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001322
pbrookc2f07f82006-04-08 17:14:56 +00001323 addr = cpu_get_phys_page_debug(env, pc);
1324 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1325 if (!p) {
1326 pd = IO_MEM_UNASSIGNED;
1327 } else {
1328 pd = p->phys_offset;
1329 }
1330 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001331 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001332}
bellardc27004e2005-01-03 23:35:10 +00001333#endif
bellardd720b932004-04-25 17:57:43 +00001334
pbrook6658ffb2007-03-16 23:58:11 +00001335/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001336int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1337 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001338{
aliguorib4051332008-11-18 20:14:20 +00001339 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001340 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001341
aliguorib4051332008-11-18 20:14:20 +00001342 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1343 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1344 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1345 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1346 return -EINVAL;
1347 }
aliguoria1d1bb32008-11-18 20:07:32 +00001348 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001349
aliguoria1d1bb32008-11-18 20:07:32 +00001350 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001351 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001352 wp->flags = flags;
1353
aliguori2dc9f412008-11-18 20:56:59 +00001354 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001355 if (flags & BP_GDB)
1356 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1357 else
1358 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001359
pbrook6658ffb2007-03-16 23:58:11 +00001360 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001361
1362 if (watchpoint)
1363 *watchpoint = wp;
1364 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001365}
1366
aliguoria1d1bb32008-11-18 20:07:32 +00001367/* Remove a specific watchpoint. */
1368int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1369 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001370{
aliguorib4051332008-11-18 20:14:20 +00001371 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001372 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001373
aliguoric0ce9982008-11-25 22:13:57 +00001374 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001375 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001376 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001377 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001378 return 0;
1379 }
1380 }
aliguoria1d1bb32008-11-18 20:07:32 +00001381 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001382}
1383
aliguoria1d1bb32008-11-18 20:07:32 +00001384/* Remove a specific watchpoint by reference. */
1385void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1386{
aliguoric0ce9982008-11-25 22:13:57 +00001387 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001388
aliguoria1d1bb32008-11-18 20:07:32 +00001389 tlb_flush_page(env, watchpoint->vaddr);
1390
1391 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001392}
1393
aliguoria1d1bb32008-11-18 20:07:32 +00001394/* Remove all matching watchpoints. */
1395void cpu_watchpoint_remove_all(CPUState *env, int mask)
1396{
aliguoric0ce9982008-11-25 22:13:57 +00001397 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001398
aliguoric0ce9982008-11-25 22:13:57 +00001399 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001400 if (wp->flags & mask)
1401 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001402 }
aliguoria1d1bb32008-11-18 20:07:32 +00001403}
1404
1405/* Add a breakpoint. */
1406int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1407 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001408{
bellard1fddef42005-04-17 19:16:13 +00001409#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001410 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001411
aliguoria1d1bb32008-11-18 20:07:32 +00001412 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001413
1414 bp->pc = pc;
1415 bp->flags = flags;
1416
aliguori2dc9f412008-11-18 20:56:59 +00001417 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001418 if (flags & BP_GDB)
1419 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1420 else
1421 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001422
1423 breakpoint_invalidate(env, pc);
1424
1425 if (breakpoint)
1426 *breakpoint = bp;
1427 return 0;
1428#else
1429 return -ENOSYS;
1430#endif
1431}
1432
1433/* Remove a specific breakpoint. */
1434int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1435{
1436#if defined(TARGET_HAS_ICE)
1437 CPUBreakpoint *bp;
1438
aliguoric0ce9982008-11-25 22:13:57 +00001439 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001440 if (bp->pc == pc && bp->flags == flags) {
1441 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001442 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001443 }
bellard4c3a88a2003-07-26 12:06:08 +00001444 }
aliguoria1d1bb32008-11-18 20:07:32 +00001445 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001446#else
aliguoria1d1bb32008-11-18 20:07:32 +00001447 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001448#endif
1449}
1450
aliguoria1d1bb32008-11-18 20:07:32 +00001451/* Remove a specific breakpoint by reference. */
1452void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001453{
bellard1fddef42005-04-17 19:16:13 +00001454#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001455 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001456
aliguoria1d1bb32008-11-18 20:07:32 +00001457 breakpoint_invalidate(env, breakpoint->pc);
1458
1459 qemu_free(breakpoint);
1460#endif
1461}
1462
1463/* Remove all matching breakpoints. */
1464void cpu_breakpoint_remove_all(CPUState *env, int mask)
1465{
1466#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001467 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001468
aliguoric0ce9982008-11-25 22:13:57 +00001469 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001470 if (bp->flags & mask)
1471 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001472 }
bellard4c3a88a2003-07-26 12:06:08 +00001473#endif
1474}
1475
bellardc33a3462003-07-29 20:50:33 +00001476/* enable or disable single step mode. EXCP_DEBUG is returned by the
1477 CPU loop after each instruction */
1478void cpu_single_step(CPUState *env, int enabled)
1479{
bellard1fddef42005-04-17 19:16:13 +00001480#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001481 if (env->singlestep_enabled != enabled) {
1482 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001483 if (kvm_enabled())
1484 kvm_update_guest_debug(env, 0);
1485 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001486 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001487 /* XXX: only flush what is necessary */
1488 tb_flush(env);
1489 }
bellardc33a3462003-07-29 20:50:33 +00001490 }
1491#endif
1492}
1493
bellard34865132003-10-05 14:28:56 +00001494/* enable or disable low levels log */
1495void cpu_set_log(int log_flags)
1496{
1497 loglevel = log_flags;
1498 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001499 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001500 if (!logfile) {
1501 perror(logfilename);
1502 _exit(1);
1503 }
bellard9fa3e852004-01-04 18:06:42 +00001504#if !defined(CONFIG_SOFTMMU)
1505 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1506 {
blueswir1b55266b2008-09-20 08:07:15 +00001507 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001508 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1509 }
1510#else
bellard34865132003-10-05 14:28:56 +00001511 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001512#endif
pbrooke735b912007-06-30 13:53:24 +00001513 log_append = 1;
1514 }
1515 if (!loglevel && logfile) {
1516 fclose(logfile);
1517 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001518 }
1519}
1520
1521void cpu_set_log_filename(const char *filename)
1522{
1523 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001524 if (logfile) {
1525 fclose(logfile);
1526 logfile = NULL;
1527 }
1528 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001529}
bellardc33a3462003-07-29 20:50:33 +00001530
aurel323098dba2009-03-07 21:28:24 +00001531static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001532{
pbrookd5975362008-06-07 20:50:51 +00001533#if defined(USE_NPTL)
1534 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1535 problem and hope the cpu will stop of its own accord. For userspace
1536 emulation this often isn't actually as bad as it sounds. Often
1537 signals are used primarily to interrupt blocking syscalls. */
1538#else
aurel323098dba2009-03-07 21:28:24 +00001539 TranslationBlock *tb;
1540 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
1541
1542 tb = env->current_tb;
1543 /* if the cpu is currently executing code, we must unlink it and
1544 all the potentially executing TB */
1545 if (tb && !testandset(&interrupt_lock)) {
1546 env->current_tb = NULL;
1547 tb_reset_jump_recursive(tb);
1548 resetlock(&interrupt_lock);
1549 }
1550#endif
1551}
1552
1553/* mask must never be zero, except for A20 change call */
1554void cpu_interrupt(CPUState *env, int mask)
1555{
1556 int old_mask;
1557
1558 old_mask = env->interrupt_request;
1559 env->interrupt_request |= mask;
1560
aliguori8edac962009-04-24 18:03:45 +00001561#ifndef CONFIG_USER_ONLY
1562 /*
1563 * If called from iothread context, wake the target cpu in
1564 * case its halted.
1565 */
1566 if (!qemu_cpu_self(env)) {
1567 qemu_cpu_kick(env);
1568 return;
1569 }
1570#endif
1571
pbrook2e70f6e2008-06-29 01:03:05 +00001572 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001573 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001574#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001575 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001576 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001577 cpu_abort(env, "Raised interrupt while not in I/O function");
1578 }
1579#endif
1580 } else {
aurel323098dba2009-03-07 21:28:24 +00001581 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001582 }
1583}
1584
bellardb54ad042004-05-20 13:42:52 +00001585void cpu_reset_interrupt(CPUState *env, int mask)
1586{
1587 env->interrupt_request &= ~mask;
1588}
1589
aurel323098dba2009-03-07 21:28:24 +00001590void cpu_exit(CPUState *env)
1591{
1592 env->exit_request = 1;
1593 cpu_unlink_tb(env);
1594}
1595
blueswir1c7cd6a32008-10-02 18:27:46 +00001596const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001597 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001598 "show generated host assembly code for each compiled TB" },
1599 { CPU_LOG_TB_IN_ASM, "in_asm",
1600 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001601 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001602 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001603 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001604 "show micro ops "
1605#ifdef TARGET_I386
1606 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001607#endif
blueswir1e01a1152008-03-14 17:37:11 +00001608 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001609 { CPU_LOG_INT, "int",
1610 "show interrupts/exceptions in short format" },
1611 { CPU_LOG_EXEC, "exec",
1612 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001613 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001614 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001615#ifdef TARGET_I386
1616 { CPU_LOG_PCALL, "pcall",
1617 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001618 { CPU_LOG_RESET, "cpu_reset",
1619 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001620#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001621#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001622 { CPU_LOG_IOPORT, "ioport",
1623 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001624#endif
bellardf193c792004-03-21 17:06:25 +00001625 { 0, NULL, NULL },
1626};
1627
1628static int cmp1(const char *s1, int n, const char *s2)
1629{
1630 if (strlen(s2) != n)
1631 return 0;
1632 return memcmp(s1, s2, n) == 0;
1633}
ths3b46e622007-09-17 08:09:54 +00001634
bellardf193c792004-03-21 17:06:25 +00001635/* takes a comma separated list of log masks. Return 0 if error. */
1636int cpu_str_to_log_mask(const char *str)
1637{
blueswir1c7cd6a32008-10-02 18:27:46 +00001638 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001639 int mask;
1640 const char *p, *p1;
1641
1642 p = str;
1643 mask = 0;
1644 for(;;) {
1645 p1 = strchr(p, ',');
1646 if (!p1)
1647 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001648 if(cmp1(p,p1-p,"all")) {
1649 for(item = cpu_log_items; item->mask != 0; item++) {
1650 mask |= item->mask;
1651 }
1652 } else {
bellardf193c792004-03-21 17:06:25 +00001653 for(item = cpu_log_items; item->mask != 0; item++) {
1654 if (cmp1(p, p1 - p, item->name))
1655 goto found;
1656 }
1657 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001658 }
bellardf193c792004-03-21 17:06:25 +00001659 found:
1660 mask |= item->mask;
1661 if (*p1 != ',')
1662 break;
1663 p = p1 + 1;
1664 }
1665 return mask;
1666}
bellardea041c02003-06-25 16:16:50 +00001667
bellard75012672003-06-21 13:11:07 +00001668void cpu_abort(CPUState *env, const char *fmt, ...)
1669{
1670 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001671 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001672
1673 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001674 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001675 fprintf(stderr, "qemu: fatal: ");
1676 vfprintf(stderr, fmt, ap);
1677 fprintf(stderr, "\n");
1678#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001679 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1680#else
1681 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001682#endif
aliguori93fcfe32009-01-15 22:34:14 +00001683 if (qemu_log_enabled()) {
1684 qemu_log("qemu: fatal: ");
1685 qemu_log_vprintf(fmt, ap2);
1686 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001687#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001688 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001689#else
aliguori93fcfe32009-01-15 22:34:14 +00001690 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001691#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001692 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001693 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001694 }
pbrook493ae1f2007-11-23 16:53:59 +00001695 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001696 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001697 abort();
1698}
1699
thsc5be9f02007-02-28 20:20:53 +00001700CPUState *cpu_copy(CPUState *env)
1701{
ths01ba9812007-12-09 02:22:57 +00001702 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001703 CPUState *next_cpu = new_env->next_cpu;
1704 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001705#if defined(TARGET_HAS_ICE)
1706 CPUBreakpoint *bp;
1707 CPUWatchpoint *wp;
1708#endif
1709
thsc5be9f02007-02-28 20:20:53 +00001710 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001711
1712 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001713 new_env->next_cpu = next_cpu;
1714 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001715
1716 /* Clone all break/watchpoints.
1717 Note: Once we support ptrace with hw-debug register access, make sure
1718 BP_CPU break/watchpoints are handled correctly on clone. */
1719 TAILQ_INIT(&env->breakpoints);
1720 TAILQ_INIT(&env->watchpoints);
1721#if defined(TARGET_HAS_ICE)
1722 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1723 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1724 }
1725 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1726 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1727 wp->flags, NULL);
1728 }
1729#endif
1730
thsc5be9f02007-02-28 20:20:53 +00001731 return new_env;
1732}
1733
bellard01243112004-01-04 15:48:17 +00001734#if !defined(CONFIG_USER_ONLY)
1735
edgar_igl5c751e92008-05-06 08:44:21 +00001736static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1737{
1738 unsigned int i;
1739
1740 /* Discard jump cache entries for any tb which might potentially
1741 overlap the flushed page. */
1742 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1743 memset (&env->tb_jmp_cache[i], 0,
1744 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1745
1746 i = tb_jmp_cache_hash_page(addr);
1747 memset (&env->tb_jmp_cache[i], 0,
1748 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1749}
1750
bellardee8b7022004-02-03 23:35:10 +00001751/* NOTE: if flush_global is true, also flush global entries (not
1752 implemented yet) */
1753void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001754{
bellard33417e72003-08-10 21:47:01 +00001755 int i;
bellard01243112004-01-04 15:48:17 +00001756
bellard9fa3e852004-01-04 18:06:42 +00001757#if defined(DEBUG_TLB)
1758 printf("tlb_flush:\n");
1759#endif
bellard01243112004-01-04 15:48:17 +00001760 /* must reset current TB so that interrupts cannot modify the
1761 links while we are modifying them */
1762 env->current_tb = NULL;
1763
bellard33417e72003-08-10 21:47:01 +00001764 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001765 int mmu_idx;
1766 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1767 env->tlb_table[mmu_idx][i].addr_read = -1;
1768 env->tlb_table[mmu_idx][i].addr_write = -1;
1769 env->tlb_table[mmu_idx][i].addr_code = -1;
1770 }
bellard33417e72003-08-10 21:47:01 +00001771 }
bellard9fa3e852004-01-04 18:06:42 +00001772
bellard8a40a182005-11-20 10:35:40 +00001773 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001774
blueswir1640f42e2009-04-19 10:18:01 +00001775#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001776 if (env->kqemu_enabled) {
1777 kqemu_flush(env, flush_global);
1778 }
1779#endif
bellarde3db7222005-01-26 22:00:47 +00001780 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001781}
1782
bellard274da6b2004-05-20 21:56:27 +00001783static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001784{
ths5fafdf22007-09-16 21:08:06 +00001785 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001786 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001787 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001788 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001789 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001790 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1791 tlb_entry->addr_read = -1;
1792 tlb_entry->addr_write = -1;
1793 tlb_entry->addr_code = -1;
1794 }
bellard61382a52003-10-27 21:22:23 +00001795}
1796
bellard2e126692004-04-25 21:28:44 +00001797void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001798{
bellard8a40a182005-11-20 10:35:40 +00001799 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001800 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001801
bellard9fa3e852004-01-04 18:06:42 +00001802#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001803 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001804#endif
bellard01243112004-01-04 15:48:17 +00001805 /* must reset current TB so that interrupts cannot modify the
1806 links while we are modifying them */
1807 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001808
bellard61382a52003-10-27 21:22:23 +00001809 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001810 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001811 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1812 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001813
edgar_igl5c751e92008-05-06 08:44:21 +00001814 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001815
blueswir1640f42e2009-04-19 10:18:01 +00001816#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001817 if (env->kqemu_enabled) {
1818 kqemu_flush_page(env, addr);
1819 }
1820#endif
bellard9fa3e852004-01-04 18:06:42 +00001821}
1822
bellard9fa3e852004-01-04 18:06:42 +00001823/* update the TLBs so that writes to code in the virtual page 'addr'
1824 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001825static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001826{
ths5fafdf22007-09-16 21:08:06 +00001827 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001828 ram_addr + TARGET_PAGE_SIZE,
1829 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001830}
1831
bellard9fa3e852004-01-04 18:06:42 +00001832/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001833 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001834static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001835 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001836{
bellard3a7d9292005-08-21 09:26:42 +00001837 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001838}
1839
ths5fafdf22007-09-16 21:08:06 +00001840static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001841 unsigned long start, unsigned long length)
1842{
1843 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001844 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1845 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001846 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001847 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001848 }
1849 }
1850}
1851
pbrook5579c7f2009-04-11 14:47:08 +00001852/* Note: start and end must be within the same ram block. */
bellard3a7d9292005-08-21 09:26:42 +00001853void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001854 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001855{
1856 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001857 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001858 int i, mask, len;
1859 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001860
1861 start &= TARGET_PAGE_MASK;
1862 end = TARGET_PAGE_ALIGN(end);
1863
1864 length = end - start;
1865 if (length == 0)
1866 return;
bellard0a962c02005-02-10 22:00:27 +00001867 len = length >> TARGET_PAGE_BITS;
blueswir1640f42e2009-04-19 10:18:01 +00001868#ifdef CONFIG_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001869 /* XXX: should not depend on cpu context */
1870 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001871 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001872 ram_addr_t addr;
1873 addr = start;
1874 for(i = 0; i < len; i++) {
1875 kqemu_set_notdirty(env, addr);
1876 addr += TARGET_PAGE_SIZE;
1877 }
bellard3a7d9292005-08-21 09:26:42 +00001878 }
1879#endif
bellardf23db162005-08-21 19:12:28 +00001880 mask = ~dirty_flags;
1881 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1882 for(i = 0; i < len; i++)
1883 p[i] &= mask;
1884
bellard1ccde1c2004-02-06 19:46:14 +00001885 /* we modify the TLB cache so that the dirty bit will be set again
1886 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001887 start1 = (unsigned long)qemu_get_ram_ptr(start);
1888 /* Chek that we don't span multiple blocks - this breaks the
1889 address comparisons below. */
1890 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1891 != (end - 1) - start) {
1892 abort();
1893 }
1894
bellard6a00d602005-11-21 23:25:50 +00001895 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001896 int mmu_idx;
1897 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1898 for(i = 0; i < CPU_TLB_SIZE; i++)
1899 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
1900 start1, length);
1901 }
bellard6a00d602005-11-21 23:25:50 +00001902 }
bellard1ccde1c2004-02-06 19:46:14 +00001903}
1904
aliguori74576192008-10-06 14:02:03 +00001905int cpu_physical_memory_set_dirty_tracking(int enable)
1906{
1907 in_migration = enable;
Jan Kiszkab0a46a32009-05-02 00:22:51 +02001908 if (kvm_enabled()) {
1909 return kvm_set_migration_log(enable);
1910 }
aliguori74576192008-10-06 14:02:03 +00001911 return 0;
1912}
1913
1914int cpu_physical_memory_get_dirty_tracking(void)
1915{
1916 return in_migration;
1917}
1918
Jan Kiszka151f7742009-05-01 20:52:47 +02001919int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
1920 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00001921{
Jan Kiszka151f7742009-05-01 20:52:47 +02001922 int ret = 0;
1923
aliguori2bec46d2008-11-24 20:21:41 +00001924 if (kvm_enabled())
Jan Kiszka151f7742009-05-01 20:52:47 +02001925 ret = kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1926 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00001927}
1928
bellard3a7d9292005-08-21 09:26:42 +00001929static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1930{
1931 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001932 void *p;
bellard3a7d9292005-08-21 09:26:42 +00001933
bellard84b7b8e2005-11-28 21:19:04 +00001934 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00001935 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
1936 + tlb_entry->addend);
1937 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00001938 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001939 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001940 }
1941 }
1942}
1943
1944/* update the TLB according to the current state of the dirty bits */
1945void cpu_tlb_update_dirty(CPUState *env)
1946{
1947 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001948 int mmu_idx;
1949 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1950 for(i = 0; i < CPU_TLB_SIZE; i++)
1951 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
1952 }
bellard3a7d9292005-08-21 09:26:42 +00001953}
1954
pbrook0f459d12008-06-09 00:20:13 +00001955static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001956{
pbrook0f459d12008-06-09 00:20:13 +00001957 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1958 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001959}
1960
pbrook0f459d12008-06-09 00:20:13 +00001961/* update the TLB corresponding to virtual page vaddr
1962 so that it is no longer dirty */
1963static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001964{
bellard1ccde1c2004-02-06 19:46:14 +00001965 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001966 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00001967
pbrook0f459d12008-06-09 00:20:13 +00001968 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001969 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001970 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1971 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00001972}
1973
bellard59817cc2004-02-16 22:01:13 +00001974/* add a new TLB entry. At most one entry for a given virtual address
1975 is permitted. Return 0 if OK or 2 if the page could not be mapped
1976 (can only happen in non SOFTMMU mode for I/O pages or pages
1977 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001978int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1979 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001980 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001981{
bellard92e873b2004-05-21 14:52:29 +00001982 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001983 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001984 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001985 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001986 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001987 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001988 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001989 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001990 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001991 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001992
bellard92e873b2004-05-21 14:52:29 +00001993 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001994 if (!p) {
1995 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001996 } else {
1997 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001998 }
1999#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002000 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2001 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002002#endif
2003
2004 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002005 address = vaddr;
2006 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2007 /* IO memory case (romd handled later) */
2008 address |= TLB_MMIO;
2009 }
pbrook5579c7f2009-04-11 14:47:08 +00002010 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002011 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2012 /* Normal RAM. */
2013 iotlb = pd & TARGET_PAGE_MASK;
2014 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2015 iotlb |= IO_MEM_NOTDIRTY;
2016 else
2017 iotlb |= IO_MEM_ROM;
2018 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002019 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002020 It would be nice to pass an offset from the base address
2021 of that region. This would avoid having to special case RAM,
2022 and avoid full address decoding in every device.
2023 We can't use the high bits of pd for this because
2024 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002025 iotlb = (pd & ~TARGET_PAGE_MASK);
2026 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002027 iotlb += p->region_offset;
2028 } else {
2029 iotlb += paddr;
2030 }
pbrook0f459d12008-06-09 00:20:13 +00002031 }
pbrook6658ffb2007-03-16 23:58:11 +00002032
pbrook0f459d12008-06-09 00:20:13 +00002033 code_address = address;
2034 /* Make accesses to pages with watchpoints go via the
2035 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002036 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002037 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002038 iotlb = io_mem_watch + paddr;
2039 /* TODO: The memory case can be optimized by not trapping
2040 reads of pages with a write breakpoint. */
2041 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002042 }
pbrook0f459d12008-06-09 00:20:13 +00002043 }
balrogd79acba2007-06-26 20:01:13 +00002044
pbrook0f459d12008-06-09 00:20:13 +00002045 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2046 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2047 te = &env->tlb_table[mmu_idx][index];
2048 te->addend = addend - vaddr;
2049 if (prot & PAGE_READ) {
2050 te->addr_read = address;
2051 } else {
2052 te->addr_read = -1;
2053 }
edgar_igl5c751e92008-05-06 08:44:21 +00002054
pbrook0f459d12008-06-09 00:20:13 +00002055 if (prot & PAGE_EXEC) {
2056 te->addr_code = code_address;
2057 } else {
2058 te->addr_code = -1;
2059 }
2060 if (prot & PAGE_WRITE) {
2061 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2062 (pd & IO_MEM_ROMD)) {
2063 /* Write access calls the I/O callback. */
2064 te->addr_write = address | TLB_MMIO;
2065 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2066 !cpu_physical_memory_is_dirty(pd)) {
2067 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002068 } else {
pbrook0f459d12008-06-09 00:20:13 +00002069 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002070 }
pbrook0f459d12008-06-09 00:20:13 +00002071 } else {
2072 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002073 }
bellard9fa3e852004-01-04 18:06:42 +00002074 return ret;
2075}
2076
bellard01243112004-01-04 15:48:17 +00002077#else
2078
bellardee8b7022004-02-03 23:35:10 +00002079void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002080{
2081}
2082
bellard2e126692004-04-25 21:28:44 +00002083void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002084{
2085}
2086
ths5fafdf22007-09-16 21:08:06 +00002087int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2088 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002089 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002090{
bellard9fa3e852004-01-04 18:06:42 +00002091 return 0;
2092}
bellard33417e72003-08-10 21:47:01 +00002093
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002094/*
2095 * Walks guest process memory "regions" one by one
2096 * and calls callback function 'fn' for each region.
2097 */
2098int walk_memory_regions(void *priv,
2099 int (*fn)(void *, unsigned long, unsigned long, unsigned long))
bellard9fa3e852004-01-04 18:06:42 +00002100{
2101 unsigned long start, end;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002102 PageDesc *p = NULL;
bellard9fa3e852004-01-04 18:06:42 +00002103 int i, j, prot, prot1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002104 int rc = 0;
bellard9fa3e852004-01-04 18:06:42 +00002105
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002106 start = end = -1;
bellard9fa3e852004-01-04 18:06:42 +00002107 prot = 0;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002108
2109 for (i = 0; i <= L1_SIZE; i++) {
2110 p = (i < L1_SIZE) ? l1_map[i] : NULL;
2111 for (j = 0; j < L2_SIZE; j++) {
2112 prot1 = (p == NULL) ? 0 : p[j].flags;
2113 /*
2114 * "region" is one continuous chunk of memory
2115 * that has same protection flags set.
2116 */
bellard9fa3e852004-01-04 18:06:42 +00002117 if (prot1 != prot) {
2118 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2119 if (start != -1) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002120 rc = (*fn)(priv, start, end, prot);
2121 /* callback can stop iteration by returning != 0 */
2122 if (rc != 0)
2123 return (rc);
bellard9fa3e852004-01-04 18:06:42 +00002124 }
2125 if (prot1 != 0)
2126 start = end;
2127 else
2128 start = -1;
2129 prot = prot1;
2130 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002131 if (p == NULL)
bellard9fa3e852004-01-04 18:06:42 +00002132 break;
2133 }
bellard33417e72003-08-10 21:47:01 +00002134 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002135 return (rc);
2136}
2137
2138static int dump_region(void *priv, unsigned long start,
2139 unsigned long end, unsigned long prot)
2140{
2141 FILE *f = (FILE *)priv;
2142
2143 (void) fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
2144 start, end, end - start,
2145 ((prot & PAGE_READ) ? 'r' : '-'),
2146 ((prot & PAGE_WRITE) ? 'w' : '-'),
2147 ((prot & PAGE_EXEC) ? 'x' : '-'));
2148
2149 return (0);
2150}
2151
2152/* dump memory mappings */
2153void page_dump(FILE *f)
2154{
2155 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2156 "start", "end", "size", "prot");
2157 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002158}
2159
pbrook53a59602006-03-25 19:31:22 +00002160int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002161{
bellard9fa3e852004-01-04 18:06:42 +00002162 PageDesc *p;
2163
2164 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002165 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002166 return 0;
2167 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002168}
2169
bellard9fa3e852004-01-04 18:06:42 +00002170/* modify the flags of a page and invalidate the code if
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002171 necessary. The flag PAGE_WRITE_ORG is positioned automatically
bellard9fa3e852004-01-04 18:06:42 +00002172 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002173void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002174{
2175 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002176 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002177
pbrookc8a706f2008-06-02 16:16:42 +00002178 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002179 start = start & TARGET_PAGE_MASK;
2180 end = TARGET_PAGE_ALIGN(end);
2181 if (flags & PAGE_WRITE)
2182 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002183 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2184 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002185 /* We may be called for host regions that are outside guest
2186 address space. */
2187 if (!p)
2188 return;
bellard9fa3e852004-01-04 18:06:42 +00002189 /* if the write protection is set, then we invalidate the code
2190 inside */
ths5fafdf22007-09-16 21:08:06 +00002191 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002192 (flags & PAGE_WRITE) &&
2193 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002194 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002195 }
2196 p->flags = flags;
2197 }
bellard9fa3e852004-01-04 18:06:42 +00002198}
2199
ths3d97b402007-11-02 19:02:07 +00002200int page_check_range(target_ulong start, target_ulong len, int flags)
2201{
2202 PageDesc *p;
2203 target_ulong end;
2204 target_ulong addr;
2205
balrog55f280c2008-10-28 10:24:11 +00002206 if (start + len < start)
2207 /* we've wrapped around */
2208 return -1;
2209
ths3d97b402007-11-02 19:02:07 +00002210 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2211 start = start & TARGET_PAGE_MASK;
2212
ths3d97b402007-11-02 19:02:07 +00002213 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2214 p = page_find(addr >> TARGET_PAGE_BITS);
2215 if( !p )
2216 return -1;
2217 if( !(p->flags & PAGE_VALID) )
2218 return -1;
2219
bellarddae32702007-11-14 10:51:00 +00002220 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002221 return -1;
bellarddae32702007-11-14 10:51:00 +00002222 if (flags & PAGE_WRITE) {
2223 if (!(p->flags & PAGE_WRITE_ORG))
2224 return -1;
2225 /* unprotect the page if it was put read-only because it
2226 contains translated code */
2227 if (!(p->flags & PAGE_WRITE)) {
2228 if (!page_unprotect(addr, 0, NULL))
2229 return -1;
2230 }
2231 return 0;
2232 }
ths3d97b402007-11-02 19:02:07 +00002233 }
2234 return 0;
2235}
2236
bellard9fa3e852004-01-04 18:06:42 +00002237/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002238 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002239int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002240{
2241 unsigned int page_index, prot, pindex;
2242 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002243 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002244
pbrookc8a706f2008-06-02 16:16:42 +00002245 /* Technically this isn't safe inside a signal handler. However we
2246 know this only ever happens in a synchronous SEGV handler, so in
2247 practice it seems to be ok. */
2248 mmap_lock();
2249
bellard83fb7ad2004-07-05 21:25:26 +00002250 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002251 page_index = host_start >> TARGET_PAGE_BITS;
2252 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002253 if (!p1) {
2254 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002255 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002256 }
bellard83fb7ad2004-07-05 21:25:26 +00002257 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002258 p = p1;
2259 prot = 0;
2260 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2261 prot |= p->flags;
2262 p++;
2263 }
2264 /* if the page was really writable, then we change its
2265 protection back to writable */
2266 if (prot & PAGE_WRITE_ORG) {
2267 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2268 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002269 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002270 (prot & PAGE_BITS) | PAGE_WRITE);
2271 p1[pindex].flags |= PAGE_WRITE;
2272 /* and since the content will be modified, we must invalidate
2273 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002274 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002275#ifdef DEBUG_TB_CHECK
2276 tb_invalidate_check(address);
2277#endif
pbrookc8a706f2008-06-02 16:16:42 +00002278 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002279 return 1;
2280 }
2281 }
pbrookc8a706f2008-06-02 16:16:42 +00002282 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002283 return 0;
2284}
2285
bellard6a00d602005-11-21 23:25:50 +00002286static inline void tlb_set_dirty(CPUState *env,
2287 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002288{
2289}
bellard9fa3e852004-01-04 18:06:42 +00002290#endif /* defined(CONFIG_USER_ONLY) */
2291
pbrooke2eef172008-06-08 01:09:01 +00002292#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002293
blueswir1db7b5422007-05-26 17:36:03 +00002294static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002295 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002296static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002297 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002298#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2299 need_subpage) \
2300 do { \
2301 if (addr > start_addr) \
2302 start_addr2 = 0; \
2303 else { \
2304 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2305 if (start_addr2 > 0) \
2306 need_subpage = 1; \
2307 } \
2308 \
blueswir149e9fba2007-05-30 17:25:06 +00002309 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002310 end_addr2 = TARGET_PAGE_SIZE - 1; \
2311 else { \
2312 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2313 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2314 need_subpage = 1; \
2315 } \
2316 } while (0)
2317
bellard33417e72003-08-10 21:47:01 +00002318/* register physical memory. 'size' must be a multiple of the target
2319 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002320 io memory page. The address used when calling the IO function is
2321 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002322 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002323 before calculating this offset. This should not be a problem unless
2324 the low bits of start_addr and region_offset differ. */
2325void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2326 ram_addr_t size,
2327 ram_addr_t phys_offset,
2328 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002329{
bellard108c49b2005-07-24 12:55:09 +00002330 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002331 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002332 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002333 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002334 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002335
blueswir1640f42e2009-04-19 10:18:01 +00002336#ifdef CONFIG_KQEMU
bellardda260242008-05-30 20:48:25 +00002337 /* XXX: should not depend on cpu context */
2338 env = first_cpu;
2339 if (env->kqemu_enabled) {
2340 kqemu_set_phys_mem(start_addr, size, phys_offset);
2341 }
2342#endif
aliguori7ba1e612008-11-05 16:04:33 +00002343 if (kvm_enabled())
2344 kvm_set_phys_mem(start_addr, size, phys_offset);
2345
pbrook67c4d232009-02-23 13:16:07 +00002346 if (phys_offset == IO_MEM_UNASSIGNED) {
2347 region_offset = start_addr;
2348 }
pbrook8da3ff12008-12-01 18:59:50 +00002349 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002350 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002351 end_addr = start_addr + (target_phys_addr_t)size;
2352 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002353 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2354 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002355 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002356 target_phys_addr_t start_addr2, end_addr2;
2357 int need_subpage = 0;
2358
2359 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2360 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002361 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002362 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2363 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002364 &p->phys_offset, orig_memory,
2365 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002366 } else {
2367 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2368 >> IO_MEM_SHIFT];
2369 }
pbrook8da3ff12008-12-01 18:59:50 +00002370 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2371 region_offset);
2372 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002373 } else {
2374 p->phys_offset = phys_offset;
2375 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2376 (phys_offset & IO_MEM_ROMD))
2377 phys_offset += TARGET_PAGE_SIZE;
2378 }
2379 } else {
2380 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2381 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002382 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002383 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002384 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002385 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002386 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002387 target_phys_addr_t start_addr2, end_addr2;
2388 int need_subpage = 0;
2389
2390 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2391 end_addr2, need_subpage);
2392
blueswir14254fab2008-01-01 16:57:19 +00002393 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002394 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002395 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002396 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002397 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002398 phys_offset, region_offset);
2399 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002400 }
2401 }
2402 }
pbrook8da3ff12008-12-01 18:59:50 +00002403 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002404 }
ths3b46e622007-09-17 08:09:54 +00002405
bellard9d420372006-06-25 22:25:22 +00002406 /* since each CPU stores ram addresses in its TLB cache, we must
2407 reset the modified entries */
2408 /* XXX: slow ! */
2409 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2410 tlb_flush(env, 1);
2411 }
bellard33417e72003-08-10 21:47:01 +00002412}
2413
bellardba863452006-09-24 18:41:10 +00002414/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002415ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002416{
2417 PhysPageDesc *p;
2418
2419 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2420 if (!p)
2421 return IO_MEM_UNASSIGNED;
2422 return p->phys_offset;
2423}
2424
aliguorif65ed4c2008-12-09 20:09:57 +00002425void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2426{
2427 if (kvm_enabled())
2428 kvm_coalesce_mmio_region(addr, size);
2429}
2430
2431void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2432{
2433 if (kvm_enabled())
2434 kvm_uncoalesce_mmio_region(addr, size);
2435}
2436
blueswir1640f42e2009-04-19 10:18:01 +00002437#ifdef CONFIG_KQEMU
bellarde9a1ab12007-02-08 23:08:38 +00002438/* XXX: better than nothing */
pbrook94a6b542009-04-11 17:15:54 +00002439static ram_addr_t kqemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002440{
2441 ram_addr_t addr;
pbrook94a6b542009-04-11 17:15:54 +00002442 if ((last_ram_offset + size) > kqemu_phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002443 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
pbrook94a6b542009-04-11 17:15:54 +00002444 (uint64_t)size, (uint64_t)kqemu_phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002445 abort();
2446 }
pbrook94a6b542009-04-11 17:15:54 +00002447 addr = last_ram_offset;
2448 last_ram_offset = TARGET_PAGE_ALIGN(last_ram_offset + size);
bellarde9a1ab12007-02-08 23:08:38 +00002449 return addr;
2450}
pbrook94a6b542009-04-11 17:15:54 +00002451#endif
2452
2453ram_addr_t qemu_ram_alloc(ram_addr_t size)
2454{
2455 RAMBlock *new_block;
2456
blueswir1640f42e2009-04-19 10:18:01 +00002457#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002458 if (kqemu_phys_ram_base) {
2459 return kqemu_ram_alloc(size);
2460 }
2461#endif
2462
2463 size = TARGET_PAGE_ALIGN(size);
2464 new_block = qemu_malloc(sizeof(*new_block));
2465
2466 new_block->host = qemu_vmalloc(size);
2467 new_block->offset = last_ram_offset;
2468 new_block->length = size;
2469
2470 new_block->next = ram_blocks;
2471 ram_blocks = new_block;
2472
2473 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2474 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2475 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2476 0xff, size >> TARGET_PAGE_BITS);
2477
2478 last_ram_offset += size;
2479
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002480 if (kvm_enabled())
2481 kvm_setup_guest_memory(new_block->host, size);
2482
pbrook94a6b542009-04-11 17:15:54 +00002483 return new_block->offset;
2484}
bellarde9a1ab12007-02-08 23:08:38 +00002485
2486void qemu_ram_free(ram_addr_t addr)
2487{
pbrook94a6b542009-04-11 17:15:54 +00002488 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002489}
2490
pbrookdc828ca2009-04-09 22:21:07 +00002491/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002492 With the exception of the softmmu code in this file, this should
2493 only be used for local memory (e.g. video ram) that the device owns,
2494 and knows it isn't going to access beyond the end of the block.
2495
2496 It should not be used for general purpose DMA.
2497 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2498 */
pbrookdc828ca2009-04-09 22:21:07 +00002499void *qemu_get_ram_ptr(ram_addr_t addr)
2500{
pbrook94a6b542009-04-11 17:15:54 +00002501 RAMBlock *prev;
2502 RAMBlock **prevp;
2503 RAMBlock *block;
2504
blueswir1640f42e2009-04-19 10:18:01 +00002505#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002506 if (kqemu_phys_ram_base) {
2507 return kqemu_phys_ram_base + addr;
2508 }
2509#endif
2510
2511 prev = NULL;
2512 prevp = &ram_blocks;
2513 block = ram_blocks;
2514 while (block && (block->offset > addr
2515 || block->offset + block->length <= addr)) {
2516 if (prev)
2517 prevp = &prev->next;
2518 prev = block;
2519 block = block->next;
2520 }
2521 if (!block) {
2522 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2523 abort();
2524 }
2525 /* Move this entry to to start of the list. */
2526 if (prev) {
2527 prev->next = block->next;
2528 block->next = *prevp;
2529 *prevp = block;
2530 }
2531 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002532}
2533
pbrook5579c7f2009-04-11 14:47:08 +00002534/* Some of the softmmu routines need to translate from a host pointer
2535 (typically a TLB entry) back to a ram offset. */
2536ram_addr_t qemu_ram_addr_from_host(void *ptr)
2537{
pbrook94a6b542009-04-11 17:15:54 +00002538 RAMBlock *prev;
2539 RAMBlock **prevp;
2540 RAMBlock *block;
2541 uint8_t *host = ptr;
2542
blueswir1640f42e2009-04-19 10:18:01 +00002543#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002544 if (kqemu_phys_ram_base) {
2545 return host - kqemu_phys_ram_base;
2546 }
2547#endif
2548
2549 prev = NULL;
2550 prevp = &ram_blocks;
2551 block = ram_blocks;
2552 while (block && (block->host > host
2553 || block->host + block->length <= host)) {
2554 if (prev)
2555 prevp = &prev->next;
2556 prev = block;
2557 block = block->next;
2558 }
2559 if (!block) {
2560 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2561 abort();
2562 }
2563 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002564}
2565
bellarda4193c82004-06-03 14:01:43 +00002566static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002567{
pbrook67d3b952006-12-18 05:03:52 +00002568#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002569 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002570#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002571#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002572 do_unassigned_access(addr, 0, 0, 0, 1);
2573#endif
2574 return 0;
2575}
2576
2577static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2578{
2579#ifdef DEBUG_UNASSIGNED
2580 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2581#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002582#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002583 do_unassigned_access(addr, 0, 0, 0, 2);
2584#endif
2585 return 0;
2586}
2587
2588static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2589{
2590#ifdef DEBUG_UNASSIGNED
2591 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2592#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002593#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002594 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002595#endif
bellard33417e72003-08-10 21:47:01 +00002596 return 0;
2597}
2598
bellarda4193c82004-06-03 14:01:43 +00002599static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002600{
pbrook67d3b952006-12-18 05:03:52 +00002601#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002602 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002603#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002604#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002605 do_unassigned_access(addr, 1, 0, 0, 1);
2606#endif
2607}
2608
2609static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2610{
2611#ifdef DEBUG_UNASSIGNED
2612 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2613#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002614#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002615 do_unassigned_access(addr, 1, 0, 0, 2);
2616#endif
2617}
2618
2619static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2620{
2621#ifdef DEBUG_UNASSIGNED
2622 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2623#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002624#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002625 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002626#endif
bellard33417e72003-08-10 21:47:01 +00002627}
2628
2629static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2630 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002631 unassigned_mem_readw,
2632 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002633};
2634
2635static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2636 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002637 unassigned_mem_writew,
2638 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002639};
2640
pbrook0f459d12008-06-09 00:20:13 +00002641static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2642 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002643{
bellard3a7d9292005-08-21 09:26:42 +00002644 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002645 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2646 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2647#if !defined(CONFIG_USER_ONLY)
2648 tb_invalidate_phys_page_fast(ram_addr, 1);
2649 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2650#endif
2651 }
pbrook5579c7f2009-04-11 14:47:08 +00002652 stb_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002653#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002654 if (cpu_single_env->kqemu_enabled &&
2655 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2656 kqemu_modify_page(cpu_single_env, ram_addr);
2657#endif
bellardf23db162005-08-21 19:12:28 +00002658 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2659 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2660 /* we remove the notdirty callback only if the code has been
2661 flushed */
2662 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002663 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002664}
2665
pbrook0f459d12008-06-09 00:20:13 +00002666static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2667 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002668{
bellard3a7d9292005-08-21 09:26:42 +00002669 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002670 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2671 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2672#if !defined(CONFIG_USER_ONLY)
2673 tb_invalidate_phys_page_fast(ram_addr, 2);
2674 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2675#endif
2676 }
pbrook5579c7f2009-04-11 14:47:08 +00002677 stw_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002678#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002679 if (cpu_single_env->kqemu_enabled &&
2680 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2681 kqemu_modify_page(cpu_single_env, ram_addr);
2682#endif
bellardf23db162005-08-21 19:12:28 +00002683 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2684 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2685 /* we remove the notdirty callback only if the code has been
2686 flushed */
2687 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002688 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002689}
2690
pbrook0f459d12008-06-09 00:20:13 +00002691static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2692 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002693{
bellard3a7d9292005-08-21 09:26:42 +00002694 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002695 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2696 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2697#if !defined(CONFIG_USER_ONLY)
2698 tb_invalidate_phys_page_fast(ram_addr, 4);
2699 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2700#endif
2701 }
pbrook5579c7f2009-04-11 14:47:08 +00002702 stl_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002703#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002704 if (cpu_single_env->kqemu_enabled &&
2705 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2706 kqemu_modify_page(cpu_single_env, ram_addr);
2707#endif
bellardf23db162005-08-21 19:12:28 +00002708 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2709 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2710 /* we remove the notdirty callback only if the code has been
2711 flushed */
2712 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002713 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002714}
2715
bellard3a7d9292005-08-21 09:26:42 +00002716static CPUReadMemoryFunc *error_mem_read[3] = {
2717 NULL, /* never used */
2718 NULL, /* never used */
2719 NULL, /* never used */
2720};
2721
bellard1ccde1c2004-02-06 19:46:14 +00002722static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2723 notdirty_mem_writeb,
2724 notdirty_mem_writew,
2725 notdirty_mem_writel,
2726};
2727
pbrook0f459d12008-06-09 00:20:13 +00002728/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002729static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002730{
2731 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002732 target_ulong pc, cs_base;
2733 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002734 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002735 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002736 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002737
aliguori06d55cc2008-11-18 20:24:06 +00002738 if (env->watchpoint_hit) {
2739 /* We re-entered the check after replacing the TB. Now raise
2740 * the debug interrupt so that is will trigger after the
2741 * current instruction. */
2742 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2743 return;
2744 }
pbrook2e70f6e2008-06-29 01:03:05 +00002745 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002746 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002747 if ((vaddr == (wp->vaddr & len_mask) ||
2748 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002749 wp->flags |= BP_WATCHPOINT_HIT;
2750 if (!env->watchpoint_hit) {
2751 env->watchpoint_hit = wp;
2752 tb = tb_find_pc(env->mem_io_pc);
2753 if (!tb) {
2754 cpu_abort(env, "check_watchpoint: could not find TB for "
2755 "pc=%p", (void *)env->mem_io_pc);
2756 }
2757 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2758 tb_phys_invalidate(tb, -1);
2759 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2760 env->exception_index = EXCP_DEBUG;
2761 } else {
2762 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2763 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2764 }
2765 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002766 }
aliguori6e140f22008-11-18 20:37:55 +00002767 } else {
2768 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002769 }
2770 }
2771}
2772
pbrook6658ffb2007-03-16 23:58:11 +00002773/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2774 so these check for a hit then pass through to the normal out-of-line
2775 phys routines. */
2776static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2777{
aliguorib4051332008-11-18 20:14:20 +00002778 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002779 return ldub_phys(addr);
2780}
2781
2782static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2783{
aliguorib4051332008-11-18 20:14:20 +00002784 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002785 return lduw_phys(addr);
2786}
2787
2788static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2789{
aliguorib4051332008-11-18 20:14:20 +00002790 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002791 return ldl_phys(addr);
2792}
2793
pbrook6658ffb2007-03-16 23:58:11 +00002794static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2795 uint32_t val)
2796{
aliguorib4051332008-11-18 20:14:20 +00002797 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002798 stb_phys(addr, val);
2799}
2800
2801static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2802 uint32_t val)
2803{
aliguorib4051332008-11-18 20:14:20 +00002804 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002805 stw_phys(addr, val);
2806}
2807
2808static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2809 uint32_t val)
2810{
aliguorib4051332008-11-18 20:14:20 +00002811 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002812 stl_phys(addr, val);
2813}
2814
2815static CPUReadMemoryFunc *watch_mem_read[3] = {
2816 watch_mem_readb,
2817 watch_mem_readw,
2818 watch_mem_readl,
2819};
2820
2821static CPUWriteMemoryFunc *watch_mem_write[3] = {
2822 watch_mem_writeb,
2823 watch_mem_writew,
2824 watch_mem_writel,
2825};
pbrook6658ffb2007-03-16 23:58:11 +00002826
blueswir1db7b5422007-05-26 17:36:03 +00002827static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2828 unsigned int len)
2829{
blueswir1db7b5422007-05-26 17:36:03 +00002830 uint32_t ret;
2831 unsigned int idx;
2832
pbrook8da3ff12008-12-01 18:59:50 +00002833 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002834#if defined(DEBUG_SUBPAGE)
2835 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2836 mmio, len, addr, idx);
2837#endif
pbrook8da3ff12008-12-01 18:59:50 +00002838 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2839 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002840
2841 return ret;
2842}
2843
2844static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2845 uint32_t value, unsigned int len)
2846{
blueswir1db7b5422007-05-26 17:36:03 +00002847 unsigned int idx;
2848
pbrook8da3ff12008-12-01 18:59:50 +00002849 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002850#if defined(DEBUG_SUBPAGE)
2851 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2852 mmio, len, addr, idx, value);
2853#endif
pbrook8da3ff12008-12-01 18:59:50 +00002854 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2855 addr + mmio->region_offset[idx][1][len],
2856 value);
blueswir1db7b5422007-05-26 17:36:03 +00002857}
2858
2859static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2860{
2861#if defined(DEBUG_SUBPAGE)
2862 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2863#endif
2864
2865 return subpage_readlen(opaque, addr, 0);
2866}
2867
2868static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2869 uint32_t value)
2870{
2871#if defined(DEBUG_SUBPAGE)
2872 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2873#endif
2874 subpage_writelen(opaque, addr, value, 0);
2875}
2876
2877static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2878{
2879#if defined(DEBUG_SUBPAGE)
2880 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2881#endif
2882
2883 return subpage_readlen(opaque, addr, 1);
2884}
2885
2886static void subpage_writew (void *opaque, target_phys_addr_t addr,
2887 uint32_t value)
2888{
2889#if defined(DEBUG_SUBPAGE)
2890 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2891#endif
2892 subpage_writelen(opaque, addr, value, 1);
2893}
2894
2895static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2896{
2897#if defined(DEBUG_SUBPAGE)
2898 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2899#endif
2900
2901 return subpage_readlen(opaque, addr, 2);
2902}
2903
2904static void subpage_writel (void *opaque,
2905 target_phys_addr_t addr, uint32_t value)
2906{
2907#if defined(DEBUG_SUBPAGE)
2908 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2909#endif
2910 subpage_writelen(opaque, addr, value, 2);
2911}
2912
2913static CPUReadMemoryFunc *subpage_read[] = {
2914 &subpage_readb,
2915 &subpage_readw,
2916 &subpage_readl,
2917};
2918
2919static CPUWriteMemoryFunc *subpage_write[] = {
2920 &subpage_writeb,
2921 &subpage_writew,
2922 &subpage_writel,
2923};
2924
2925static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002926 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002927{
2928 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002929 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002930
2931 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2932 return -1;
2933 idx = SUBPAGE_IDX(start);
2934 eidx = SUBPAGE_IDX(end);
2935#if defined(DEBUG_SUBPAGE)
2936 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2937 mmio, start, end, idx, eidx, memory);
2938#endif
2939 memory >>= IO_MEM_SHIFT;
2940 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002941 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002942 if (io_mem_read[memory][i]) {
2943 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2944 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002945 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002946 }
2947 if (io_mem_write[memory][i]) {
2948 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2949 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002950 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002951 }
blueswir14254fab2008-01-01 16:57:19 +00002952 }
blueswir1db7b5422007-05-26 17:36:03 +00002953 }
2954
2955 return 0;
2956}
2957
aurel3200f82b82008-04-27 21:12:55 +00002958static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002959 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002960{
2961 subpage_t *mmio;
2962 int subpage_memory;
2963
2964 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002965
2966 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03002967 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002968#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002969 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2970 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002971#endif
aliguori1eec6142009-02-05 22:06:18 +00002972 *phys = subpage_memory | IO_MEM_SUBPAGE;
2973 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002974 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002975
2976 return mmio;
2977}
2978
aliguori88715652009-02-11 15:20:58 +00002979static int get_free_io_mem_idx(void)
2980{
2981 int i;
2982
2983 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2984 if (!io_mem_used[i]) {
2985 io_mem_used[i] = 1;
2986 return i;
2987 }
2988
2989 return -1;
2990}
2991
bellard33417e72003-08-10 21:47:01 +00002992/* mem_read and mem_write are arrays of functions containing the
2993 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01002994 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00002995 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002996 modified. If it is zero, a new io zone is allocated. The return
2997 value can be used with cpu_register_physical_memory(). (-1) is
2998 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03002999static int cpu_register_io_memory_fixed(int io_index,
3000 CPUReadMemoryFunc **mem_read,
3001 CPUWriteMemoryFunc **mem_write,
3002 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003003{
blueswir14254fab2008-01-01 16:57:19 +00003004 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003005
3006 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003007 io_index = get_free_io_mem_idx();
3008 if (io_index == -1)
3009 return io_index;
bellard33417e72003-08-10 21:47:01 +00003010 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003011 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003012 if (io_index >= IO_MEM_NB_ENTRIES)
3013 return -1;
3014 }
bellardb5ff1b32005-11-26 10:38:39 +00003015
bellard33417e72003-08-10 21:47:01 +00003016 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003017 if (!mem_read[i] || !mem_write[i])
3018 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003019 io_mem_read[io_index][i] = mem_read[i];
3020 io_mem_write[io_index][i] = mem_write[i];
3021 }
bellarda4193c82004-06-03 14:01:43 +00003022 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003023 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003024}
bellard61382a52003-10-27 21:22:23 +00003025
Avi Kivity1eed09c2009-06-14 11:38:51 +03003026int cpu_register_io_memory(CPUReadMemoryFunc **mem_read,
3027 CPUWriteMemoryFunc **mem_write,
3028 void *opaque)
3029{
3030 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3031}
3032
aliguori88715652009-02-11 15:20:58 +00003033void cpu_unregister_io_memory(int io_table_address)
3034{
3035 int i;
3036 int io_index = io_table_address >> IO_MEM_SHIFT;
3037
3038 for (i=0;i < 3; i++) {
3039 io_mem_read[io_index][i] = unassigned_mem_read[i];
3040 io_mem_write[io_index][i] = unassigned_mem_write[i];
3041 }
3042 io_mem_opaque[io_index] = NULL;
3043 io_mem_used[io_index] = 0;
3044}
3045
Avi Kivitye9179ce2009-06-14 11:38:52 +03003046static void io_mem_init(void)
3047{
3048 int i;
3049
3050 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3051 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3052 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3053 for (i=0; i<5; i++)
3054 io_mem_used[i] = 1;
3055
3056 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3057 watch_mem_write, NULL);
3058#ifdef CONFIG_KQEMU
3059 if (kqemu_phys_ram_base) {
3060 /* alloc dirty bits array */
3061 phys_ram_dirty = qemu_vmalloc(kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3062 memset(phys_ram_dirty, 0xff, kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3063 }
3064#endif
3065}
3066
pbrooke2eef172008-06-08 01:09:01 +00003067#endif /* !defined(CONFIG_USER_ONLY) */
3068
bellard13eb76e2004-01-24 15:23:36 +00003069/* physical memory access (slow version, mainly for debug) */
3070#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00003071void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003072 int len, int is_write)
3073{
3074 int l, flags;
3075 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003076 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003077
3078 while (len > 0) {
3079 page = addr & TARGET_PAGE_MASK;
3080 l = (page + TARGET_PAGE_SIZE) - addr;
3081 if (l > len)
3082 l = len;
3083 flags = page_get_flags(page);
3084 if (!(flags & PAGE_VALID))
3085 return;
3086 if (is_write) {
3087 if (!(flags & PAGE_WRITE))
3088 return;
bellard579a97f2007-11-11 14:26:47 +00003089 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003090 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00003091 /* FIXME - should this return an error rather than just fail? */
3092 return;
aurel3272fb7da2008-04-27 23:53:45 +00003093 memcpy(p, buf, l);
3094 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003095 } else {
3096 if (!(flags & PAGE_READ))
3097 return;
bellard579a97f2007-11-11 14:26:47 +00003098 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003099 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003100 /* FIXME - should this return an error rather than just fail? */
3101 return;
aurel3272fb7da2008-04-27 23:53:45 +00003102 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003103 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003104 }
3105 len -= l;
3106 buf += l;
3107 addr += l;
3108 }
3109}
bellard8df1cd02005-01-28 22:37:22 +00003110
bellard13eb76e2004-01-24 15:23:36 +00003111#else
ths5fafdf22007-09-16 21:08:06 +00003112void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003113 int len, int is_write)
3114{
3115 int l, io_index;
3116 uint8_t *ptr;
3117 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00003118 target_phys_addr_t page;
3119 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003120 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003121
bellard13eb76e2004-01-24 15:23:36 +00003122 while (len > 0) {
3123 page = addr & TARGET_PAGE_MASK;
3124 l = (page + TARGET_PAGE_SIZE) - addr;
3125 if (l > len)
3126 l = len;
bellard92e873b2004-05-21 14:52:29 +00003127 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003128 if (!p) {
3129 pd = IO_MEM_UNASSIGNED;
3130 } else {
3131 pd = p->phys_offset;
3132 }
ths3b46e622007-09-17 08:09:54 +00003133
bellard13eb76e2004-01-24 15:23:36 +00003134 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003135 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00003136 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003137 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003138 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003139 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003140 /* XXX: could force cpu_single_env to NULL to avoid
3141 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003142 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003143 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003144 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003145 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003146 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003147 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003148 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003149 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003150 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003151 l = 2;
3152 } else {
bellard1c213d12005-09-03 10:49:04 +00003153 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003154 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003155 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003156 l = 1;
3157 }
3158 } else {
bellardb448f2f2004-02-25 23:24:04 +00003159 unsigned long addr1;
3160 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003161 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003162 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003163 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003164 if (!cpu_physical_memory_is_dirty(addr1)) {
3165 /* invalidate code */
3166 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3167 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003168 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003169 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003170 }
bellard13eb76e2004-01-24 15:23:36 +00003171 }
3172 } else {
ths5fafdf22007-09-16 21:08:06 +00003173 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003174 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003175 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003176 /* I/O case */
3177 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003178 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003179 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3180 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003181 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003182 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003183 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003184 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003185 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003186 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003187 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003188 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003189 l = 2;
3190 } else {
bellard1c213d12005-09-03 10:49:04 +00003191 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003192 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003193 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003194 l = 1;
3195 }
3196 } else {
3197 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003198 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003199 (addr & ~TARGET_PAGE_MASK);
3200 memcpy(buf, ptr, l);
3201 }
3202 }
3203 len -= l;
3204 buf += l;
3205 addr += l;
3206 }
3207}
bellard8df1cd02005-01-28 22:37:22 +00003208
bellardd0ecd2a2006-04-23 17:14:48 +00003209/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003210void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003211 const uint8_t *buf, int len)
3212{
3213 int l;
3214 uint8_t *ptr;
3215 target_phys_addr_t page;
3216 unsigned long pd;
3217 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003218
bellardd0ecd2a2006-04-23 17:14:48 +00003219 while (len > 0) {
3220 page = addr & TARGET_PAGE_MASK;
3221 l = (page + TARGET_PAGE_SIZE) - addr;
3222 if (l > len)
3223 l = len;
3224 p = phys_page_find(page >> TARGET_PAGE_BITS);
3225 if (!p) {
3226 pd = IO_MEM_UNASSIGNED;
3227 } else {
3228 pd = p->phys_offset;
3229 }
ths3b46e622007-09-17 08:09:54 +00003230
bellardd0ecd2a2006-04-23 17:14:48 +00003231 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003232 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3233 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003234 /* do nothing */
3235 } else {
3236 unsigned long addr1;
3237 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3238 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003239 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003240 memcpy(ptr, buf, l);
3241 }
3242 len -= l;
3243 buf += l;
3244 addr += l;
3245 }
3246}
3247
aliguori6d16c2f2009-01-22 16:59:11 +00003248typedef struct {
3249 void *buffer;
3250 target_phys_addr_t addr;
3251 target_phys_addr_t len;
3252} BounceBuffer;
3253
3254static BounceBuffer bounce;
3255
aliguoriba223c22009-01-22 16:59:16 +00003256typedef struct MapClient {
3257 void *opaque;
3258 void (*callback)(void *opaque);
3259 LIST_ENTRY(MapClient) link;
3260} MapClient;
3261
3262static LIST_HEAD(map_client_list, MapClient) map_client_list
3263 = LIST_HEAD_INITIALIZER(map_client_list);
3264
3265void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3266{
3267 MapClient *client = qemu_malloc(sizeof(*client));
3268
3269 client->opaque = opaque;
3270 client->callback = callback;
3271 LIST_INSERT_HEAD(&map_client_list, client, link);
3272 return client;
3273}
3274
3275void cpu_unregister_map_client(void *_client)
3276{
3277 MapClient *client = (MapClient *)_client;
3278
3279 LIST_REMOVE(client, link);
3280}
3281
3282static void cpu_notify_map_clients(void)
3283{
3284 MapClient *client;
3285
3286 while (!LIST_EMPTY(&map_client_list)) {
3287 client = LIST_FIRST(&map_client_list);
3288 client->callback(client->opaque);
3289 LIST_REMOVE(client, link);
3290 }
3291}
3292
aliguori6d16c2f2009-01-22 16:59:11 +00003293/* Map a physical memory region into a host virtual address.
3294 * May map a subset of the requested range, given by and returned in *plen.
3295 * May return NULL if resources needed to perform the mapping are exhausted.
3296 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003297 * Use cpu_register_map_client() to know when retrying the map operation is
3298 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003299 */
3300void *cpu_physical_memory_map(target_phys_addr_t addr,
3301 target_phys_addr_t *plen,
3302 int is_write)
3303{
3304 target_phys_addr_t len = *plen;
3305 target_phys_addr_t done = 0;
3306 int l;
3307 uint8_t *ret = NULL;
3308 uint8_t *ptr;
3309 target_phys_addr_t page;
3310 unsigned long pd;
3311 PhysPageDesc *p;
3312 unsigned long addr1;
3313
3314 while (len > 0) {
3315 page = addr & TARGET_PAGE_MASK;
3316 l = (page + TARGET_PAGE_SIZE) - addr;
3317 if (l > len)
3318 l = len;
3319 p = phys_page_find(page >> TARGET_PAGE_BITS);
3320 if (!p) {
3321 pd = IO_MEM_UNASSIGNED;
3322 } else {
3323 pd = p->phys_offset;
3324 }
3325
3326 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3327 if (done || bounce.buffer) {
3328 break;
3329 }
3330 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3331 bounce.addr = addr;
3332 bounce.len = l;
3333 if (!is_write) {
3334 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3335 }
3336 ptr = bounce.buffer;
3337 } else {
3338 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003339 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003340 }
3341 if (!done) {
3342 ret = ptr;
3343 } else if (ret + done != ptr) {
3344 break;
3345 }
3346
3347 len -= l;
3348 addr += l;
3349 done += l;
3350 }
3351 *plen = done;
3352 return ret;
3353}
3354
3355/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3356 * Will also mark the memory as dirty if is_write == 1. access_len gives
3357 * the amount of memory that was actually read or written by the caller.
3358 */
3359void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3360 int is_write, target_phys_addr_t access_len)
3361{
3362 if (buffer != bounce.buffer) {
3363 if (is_write) {
pbrook5579c7f2009-04-11 14:47:08 +00003364 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003365 while (access_len) {
3366 unsigned l;
3367 l = TARGET_PAGE_SIZE;
3368 if (l > access_len)
3369 l = access_len;
3370 if (!cpu_physical_memory_is_dirty(addr1)) {
3371 /* invalidate code */
3372 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3373 /* set dirty bit */
3374 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3375 (0xff & ~CODE_DIRTY_FLAG);
3376 }
3377 addr1 += l;
3378 access_len -= l;
3379 }
3380 }
3381 return;
3382 }
3383 if (is_write) {
3384 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3385 }
3386 qemu_free(bounce.buffer);
3387 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003388 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003389}
bellardd0ecd2a2006-04-23 17:14:48 +00003390
bellard8df1cd02005-01-28 22:37:22 +00003391/* warning: addr must be aligned */
3392uint32_t ldl_phys(target_phys_addr_t addr)
3393{
3394 int io_index;
3395 uint8_t *ptr;
3396 uint32_t val;
3397 unsigned long pd;
3398 PhysPageDesc *p;
3399
3400 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3401 if (!p) {
3402 pd = IO_MEM_UNASSIGNED;
3403 } else {
3404 pd = p->phys_offset;
3405 }
ths3b46e622007-09-17 08:09:54 +00003406
ths5fafdf22007-09-16 21:08:06 +00003407 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003408 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003409 /* I/O case */
3410 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003411 if (p)
3412 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003413 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3414 } else {
3415 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003416 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003417 (addr & ~TARGET_PAGE_MASK);
3418 val = ldl_p(ptr);
3419 }
3420 return val;
3421}
3422
bellard84b7b8e2005-11-28 21:19:04 +00003423/* warning: addr must be aligned */
3424uint64_t ldq_phys(target_phys_addr_t addr)
3425{
3426 int io_index;
3427 uint8_t *ptr;
3428 uint64_t val;
3429 unsigned long pd;
3430 PhysPageDesc *p;
3431
3432 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3433 if (!p) {
3434 pd = IO_MEM_UNASSIGNED;
3435 } else {
3436 pd = p->phys_offset;
3437 }
ths3b46e622007-09-17 08:09:54 +00003438
bellard2a4188a2006-06-25 21:54:59 +00003439 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3440 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003441 /* I/O case */
3442 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003443 if (p)
3444 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003445#ifdef TARGET_WORDS_BIGENDIAN
3446 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3447 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3448#else
3449 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3450 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3451#endif
3452 } else {
3453 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003454 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003455 (addr & ~TARGET_PAGE_MASK);
3456 val = ldq_p(ptr);
3457 }
3458 return val;
3459}
3460
bellardaab33092005-10-30 20:48:42 +00003461/* XXX: optimize */
3462uint32_t ldub_phys(target_phys_addr_t addr)
3463{
3464 uint8_t val;
3465 cpu_physical_memory_read(addr, &val, 1);
3466 return val;
3467}
3468
3469/* XXX: optimize */
3470uint32_t lduw_phys(target_phys_addr_t addr)
3471{
3472 uint16_t val;
3473 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3474 return tswap16(val);
3475}
3476
bellard8df1cd02005-01-28 22:37:22 +00003477/* warning: addr must be aligned. The ram page is not masked as dirty
3478 and the code inside is not invalidated. It is useful if the dirty
3479 bits are used to track modified PTEs */
3480void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3481{
3482 int io_index;
3483 uint8_t *ptr;
3484 unsigned long pd;
3485 PhysPageDesc *p;
3486
3487 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3488 if (!p) {
3489 pd = IO_MEM_UNASSIGNED;
3490 } else {
3491 pd = p->phys_offset;
3492 }
ths3b46e622007-09-17 08:09:54 +00003493
bellard3a7d9292005-08-21 09:26:42 +00003494 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003495 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003496 if (p)
3497 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003498 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3499 } else {
aliguori74576192008-10-06 14:02:03 +00003500 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003501 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003502 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003503
3504 if (unlikely(in_migration)) {
3505 if (!cpu_physical_memory_is_dirty(addr1)) {
3506 /* invalidate code */
3507 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3508 /* set dirty bit */
3509 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3510 (0xff & ~CODE_DIRTY_FLAG);
3511 }
3512 }
bellard8df1cd02005-01-28 22:37:22 +00003513 }
3514}
3515
j_mayerbc98a7e2007-04-04 07:55:12 +00003516void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3517{
3518 int io_index;
3519 uint8_t *ptr;
3520 unsigned long pd;
3521 PhysPageDesc *p;
3522
3523 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3524 if (!p) {
3525 pd = IO_MEM_UNASSIGNED;
3526 } else {
3527 pd = p->phys_offset;
3528 }
ths3b46e622007-09-17 08:09:54 +00003529
j_mayerbc98a7e2007-04-04 07:55:12 +00003530 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3531 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003532 if (p)
3533 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003534#ifdef TARGET_WORDS_BIGENDIAN
3535 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3536 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3537#else
3538 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3539 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3540#endif
3541 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003542 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003543 (addr & ~TARGET_PAGE_MASK);
3544 stq_p(ptr, val);
3545 }
3546}
3547
bellard8df1cd02005-01-28 22:37:22 +00003548/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003549void stl_phys(target_phys_addr_t addr, uint32_t val)
3550{
3551 int io_index;
3552 uint8_t *ptr;
3553 unsigned long pd;
3554 PhysPageDesc *p;
3555
3556 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3557 if (!p) {
3558 pd = IO_MEM_UNASSIGNED;
3559 } else {
3560 pd = p->phys_offset;
3561 }
ths3b46e622007-09-17 08:09:54 +00003562
bellard3a7d9292005-08-21 09:26:42 +00003563 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003564 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003565 if (p)
3566 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003567 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3568 } else {
3569 unsigned long addr1;
3570 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3571 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003572 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003573 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003574 if (!cpu_physical_memory_is_dirty(addr1)) {
3575 /* invalidate code */
3576 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3577 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003578 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3579 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003580 }
bellard8df1cd02005-01-28 22:37:22 +00003581 }
3582}
3583
bellardaab33092005-10-30 20:48:42 +00003584/* XXX: optimize */
3585void stb_phys(target_phys_addr_t addr, uint32_t val)
3586{
3587 uint8_t v = val;
3588 cpu_physical_memory_write(addr, &v, 1);
3589}
3590
3591/* XXX: optimize */
3592void stw_phys(target_phys_addr_t addr, uint32_t val)
3593{
3594 uint16_t v = tswap16(val);
3595 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3596}
3597
3598/* XXX: optimize */
3599void stq_phys(target_phys_addr_t addr, uint64_t val)
3600{
3601 val = tswap64(val);
3602 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3603}
3604
bellard13eb76e2004-01-24 15:23:36 +00003605#endif
3606
aliguori5e2972f2009-03-28 17:51:36 +00003607/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003608int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003609 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003610{
3611 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003612 target_phys_addr_t phys_addr;
3613 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003614
3615 while (len > 0) {
3616 page = addr & TARGET_PAGE_MASK;
3617 phys_addr = cpu_get_phys_page_debug(env, page);
3618 /* if no physical page mapped, return an error */
3619 if (phys_addr == -1)
3620 return -1;
3621 l = (page + TARGET_PAGE_SIZE) - addr;
3622 if (l > len)
3623 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003624 phys_addr += (addr & ~TARGET_PAGE_MASK);
3625#if !defined(CONFIG_USER_ONLY)
3626 if (is_write)
3627 cpu_physical_memory_write_rom(phys_addr, buf, l);
3628 else
3629#endif
3630 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003631 len -= l;
3632 buf += l;
3633 addr += l;
3634 }
3635 return 0;
3636}
3637
pbrook2e70f6e2008-06-29 01:03:05 +00003638/* in deterministic execution mode, instructions doing device I/Os
3639 must be at the end of the TB */
3640void cpu_io_recompile(CPUState *env, void *retaddr)
3641{
3642 TranslationBlock *tb;
3643 uint32_t n, cflags;
3644 target_ulong pc, cs_base;
3645 uint64_t flags;
3646
3647 tb = tb_find_pc((unsigned long)retaddr);
3648 if (!tb) {
3649 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3650 retaddr);
3651 }
3652 n = env->icount_decr.u16.low + tb->icount;
3653 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3654 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003655 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003656 n = n - env->icount_decr.u16.low;
3657 /* Generate a new TB ending on the I/O insn. */
3658 n++;
3659 /* On MIPS and SH, delay slot instructions can only be restarted if
3660 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003661 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003662 branch. */
3663#if defined(TARGET_MIPS)
3664 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3665 env->active_tc.PC -= 4;
3666 env->icount_decr.u16.low++;
3667 env->hflags &= ~MIPS_HFLAG_BMASK;
3668 }
3669#elif defined(TARGET_SH4)
3670 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3671 && n > 1) {
3672 env->pc -= 2;
3673 env->icount_decr.u16.low++;
3674 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3675 }
3676#endif
3677 /* This should never happen. */
3678 if (n > CF_COUNT_MASK)
3679 cpu_abort(env, "TB too big during recompile");
3680
3681 cflags = n | CF_LAST_IO;
3682 pc = tb->pc;
3683 cs_base = tb->cs_base;
3684 flags = tb->flags;
3685 tb_phys_invalidate(tb, -1);
3686 /* FIXME: In theory this could raise an exception. In practice
3687 we have already translated the block once so it's probably ok. */
3688 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003689 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003690 the first in the TB) then we end up generating a whole new TB and
3691 repeating the fault, which is horribly inefficient.
3692 Better would be to execute just this insn uncached, or generate a
3693 second new TB. */
3694 cpu_resume_from_signal(env, NULL);
3695}
3696
bellarde3db7222005-01-26 22:00:47 +00003697void dump_exec_info(FILE *f,
3698 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3699{
3700 int i, target_code_size, max_target_code_size;
3701 int direct_jmp_count, direct_jmp2_count, cross_page;
3702 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003703
bellarde3db7222005-01-26 22:00:47 +00003704 target_code_size = 0;
3705 max_target_code_size = 0;
3706 cross_page = 0;
3707 direct_jmp_count = 0;
3708 direct_jmp2_count = 0;
3709 for(i = 0; i < nb_tbs; i++) {
3710 tb = &tbs[i];
3711 target_code_size += tb->size;
3712 if (tb->size > max_target_code_size)
3713 max_target_code_size = tb->size;
3714 if (tb->page_addr[1] != -1)
3715 cross_page++;
3716 if (tb->tb_next_offset[0] != 0xffff) {
3717 direct_jmp_count++;
3718 if (tb->tb_next_offset[1] != 0xffff) {
3719 direct_jmp2_count++;
3720 }
3721 }
3722 }
3723 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003724 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003725 cpu_fprintf(f, "gen code size %ld/%ld\n",
3726 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3727 cpu_fprintf(f, "TB count %d/%d\n",
3728 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003729 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003730 nb_tbs ? target_code_size / nb_tbs : 0,
3731 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003732 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003733 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3734 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003735 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3736 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003737 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3738 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003739 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003740 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3741 direct_jmp2_count,
3742 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003743 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003744 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3745 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3746 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003747 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003748}
3749
ths5fafdf22007-09-16 21:08:06 +00003750#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003751
3752#define MMUSUFFIX _cmmu
3753#define GETPC() NULL
3754#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003755#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003756
3757#define SHIFT 0
3758#include "softmmu_template.h"
3759
3760#define SHIFT 1
3761#include "softmmu_template.h"
3762
3763#define SHIFT 2
3764#include "softmmu_template.h"
3765
3766#define SHIFT 3
3767#include "softmmu_template.h"
3768
3769#undef env
3770
3771#endif