blob: 3023f44184bd1d029a840330ad69cc1db0e7f1ce [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
22#include <windows.h>
23#else
bellarda98d49b2004-11-14 16:22:05 +000024#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000025#include <sys/mman.h>
26#endif
bellard54936002003-05-13 00:25:15 +000027#include <stdlib.h>
28#include <stdio.h>
29#include <stdarg.h>
30#include <string.h>
31#include <errno.h>
32#include <unistd.h>
33#include <inttypes.h>
34
bellard6180a182003-09-30 21:04:53 +000035#include "cpu.h"
36#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000037#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000038#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000039#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000040#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000041#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
44#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
bellard108c49b2005-07-24 12:55:09 +000065#if defined(TARGET_SPARC64)
66#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000067#elif defined(TARGET_SPARC)
68#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000069#elif defined(TARGET_ALPHA)
70#define TARGET_PHYS_ADDR_SPACE_BITS 42
71#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000072#elif defined(TARGET_PPC64)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000074#elif defined(TARGET_X86_64) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000075#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000076#elif defined(TARGET_I386) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000077#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000078#else
79/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
80#define TARGET_PHYS_ADDR_SPACE_BITS 32
81#endif
82
blueswir1bdaf78e2008-10-04 07:24:27 +000083static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000084int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000085TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000086static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000087/* any access to the tbs or the page table must use this lock */
88spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000089
blueswir1141ac462008-07-26 15:05:57 +000090#if defined(__arm__) || defined(__sparc_v9__)
91/* The prologue must be reachable with a direct jump. ARM and Sparc64
92 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000093 section close to code segment. */
94#define code_gen_section \
95 __attribute__((__section__(".gen_code"))) \
96 __attribute__((aligned (32)))
97#else
98#define code_gen_section \
99 __attribute__((aligned (32)))
100#endif
101
102uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000103static uint8_t *code_gen_buffer;
104static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000105/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000107uint8_t *code_gen_ptr;
108
pbrooke2eef172008-06-08 01:09:01 +0000109#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000110int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000111uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000112static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000113
114typedef struct RAMBlock {
115 uint8_t *host;
116 ram_addr_t offset;
117 ram_addr_t length;
118 struct RAMBlock *next;
119} RAMBlock;
120
121static RAMBlock *ram_blocks;
122/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100123 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000124 of this variable will break. */
125ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000126#endif
bellard9fa3e852004-01-04 18:06:42 +0000127
bellard6a00d602005-11-21 23:25:50 +0000128CPUState *first_cpu;
129/* current CPU in the current thread. It is only valid inside
130 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000131CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000132/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000133 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000134 2 = Adaptive rate instruction counting. */
135int use_icount = 0;
136/* Current instruction counter. While executing translated code this may
137 include some instructions that have not yet been executed. */
138int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000139
bellard54936002003-05-13 00:25:15 +0000140typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000141 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000142 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000143 /* in order to optimize self modifying code, we count the number
144 of lookups we do to a given page to use a bitmap */
145 unsigned int code_write_count;
146 uint8_t *code_bitmap;
147#if defined(CONFIG_USER_ONLY)
148 unsigned long flags;
149#endif
bellard54936002003-05-13 00:25:15 +0000150} PageDesc;
151
bellard92e873b2004-05-21 14:52:29 +0000152typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000153 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000154 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000155 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000156} PhysPageDesc;
157
bellard54936002003-05-13 00:25:15 +0000158#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000159#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
160/* XXX: this is a temporary hack for alpha target.
161 * In the future, this is to be replaced by a multi-level table
162 * to actually be able to handle the complete 64 bits address space.
163 */
164#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
165#else
aurel3203875442008-04-22 20:45:18 +0000166#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000167#endif
bellard54936002003-05-13 00:25:15 +0000168
169#define L1_SIZE (1 << L1_BITS)
170#define L2_SIZE (1 << L2_BITS)
171
bellard83fb7ad2004-07-05 21:25:26 +0000172unsigned long qemu_real_host_page_size;
173unsigned long qemu_host_page_bits;
174unsigned long qemu_host_page_size;
175unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000176
bellard92e873b2004-05-21 14:52:29 +0000177/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000178static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000179static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000180
pbrooke2eef172008-06-08 01:09:01 +0000181#if !defined(CONFIG_USER_ONLY)
182static void io_mem_init(void);
183
bellard33417e72003-08-10 21:47:01 +0000184/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000185CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
186CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000187void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000188static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000189static int io_mem_watch;
190#endif
bellard33417e72003-08-10 21:47:01 +0000191
bellard34865132003-10-05 14:28:56 +0000192/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000193static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000194FILE *logfile;
195int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000196static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000197
bellarde3db7222005-01-26 22:00:47 +0000198/* statistics */
199static int tlb_flush_count;
200static int tb_flush_count;
201static int tb_phys_invalidate_count;
202
blueswir1db7b5422007-05-26 17:36:03 +0000203#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
204typedef struct subpage_t {
205 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000206 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
207 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
208 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000209 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000210} subpage_t;
211
bellard7cb69ca2008-05-10 10:55:51 +0000212#ifdef _WIN32
213static void map_exec(void *addr, long size)
214{
215 DWORD old_protect;
216 VirtualProtect(addr, size,
217 PAGE_EXECUTE_READWRITE, &old_protect);
218
219}
220#else
221static void map_exec(void *addr, long size)
222{
bellard43694152008-05-29 09:35:57 +0000223 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000224
bellard43694152008-05-29 09:35:57 +0000225 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000226 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000227 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000228
229 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000230 end += page_size - 1;
231 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000232
233 mprotect((void *)start, end - start,
234 PROT_READ | PROT_WRITE | PROT_EXEC);
235}
236#endif
237
bellardb346ff42003-06-15 20:05:50 +0000238static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000239{
bellard83fb7ad2004-07-05 21:25:26 +0000240 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000241 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000242#ifdef _WIN32
243 {
244 SYSTEM_INFO system_info;
245
246 GetSystemInfo(&system_info);
247 qemu_real_host_page_size = system_info.dwPageSize;
248 }
249#else
250 qemu_real_host_page_size = getpagesize();
251#endif
bellard83fb7ad2004-07-05 21:25:26 +0000252 if (qemu_host_page_size == 0)
253 qemu_host_page_size = qemu_real_host_page_size;
254 if (qemu_host_page_size < TARGET_PAGE_SIZE)
255 qemu_host_page_size = TARGET_PAGE_SIZE;
256 qemu_host_page_bits = 0;
257 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
258 qemu_host_page_bits++;
259 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000260 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
261 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000262
263#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
264 {
265 long long startaddr, endaddr;
266 FILE *f;
267 int n;
268
pbrookc8a706f2008-06-02 16:16:42 +0000269 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000270 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000271 f = fopen("/proc/self/maps", "r");
272 if (f) {
273 do {
274 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
275 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000276 startaddr = MIN(startaddr,
277 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
278 endaddr = MIN(endaddr,
279 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000280 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000281 TARGET_PAGE_ALIGN(endaddr),
282 PAGE_RESERVED);
283 }
284 } while (!feof(f));
285 fclose(f);
286 }
pbrookc8a706f2008-06-02 16:16:42 +0000287 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000288 }
289#endif
bellard54936002003-05-13 00:25:15 +0000290}
291
aliguori434929b2008-09-15 15:56:30 +0000292static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000293{
pbrook17e23772008-06-09 13:47:45 +0000294#if TARGET_LONG_BITS > 32
295 /* Host memory outside guest VM. For 32-bit targets we have already
296 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000297 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000298 return NULL;
299#endif
aliguori434929b2008-09-15 15:56:30 +0000300 return &l1_map[index >> L2_BITS];
301}
302
303static inline PageDesc *page_find_alloc(target_ulong index)
304{
305 PageDesc **lp, *p;
306 lp = page_l1_map(index);
307 if (!lp)
308 return NULL;
309
bellard54936002003-05-13 00:25:15 +0000310 p = *lp;
311 if (!p) {
312 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000313#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000314 size_t len = sizeof(PageDesc) * L2_SIZE;
315 /* Don't use qemu_malloc because it may recurse. */
316 p = mmap(0, len, PROT_READ | PROT_WRITE,
317 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000318 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000319 if (h2g_valid(p)) {
320 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000321 page_set_flags(addr & TARGET_PAGE_MASK,
322 TARGET_PAGE_ALIGN(addr + len),
323 PAGE_RESERVED);
324 }
325#else
326 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
327 *lp = p;
328#endif
bellard54936002003-05-13 00:25:15 +0000329 }
330 return p + (index & (L2_SIZE - 1));
331}
332
aurel3200f82b82008-04-27 21:12:55 +0000333static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000334{
aliguori434929b2008-09-15 15:56:30 +0000335 PageDesc **lp, *p;
336 lp = page_l1_map(index);
337 if (!lp)
338 return NULL;
bellard54936002003-05-13 00:25:15 +0000339
aliguori434929b2008-09-15 15:56:30 +0000340 p = *lp;
bellard54936002003-05-13 00:25:15 +0000341 if (!p)
342 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000343 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000344}
345
bellard108c49b2005-07-24 12:55:09 +0000346static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000347{
bellard108c49b2005-07-24 12:55:09 +0000348 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000349 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000350
bellard108c49b2005-07-24 12:55:09 +0000351 p = (void **)l1_phys_map;
352#if TARGET_PHYS_ADDR_SPACE_BITS > 32
353
354#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
355#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
356#endif
357 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000358 p = *lp;
359 if (!p) {
360 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000361 if (!alloc)
362 return NULL;
363 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
364 memset(p, 0, sizeof(void *) * L1_SIZE);
365 *lp = p;
366 }
367#endif
368 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000369 pd = *lp;
370 if (!pd) {
371 int i;
bellard108c49b2005-07-24 12:55:09 +0000372 /* allocate if not found */
373 if (!alloc)
374 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000375 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
376 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000377 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000378 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000379 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
380 }
bellard92e873b2004-05-21 14:52:29 +0000381 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000382 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000383}
384
bellard108c49b2005-07-24 12:55:09 +0000385static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000386{
bellard108c49b2005-07-24 12:55:09 +0000387 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000388}
389
bellard9fa3e852004-01-04 18:06:42 +0000390#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000391static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000392static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000393 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000394#define mmap_lock() do { } while(0)
395#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000396#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000397
bellard43694152008-05-29 09:35:57 +0000398#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
399
400#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100401/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000402 user mode. It will change when a dedicated libc will be used */
403#define USE_STATIC_CODE_GEN_BUFFER
404#endif
405
406#ifdef USE_STATIC_CODE_GEN_BUFFER
407static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
408#endif
409
blueswir18fcd3692008-08-17 20:26:25 +0000410static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000411{
bellard43694152008-05-29 09:35:57 +0000412#ifdef USE_STATIC_CODE_GEN_BUFFER
413 code_gen_buffer = static_code_gen_buffer;
414 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
415 map_exec(code_gen_buffer, code_gen_buffer_size);
416#else
bellard26a5f132008-05-28 12:30:31 +0000417 code_gen_buffer_size = tb_size;
418 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000419#if defined(CONFIG_USER_ONLY)
420 /* in user mode, phys_ram_size is not meaningful */
421 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
422#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100423 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000424 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000425#endif
bellard26a5f132008-05-28 12:30:31 +0000426 }
427 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
428 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
429 /* The code gen buffer location may have constraints depending on
430 the host cpu and OS */
431#if defined(__linux__)
432 {
433 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000434 void *start = NULL;
435
bellard26a5f132008-05-28 12:30:31 +0000436 flags = MAP_PRIVATE | MAP_ANONYMOUS;
437#if defined(__x86_64__)
438 flags |= MAP_32BIT;
439 /* Cannot map more than that */
440 if (code_gen_buffer_size > (800 * 1024 * 1024))
441 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000442#elif defined(__sparc_v9__)
443 // Map the buffer below 2G, so we can use direct calls and branches
444 flags |= MAP_FIXED;
445 start = (void *) 0x60000000UL;
446 if (code_gen_buffer_size > (512 * 1024 * 1024))
447 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000448#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000449 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000450 flags |= MAP_FIXED;
451 start = (void *) 0x01000000UL;
452 if (code_gen_buffer_size > 16 * 1024 * 1024)
453 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000454#endif
blueswir1141ac462008-07-26 15:05:57 +0000455 code_gen_buffer = mmap(start, code_gen_buffer_size,
456 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000457 flags, -1, 0);
458 if (code_gen_buffer == MAP_FAILED) {
459 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
460 exit(1);
461 }
462 }
blueswir1c5e97232009-03-07 20:06:23 +0000463#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000464 {
465 int flags;
466 void *addr = NULL;
467 flags = MAP_PRIVATE | MAP_ANONYMOUS;
468#if defined(__x86_64__)
469 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
470 * 0x40000000 is free */
471 flags |= MAP_FIXED;
472 addr = (void *)0x40000000;
473 /* Cannot map more than that */
474 if (code_gen_buffer_size > (800 * 1024 * 1024))
475 code_gen_buffer_size = (800 * 1024 * 1024);
476#endif
477 code_gen_buffer = mmap(addr, code_gen_buffer_size,
478 PROT_WRITE | PROT_READ | PROT_EXEC,
479 flags, -1, 0);
480 if (code_gen_buffer == MAP_FAILED) {
481 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
482 exit(1);
483 }
484 }
bellard26a5f132008-05-28 12:30:31 +0000485#else
486 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000487 map_exec(code_gen_buffer, code_gen_buffer_size);
488#endif
bellard43694152008-05-29 09:35:57 +0000489#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000490 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
491 code_gen_buffer_max_size = code_gen_buffer_size -
492 code_gen_max_block_size();
493 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
494 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
495}
496
497/* Must be called before using the QEMU cpus. 'tb_size' is the size
498 (in bytes) allocated to the translation buffer. Zero means default
499 size. */
500void cpu_exec_init_all(unsigned long tb_size)
501{
bellard26a5f132008-05-28 12:30:31 +0000502 cpu_gen_init();
503 code_gen_alloc(tb_size);
504 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000505 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000506#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000507 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000508#endif
bellard26a5f132008-05-28 12:30:31 +0000509}
510
pbrook9656f322008-07-01 20:01:19 +0000511#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
512
513#define CPU_COMMON_SAVE_VERSION 1
514
515static void cpu_common_save(QEMUFile *f, void *opaque)
516{
517 CPUState *env = opaque;
518
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200519 cpu_synchronize_state(env, 0);
520
pbrook9656f322008-07-01 20:01:19 +0000521 qemu_put_be32s(f, &env->halted);
522 qemu_put_be32s(f, &env->interrupt_request);
523}
524
525static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
526{
527 CPUState *env = opaque;
528
529 if (version_id != CPU_COMMON_SAVE_VERSION)
530 return -EINVAL;
531
532 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000533 qemu_get_be32s(f, &env->interrupt_request);
aurel323098dba2009-03-07 21:28:24 +0000534 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
535 version_id is increased. */
536 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000537 tlb_flush(env, 1);
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200538 cpu_synchronize_state(env, 1);
pbrook9656f322008-07-01 20:01:19 +0000539
540 return 0;
541}
542#endif
543
bellard6a00d602005-11-21 23:25:50 +0000544void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000545{
bellard6a00d602005-11-21 23:25:50 +0000546 CPUState **penv;
547 int cpu_index;
548
pbrookc2764712009-03-07 15:24:59 +0000549#if defined(CONFIG_USER_ONLY)
550 cpu_list_lock();
551#endif
bellard6a00d602005-11-21 23:25:50 +0000552 env->next_cpu = NULL;
553 penv = &first_cpu;
554 cpu_index = 0;
555 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700556 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000557 cpu_index++;
558 }
559 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000560 env->numa_node = 0;
aliguoric0ce9982008-11-25 22:13:57 +0000561 TAILQ_INIT(&env->breakpoints);
562 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000563 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000564#if defined(CONFIG_USER_ONLY)
565 cpu_list_unlock();
566#endif
pbrookb3c77242008-06-30 16:31:04 +0000567#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000568 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
569 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000570 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
571 cpu_save, cpu_load, env);
572#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000573}
574
bellard9fa3e852004-01-04 18:06:42 +0000575static inline void invalidate_page_bitmap(PageDesc *p)
576{
577 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000578 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000579 p->code_bitmap = NULL;
580 }
581 p->code_write_count = 0;
582}
583
bellardfd6ce8f2003-05-14 19:00:11 +0000584/* set to NULL all the 'first_tb' fields in all PageDescs */
585static void page_flush_tb(void)
586{
587 int i, j;
588 PageDesc *p;
589
590 for(i = 0; i < L1_SIZE; i++) {
591 p = l1_map[i];
592 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000593 for(j = 0; j < L2_SIZE; j++) {
594 p->first_tb = NULL;
595 invalidate_page_bitmap(p);
596 p++;
597 }
bellardfd6ce8f2003-05-14 19:00:11 +0000598 }
599 }
600}
601
602/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000603/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000604void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000605{
bellard6a00d602005-11-21 23:25:50 +0000606 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000607#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000608 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
609 (unsigned long)(code_gen_ptr - code_gen_buffer),
610 nb_tbs, nb_tbs > 0 ?
611 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000612#endif
bellard26a5f132008-05-28 12:30:31 +0000613 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000614 cpu_abort(env1, "Internal error: code buffer overflow\n");
615
bellardfd6ce8f2003-05-14 19:00:11 +0000616 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000617
bellard6a00d602005-11-21 23:25:50 +0000618 for(env = first_cpu; env != NULL; env = env->next_cpu) {
619 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
620 }
bellard9fa3e852004-01-04 18:06:42 +0000621
bellard8a8a6082004-10-03 13:36:49 +0000622 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000623 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000624
bellardfd6ce8f2003-05-14 19:00:11 +0000625 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000626 /* XXX: flush processor icache at this point if cache flush is
627 expensive */
bellarde3db7222005-01-26 22:00:47 +0000628 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000629}
630
631#ifdef DEBUG_TB_CHECK
632
j_mayerbc98a7e2007-04-04 07:55:12 +0000633static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000634{
635 TranslationBlock *tb;
636 int i;
637 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000638 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
639 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000640 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
641 address >= tb->pc + tb->size)) {
642 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000643 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000644 }
645 }
646 }
647}
648
649/* verify that all the pages have correct rights for code */
650static void tb_page_check(void)
651{
652 TranslationBlock *tb;
653 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000654
pbrook99773bd2006-04-16 15:14:59 +0000655 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
656 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000657 flags1 = page_get_flags(tb->pc);
658 flags2 = page_get_flags(tb->pc + tb->size - 1);
659 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
660 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000661 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000662 }
663 }
664 }
665}
666
blueswir1bdaf78e2008-10-04 07:24:27 +0000667static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000668{
669 TranslationBlock *tb1;
670 unsigned int n1;
671
672 /* suppress any remaining jumps to this TB */
673 tb1 = tb->jmp_first;
674 for(;;) {
675 n1 = (long)tb1 & 3;
676 tb1 = (TranslationBlock *)((long)tb1 & ~3);
677 if (n1 == 2)
678 break;
679 tb1 = tb1->jmp_next[n1];
680 }
681 /* check end of list */
682 if (tb1 != tb) {
683 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
684 }
685}
686
bellardfd6ce8f2003-05-14 19:00:11 +0000687#endif
688
689/* invalidate one TB */
690static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
691 int next_offset)
692{
693 TranslationBlock *tb1;
694 for(;;) {
695 tb1 = *ptb;
696 if (tb1 == tb) {
697 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
698 break;
699 }
700 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
701 }
702}
703
bellard9fa3e852004-01-04 18:06:42 +0000704static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
705{
706 TranslationBlock *tb1;
707 unsigned int n1;
708
709 for(;;) {
710 tb1 = *ptb;
711 n1 = (long)tb1 & 3;
712 tb1 = (TranslationBlock *)((long)tb1 & ~3);
713 if (tb1 == tb) {
714 *ptb = tb1->page_next[n1];
715 break;
716 }
717 ptb = &tb1->page_next[n1];
718 }
719}
720
bellardd4e81642003-05-25 16:46:15 +0000721static inline void tb_jmp_remove(TranslationBlock *tb, int n)
722{
723 TranslationBlock *tb1, **ptb;
724 unsigned int n1;
725
726 ptb = &tb->jmp_next[n];
727 tb1 = *ptb;
728 if (tb1) {
729 /* find tb(n) in circular list */
730 for(;;) {
731 tb1 = *ptb;
732 n1 = (long)tb1 & 3;
733 tb1 = (TranslationBlock *)((long)tb1 & ~3);
734 if (n1 == n && tb1 == tb)
735 break;
736 if (n1 == 2) {
737 ptb = &tb1->jmp_first;
738 } else {
739 ptb = &tb1->jmp_next[n1];
740 }
741 }
742 /* now we can suppress tb(n) from the list */
743 *ptb = tb->jmp_next[n];
744
745 tb->jmp_next[n] = NULL;
746 }
747}
748
749/* reset the jump entry 'n' of a TB so that it is not chained to
750 another TB */
751static inline void tb_reset_jump(TranslationBlock *tb, int n)
752{
753 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
754}
755
pbrook2e70f6e2008-06-29 01:03:05 +0000756void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000757{
bellard6a00d602005-11-21 23:25:50 +0000758 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000759 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000760 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000761 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000762 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000763
bellard9fa3e852004-01-04 18:06:42 +0000764 /* remove the TB from the hash list */
765 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
766 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000767 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000768 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000769
bellard9fa3e852004-01-04 18:06:42 +0000770 /* remove the TB from the page list */
771 if (tb->page_addr[0] != page_addr) {
772 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
773 tb_page_remove(&p->first_tb, tb);
774 invalidate_page_bitmap(p);
775 }
776 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
777 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
778 tb_page_remove(&p->first_tb, tb);
779 invalidate_page_bitmap(p);
780 }
781
bellard8a40a182005-11-20 10:35:40 +0000782 tb_invalidated_flag = 1;
783
784 /* remove the TB from the hash list */
785 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000786 for(env = first_cpu; env != NULL; env = env->next_cpu) {
787 if (env->tb_jmp_cache[h] == tb)
788 env->tb_jmp_cache[h] = NULL;
789 }
bellard8a40a182005-11-20 10:35:40 +0000790
791 /* suppress this TB from the two jump lists */
792 tb_jmp_remove(tb, 0);
793 tb_jmp_remove(tb, 1);
794
795 /* suppress any remaining jumps to this TB */
796 tb1 = tb->jmp_first;
797 for(;;) {
798 n1 = (long)tb1 & 3;
799 if (n1 == 2)
800 break;
801 tb1 = (TranslationBlock *)((long)tb1 & ~3);
802 tb2 = tb1->jmp_next[n1];
803 tb_reset_jump(tb1, n1);
804 tb1->jmp_next[n1] = NULL;
805 tb1 = tb2;
806 }
807 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
808
bellarde3db7222005-01-26 22:00:47 +0000809 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000810}
811
812static inline void set_bits(uint8_t *tab, int start, int len)
813{
814 int end, mask, end1;
815
816 end = start + len;
817 tab += start >> 3;
818 mask = 0xff << (start & 7);
819 if ((start & ~7) == (end & ~7)) {
820 if (start < end) {
821 mask &= ~(0xff << (end & 7));
822 *tab |= mask;
823 }
824 } else {
825 *tab++ |= mask;
826 start = (start + 8) & ~7;
827 end1 = end & ~7;
828 while (start < end1) {
829 *tab++ = 0xff;
830 start += 8;
831 }
832 if (start < end) {
833 mask = ~(0xff << (end & 7));
834 *tab |= mask;
835 }
836 }
837}
838
839static void build_page_bitmap(PageDesc *p)
840{
841 int n, tb_start, tb_end;
842 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000843
pbrookb2a70812008-06-09 13:57:23 +0000844 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000845
846 tb = p->first_tb;
847 while (tb != NULL) {
848 n = (long)tb & 3;
849 tb = (TranslationBlock *)((long)tb & ~3);
850 /* NOTE: this is subtle as a TB may span two physical pages */
851 if (n == 0) {
852 /* NOTE: tb_end may be after the end of the page, but
853 it is not a problem */
854 tb_start = tb->pc & ~TARGET_PAGE_MASK;
855 tb_end = tb_start + tb->size;
856 if (tb_end > TARGET_PAGE_SIZE)
857 tb_end = TARGET_PAGE_SIZE;
858 } else {
859 tb_start = 0;
860 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
861 }
862 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
863 tb = tb->page_next[n];
864 }
865}
866
pbrook2e70f6e2008-06-29 01:03:05 +0000867TranslationBlock *tb_gen_code(CPUState *env,
868 target_ulong pc, target_ulong cs_base,
869 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000870{
871 TranslationBlock *tb;
872 uint8_t *tc_ptr;
873 target_ulong phys_pc, phys_page2, virt_page2;
874 int code_gen_size;
875
bellardc27004e2005-01-03 23:35:10 +0000876 phys_pc = get_phys_addr_code(env, pc);
877 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000878 if (!tb) {
879 /* flush must be done */
880 tb_flush(env);
881 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000882 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000883 /* Don't forget to invalidate previous TB info. */
884 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000885 }
886 tc_ptr = code_gen_ptr;
887 tb->tc_ptr = tc_ptr;
888 tb->cs_base = cs_base;
889 tb->flags = flags;
890 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000891 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000892 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000893
bellardd720b932004-04-25 17:57:43 +0000894 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000895 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000896 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000897 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000898 phys_page2 = get_phys_addr_code(env, virt_page2);
899 }
900 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000901 return tb;
bellardd720b932004-04-25 17:57:43 +0000902}
ths3b46e622007-09-17 08:09:54 +0000903
bellard9fa3e852004-01-04 18:06:42 +0000904/* invalidate all TBs which intersect with the target physical page
905 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000906 the same physical page. 'is_cpu_write_access' should be true if called
907 from a real cpu write access: the virtual CPU will exit the current
908 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000909void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000910 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000911{
aliguori6b917542008-11-18 19:46:41 +0000912 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000913 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000914 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000915 PageDesc *p;
916 int n;
917#ifdef TARGET_HAS_PRECISE_SMC
918 int current_tb_not_found = is_cpu_write_access;
919 TranslationBlock *current_tb = NULL;
920 int current_tb_modified = 0;
921 target_ulong current_pc = 0;
922 target_ulong current_cs_base = 0;
923 int current_flags = 0;
924#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000925
926 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000927 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000928 return;
ths5fafdf22007-09-16 21:08:06 +0000929 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000930 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
931 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000932 /* build code bitmap */
933 build_page_bitmap(p);
934 }
935
936 /* we remove all the TBs in the range [start, end[ */
937 /* XXX: see if in some cases it could be faster to invalidate all the code */
938 tb = p->first_tb;
939 while (tb != NULL) {
940 n = (long)tb & 3;
941 tb = (TranslationBlock *)((long)tb & ~3);
942 tb_next = tb->page_next[n];
943 /* NOTE: this is subtle as a TB may span two physical pages */
944 if (n == 0) {
945 /* NOTE: tb_end may be after the end of the page, but
946 it is not a problem */
947 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
948 tb_end = tb_start + tb->size;
949 } else {
950 tb_start = tb->page_addr[1];
951 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
952 }
953 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000954#ifdef TARGET_HAS_PRECISE_SMC
955 if (current_tb_not_found) {
956 current_tb_not_found = 0;
957 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000958 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000959 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000960 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000961 }
962 }
963 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000964 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000965 /* If we are modifying the current TB, we must stop
966 its execution. We could be more precise by checking
967 that the modification is after the current PC, but it
968 would require a specialized function to partially
969 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000970
bellardd720b932004-04-25 17:57:43 +0000971 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000972 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000973 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000974 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
975 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000976 }
977#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000978 /* we need to do that to handle the case where a signal
979 occurs while doing tb_phys_invalidate() */
980 saved_tb = NULL;
981 if (env) {
982 saved_tb = env->current_tb;
983 env->current_tb = NULL;
984 }
bellard9fa3e852004-01-04 18:06:42 +0000985 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000986 if (env) {
987 env->current_tb = saved_tb;
988 if (env->interrupt_request && env->current_tb)
989 cpu_interrupt(env, env->interrupt_request);
990 }
bellard9fa3e852004-01-04 18:06:42 +0000991 }
992 tb = tb_next;
993 }
994#if !defined(CONFIG_USER_ONLY)
995 /* if no code remaining, no need to continue to use slow writes */
996 if (!p->first_tb) {
997 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000998 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000999 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001000 }
1001 }
1002#endif
1003#ifdef TARGET_HAS_PRECISE_SMC
1004 if (current_tb_modified) {
1005 /* we generate a block containing just the instruction
1006 modifying the memory. It will ensure that it cannot modify
1007 itself */
bellardea1c1802004-06-14 18:56:36 +00001008 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001009 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001010 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001011 }
1012#endif
1013}
1014
1015/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001016static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001017{
1018 PageDesc *p;
1019 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001020#if 0
bellarda4193c82004-06-03 14:01:43 +00001021 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001022 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1023 cpu_single_env->mem_io_vaddr, len,
1024 cpu_single_env->eip,
1025 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001026 }
1027#endif
bellard9fa3e852004-01-04 18:06:42 +00001028 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001029 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001030 return;
1031 if (p->code_bitmap) {
1032 offset = start & ~TARGET_PAGE_MASK;
1033 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1034 if (b & ((1 << len) - 1))
1035 goto do_invalidate;
1036 } else {
1037 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001038 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001039 }
1040}
1041
bellard9fa3e852004-01-04 18:06:42 +00001042#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001043static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001044 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001045{
aliguori6b917542008-11-18 19:46:41 +00001046 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001047 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001048 int n;
bellardd720b932004-04-25 17:57:43 +00001049#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001050 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001051 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001052 int current_tb_modified = 0;
1053 target_ulong current_pc = 0;
1054 target_ulong current_cs_base = 0;
1055 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001056#endif
bellard9fa3e852004-01-04 18:06:42 +00001057
1058 addr &= TARGET_PAGE_MASK;
1059 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001060 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001061 return;
1062 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001063#ifdef TARGET_HAS_PRECISE_SMC
1064 if (tb && pc != 0) {
1065 current_tb = tb_find_pc(pc);
1066 }
1067#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001068 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001069 n = (long)tb & 3;
1070 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001071#ifdef TARGET_HAS_PRECISE_SMC
1072 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001073 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001074 /* If we are modifying the current TB, we must stop
1075 its execution. We could be more precise by checking
1076 that the modification is after the current PC, but it
1077 would require a specialized function to partially
1078 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001079
bellardd720b932004-04-25 17:57:43 +00001080 current_tb_modified = 1;
1081 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001082 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1083 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001084 }
1085#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001086 tb_phys_invalidate(tb, addr);
1087 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001088 }
1089 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001090#ifdef TARGET_HAS_PRECISE_SMC
1091 if (current_tb_modified) {
1092 /* we generate a block containing just the instruction
1093 modifying the memory. It will ensure that it cannot modify
1094 itself */
bellardea1c1802004-06-14 18:56:36 +00001095 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001096 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001097 cpu_resume_from_signal(env, puc);
1098 }
1099#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001100}
bellard9fa3e852004-01-04 18:06:42 +00001101#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001102
1103/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001104static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001105 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001106{
1107 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001108 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001109
bellard9fa3e852004-01-04 18:06:42 +00001110 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001111 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001112 tb->page_next[n] = p->first_tb;
1113 last_first_tb = p->first_tb;
1114 p->first_tb = (TranslationBlock *)((long)tb | n);
1115 invalidate_page_bitmap(p);
1116
bellard107db442004-06-22 18:48:46 +00001117#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001118
bellard9fa3e852004-01-04 18:06:42 +00001119#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001120 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001121 target_ulong addr;
1122 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001123 int prot;
1124
bellardfd6ce8f2003-05-14 19:00:11 +00001125 /* force the host page as non writable (writes will have a
1126 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001127 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001128 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001129 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1130 addr += TARGET_PAGE_SIZE) {
1131
1132 p2 = page_find (addr >> TARGET_PAGE_BITS);
1133 if (!p2)
1134 continue;
1135 prot |= p2->flags;
1136 p2->flags &= ~PAGE_WRITE;
1137 page_get_flags(addr);
1138 }
ths5fafdf22007-09-16 21:08:06 +00001139 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001140 (prot & PAGE_BITS) & ~PAGE_WRITE);
1141#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001142 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001143 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001144#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001145 }
bellard9fa3e852004-01-04 18:06:42 +00001146#else
1147 /* if some code is already present, then the pages are already
1148 protected. So we handle the case where only the first TB is
1149 allocated in a physical page */
1150 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001151 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001152 }
1153#endif
bellardd720b932004-04-25 17:57:43 +00001154
1155#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001156}
1157
1158/* Allocate a new translation block. Flush the translation buffer if
1159 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001160TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001161{
1162 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001163
bellard26a5f132008-05-28 12:30:31 +00001164 if (nb_tbs >= code_gen_max_blocks ||
1165 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001166 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001167 tb = &tbs[nb_tbs++];
1168 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001169 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001170 return tb;
1171}
1172
pbrook2e70f6e2008-06-29 01:03:05 +00001173void tb_free(TranslationBlock *tb)
1174{
thsbf20dc02008-06-30 17:22:19 +00001175 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001176 Ignore the hard cases and just back up if this TB happens to
1177 be the last one generated. */
1178 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1179 code_gen_ptr = tb->tc_ptr;
1180 nb_tbs--;
1181 }
1182}
1183
bellard9fa3e852004-01-04 18:06:42 +00001184/* add a new TB and link it to the physical page tables. phys_page2 is
1185 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001186void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001187 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001188{
bellard9fa3e852004-01-04 18:06:42 +00001189 unsigned int h;
1190 TranslationBlock **ptb;
1191
pbrookc8a706f2008-06-02 16:16:42 +00001192 /* Grab the mmap lock to stop another thread invalidating this TB
1193 before we are done. */
1194 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001195 /* add in the physical hash table */
1196 h = tb_phys_hash_func(phys_pc);
1197 ptb = &tb_phys_hash[h];
1198 tb->phys_hash_next = *ptb;
1199 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001200
1201 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001202 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1203 if (phys_page2 != -1)
1204 tb_alloc_page(tb, 1, phys_page2);
1205 else
1206 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001207
bellardd4e81642003-05-25 16:46:15 +00001208 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1209 tb->jmp_next[0] = NULL;
1210 tb->jmp_next[1] = NULL;
1211
1212 /* init original jump addresses */
1213 if (tb->tb_next_offset[0] != 0xffff)
1214 tb_reset_jump(tb, 0);
1215 if (tb->tb_next_offset[1] != 0xffff)
1216 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001217
1218#ifdef DEBUG_TB_CHECK
1219 tb_page_check();
1220#endif
pbrookc8a706f2008-06-02 16:16:42 +00001221 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001222}
1223
bellarda513fe12003-05-27 23:29:48 +00001224/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1225 tb[1].tc_ptr. Return NULL if not found */
1226TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1227{
1228 int m_min, m_max, m;
1229 unsigned long v;
1230 TranslationBlock *tb;
1231
1232 if (nb_tbs <= 0)
1233 return NULL;
1234 if (tc_ptr < (unsigned long)code_gen_buffer ||
1235 tc_ptr >= (unsigned long)code_gen_ptr)
1236 return NULL;
1237 /* binary search (cf Knuth) */
1238 m_min = 0;
1239 m_max = nb_tbs - 1;
1240 while (m_min <= m_max) {
1241 m = (m_min + m_max) >> 1;
1242 tb = &tbs[m];
1243 v = (unsigned long)tb->tc_ptr;
1244 if (v == tc_ptr)
1245 return tb;
1246 else if (tc_ptr < v) {
1247 m_max = m - 1;
1248 } else {
1249 m_min = m + 1;
1250 }
ths5fafdf22007-09-16 21:08:06 +00001251 }
bellarda513fe12003-05-27 23:29:48 +00001252 return &tbs[m_max];
1253}
bellard75012672003-06-21 13:11:07 +00001254
bellardea041c02003-06-25 16:16:50 +00001255static void tb_reset_jump_recursive(TranslationBlock *tb);
1256
1257static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1258{
1259 TranslationBlock *tb1, *tb_next, **ptb;
1260 unsigned int n1;
1261
1262 tb1 = tb->jmp_next[n];
1263 if (tb1 != NULL) {
1264 /* find head of list */
1265 for(;;) {
1266 n1 = (long)tb1 & 3;
1267 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1268 if (n1 == 2)
1269 break;
1270 tb1 = tb1->jmp_next[n1];
1271 }
1272 /* we are now sure now that tb jumps to tb1 */
1273 tb_next = tb1;
1274
1275 /* remove tb from the jmp_first list */
1276 ptb = &tb_next->jmp_first;
1277 for(;;) {
1278 tb1 = *ptb;
1279 n1 = (long)tb1 & 3;
1280 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1281 if (n1 == n && tb1 == tb)
1282 break;
1283 ptb = &tb1->jmp_next[n1];
1284 }
1285 *ptb = tb->jmp_next[n];
1286 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001287
bellardea041c02003-06-25 16:16:50 +00001288 /* suppress the jump to next tb in generated code */
1289 tb_reset_jump(tb, n);
1290
bellard01243112004-01-04 15:48:17 +00001291 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001292 tb_reset_jump_recursive(tb_next);
1293 }
1294}
1295
1296static void tb_reset_jump_recursive(TranslationBlock *tb)
1297{
1298 tb_reset_jump_recursive2(tb, 0);
1299 tb_reset_jump_recursive2(tb, 1);
1300}
1301
bellard1fddef42005-04-17 19:16:13 +00001302#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001303static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1304{
j_mayer9b3c35e2007-04-07 11:21:28 +00001305 target_phys_addr_t addr;
1306 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001307 ram_addr_t ram_addr;
1308 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001309
pbrookc2f07f82006-04-08 17:14:56 +00001310 addr = cpu_get_phys_page_debug(env, pc);
1311 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1312 if (!p) {
1313 pd = IO_MEM_UNASSIGNED;
1314 } else {
1315 pd = p->phys_offset;
1316 }
1317 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001318 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001319}
bellardc27004e2005-01-03 23:35:10 +00001320#endif
bellardd720b932004-04-25 17:57:43 +00001321
pbrook6658ffb2007-03-16 23:58:11 +00001322/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001323int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1324 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001325{
aliguorib4051332008-11-18 20:14:20 +00001326 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001327 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001328
aliguorib4051332008-11-18 20:14:20 +00001329 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1330 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1331 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1332 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1333 return -EINVAL;
1334 }
aliguoria1d1bb32008-11-18 20:07:32 +00001335 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001336
aliguoria1d1bb32008-11-18 20:07:32 +00001337 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001338 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001339 wp->flags = flags;
1340
aliguori2dc9f412008-11-18 20:56:59 +00001341 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001342 if (flags & BP_GDB)
1343 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1344 else
1345 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001346
pbrook6658ffb2007-03-16 23:58:11 +00001347 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001348
1349 if (watchpoint)
1350 *watchpoint = wp;
1351 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001352}
1353
aliguoria1d1bb32008-11-18 20:07:32 +00001354/* Remove a specific watchpoint. */
1355int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1356 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001357{
aliguorib4051332008-11-18 20:14:20 +00001358 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001359 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001360
aliguoric0ce9982008-11-25 22:13:57 +00001361 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001362 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001363 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001364 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001365 return 0;
1366 }
1367 }
aliguoria1d1bb32008-11-18 20:07:32 +00001368 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001369}
1370
aliguoria1d1bb32008-11-18 20:07:32 +00001371/* Remove a specific watchpoint by reference. */
1372void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1373{
aliguoric0ce9982008-11-25 22:13:57 +00001374 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001375
aliguoria1d1bb32008-11-18 20:07:32 +00001376 tlb_flush_page(env, watchpoint->vaddr);
1377
1378 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001379}
1380
aliguoria1d1bb32008-11-18 20:07:32 +00001381/* Remove all matching watchpoints. */
1382void cpu_watchpoint_remove_all(CPUState *env, int mask)
1383{
aliguoric0ce9982008-11-25 22:13:57 +00001384 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001385
aliguoric0ce9982008-11-25 22:13:57 +00001386 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001387 if (wp->flags & mask)
1388 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001389 }
aliguoria1d1bb32008-11-18 20:07:32 +00001390}
1391
1392/* Add a breakpoint. */
1393int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1394 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001395{
bellard1fddef42005-04-17 19:16:13 +00001396#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001397 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001398
aliguoria1d1bb32008-11-18 20:07:32 +00001399 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001400
1401 bp->pc = pc;
1402 bp->flags = flags;
1403
aliguori2dc9f412008-11-18 20:56:59 +00001404 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001405 if (flags & BP_GDB)
1406 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1407 else
1408 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001409
1410 breakpoint_invalidate(env, pc);
1411
1412 if (breakpoint)
1413 *breakpoint = bp;
1414 return 0;
1415#else
1416 return -ENOSYS;
1417#endif
1418}
1419
1420/* Remove a specific breakpoint. */
1421int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1422{
1423#if defined(TARGET_HAS_ICE)
1424 CPUBreakpoint *bp;
1425
aliguoric0ce9982008-11-25 22:13:57 +00001426 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001427 if (bp->pc == pc && bp->flags == flags) {
1428 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001429 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001430 }
bellard4c3a88a2003-07-26 12:06:08 +00001431 }
aliguoria1d1bb32008-11-18 20:07:32 +00001432 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001433#else
aliguoria1d1bb32008-11-18 20:07:32 +00001434 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001435#endif
1436}
1437
aliguoria1d1bb32008-11-18 20:07:32 +00001438/* Remove a specific breakpoint by reference. */
1439void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001440{
bellard1fddef42005-04-17 19:16:13 +00001441#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001442 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001443
aliguoria1d1bb32008-11-18 20:07:32 +00001444 breakpoint_invalidate(env, breakpoint->pc);
1445
1446 qemu_free(breakpoint);
1447#endif
1448}
1449
1450/* Remove all matching breakpoints. */
1451void cpu_breakpoint_remove_all(CPUState *env, int mask)
1452{
1453#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001454 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001455
aliguoric0ce9982008-11-25 22:13:57 +00001456 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001457 if (bp->flags & mask)
1458 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001459 }
bellard4c3a88a2003-07-26 12:06:08 +00001460#endif
1461}
1462
bellardc33a3462003-07-29 20:50:33 +00001463/* enable or disable single step mode. EXCP_DEBUG is returned by the
1464 CPU loop after each instruction */
1465void cpu_single_step(CPUState *env, int enabled)
1466{
bellard1fddef42005-04-17 19:16:13 +00001467#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001468 if (env->singlestep_enabled != enabled) {
1469 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001470 if (kvm_enabled())
1471 kvm_update_guest_debug(env, 0);
1472 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001473 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001474 /* XXX: only flush what is necessary */
1475 tb_flush(env);
1476 }
bellardc33a3462003-07-29 20:50:33 +00001477 }
1478#endif
1479}
1480
bellard34865132003-10-05 14:28:56 +00001481/* enable or disable low levels log */
1482void cpu_set_log(int log_flags)
1483{
1484 loglevel = log_flags;
1485 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001486 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001487 if (!logfile) {
1488 perror(logfilename);
1489 _exit(1);
1490 }
bellard9fa3e852004-01-04 18:06:42 +00001491#if !defined(CONFIG_SOFTMMU)
1492 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1493 {
blueswir1b55266b2008-09-20 08:07:15 +00001494 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001495 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1496 }
1497#else
bellard34865132003-10-05 14:28:56 +00001498 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001499#endif
pbrooke735b912007-06-30 13:53:24 +00001500 log_append = 1;
1501 }
1502 if (!loglevel && logfile) {
1503 fclose(logfile);
1504 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001505 }
1506}
1507
1508void cpu_set_log_filename(const char *filename)
1509{
1510 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001511 if (logfile) {
1512 fclose(logfile);
1513 logfile = NULL;
1514 }
1515 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001516}
bellardc33a3462003-07-29 20:50:33 +00001517
aurel323098dba2009-03-07 21:28:24 +00001518static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001519{
pbrookd5975362008-06-07 20:50:51 +00001520#if defined(USE_NPTL)
1521 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1522 problem and hope the cpu will stop of its own accord. For userspace
1523 emulation this often isn't actually as bad as it sounds. Often
1524 signals are used primarily to interrupt blocking syscalls. */
1525#else
aurel323098dba2009-03-07 21:28:24 +00001526 TranslationBlock *tb;
1527 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
1528
1529 tb = env->current_tb;
1530 /* if the cpu is currently executing code, we must unlink it and
1531 all the potentially executing TB */
1532 if (tb && !testandset(&interrupt_lock)) {
1533 env->current_tb = NULL;
1534 tb_reset_jump_recursive(tb);
1535 resetlock(&interrupt_lock);
1536 }
1537#endif
1538}
1539
1540/* mask must never be zero, except for A20 change call */
1541void cpu_interrupt(CPUState *env, int mask)
1542{
1543 int old_mask;
1544
1545 old_mask = env->interrupt_request;
1546 env->interrupt_request |= mask;
1547
aliguori8edac962009-04-24 18:03:45 +00001548#ifndef CONFIG_USER_ONLY
1549 /*
1550 * If called from iothread context, wake the target cpu in
1551 * case its halted.
1552 */
1553 if (!qemu_cpu_self(env)) {
1554 qemu_cpu_kick(env);
1555 return;
1556 }
1557#endif
1558
pbrook2e70f6e2008-06-29 01:03:05 +00001559 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001560 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001561#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001562 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001563 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001564 cpu_abort(env, "Raised interrupt while not in I/O function");
1565 }
1566#endif
1567 } else {
aurel323098dba2009-03-07 21:28:24 +00001568 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001569 }
1570}
1571
bellardb54ad042004-05-20 13:42:52 +00001572void cpu_reset_interrupt(CPUState *env, int mask)
1573{
1574 env->interrupt_request &= ~mask;
1575}
1576
aurel323098dba2009-03-07 21:28:24 +00001577void cpu_exit(CPUState *env)
1578{
1579 env->exit_request = 1;
1580 cpu_unlink_tb(env);
1581}
1582
blueswir1c7cd6a32008-10-02 18:27:46 +00001583const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001584 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001585 "show generated host assembly code for each compiled TB" },
1586 { CPU_LOG_TB_IN_ASM, "in_asm",
1587 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001588 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001589 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001590 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001591 "show micro ops "
1592#ifdef TARGET_I386
1593 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001594#endif
blueswir1e01a1152008-03-14 17:37:11 +00001595 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001596 { CPU_LOG_INT, "int",
1597 "show interrupts/exceptions in short format" },
1598 { CPU_LOG_EXEC, "exec",
1599 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001600 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001601 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001602#ifdef TARGET_I386
1603 { CPU_LOG_PCALL, "pcall",
1604 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001605 { CPU_LOG_RESET, "cpu_reset",
1606 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001607#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001608#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001609 { CPU_LOG_IOPORT, "ioport",
1610 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001611#endif
bellardf193c792004-03-21 17:06:25 +00001612 { 0, NULL, NULL },
1613};
1614
1615static int cmp1(const char *s1, int n, const char *s2)
1616{
1617 if (strlen(s2) != n)
1618 return 0;
1619 return memcmp(s1, s2, n) == 0;
1620}
ths3b46e622007-09-17 08:09:54 +00001621
bellardf193c792004-03-21 17:06:25 +00001622/* takes a comma separated list of log masks. Return 0 if error. */
1623int cpu_str_to_log_mask(const char *str)
1624{
blueswir1c7cd6a32008-10-02 18:27:46 +00001625 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001626 int mask;
1627 const char *p, *p1;
1628
1629 p = str;
1630 mask = 0;
1631 for(;;) {
1632 p1 = strchr(p, ',');
1633 if (!p1)
1634 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001635 if(cmp1(p,p1-p,"all")) {
1636 for(item = cpu_log_items; item->mask != 0; item++) {
1637 mask |= item->mask;
1638 }
1639 } else {
bellardf193c792004-03-21 17:06:25 +00001640 for(item = cpu_log_items; item->mask != 0; item++) {
1641 if (cmp1(p, p1 - p, item->name))
1642 goto found;
1643 }
1644 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001645 }
bellardf193c792004-03-21 17:06:25 +00001646 found:
1647 mask |= item->mask;
1648 if (*p1 != ',')
1649 break;
1650 p = p1 + 1;
1651 }
1652 return mask;
1653}
bellardea041c02003-06-25 16:16:50 +00001654
bellard75012672003-06-21 13:11:07 +00001655void cpu_abort(CPUState *env, const char *fmt, ...)
1656{
1657 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001658 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001659
1660 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001661 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001662 fprintf(stderr, "qemu: fatal: ");
1663 vfprintf(stderr, fmt, ap);
1664 fprintf(stderr, "\n");
1665#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001666 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1667#else
1668 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001669#endif
aliguori93fcfe32009-01-15 22:34:14 +00001670 if (qemu_log_enabled()) {
1671 qemu_log("qemu: fatal: ");
1672 qemu_log_vprintf(fmt, ap2);
1673 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001674#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001675 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001676#else
aliguori93fcfe32009-01-15 22:34:14 +00001677 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001678#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001679 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001680 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001681 }
pbrook493ae1f2007-11-23 16:53:59 +00001682 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001683 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001684 abort();
1685}
1686
thsc5be9f02007-02-28 20:20:53 +00001687CPUState *cpu_copy(CPUState *env)
1688{
ths01ba9812007-12-09 02:22:57 +00001689 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001690 CPUState *next_cpu = new_env->next_cpu;
1691 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001692#if defined(TARGET_HAS_ICE)
1693 CPUBreakpoint *bp;
1694 CPUWatchpoint *wp;
1695#endif
1696
thsc5be9f02007-02-28 20:20:53 +00001697 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001698
1699 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001700 new_env->next_cpu = next_cpu;
1701 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001702
1703 /* Clone all break/watchpoints.
1704 Note: Once we support ptrace with hw-debug register access, make sure
1705 BP_CPU break/watchpoints are handled correctly on clone. */
1706 TAILQ_INIT(&env->breakpoints);
1707 TAILQ_INIT(&env->watchpoints);
1708#if defined(TARGET_HAS_ICE)
1709 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1710 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1711 }
1712 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1713 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1714 wp->flags, NULL);
1715 }
1716#endif
1717
thsc5be9f02007-02-28 20:20:53 +00001718 return new_env;
1719}
1720
bellard01243112004-01-04 15:48:17 +00001721#if !defined(CONFIG_USER_ONLY)
1722
edgar_igl5c751e92008-05-06 08:44:21 +00001723static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1724{
1725 unsigned int i;
1726
1727 /* Discard jump cache entries for any tb which might potentially
1728 overlap the flushed page. */
1729 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1730 memset (&env->tb_jmp_cache[i], 0,
1731 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1732
1733 i = tb_jmp_cache_hash_page(addr);
1734 memset (&env->tb_jmp_cache[i], 0,
1735 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1736}
1737
bellardee8b7022004-02-03 23:35:10 +00001738/* NOTE: if flush_global is true, also flush global entries (not
1739 implemented yet) */
1740void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001741{
bellard33417e72003-08-10 21:47:01 +00001742 int i;
bellard01243112004-01-04 15:48:17 +00001743
bellard9fa3e852004-01-04 18:06:42 +00001744#if defined(DEBUG_TLB)
1745 printf("tlb_flush:\n");
1746#endif
bellard01243112004-01-04 15:48:17 +00001747 /* must reset current TB so that interrupts cannot modify the
1748 links while we are modifying them */
1749 env->current_tb = NULL;
1750
bellard33417e72003-08-10 21:47:01 +00001751 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001752 env->tlb_table[0][i].addr_read = -1;
1753 env->tlb_table[0][i].addr_write = -1;
1754 env->tlb_table[0][i].addr_code = -1;
1755 env->tlb_table[1][i].addr_read = -1;
1756 env->tlb_table[1][i].addr_write = -1;
1757 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001758#if (NB_MMU_MODES >= 3)
1759 env->tlb_table[2][i].addr_read = -1;
1760 env->tlb_table[2][i].addr_write = -1;
1761 env->tlb_table[2][i].addr_code = -1;
aurel32e37e6ee2009-04-07 21:47:27 +00001762#endif
1763#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001764 env->tlb_table[3][i].addr_read = -1;
1765 env->tlb_table[3][i].addr_write = -1;
1766 env->tlb_table[3][i].addr_code = -1;
1767#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001768#if (NB_MMU_MODES >= 5)
1769 env->tlb_table[4][i].addr_read = -1;
1770 env->tlb_table[4][i].addr_write = -1;
1771 env->tlb_table[4][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001772#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001773
bellard33417e72003-08-10 21:47:01 +00001774 }
bellard9fa3e852004-01-04 18:06:42 +00001775
bellard8a40a182005-11-20 10:35:40 +00001776 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001777
blueswir1640f42e2009-04-19 10:18:01 +00001778#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001779 if (env->kqemu_enabled) {
1780 kqemu_flush(env, flush_global);
1781 }
1782#endif
bellarde3db7222005-01-26 22:00:47 +00001783 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001784}
1785
bellard274da6b2004-05-20 21:56:27 +00001786static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001787{
ths5fafdf22007-09-16 21:08:06 +00001788 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001789 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001790 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001791 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001792 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001793 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1794 tlb_entry->addr_read = -1;
1795 tlb_entry->addr_write = -1;
1796 tlb_entry->addr_code = -1;
1797 }
bellard61382a52003-10-27 21:22:23 +00001798}
1799
bellard2e126692004-04-25 21:28:44 +00001800void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001801{
bellard8a40a182005-11-20 10:35:40 +00001802 int i;
bellard01243112004-01-04 15:48:17 +00001803
bellard9fa3e852004-01-04 18:06:42 +00001804#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001805 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001806#endif
bellard01243112004-01-04 15:48:17 +00001807 /* must reset current TB so that interrupts cannot modify the
1808 links while we are modifying them */
1809 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001810
bellard61382a52003-10-27 21:22:23 +00001811 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001812 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001813 tlb_flush_entry(&env->tlb_table[0][i], addr);
1814 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001815#if (NB_MMU_MODES >= 3)
1816 tlb_flush_entry(&env->tlb_table[2][i], addr);
aurel32e37e6ee2009-04-07 21:47:27 +00001817#endif
1818#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001819 tlb_flush_entry(&env->tlb_table[3][i], addr);
1820#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001821#if (NB_MMU_MODES >= 5)
1822 tlb_flush_entry(&env->tlb_table[4][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001823#endif
bellard01243112004-01-04 15:48:17 +00001824
edgar_igl5c751e92008-05-06 08:44:21 +00001825 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001826
blueswir1640f42e2009-04-19 10:18:01 +00001827#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001828 if (env->kqemu_enabled) {
1829 kqemu_flush_page(env, addr);
1830 }
1831#endif
bellard9fa3e852004-01-04 18:06:42 +00001832}
1833
bellard9fa3e852004-01-04 18:06:42 +00001834/* update the TLBs so that writes to code in the virtual page 'addr'
1835 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001836static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001837{
ths5fafdf22007-09-16 21:08:06 +00001838 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001839 ram_addr + TARGET_PAGE_SIZE,
1840 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001841}
1842
bellard9fa3e852004-01-04 18:06:42 +00001843/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001844 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001845static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001846 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001847{
bellard3a7d9292005-08-21 09:26:42 +00001848 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001849}
1850
ths5fafdf22007-09-16 21:08:06 +00001851static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001852 unsigned long start, unsigned long length)
1853{
1854 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001855 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1856 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001857 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001858 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001859 }
1860 }
1861}
1862
pbrook5579c7f2009-04-11 14:47:08 +00001863/* Note: start and end must be within the same ram block. */
bellard3a7d9292005-08-21 09:26:42 +00001864void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001865 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001866{
1867 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001868 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001869 int i, mask, len;
1870 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001871
1872 start &= TARGET_PAGE_MASK;
1873 end = TARGET_PAGE_ALIGN(end);
1874
1875 length = end - start;
1876 if (length == 0)
1877 return;
bellard0a962c02005-02-10 22:00:27 +00001878 len = length >> TARGET_PAGE_BITS;
blueswir1640f42e2009-04-19 10:18:01 +00001879#ifdef CONFIG_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001880 /* XXX: should not depend on cpu context */
1881 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001882 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001883 ram_addr_t addr;
1884 addr = start;
1885 for(i = 0; i < len; i++) {
1886 kqemu_set_notdirty(env, addr);
1887 addr += TARGET_PAGE_SIZE;
1888 }
bellard3a7d9292005-08-21 09:26:42 +00001889 }
1890#endif
bellardf23db162005-08-21 19:12:28 +00001891 mask = ~dirty_flags;
1892 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1893 for(i = 0; i < len; i++)
1894 p[i] &= mask;
1895
bellard1ccde1c2004-02-06 19:46:14 +00001896 /* we modify the TLB cache so that the dirty bit will be set again
1897 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001898 start1 = (unsigned long)qemu_get_ram_ptr(start);
1899 /* Chek that we don't span multiple blocks - this breaks the
1900 address comparisons below. */
1901 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1902 != (end - 1) - start) {
1903 abort();
1904 }
1905
bellard6a00d602005-11-21 23:25:50 +00001906 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1907 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001908 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001909 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001910 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001911#if (NB_MMU_MODES >= 3)
1912 for(i = 0; i < CPU_TLB_SIZE; i++)
1913 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
aurel32e37e6ee2009-04-07 21:47:27 +00001914#endif
1915#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001916 for(i = 0; i < CPU_TLB_SIZE; i++)
1917 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1918#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001919#if (NB_MMU_MODES >= 5)
1920 for(i = 0; i < CPU_TLB_SIZE; i++)
1921 tlb_reset_dirty_range(&env->tlb_table[4][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001922#endif
bellard6a00d602005-11-21 23:25:50 +00001923 }
bellard1ccde1c2004-02-06 19:46:14 +00001924}
1925
aliguori74576192008-10-06 14:02:03 +00001926int cpu_physical_memory_set_dirty_tracking(int enable)
1927{
1928 in_migration = enable;
Jan Kiszkab0a46a32009-05-02 00:22:51 +02001929 if (kvm_enabled()) {
1930 return kvm_set_migration_log(enable);
1931 }
aliguori74576192008-10-06 14:02:03 +00001932 return 0;
1933}
1934
1935int cpu_physical_memory_get_dirty_tracking(void)
1936{
1937 return in_migration;
1938}
1939
Jan Kiszka151f7742009-05-01 20:52:47 +02001940int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
1941 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00001942{
Jan Kiszka151f7742009-05-01 20:52:47 +02001943 int ret = 0;
1944
aliguori2bec46d2008-11-24 20:21:41 +00001945 if (kvm_enabled())
Jan Kiszka151f7742009-05-01 20:52:47 +02001946 ret = kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1947 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00001948}
1949
bellard3a7d9292005-08-21 09:26:42 +00001950static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1951{
1952 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001953 void *p;
bellard3a7d9292005-08-21 09:26:42 +00001954
bellard84b7b8e2005-11-28 21:19:04 +00001955 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00001956 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
1957 + tlb_entry->addend);
1958 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00001959 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001960 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001961 }
1962 }
1963}
1964
1965/* update the TLB according to the current state of the dirty bits */
1966void cpu_tlb_update_dirty(CPUState *env)
1967{
1968 int i;
1969 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001970 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001971 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001972 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001973#if (NB_MMU_MODES >= 3)
1974 for(i = 0; i < CPU_TLB_SIZE; i++)
1975 tlb_update_dirty(&env->tlb_table[2][i]);
aurel32e37e6ee2009-04-07 21:47:27 +00001976#endif
1977#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001978 for(i = 0; i < CPU_TLB_SIZE; i++)
1979 tlb_update_dirty(&env->tlb_table[3][i]);
1980#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001981#if (NB_MMU_MODES >= 5)
1982 for(i = 0; i < CPU_TLB_SIZE; i++)
1983 tlb_update_dirty(&env->tlb_table[4][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001984#endif
bellard3a7d9292005-08-21 09:26:42 +00001985}
1986
pbrook0f459d12008-06-09 00:20:13 +00001987static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001988{
pbrook0f459d12008-06-09 00:20:13 +00001989 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1990 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001991}
1992
pbrook0f459d12008-06-09 00:20:13 +00001993/* update the TLB corresponding to virtual page vaddr
1994 so that it is no longer dirty */
1995static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001996{
bellard1ccde1c2004-02-06 19:46:14 +00001997 int i;
1998
pbrook0f459d12008-06-09 00:20:13 +00001999 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002000 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00002001 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
2002 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00002003#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00002004 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
aurel32e37e6ee2009-04-07 21:47:27 +00002005#endif
2006#if (NB_MMU_MODES >= 4)
pbrook0f459d12008-06-09 00:20:13 +00002007 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00002008#endif
aurel32e37e6ee2009-04-07 21:47:27 +00002009#if (NB_MMU_MODES >= 5)
2010 tlb_set_dirty1(&env->tlb_table[4][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00002011#endif
bellard9fa3e852004-01-04 18:06:42 +00002012}
2013
bellard59817cc2004-02-16 22:01:13 +00002014/* add a new TLB entry. At most one entry for a given virtual address
2015 is permitted. Return 0 if OK or 2 if the page could not be mapped
2016 (can only happen in non SOFTMMU mode for I/O pages or pages
2017 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00002018int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2019 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002020 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00002021{
bellard92e873b2004-05-21 14:52:29 +00002022 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002023 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002024 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002025 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002026 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00002027 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00002028 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00002029 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002030 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002031 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002032
bellard92e873b2004-05-21 14:52:29 +00002033 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002034 if (!p) {
2035 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002036 } else {
2037 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002038 }
2039#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002040 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2041 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002042#endif
2043
2044 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002045 address = vaddr;
2046 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2047 /* IO memory case (romd handled later) */
2048 address |= TLB_MMIO;
2049 }
pbrook5579c7f2009-04-11 14:47:08 +00002050 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002051 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2052 /* Normal RAM. */
2053 iotlb = pd & TARGET_PAGE_MASK;
2054 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2055 iotlb |= IO_MEM_NOTDIRTY;
2056 else
2057 iotlb |= IO_MEM_ROM;
2058 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002059 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002060 It would be nice to pass an offset from the base address
2061 of that region. This would avoid having to special case RAM,
2062 and avoid full address decoding in every device.
2063 We can't use the high bits of pd for this because
2064 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002065 iotlb = (pd & ~TARGET_PAGE_MASK);
2066 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002067 iotlb += p->region_offset;
2068 } else {
2069 iotlb += paddr;
2070 }
pbrook0f459d12008-06-09 00:20:13 +00002071 }
pbrook6658ffb2007-03-16 23:58:11 +00002072
pbrook0f459d12008-06-09 00:20:13 +00002073 code_address = address;
2074 /* Make accesses to pages with watchpoints go via the
2075 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002076 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002077 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002078 iotlb = io_mem_watch + paddr;
2079 /* TODO: The memory case can be optimized by not trapping
2080 reads of pages with a write breakpoint. */
2081 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002082 }
pbrook0f459d12008-06-09 00:20:13 +00002083 }
balrogd79acba2007-06-26 20:01:13 +00002084
pbrook0f459d12008-06-09 00:20:13 +00002085 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2086 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2087 te = &env->tlb_table[mmu_idx][index];
2088 te->addend = addend - vaddr;
2089 if (prot & PAGE_READ) {
2090 te->addr_read = address;
2091 } else {
2092 te->addr_read = -1;
2093 }
edgar_igl5c751e92008-05-06 08:44:21 +00002094
pbrook0f459d12008-06-09 00:20:13 +00002095 if (prot & PAGE_EXEC) {
2096 te->addr_code = code_address;
2097 } else {
2098 te->addr_code = -1;
2099 }
2100 if (prot & PAGE_WRITE) {
2101 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2102 (pd & IO_MEM_ROMD)) {
2103 /* Write access calls the I/O callback. */
2104 te->addr_write = address | TLB_MMIO;
2105 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2106 !cpu_physical_memory_is_dirty(pd)) {
2107 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002108 } else {
pbrook0f459d12008-06-09 00:20:13 +00002109 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002110 }
pbrook0f459d12008-06-09 00:20:13 +00002111 } else {
2112 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002113 }
bellard9fa3e852004-01-04 18:06:42 +00002114 return ret;
2115}
2116
bellard01243112004-01-04 15:48:17 +00002117#else
2118
bellardee8b7022004-02-03 23:35:10 +00002119void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002120{
2121}
2122
bellard2e126692004-04-25 21:28:44 +00002123void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002124{
2125}
2126
ths5fafdf22007-09-16 21:08:06 +00002127int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2128 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002129 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002130{
bellard9fa3e852004-01-04 18:06:42 +00002131 return 0;
2132}
bellard33417e72003-08-10 21:47:01 +00002133
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002134/*
2135 * Walks guest process memory "regions" one by one
2136 * and calls callback function 'fn' for each region.
2137 */
2138int walk_memory_regions(void *priv,
2139 int (*fn)(void *, unsigned long, unsigned long, unsigned long))
bellard9fa3e852004-01-04 18:06:42 +00002140{
2141 unsigned long start, end;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002142 PageDesc *p = NULL;
bellard9fa3e852004-01-04 18:06:42 +00002143 int i, j, prot, prot1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002144 int rc = 0;
bellard9fa3e852004-01-04 18:06:42 +00002145
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002146 start = end = -1;
bellard9fa3e852004-01-04 18:06:42 +00002147 prot = 0;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002148
2149 for (i = 0; i <= L1_SIZE; i++) {
2150 p = (i < L1_SIZE) ? l1_map[i] : NULL;
2151 for (j = 0; j < L2_SIZE; j++) {
2152 prot1 = (p == NULL) ? 0 : p[j].flags;
2153 /*
2154 * "region" is one continuous chunk of memory
2155 * that has same protection flags set.
2156 */
bellard9fa3e852004-01-04 18:06:42 +00002157 if (prot1 != prot) {
2158 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2159 if (start != -1) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002160 rc = (*fn)(priv, start, end, prot);
2161 /* callback can stop iteration by returning != 0 */
2162 if (rc != 0)
2163 return (rc);
bellard9fa3e852004-01-04 18:06:42 +00002164 }
2165 if (prot1 != 0)
2166 start = end;
2167 else
2168 start = -1;
2169 prot = prot1;
2170 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002171 if (p == NULL)
bellard9fa3e852004-01-04 18:06:42 +00002172 break;
2173 }
bellard33417e72003-08-10 21:47:01 +00002174 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002175 return (rc);
2176}
2177
2178static int dump_region(void *priv, unsigned long start,
2179 unsigned long end, unsigned long prot)
2180{
2181 FILE *f = (FILE *)priv;
2182
2183 (void) fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
2184 start, end, end - start,
2185 ((prot & PAGE_READ) ? 'r' : '-'),
2186 ((prot & PAGE_WRITE) ? 'w' : '-'),
2187 ((prot & PAGE_EXEC) ? 'x' : '-'));
2188
2189 return (0);
2190}
2191
2192/* dump memory mappings */
2193void page_dump(FILE *f)
2194{
2195 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2196 "start", "end", "size", "prot");
2197 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002198}
2199
pbrook53a59602006-03-25 19:31:22 +00002200int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002201{
bellard9fa3e852004-01-04 18:06:42 +00002202 PageDesc *p;
2203
2204 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002205 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002206 return 0;
2207 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002208}
2209
bellard9fa3e852004-01-04 18:06:42 +00002210/* modify the flags of a page and invalidate the code if
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002211 necessary. The flag PAGE_WRITE_ORG is positioned automatically
bellard9fa3e852004-01-04 18:06:42 +00002212 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002213void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002214{
2215 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002216 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002217
pbrookc8a706f2008-06-02 16:16:42 +00002218 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002219 start = start & TARGET_PAGE_MASK;
2220 end = TARGET_PAGE_ALIGN(end);
2221 if (flags & PAGE_WRITE)
2222 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002223 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2224 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002225 /* We may be called for host regions that are outside guest
2226 address space. */
2227 if (!p)
2228 return;
bellard9fa3e852004-01-04 18:06:42 +00002229 /* if the write protection is set, then we invalidate the code
2230 inside */
ths5fafdf22007-09-16 21:08:06 +00002231 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002232 (flags & PAGE_WRITE) &&
2233 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002234 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002235 }
2236 p->flags = flags;
2237 }
bellard9fa3e852004-01-04 18:06:42 +00002238}
2239
ths3d97b402007-11-02 19:02:07 +00002240int page_check_range(target_ulong start, target_ulong len, int flags)
2241{
2242 PageDesc *p;
2243 target_ulong end;
2244 target_ulong addr;
2245
balrog55f280c2008-10-28 10:24:11 +00002246 if (start + len < start)
2247 /* we've wrapped around */
2248 return -1;
2249
ths3d97b402007-11-02 19:02:07 +00002250 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2251 start = start & TARGET_PAGE_MASK;
2252
ths3d97b402007-11-02 19:02:07 +00002253 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2254 p = page_find(addr >> TARGET_PAGE_BITS);
2255 if( !p )
2256 return -1;
2257 if( !(p->flags & PAGE_VALID) )
2258 return -1;
2259
bellarddae32702007-11-14 10:51:00 +00002260 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002261 return -1;
bellarddae32702007-11-14 10:51:00 +00002262 if (flags & PAGE_WRITE) {
2263 if (!(p->flags & PAGE_WRITE_ORG))
2264 return -1;
2265 /* unprotect the page if it was put read-only because it
2266 contains translated code */
2267 if (!(p->flags & PAGE_WRITE)) {
2268 if (!page_unprotect(addr, 0, NULL))
2269 return -1;
2270 }
2271 return 0;
2272 }
ths3d97b402007-11-02 19:02:07 +00002273 }
2274 return 0;
2275}
2276
bellard9fa3e852004-01-04 18:06:42 +00002277/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002278 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002279int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002280{
2281 unsigned int page_index, prot, pindex;
2282 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002283 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002284
pbrookc8a706f2008-06-02 16:16:42 +00002285 /* Technically this isn't safe inside a signal handler. However we
2286 know this only ever happens in a synchronous SEGV handler, so in
2287 practice it seems to be ok. */
2288 mmap_lock();
2289
bellard83fb7ad2004-07-05 21:25:26 +00002290 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002291 page_index = host_start >> TARGET_PAGE_BITS;
2292 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002293 if (!p1) {
2294 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002295 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002296 }
bellard83fb7ad2004-07-05 21:25:26 +00002297 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002298 p = p1;
2299 prot = 0;
2300 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2301 prot |= p->flags;
2302 p++;
2303 }
2304 /* if the page was really writable, then we change its
2305 protection back to writable */
2306 if (prot & PAGE_WRITE_ORG) {
2307 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2308 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002309 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002310 (prot & PAGE_BITS) | PAGE_WRITE);
2311 p1[pindex].flags |= PAGE_WRITE;
2312 /* and since the content will be modified, we must invalidate
2313 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002314 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002315#ifdef DEBUG_TB_CHECK
2316 tb_invalidate_check(address);
2317#endif
pbrookc8a706f2008-06-02 16:16:42 +00002318 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002319 return 1;
2320 }
2321 }
pbrookc8a706f2008-06-02 16:16:42 +00002322 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002323 return 0;
2324}
2325
bellard6a00d602005-11-21 23:25:50 +00002326static inline void tlb_set_dirty(CPUState *env,
2327 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002328{
2329}
bellard9fa3e852004-01-04 18:06:42 +00002330#endif /* defined(CONFIG_USER_ONLY) */
2331
pbrooke2eef172008-06-08 01:09:01 +00002332#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002333
blueswir1db7b5422007-05-26 17:36:03 +00002334static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002335 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002336static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002337 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002338#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2339 need_subpage) \
2340 do { \
2341 if (addr > start_addr) \
2342 start_addr2 = 0; \
2343 else { \
2344 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2345 if (start_addr2 > 0) \
2346 need_subpage = 1; \
2347 } \
2348 \
blueswir149e9fba2007-05-30 17:25:06 +00002349 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002350 end_addr2 = TARGET_PAGE_SIZE - 1; \
2351 else { \
2352 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2353 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2354 need_subpage = 1; \
2355 } \
2356 } while (0)
2357
bellard33417e72003-08-10 21:47:01 +00002358/* register physical memory. 'size' must be a multiple of the target
2359 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002360 io memory page. The address used when calling the IO function is
2361 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002362 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002363 before calculating this offset. This should not be a problem unless
2364 the low bits of start_addr and region_offset differ. */
2365void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2366 ram_addr_t size,
2367 ram_addr_t phys_offset,
2368 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002369{
bellard108c49b2005-07-24 12:55:09 +00002370 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002371 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002372 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002373 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002374 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002375
blueswir1640f42e2009-04-19 10:18:01 +00002376#ifdef CONFIG_KQEMU
bellardda260242008-05-30 20:48:25 +00002377 /* XXX: should not depend on cpu context */
2378 env = first_cpu;
2379 if (env->kqemu_enabled) {
2380 kqemu_set_phys_mem(start_addr, size, phys_offset);
2381 }
2382#endif
aliguori7ba1e612008-11-05 16:04:33 +00002383 if (kvm_enabled())
2384 kvm_set_phys_mem(start_addr, size, phys_offset);
2385
pbrook67c4d232009-02-23 13:16:07 +00002386 if (phys_offset == IO_MEM_UNASSIGNED) {
2387 region_offset = start_addr;
2388 }
pbrook8da3ff12008-12-01 18:59:50 +00002389 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002390 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002391 end_addr = start_addr + (target_phys_addr_t)size;
2392 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002393 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2394 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002395 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002396 target_phys_addr_t start_addr2, end_addr2;
2397 int need_subpage = 0;
2398
2399 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2400 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002401 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002402 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2403 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002404 &p->phys_offset, orig_memory,
2405 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002406 } else {
2407 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2408 >> IO_MEM_SHIFT];
2409 }
pbrook8da3ff12008-12-01 18:59:50 +00002410 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2411 region_offset);
2412 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002413 } else {
2414 p->phys_offset = phys_offset;
2415 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2416 (phys_offset & IO_MEM_ROMD))
2417 phys_offset += TARGET_PAGE_SIZE;
2418 }
2419 } else {
2420 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2421 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002422 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002423 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002424 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002425 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002426 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002427 target_phys_addr_t start_addr2, end_addr2;
2428 int need_subpage = 0;
2429
2430 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2431 end_addr2, need_subpage);
2432
blueswir14254fab2008-01-01 16:57:19 +00002433 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002434 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002435 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002436 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002437 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002438 phys_offset, region_offset);
2439 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002440 }
2441 }
2442 }
pbrook8da3ff12008-12-01 18:59:50 +00002443 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002444 }
ths3b46e622007-09-17 08:09:54 +00002445
bellard9d420372006-06-25 22:25:22 +00002446 /* since each CPU stores ram addresses in its TLB cache, we must
2447 reset the modified entries */
2448 /* XXX: slow ! */
2449 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2450 tlb_flush(env, 1);
2451 }
bellard33417e72003-08-10 21:47:01 +00002452}
2453
bellardba863452006-09-24 18:41:10 +00002454/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002455ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002456{
2457 PhysPageDesc *p;
2458
2459 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2460 if (!p)
2461 return IO_MEM_UNASSIGNED;
2462 return p->phys_offset;
2463}
2464
aliguorif65ed4c2008-12-09 20:09:57 +00002465void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2466{
2467 if (kvm_enabled())
2468 kvm_coalesce_mmio_region(addr, size);
2469}
2470
2471void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2472{
2473 if (kvm_enabled())
2474 kvm_uncoalesce_mmio_region(addr, size);
2475}
2476
blueswir1640f42e2009-04-19 10:18:01 +00002477#ifdef CONFIG_KQEMU
bellarde9a1ab12007-02-08 23:08:38 +00002478/* XXX: better than nothing */
pbrook94a6b542009-04-11 17:15:54 +00002479static ram_addr_t kqemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002480{
2481 ram_addr_t addr;
pbrook94a6b542009-04-11 17:15:54 +00002482 if ((last_ram_offset + size) > kqemu_phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002483 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
pbrook94a6b542009-04-11 17:15:54 +00002484 (uint64_t)size, (uint64_t)kqemu_phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002485 abort();
2486 }
pbrook94a6b542009-04-11 17:15:54 +00002487 addr = last_ram_offset;
2488 last_ram_offset = TARGET_PAGE_ALIGN(last_ram_offset + size);
bellarde9a1ab12007-02-08 23:08:38 +00002489 return addr;
2490}
pbrook94a6b542009-04-11 17:15:54 +00002491#endif
2492
2493ram_addr_t qemu_ram_alloc(ram_addr_t size)
2494{
2495 RAMBlock *new_block;
2496
blueswir1640f42e2009-04-19 10:18:01 +00002497#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002498 if (kqemu_phys_ram_base) {
2499 return kqemu_ram_alloc(size);
2500 }
2501#endif
2502
2503 size = TARGET_PAGE_ALIGN(size);
2504 new_block = qemu_malloc(sizeof(*new_block));
2505
2506 new_block->host = qemu_vmalloc(size);
2507 new_block->offset = last_ram_offset;
2508 new_block->length = size;
2509
2510 new_block->next = ram_blocks;
2511 ram_blocks = new_block;
2512
2513 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2514 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2515 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2516 0xff, size >> TARGET_PAGE_BITS);
2517
2518 last_ram_offset += size;
2519
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002520 if (kvm_enabled())
2521 kvm_setup_guest_memory(new_block->host, size);
2522
pbrook94a6b542009-04-11 17:15:54 +00002523 return new_block->offset;
2524}
bellarde9a1ab12007-02-08 23:08:38 +00002525
2526void qemu_ram_free(ram_addr_t addr)
2527{
pbrook94a6b542009-04-11 17:15:54 +00002528 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002529}
2530
pbrookdc828ca2009-04-09 22:21:07 +00002531/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002532 With the exception of the softmmu code in this file, this should
2533 only be used for local memory (e.g. video ram) that the device owns,
2534 and knows it isn't going to access beyond the end of the block.
2535
2536 It should not be used for general purpose DMA.
2537 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2538 */
pbrookdc828ca2009-04-09 22:21:07 +00002539void *qemu_get_ram_ptr(ram_addr_t addr)
2540{
pbrook94a6b542009-04-11 17:15:54 +00002541 RAMBlock *prev;
2542 RAMBlock **prevp;
2543 RAMBlock *block;
2544
blueswir1640f42e2009-04-19 10:18:01 +00002545#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002546 if (kqemu_phys_ram_base) {
2547 return kqemu_phys_ram_base + addr;
2548 }
2549#endif
2550
2551 prev = NULL;
2552 prevp = &ram_blocks;
2553 block = ram_blocks;
2554 while (block && (block->offset > addr
2555 || block->offset + block->length <= addr)) {
2556 if (prev)
2557 prevp = &prev->next;
2558 prev = block;
2559 block = block->next;
2560 }
2561 if (!block) {
2562 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2563 abort();
2564 }
2565 /* Move this entry to to start of the list. */
2566 if (prev) {
2567 prev->next = block->next;
2568 block->next = *prevp;
2569 *prevp = block;
2570 }
2571 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002572}
2573
pbrook5579c7f2009-04-11 14:47:08 +00002574/* Some of the softmmu routines need to translate from a host pointer
2575 (typically a TLB entry) back to a ram offset. */
2576ram_addr_t qemu_ram_addr_from_host(void *ptr)
2577{
pbrook94a6b542009-04-11 17:15:54 +00002578 RAMBlock *prev;
2579 RAMBlock **prevp;
2580 RAMBlock *block;
2581 uint8_t *host = ptr;
2582
blueswir1640f42e2009-04-19 10:18:01 +00002583#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002584 if (kqemu_phys_ram_base) {
2585 return host - kqemu_phys_ram_base;
2586 }
2587#endif
2588
2589 prev = NULL;
2590 prevp = &ram_blocks;
2591 block = ram_blocks;
2592 while (block && (block->host > host
2593 || block->host + block->length <= host)) {
2594 if (prev)
2595 prevp = &prev->next;
2596 prev = block;
2597 block = block->next;
2598 }
2599 if (!block) {
2600 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2601 abort();
2602 }
2603 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002604}
2605
bellarda4193c82004-06-03 14:01:43 +00002606static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002607{
pbrook67d3b952006-12-18 05:03:52 +00002608#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002609 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002610#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002611#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002612 do_unassigned_access(addr, 0, 0, 0, 1);
2613#endif
2614 return 0;
2615}
2616
2617static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2618{
2619#ifdef DEBUG_UNASSIGNED
2620 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2621#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002622#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002623 do_unassigned_access(addr, 0, 0, 0, 2);
2624#endif
2625 return 0;
2626}
2627
2628static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2629{
2630#ifdef DEBUG_UNASSIGNED
2631 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2632#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002633#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002634 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002635#endif
bellard33417e72003-08-10 21:47:01 +00002636 return 0;
2637}
2638
bellarda4193c82004-06-03 14:01:43 +00002639static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002640{
pbrook67d3b952006-12-18 05:03:52 +00002641#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002642 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002643#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002644#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002645 do_unassigned_access(addr, 1, 0, 0, 1);
2646#endif
2647}
2648
2649static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2650{
2651#ifdef DEBUG_UNASSIGNED
2652 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2653#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002654#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002655 do_unassigned_access(addr, 1, 0, 0, 2);
2656#endif
2657}
2658
2659static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2660{
2661#ifdef DEBUG_UNASSIGNED
2662 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2663#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002664#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002665 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002666#endif
bellard33417e72003-08-10 21:47:01 +00002667}
2668
2669static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2670 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002671 unassigned_mem_readw,
2672 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002673};
2674
2675static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2676 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002677 unassigned_mem_writew,
2678 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002679};
2680
pbrook0f459d12008-06-09 00:20:13 +00002681static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2682 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002683{
bellard3a7d9292005-08-21 09:26:42 +00002684 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002685 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2686 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2687#if !defined(CONFIG_USER_ONLY)
2688 tb_invalidate_phys_page_fast(ram_addr, 1);
2689 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2690#endif
2691 }
pbrook5579c7f2009-04-11 14:47:08 +00002692 stb_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002693#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002694 if (cpu_single_env->kqemu_enabled &&
2695 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2696 kqemu_modify_page(cpu_single_env, ram_addr);
2697#endif
bellardf23db162005-08-21 19:12:28 +00002698 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2699 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2700 /* we remove the notdirty callback only if the code has been
2701 flushed */
2702 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002703 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002704}
2705
pbrook0f459d12008-06-09 00:20:13 +00002706static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2707 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002708{
bellard3a7d9292005-08-21 09:26:42 +00002709 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002710 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2711 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2712#if !defined(CONFIG_USER_ONLY)
2713 tb_invalidate_phys_page_fast(ram_addr, 2);
2714 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2715#endif
2716 }
pbrook5579c7f2009-04-11 14:47:08 +00002717 stw_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002718#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002719 if (cpu_single_env->kqemu_enabled &&
2720 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2721 kqemu_modify_page(cpu_single_env, ram_addr);
2722#endif
bellardf23db162005-08-21 19:12:28 +00002723 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2724 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2725 /* we remove the notdirty callback only if the code has been
2726 flushed */
2727 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002728 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002729}
2730
pbrook0f459d12008-06-09 00:20:13 +00002731static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2732 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002733{
bellard3a7d9292005-08-21 09:26:42 +00002734 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002735 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2736 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2737#if !defined(CONFIG_USER_ONLY)
2738 tb_invalidate_phys_page_fast(ram_addr, 4);
2739 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2740#endif
2741 }
pbrook5579c7f2009-04-11 14:47:08 +00002742 stl_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002743#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002744 if (cpu_single_env->kqemu_enabled &&
2745 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2746 kqemu_modify_page(cpu_single_env, ram_addr);
2747#endif
bellardf23db162005-08-21 19:12:28 +00002748 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2749 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2750 /* we remove the notdirty callback only if the code has been
2751 flushed */
2752 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002753 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002754}
2755
bellard3a7d9292005-08-21 09:26:42 +00002756static CPUReadMemoryFunc *error_mem_read[3] = {
2757 NULL, /* never used */
2758 NULL, /* never used */
2759 NULL, /* never used */
2760};
2761
bellard1ccde1c2004-02-06 19:46:14 +00002762static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2763 notdirty_mem_writeb,
2764 notdirty_mem_writew,
2765 notdirty_mem_writel,
2766};
2767
pbrook0f459d12008-06-09 00:20:13 +00002768/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002769static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002770{
2771 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002772 target_ulong pc, cs_base;
2773 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002774 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002775 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002776 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002777
aliguori06d55cc2008-11-18 20:24:06 +00002778 if (env->watchpoint_hit) {
2779 /* We re-entered the check after replacing the TB. Now raise
2780 * the debug interrupt so that is will trigger after the
2781 * current instruction. */
2782 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2783 return;
2784 }
pbrook2e70f6e2008-06-29 01:03:05 +00002785 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002786 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002787 if ((vaddr == (wp->vaddr & len_mask) ||
2788 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002789 wp->flags |= BP_WATCHPOINT_HIT;
2790 if (!env->watchpoint_hit) {
2791 env->watchpoint_hit = wp;
2792 tb = tb_find_pc(env->mem_io_pc);
2793 if (!tb) {
2794 cpu_abort(env, "check_watchpoint: could not find TB for "
2795 "pc=%p", (void *)env->mem_io_pc);
2796 }
2797 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2798 tb_phys_invalidate(tb, -1);
2799 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2800 env->exception_index = EXCP_DEBUG;
2801 } else {
2802 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2803 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2804 }
2805 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002806 }
aliguori6e140f22008-11-18 20:37:55 +00002807 } else {
2808 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002809 }
2810 }
2811}
2812
pbrook6658ffb2007-03-16 23:58:11 +00002813/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2814 so these check for a hit then pass through to the normal out-of-line
2815 phys routines. */
2816static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2817{
aliguorib4051332008-11-18 20:14:20 +00002818 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002819 return ldub_phys(addr);
2820}
2821
2822static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2823{
aliguorib4051332008-11-18 20:14:20 +00002824 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002825 return lduw_phys(addr);
2826}
2827
2828static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2829{
aliguorib4051332008-11-18 20:14:20 +00002830 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002831 return ldl_phys(addr);
2832}
2833
pbrook6658ffb2007-03-16 23:58:11 +00002834static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2835 uint32_t val)
2836{
aliguorib4051332008-11-18 20:14:20 +00002837 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002838 stb_phys(addr, val);
2839}
2840
2841static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2842 uint32_t val)
2843{
aliguorib4051332008-11-18 20:14:20 +00002844 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002845 stw_phys(addr, val);
2846}
2847
2848static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2849 uint32_t val)
2850{
aliguorib4051332008-11-18 20:14:20 +00002851 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002852 stl_phys(addr, val);
2853}
2854
2855static CPUReadMemoryFunc *watch_mem_read[3] = {
2856 watch_mem_readb,
2857 watch_mem_readw,
2858 watch_mem_readl,
2859};
2860
2861static CPUWriteMemoryFunc *watch_mem_write[3] = {
2862 watch_mem_writeb,
2863 watch_mem_writew,
2864 watch_mem_writel,
2865};
pbrook6658ffb2007-03-16 23:58:11 +00002866
blueswir1db7b5422007-05-26 17:36:03 +00002867static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2868 unsigned int len)
2869{
blueswir1db7b5422007-05-26 17:36:03 +00002870 uint32_t ret;
2871 unsigned int idx;
2872
pbrook8da3ff12008-12-01 18:59:50 +00002873 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002874#if defined(DEBUG_SUBPAGE)
2875 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2876 mmio, len, addr, idx);
2877#endif
pbrook8da3ff12008-12-01 18:59:50 +00002878 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2879 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002880
2881 return ret;
2882}
2883
2884static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2885 uint32_t value, unsigned int len)
2886{
blueswir1db7b5422007-05-26 17:36:03 +00002887 unsigned int idx;
2888
pbrook8da3ff12008-12-01 18:59:50 +00002889 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002890#if defined(DEBUG_SUBPAGE)
2891 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2892 mmio, len, addr, idx, value);
2893#endif
pbrook8da3ff12008-12-01 18:59:50 +00002894 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2895 addr + mmio->region_offset[idx][1][len],
2896 value);
blueswir1db7b5422007-05-26 17:36:03 +00002897}
2898
2899static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2900{
2901#if defined(DEBUG_SUBPAGE)
2902 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2903#endif
2904
2905 return subpage_readlen(opaque, addr, 0);
2906}
2907
2908static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2909 uint32_t value)
2910{
2911#if defined(DEBUG_SUBPAGE)
2912 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2913#endif
2914 subpage_writelen(opaque, addr, value, 0);
2915}
2916
2917static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2918{
2919#if defined(DEBUG_SUBPAGE)
2920 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2921#endif
2922
2923 return subpage_readlen(opaque, addr, 1);
2924}
2925
2926static void subpage_writew (void *opaque, target_phys_addr_t addr,
2927 uint32_t value)
2928{
2929#if defined(DEBUG_SUBPAGE)
2930 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2931#endif
2932 subpage_writelen(opaque, addr, value, 1);
2933}
2934
2935static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2936{
2937#if defined(DEBUG_SUBPAGE)
2938 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2939#endif
2940
2941 return subpage_readlen(opaque, addr, 2);
2942}
2943
2944static void subpage_writel (void *opaque,
2945 target_phys_addr_t addr, uint32_t value)
2946{
2947#if defined(DEBUG_SUBPAGE)
2948 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2949#endif
2950 subpage_writelen(opaque, addr, value, 2);
2951}
2952
2953static CPUReadMemoryFunc *subpage_read[] = {
2954 &subpage_readb,
2955 &subpage_readw,
2956 &subpage_readl,
2957};
2958
2959static CPUWriteMemoryFunc *subpage_write[] = {
2960 &subpage_writeb,
2961 &subpage_writew,
2962 &subpage_writel,
2963};
2964
2965static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002966 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002967{
2968 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002969 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002970
2971 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2972 return -1;
2973 idx = SUBPAGE_IDX(start);
2974 eidx = SUBPAGE_IDX(end);
2975#if defined(DEBUG_SUBPAGE)
2976 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2977 mmio, start, end, idx, eidx, memory);
2978#endif
2979 memory >>= IO_MEM_SHIFT;
2980 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002981 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002982 if (io_mem_read[memory][i]) {
2983 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2984 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002985 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002986 }
2987 if (io_mem_write[memory][i]) {
2988 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2989 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002990 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002991 }
blueswir14254fab2008-01-01 16:57:19 +00002992 }
blueswir1db7b5422007-05-26 17:36:03 +00002993 }
2994
2995 return 0;
2996}
2997
aurel3200f82b82008-04-27 21:12:55 +00002998static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002999 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003000{
3001 subpage_t *mmio;
3002 int subpage_memory;
3003
3004 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003005
3006 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003007 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003008#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003009 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3010 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003011#endif
aliguori1eec6142009-02-05 22:06:18 +00003012 *phys = subpage_memory | IO_MEM_SUBPAGE;
3013 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003014 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003015
3016 return mmio;
3017}
3018
aliguori88715652009-02-11 15:20:58 +00003019static int get_free_io_mem_idx(void)
3020{
3021 int i;
3022
3023 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3024 if (!io_mem_used[i]) {
3025 io_mem_used[i] = 1;
3026 return i;
3027 }
3028
3029 return -1;
3030}
3031
bellard33417e72003-08-10 21:47:01 +00003032/* mem_read and mem_write are arrays of functions containing the
3033 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003034 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003035 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003036 modified. If it is zero, a new io zone is allocated. The return
3037 value can be used with cpu_register_physical_memory(). (-1) is
3038 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003039static int cpu_register_io_memory_fixed(int io_index,
3040 CPUReadMemoryFunc **mem_read,
3041 CPUWriteMemoryFunc **mem_write,
3042 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003043{
blueswir14254fab2008-01-01 16:57:19 +00003044 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003045
3046 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003047 io_index = get_free_io_mem_idx();
3048 if (io_index == -1)
3049 return io_index;
bellard33417e72003-08-10 21:47:01 +00003050 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003051 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003052 if (io_index >= IO_MEM_NB_ENTRIES)
3053 return -1;
3054 }
bellardb5ff1b32005-11-26 10:38:39 +00003055
bellard33417e72003-08-10 21:47:01 +00003056 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003057 if (!mem_read[i] || !mem_write[i])
3058 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003059 io_mem_read[io_index][i] = mem_read[i];
3060 io_mem_write[io_index][i] = mem_write[i];
3061 }
bellarda4193c82004-06-03 14:01:43 +00003062 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003063 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003064}
bellard61382a52003-10-27 21:22:23 +00003065
Avi Kivity1eed09c2009-06-14 11:38:51 +03003066int cpu_register_io_memory(CPUReadMemoryFunc **mem_read,
3067 CPUWriteMemoryFunc **mem_write,
3068 void *opaque)
3069{
3070 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3071}
3072
aliguori88715652009-02-11 15:20:58 +00003073void cpu_unregister_io_memory(int io_table_address)
3074{
3075 int i;
3076 int io_index = io_table_address >> IO_MEM_SHIFT;
3077
3078 for (i=0;i < 3; i++) {
3079 io_mem_read[io_index][i] = unassigned_mem_read[i];
3080 io_mem_write[io_index][i] = unassigned_mem_write[i];
3081 }
3082 io_mem_opaque[io_index] = NULL;
3083 io_mem_used[io_index] = 0;
3084}
3085
Avi Kivitye9179ce2009-06-14 11:38:52 +03003086static void io_mem_init(void)
3087{
3088 int i;
3089
3090 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3091 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3092 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3093 for (i=0; i<5; i++)
3094 io_mem_used[i] = 1;
3095
3096 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3097 watch_mem_write, NULL);
3098#ifdef CONFIG_KQEMU
3099 if (kqemu_phys_ram_base) {
3100 /* alloc dirty bits array */
3101 phys_ram_dirty = qemu_vmalloc(kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3102 memset(phys_ram_dirty, 0xff, kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3103 }
3104#endif
3105}
3106
pbrooke2eef172008-06-08 01:09:01 +00003107#endif /* !defined(CONFIG_USER_ONLY) */
3108
bellard13eb76e2004-01-24 15:23:36 +00003109/* physical memory access (slow version, mainly for debug) */
3110#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00003111void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003112 int len, int is_write)
3113{
3114 int l, flags;
3115 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003116 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003117
3118 while (len > 0) {
3119 page = addr & TARGET_PAGE_MASK;
3120 l = (page + TARGET_PAGE_SIZE) - addr;
3121 if (l > len)
3122 l = len;
3123 flags = page_get_flags(page);
3124 if (!(flags & PAGE_VALID))
3125 return;
3126 if (is_write) {
3127 if (!(flags & PAGE_WRITE))
3128 return;
bellard579a97f2007-11-11 14:26:47 +00003129 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003130 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00003131 /* FIXME - should this return an error rather than just fail? */
3132 return;
aurel3272fb7da2008-04-27 23:53:45 +00003133 memcpy(p, buf, l);
3134 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003135 } else {
3136 if (!(flags & PAGE_READ))
3137 return;
bellard579a97f2007-11-11 14:26:47 +00003138 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003139 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003140 /* FIXME - should this return an error rather than just fail? */
3141 return;
aurel3272fb7da2008-04-27 23:53:45 +00003142 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003143 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003144 }
3145 len -= l;
3146 buf += l;
3147 addr += l;
3148 }
3149}
bellard8df1cd02005-01-28 22:37:22 +00003150
bellard13eb76e2004-01-24 15:23:36 +00003151#else
ths5fafdf22007-09-16 21:08:06 +00003152void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003153 int len, int is_write)
3154{
3155 int l, io_index;
3156 uint8_t *ptr;
3157 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00003158 target_phys_addr_t page;
3159 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003160 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003161
bellard13eb76e2004-01-24 15:23:36 +00003162 while (len > 0) {
3163 page = addr & TARGET_PAGE_MASK;
3164 l = (page + TARGET_PAGE_SIZE) - addr;
3165 if (l > len)
3166 l = len;
bellard92e873b2004-05-21 14:52:29 +00003167 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003168 if (!p) {
3169 pd = IO_MEM_UNASSIGNED;
3170 } else {
3171 pd = p->phys_offset;
3172 }
ths3b46e622007-09-17 08:09:54 +00003173
bellard13eb76e2004-01-24 15:23:36 +00003174 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003175 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00003176 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003177 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003178 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003179 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003180 /* XXX: could force cpu_single_env to NULL to avoid
3181 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003182 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003183 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003184 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003185 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003186 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003187 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003188 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003189 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003190 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003191 l = 2;
3192 } else {
bellard1c213d12005-09-03 10:49:04 +00003193 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003194 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003195 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003196 l = 1;
3197 }
3198 } else {
bellardb448f2f2004-02-25 23:24:04 +00003199 unsigned long addr1;
3200 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003201 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003202 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003203 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003204 if (!cpu_physical_memory_is_dirty(addr1)) {
3205 /* invalidate code */
3206 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3207 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003208 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003209 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003210 }
bellard13eb76e2004-01-24 15:23:36 +00003211 }
3212 } else {
ths5fafdf22007-09-16 21:08:06 +00003213 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003214 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003215 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003216 /* I/O case */
3217 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003218 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003219 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3220 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003221 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003222 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003223 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003224 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003225 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003226 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003227 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003228 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003229 l = 2;
3230 } else {
bellard1c213d12005-09-03 10:49:04 +00003231 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003232 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003233 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003234 l = 1;
3235 }
3236 } else {
3237 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003238 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003239 (addr & ~TARGET_PAGE_MASK);
3240 memcpy(buf, ptr, l);
3241 }
3242 }
3243 len -= l;
3244 buf += l;
3245 addr += l;
3246 }
3247}
bellard8df1cd02005-01-28 22:37:22 +00003248
bellardd0ecd2a2006-04-23 17:14:48 +00003249/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003250void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003251 const uint8_t *buf, int len)
3252{
3253 int l;
3254 uint8_t *ptr;
3255 target_phys_addr_t page;
3256 unsigned long pd;
3257 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003258
bellardd0ecd2a2006-04-23 17:14:48 +00003259 while (len > 0) {
3260 page = addr & TARGET_PAGE_MASK;
3261 l = (page + TARGET_PAGE_SIZE) - addr;
3262 if (l > len)
3263 l = len;
3264 p = phys_page_find(page >> TARGET_PAGE_BITS);
3265 if (!p) {
3266 pd = IO_MEM_UNASSIGNED;
3267 } else {
3268 pd = p->phys_offset;
3269 }
ths3b46e622007-09-17 08:09:54 +00003270
bellardd0ecd2a2006-04-23 17:14:48 +00003271 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003272 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3273 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003274 /* do nothing */
3275 } else {
3276 unsigned long addr1;
3277 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3278 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003279 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003280 memcpy(ptr, buf, l);
3281 }
3282 len -= l;
3283 buf += l;
3284 addr += l;
3285 }
3286}
3287
aliguori6d16c2f2009-01-22 16:59:11 +00003288typedef struct {
3289 void *buffer;
3290 target_phys_addr_t addr;
3291 target_phys_addr_t len;
3292} BounceBuffer;
3293
3294static BounceBuffer bounce;
3295
aliguoriba223c22009-01-22 16:59:16 +00003296typedef struct MapClient {
3297 void *opaque;
3298 void (*callback)(void *opaque);
3299 LIST_ENTRY(MapClient) link;
3300} MapClient;
3301
3302static LIST_HEAD(map_client_list, MapClient) map_client_list
3303 = LIST_HEAD_INITIALIZER(map_client_list);
3304
3305void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3306{
3307 MapClient *client = qemu_malloc(sizeof(*client));
3308
3309 client->opaque = opaque;
3310 client->callback = callback;
3311 LIST_INSERT_HEAD(&map_client_list, client, link);
3312 return client;
3313}
3314
3315void cpu_unregister_map_client(void *_client)
3316{
3317 MapClient *client = (MapClient *)_client;
3318
3319 LIST_REMOVE(client, link);
3320}
3321
3322static void cpu_notify_map_clients(void)
3323{
3324 MapClient *client;
3325
3326 while (!LIST_EMPTY(&map_client_list)) {
3327 client = LIST_FIRST(&map_client_list);
3328 client->callback(client->opaque);
3329 LIST_REMOVE(client, link);
3330 }
3331}
3332
aliguori6d16c2f2009-01-22 16:59:11 +00003333/* Map a physical memory region into a host virtual address.
3334 * May map a subset of the requested range, given by and returned in *plen.
3335 * May return NULL if resources needed to perform the mapping are exhausted.
3336 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003337 * Use cpu_register_map_client() to know when retrying the map operation is
3338 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003339 */
3340void *cpu_physical_memory_map(target_phys_addr_t addr,
3341 target_phys_addr_t *plen,
3342 int is_write)
3343{
3344 target_phys_addr_t len = *plen;
3345 target_phys_addr_t done = 0;
3346 int l;
3347 uint8_t *ret = NULL;
3348 uint8_t *ptr;
3349 target_phys_addr_t page;
3350 unsigned long pd;
3351 PhysPageDesc *p;
3352 unsigned long addr1;
3353
3354 while (len > 0) {
3355 page = addr & TARGET_PAGE_MASK;
3356 l = (page + TARGET_PAGE_SIZE) - addr;
3357 if (l > len)
3358 l = len;
3359 p = phys_page_find(page >> TARGET_PAGE_BITS);
3360 if (!p) {
3361 pd = IO_MEM_UNASSIGNED;
3362 } else {
3363 pd = p->phys_offset;
3364 }
3365
3366 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3367 if (done || bounce.buffer) {
3368 break;
3369 }
3370 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3371 bounce.addr = addr;
3372 bounce.len = l;
3373 if (!is_write) {
3374 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3375 }
3376 ptr = bounce.buffer;
3377 } else {
3378 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003379 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003380 }
3381 if (!done) {
3382 ret = ptr;
3383 } else if (ret + done != ptr) {
3384 break;
3385 }
3386
3387 len -= l;
3388 addr += l;
3389 done += l;
3390 }
3391 *plen = done;
3392 return ret;
3393}
3394
3395/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3396 * Will also mark the memory as dirty if is_write == 1. access_len gives
3397 * the amount of memory that was actually read or written by the caller.
3398 */
3399void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3400 int is_write, target_phys_addr_t access_len)
3401{
3402 if (buffer != bounce.buffer) {
3403 if (is_write) {
pbrook5579c7f2009-04-11 14:47:08 +00003404 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003405 while (access_len) {
3406 unsigned l;
3407 l = TARGET_PAGE_SIZE;
3408 if (l > access_len)
3409 l = access_len;
3410 if (!cpu_physical_memory_is_dirty(addr1)) {
3411 /* invalidate code */
3412 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3413 /* set dirty bit */
3414 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3415 (0xff & ~CODE_DIRTY_FLAG);
3416 }
3417 addr1 += l;
3418 access_len -= l;
3419 }
3420 }
3421 return;
3422 }
3423 if (is_write) {
3424 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3425 }
3426 qemu_free(bounce.buffer);
3427 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003428 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003429}
bellardd0ecd2a2006-04-23 17:14:48 +00003430
bellard8df1cd02005-01-28 22:37:22 +00003431/* warning: addr must be aligned */
3432uint32_t ldl_phys(target_phys_addr_t addr)
3433{
3434 int io_index;
3435 uint8_t *ptr;
3436 uint32_t val;
3437 unsigned long pd;
3438 PhysPageDesc *p;
3439
3440 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3441 if (!p) {
3442 pd = IO_MEM_UNASSIGNED;
3443 } else {
3444 pd = p->phys_offset;
3445 }
ths3b46e622007-09-17 08:09:54 +00003446
ths5fafdf22007-09-16 21:08:06 +00003447 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003448 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003449 /* I/O case */
3450 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003451 if (p)
3452 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003453 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3454 } else {
3455 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003456 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003457 (addr & ~TARGET_PAGE_MASK);
3458 val = ldl_p(ptr);
3459 }
3460 return val;
3461}
3462
bellard84b7b8e2005-11-28 21:19:04 +00003463/* warning: addr must be aligned */
3464uint64_t ldq_phys(target_phys_addr_t addr)
3465{
3466 int io_index;
3467 uint8_t *ptr;
3468 uint64_t val;
3469 unsigned long pd;
3470 PhysPageDesc *p;
3471
3472 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3473 if (!p) {
3474 pd = IO_MEM_UNASSIGNED;
3475 } else {
3476 pd = p->phys_offset;
3477 }
ths3b46e622007-09-17 08:09:54 +00003478
bellard2a4188a2006-06-25 21:54:59 +00003479 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3480 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003481 /* I/O case */
3482 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003483 if (p)
3484 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003485#ifdef TARGET_WORDS_BIGENDIAN
3486 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3487 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3488#else
3489 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3490 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3491#endif
3492 } else {
3493 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003494 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003495 (addr & ~TARGET_PAGE_MASK);
3496 val = ldq_p(ptr);
3497 }
3498 return val;
3499}
3500
bellardaab33092005-10-30 20:48:42 +00003501/* XXX: optimize */
3502uint32_t ldub_phys(target_phys_addr_t addr)
3503{
3504 uint8_t val;
3505 cpu_physical_memory_read(addr, &val, 1);
3506 return val;
3507}
3508
3509/* XXX: optimize */
3510uint32_t lduw_phys(target_phys_addr_t addr)
3511{
3512 uint16_t val;
3513 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3514 return tswap16(val);
3515}
3516
bellard8df1cd02005-01-28 22:37:22 +00003517/* warning: addr must be aligned. The ram page is not masked as dirty
3518 and the code inside is not invalidated. It is useful if the dirty
3519 bits are used to track modified PTEs */
3520void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3521{
3522 int io_index;
3523 uint8_t *ptr;
3524 unsigned long pd;
3525 PhysPageDesc *p;
3526
3527 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3528 if (!p) {
3529 pd = IO_MEM_UNASSIGNED;
3530 } else {
3531 pd = p->phys_offset;
3532 }
ths3b46e622007-09-17 08:09:54 +00003533
bellard3a7d9292005-08-21 09:26:42 +00003534 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003535 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003536 if (p)
3537 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003538 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3539 } else {
aliguori74576192008-10-06 14:02:03 +00003540 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003541 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003542 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003543
3544 if (unlikely(in_migration)) {
3545 if (!cpu_physical_memory_is_dirty(addr1)) {
3546 /* invalidate code */
3547 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3548 /* set dirty bit */
3549 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3550 (0xff & ~CODE_DIRTY_FLAG);
3551 }
3552 }
bellard8df1cd02005-01-28 22:37:22 +00003553 }
3554}
3555
j_mayerbc98a7e2007-04-04 07:55:12 +00003556void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3557{
3558 int io_index;
3559 uint8_t *ptr;
3560 unsigned long pd;
3561 PhysPageDesc *p;
3562
3563 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3564 if (!p) {
3565 pd = IO_MEM_UNASSIGNED;
3566 } else {
3567 pd = p->phys_offset;
3568 }
ths3b46e622007-09-17 08:09:54 +00003569
j_mayerbc98a7e2007-04-04 07:55:12 +00003570 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3571 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003572 if (p)
3573 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003574#ifdef TARGET_WORDS_BIGENDIAN
3575 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3576 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3577#else
3578 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3579 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3580#endif
3581 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003582 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003583 (addr & ~TARGET_PAGE_MASK);
3584 stq_p(ptr, val);
3585 }
3586}
3587
bellard8df1cd02005-01-28 22:37:22 +00003588/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003589void stl_phys(target_phys_addr_t addr, uint32_t val)
3590{
3591 int io_index;
3592 uint8_t *ptr;
3593 unsigned long pd;
3594 PhysPageDesc *p;
3595
3596 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3597 if (!p) {
3598 pd = IO_MEM_UNASSIGNED;
3599 } else {
3600 pd = p->phys_offset;
3601 }
ths3b46e622007-09-17 08:09:54 +00003602
bellard3a7d9292005-08-21 09:26:42 +00003603 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003604 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003605 if (p)
3606 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003607 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3608 } else {
3609 unsigned long addr1;
3610 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3611 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003612 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003613 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003614 if (!cpu_physical_memory_is_dirty(addr1)) {
3615 /* invalidate code */
3616 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3617 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003618 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3619 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003620 }
bellard8df1cd02005-01-28 22:37:22 +00003621 }
3622}
3623
bellardaab33092005-10-30 20:48:42 +00003624/* XXX: optimize */
3625void stb_phys(target_phys_addr_t addr, uint32_t val)
3626{
3627 uint8_t v = val;
3628 cpu_physical_memory_write(addr, &v, 1);
3629}
3630
3631/* XXX: optimize */
3632void stw_phys(target_phys_addr_t addr, uint32_t val)
3633{
3634 uint16_t v = tswap16(val);
3635 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3636}
3637
3638/* XXX: optimize */
3639void stq_phys(target_phys_addr_t addr, uint64_t val)
3640{
3641 val = tswap64(val);
3642 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3643}
3644
bellard13eb76e2004-01-24 15:23:36 +00003645#endif
3646
aliguori5e2972f2009-03-28 17:51:36 +00003647/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003648int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003649 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003650{
3651 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003652 target_phys_addr_t phys_addr;
3653 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003654
3655 while (len > 0) {
3656 page = addr & TARGET_PAGE_MASK;
3657 phys_addr = cpu_get_phys_page_debug(env, page);
3658 /* if no physical page mapped, return an error */
3659 if (phys_addr == -1)
3660 return -1;
3661 l = (page + TARGET_PAGE_SIZE) - addr;
3662 if (l > len)
3663 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003664 phys_addr += (addr & ~TARGET_PAGE_MASK);
3665#if !defined(CONFIG_USER_ONLY)
3666 if (is_write)
3667 cpu_physical_memory_write_rom(phys_addr, buf, l);
3668 else
3669#endif
3670 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003671 len -= l;
3672 buf += l;
3673 addr += l;
3674 }
3675 return 0;
3676}
3677
pbrook2e70f6e2008-06-29 01:03:05 +00003678/* in deterministic execution mode, instructions doing device I/Os
3679 must be at the end of the TB */
3680void cpu_io_recompile(CPUState *env, void *retaddr)
3681{
3682 TranslationBlock *tb;
3683 uint32_t n, cflags;
3684 target_ulong pc, cs_base;
3685 uint64_t flags;
3686
3687 tb = tb_find_pc((unsigned long)retaddr);
3688 if (!tb) {
3689 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3690 retaddr);
3691 }
3692 n = env->icount_decr.u16.low + tb->icount;
3693 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3694 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003695 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003696 n = n - env->icount_decr.u16.low;
3697 /* Generate a new TB ending on the I/O insn. */
3698 n++;
3699 /* On MIPS and SH, delay slot instructions can only be restarted if
3700 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003701 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003702 branch. */
3703#if defined(TARGET_MIPS)
3704 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3705 env->active_tc.PC -= 4;
3706 env->icount_decr.u16.low++;
3707 env->hflags &= ~MIPS_HFLAG_BMASK;
3708 }
3709#elif defined(TARGET_SH4)
3710 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3711 && n > 1) {
3712 env->pc -= 2;
3713 env->icount_decr.u16.low++;
3714 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3715 }
3716#endif
3717 /* This should never happen. */
3718 if (n > CF_COUNT_MASK)
3719 cpu_abort(env, "TB too big during recompile");
3720
3721 cflags = n | CF_LAST_IO;
3722 pc = tb->pc;
3723 cs_base = tb->cs_base;
3724 flags = tb->flags;
3725 tb_phys_invalidate(tb, -1);
3726 /* FIXME: In theory this could raise an exception. In practice
3727 we have already translated the block once so it's probably ok. */
3728 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003729 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003730 the first in the TB) then we end up generating a whole new TB and
3731 repeating the fault, which is horribly inefficient.
3732 Better would be to execute just this insn uncached, or generate a
3733 second new TB. */
3734 cpu_resume_from_signal(env, NULL);
3735}
3736
bellarde3db7222005-01-26 22:00:47 +00003737void dump_exec_info(FILE *f,
3738 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3739{
3740 int i, target_code_size, max_target_code_size;
3741 int direct_jmp_count, direct_jmp2_count, cross_page;
3742 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003743
bellarde3db7222005-01-26 22:00:47 +00003744 target_code_size = 0;
3745 max_target_code_size = 0;
3746 cross_page = 0;
3747 direct_jmp_count = 0;
3748 direct_jmp2_count = 0;
3749 for(i = 0; i < nb_tbs; i++) {
3750 tb = &tbs[i];
3751 target_code_size += tb->size;
3752 if (tb->size > max_target_code_size)
3753 max_target_code_size = tb->size;
3754 if (tb->page_addr[1] != -1)
3755 cross_page++;
3756 if (tb->tb_next_offset[0] != 0xffff) {
3757 direct_jmp_count++;
3758 if (tb->tb_next_offset[1] != 0xffff) {
3759 direct_jmp2_count++;
3760 }
3761 }
3762 }
3763 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003764 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003765 cpu_fprintf(f, "gen code size %ld/%ld\n",
3766 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3767 cpu_fprintf(f, "TB count %d/%d\n",
3768 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003769 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003770 nb_tbs ? target_code_size / nb_tbs : 0,
3771 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003772 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003773 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3774 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003775 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3776 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003777 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3778 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003779 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003780 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3781 direct_jmp2_count,
3782 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003783 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003784 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3785 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3786 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003787 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003788}
3789
ths5fafdf22007-09-16 21:08:06 +00003790#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003791
3792#define MMUSUFFIX _cmmu
3793#define GETPC() NULL
3794#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003795#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003796
3797#define SHIFT 0
3798#include "softmmu_template.h"
3799
3800#define SHIFT 1
3801#include "softmmu_template.h"
3802
3803#define SHIFT 2
3804#include "softmmu_template.h"
3805
3806#define SHIFT 3
3807#include "softmmu_template.h"
3808
3809#undef env
3810
3811#endif