blob: 52f33f0648a74e2837b92f9700148b09102140af [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020043#include <signal.h>
pbrook53a59602006-03-25 19:31:22 +000044#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
bellard108c49b2005-07-24 12:55:09 +000065#if defined(TARGET_SPARC64)
66#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000067#elif defined(TARGET_SPARC)
68#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000069#elif defined(TARGET_ALPHA)
70#define TARGET_PHYS_ADDR_SPACE_BITS 42
71#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000072#elif defined(TARGET_PPC64)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
Anthony Liguori4a1418e2009-08-10 17:07:24 -050074#elif defined(TARGET_X86_64)
aurel3200f82b82008-04-27 21:12:55 +000075#define TARGET_PHYS_ADDR_SPACE_BITS 42
Anthony Liguori4a1418e2009-08-10 17:07:24 -050076#elif defined(TARGET_I386)
aurel3200f82b82008-04-27 21:12:55 +000077#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000078#else
bellard108c49b2005-07-24 12:55:09 +000079#define TARGET_PHYS_ADDR_SPACE_BITS 32
80#endif
81
blueswir1bdaf78e2008-10-04 07:24:27 +000082static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000083int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000084TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000085static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000086/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050087spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000088
blueswir1141ac462008-07-26 15:05:57 +000089#if defined(__arm__) || defined(__sparc_v9__)
90/* The prologue must be reachable with a direct jump. ARM and Sparc64
91 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000092 section close to code segment. */
93#define code_gen_section \
94 __attribute__((__section__(".gen_code"))) \
95 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020096#elif defined(_WIN32)
97/* Maximum alignment for Win32 is 16. */
98#define code_gen_section \
99 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +0000100#else
101#define code_gen_section \
102 __attribute__((aligned (32)))
103#endif
104
105uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static uint8_t *code_gen_buffer;
107static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000108/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000109static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000110uint8_t *code_gen_ptr;
111
pbrooke2eef172008-06-08 01:09:01 +0000112#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000113int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000114uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000115static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000116
117typedef struct RAMBlock {
118 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500119 ram_addr_t offset;
120 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000121 struct RAMBlock *next;
122} RAMBlock;
123
124static RAMBlock *ram_blocks;
125/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100126 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000127 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500128ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000129#endif
bellard9fa3e852004-01-04 18:06:42 +0000130
bellard6a00d602005-11-21 23:25:50 +0000131CPUState *first_cpu;
132/* current CPU in the current thread. It is only valid inside
133 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000134CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000135/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000136 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000137 2 = Adaptive rate instruction counting. */
138int use_icount = 0;
139/* Current instruction counter. While executing translated code this may
140 include some instructions that have not yet been executed. */
141int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000142
bellard54936002003-05-13 00:25:15 +0000143typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000144 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000145 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000146 /* in order to optimize self modifying code, we count the number
147 of lookups we do to a given page to use a bitmap */
148 unsigned int code_write_count;
149 uint8_t *code_bitmap;
150#if defined(CONFIG_USER_ONLY)
151 unsigned long flags;
152#endif
bellard54936002003-05-13 00:25:15 +0000153} PageDesc;
154
bellard92e873b2004-05-21 14:52:29 +0000155typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000156 /* offset in host memory of the page + io_index in the low bits */
Anthony Liguoric227f092009-10-01 16:12:16 -0500157 ram_addr_t phys_offset;
158 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000159} PhysPageDesc;
160
bellard54936002003-05-13 00:25:15 +0000161#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000162#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
163/* XXX: this is a temporary hack for alpha target.
164 * In the future, this is to be replaced by a multi-level table
165 * to actually be able to handle the complete 64 bits address space.
166 */
167#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
168#else
aurel3203875442008-04-22 20:45:18 +0000169#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000170#endif
bellard54936002003-05-13 00:25:15 +0000171
172#define L1_SIZE (1 << L1_BITS)
173#define L2_SIZE (1 << L2_BITS)
174
bellard83fb7ad2004-07-05 21:25:26 +0000175unsigned long qemu_real_host_page_size;
176unsigned long qemu_host_page_bits;
177unsigned long qemu_host_page_size;
178unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000179
bellard92e873b2004-05-21 14:52:29 +0000180/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000181static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000182static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000183
pbrooke2eef172008-06-08 01:09:01 +0000184#if !defined(CONFIG_USER_ONLY)
185static void io_mem_init(void);
186
bellard33417e72003-08-10 21:47:01 +0000187/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000188CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
189CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000190void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000191static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000192static int io_mem_watch;
193#endif
bellard33417e72003-08-10 21:47:01 +0000194
bellard34865132003-10-05 14:28:56 +0000195/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200196#ifdef WIN32
197static const char *logfilename = "qemu.log";
198#else
blueswir1d9b630f2008-10-05 09:57:08 +0000199static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200200#endif
bellard34865132003-10-05 14:28:56 +0000201FILE *logfile;
202int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000203static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000204
bellarde3db7222005-01-26 22:00:47 +0000205/* statistics */
206static int tlb_flush_count;
207static int tb_flush_count;
208static int tb_phys_invalidate_count;
209
blueswir1db7b5422007-05-26 17:36:03 +0000210#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
Anthony Liguoric227f092009-10-01 16:12:16 -0500211typedef struct subpage_t {
212 target_phys_addr_t base;
Blue Swirld60efc62009-08-25 18:29:31 +0000213 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
214 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
blueswir13ee89922008-01-02 19:45:26 +0000215 void *opaque[TARGET_PAGE_SIZE][2][4];
Anthony Liguoric227f092009-10-01 16:12:16 -0500216 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
217} subpage_t;
blueswir1db7b5422007-05-26 17:36:03 +0000218
bellard7cb69ca2008-05-10 10:55:51 +0000219#ifdef _WIN32
220static void map_exec(void *addr, long size)
221{
222 DWORD old_protect;
223 VirtualProtect(addr, size,
224 PAGE_EXECUTE_READWRITE, &old_protect);
225
226}
227#else
228static void map_exec(void *addr, long size)
229{
bellard43694152008-05-29 09:35:57 +0000230 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000231
bellard43694152008-05-29 09:35:57 +0000232 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000233 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000234 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000235
236 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000237 end += page_size - 1;
238 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000239
240 mprotect((void *)start, end - start,
241 PROT_READ | PROT_WRITE | PROT_EXEC);
242}
243#endif
244
bellardb346ff42003-06-15 20:05:50 +0000245static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000246{
bellard83fb7ad2004-07-05 21:25:26 +0000247 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000248 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000249#ifdef _WIN32
250 {
251 SYSTEM_INFO system_info;
252
253 GetSystemInfo(&system_info);
254 qemu_real_host_page_size = system_info.dwPageSize;
255 }
256#else
257 qemu_real_host_page_size = getpagesize();
258#endif
bellard83fb7ad2004-07-05 21:25:26 +0000259 if (qemu_host_page_size == 0)
260 qemu_host_page_size = qemu_real_host_page_size;
261 if (qemu_host_page_size < TARGET_PAGE_SIZE)
262 qemu_host_page_size = TARGET_PAGE_SIZE;
263 qemu_host_page_bits = 0;
264 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
265 qemu_host_page_bits++;
266 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000267 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
268 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000269
270#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
271 {
272 long long startaddr, endaddr;
273 FILE *f;
274 int n;
275
pbrookc8a706f2008-06-02 16:16:42 +0000276 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000277 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000278 f = fopen("/proc/self/maps", "r");
279 if (f) {
280 do {
281 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
282 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000283 startaddr = MIN(startaddr,
284 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
285 endaddr = MIN(endaddr,
286 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000287 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000288 TARGET_PAGE_ALIGN(endaddr),
289 PAGE_RESERVED);
290 }
291 } while (!feof(f));
292 fclose(f);
293 }
pbrookc8a706f2008-06-02 16:16:42 +0000294 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000295 }
296#endif
bellard54936002003-05-13 00:25:15 +0000297}
298
aliguori434929b2008-09-15 15:56:30 +0000299static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000300{
pbrook17e23772008-06-09 13:47:45 +0000301#if TARGET_LONG_BITS > 32
302 /* Host memory outside guest VM. For 32-bit targets we have already
303 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000304 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000305 return NULL;
306#endif
aliguori434929b2008-09-15 15:56:30 +0000307 return &l1_map[index >> L2_BITS];
308}
309
310static inline PageDesc *page_find_alloc(target_ulong index)
311{
312 PageDesc **lp, *p;
313 lp = page_l1_map(index);
314 if (!lp)
315 return NULL;
316
bellard54936002003-05-13 00:25:15 +0000317 p = *lp;
318 if (!p) {
319 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000320#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000321 size_t len = sizeof(PageDesc) * L2_SIZE;
322 /* Don't use qemu_malloc because it may recurse. */
Blue Swirl660f11b2009-07-31 21:16:51 +0000323 p = mmap(NULL, len, PROT_READ | PROT_WRITE,
pbrook17e23772008-06-09 13:47:45 +0000324 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000325 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000326 if (h2g_valid(p)) {
327 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000328 page_set_flags(addr & TARGET_PAGE_MASK,
329 TARGET_PAGE_ALIGN(addr + len),
330 PAGE_RESERVED);
331 }
332#else
333 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
334 *lp = p;
335#endif
bellard54936002003-05-13 00:25:15 +0000336 }
337 return p + (index & (L2_SIZE - 1));
338}
339
aurel3200f82b82008-04-27 21:12:55 +0000340static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000341{
aliguori434929b2008-09-15 15:56:30 +0000342 PageDesc **lp, *p;
343 lp = page_l1_map(index);
344 if (!lp)
345 return NULL;
bellard54936002003-05-13 00:25:15 +0000346
aliguori434929b2008-09-15 15:56:30 +0000347 p = *lp;
Blue Swirl660f11b2009-07-31 21:16:51 +0000348 if (!p) {
349 return NULL;
350 }
bellardfd6ce8f2003-05-14 19:00:11 +0000351 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000352}
353
Anthony Liguoric227f092009-10-01 16:12:16 -0500354static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000355{
bellard108c49b2005-07-24 12:55:09 +0000356 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000357 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000358
bellard108c49b2005-07-24 12:55:09 +0000359 p = (void **)l1_phys_map;
360#if TARGET_PHYS_ADDR_SPACE_BITS > 32
361
362#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
363#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
364#endif
365 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000366 p = *lp;
367 if (!p) {
368 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000369 if (!alloc)
370 return NULL;
371 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
372 memset(p, 0, sizeof(void *) * L1_SIZE);
373 *lp = p;
374 }
375#endif
376 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000377 pd = *lp;
378 if (!pd) {
379 int i;
bellard108c49b2005-07-24 12:55:09 +0000380 /* allocate if not found */
381 if (!alloc)
382 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000383 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
384 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000385 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000386 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000387 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
388 }
bellard92e873b2004-05-21 14:52:29 +0000389 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000390 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000391}
392
Anthony Liguoric227f092009-10-01 16:12:16 -0500393static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000394{
bellard108c49b2005-07-24 12:55:09 +0000395 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000396}
397
bellard9fa3e852004-01-04 18:06:42 +0000398#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500399static void tlb_protect_code(ram_addr_t ram_addr);
400static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000401 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000402#define mmap_lock() do { } while(0)
403#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000404#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000405
bellard43694152008-05-29 09:35:57 +0000406#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
407
408#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100409/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000410 user mode. It will change when a dedicated libc will be used */
411#define USE_STATIC_CODE_GEN_BUFFER
412#endif
413
414#ifdef USE_STATIC_CODE_GEN_BUFFER
415static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
416#endif
417
blueswir18fcd3692008-08-17 20:26:25 +0000418static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000419{
bellard43694152008-05-29 09:35:57 +0000420#ifdef USE_STATIC_CODE_GEN_BUFFER
421 code_gen_buffer = static_code_gen_buffer;
422 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
423 map_exec(code_gen_buffer, code_gen_buffer_size);
424#else
bellard26a5f132008-05-28 12:30:31 +0000425 code_gen_buffer_size = tb_size;
426 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000427#if defined(CONFIG_USER_ONLY)
428 /* in user mode, phys_ram_size is not meaningful */
429 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
430#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100431 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000432 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000433#endif
bellard26a5f132008-05-28 12:30:31 +0000434 }
435 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
436 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
437 /* The code gen buffer location may have constraints depending on
438 the host cpu and OS */
439#if defined(__linux__)
440 {
441 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000442 void *start = NULL;
443
bellard26a5f132008-05-28 12:30:31 +0000444 flags = MAP_PRIVATE | MAP_ANONYMOUS;
445#if defined(__x86_64__)
446 flags |= MAP_32BIT;
447 /* Cannot map more than that */
448 if (code_gen_buffer_size > (800 * 1024 * 1024))
449 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000450#elif defined(__sparc_v9__)
451 // Map the buffer below 2G, so we can use direct calls and branches
452 flags |= MAP_FIXED;
453 start = (void *) 0x60000000UL;
454 if (code_gen_buffer_size > (512 * 1024 * 1024))
455 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000456#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000457 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000458 flags |= MAP_FIXED;
459 start = (void *) 0x01000000UL;
460 if (code_gen_buffer_size > 16 * 1024 * 1024)
461 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000462#endif
blueswir1141ac462008-07-26 15:05:57 +0000463 code_gen_buffer = mmap(start, code_gen_buffer_size,
464 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000465 flags, -1, 0);
466 if (code_gen_buffer == MAP_FAILED) {
467 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
468 exit(1);
469 }
470 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100471#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000472 {
473 int flags;
474 void *addr = NULL;
475 flags = MAP_PRIVATE | MAP_ANONYMOUS;
476#if defined(__x86_64__)
477 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
478 * 0x40000000 is free */
479 flags |= MAP_FIXED;
480 addr = (void *)0x40000000;
481 /* Cannot map more than that */
482 if (code_gen_buffer_size > (800 * 1024 * 1024))
483 code_gen_buffer_size = (800 * 1024 * 1024);
484#endif
485 code_gen_buffer = mmap(addr, code_gen_buffer_size,
486 PROT_WRITE | PROT_READ | PROT_EXEC,
487 flags, -1, 0);
488 if (code_gen_buffer == MAP_FAILED) {
489 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
490 exit(1);
491 }
492 }
bellard26a5f132008-05-28 12:30:31 +0000493#else
494 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000495 map_exec(code_gen_buffer, code_gen_buffer_size);
496#endif
bellard43694152008-05-29 09:35:57 +0000497#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000498 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
499 code_gen_buffer_max_size = code_gen_buffer_size -
500 code_gen_max_block_size();
501 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
502 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
503}
504
505/* Must be called before using the QEMU cpus. 'tb_size' is the size
506 (in bytes) allocated to the translation buffer. Zero means default
507 size. */
508void cpu_exec_init_all(unsigned long tb_size)
509{
bellard26a5f132008-05-28 12:30:31 +0000510 cpu_gen_init();
511 code_gen_alloc(tb_size);
512 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000513 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000514#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000515 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000516#endif
bellard26a5f132008-05-28 12:30:31 +0000517}
518
pbrook9656f322008-07-01 20:01:19 +0000519#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
520
Juan Quintelad4bfa4d2009-09-29 22:48:22 +0200521static void cpu_common_pre_save(void *opaque)
pbrook9656f322008-07-01 20:01:19 +0000522{
Juan Quintelad4bfa4d2009-09-29 22:48:22 +0200523 CPUState *env = opaque;
pbrook9656f322008-07-01 20:01:19 +0000524
Avi Kivity4c0960c2009-08-17 23:19:53 +0300525 cpu_synchronize_state(env);
pbrook9656f322008-07-01 20:01:19 +0000526}
527
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200528static int cpu_common_pre_load(void *opaque)
pbrook9656f322008-07-01 20:01:19 +0000529{
530 CPUState *env = opaque;
531
Avi Kivity4c0960c2009-08-17 23:19:53 +0300532 cpu_synchronize_state(env);
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200533 return 0;
534}
pbrook9656f322008-07-01 20:01:19 +0000535
Juan Quintelae59fb372009-09-29 22:48:21 +0200536static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200537{
538 CPUState *env = opaque;
539
aurel323098dba2009-03-07 21:28:24 +0000540 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
541 version_id is increased. */
542 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000543 tlb_flush(env, 1);
544
545 return 0;
546}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200547
548static const VMStateDescription vmstate_cpu_common = {
549 .name = "cpu_common",
550 .version_id = 1,
551 .minimum_version_id = 1,
552 .minimum_version_id_old = 1,
553 .pre_save = cpu_common_pre_save,
554 .pre_load = cpu_common_pre_load,
555 .post_load = cpu_common_post_load,
556 .fields = (VMStateField []) {
557 VMSTATE_UINT32(halted, CPUState),
558 VMSTATE_UINT32(interrupt_request, CPUState),
559 VMSTATE_END_OF_LIST()
560 }
561};
pbrook9656f322008-07-01 20:01:19 +0000562#endif
563
Glauber Costa950f1472009-06-09 12:15:18 -0400564CPUState *qemu_get_cpu(int cpu)
565{
566 CPUState *env = first_cpu;
567
568 while (env) {
569 if (env->cpu_index == cpu)
570 break;
571 env = env->next_cpu;
572 }
573
574 return env;
575}
576
bellard6a00d602005-11-21 23:25:50 +0000577void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000578{
bellard6a00d602005-11-21 23:25:50 +0000579 CPUState **penv;
580 int cpu_index;
581
pbrookc2764712009-03-07 15:24:59 +0000582#if defined(CONFIG_USER_ONLY)
583 cpu_list_lock();
584#endif
bellard6a00d602005-11-21 23:25:50 +0000585 env->next_cpu = NULL;
586 penv = &first_cpu;
587 cpu_index = 0;
588 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700589 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000590 cpu_index++;
591 }
592 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000593 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000594 QTAILQ_INIT(&env->breakpoints);
595 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000596 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000597#if defined(CONFIG_USER_ONLY)
598 cpu_list_unlock();
599#endif
pbrookb3c77242008-06-30 16:31:04 +0000600#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200601 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000602 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
603 cpu_save, cpu_load, env);
604#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000605}
606
bellard9fa3e852004-01-04 18:06:42 +0000607static inline void invalidate_page_bitmap(PageDesc *p)
608{
609 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000610 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000611 p->code_bitmap = NULL;
612 }
613 p->code_write_count = 0;
614}
615
bellardfd6ce8f2003-05-14 19:00:11 +0000616/* set to NULL all the 'first_tb' fields in all PageDescs */
617static void page_flush_tb(void)
618{
619 int i, j;
620 PageDesc *p;
621
622 for(i = 0; i < L1_SIZE; i++) {
623 p = l1_map[i];
624 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000625 for(j = 0; j < L2_SIZE; j++) {
626 p->first_tb = NULL;
627 invalidate_page_bitmap(p);
628 p++;
629 }
bellardfd6ce8f2003-05-14 19:00:11 +0000630 }
631 }
632}
633
634/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000635/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000636void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000637{
bellard6a00d602005-11-21 23:25:50 +0000638 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000639#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000640 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
641 (unsigned long)(code_gen_ptr - code_gen_buffer),
642 nb_tbs, nb_tbs > 0 ?
643 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000644#endif
bellard26a5f132008-05-28 12:30:31 +0000645 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000646 cpu_abort(env1, "Internal error: code buffer overflow\n");
647
bellardfd6ce8f2003-05-14 19:00:11 +0000648 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000649
bellard6a00d602005-11-21 23:25:50 +0000650 for(env = first_cpu; env != NULL; env = env->next_cpu) {
651 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
652 }
bellard9fa3e852004-01-04 18:06:42 +0000653
bellard8a8a6082004-10-03 13:36:49 +0000654 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000655 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000656
bellardfd6ce8f2003-05-14 19:00:11 +0000657 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000658 /* XXX: flush processor icache at this point if cache flush is
659 expensive */
bellarde3db7222005-01-26 22:00:47 +0000660 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000661}
662
663#ifdef DEBUG_TB_CHECK
664
j_mayerbc98a7e2007-04-04 07:55:12 +0000665static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000666{
667 TranslationBlock *tb;
668 int i;
669 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000670 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
671 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000672 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
673 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000674 printf("ERROR invalidate: address=" TARGET_FMT_lx
675 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000676 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000677 }
678 }
679 }
680}
681
682/* verify that all the pages have correct rights for code */
683static void tb_page_check(void)
684{
685 TranslationBlock *tb;
686 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000687
pbrook99773bd2006-04-16 15:14:59 +0000688 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
689 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000690 flags1 = page_get_flags(tb->pc);
691 flags2 = page_get_flags(tb->pc + tb->size - 1);
692 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
693 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000694 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000695 }
696 }
697 }
698}
699
700#endif
701
702/* invalidate one TB */
703static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
704 int next_offset)
705{
706 TranslationBlock *tb1;
707 for(;;) {
708 tb1 = *ptb;
709 if (tb1 == tb) {
710 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
711 break;
712 }
713 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
714 }
715}
716
bellard9fa3e852004-01-04 18:06:42 +0000717static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
718{
719 TranslationBlock *tb1;
720 unsigned int n1;
721
722 for(;;) {
723 tb1 = *ptb;
724 n1 = (long)tb1 & 3;
725 tb1 = (TranslationBlock *)((long)tb1 & ~3);
726 if (tb1 == tb) {
727 *ptb = tb1->page_next[n1];
728 break;
729 }
730 ptb = &tb1->page_next[n1];
731 }
732}
733
bellardd4e81642003-05-25 16:46:15 +0000734static inline void tb_jmp_remove(TranslationBlock *tb, int n)
735{
736 TranslationBlock *tb1, **ptb;
737 unsigned int n1;
738
739 ptb = &tb->jmp_next[n];
740 tb1 = *ptb;
741 if (tb1) {
742 /* find tb(n) in circular list */
743 for(;;) {
744 tb1 = *ptb;
745 n1 = (long)tb1 & 3;
746 tb1 = (TranslationBlock *)((long)tb1 & ~3);
747 if (n1 == n && tb1 == tb)
748 break;
749 if (n1 == 2) {
750 ptb = &tb1->jmp_first;
751 } else {
752 ptb = &tb1->jmp_next[n1];
753 }
754 }
755 /* now we can suppress tb(n) from the list */
756 *ptb = tb->jmp_next[n];
757
758 tb->jmp_next[n] = NULL;
759 }
760}
761
762/* reset the jump entry 'n' of a TB so that it is not chained to
763 another TB */
764static inline void tb_reset_jump(TranslationBlock *tb, int n)
765{
766 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
767}
768
pbrook2e70f6e2008-06-29 01:03:05 +0000769void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000770{
bellard6a00d602005-11-21 23:25:50 +0000771 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000772 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000773 unsigned int h, n1;
Anthony Liguoric227f092009-10-01 16:12:16 -0500774 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000775 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000776
bellard9fa3e852004-01-04 18:06:42 +0000777 /* remove the TB from the hash list */
778 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
779 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000780 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000781 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000782
bellard9fa3e852004-01-04 18:06:42 +0000783 /* remove the TB from the page list */
784 if (tb->page_addr[0] != page_addr) {
785 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
786 tb_page_remove(&p->first_tb, tb);
787 invalidate_page_bitmap(p);
788 }
789 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
790 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
791 tb_page_remove(&p->first_tb, tb);
792 invalidate_page_bitmap(p);
793 }
794
bellard8a40a182005-11-20 10:35:40 +0000795 tb_invalidated_flag = 1;
796
797 /* remove the TB from the hash list */
798 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000799 for(env = first_cpu; env != NULL; env = env->next_cpu) {
800 if (env->tb_jmp_cache[h] == tb)
801 env->tb_jmp_cache[h] = NULL;
802 }
bellard8a40a182005-11-20 10:35:40 +0000803
804 /* suppress this TB from the two jump lists */
805 tb_jmp_remove(tb, 0);
806 tb_jmp_remove(tb, 1);
807
808 /* suppress any remaining jumps to this TB */
809 tb1 = tb->jmp_first;
810 for(;;) {
811 n1 = (long)tb1 & 3;
812 if (n1 == 2)
813 break;
814 tb1 = (TranslationBlock *)((long)tb1 & ~3);
815 tb2 = tb1->jmp_next[n1];
816 tb_reset_jump(tb1, n1);
817 tb1->jmp_next[n1] = NULL;
818 tb1 = tb2;
819 }
820 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
821
bellarde3db7222005-01-26 22:00:47 +0000822 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000823}
824
825static inline void set_bits(uint8_t *tab, int start, int len)
826{
827 int end, mask, end1;
828
829 end = start + len;
830 tab += start >> 3;
831 mask = 0xff << (start & 7);
832 if ((start & ~7) == (end & ~7)) {
833 if (start < end) {
834 mask &= ~(0xff << (end & 7));
835 *tab |= mask;
836 }
837 } else {
838 *tab++ |= mask;
839 start = (start + 8) & ~7;
840 end1 = end & ~7;
841 while (start < end1) {
842 *tab++ = 0xff;
843 start += 8;
844 }
845 if (start < end) {
846 mask = ~(0xff << (end & 7));
847 *tab |= mask;
848 }
849 }
850}
851
852static void build_page_bitmap(PageDesc *p)
853{
854 int n, tb_start, tb_end;
855 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000856
pbrookb2a70812008-06-09 13:57:23 +0000857 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000858
859 tb = p->first_tb;
860 while (tb != NULL) {
861 n = (long)tb & 3;
862 tb = (TranslationBlock *)((long)tb & ~3);
863 /* NOTE: this is subtle as a TB may span two physical pages */
864 if (n == 0) {
865 /* NOTE: tb_end may be after the end of the page, but
866 it is not a problem */
867 tb_start = tb->pc & ~TARGET_PAGE_MASK;
868 tb_end = tb_start + tb->size;
869 if (tb_end > TARGET_PAGE_SIZE)
870 tb_end = TARGET_PAGE_SIZE;
871 } else {
872 tb_start = 0;
873 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
874 }
875 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
876 tb = tb->page_next[n];
877 }
878}
879
pbrook2e70f6e2008-06-29 01:03:05 +0000880TranslationBlock *tb_gen_code(CPUState *env,
881 target_ulong pc, target_ulong cs_base,
882 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000883{
884 TranslationBlock *tb;
885 uint8_t *tc_ptr;
886 target_ulong phys_pc, phys_page2, virt_page2;
887 int code_gen_size;
888
bellardc27004e2005-01-03 23:35:10 +0000889 phys_pc = get_phys_addr_code(env, pc);
890 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000891 if (!tb) {
892 /* flush must be done */
893 tb_flush(env);
894 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000895 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000896 /* Don't forget to invalidate previous TB info. */
897 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000898 }
899 tc_ptr = code_gen_ptr;
900 tb->tc_ptr = tc_ptr;
901 tb->cs_base = cs_base;
902 tb->flags = flags;
903 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000904 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000905 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000906
bellardd720b932004-04-25 17:57:43 +0000907 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000908 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000909 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000910 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000911 phys_page2 = get_phys_addr_code(env, virt_page2);
912 }
913 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000914 return tb;
bellardd720b932004-04-25 17:57:43 +0000915}
ths3b46e622007-09-17 08:09:54 +0000916
bellard9fa3e852004-01-04 18:06:42 +0000917/* invalidate all TBs which intersect with the target physical page
918 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000919 the same physical page. 'is_cpu_write_access' should be true if called
920 from a real cpu write access: the virtual CPU will exit the current
921 TB if code is modified inside this TB. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500922void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000923 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000924{
aliguori6b917542008-11-18 19:46:41 +0000925 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000926 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000927 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000928 PageDesc *p;
929 int n;
930#ifdef TARGET_HAS_PRECISE_SMC
931 int current_tb_not_found = is_cpu_write_access;
932 TranslationBlock *current_tb = NULL;
933 int current_tb_modified = 0;
934 target_ulong current_pc = 0;
935 target_ulong current_cs_base = 0;
936 int current_flags = 0;
937#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000938
939 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000940 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000941 return;
ths5fafdf22007-09-16 21:08:06 +0000942 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000943 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
944 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000945 /* build code bitmap */
946 build_page_bitmap(p);
947 }
948
949 /* we remove all the TBs in the range [start, end[ */
950 /* XXX: see if in some cases it could be faster to invalidate all the code */
951 tb = p->first_tb;
952 while (tb != NULL) {
953 n = (long)tb & 3;
954 tb = (TranslationBlock *)((long)tb & ~3);
955 tb_next = tb->page_next[n];
956 /* NOTE: this is subtle as a TB may span two physical pages */
957 if (n == 0) {
958 /* NOTE: tb_end may be after the end of the page, but
959 it is not a problem */
960 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
961 tb_end = tb_start + tb->size;
962 } else {
963 tb_start = tb->page_addr[1];
964 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
965 }
966 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000967#ifdef TARGET_HAS_PRECISE_SMC
968 if (current_tb_not_found) {
969 current_tb_not_found = 0;
970 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000971 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000972 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000973 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000974 }
975 }
976 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000977 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000978 /* If we are modifying the current TB, we must stop
979 its execution. We could be more precise by checking
980 that the modification is after the current PC, but it
981 would require a specialized function to partially
982 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000983
bellardd720b932004-04-25 17:57:43 +0000984 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000985 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000986 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000987 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
988 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000989 }
990#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000991 /* we need to do that to handle the case where a signal
992 occurs while doing tb_phys_invalidate() */
993 saved_tb = NULL;
994 if (env) {
995 saved_tb = env->current_tb;
996 env->current_tb = NULL;
997 }
bellard9fa3e852004-01-04 18:06:42 +0000998 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000999 if (env) {
1000 env->current_tb = saved_tb;
1001 if (env->interrupt_request && env->current_tb)
1002 cpu_interrupt(env, env->interrupt_request);
1003 }
bellard9fa3e852004-01-04 18:06:42 +00001004 }
1005 tb = tb_next;
1006 }
1007#if !defined(CONFIG_USER_ONLY)
1008 /* if no code remaining, no need to continue to use slow writes */
1009 if (!p->first_tb) {
1010 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001011 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001012 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001013 }
1014 }
1015#endif
1016#ifdef TARGET_HAS_PRECISE_SMC
1017 if (current_tb_modified) {
1018 /* we generate a block containing just the instruction
1019 modifying the memory. It will ensure that it cannot modify
1020 itself */
bellardea1c1802004-06-14 18:56:36 +00001021 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001022 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001023 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001024 }
1025#endif
1026}
1027
1028/* len must be <= 8 and start must be a multiple of len */
Anthony Liguoric227f092009-10-01 16:12:16 -05001029static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001030{
1031 PageDesc *p;
1032 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001033#if 0
bellarda4193c82004-06-03 14:01:43 +00001034 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001035 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1036 cpu_single_env->mem_io_vaddr, len,
1037 cpu_single_env->eip,
1038 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001039 }
1040#endif
bellard9fa3e852004-01-04 18:06:42 +00001041 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001042 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001043 return;
1044 if (p->code_bitmap) {
1045 offset = start & ~TARGET_PAGE_MASK;
1046 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1047 if (b & ((1 << len) - 1))
1048 goto do_invalidate;
1049 } else {
1050 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001051 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001052 }
1053}
1054
bellard9fa3e852004-01-04 18:06:42 +00001055#if !defined(CONFIG_SOFTMMU)
Anthony Liguoric227f092009-10-01 16:12:16 -05001056static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001057 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001058{
aliguori6b917542008-11-18 19:46:41 +00001059 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001060 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001061 int n;
bellardd720b932004-04-25 17:57:43 +00001062#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001063 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001064 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001065 int current_tb_modified = 0;
1066 target_ulong current_pc = 0;
1067 target_ulong current_cs_base = 0;
1068 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001069#endif
bellard9fa3e852004-01-04 18:06:42 +00001070
1071 addr &= TARGET_PAGE_MASK;
1072 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001073 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001074 return;
1075 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001076#ifdef TARGET_HAS_PRECISE_SMC
1077 if (tb && pc != 0) {
1078 current_tb = tb_find_pc(pc);
1079 }
1080#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001081 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001082 n = (long)tb & 3;
1083 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001084#ifdef TARGET_HAS_PRECISE_SMC
1085 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001086 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001087 /* If we are modifying the current TB, we must stop
1088 its execution. We could be more precise by checking
1089 that the modification is after the current PC, but it
1090 would require a specialized function to partially
1091 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001092
bellardd720b932004-04-25 17:57:43 +00001093 current_tb_modified = 1;
1094 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001095 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1096 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001097 }
1098#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001099 tb_phys_invalidate(tb, addr);
1100 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001101 }
1102 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001103#ifdef TARGET_HAS_PRECISE_SMC
1104 if (current_tb_modified) {
1105 /* we generate a block containing just the instruction
1106 modifying the memory. It will ensure that it cannot modify
1107 itself */
bellardea1c1802004-06-14 18:56:36 +00001108 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001109 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001110 cpu_resume_from_signal(env, puc);
1111 }
1112#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001113}
bellard9fa3e852004-01-04 18:06:42 +00001114#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001115
1116/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001117static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001118 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001119{
1120 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001121 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001122
bellard9fa3e852004-01-04 18:06:42 +00001123 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001124 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001125 tb->page_next[n] = p->first_tb;
1126 last_first_tb = p->first_tb;
1127 p->first_tb = (TranslationBlock *)((long)tb | n);
1128 invalidate_page_bitmap(p);
1129
bellard107db442004-06-22 18:48:46 +00001130#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001131
bellard9fa3e852004-01-04 18:06:42 +00001132#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001133 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001134 target_ulong addr;
1135 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001136 int prot;
1137
bellardfd6ce8f2003-05-14 19:00:11 +00001138 /* force the host page as non writable (writes will have a
1139 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001140 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001141 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001142 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1143 addr += TARGET_PAGE_SIZE) {
1144
1145 p2 = page_find (addr >> TARGET_PAGE_BITS);
1146 if (!p2)
1147 continue;
1148 prot |= p2->flags;
1149 p2->flags &= ~PAGE_WRITE;
1150 page_get_flags(addr);
1151 }
ths5fafdf22007-09-16 21:08:06 +00001152 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001153 (prot & PAGE_BITS) & ~PAGE_WRITE);
1154#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001155 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001156 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001157#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001158 }
bellard9fa3e852004-01-04 18:06:42 +00001159#else
1160 /* if some code is already present, then the pages are already
1161 protected. So we handle the case where only the first TB is
1162 allocated in a physical page */
1163 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001164 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001165 }
1166#endif
bellardd720b932004-04-25 17:57:43 +00001167
1168#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001169}
1170
1171/* Allocate a new translation block. Flush the translation buffer if
1172 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001173TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001174{
1175 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001176
bellard26a5f132008-05-28 12:30:31 +00001177 if (nb_tbs >= code_gen_max_blocks ||
1178 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001179 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001180 tb = &tbs[nb_tbs++];
1181 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001182 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001183 return tb;
1184}
1185
pbrook2e70f6e2008-06-29 01:03:05 +00001186void tb_free(TranslationBlock *tb)
1187{
thsbf20dc02008-06-30 17:22:19 +00001188 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001189 Ignore the hard cases and just back up if this TB happens to
1190 be the last one generated. */
1191 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1192 code_gen_ptr = tb->tc_ptr;
1193 nb_tbs--;
1194 }
1195}
1196
bellard9fa3e852004-01-04 18:06:42 +00001197/* add a new TB and link it to the physical page tables. phys_page2 is
1198 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001199void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001200 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001201{
bellard9fa3e852004-01-04 18:06:42 +00001202 unsigned int h;
1203 TranslationBlock **ptb;
1204
pbrookc8a706f2008-06-02 16:16:42 +00001205 /* Grab the mmap lock to stop another thread invalidating this TB
1206 before we are done. */
1207 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001208 /* add in the physical hash table */
1209 h = tb_phys_hash_func(phys_pc);
1210 ptb = &tb_phys_hash[h];
1211 tb->phys_hash_next = *ptb;
1212 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001213
1214 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001215 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1216 if (phys_page2 != -1)
1217 tb_alloc_page(tb, 1, phys_page2);
1218 else
1219 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001220
bellardd4e81642003-05-25 16:46:15 +00001221 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1222 tb->jmp_next[0] = NULL;
1223 tb->jmp_next[1] = NULL;
1224
1225 /* init original jump addresses */
1226 if (tb->tb_next_offset[0] != 0xffff)
1227 tb_reset_jump(tb, 0);
1228 if (tb->tb_next_offset[1] != 0xffff)
1229 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001230
1231#ifdef DEBUG_TB_CHECK
1232 tb_page_check();
1233#endif
pbrookc8a706f2008-06-02 16:16:42 +00001234 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001235}
1236
bellarda513fe12003-05-27 23:29:48 +00001237/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1238 tb[1].tc_ptr. Return NULL if not found */
1239TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1240{
1241 int m_min, m_max, m;
1242 unsigned long v;
1243 TranslationBlock *tb;
1244
1245 if (nb_tbs <= 0)
1246 return NULL;
1247 if (tc_ptr < (unsigned long)code_gen_buffer ||
1248 tc_ptr >= (unsigned long)code_gen_ptr)
1249 return NULL;
1250 /* binary search (cf Knuth) */
1251 m_min = 0;
1252 m_max = nb_tbs - 1;
1253 while (m_min <= m_max) {
1254 m = (m_min + m_max) >> 1;
1255 tb = &tbs[m];
1256 v = (unsigned long)tb->tc_ptr;
1257 if (v == tc_ptr)
1258 return tb;
1259 else if (tc_ptr < v) {
1260 m_max = m - 1;
1261 } else {
1262 m_min = m + 1;
1263 }
ths5fafdf22007-09-16 21:08:06 +00001264 }
bellarda513fe12003-05-27 23:29:48 +00001265 return &tbs[m_max];
1266}
bellard75012672003-06-21 13:11:07 +00001267
bellardea041c02003-06-25 16:16:50 +00001268static void tb_reset_jump_recursive(TranslationBlock *tb);
1269
1270static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1271{
1272 TranslationBlock *tb1, *tb_next, **ptb;
1273 unsigned int n1;
1274
1275 tb1 = tb->jmp_next[n];
1276 if (tb1 != NULL) {
1277 /* find head of list */
1278 for(;;) {
1279 n1 = (long)tb1 & 3;
1280 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1281 if (n1 == 2)
1282 break;
1283 tb1 = tb1->jmp_next[n1];
1284 }
1285 /* we are now sure now that tb jumps to tb1 */
1286 tb_next = tb1;
1287
1288 /* remove tb from the jmp_first list */
1289 ptb = &tb_next->jmp_first;
1290 for(;;) {
1291 tb1 = *ptb;
1292 n1 = (long)tb1 & 3;
1293 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1294 if (n1 == n && tb1 == tb)
1295 break;
1296 ptb = &tb1->jmp_next[n1];
1297 }
1298 *ptb = tb->jmp_next[n];
1299 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001300
bellardea041c02003-06-25 16:16:50 +00001301 /* suppress the jump to next tb in generated code */
1302 tb_reset_jump(tb, n);
1303
bellard01243112004-01-04 15:48:17 +00001304 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001305 tb_reset_jump_recursive(tb_next);
1306 }
1307}
1308
1309static void tb_reset_jump_recursive(TranslationBlock *tb)
1310{
1311 tb_reset_jump_recursive2(tb, 0);
1312 tb_reset_jump_recursive2(tb, 1);
1313}
1314
bellard1fddef42005-04-17 19:16:13 +00001315#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001316#if defined(CONFIG_USER_ONLY)
1317static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1318{
1319 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1320}
1321#else
bellardd720b932004-04-25 17:57:43 +00001322static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1323{
Anthony Liguoric227f092009-10-01 16:12:16 -05001324 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001325 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001326 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001327 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001328
pbrookc2f07f82006-04-08 17:14:56 +00001329 addr = cpu_get_phys_page_debug(env, pc);
1330 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1331 if (!p) {
1332 pd = IO_MEM_UNASSIGNED;
1333 } else {
1334 pd = p->phys_offset;
1335 }
1336 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001337 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001338}
bellardc27004e2005-01-03 23:35:10 +00001339#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001340#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001341
pbrook6658ffb2007-03-16 23:58:11 +00001342/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001343int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1344 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001345{
aliguorib4051332008-11-18 20:14:20 +00001346 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001347 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001348
aliguorib4051332008-11-18 20:14:20 +00001349 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1350 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1351 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1352 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1353 return -EINVAL;
1354 }
aliguoria1d1bb32008-11-18 20:07:32 +00001355 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001356
aliguoria1d1bb32008-11-18 20:07:32 +00001357 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001358 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001359 wp->flags = flags;
1360
aliguori2dc9f412008-11-18 20:56:59 +00001361 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001362 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001363 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001364 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001365 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001366
pbrook6658ffb2007-03-16 23:58:11 +00001367 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001368
1369 if (watchpoint)
1370 *watchpoint = wp;
1371 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001372}
1373
aliguoria1d1bb32008-11-18 20:07:32 +00001374/* Remove a specific watchpoint. */
1375int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1376 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001377{
aliguorib4051332008-11-18 20:14:20 +00001378 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001379 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001380
Blue Swirl72cf2d42009-09-12 07:36:22 +00001381 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001382 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001383 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001384 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001385 return 0;
1386 }
1387 }
aliguoria1d1bb32008-11-18 20:07:32 +00001388 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001389}
1390
aliguoria1d1bb32008-11-18 20:07:32 +00001391/* Remove a specific watchpoint by reference. */
1392void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1393{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001394 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001395
aliguoria1d1bb32008-11-18 20:07:32 +00001396 tlb_flush_page(env, watchpoint->vaddr);
1397
1398 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001399}
1400
aliguoria1d1bb32008-11-18 20:07:32 +00001401/* Remove all matching watchpoints. */
1402void cpu_watchpoint_remove_all(CPUState *env, int mask)
1403{
aliguoric0ce9982008-11-25 22:13:57 +00001404 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001405
Blue Swirl72cf2d42009-09-12 07:36:22 +00001406 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001407 if (wp->flags & mask)
1408 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001409 }
aliguoria1d1bb32008-11-18 20:07:32 +00001410}
1411
1412/* Add a breakpoint. */
1413int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1414 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001415{
bellard1fddef42005-04-17 19:16:13 +00001416#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001417 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001418
aliguoria1d1bb32008-11-18 20:07:32 +00001419 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001420
1421 bp->pc = pc;
1422 bp->flags = flags;
1423
aliguori2dc9f412008-11-18 20:56:59 +00001424 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001425 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001426 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001427 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001428 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001429
1430 breakpoint_invalidate(env, pc);
1431
1432 if (breakpoint)
1433 *breakpoint = bp;
1434 return 0;
1435#else
1436 return -ENOSYS;
1437#endif
1438}
1439
1440/* Remove a specific breakpoint. */
1441int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1442{
1443#if defined(TARGET_HAS_ICE)
1444 CPUBreakpoint *bp;
1445
Blue Swirl72cf2d42009-09-12 07:36:22 +00001446 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001447 if (bp->pc == pc && bp->flags == flags) {
1448 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001449 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001450 }
bellard4c3a88a2003-07-26 12:06:08 +00001451 }
aliguoria1d1bb32008-11-18 20:07:32 +00001452 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001453#else
aliguoria1d1bb32008-11-18 20:07:32 +00001454 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001455#endif
1456}
1457
aliguoria1d1bb32008-11-18 20:07:32 +00001458/* Remove a specific breakpoint by reference. */
1459void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001460{
bellard1fddef42005-04-17 19:16:13 +00001461#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001462 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001463
aliguoria1d1bb32008-11-18 20:07:32 +00001464 breakpoint_invalidate(env, breakpoint->pc);
1465
1466 qemu_free(breakpoint);
1467#endif
1468}
1469
1470/* Remove all matching breakpoints. */
1471void cpu_breakpoint_remove_all(CPUState *env, int mask)
1472{
1473#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001474 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001475
Blue Swirl72cf2d42009-09-12 07:36:22 +00001476 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001477 if (bp->flags & mask)
1478 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001479 }
bellard4c3a88a2003-07-26 12:06:08 +00001480#endif
1481}
1482
bellardc33a3462003-07-29 20:50:33 +00001483/* enable or disable single step mode. EXCP_DEBUG is returned by the
1484 CPU loop after each instruction */
1485void cpu_single_step(CPUState *env, int enabled)
1486{
bellard1fddef42005-04-17 19:16:13 +00001487#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001488 if (env->singlestep_enabled != enabled) {
1489 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001490 if (kvm_enabled())
1491 kvm_update_guest_debug(env, 0);
1492 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001493 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001494 /* XXX: only flush what is necessary */
1495 tb_flush(env);
1496 }
bellardc33a3462003-07-29 20:50:33 +00001497 }
1498#endif
1499}
1500
bellard34865132003-10-05 14:28:56 +00001501/* enable or disable low levels log */
1502void cpu_set_log(int log_flags)
1503{
1504 loglevel = log_flags;
1505 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001506 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001507 if (!logfile) {
1508 perror(logfilename);
1509 _exit(1);
1510 }
bellard9fa3e852004-01-04 18:06:42 +00001511#if !defined(CONFIG_SOFTMMU)
1512 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1513 {
blueswir1b55266b2008-09-20 08:07:15 +00001514 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001515 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1516 }
Filip Navarabf65f532009-07-27 10:02:04 -05001517#elif !defined(_WIN32)
1518 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001519 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001520#endif
pbrooke735b912007-06-30 13:53:24 +00001521 log_append = 1;
1522 }
1523 if (!loglevel && logfile) {
1524 fclose(logfile);
1525 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001526 }
1527}
1528
1529void cpu_set_log_filename(const char *filename)
1530{
1531 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001532 if (logfile) {
1533 fclose(logfile);
1534 logfile = NULL;
1535 }
1536 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001537}
bellardc33a3462003-07-29 20:50:33 +00001538
aurel323098dba2009-03-07 21:28:24 +00001539static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001540{
pbrookd5975362008-06-07 20:50:51 +00001541 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1542 problem and hope the cpu will stop of its own accord. For userspace
1543 emulation this often isn't actually as bad as it sounds. Often
1544 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001545 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001546 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001547
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001548 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001549 tb = env->current_tb;
1550 /* if the cpu is currently executing code, we must unlink it and
1551 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001552 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001553 env->current_tb = NULL;
1554 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001555 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001556 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001557}
1558
1559/* mask must never be zero, except for A20 change call */
1560void cpu_interrupt(CPUState *env, int mask)
1561{
1562 int old_mask;
1563
1564 old_mask = env->interrupt_request;
1565 env->interrupt_request |= mask;
1566
aliguori8edac962009-04-24 18:03:45 +00001567#ifndef CONFIG_USER_ONLY
1568 /*
1569 * If called from iothread context, wake the target cpu in
1570 * case its halted.
1571 */
1572 if (!qemu_cpu_self(env)) {
1573 qemu_cpu_kick(env);
1574 return;
1575 }
1576#endif
1577
pbrook2e70f6e2008-06-29 01:03:05 +00001578 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001579 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001580#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001581 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001582 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001583 cpu_abort(env, "Raised interrupt while not in I/O function");
1584 }
1585#endif
1586 } else {
aurel323098dba2009-03-07 21:28:24 +00001587 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001588 }
1589}
1590
bellardb54ad042004-05-20 13:42:52 +00001591void cpu_reset_interrupt(CPUState *env, int mask)
1592{
1593 env->interrupt_request &= ~mask;
1594}
1595
aurel323098dba2009-03-07 21:28:24 +00001596void cpu_exit(CPUState *env)
1597{
1598 env->exit_request = 1;
1599 cpu_unlink_tb(env);
1600}
1601
blueswir1c7cd6a32008-10-02 18:27:46 +00001602const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001603 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001604 "show generated host assembly code for each compiled TB" },
1605 { CPU_LOG_TB_IN_ASM, "in_asm",
1606 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001607 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001608 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001609 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001610 "show micro ops "
1611#ifdef TARGET_I386
1612 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001613#endif
blueswir1e01a1152008-03-14 17:37:11 +00001614 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001615 { CPU_LOG_INT, "int",
1616 "show interrupts/exceptions in short format" },
1617 { CPU_LOG_EXEC, "exec",
1618 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001619 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001620 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001621#ifdef TARGET_I386
1622 { CPU_LOG_PCALL, "pcall",
1623 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001624 { CPU_LOG_RESET, "cpu_reset",
1625 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001626#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001627#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001628 { CPU_LOG_IOPORT, "ioport",
1629 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001630#endif
bellardf193c792004-03-21 17:06:25 +00001631 { 0, NULL, NULL },
1632};
1633
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001634#ifndef CONFIG_USER_ONLY
1635static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1636 = QLIST_HEAD_INITIALIZER(memory_client_list);
1637
1638static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1639 ram_addr_t size,
1640 ram_addr_t phys_offset)
1641{
1642 CPUPhysMemoryClient *client;
1643 QLIST_FOREACH(client, &memory_client_list, list) {
1644 client->set_memory(client, start_addr, size, phys_offset);
1645 }
1646}
1647
1648static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1649 target_phys_addr_t end)
1650{
1651 CPUPhysMemoryClient *client;
1652 QLIST_FOREACH(client, &memory_client_list, list) {
1653 int r = client->sync_dirty_bitmap(client, start, end);
1654 if (r < 0)
1655 return r;
1656 }
1657 return 0;
1658}
1659
1660static int cpu_notify_migration_log(int enable)
1661{
1662 CPUPhysMemoryClient *client;
1663 QLIST_FOREACH(client, &memory_client_list, list) {
1664 int r = client->migration_log(client, enable);
1665 if (r < 0)
1666 return r;
1667 }
1668 return 0;
1669}
1670
1671static void phys_page_for_each_in_l1_map(PhysPageDesc **phys_map,
1672 CPUPhysMemoryClient *client)
1673{
1674 PhysPageDesc *pd;
1675 int l1, l2;
1676
1677 for (l1 = 0; l1 < L1_SIZE; ++l1) {
1678 pd = phys_map[l1];
1679 if (!pd) {
1680 continue;
1681 }
1682 for (l2 = 0; l2 < L2_SIZE; ++l2) {
1683 if (pd[l2].phys_offset == IO_MEM_UNASSIGNED) {
1684 continue;
1685 }
1686 client->set_memory(client, pd[l2].region_offset,
1687 TARGET_PAGE_SIZE, pd[l2].phys_offset);
1688 }
1689 }
1690}
1691
1692static void phys_page_for_each(CPUPhysMemoryClient *client)
1693{
1694#if TARGET_PHYS_ADDR_SPACE_BITS > 32
1695
1696#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
1697#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
1698#endif
1699 void **phys_map = (void **)l1_phys_map;
1700 int l1;
1701 if (!l1_phys_map) {
1702 return;
1703 }
1704 for (l1 = 0; l1 < L1_SIZE; ++l1) {
1705 if (phys_map[l1]) {
1706 phys_page_for_each_in_l1_map(phys_map[l1], client);
1707 }
1708 }
1709#else
1710 if (!l1_phys_map) {
1711 return;
1712 }
1713 phys_page_for_each_in_l1_map(l1_phys_map, client);
1714#endif
1715}
1716
1717void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1718{
1719 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1720 phys_page_for_each(client);
1721}
1722
1723void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1724{
1725 QLIST_REMOVE(client, list);
1726}
1727#endif
1728
bellardf193c792004-03-21 17:06:25 +00001729static int cmp1(const char *s1, int n, const char *s2)
1730{
1731 if (strlen(s2) != n)
1732 return 0;
1733 return memcmp(s1, s2, n) == 0;
1734}
ths3b46e622007-09-17 08:09:54 +00001735
bellardf193c792004-03-21 17:06:25 +00001736/* takes a comma separated list of log masks. Return 0 if error. */
1737int cpu_str_to_log_mask(const char *str)
1738{
blueswir1c7cd6a32008-10-02 18:27:46 +00001739 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001740 int mask;
1741 const char *p, *p1;
1742
1743 p = str;
1744 mask = 0;
1745 for(;;) {
1746 p1 = strchr(p, ',');
1747 if (!p1)
1748 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001749 if(cmp1(p,p1-p,"all")) {
1750 for(item = cpu_log_items; item->mask != 0; item++) {
1751 mask |= item->mask;
1752 }
1753 } else {
bellardf193c792004-03-21 17:06:25 +00001754 for(item = cpu_log_items; item->mask != 0; item++) {
1755 if (cmp1(p, p1 - p, item->name))
1756 goto found;
1757 }
1758 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001759 }
bellardf193c792004-03-21 17:06:25 +00001760 found:
1761 mask |= item->mask;
1762 if (*p1 != ',')
1763 break;
1764 p = p1 + 1;
1765 }
1766 return mask;
1767}
bellardea041c02003-06-25 16:16:50 +00001768
bellard75012672003-06-21 13:11:07 +00001769void cpu_abort(CPUState *env, const char *fmt, ...)
1770{
1771 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001772 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001773
1774 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001775 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001776 fprintf(stderr, "qemu: fatal: ");
1777 vfprintf(stderr, fmt, ap);
1778 fprintf(stderr, "\n");
1779#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001780 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1781#else
1782 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001783#endif
aliguori93fcfe32009-01-15 22:34:14 +00001784 if (qemu_log_enabled()) {
1785 qemu_log("qemu: fatal: ");
1786 qemu_log_vprintf(fmt, ap2);
1787 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001788#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001789 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001790#else
aliguori93fcfe32009-01-15 22:34:14 +00001791 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001792#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001793 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001794 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001795 }
pbrook493ae1f2007-11-23 16:53:59 +00001796 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001797 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001798#if defined(CONFIG_USER_ONLY)
1799 {
1800 struct sigaction act;
1801 sigfillset(&act.sa_mask);
1802 act.sa_handler = SIG_DFL;
1803 sigaction(SIGABRT, &act, NULL);
1804 }
1805#endif
bellard75012672003-06-21 13:11:07 +00001806 abort();
1807}
1808
thsc5be9f02007-02-28 20:20:53 +00001809CPUState *cpu_copy(CPUState *env)
1810{
ths01ba9812007-12-09 02:22:57 +00001811 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001812 CPUState *next_cpu = new_env->next_cpu;
1813 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001814#if defined(TARGET_HAS_ICE)
1815 CPUBreakpoint *bp;
1816 CPUWatchpoint *wp;
1817#endif
1818
thsc5be9f02007-02-28 20:20:53 +00001819 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001820
1821 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001822 new_env->next_cpu = next_cpu;
1823 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001824
1825 /* Clone all break/watchpoints.
1826 Note: Once we support ptrace with hw-debug register access, make sure
1827 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001828 QTAILQ_INIT(&env->breakpoints);
1829 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001830#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001831 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001832 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1833 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001834 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001835 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1836 wp->flags, NULL);
1837 }
1838#endif
1839
thsc5be9f02007-02-28 20:20:53 +00001840 return new_env;
1841}
1842
bellard01243112004-01-04 15:48:17 +00001843#if !defined(CONFIG_USER_ONLY)
1844
edgar_igl5c751e92008-05-06 08:44:21 +00001845static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1846{
1847 unsigned int i;
1848
1849 /* Discard jump cache entries for any tb which might potentially
1850 overlap the flushed page. */
1851 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1852 memset (&env->tb_jmp_cache[i], 0,
1853 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1854
1855 i = tb_jmp_cache_hash_page(addr);
1856 memset (&env->tb_jmp_cache[i], 0,
1857 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1858}
1859
Igor Kovalenko08738982009-07-12 02:15:40 +04001860static CPUTLBEntry s_cputlb_empty_entry = {
1861 .addr_read = -1,
1862 .addr_write = -1,
1863 .addr_code = -1,
1864 .addend = -1,
1865};
1866
bellardee8b7022004-02-03 23:35:10 +00001867/* NOTE: if flush_global is true, also flush global entries (not
1868 implemented yet) */
1869void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001870{
bellard33417e72003-08-10 21:47:01 +00001871 int i;
bellard01243112004-01-04 15:48:17 +00001872
bellard9fa3e852004-01-04 18:06:42 +00001873#if defined(DEBUG_TLB)
1874 printf("tlb_flush:\n");
1875#endif
bellard01243112004-01-04 15:48:17 +00001876 /* must reset current TB so that interrupts cannot modify the
1877 links while we are modifying them */
1878 env->current_tb = NULL;
1879
bellard33417e72003-08-10 21:47:01 +00001880 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001881 int mmu_idx;
1882 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001883 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001884 }
bellard33417e72003-08-10 21:47:01 +00001885 }
bellard9fa3e852004-01-04 18:06:42 +00001886
bellard8a40a182005-11-20 10:35:40 +00001887 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001888
bellarde3db7222005-01-26 22:00:47 +00001889 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001890}
1891
bellard274da6b2004-05-20 21:56:27 +00001892static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001893{
ths5fafdf22007-09-16 21:08:06 +00001894 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001895 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001896 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001897 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001898 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001899 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001900 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001901 }
bellard61382a52003-10-27 21:22:23 +00001902}
1903
bellard2e126692004-04-25 21:28:44 +00001904void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001905{
bellard8a40a182005-11-20 10:35:40 +00001906 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001907 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001908
bellard9fa3e852004-01-04 18:06:42 +00001909#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001910 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001911#endif
bellard01243112004-01-04 15:48:17 +00001912 /* must reset current TB so that interrupts cannot modify the
1913 links while we are modifying them */
1914 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001915
bellard61382a52003-10-27 21:22:23 +00001916 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001917 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001918 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1919 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001920
edgar_igl5c751e92008-05-06 08:44:21 +00001921 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001922}
1923
bellard9fa3e852004-01-04 18:06:42 +00001924/* update the TLBs so that writes to code in the virtual page 'addr'
1925 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001926static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001927{
ths5fafdf22007-09-16 21:08:06 +00001928 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001929 ram_addr + TARGET_PAGE_SIZE,
1930 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001931}
1932
bellard9fa3e852004-01-04 18:06:42 +00001933/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001934 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001935static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001936 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001937{
bellard3a7d9292005-08-21 09:26:42 +00001938 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001939}
1940
ths5fafdf22007-09-16 21:08:06 +00001941static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001942 unsigned long start, unsigned long length)
1943{
1944 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001945 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1946 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001947 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001948 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001949 }
1950 }
1951}
1952
pbrook5579c7f2009-04-11 14:47:08 +00001953/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05001954void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001955 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001956{
1957 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001958 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001959 int i, mask, len;
1960 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001961
1962 start &= TARGET_PAGE_MASK;
1963 end = TARGET_PAGE_ALIGN(end);
1964
1965 length = end - start;
1966 if (length == 0)
1967 return;
bellard0a962c02005-02-10 22:00:27 +00001968 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00001969 mask = ~dirty_flags;
1970 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1971 for(i = 0; i < len; i++)
1972 p[i] &= mask;
1973
bellard1ccde1c2004-02-06 19:46:14 +00001974 /* we modify the TLB cache so that the dirty bit will be set again
1975 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001976 start1 = (unsigned long)qemu_get_ram_ptr(start);
1977 /* Chek that we don't span multiple blocks - this breaks the
1978 address comparisons below. */
1979 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1980 != (end - 1) - start) {
1981 abort();
1982 }
1983
bellard6a00d602005-11-21 23:25:50 +00001984 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001985 int mmu_idx;
1986 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1987 for(i = 0; i < CPU_TLB_SIZE; i++)
1988 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
1989 start1, length);
1990 }
bellard6a00d602005-11-21 23:25:50 +00001991 }
bellard1ccde1c2004-02-06 19:46:14 +00001992}
1993
aliguori74576192008-10-06 14:02:03 +00001994int cpu_physical_memory_set_dirty_tracking(int enable)
1995{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001996 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001997 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001998 ret = cpu_notify_migration_log(!!enable);
1999 return ret;
aliguori74576192008-10-06 14:02:03 +00002000}
2001
2002int cpu_physical_memory_get_dirty_tracking(void)
2003{
2004 return in_migration;
2005}
2006
Anthony Liguoric227f092009-10-01 16:12:16 -05002007int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2008 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002009{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002010 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002011
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002012 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002013 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002014}
2015
bellard3a7d9292005-08-21 09:26:42 +00002016static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2017{
Anthony Liguoric227f092009-10-01 16:12:16 -05002018 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002019 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002020
bellard84b7b8e2005-11-28 21:19:04 +00002021 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002022 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2023 + tlb_entry->addend);
2024 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002025 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002026 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002027 }
2028 }
2029}
2030
2031/* update the TLB according to the current state of the dirty bits */
2032void cpu_tlb_update_dirty(CPUState *env)
2033{
2034 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002035 int mmu_idx;
2036 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2037 for(i = 0; i < CPU_TLB_SIZE; i++)
2038 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2039 }
bellard3a7d9292005-08-21 09:26:42 +00002040}
2041
pbrook0f459d12008-06-09 00:20:13 +00002042static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002043{
pbrook0f459d12008-06-09 00:20:13 +00002044 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2045 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002046}
2047
pbrook0f459d12008-06-09 00:20:13 +00002048/* update the TLB corresponding to virtual page vaddr
2049 so that it is no longer dirty */
2050static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002051{
bellard1ccde1c2004-02-06 19:46:14 +00002052 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002053 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002054
pbrook0f459d12008-06-09 00:20:13 +00002055 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002056 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002057 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2058 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002059}
2060
bellard59817cc2004-02-16 22:01:13 +00002061/* add a new TLB entry. At most one entry for a given virtual address
2062 is permitted. Return 0 if OK or 2 if the page could not be mapped
2063 (can only happen in non SOFTMMU mode for I/O pages or pages
2064 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00002065int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -05002066 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002067 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00002068{
bellard92e873b2004-05-21 14:52:29 +00002069 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002070 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002071 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002072 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002073 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002074 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00002075 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00002076 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002077 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002078 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002079
bellard92e873b2004-05-21 14:52:29 +00002080 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002081 if (!p) {
2082 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002083 } else {
2084 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002085 }
2086#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002087 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2088 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002089#endif
2090
2091 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002092 address = vaddr;
2093 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2094 /* IO memory case (romd handled later) */
2095 address |= TLB_MMIO;
2096 }
pbrook5579c7f2009-04-11 14:47:08 +00002097 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002098 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2099 /* Normal RAM. */
2100 iotlb = pd & TARGET_PAGE_MASK;
2101 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2102 iotlb |= IO_MEM_NOTDIRTY;
2103 else
2104 iotlb |= IO_MEM_ROM;
2105 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002106 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002107 It would be nice to pass an offset from the base address
2108 of that region. This would avoid having to special case RAM,
2109 and avoid full address decoding in every device.
2110 We can't use the high bits of pd for this because
2111 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002112 iotlb = (pd & ~TARGET_PAGE_MASK);
2113 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002114 iotlb += p->region_offset;
2115 } else {
2116 iotlb += paddr;
2117 }
pbrook0f459d12008-06-09 00:20:13 +00002118 }
pbrook6658ffb2007-03-16 23:58:11 +00002119
pbrook0f459d12008-06-09 00:20:13 +00002120 code_address = address;
2121 /* Make accesses to pages with watchpoints go via the
2122 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002123 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002124 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002125 iotlb = io_mem_watch + paddr;
2126 /* TODO: The memory case can be optimized by not trapping
2127 reads of pages with a write breakpoint. */
2128 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002129 }
pbrook0f459d12008-06-09 00:20:13 +00002130 }
balrogd79acba2007-06-26 20:01:13 +00002131
pbrook0f459d12008-06-09 00:20:13 +00002132 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2133 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2134 te = &env->tlb_table[mmu_idx][index];
2135 te->addend = addend - vaddr;
2136 if (prot & PAGE_READ) {
2137 te->addr_read = address;
2138 } else {
2139 te->addr_read = -1;
2140 }
edgar_igl5c751e92008-05-06 08:44:21 +00002141
pbrook0f459d12008-06-09 00:20:13 +00002142 if (prot & PAGE_EXEC) {
2143 te->addr_code = code_address;
2144 } else {
2145 te->addr_code = -1;
2146 }
2147 if (prot & PAGE_WRITE) {
2148 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2149 (pd & IO_MEM_ROMD)) {
2150 /* Write access calls the I/O callback. */
2151 te->addr_write = address | TLB_MMIO;
2152 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2153 !cpu_physical_memory_is_dirty(pd)) {
2154 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002155 } else {
pbrook0f459d12008-06-09 00:20:13 +00002156 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002157 }
pbrook0f459d12008-06-09 00:20:13 +00002158 } else {
2159 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002160 }
bellard9fa3e852004-01-04 18:06:42 +00002161 return ret;
2162}
2163
bellard01243112004-01-04 15:48:17 +00002164#else
2165
bellardee8b7022004-02-03 23:35:10 +00002166void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002167{
2168}
2169
bellard2e126692004-04-25 21:28:44 +00002170void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002171{
2172}
2173
ths5fafdf22007-09-16 21:08:06 +00002174int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -05002175 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002176 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002177{
bellard9fa3e852004-01-04 18:06:42 +00002178 return 0;
2179}
bellard33417e72003-08-10 21:47:01 +00002180
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002181/*
2182 * Walks guest process memory "regions" one by one
2183 * and calls callback function 'fn' for each region.
2184 */
2185int walk_memory_regions(void *priv,
2186 int (*fn)(void *, unsigned long, unsigned long, unsigned long))
bellard9fa3e852004-01-04 18:06:42 +00002187{
2188 unsigned long start, end;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002189 PageDesc *p = NULL;
bellard9fa3e852004-01-04 18:06:42 +00002190 int i, j, prot, prot1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002191 int rc = 0;
bellard9fa3e852004-01-04 18:06:42 +00002192
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002193 start = end = -1;
bellard9fa3e852004-01-04 18:06:42 +00002194 prot = 0;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002195
2196 for (i = 0; i <= L1_SIZE; i++) {
2197 p = (i < L1_SIZE) ? l1_map[i] : NULL;
2198 for (j = 0; j < L2_SIZE; j++) {
2199 prot1 = (p == NULL) ? 0 : p[j].flags;
2200 /*
2201 * "region" is one continuous chunk of memory
2202 * that has same protection flags set.
2203 */
bellard9fa3e852004-01-04 18:06:42 +00002204 if (prot1 != prot) {
2205 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2206 if (start != -1) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002207 rc = (*fn)(priv, start, end, prot);
2208 /* callback can stop iteration by returning != 0 */
2209 if (rc != 0)
2210 return (rc);
bellard9fa3e852004-01-04 18:06:42 +00002211 }
2212 if (prot1 != 0)
2213 start = end;
2214 else
2215 start = -1;
2216 prot = prot1;
2217 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002218 if (p == NULL)
bellard9fa3e852004-01-04 18:06:42 +00002219 break;
2220 }
bellard33417e72003-08-10 21:47:01 +00002221 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002222 return (rc);
2223}
2224
2225static int dump_region(void *priv, unsigned long start,
2226 unsigned long end, unsigned long prot)
2227{
2228 FILE *f = (FILE *)priv;
2229
2230 (void) fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
2231 start, end, end - start,
2232 ((prot & PAGE_READ) ? 'r' : '-'),
2233 ((prot & PAGE_WRITE) ? 'w' : '-'),
2234 ((prot & PAGE_EXEC) ? 'x' : '-'));
2235
2236 return (0);
2237}
2238
2239/* dump memory mappings */
2240void page_dump(FILE *f)
2241{
2242 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2243 "start", "end", "size", "prot");
2244 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002245}
2246
pbrook53a59602006-03-25 19:31:22 +00002247int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002248{
bellard9fa3e852004-01-04 18:06:42 +00002249 PageDesc *p;
2250
2251 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002252 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002253 return 0;
2254 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002255}
2256
bellard9fa3e852004-01-04 18:06:42 +00002257/* modify the flags of a page and invalidate the code if
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002258 necessary. The flag PAGE_WRITE_ORG is positioned automatically
bellard9fa3e852004-01-04 18:06:42 +00002259 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002260void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002261{
2262 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002263 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002264
pbrookc8a706f2008-06-02 16:16:42 +00002265 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002266 start = start & TARGET_PAGE_MASK;
2267 end = TARGET_PAGE_ALIGN(end);
2268 if (flags & PAGE_WRITE)
2269 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002270 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2271 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002272 /* We may be called for host regions that are outside guest
2273 address space. */
2274 if (!p)
2275 return;
bellard9fa3e852004-01-04 18:06:42 +00002276 /* if the write protection is set, then we invalidate the code
2277 inside */
ths5fafdf22007-09-16 21:08:06 +00002278 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002279 (flags & PAGE_WRITE) &&
2280 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002281 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002282 }
2283 p->flags = flags;
2284 }
bellard9fa3e852004-01-04 18:06:42 +00002285}
2286
ths3d97b402007-11-02 19:02:07 +00002287int page_check_range(target_ulong start, target_ulong len, int flags)
2288{
2289 PageDesc *p;
2290 target_ulong end;
2291 target_ulong addr;
2292
balrog55f280c2008-10-28 10:24:11 +00002293 if (start + len < start)
2294 /* we've wrapped around */
2295 return -1;
2296
ths3d97b402007-11-02 19:02:07 +00002297 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2298 start = start & TARGET_PAGE_MASK;
2299
ths3d97b402007-11-02 19:02:07 +00002300 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2301 p = page_find(addr >> TARGET_PAGE_BITS);
2302 if( !p )
2303 return -1;
2304 if( !(p->flags & PAGE_VALID) )
2305 return -1;
2306
bellarddae32702007-11-14 10:51:00 +00002307 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002308 return -1;
bellarddae32702007-11-14 10:51:00 +00002309 if (flags & PAGE_WRITE) {
2310 if (!(p->flags & PAGE_WRITE_ORG))
2311 return -1;
2312 /* unprotect the page if it was put read-only because it
2313 contains translated code */
2314 if (!(p->flags & PAGE_WRITE)) {
2315 if (!page_unprotect(addr, 0, NULL))
2316 return -1;
2317 }
2318 return 0;
2319 }
ths3d97b402007-11-02 19:02:07 +00002320 }
2321 return 0;
2322}
2323
bellard9fa3e852004-01-04 18:06:42 +00002324/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002325 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002326int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002327{
2328 unsigned int page_index, prot, pindex;
2329 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002330 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002331
pbrookc8a706f2008-06-02 16:16:42 +00002332 /* Technically this isn't safe inside a signal handler. However we
2333 know this only ever happens in a synchronous SEGV handler, so in
2334 practice it seems to be ok. */
2335 mmap_lock();
2336
bellard83fb7ad2004-07-05 21:25:26 +00002337 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002338 page_index = host_start >> TARGET_PAGE_BITS;
2339 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002340 if (!p1) {
2341 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002342 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002343 }
bellard83fb7ad2004-07-05 21:25:26 +00002344 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002345 p = p1;
2346 prot = 0;
2347 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2348 prot |= p->flags;
2349 p++;
2350 }
2351 /* if the page was really writable, then we change its
2352 protection back to writable */
2353 if (prot & PAGE_WRITE_ORG) {
2354 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2355 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002356 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002357 (prot & PAGE_BITS) | PAGE_WRITE);
2358 p1[pindex].flags |= PAGE_WRITE;
2359 /* and since the content will be modified, we must invalidate
2360 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002361 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002362#ifdef DEBUG_TB_CHECK
2363 tb_invalidate_check(address);
2364#endif
pbrookc8a706f2008-06-02 16:16:42 +00002365 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002366 return 1;
2367 }
2368 }
pbrookc8a706f2008-06-02 16:16:42 +00002369 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002370 return 0;
2371}
2372
bellard6a00d602005-11-21 23:25:50 +00002373static inline void tlb_set_dirty(CPUState *env,
2374 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002375{
2376}
bellard9fa3e852004-01-04 18:06:42 +00002377#endif /* defined(CONFIG_USER_ONLY) */
2378
pbrooke2eef172008-06-08 01:09:01 +00002379#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002380
Anthony Liguoric227f092009-10-01 16:12:16 -05002381static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2382 ram_addr_t memory, ram_addr_t region_offset);
2383static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2384 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002385#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2386 need_subpage) \
2387 do { \
2388 if (addr > start_addr) \
2389 start_addr2 = 0; \
2390 else { \
2391 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2392 if (start_addr2 > 0) \
2393 need_subpage = 1; \
2394 } \
2395 \
blueswir149e9fba2007-05-30 17:25:06 +00002396 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002397 end_addr2 = TARGET_PAGE_SIZE - 1; \
2398 else { \
2399 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2400 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2401 need_subpage = 1; \
2402 } \
2403 } while (0)
2404
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002405/* register physical memory.
2406 For RAM, 'size' must be a multiple of the target page size.
2407 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002408 io memory page. The address used when calling the IO function is
2409 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002410 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002411 before calculating this offset. This should not be a problem unless
2412 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002413void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2414 ram_addr_t size,
2415 ram_addr_t phys_offset,
2416 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002417{
Anthony Liguoric227f092009-10-01 16:12:16 -05002418 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002419 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002420 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002421 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002422 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002423
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002424 cpu_notify_set_memory(start_addr, size, phys_offset);
2425
pbrook67c4d232009-02-23 13:16:07 +00002426 if (phys_offset == IO_MEM_UNASSIGNED) {
2427 region_offset = start_addr;
2428 }
pbrook8da3ff12008-12-01 18:59:50 +00002429 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002430 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002431 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002432 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002433 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2434 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002435 ram_addr_t orig_memory = p->phys_offset;
2436 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002437 int need_subpage = 0;
2438
2439 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2440 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002441 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002442 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2443 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002444 &p->phys_offset, orig_memory,
2445 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002446 } else {
2447 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2448 >> IO_MEM_SHIFT];
2449 }
pbrook8da3ff12008-12-01 18:59:50 +00002450 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2451 region_offset);
2452 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002453 } else {
2454 p->phys_offset = phys_offset;
2455 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2456 (phys_offset & IO_MEM_ROMD))
2457 phys_offset += TARGET_PAGE_SIZE;
2458 }
2459 } else {
2460 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2461 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002462 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002463 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002464 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002465 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002466 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002467 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002468 int need_subpage = 0;
2469
2470 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2471 end_addr2, need_subpage);
2472
blueswir14254fab2008-01-01 16:57:19 +00002473 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002474 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002475 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002476 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002477 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002478 phys_offset, region_offset);
2479 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002480 }
2481 }
2482 }
pbrook8da3ff12008-12-01 18:59:50 +00002483 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002484 }
ths3b46e622007-09-17 08:09:54 +00002485
bellard9d420372006-06-25 22:25:22 +00002486 /* since each CPU stores ram addresses in its TLB cache, we must
2487 reset the modified entries */
2488 /* XXX: slow ! */
2489 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2490 tlb_flush(env, 1);
2491 }
bellard33417e72003-08-10 21:47:01 +00002492}
2493
bellardba863452006-09-24 18:41:10 +00002494/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002495ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002496{
2497 PhysPageDesc *p;
2498
2499 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2500 if (!p)
2501 return IO_MEM_UNASSIGNED;
2502 return p->phys_offset;
2503}
2504
Anthony Liguoric227f092009-10-01 16:12:16 -05002505void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002506{
2507 if (kvm_enabled())
2508 kvm_coalesce_mmio_region(addr, size);
2509}
2510
Anthony Liguoric227f092009-10-01 16:12:16 -05002511void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002512{
2513 if (kvm_enabled())
2514 kvm_uncoalesce_mmio_region(addr, size);
2515}
2516
Sheng Yang62a27442010-01-26 19:21:16 +08002517void qemu_flush_coalesced_mmio_buffer(void)
2518{
2519 if (kvm_enabled())
2520 kvm_flush_coalesced_mmio_buffer();
2521}
2522
Anthony Liguoric227f092009-10-01 16:12:16 -05002523ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002524{
2525 RAMBlock *new_block;
2526
pbrook94a6b542009-04-11 17:15:54 +00002527 size = TARGET_PAGE_ALIGN(size);
2528 new_block = qemu_malloc(sizeof(*new_block));
2529
Alexander Graf6b024942009-12-05 12:44:25 +01002530#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2531 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2532 new_block->host = mmap((void*)0x1000000, size, PROT_EXEC|PROT_READ|PROT_WRITE,
2533 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2534#else
pbrook94a6b542009-04-11 17:15:54 +00002535 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002536#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002537#ifdef MADV_MERGEABLE
2538 madvise(new_block->host, size, MADV_MERGEABLE);
2539#endif
pbrook94a6b542009-04-11 17:15:54 +00002540 new_block->offset = last_ram_offset;
2541 new_block->length = size;
2542
2543 new_block->next = ram_blocks;
2544 ram_blocks = new_block;
2545
2546 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2547 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2548 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2549 0xff, size >> TARGET_PAGE_BITS);
2550
2551 last_ram_offset += size;
2552
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002553 if (kvm_enabled())
2554 kvm_setup_guest_memory(new_block->host, size);
2555
pbrook94a6b542009-04-11 17:15:54 +00002556 return new_block->offset;
2557}
bellarde9a1ab12007-02-08 23:08:38 +00002558
Anthony Liguoric227f092009-10-01 16:12:16 -05002559void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002560{
pbrook94a6b542009-04-11 17:15:54 +00002561 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002562}
2563
pbrookdc828ca2009-04-09 22:21:07 +00002564/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002565 With the exception of the softmmu code in this file, this should
2566 only be used for local memory (e.g. video ram) that the device owns,
2567 and knows it isn't going to access beyond the end of the block.
2568
2569 It should not be used for general purpose DMA.
2570 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2571 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002572void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002573{
pbrook94a6b542009-04-11 17:15:54 +00002574 RAMBlock *prev;
2575 RAMBlock **prevp;
2576 RAMBlock *block;
2577
pbrook94a6b542009-04-11 17:15:54 +00002578 prev = NULL;
2579 prevp = &ram_blocks;
2580 block = ram_blocks;
2581 while (block && (block->offset > addr
2582 || block->offset + block->length <= addr)) {
2583 if (prev)
2584 prevp = &prev->next;
2585 prev = block;
2586 block = block->next;
2587 }
2588 if (!block) {
2589 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2590 abort();
2591 }
2592 /* Move this entry to to start of the list. */
2593 if (prev) {
2594 prev->next = block->next;
2595 block->next = *prevp;
2596 *prevp = block;
2597 }
2598 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002599}
2600
pbrook5579c7f2009-04-11 14:47:08 +00002601/* Some of the softmmu routines need to translate from a host pointer
2602 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002603ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002604{
pbrook94a6b542009-04-11 17:15:54 +00002605 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002606 RAMBlock *block;
2607 uint8_t *host = ptr;
2608
pbrook94a6b542009-04-11 17:15:54 +00002609 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002610 block = ram_blocks;
2611 while (block && (block->host > host
2612 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002613 prev = block;
2614 block = block->next;
2615 }
2616 if (!block) {
2617 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2618 abort();
2619 }
2620 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002621}
2622
Anthony Liguoric227f092009-10-01 16:12:16 -05002623static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002624{
pbrook67d3b952006-12-18 05:03:52 +00002625#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002626 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002627#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002628#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002629 do_unassigned_access(addr, 0, 0, 0, 1);
2630#endif
2631 return 0;
2632}
2633
Anthony Liguoric227f092009-10-01 16:12:16 -05002634static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002635{
2636#ifdef DEBUG_UNASSIGNED
2637 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2638#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002639#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002640 do_unassigned_access(addr, 0, 0, 0, 2);
2641#endif
2642 return 0;
2643}
2644
Anthony Liguoric227f092009-10-01 16:12:16 -05002645static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002646{
2647#ifdef DEBUG_UNASSIGNED
2648 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2649#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002650#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002651 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002652#endif
bellard33417e72003-08-10 21:47:01 +00002653 return 0;
2654}
2655
Anthony Liguoric227f092009-10-01 16:12:16 -05002656static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002657{
pbrook67d3b952006-12-18 05:03:52 +00002658#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002659 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002660#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002661#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002662 do_unassigned_access(addr, 1, 0, 0, 1);
2663#endif
2664}
2665
Anthony Liguoric227f092009-10-01 16:12:16 -05002666static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002667{
2668#ifdef DEBUG_UNASSIGNED
2669 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2670#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002671#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002672 do_unassigned_access(addr, 1, 0, 0, 2);
2673#endif
2674}
2675
Anthony Liguoric227f092009-10-01 16:12:16 -05002676static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002677{
2678#ifdef DEBUG_UNASSIGNED
2679 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2680#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002681#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002682 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002683#endif
bellard33417e72003-08-10 21:47:01 +00002684}
2685
Blue Swirld60efc62009-08-25 18:29:31 +00002686static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002687 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002688 unassigned_mem_readw,
2689 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002690};
2691
Blue Swirld60efc62009-08-25 18:29:31 +00002692static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002693 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002694 unassigned_mem_writew,
2695 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002696};
2697
Anthony Liguoric227f092009-10-01 16:12:16 -05002698static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002699 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002700{
bellard3a7d9292005-08-21 09:26:42 +00002701 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002702 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2703 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2704#if !defined(CONFIG_USER_ONLY)
2705 tb_invalidate_phys_page_fast(ram_addr, 1);
2706 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2707#endif
2708 }
pbrook5579c7f2009-04-11 14:47:08 +00002709 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002710 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2711 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2712 /* we remove the notdirty callback only if the code has been
2713 flushed */
2714 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002715 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002716}
2717
Anthony Liguoric227f092009-10-01 16:12:16 -05002718static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002719 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002720{
bellard3a7d9292005-08-21 09:26:42 +00002721 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002722 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2723 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2724#if !defined(CONFIG_USER_ONLY)
2725 tb_invalidate_phys_page_fast(ram_addr, 2);
2726 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2727#endif
2728 }
pbrook5579c7f2009-04-11 14:47:08 +00002729 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002730 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2731 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2732 /* we remove the notdirty callback only if the code has been
2733 flushed */
2734 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002735 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002736}
2737
Anthony Liguoric227f092009-10-01 16:12:16 -05002738static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002739 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002740{
bellard3a7d9292005-08-21 09:26:42 +00002741 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002742 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2743 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2744#if !defined(CONFIG_USER_ONLY)
2745 tb_invalidate_phys_page_fast(ram_addr, 4);
2746 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2747#endif
2748 }
pbrook5579c7f2009-04-11 14:47:08 +00002749 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002750 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2751 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2752 /* we remove the notdirty callback only if the code has been
2753 flushed */
2754 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002755 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002756}
2757
Blue Swirld60efc62009-08-25 18:29:31 +00002758static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00002759 NULL, /* never used */
2760 NULL, /* never used */
2761 NULL, /* never used */
2762};
2763
Blue Swirld60efc62009-08-25 18:29:31 +00002764static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00002765 notdirty_mem_writeb,
2766 notdirty_mem_writew,
2767 notdirty_mem_writel,
2768};
2769
pbrook0f459d12008-06-09 00:20:13 +00002770/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002771static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002772{
2773 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002774 target_ulong pc, cs_base;
2775 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002776 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002777 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002778 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002779
aliguori06d55cc2008-11-18 20:24:06 +00002780 if (env->watchpoint_hit) {
2781 /* We re-entered the check after replacing the TB. Now raise
2782 * the debug interrupt so that is will trigger after the
2783 * current instruction. */
2784 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2785 return;
2786 }
pbrook2e70f6e2008-06-29 01:03:05 +00002787 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002788 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002789 if ((vaddr == (wp->vaddr & len_mask) ||
2790 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002791 wp->flags |= BP_WATCHPOINT_HIT;
2792 if (!env->watchpoint_hit) {
2793 env->watchpoint_hit = wp;
2794 tb = tb_find_pc(env->mem_io_pc);
2795 if (!tb) {
2796 cpu_abort(env, "check_watchpoint: could not find TB for "
2797 "pc=%p", (void *)env->mem_io_pc);
2798 }
2799 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2800 tb_phys_invalidate(tb, -1);
2801 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2802 env->exception_index = EXCP_DEBUG;
2803 } else {
2804 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2805 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2806 }
2807 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002808 }
aliguori6e140f22008-11-18 20:37:55 +00002809 } else {
2810 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002811 }
2812 }
2813}
2814
pbrook6658ffb2007-03-16 23:58:11 +00002815/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2816 so these check for a hit then pass through to the normal out-of-line
2817 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002818static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00002819{
aliguorib4051332008-11-18 20:14:20 +00002820 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002821 return ldub_phys(addr);
2822}
2823
Anthony Liguoric227f092009-10-01 16:12:16 -05002824static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00002825{
aliguorib4051332008-11-18 20:14:20 +00002826 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002827 return lduw_phys(addr);
2828}
2829
Anthony Liguoric227f092009-10-01 16:12:16 -05002830static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00002831{
aliguorib4051332008-11-18 20:14:20 +00002832 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002833 return ldl_phys(addr);
2834}
2835
Anthony Liguoric227f092009-10-01 16:12:16 -05002836static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00002837 uint32_t val)
2838{
aliguorib4051332008-11-18 20:14:20 +00002839 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002840 stb_phys(addr, val);
2841}
2842
Anthony Liguoric227f092009-10-01 16:12:16 -05002843static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00002844 uint32_t val)
2845{
aliguorib4051332008-11-18 20:14:20 +00002846 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002847 stw_phys(addr, val);
2848}
2849
Anthony Liguoric227f092009-10-01 16:12:16 -05002850static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00002851 uint32_t val)
2852{
aliguorib4051332008-11-18 20:14:20 +00002853 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002854 stl_phys(addr, val);
2855}
2856
Blue Swirld60efc62009-08-25 18:29:31 +00002857static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00002858 watch_mem_readb,
2859 watch_mem_readw,
2860 watch_mem_readl,
2861};
2862
Blue Swirld60efc62009-08-25 18:29:31 +00002863static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00002864 watch_mem_writeb,
2865 watch_mem_writew,
2866 watch_mem_writel,
2867};
pbrook6658ffb2007-03-16 23:58:11 +00002868
Anthony Liguoric227f092009-10-01 16:12:16 -05002869static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002870 unsigned int len)
2871{
blueswir1db7b5422007-05-26 17:36:03 +00002872 uint32_t ret;
2873 unsigned int idx;
2874
pbrook8da3ff12008-12-01 18:59:50 +00002875 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002876#if defined(DEBUG_SUBPAGE)
2877 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2878 mmio, len, addr, idx);
2879#endif
pbrook8da3ff12008-12-01 18:59:50 +00002880 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2881 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002882
2883 return ret;
2884}
2885
Anthony Liguoric227f092009-10-01 16:12:16 -05002886static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002887 uint32_t value, unsigned int len)
2888{
blueswir1db7b5422007-05-26 17:36:03 +00002889 unsigned int idx;
2890
pbrook8da3ff12008-12-01 18:59:50 +00002891 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002892#if defined(DEBUG_SUBPAGE)
2893 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2894 mmio, len, addr, idx, value);
2895#endif
pbrook8da3ff12008-12-01 18:59:50 +00002896 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2897 addr + mmio->region_offset[idx][1][len],
2898 value);
blueswir1db7b5422007-05-26 17:36:03 +00002899}
2900
Anthony Liguoric227f092009-10-01 16:12:16 -05002901static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00002902{
2903#if defined(DEBUG_SUBPAGE)
2904 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2905#endif
2906
2907 return subpage_readlen(opaque, addr, 0);
2908}
2909
Anthony Liguoric227f092009-10-01 16:12:16 -05002910static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002911 uint32_t value)
2912{
2913#if defined(DEBUG_SUBPAGE)
2914 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2915#endif
2916 subpage_writelen(opaque, addr, value, 0);
2917}
2918
Anthony Liguoric227f092009-10-01 16:12:16 -05002919static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00002920{
2921#if defined(DEBUG_SUBPAGE)
2922 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2923#endif
2924
2925 return subpage_readlen(opaque, addr, 1);
2926}
2927
Anthony Liguoric227f092009-10-01 16:12:16 -05002928static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00002929 uint32_t value)
2930{
2931#if defined(DEBUG_SUBPAGE)
2932 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2933#endif
2934 subpage_writelen(opaque, addr, value, 1);
2935}
2936
Anthony Liguoric227f092009-10-01 16:12:16 -05002937static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00002938{
2939#if defined(DEBUG_SUBPAGE)
2940 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2941#endif
2942
2943 return subpage_readlen(opaque, addr, 2);
2944}
2945
2946static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05002947 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00002948{
2949#if defined(DEBUG_SUBPAGE)
2950 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2951#endif
2952 subpage_writelen(opaque, addr, value, 2);
2953}
2954
Blue Swirld60efc62009-08-25 18:29:31 +00002955static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00002956 &subpage_readb,
2957 &subpage_readw,
2958 &subpage_readl,
2959};
2960
Blue Swirld60efc62009-08-25 18:29:31 +00002961static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00002962 &subpage_writeb,
2963 &subpage_writew,
2964 &subpage_writel,
2965};
2966
Anthony Liguoric227f092009-10-01 16:12:16 -05002967static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2968 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002969{
2970 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002971 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002972
2973 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2974 return -1;
2975 idx = SUBPAGE_IDX(start);
2976 eidx = SUBPAGE_IDX(end);
2977#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00002978 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00002979 mmio, start, end, idx, eidx, memory);
2980#endif
2981 memory >>= IO_MEM_SHIFT;
2982 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002983 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002984 if (io_mem_read[memory][i]) {
2985 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2986 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002987 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002988 }
2989 if (io_mem_write[memory][i]) {
2990 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2991 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002992 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002993 }
blueswir14254fab2008-01-01 16:57:19 +00002994 }
blueswir1db7b5422007-05-26 17:36:03 +00002995 }
2996
2997 return 0;
2998}
2999
Anthony Liguoric227f092009-10-01 16:12:16 -05003000static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3001 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003002{
Anthony Liguoric227f092009-10-01 16:12:16 -05003003 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003004 int subpage_memory;
3005
Anthony Liguoric227f092009-10-01 16:12:16 -05003006 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003007
3008 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003009 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003010#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003011 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3012 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003013#endif
aliguori1eec6142009-02-05 22:06:18 +00003014 *phys = subpage_memory | IO_MEM_SUBPAGE;
3015 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003016 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003017
3018 return mmio;
3019}
3020
aliguori88715652009-02-11 15:20:58 +00003021static int get_free_io_mem_idx(void)
3022{
3023 int i;
3024
3025 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3026 if (!io_mem_used[i]) {
3027 io_mem_used[i] = 1;
3028 return i;
3029 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003030 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003031 return -1;
3032}
3033
bellard33417e72003-08-10 21:47:01 +00003034/* mem_read and mem_write are arrays of functions containing the
3035 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003036 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003037 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003038 modified. If it is zero, a new io zone is allocated. The return
3039 value can be used with cpu_register_physical_memory(). (-1) is
3040 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003041static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003042 CPUReadMemoryFunc * const *mem_read,
3043 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003044 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003045{
blueswir14254fab2008-01-01 16:57:19 +00003046 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003047
3048 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003049 io_index = get_free_io_mem_idx();
3050 if (io_index == -1)
3051 return io_index;
bellard33417e72003-08-10 21:47:01 +00003052 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003053 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003054 if (io_index >= IO_MEM_NB_ENTRIES)
3055 return -1;
3056 }
bellardb5ff1b32005-11-26 10:38:39 +00003057
bellard33417e72003-08-10 21:47:01 +00003058 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003059 if (!mem_read[i] || !mem_write[i])
3060 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003061 io_mem_read[io_index][i] = mem_read[i];
3062 io_mem_write[io_index][i] = mem_write[i];
3063 }
bellarda4193c82004-06-03 14:01:43 +00003064 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003065 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003066}
bellard61382a52003-10-27 21:22:23 +00003067
Blue Swirld60efc62009-08-25 18:29:31 +00003068int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3069 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003070 void *opaque)
3071{
3072 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3073}
3074
aliguori88715652009-02-11 15:20:58 +00003075void cpu_unregister_io_memory(int io_table_address)
3076{
3077 int i;
3078 int io_index = io_table_address >> IO_MEM_SHIFT;
3079
3080 for (i=0;i < 3; i++) {
3081 io_mem_read[io_index][i] = unassigned_mem_read[i];
3082 io_mem_write[io_index][i] = unassigned_mem_write[i];
3083 }
3084 io_mem_opaque[io_index] = NULL;
3085 io_mem_used[io_index] = 0;
3086}
3087
Avi Kivitye9179ce2009-06-14 11:38:52 +03003088static void io_mem_init(void)
3089{
3090 int i;
3091
3092 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3093 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3094 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3095 for (i=0; i<5; i++)
3096 io_mem_used[i] = 1;
3097
3098 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3099 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003100}
3101
pbrooke2eef172008-06-08 01:09:01 +00003102#endif /* !defined(CONFIG_USER_ONLY) */
3103
bellard13eb76e2004-01-24 15:23:36 +00003104/* physical memory access (slow version, mainly for debug) */
3105#if defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -05003106void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003107 int len, int is_write)
3108{
3109 int l, flags;
3110 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003111 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003112
3113 while (len > 0) {
3114 page = addr & TARGET_PAGE_MASK;
3115 l = (page + TARGET_PAGE_SIZE) - addr;
3116 if (l > len)
3117 l = len;
3118 flags = page_get_flags(page);
3119 if (!(flags & PAGE_VALID))
3120 return;
3121 if (is_write) {
3122 if (!(flags & PAGE_WRITE))
3123 return;
bellard579a97f2007-11-11 14:26:47 +00003124 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003125 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00003126 /* FIXME - should this return an error rather than just fail? */
3127 return;
aurel3272fb7da2008-04-27 23:53:45 +00003128 memcpy(p, buf, l);
3129 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003130 } else {
3131 if (!(flags & PAGE_READ))
3132 return;
bellard579a97f2007-11-11 14:26:47 +00003133 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003134 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003135 /* FIXME - should this return an error rather than just fail? */
3136 return;
aurel3272fb7da2008-04-27 23:53:45 +00003137 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003138 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003139 }
3140 len -= l;
3141 buf += l;
3142 addr += l;
3143 }
3144}
bellard8df1cd02005-01-28 22:37:22 +00003145
bellard13eb76e2004-01-24 15:23:36 +00003146#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003147void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003148 int len, int is_write)
3149{
3150 int l, io_index;
3151 uint8_t *ptr;
3152 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003153 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003154 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003155 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003156
bellard13eb76e2004-01-24 15:23:36 +00003157 while (len > 0) {
3158 page = addr & TARGET_PAGE_MASK;
3159 l = (page + TARGET_PAGE_SIZE) - addr;
3160 if (l > len)
3161 l = len;
bellard92e873b2004-05-21 14:52:29 +00003162 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003163 if (!p) {
3164 pd = IO_MEM_UNASSIGNED;
3165 } else {
3166 pd = p->phys_offset;
3167 }
ths3b46e622007-09-17 08:09:54 +00003168
bellard13eb76e2004-01-24 15:23:36 +00003169 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003170 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003171 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003172 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003173 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003174 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003175 /* XXX: could force cpu_single_env to NULL to avoid
3176 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003177 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003178 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003179 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003180 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003181 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003182 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003183 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003184 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003185 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003186 l = 2;
3187 } else {
bellard1c213d12005-09-03 10:49:04 +00003188 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003189 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003190 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003191 l = 1;
3192 }
3193 } else {
bellardb448f2f2004-02-25 23:24:04 +00003194 unsigned long addr1;
3195 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003196 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003197 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003198 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003199 if (!cpu_physical_memory_is_dirty(addr1)) {
3200 /* invalidate code */
3201 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3202 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003203 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003204 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003205 }
bellard13eb76e2004-01-24 15:23:36 +00003206 }
3207 } else {
ths5fafdf22007-09-16 21:08:06 +00003208 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003209 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003210 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003211 /* I/O case */
3212 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003213 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003214 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3215 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003216 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003217 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003218 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003219 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003220 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003221 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003222 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003223 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003224 l = 2;
3225 } else {
bellard1c213d12005-09-03 10:49:04 +00003226 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003227 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003228 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003229 l = 1;
3230 }
3231 } else {
3232 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003233 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003234 (addr & ~TARGET_PAGE_MASK);
3235 memcpy(buf, ptr, l);
3236 }
3237 }
3238 len -= l;
3239 buf += l;
3240 addr += l;
3241 }
3242}
bellard8df1cd02005-01-28 22:37:22 +00003243
bellardd0ecd2a2006-04-23 17:14:48 +00003244/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003245void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003246 const uint8_t *buf, int len)
3247{
3248 int l;
3249 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003250 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003251 unsigned long pd;
3252 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003253
bellardd0ecd2a2006-04-23 17:14:48 +00003254 while (len > 0) {
3255 page = addr & TARGET_PAGE_MASK;
3256 l = (page + TARGET_PAGE_SIZE) - addr;
3257 if (l > len)
3258 l = len;
3259 p = phys_page_find(page >> TARGET_PAGE_BITS);
3260 if (!p) {
3261 pd = IO_MEM_UNASSIGNED;
3262 } else {
3263 pd = p->phys_offset;
3264 }
ths3b46e622007-09-17 08:09:54 +00003265
bellardd0ecd2a2006-04-23 17:14:48 +00003266 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003267 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3268 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003269 /* do nothing */
3270 } else {
3271 unsigned long addr1;
3272 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3273 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003274 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003275 memcpy(ptr, buf, l);
3276 }
3277 len -= l;
3278 buf += l;
3279 addr += l;
3280 }
3281}
3282
aliguori6d16c2f2009-01-22 16:59:11 +00003283typedef struct {
3284 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003285 target_phys_addr_t addr;
3286 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003287} BounceBuffer;
3288
3289static BounceBuffer bounce;
3290
aliguoriba223c22009-01-22 16:59:16 +00003291typedef struct MapClient {
3292 void *opaque;
3293 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003294 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003295} MapClient;
3296
Blue Swirl72cf2d42009-09-12 07:36:22 +00003297static QLIST_HEAD(map_client_list, MapClient) map_client_list
3298 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003299
3300void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3301{
3302 MapClient *client = qemu_malloc(sizeof(*client));
3303
3304 client->opaque = opaque;
3305 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003306 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003307 return client;
3308}
3309
3310void cpu_unregister_map_client(void *_client)
3311{
3312 MapClient *client = (MapClient *)_client;
3313
Blue Swirl72cf2d42009-09-12 07:36:22 +00003314 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003315 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003316}
3317
3318static void cpu_notify_map_clients(void)
3319{
3320 MapClient *client;
3321
Blue Swirl72cf2d42009-09-12 07:36:22 +00003322 while (!QLIST_EMPTY(&map_client_list)) {
3323 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003324 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003325 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003326 }
3327}
3328
aliguori6d16c2f2009-01-22 16:59:11 +00003329/* Map a physical memory region into a host virtual address.
3330 * May map a subset of the requested range, given by and returned in *plen.
3331 * May return NULL if resources needed to perform the mapping are exhausted.
3332 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003333 * Use cpu_register_map_client() to know when retrying the map operation is
3334 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003335 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003336void *cpu_physical_memory_map(target_phys_addr_t addr,
3337 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003338 int is_write)
3339{
Anthony Liguoric227f092009-10-01 16:12:16 -05003340 target_phys_addr_t len = *plen;
3341 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003342 int l;
3343 uint8_t *ret = NULL;
3344 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003345 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003346 unsigned long pd;
3347 PhysPageDesc *p;
3348 unsigned long addr1;
3349
3350 while (len > 0) {
3351 page = addr & TARGET_PAGE_MASK;
3352 l = (page + TARGET_PAGE_SIZE) - addr;
3353 if (l > len)
3354 l = len;
3355 p = phys_page_find(page >> TARGET_PAGE_BITS);
3356 if (!p) {
3357 pd = IO_MEM_UNASSIGNED;
3358 } else {
3359 pd = p->phys_offset;
3360 }
3361
3362 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3363 if (done || bounce.buffer) {
3364 break;
3365 }
3366 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3367 bounce.addr = addr;
3368 bounce.len = l;
3369 if (!is_write) {
3370 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3371 }
3372 ptr = bounce.buffer;
3373 } else {
3374 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003375 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003376 }
3377 if (!done) {
3378 ret = ptr;
3379 } else if (ret + done != ptr) {
3380 break;
3381 }
3382
3383 len -= l;
3384 addr += l;
3385 done += l;
3386 }
3387 *plen = done;
3388 return ret;
3389}
3390
3391/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3392 * Will also mark the memory as dirty if is_write == 1. access_len gives
3393 * the amount of memory that was actually read or written by the caller.
3394 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003395void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3396 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003397{
3398 if (buffer != bounce.buffer) {
3399 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003400 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003401 while (access_len) {
3402 unsigned l;
3403 l = TARGET_PAGE_SIZE;
3404 if (l > access_len)
3405 l = access_len;
3406 if (!cpu_physical_memory_is_dirty(addr1)) {
3407 /* invalidate code */
3408 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3409 /* set dirty bit */
3410 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3411 (0xff & ~CODE_DIRTY_FLAG);
3412 }
3413 addr1 += l;
3414 access_len -= l;
3415 }
3416 }
3417 return;
3418 }
3419 if (is_write) {
3420 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3421 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003422 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003423 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003424 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003425}
bellardd0ecd2a2006-04-23 17:14:48 +00003426
bellard8df1cd02005-01-28 22:37:22 +00003427/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003428uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003429{
3430 int io_index;
3431 uint8_t *ptr;
3432 uint32_t val;
3433 unsigned long pd;
3434 PhysPageDesc *p;
3435
3436 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3437 if (!p) {
3438 pd = IO_MEM_UNASSIGNED;
3439 } else {
3440 pd = p->phys_offset;
3441 }
ths3b46e622007-09-17 08:09:54 +00003442
ths5fafdf22007-09-16 21:08:06 +00003443 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003444 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003445 /* I/O case */
3446 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003447 if (p)
3448 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003449 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3450 } else {
3451 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003452 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003453 (addr & ~TARGET_PAGE_MASK);
3454 val = ldl_p(ptr);
3455 }
3456 return val;
3457}
3458
bellard84b7b8e2005-11-28 21:19:04 +00003459/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003460uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003461{
3462 int io_index;
3463 uint8_t *ptr;
3464 uint64_t val;
3465 unsigned long pd;
3466 PhysPageDesc *p;
3467
3468 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3469 if (!p) {
3470 pd = IO_MEM_UNASSIGNED;
3471 } else {
3472 pd = p->phys_offset;
3473 }
ths3b46e622007-09-17 08:09:54 +00003474
bellard2a4188a2006-06-25 21:54:59 +00003475 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3476 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003477 /* I/O case */
3478 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003479 if (p)
3480 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003481#ifdef TARGET_WORDS_BIGENDIAN
3482 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3483 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3484#else
3485 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3486 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3487#endif
3488 } else {
3489 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003490 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003491 (addr & ~TARGET_PAGE_MASK);
3492 val = ldq_p(ptr);
3493 }
3494 return val;
3495}
3496
bellardaab33092005-10-30 20:48:42 +00003497/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003498uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003499{
3500 uint8_t val;
3501 cpu_physical_memory_read(addr, &val, 1);
3502 return val;
3503}
3504
3505/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003506uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003507{
3508 uint16_t val;
3509 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3510 return tswap16(val);
3511}
3512
bellard8df1cd02005-01-28 22:37:22 +00003513/* warning: addr must be aligned. The ram page is not masked as dirty
3514 and the code inside is not invalidated. It is useful if the dirty
3515 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003516void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003517{
3518 int io_index;
3519 uint8_t *ptr;
3520 unsigned long pd;
3521 PhysPageDesc *p;
3522
3523 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3524 if (!p) {
3525 pd = IO_MEM_UNASSIGNED;
3526 } else {
3527 pd = p->phys_offset;
3528 }
ths3b46e622007-09-17 08:09:54 +00003529
bellard3a7d9292005-08-21 09:26:42 +00003530 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003531 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003532 if (p)
3533 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003534 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3535 } else {
aliguori74576192008-10-06 14:02:03 +00003536 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003537 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003538 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003539
3540 if (unlikely(in_migration)) {
3541 if (!cpu_physical_memory_is_dirty(addr1)) {
3542 /* invalidate code */
3543 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3544 /* set dirty bit */
3545 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3546 (0xff & ~CODE_DIRTY_FLAG);
3547 }
3548 }
bellard8df1cd02005-01-28 22:37:22 +00003549 }
3550}
3551
Anthony Liguoric227f092009-10-01 16:12:16 -05003552void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003553{
3554 int io_index;
3555 uint8_t *ptr;
3556 unsigned long pd;
3557 PhysPageDesc *p;
3558
3559 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3560 if (!p) {
3561 pd = IO_MEM_UNASSIGNED;
3562 } else {
3563 pd = p->phys_offset;
3564 }
ths3b46e622007-09-17 08:09:54 +00003565
j_mayerbc98a7e2007-04-04 07:55:12 +00003566 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3567 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003568 if (p)
3569 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003570#ifdef TARGET_WORDS_BIGENDIAN
3571 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3572 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3573#else
3574 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3575 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3576#endif
3577 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003578 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003579 (addr & ~TARGET_PAGE_MASK);
3580 stq_p(ptr, val);
3581 }
3582}
3583
bellard8df1cd02005-01-28 22:37:22 +00003584/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003585void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003586{
3587 int io_index;
3588 uint8_t *ptr;
3589 unsigned long pd;
3590 PhysPageDesc *p;
3591
3592 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3593 if (!p) {
3594 pd = IO_MEM_UNASSIGNED;
3595 } else {
3596 pd = p->phys_offset;
3597 }
ths3b46e622007-09-17 08:09:54 +00003598
bellard3a7d9292005-08-21 09:26:42 +00003599 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003600 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003601 if (p)
3602 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003603 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3604 } else {
3605 unsigned long addr1;
3606 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3607 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003608 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003609 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003610 if (!cpu_physical_memory_is_dirty(addr1)) {
3611 /* invalidate code */
3612 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3613 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003614 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3615 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003616 }
bellard8df1cd02005-01-28 22:37:22 +00003617 }
3618}
3619
bellardaab33092005-10-30 20:48:42 +00003620/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003621void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003622{
3623 uint8_t v = val;
3624 cpu_physical_memory_write(addr, &v, 1);
3625}
3626
3627/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003628void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003629{
3630 uint16_t v = tswap16(val);
3631 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3632}
3633
3634/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003635void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003636{
3637 val = tswap64(val);
3638 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3639}
3640
bellard13eb76e2004-01-24 15:23:36 +00003641#endif
3642
aliguori5e2972f2009-03-28 17:51:36 +00003643/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003644int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003645 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003646{
3647 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003648 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003649 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003650
3651 while (len > 0) {
3652 page = addr & TARGET_PAGE_MASK;
3653 phys_addr = cpu_get_phys_page_debug(env, page);
3654 /* if no physical page mapped, return an error */
3655 if (phys_addr == -1)
3656 return -1;
3657 l = (page + TARGET_PAGE_SIZE) - addr;
3658 if (l > len)
3659 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003660 phys_addr += (addr & ~TARGET_PAGE_MASK);
3661#if !defined(CONFIG_USER_ONLY)
3662 if (is_write)
3663 cpu_physical_memory_write_rom(phys_addr, buf, l);
3664 else
3665#endif
3666 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003667 len -= l;
3668 buf += l;
3669 addr += l;
3670 }
3671 return 0;
3672}
3673
pbrook2e70f6e2008-06-29 01:03:05 +00003674/* in deterministic execution mode, instructions doing device I/Os
3675 must be at the end of the TB */
3676void cpu_io_recompile(CPUState *env, void *retaddr)
3677{
3678 TranslationBlock *tb;
3679 uint32_t n, cflags;
3680 target_ulong pc, cs_base;
3681 uint64_t flags;
3682
3683 tb = tb_find_pc((unsigned long)retaddr);
3684 if (!tb) {
3685 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3686 retaddr);
3687 }
3688 n = env->icount_decr.u16.low + tb->icount;
3689 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3690 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003691 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003692 n = n - env->icount_decr.u16.low;
3693 /* Generate a new TB ending on the I/O insn. */
3694 n++;
3695 /* On MIPS and SH, delay slot instructions can only be restarted if
3696 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003697 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003698 branch. */
3699#if defined(TARGET_MIPS)
3700 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3701 env->active_tc.PC -= 4;
3702 env->icount_decr.u16.low++;
3703 env->hflags &= ~MIPS_HFLAG_BMASK;
3704 }
3705#elif defined(TARGET_SH4)
3706 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3707 && n > 1) {
3708 env->pc -= 2;
3709 env->icount_decr.u16.low++;
3710 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3711 }
3712#endif
3713 /* This should never happen. */
3714 if (n > CF_COUNT_MASK)
3715 cpu_abort(env, "TB too big during recompile");
3716
3717 cflags = n | CF_LAST_IO;
3718 pc = tb->pc;
3719 cs_base = tb->cs_base;
3720 flags = tb->flags;
3721 tb_phys_invalidate(tb, -1);
3722 /* FIXME: In theory this could raise an exception. In practice
3723 we have already translated the block once so it's probably ok. */
3724 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003725 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003726 the first in the TB) then we end up generating a whole new TB and
3727 repeating the fault, which is horribly inefficient.
3728 Better would be to execute just this insn uncached, or generate a
3729 second new TB. */
3730 cpu_resume_from_signal(env, NULL);
3731}
3732
bellarde3db7222005-01-26 22:00:47 +00003733void dump_exec_info(FILE *f,
3734 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3735{
3736 int i, target_code_size, max_target_code_size;
3737 int direct_jmp_count, direct_jmp2_count, cross_page;
3738 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003739
bellarde3db7222005-01-26 22:00:47 +00003740 target_code_size = 0;
3741 max_target_code_size = 0;
3742 cross_page = 0;
3743 direct_jmp_count = 0;
3744 direct_jmp2_count = 0;
3745 for(i = 0; i < nb_tbs; i++) {
3746 tb = &tbs[i];
3747 target_code_size += tb->size;
3748 if (tb->size > max_target_code_size)
3749 max_target_code_size = tb->size;
3750 if (tb->page_addr[1] != -1)
3751 cross_page++;
3752 if (tb->tb_next_offset[0] != 0xffff) {
3753 direct_jmp_count++;
3754 if (tb->tb_next_offset[1] != 0xffff) {
3755 direct_jmp2_count++;
3756 }
3757 }
3758 }
3759 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003760 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003761 cpu_fprintf(f, "gen code size %ld/%ld\n",
3762 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3763 cpu_fprintf(f, "TB count %d/%d\n",
3764 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003765 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003766 nb_tbs ? target_code_size / nb_tbs : 0,
3767 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003768 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003769 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3770 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003771 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3772 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003773 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3774 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003775 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003776 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3777 direct_jmp2_count,
3778 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003779 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003780 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3781 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3782 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003783 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003784}
3785
ths5fafdf22007-09-16 21:08:06 +00003786#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003787
3788#define MMUSUFFIX _cmmu
3789#define GETPC() NULL
3790#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003791#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003792
3793#define SHIFT 0
3794#include "softmmu_template.h"
3795
3796#define SHIFT 1
3797#include "softmmu_template.h"
3798
3799#define SHIFT 2
3800#include "softmmu_template.h"
3801
3802#define SHIFT 3
3803#include "softmmu_template.h"
3804
3805#undef env
3806
3807#endif