blob: 78be4f52a2da7b54e3f9f49555cf430403b7e2c0 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
91struct AddressSpaceDispatch {
92 /* This is a multi-level map on the physical address space.
93 * The bottom level has pointers to MemoryRegionSections.
94 */
95 PhysPageEntry phys_map;
96 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020097 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Jan Kiszka90260c62013-05-26 21:46:51 +0200100#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
101typedef struct subpage_t {
102 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200103 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200104 hwaddr base;
105 uint16_t sub_section[TARGET_PAGE_SIZE];
106} subpage_t;
107
Avi Kivity5312bd82012-02-12 18:32:55 +0200108static MemoryRegionSection *phys_sections;
109static unsigned phys_sections_nb, phys_sections_nb_alloc;
110static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200111static uint16_t phys_section_notdirty;
112static uint16_t phys_section_rom;
113static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200114
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200115/* Simple allocator for PhysPageEntry nodes */
116static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
117static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
118
Avi Kivity07f07b32012-02-13 20:45:32 +0200119#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200120
pbrooke2eef172008-06-08 01:09:01 +0000121static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300122static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000123static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000124
Avi Kivity1ec9b902012-01-02 12:47:48 +0200125static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
Paul Brook6d9a1302010-02-28 23:55:53 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
Avi Kivityf7bf5462012-02-13 20:12:05 +0200130static void phys_map_node_reserve(unsigned nodes)
131{
132 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
133 typedef PhysPageEntry Node[L2_SIZE];
134 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
136 phys_map_nodes_nb + nodes);
137 phys_map_nodes = g_renew(Node, phys_map_nodes,
138 phys_map_nodes_nb_alloc);
139 }
140}
141
142static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200143{
144 unsigned i;
145 uint16_t ret;
146
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200148 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200149 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200150 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200151 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200152 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200153 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200155}
156
157static void phys_map_nodes_reset(void)
158{
159 phys_map_nodes_nb = 0;
160}
161
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162
Avi Kivitya8170e52012-10-23 12:30:10 +0200163static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
164 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200165 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200166{
167 PhysPageEntry *p;
168 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200169 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200170
Avi Kivity07f07b32012-02-13 20:45:32 +0200171 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200172 lp->ptr = phys_map_node_alloc();
173 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174 if (level == 0) {
175 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200176 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200177 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178 }
179 }
180 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200181 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 }
Avi Kivity29990972012-02-13 20:21:20 +0200183 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184
Avi Kivity29990972012-02-13 20:21:20 +0200185 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200186 if ((*index & (step - 1)) == 0 && *nb >= step) {
187 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200188 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 *index += step;
190 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200191 } else {
192 phys_page_set_level(lp, index, nb, leaf, level - 1);
193 }
194 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
196}
197
Avi Kivityac1970f2012-10-03 16:22:53 +0200198static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200199 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200200 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000201{
Avi Kivity29990972012-02-13 20:21:20 +0200202 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200203 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000204
Avi Kivityac1970f2012-10-03 16:22:53 +0200205 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000206}
207
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200208static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivityac1970f2012-10-03 16:22:53 +0200210 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200211 PhysPageEntry *p;
212 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200213
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200215 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200216 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200217 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200219 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200220 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200221 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200222}
223
Blue Swirle5548612012-04-21 13:08:33 +0000224bool memory_region_is_unassigned(MemoryRegion *mr)
225{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200226 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000227 && mr != &io_mem_watch;
228}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200229
Jan Kiszka9f029602013-05-06 16:48:02 +0200230static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200231 hwaddr addr,
232 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200233{
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 MemoryRegionSection *section;
235 subpage_t *subpage;
236
237 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
238 if (resolve_subpage && section->mr->subpage) {
239 subpage = container_of(section->mr, subpage_t, iomem);
240 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
241 }
242 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200243}
244
Jan Kiszka90260c62013-05-26 21:46:51 +0200245static MemoryRegionSection *
246address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
247 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200248{
249 MemoryRegionSection *section;
250 Int128 diff;
251
Jan Kiszka90260c62013-05-26 21:46:51 +0200252 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200253 /* Compute offset within MemoryRegionSection */
254 addr -= section->offset_within_address_space;
255
256 /* Compute offset within MemoryRegion */
257 *xlat = addr + section->offset_within_region;
258
259 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100260 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200261 return section;
262}
Jan Kiszka90260c62013-05-26 21:46:51 +0200263
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200264MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
265 hwaddr *xlat, hwaddr *plen,
266 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200267{
Avi Kivity30951152012-10-30 13:47:46 +0200268 IOMMUTLBEntry iotlb;
269 MemoryRegionSection *section;
270 MemoryRegion *mr;
271 hwaddr len = *plen;
272
273 for (;;) {
274 section = address_space_translate_internal(as, addr, &addr, plen, true);
275 mr = section->mr;
276
277 if (!mr->iommu_ops) {
278 break;
279 }
280
281 iotlb = mr->iommu_ops->translate(mr, addr);
282 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
283 | (addr & iotlb.addr_mask));
284 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
285 if (!(iotlb.perm & (1 << is_write))) {
286 mr = &io_mem_unassigned;
287 break;
288 }
289
290 as = iotlb.target_as;
291 }
292
293 *plen = len;
294 *xlat = addr;
295 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200296}
297
298MemoryRegionSection *
299address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
300 hwaddr *plen)
301{
Avi Kivity30951152012-10-30 13:47:46 +0200302 MemoryRegionSection *section;
303 section = address_space_translate_internal(as, addr, xlat, plen, false);
304
305 assert(!section->mr->iommu_ops);
306 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200307}
bellard9fa3e852004-01-04 18:06:42 +0000308#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000309
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200310void cpu_exec_init_all(void)
311{
312#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700313 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314 memory_map_init();
315 io_mem_init();
316#endif
317}
318
Andreas Färberb170fce2013-01-20 20:23:22 +0100319#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000320
Juan Quintelae59fb372009-09-29 22:48:21 +0200321static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200322{
Andreas Färber259186a2013-01-17 18:51:17 +0100323 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200324
aurel323098dba2009-03-07 21:28:24 +0000325 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
326 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100327 cpu->interrupt_request &= ~0x01;
328 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000329
330 return 0;
331}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200332
Andreas Färber1a1562f2013-06-17 04:09:11 +0200333const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200334 .name = "cpu_common",
335 .version_id = 1,
336 .minimum_version_id = 1,
337 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .post_load = cpu_common_post_load,
339 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100340 VMSTATE_UINT32(halted, CPUState),
341 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 VMSTATE_END_OF_LIST()
343 }
344};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200345
pbrook9656f322008-07-01 20:01:19 +0000346#endif
347
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100348CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400349{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100350 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100351 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400352
353 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100354 cpu = ENV_GET_CPU(env);
355 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400356 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 }
Glauber Costa950f1472009-06-09 12:15:18 -0400358 env = env->next_cpu;
359 }
360
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100361 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400362}
363
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200364void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
365{
366 CPUArchState *env = first_cpu;
367
368 while (env) {
369 func(ENV_GET_CPU(env), data);
370 env = env->next_cpu;
371 }
372}
373
Andreas Färber9349b4f2012-03-14 01:38:32 +0100374void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000375{
Andreas Färber9f09e182012-05-03 06:59:07 +0200376 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100378 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000379 int cpu_index;
380
pbrookc2764712009-03-07 15:24:59 +0000381#if defined(CONFIG_USER_ONLY)
382 cpu_list_lock();
383#endif
bellard6a00d602005-11-21 23:25:50 +0000384 env->next_cpu = NULL;
385 penv = &first_cpu;
386 cpu_index = 0;
387 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700388 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index++;
390 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100391 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100392 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000393 QTAILQ_INIT(&env->breakpoints);
394 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100395#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200396 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100397#endif
bellard6a00d602005-11-21 23:25:50 +0000398 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000399#if defined(CONFIG_USER_ONLY)
400 cpu_list_unlock();
401#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100402 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000403#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600404 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000405 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100406 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000407#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100408 if (cc->vmsd != NULL) {
409 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
410 }
bellardfd6ce8f2003-05-14 19:00:11 +0000411}
412
bellard1fddef42005-04-17 19:16:13 +0000413#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000414#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100415static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000416{
417 tb_invalidate_phys_page_range(pc, pc + 1, 0);
418}
419#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400420static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
421{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400422 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
423 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400424}
bellardc27004e2005-01-03 23:35:10 +0000425#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000426#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000427
Paul Brookc527ee82010-03-01 03:31:14 +0000428#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100429void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000430
431{
432}
433
Andreas Färber9349b4f2012-03-14 01:38:32 +0100434int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000435 int flags, CPUWatchpoint **watchpoint)
436{
437 return -ENOSYS;
438}
439#else
pbrook6658ffb2007-03-16 23:58:11 +0000440/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100441int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000442 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000443{
aliguorib4051332008-11-18 20:14:20 +0000444 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000445 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000446
aliguorib4051332008-11-18 20:14:20 +0000447 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400448 if ((len & (len - 1)) || (addr & ~len_mask) ||
449 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000450 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
451 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
452 return -EINVAL;
453 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500454 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000455
aliguoria1d1bb32008-11-18 20:07:32 +0000456 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000457 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000458 wp->flags = flags;
459
aliguori2dc9f412008-11-18 20:56:59 +0000460 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000461 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000462 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000463 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000465
pbrook6658ffb2007-03-16 23:58:11 +0000466 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000467
468 if (watchpoint)
469 *watchpoint = wp;
470 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000471}
472
aliguoria1d1bb32008-11-18 20:07:32 +0000473/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100474int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000475 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000476{
aliguorib4051332008-11-18 20:14:20 +0000477 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000478 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000479
Blue Swirl72cf2d42009-09-12 07:36:22 +0000480 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000481 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000482 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000483 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000484 return 0;
485 }
486 }
aliguoria1d1bb32008-11-18 20:07:32 +0000487 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000488}
489
aliguoria1d1bb32008-11-18 20:07:32 +0000490/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100491void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000492{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000493 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000494
aliguoria1d1bb32008-11-18 20:07:32 +0000495 tlb_flush_page(env, watchpoint->vaddr);
496
Anthony Liguori7267c092011-08-20 22:09:37 -0500497 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000498}
499
aliguoria1d1bb32008-11-18 20:07:32 +0000500/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100501void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000502{
aliguoric0ce9982008-11-25 22:13:57 +0000503 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000504
Blue Swirl72cf2d42009-09-12 07:36:22 +0000505 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000506 if (wp->flags & mask)
507 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000508 }
aliguoria1d1bb32008-11-18 20:07:32 +0000509}
Paul Brookc527ee82010-03-01 03:31:14 +0000510#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000511
512/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100513int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000514 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000515{
bellard1fddef42005-04-17 19:16:13 +0000516#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000517 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000518
Anthony Liguori7267c092011-08-20 22:09:37 -0500519 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000520
521 bp->pc = pc;
522 bp->flags = flags;
523
aliguori2dc9f412008-11-18 20:56:59 +0000524 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000525 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000526 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000527 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000528 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000529
530 breakpoint_invalidate(env, pc);
531
532 if (breakpoint)
533 *breakpoint = bp;
534 return 0;
535#else
536 return -ENOSYS;
537#endif
538}
539
540/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100541int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000542{
543#if defined(TARGET_HAS_ICE)
544 CPUBreakpoint *bp;
545
Blue Swirl72cf2d42009-09-12 07:36:22 +0000546 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000547 if (bp->pc == pc && bp->flags == flags) {
548 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000549 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551 }
aliguoria1d1bb32008-11-18 20:07:32 +0000552 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000553#else
aliguoria1d1bb32008-11-18 20:07:32 +0000554 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000555#endif
556}
557
aliguoria1d1bb32008-11-18 20:07:32 +0000558/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100559void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000560{
bellard1fddef42005-04-17 19:16:13 +0000561#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000562 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000563
aliguoria1d1bb32008-11-18 20:07:32 +0000564 breakpoint_invalidate(env, breakpoint->pc);
565
Anthony Liguori7267c092011-08-20 22:09:37 -0500566 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000567#endif
568}
569
570/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100571void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000572{
573#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000574 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000575
Blue Swirl72cf2d42009-09-12 07:36:22 +0000576 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000577 if (bp->flags & mask)
578 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000579 }
bellard4c3a88a2003-07-26 12:06:08 +0000580#endif
581}
582
bellardc33a3462003-07-29 20:50:33 +0000583/* enable or disable single step mode. EXCP_DEBUG is returned by the
584 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100585void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000586{
bellard1fddef42005-04-17 19:16:13 +0000587#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000588 if (env->singlestep_enabled != enabled) {
589 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000590 if (kvm_enabled())
591 kvm_update_guest_debug(env, 0);
592 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100593 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000594 /* XXX: only flush what is necessary */
595 tb_flush(env);
596 }
bellardc33a3462003-07-29 20:50:33 +0000597 }
598#endif
599}
600
Andreas Färber9349b4f2012-03-14 01:38:32 +0100601void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000602{
Andreas Färber878096e2013-05-27 01:33:50 +0200603 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000604 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000605 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000606
607 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000608 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000609 fprintf(stderr, "qemu: fatal: ");
610 vfprintf(stderr, fmt, ap);
611 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200612 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000613 if (qemu_log_enabled()) {
614 qemu_log("qemu: fatal: ");
615 qemu_log_vprintf(fmt, ap2);
616 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100617 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000618 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000619 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000620 }
pbrook493ae1f2007-11-23 16:53:59 +0000621 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000622 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200623#if defined(CONFIG_USER_ONLY)
624 {
625 struct sigaction act;
626 sigfillset(&act.sa_mask);
627 act.sa_handler = SIG_DFL;
628 sigaction(SIGABRT, &act, NULL);
629 }
630#endif
bellard75012672003-06-21 13:11:07 +0000631 abort();
632}
633
Andreas Färber9349b4f2012-03-14 01:38:32 +0100634CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000635{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100636 CPUArchState *new_env = cpu_init(env->cpu_model_str);
637 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000638#if defined(TARGET_HAS_ICE)
639 CPUBreakpoint *bp;
640 CPUWatchpoint *wp;
641#endif
642
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000644
Andreas Färber55e5c282012-12-17 06:18:02 +0100645 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000646 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000647
648 /* Clone all break/watchpoints.
649 Note: Once we support ptrace with hw-debug register access, make sure
650 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_INIT(&env->breakpoints);
652 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000653#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000654 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000655 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
656 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000657 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000658 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
659 wp->flags, NULL);
660 }
661#endif
662
thsc5be9f02007-02-28 20:20:53 +0000663 return new_env;
664}
665
bellard01243112004-01-04 15:48:17 +0000666#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200667static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
668 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000669{
Juan Quintelad24981d2012-05-22 00:42:40 +0200670 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000671
bellard1ccde1c2004-02-06 19:46:14 +0000672 /* we modify the TLB cache so that the dirty bit will be set again
673 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200674 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200675 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000676 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200677 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000678 != (end - 1) - start) {
679 abort();
680 }
Blue Swirle5548612012-04-21 13:08:33 +0000681 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200682
683}
684
685/* Note: start and end must be within the same ram block. */
686void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
687 int dirty_flags)
688{
689 uintptr_t length;
690
691 start &= TARGET_PAGE_MASK;
692 end = TARGET_PAGE_ALIGN(end);
693
694 length = end - start;
695 if (length == 0)
696 return;
697 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
698
699 if (tcg_enabled()) {
700 tlb_reset_dirty_range_all(start, end, length);
701 }
bellard1ccde1c2004-02-06 19:46:14 +0000702}
703
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000704static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000705{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200706 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000707 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200708 return ret;
aliguori74576192008-10-06 14:02:03 +0000709}
710
Avi Kivitya8170e52012-10-23 12:30:10 +0200711hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200712 MemoryRegionSection *section,
713 target_ulong vaddr,
714 hwaddr paddr, hwaddr xlat,
715 int prot,
716 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000717{
Avi Kivitya8170e52012-10-23 12:30:10 +0200718 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000719 CPUWatchpoint *wp;
720
Blue Swirlcc5bea62012-04-14 14:56:48 +0000721 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000722 /* Normal RAM. */
723 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200724 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000725 if (!section->readonly) {
726 iotlb |= phys_section_notdirty;
727 } else {
728 iotlb |= phys_section_rom;
729 }
730 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000731 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200732 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000733 }
734
735 /* Make accesses to pages with watchpoints go via the
736 watchpoint trap routines. */
737 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
738 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
739 /* Avoid trapping reads of pages with a write breakpoint. */
740 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
741 iotlb = phys_section_watch + paddr;
742 *address |= TLB_MMIO;
743 break;
744 }
745 }
746 }
747
748 return iotlb;
749}
bellard9fa3e852004-01-04 18:06:42 +0000750#endif /* defined(CONFIG_USER_ONLY) */
751
pbrooke2eef172008-06-08 01:09:01 +0000752#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000753
Anthony Liguoric227f092009-10-01 16:12:16 -0500754static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200755 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200756static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200757
Avi Kivity4346ae32012-02-10 17:00:01 +0200758static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200759{
760 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200761 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200762
Avi Kivityc19e8802012-02-13 20:25:31 +0200763 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200764 return;
765 }
766
Avi Kivityc19e8802012-02-13 20:25:31 +0200767 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200768 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200769 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200770 destroy_l2_mapping(&p[i], level - 1);
771 }
Avi Kivity54688b12012-02-09 17:34:32 +0200772 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200773 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200774 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200775}
776
Avi Kivityac1970f2012-10-03 16:22:53 +0200777static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200778{
Avi Kivityac1970f2012-10-03 16:22:53 +0200779 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200780 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200781}
782
Avi Kivity5312bd82012-02-12 18:32:55 +0200783static uint16_t phys_section_add(MemoryRegionSection *section)
784{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200785 /* The physical section number is ORed with a page-aligned
786 * pointer to produce the iotlb entries. Thus it should
787 * never overflow into the page-aligned value.
788 */
789 assert(phys_sections_nb < TARGET_PAGE_SIZE);
790
Avi Kivity5312bd82012-02-12 18:32:55 +0200791 if (phys_sections_nb == phys_sections_nb_alloc) {
792 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
793 phys_sections = g_renew(MemoryRegionSection, phys_sections,
794 phys_sections_nb_alloc);
795 }
796 phys_sections[phys_sections_nb] = *section;
797 return phys_sections_nb++;
798}
799
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200800static void phys_section_destroy(MemoryRegion *mr)
801{
802 if (mr->subpage) {
803 subpage_t *subpage = container_of(mr, subpage_t, iomem);
804 memory_region_destroy(&subpage->iomem);
805 g_free(subpage);
806 }
807}
808
Avi Kivity5312bd82012-02-12 18:32:55 +0200809static void phys_sections_clear(void)
810{
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200811 while (phys_sections_nb > 0) {
812 MemoryRegionSection *section = &phys_sections[--phys_sections_nb];
813 phys_section_destroy(section->mr);
814 }
Avi Kivity5312bd82012-02-12 18:32:55 +0200815}
816
Avi Kivityac1970f2012-10-03 16:22:53 +0200817static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200818{
819 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200820 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200821 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200822 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200823 MemoryRegionSection subsection = {
824 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200825 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200826 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200827 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828
Avi Kivityf3705d52012-03-08 16:16:34 +0200829 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200830
Avi Kivityf3705d52012-03-08 16:16:34 +0200831 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200832 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200833 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200834 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200835 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200836 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200837 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200838 }
839 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200840 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200841 subpage_register(subpage, start, end, phys_section_add(section));
842}
843
844
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200845static void register_multipage(AddressSpaceDispatch *d,
846 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000847{
Avi Kivitya8170e52012-10-23 12:30:10 +0200848 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200849 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 uint64_t num_pages = int128_get64(int128_rshift(section->size,
851 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200852
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200853 assert(num_pages);
854 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000855}
856
Avi Kivityac1970f2012-10-03 16:22:53 +0200857static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200858{
Avi Kivityac1970f2012-10-03 16:22:53 +0200859 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200860 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200861 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200862
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200863 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
864 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
865 - now.offset_within_address_space;
866
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200867 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200868 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200869 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200870 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200871 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200872 while (int128_ne(remain.size, now.size)) {
873 remain.size = int128_sub(remain.size, now.size);
874 remain.offset_within_address_space += int128_get64(now.size);
875 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400876 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200877 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200878 register_subpage(d, &now);
879 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200880 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200881 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400882 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200883 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200884 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400885 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200886 }
887}
888
Sheng Yang62a27442010-01-26 19:21:16 +0800889void qemu_flush_coalesced_mmio_buffer(void)
890{
891 if (kvm_enabled())
892 kvm_flush_coalesced_mmio_buffer();
893}
894
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700895void qemu_mutex_lock_ramlist(void)
896{
897 qemu_mutex_lock(&ram_list.mutex);
898}
899
900void qemu_mutex_unlock_ramlist(void)
901{
902 qemu_mutex_unlock(&ram_list.mutex);
903}
904
Marcelo Tosattic9027602010-03-01 20:25:08 -0300905#if defined(__linux__) && !defined(TARGET_S390X)
906
907#include <sys/vfs.h>
908
909#define HUGETLBFS_MAGIC 0x958458f6
910
911static long gethugepagesize(const char *path)
912{
913 struct statfs fs;
914 int ret;
915
916 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900917 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300918 } while (ret != 0 && errno == EINTR);
919
920 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900921 perror(path);
922 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300923 }
924
925 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900926 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300927
928 return fs.f_bsize;
929}
930
Alex Williamson04b16652010-07-02 11:13:17 -0600931static void *file_ram_alloc(RAMBlock *block,
932 ram_addr_t memory,
933 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300934{
935 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500936 char *sanitized_name;
937 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300938 void *area;
939 int fd;
940#ifdef MAP_POPULATE
941 int flags;
942#endif
943 unsigned long hpagesize;
944
945 hpagesize = gethugepagesize(path);
946 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900947 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300948 }
949
950 if (memory < hpagesize) {
951 return NULL;
952 }
953
954 if (kvm_enabled() && !kvm_has_sync_mmu()) {
955 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
956 return NULL;
957 }
958
Peter Feiner8ca761f2013-03-04 13:54:25 -0500959 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
960 sanitized_name = g_strdup(block->mr->name);
961 for (c = sanitized_name; *c != '\0'; c++) {
962 if (*c == '/')
963 *c = '_';
964 }
965
966 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
967 sanitized_name);
968 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300969
970 fd = mkstemp(filename);
971 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900972 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100973 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900974 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300975 }
976 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100977 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300978
979 memory = (memory+hpagesize-1) & ~(hpagesize-1);
980
981 /*
982 * ftruncate is not supported by hugetlbfs in older
983 * hosts, so don't bother bailing out on errors.
984 * If anything goes wrong with it under other filesystems,
985 * mmap will fail.
986 */
987 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900988 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300989
990#ifdef MAP_POPULATE
991 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
992 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
993 * to sidestep this quirk.
994 */
995 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
996 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
997#else
998 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
999#endif
1000 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001001 perror("file_ram_alloc: can't mmap RAM pages");
1002 close(fd);
1003 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001004 }
Alex Williamson04b16652010-07-02 11:13:17 -06001005 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001006 return area;
1007}
1008#endif
1009
Alex Williamsond17b5282010-06-25 11:08:38 -06001010static ram_addr_t find_ram_offset(ram_addr_t size)
1011{
Alex Williamson04b16652010-07-02 11:13:17 -06001012 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001013 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001014
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001015 assert(size != 0); /* it would hand out same offset multiple times */
1016
Paolo Bonzinia3161032012-11-14 15:54:48 +01001017 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001018 return 0;
1019
Paolo Bonzinia3161032012-11-14 15:54:48 +01001020 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001021 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001022
1023 end = block->offset + block->length;
1024
Paolo Bonzinia3161032012-11-14 15:54:48 +01001025 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001026 if (next_block->offset >= end) {
1027 next = MIN(next, next_block->offset);
1028 }
1029 }
1030 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001031 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001032 mingap = next - end;
1033 }
1034 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001035
1036 if (offset == RAM_ADDR_MAX) {
1037 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1038 (uint64_t)size);
1039 abort();
1040 }
1041
Alex Williamson04b16652010-07-02 11:13:17 -06001042 return offset;
1043}
1044
Juan Quintela652d7ec2012-07-20 10:37:54 +02001045ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001046{
Alex Williamsond17b5282010-06-25 11:08:38 -06001047 RAMBlock *block;
1048 ram_addr_t last = 0;
1049
Paolo Bonzinia3161032012-11-14 15:54:48 +01001050 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001051 last = MAX(last, block->offset + block->length);
1052
1053 return last;
1054}
1055
Jason Baronddb97f12012-08-02 15:44:16 -04001056static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1057{
1058 int ret;
1059 QemuOpts *machine_opts;
1060
1061 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1062 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1063 if (machine_opts &&
1064 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1065 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1066 if (ret) {
1067 perror("qemu_madvise");
1068 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1069 "but dump_guest_core=off specified\n");
1070 }
1071 }
1072}
1073
Avi Kivityc5705a72011-12-20 15:59:12 +02001074void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075{
1076 RAMBlock *new_block, *block;
1077
Avi Kivityc5705a72011-12-20 15:59:12 +02001078 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001079 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001080 if (block->offset == addr) {
1081 new_block = block;
1082 break;
1083 }
1084 }
1085 assert(new_block);
1086 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001087
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001088 if (dev) {
1089 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001090 if (id) {
1091 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001092 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001093 }
1094 }
1095 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1096
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001097 /* This assumes the iothread lock is taken here too. */
1098 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001099 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001100 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001101 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1102 new_block->idstr);
1103 abort();
1104 }
1105 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001106 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001107}
1108
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001109static int memory_try_enable_merging(void *addr, size_t len)
1110{
1111 QemuOpts *opts;
1112
1113 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1114 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1115 /* disabled by the user */
1116 return 0;
1117 }
1118
1119 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1120}
1121
Avi Kivityc5705a72011-12-20 15:59:12 +02001122ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1123 MemoryRegion *mr)
1124{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001125 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001126
1127 size = TARGET_PAGE_ALIGN(size);
1128 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001129
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001130 /* This assumes the iothread lock is taken here too. */
1131 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001132 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001133 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001134 if (host) {
1135 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001136 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001137 } else {
1138 if (mem_path) {
1139#if defined (__linux__) && !defined(TARGET_S390X)
1140 new_block->host = file_ram_alloc(new_block, size, mem_path);
1141 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001142 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001143 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001144 }
1145#else
1146 fprintf(stderr, "-mem-path option unsupported\n");
1147 exit(1);
1148#endif
1149 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001150 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001151 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001152 } else if (kvm_enabled()) {
1153 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001154 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001155 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001156 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001157 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001158 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001159 }
1160 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001161 new_block->length = size;
1162
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001163 /* Keep the list sorted from biggest to smallest block. */
1164 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1165 if (block->length < new_block->length) {
1166 break;
1167 }
1168 }
1169 if (block) {
1170 QTAILQ_INSERT_BEFORE(block, new_block, next);
1171 } else {
1172 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1173 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001174 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001175
Umesh Deshpandef798b072011-08-18 11:41:17 -07001176 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001177 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001178
Anthony Liguori7267c092011-08-20 22:09:37 -05001179 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001180 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001181 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1182 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001183 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001184
Jason Baronddb97f12012-08-02 15:44:16 -04001185 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001186 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001187
Cam Macdonell84b89d72010-07-26 18:10:57 -06001188 if (kvm_enabled())
1189 kvm_setup_guest_memory(new_block->host, size);
1190
1191 return new_block->offset;
1192}
1193
Avi Kivityc5705a72011-12-20 15:59:12 +02001194ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001195{
Avi Kivityc5705a72011-12-20 15:59:12 +02001196 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001197}
bellarde9a1ab12007-02-08 23:08:38 +00001198
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001199void qemu_ram_free_from_ptr(ram_addr_t addr)
1200{
1201 RAMBlock *block;
1202
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001203 /* This assumes the iothread lock is taken here too. */
1204 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001205 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001206 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001207 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001208 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001209 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001210 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001211 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001212 }
1213 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001214 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001215}
1216
Anthony Liguoric227f092009-10-01 16:12:16 -05001217void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001218{
Alex Williamson04b16652010-07-02 11:13:17 -06001219 RAMBlock *block;
1220
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001221 /* This assumes the iothread lock is taken here too. */
1222 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001223 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001224 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001225 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001226 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001227 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001228 if (block->flags & RAM_PREALLOC_MASK) {
1229 ;
1230 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001231#if defined (__linux__) && !defined(TARGET_S390X)
1232 if (block->fd) {
1233 munmap(block->host, block->length);
1234 close(block->fd);
1235 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001236 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001237 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001238#else
1239 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001240#endif
1241 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001242 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001243 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001244 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001245 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001246 }
Alex Williamson04b16652010-07-02 11:13:17 -06001247 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001248 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001249 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001250 }
1251 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001252 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001253
bellarde9a1ab12007-02-08 23:08:38 +00001254}
1255
Huang Yingcd19cfa2011-03-02 08:56:19 +01001256#ifndef _WIN32
1257void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1258{
1259 RAMBlock *block;
1260 ram_addr_t offset;
1261 int flags;
1262 void *area, *vaddr;
1263
Paolo Bonzinia3161032012-11-14 15:54:48 +01001264 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001265 offset = addr - block->offset;
1266 if (offset < block->length) {
1267 vaddr = block->host + offset;
1268 if (block->flags & RAM_PREALLOC_MASK) {
1269 ;
1270 } else {
1271 flags = MAP_FIXED;
1272 munmap(vaddr, length);
1273 if (mem_path) {
1274#if defined(__linux__) && !defined(TARGET_S390X)
1275 if (block->fd) {
1276#ifdef MAP_POPULATE
1277 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1278 MAP_PRIVATE;
1279#else
1280 flags |= MAP_PRIVATE;
1281#endif
1282 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1283 flags, block->fd, offset);
1284 } else {
1285 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1286 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1287 flags, -1, 0);
1288 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001289#else
1290 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001291#endif
1292 } else {
1293#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1294 flags |= MAP_SHARED | MAP_ANONYMOUS;
1295 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1296 flags, -1, 0);
1297#else
1298 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1299 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1300 flags, -1, 0);
1301#endif
1302 }
1303 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001304 fprintf(stderr, "Could not remap addr: "
1305 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001306 length, addr);
1307 exit(1);
1308 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001309 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001310 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001311 }
1312 return;
1313 }
1314 }
1315}
1316#endif /* !_WIN32 */
1317
pbrookdc828ca2009-04-09 22:21:07 +00001318/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001319 With the exception of the softmmu code in this file, this should
1320 only be used for local memory (e.g. video ram) that the device owns,
1321 and knows it isn't going to access beyond the end of the block.
1322
1323 It should not be used for general purpose DMA.
1324 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1325 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001326void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001327{
pbrook94a6b542009-04-11 17:15:54 +00001328 RAMBlock *block;
1329
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001330 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001331 block = ram_list.mru_block;
1332 if (block && addr - block->offset < block->length) {
1333 goto found;
1334 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001335 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001336 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001337 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001338 }
pbrook94a6b542009-04-11 17:15:54 +00001339 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001340
1341 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1342 abort();
1343
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001344found:
1345 ram_list.mru_block = block;
1346 if (xen_enabled()) {
1347 /* We need to check if the requested address is in the RAM
1348 * because we don't want to map the entire memory in QEMU.
1349 * In that case just map until the end of the page.
1350 */
1351 if (block->offset == 0) {
1352 return xen_map_cache(addr, 0, 0);
1353 } else if (block->host == NULL) {
1354 block->host =
1355 xen_map_cache(block->offset, block->length, 1);
1356 }
1357 }
1358 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001359}
1360
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001361/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1362 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1363 *
1364 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001365 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001366static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001367{
1368 RAMBlock *block;
1369
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001370 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001371 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001372 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001373 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001374 /* We need to check if the requested address is in the RAM
1375 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001376 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001377 */
1378 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001379 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001380 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001381 block->host =
1382 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001383 }
1384 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001385 return block->host + (addr - block->offset);
1386 }
1387 }
1388
1389 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1390 abort();
1391
1392 return NULL;
1393}
1394
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001395/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1396 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001397static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001398{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001399 if (*size == 0) {
1400 return NULL;
1401 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001402 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001403 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001404 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001405 RAMBlock *block;
1406
Paolo Bonzinia3161032012-11-14 15:54:48 +01001407 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001408 if (addr - block->offset < block->length) {
1409 if (addr - block->offset + *size > block->length)
1410 *size = block->length - addr + block->offset;
1411 return block->host + (addr - block->offset);
1412 }
1413 }
1414
1415 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1416 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001417 }
1418}
1419
Marcelo Tosattie8902612010-10-11 15:31:19 -03001420int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001421{
pbrook94a6b542009-04-11 17:15:54 +00001422 RAMBlock *block;
1423 uint8_t *host = ptr;
1424
Jan Kiszka868bb332011-06-21 22:59:09 +02001425 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001426 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001427 return 0;
1428 }
1429
Paolo Bonzinia3161032012-11-14 15:54:48 +01001430 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001431 /* This case append when the block is not mapped. */
1432 if (block->host == NULL) {
1433 continue;
1434 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001435 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001436 *ram_addr = block->offset + (host - block->host);
1437 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001438 }
pbrook94a6b542009-04-11 17:15:54 +00001439 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001440
Marcelo Tosattie8902612010-10-11 15:31:19 -03001441 return -1;
1442}
Alex Williamsonf471a172010-06-11 11:11:42 -06001443
Marcelo Tosattie8902612010-10-11 15:31:19 -03001444/* Some of the softmmu routines need to translate from a host pointer
1445 (typically a TLB entry) back to a ram offset. */
1446ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1447{
1448 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001449
Marcelo Tosattie8902612010-10-11 15:31:19 -03001450 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1451 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1452 abort();
1453 }
1454 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001455}
1456
Avi Kivitya8170e52012-10-23 12:30:10 +02001457static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001458 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001459{
bellard3a7d9292005-08-21 09:26:42 +00001460 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001461 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001462 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001463 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001464 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001465 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001466 switch (size) {
1467 case 1:
1468 stb_p(qemu_get_ram_ptr(ram_addr), val);
1469 break;
1470 case 2:
1471 stw_p(qemu_get_ram_ptr(ram_addr), val);
1472 break;
1473 case 4:
1474 stl_p(qemu_get_ram_ptr(ram_addr), val);
1475 break;
1476 default:
1477 abort();
1478 }
bellardf23db162005-08-21 19:12:28 +00001479 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001480 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001481 /* we remove the notdirty callback only if the code has been
1482 flushed */
1483 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001484 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001485}
1486
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001487static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1488 unsigned size, bool is_write)
1489{
1490 return is_write;
1491}
1492
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001493static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001494 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001495 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001496 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001497};
1498
pbrook0f459d12008-06-09 00:20:13 +00001499/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001500static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001501{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001502 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001503 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001504 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001505 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001506 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001507
aliguori06d55cc2008-11-18 20:24:06 +00001508 if (env->watchpoint_hit) {
1509 /* We re-entered the check after replacing the TB. Now raise
1510 * the debug interrupt so that is will trigger after the
1511 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001512 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001513 return;
1514 }
pbrook2e70f6e2008-06-29 01:03:05 +00001515 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001516 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001517 if ((vaddr == (wp->vaddr & len_mask) ||
1518 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001519 wp->flags |= BP_WATCHPOINT_HIT;
1520 if (!env->watchpoint_hit) {
1521 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001522 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001523 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1524 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001525 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001526 } else {
1527 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1528 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001529 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001530 }
aliguori06d55cc2008-11-18 20:24:06 +00001531 }
aliguori6e140f22008-11-18 20:37:55 +00001532 } else {
1533 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001534 }
1535 }
1536}
1537
pbrook6658ffb2007-03-16 23:58:11 +00001538/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1539 so these check for a hit then pass through to the normal out-of-line
1540 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001541static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001542 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001543{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001544 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1545 switch (size) {
1546 case 1: return ldub_phys(addr);
1547 case 2: return lduw_phys(addr);
1548 case 4: return ldl_phys(addr);
1549 default: abort();
1550 }
pbrook6658ffb2007-03-16 23:58:11 +00001551}
1552
Avi Kivitya8170e52012-10-23 12:30:10 +02001553static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001554 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001555{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001556 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1557 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001558 case 1:
1559 stb_phys(addr, val);
1560 break;
1561 case 2:
1562 stw_phys(addr, val);
1563 break;
1564 case 4:
1565 stl_phys(addr, val);
1566 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001567 default: abort();
1568 }
pbrook6658ffb2007-03-16 23:58:11 +00001569}
1570
Avi Kivity1ec9b902012-01-02 12:47:48 +02001571static const MemoryRegionOps watch_mem_ops = {
1572 .read = watch_mem_read,
1573 .write = watch_mem_write,
1574 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001575};
pbrook6658ffb2007-03-16 23:58:11 +00001576
Avi Kivitya8170e52012-10-23 12:30:10 +02001577static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001578 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001579{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001580 subpage_t *subpage = opaque;
1581 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001582
blueswir1db7b5422007-05-26 17:36:03 +00001583#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001584 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1585 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001586#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001587 address_space_read(subpage->as, addr + subpage->base, buf, len);
1588 switch (len) {
1589 case 1:
1590 return ldub_p(buf);
1591 case 2:
1592 return lduw_p(buf);
1593 case 4:
1594 return ldl_p(buf);
1595 default:
1596 abort();
1597 }
blueswir1db7b5422007-05-26 17:36:03 +00001598}
1599
Avi Kivitya8170e52012-10-23 12:30:10 +02001600static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001601 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001602{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001603 subpage_t *subpage = opaque;
1604 uint8_t buf[4];
1605
blueswir1db7b5422007-05-26 17:36:03 +00001606#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001607 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001608 " value %"PRIx64"\n",
1609 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001610#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001611 switch (len) {
1612 case 1:
1613 stb_p(buf, value);
1614 break;
1615 case 2:
1616 stw_p(buf, value);
1617 break;
1618 case 4:
1619 stl_p(buf, value);
1620 break;
1621 default:
1622 abort();
1623 }
1624 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001625}
1626
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001627static bool subpage_accepts(void *opaque, hwaddr addr,
1628 unsigned size, bool is_write)
1629{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001630 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001631#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001632 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1633 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001634#endif
1635
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001636 return address_space_access_valid(subpage->as, addr + subpage->base,
1637 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001638}
1639
Avi Kivity70c68e42012-01-02 12:32:48 +02001640static const MemoryRegionOps subpage_ops = {
1641 .read = subpage_read,
1642 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001643 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001644 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001645};
1646
Anthony Liguoric227f092009-10-01 16:12:16 -05001647static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001648 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001649{
1650 int idx, eidx;
1651
1652 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1653 return -1;
1654 idx = SUBPAGE_IDX(start);
1655 eidx = SUBPAGE_IDX(end);
1656#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001657 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001658 mmio, start, end, idx, eidx, memory);
1659#endif
blueswir1db7b5422007-05-26 17:36:03 +00001660 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001661 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001662 }
1663
1664 return 0;
1665}
1666
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001667static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001668{
Anthony Liguoric227f092009-10-01 16:12:16 -05001669 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001670
Anthony Liguori7267c092011-08-20 22:09:37 -05001671 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001672
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001673 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001674 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001675 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001676 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001677 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001678#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001679 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1680 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001681#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001682 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001683
1684 return mmio;
1685}
1686
Avi Kivity5312bd82012-02-12 18:32:55 +02001687static uint16_t dummy_section(MemoryRegion *mr)
1688{
1689 MemoryRegionSection section = {
1690 .mr = mr,
1691 .offset_within_address_space = 0,
1692 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001693 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001694 };
1695
1696 return phys_section_add(&section);
1697}
1698
Avi Kivitya8170e52012-10-23 12:30:10 +02001699MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001700{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001701 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001702}
1703
Avi Kivitye9179ce2009-06-14 11:38:52 +03001704static void io_mem_init(void)
1705{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001706 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1707 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001708 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001709 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001710 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001711 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001712 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001713}
1714
Avi Kivityac1970f2012-10-03 16:22:53 +02001715static void mem_begin(MemoryListener *listener)
1716{
1717 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1718
1719 destroy_all_mappings(d);
1720 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1721}
1722
Avi Kivity50c1e142012-02-08 21:36:02 +02001723static void core_begin(MemoryListener *listener)
1724{
Avi Kivity5312bd82012-02-12 18:32:55 +02001725 phys_sections_clear();
1726 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001727 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1728 phys_section_rom = dummy_section(&io_mem_rom);
1729 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001730}
1731
Avi Kivity1d711482012-10-02 18:54:45 +02001732static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001733{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001734 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001735
1736 /* since each CPU stores ram addresses in its TLB cache, we must
1737 reset the modified entries */
1738 /* XXX: slow ! */
1739 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1740 tlb_flush(env, 1);
1741 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001742}
1743
Avi Kivity93632742012-02-08 16:54:16 +02001744static void core_log_global_start(MemoryListener *listener)
1745{
1746 cpu_physical_memory_set_dirty_tracking(1);
1747}
1748
1749static void core_log_global_stop(MemoryListener *listener)
1750{
1751 cpu_physical_memory_set_dirty_tracking(0);
1752}
1753
Avi Kivity93632742012-02-08 16:54:16 +02001754static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001755 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001756 .log_global_start = core_log_global_start,
1757 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001758 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001759};
1760
Avi Kivity1d711482012-10-02 18:54:45 +02001761static MemoryListener tcg_memory_listener = {
1762 .commit = tcg_commit,
1763};
1764
Avi Kivityac1970f2012-10-03 16:22:53 +02001765void address_space_init_dispatch(AddressSpace *as)
1766{
1767 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1768
1769 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1770 d->listener = (MemoryListener) {
1771 .begin = mem_begin,
1772 .region_add = mem_add,
1773 .region_nop = mem_add,
1774 .priority = 0,
1775 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001776 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001777 as->dispatch = d;
1778 memory_listener_register(&d->listener, as);
1779}
1780
Avi Kivity83f3c252012-10-07 12:59:55 +02001781void address_space_destroy_dispatch(AddressSpace *as)
1782{
1783 AddressSpaceDispatch *d = as->dispatch;
1784
1785 memory_listener_unregister(&d->listener);
1786 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1787 g_free(d);
1788 as->dispatch = NULL;
1789}
1790
Avi Kivity62152b82011-07-26 14:26:14 +03001791static void memory_map_init(void)
1792{
Anthony Liguori7267c092011-08-20 22:09:37 -05001793 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001794 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001795 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001796
Anthony Liguori7267c092011-08-20 22:09:37 -05001797 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001798 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001799 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001800
Avi Kivityf6790af2012-10-02 20:13:51 +02001801 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001802 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001803}
1804
1805MemoryRegion *get_system_memory(void)
1806{
1807 return system_memory;
1808}
1809
Avi Kivity309cb472011-08-08 16:09:03 +03001810MemoryRegion *get_system_io(void)
1811{
1812 return system_io;
1813}
1814
pbrooke2eef172008-06-08 01:09:01 +00001815#endif /* !defined(CONFIG_USER_ONLY) */
1816
bellard13eb76e2004-01-24 15:23:36 +00001817/* physical memory access (slow version, mainly for debug) */
1818#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001819int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001820 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001821{
1822 int l, flags;
1823 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001824 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001825
1826 while (len > 0) {
1827 page = addr & TARGET_PAGE_MASK;
1828 l = (page + TARGET_PAGE_SIZE) - addr;
1829 if (l > len)
1830 l = len;
1831 flags = page_get_flags(page);
1832 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001833 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001834 if (is_write) {
1835 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001836 return -1;
bellard579a97f2007-11-11 14:26:47 +00001837 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001838 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001839 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001840 memcpy(p, buf, l);
1841 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001842 } else {
1843 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001844 return -1;
bellard579a97f2007-11-11 14:26:47 +00001845 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001846 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001847 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001848 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001849 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001850 }
1851 len -= l;
1852 buf += l;
1853 addr += l;
1854 }
Paul Brooka68fe892010-03-01 00:08:59 +00001855 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001856}
bellard8df1cd02005-01-28 22:37:22 +00001857
bellard13eb76e2004-01-24 15:23:36 +00001858#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001859
Avi Kivitya8170e52012-10-23 12:30:10 +02001860static void invalidate_and_set_dirty(hwaddr addr,
1861 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001862{
1863 if (!cpu_physical_memory_is_dirty(addr)) {
1864 /* invalidate code */
1865 tb_invalidate_phys_page_range(addr, addr + length, 0);
1866 /* set dirty bit */
1867 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1868 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001869 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001870}
1871
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001872static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1873{
1874 if (memory_region_is_ram(mr)) {
1875 return !(is_write && mr->readonly);
1876 }
1877 if (memory_region_is_romd(mr)) {
1878 return !is_write;
1879 }
1880
1881 return false;
1882}
1883
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001884static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001885{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001886 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001887 return 4;
1888 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001889 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001890 return 2;
1891 }
1892 return 1;
1893}
1894
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001895bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001896 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001897{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001898 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001899 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001900 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001901 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001902 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001903 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001904
bellard13eb76e2004-01-24 15:23:36 +00001905 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001906 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001907 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001908
bellard13eb76e2004-01-24 15:23:36 +00001909 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001910 if (!memory_access_is_direct(mr, is_write)) {
1911 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001912 /* XXX: could force cpu_single_env to NULL to avoid
1913 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001914 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001915 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001916 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001917 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001918 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001919 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001920 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001921 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001922 } else {
bellard1c213d12005-09-03 10:49:04 +00001923 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001924 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001925 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001926 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001927 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001928 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001929 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001930 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001931 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001932 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001933 }
1934 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001935 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001936 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001937 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001938 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001939 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001940 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001941 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001942 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001943 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001944 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001945 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001946 } else {
bellard1c213d12005-09-03 10:49:04 +00001947 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001949 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001950 }
1951 } else {
1952 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001953 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001954 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001955 }
1956 }
1957 len -= l;
1958 buf += l;
1959 addr += l;
1960 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001961
1962 return error;
bellard13eb76e2004-01-24 15:23:36 +00001963}
bellard8df1cd02005-01-28 22:37:22 +00001964
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001965bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001966 const uint8_t *buf, int len)
1967{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001968 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001969}
1970
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001971bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001972{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001973 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001974}
1975
1976
Avi Kivitya8170e52012-10-23 12:30:10 +02001977void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001978 int len, int is_write)
1979{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001980 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001981}
1982
bellardd0ecd2a2006-04-23 17:14:48 +00001983/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001984void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001985 const uint8_t *buf, int len)
1986{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001987 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00001988 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001989 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001990 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00001991
bellardd0ecd2a2006-04-23 17:14:48 +00001992 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001993 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001994 mr = address_space_translate(&address_space_memory,
1995 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00001996
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001997 if (!(memory_region_is_ram(mr) ||
1998 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00001999 /* do nothing */
2000 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002001 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002002 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002003 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002004 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002005 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002006 }
2007 len -= l;
2008 buf += l;
2009 addr += l;
2010 }
2011}
2012
aliguori6d16c2f2009-01-22 16:59:11 +00002013typedef struct {
2014 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002015 hwaddr addr;
2016 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002017} BounceBuffer;
2018
2019static BounceBuffer bounce;
2020
aliguoriba223c22009-01-22 16:59:16 +00002021typedef struct MapClient {
2022 void *opaque;
2023 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002024 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002025} MapClient;
2026
Blue Swirl72cf2d42009-09-12 07:36:22 +00002027static QLIST_HEAD(map_client_list, MapClient) map_client_list
2028 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002029
2030void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2031{
Anthony Liguori7267c092011-08-20 22:09:37 -05002032 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002033
2034 client->opaque = opaque;
2035 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002036 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002037 return client;
2038}
2039
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002040static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002041{
2042 MapClient *client = (MapClient *)_client;
2043
Blue Swirl72cf2d42009-09-12 07:36:22 +00002044 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002045 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002046}
2047
2048static void cpu_notify_map_clients(void)
2049{
2050 MapClient *client;
2051
Blue Swirl72cf2d42009-09-12 07:36:22 +00002052 while (!QLIST_EMPTY(&map_client_list)) {
2053 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002054 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002055 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002056 }
2057}
2058
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002059bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2060{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002061 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002062 hwaddr l, xlat;
2063
2064 while (len > 0) {
2065 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002066 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2067 if (!memory_access_is_direct(mr, is_write)) {
2068 l = memory_access_size(mr, l, addr);
2069 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002070 return false;
2071 }
2072 }
2073
2074 len -= l;
2075 addr += l;
2076 }
2077 return true;
2078}
2079
aliguori6d16c2f2009-01-22 16:59:11 +00002080/* Map a physical memory region into a host virtual address.
2081 * May map a subset of the requested range, given by and returned in *plen.
2082 * May return NULL if resources needed to perform the mapping are exhausted.
2083 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002084 * Use cpu_register_map_client() to know when retrying the map operation is
2085 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002086 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002087void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002088 hwaddr addr,
2089 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002090 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002091{
Avi Kivitya8170e52012-10-23 12:30:10 +02002092 hwaddr len = *plen;
2093 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002094 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002095 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002096 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002097 ram_addr_t rlen;
2098 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002099
2100 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002101 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002102 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002103
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002104 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002105 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002106 break;
2107 }
2108 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2109 bounce.addr = addr;
2110 bounce.len = l;
2111 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002112 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002113 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002114
2115 *plen = l;
2116 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002117 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002118 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002119 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002120 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002121 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002122 break;
2123 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002124 }
aliguori6d16c2f2009-01-22 16:59:11 +00002125
2126 len -= l;
2127 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002128 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002129 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002130 rlen = todo;
2131 ret = qemu_ram_ptr_length(raddr, &rlen);
2132 *plen = rlen;
2133 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002134}
2135
Avi Kivityac1970f2012-10-03 16:22:53 +02002136/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002137 * Will also mark the memory as dirty if is_write == 1. access_len gives
2138 * the amount of memory that was actually read or written by the caller.
2139 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002140void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2141 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002142{
2143 if (buffer != bounce.buffer) {
2144 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002145 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002146 while (access_len) {
2147 unsigned l;
2148 l = TARGET_PAGE_SIZE;
2149 if (l > access_len)
2150 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002151 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002152 addr1 += l;
2153 access_len -= l;
2154 }
2155 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002156 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002157 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002158 }
aliguori6d16c2f2009-01-22 16:59:11 +00002159 return;
2160 }
2161 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002162 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002163 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002164 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002165 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002166 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002167}
bellardd0ecd2a2006-04-23 17:14:48 +00002168
Avi Kivitya8170e52012-10-23 12:30:10 +02002169void *cpu_physical_memory_map(hwaddr addr,
2170 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002171 int is_write)
2172{
2173 return address_space_map(&address_space_memory, addr, plen, is_write);
2174}
2175
Avi Kivitya8170e52012-10-23 12:30:10 +02002176void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2177 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002178{
2179 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2180}
2181
bellard8df1cd02005-01-28 22:37:22 +00002182/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002183static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002184 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002185{
bellard8df1cd02005-01-28 22:37:22 +00002186 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002187 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002188 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002189 hwaddr l = 4;
2190 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002191
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002192 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2193 false);
2194 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002195 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002196 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002197#if defined(TARGET_WORDS_BIGENDIAN)
2198 if (endian == DEVICE_LITTLE_ENDIAN) {
2199 val = bswap32(val);
2200 }
2201#else
2202 if (endian == DEVICE_BIG_ENDIAN) {
2203 val = bswap32(val);
2204 }
2205#endif
bellard8df1cd02005-01-28 22:37:22 +00002206 } else {
2207 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002208 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002209 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002210 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002211 switch (endian) {
2212 case DEVICE_LITTLE_ENDIAN:
2213 val = ldl_le_p(ptr);
2214 break;
2215 case DEVICE_BIG_ENDIAN:
2216 val = ldl_be_p(ptr);
2217 break;
2218 default:
2219 val = ldl_p(ptr);
2220 break;
2221 }
bellard8df1cd02005-01-28 22:37:22 +00002222 }
2223 return val;
2224}
2225
Avi Kivitya8170e52012-10-23 12:30:10 +02002226uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002227{
2228 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2229}
2230
Avi Kivitya8170e52012-10-23 12:30:10 +02002231uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002232{
2233 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2234}
2235
Avi Kivitya8170e52012-10-23 12:30:10 +02002236uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002237{
2238 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2239}
2240
bellard84b7b8e2005-11-28 21:19:04 +00002241/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002242static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002243 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002244{
bellard84b7b8e2005-11-28 21:19:04 +00002245 uint8_t *ptr;
2246 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002247 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002248 hwaddr l = 8;
2249 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002250
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002251 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2252 false);
2253 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002254 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002255 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002256#if defined(TARGET_WORDS_BIGENDIAN)
2257 if (endian == DEVICE_LITTLE_ENDIAN) {
2258 val = bswap64(val);
2259 }
2260#else
2261 if (endian == DEVICE_BIG_ENDIAN) {
2262 val = bswap64(val);
2263 }
2264#endif
bellard84b7b8e2005-11-28 21:19:04 +00002265 } else {
2266 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002267 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002268 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002269 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002270 switch (endian) {
2271 case DEVICE_LITTLE_ENDIAN:
2272 val = ldq_le_p(ptr);
2273 break;
2274 case DEVICE_BIG_ENDIAN:
2275 val = ldq_be_p(ptr);
2276 break;
2277 default:
2278 val = ldq_p(ptr);
2279 break;
2280 }
bellard84b7b8e2005-11-28 21:19:04 +00002281 }
2282 return val;
2283}
2284
Avi Kivitya8170e52012-10-23 12:30:10 +02002285uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002286{
2287 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2288}
2289
Avi Kivitya8170e52012-10-23 12:30:10 +02002290uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002291{
2292 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2293}
2294
Avi Kivitya8170e52012-10-23 12:30:10 +02002295uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002296{
2297 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2298}
2299
bellardaab33092005-10-30 20:48:42 +00002300/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002301uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002302{
2303 uint8_t val;
2304 cpu_physical_memory_read(addr, &val, 1);
2305 return val;
2306}
2307
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002308/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002309static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002310 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002311{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002312 uint8_t *ptr;
2313 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002314 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002315 hwaddr l = 2;
2316 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002317
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002318 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2319 false);
2320 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002321 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002322 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002323#if defined(TARGET_WORDS_BIGENDIAN)
2324 if (endian == DEVICE_LITTLE_ENDIAN) {
2325 val = bswap16(val);
2326 }
2327#else
2328 if (endian == DEVICE_BIG_ENDIAN) {
2329 val = bswap16(val);
2330 }
2331#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002332 } else {
2333 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002334 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002335 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002336 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002337 switch (endian) {
2338 case DEVICE_LITTLE_ENDIAN:
2339 val = lduw_le_p(ptr);
2340 break;
2341 case DEVICE_BIG_ENDIAN:
2342 val = lduw_be_p(ptr);
2343 break;
2344 default:
2345 val = lduw_p(ptr);
2346 break;
2347 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002348 }
2349 return val;
bellardaab33092005-10-30 20:48:42 +00002350}
2351
Avi Kivitya8170e52012-10-23 12:30:10 +02002352uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002353{
2354 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2355}
2356
Avi Kivitya8170e52012-10-23 12:30:10 +02002357uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002358{
2359 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2360}
2361
Avi Kivitya8170e52012-10-23 12:30:10 +02002362uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002363{
2364 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2365}
2366
bellard8df1cd02005-01-28 22:37:22 +00002367/* warning: addr must be aligned. The ram page is not masked as dirty
2368 and the code inside is not invalidated. It is useful if the dirty
2369 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002370void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002371{
bellard8df1cd02005-01-28 22:37:22 +00002372 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002373 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002374 hwaddr l = 4;
2375 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002376
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002377 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2378 true);
2379 if (l < 4 || !memory_access_is_direct(mr, true)) {
2380 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002381 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002382 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002383 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002384 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002385
2386 if (unlikely(in_migration)) {
2387 if (!cpu_physical_memory_is_dirty(addr1)) {
2388 /* invalidate code */
2389 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2390 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002391 cpu_physical_memory_set_dirty_flags(
2392 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002393 }
2394 }
bellard8df1cd02005-01-28 22:37:22 +00002395 }
2396}
2397
2398/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002399static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002400 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002401{
bellard8df1cd02005-01-28 22:37:22 +00002402 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002403 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002404 hwaddr l = 4;
2405 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002406
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002407 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2408 true);
2409 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002410#if defined(TARGET_WORDS_BIGENDIAN)
2411 if (endian == DEVICE_LITTLE_ENDIAN) {
2412 val = bswap32(val);
2413 }
2414#else
2415 if (endian == DEVICE_BIG_ENDIAN) {
2416 val = bswap32(val);
2417 }
2418#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002419 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002420 } else {
bellard8df1cd02005-01-28 22:37:22 +00002421 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002422 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002423 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002424 switch (endian) {
2425 case DEVICE_LITTLE_ENDIAN:
2426 stl_le_p(ptr, val);
2427 break;
2428 case DEVICE_BIG_ENDIAN:
2429 stl_be_p(ptr, val);
2430 break;
2431 default:
2432 stl_p(ptr, val);
2433 break;
2434 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002435 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002436 }
2437}
2438
Avi Kivitya8170e52012-10-23 12:30:10 +02002439void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002440{
2441 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2442}
2443
Avi Kivitya8170e52012-10-23 12:30:10 +02002444void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002445{
2446 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2447}
2448
Avi Kivitya8170e52012-10-23 12:30:10 +02002449void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002450{
2451 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2452}
2453
bellardaab33092005-10-30 20:48:42 +00002454/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002455void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002456{
2457 uint8_t v = val;
2458 cpu_physical_memory_write(addr, &v, 1);
2459}
2460
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002461/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002462static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002463 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002464{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002465 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002466 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002467 hwaddr l = 2;
2468 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002469
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002470 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2471 true);
2472 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002473#if defined(TARGET_WORDS_BIGENDIAN)
2474 if (endian == DEVICE_LITTLE_ENDIAN) {
2475 val = bswap16(val);
2476 }
2477#else
2478 if (endian == DEVICE_BIG_ENDIAN) {
2479 val = bswap16(val);
2480 }
2481#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002482 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002483 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002484 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002486 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002487 switch (endian) {
2488 case DEVICE_LITTLE_ENDIAN:
2489 stw_le_p(ptr, val);
2490 break;
2491 case DEVICE_BIG_ENDIAN:
2492 stw_be_p(ptr, val);
2493 break;
2494 default:
2495 stw_p(ptr, val);
2496 break;
2497 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002498 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499 }
bellardaab33092005-10-30 20:48:42 +00002500}
2501
Avi Kivitya8170e52012-10-23 12:30:10 +02002502void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002503{
2504 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2505}
2506
Avi Kivitya8170e52012-10-23 12:30:10 +02002507void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002508{
2509 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2510}
2511
Avi Kivitya8170e52012-10-23 12:30:10 +02002512void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002513{
2514 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2515}
2516
bellardaab33092005-10-30 20:48:42 +00002517/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002518void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002519{
2520 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002521 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002522}
2523
Avi Kivitya8170e52012-10-23 12:30:10 +02002524void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002525{
2526 val = cpu_to_le64(val);
2527 cpu_physical_memory_write(addr, &val, 8);
2528}
2529
Avi Kivitya8170e52012-10-23 12:30:10 +02002530void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002531{
2532 val = cpu_to_be64(val);
2533 cpu_physical_memory_write(addr, &val, 8);
2534}
2535
aliguori5e2972f2009-03-28 17:51:36 +00002536/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002537int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002538 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002539{
2540 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002541 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002542 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002543
2544 while (len > 0) {
2545 page = addr & TARGET_PAGE_MASK;
2546 phys_addr = cpu_get_phys_page_debug(env, page);
2547 /* if no physical page mapped, return an error */
2548 if (phys_addr == -1)
2549 return -1;
2550 l = (page + TARGET_PAGE_SIZE) - addr;
2551 if (l > len)
2552 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002553 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002554 if (is_write)
2555 cpu_physical_memory_write_rom(phys_addr, buf, l);
2556 else
aliguori5e2972f2009-03-28 17:51:36 +00002557 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002558 len -= l;
2559 buf += l;
2560 addr += l;
2561 }
2562 return 0;
2563}
Paul Brooka68fe892010-03-01 00:08:59 +00002564#endif
bellard13eb76e2004-01-24 15:23:36 +00002565
Blue Swirl8e4a4242013-01-06 18:30:17 +00002566#if !defined(CONFIG_USER_ONLY)
2567
2568/*
2569 * A helper function for the _utterly broken_ virtio device model to find out if
2570 * it's running on a big endian machine. Don't do this at home kids!
2571 */
2572bool virtio_is_big_endian(void);
2573bool virtio_is_big_endian(void)
2574{
2575#if defined(TARGET_WORDS_BIGENDIAN)
2576 return true;
2577#else
2578 return false;
2579#endif
2580}
2581
2582#endif
2583
Wen Congyang76f35532012-05-07 12:04:18 +08002584#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002585bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002586{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002587 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002588 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002589
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002590 mr = address_space_translate(&address_space_memory,
2591 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002592
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002593 return !(memory_region_is_ram(mr) ||
2594 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002595}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002596
2597void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2598{
2599 RAMBlock *block;
2600
2601 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2602 func(block->host, block->offset, block->length, opaque);
2603 }
2604}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002605#endif