blob: e732b5285ee6a8132542baf2c5c312a3938792ec [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Blue Swirl0cac1b62012-04-09 16:50:52 +000060#include "cputlb.h"
61
Avi Kivity7762c2c2012-09-20 16:02:51 +030062#include "memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020063
bellardfd6ce8f2003-05-14 19:00:11 +000064//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000065//#define DEBUG_FLUSH
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020082static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
Richard Henderson9b9c37c2012-09-21 10:34:21 -070088#if defined(__arm__) || defined(__sparc__)
blueswir1141ac462008-07-26 15:05:57 +000089/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weil68409812012-04-04 07:45:21 +020095#elif defined(_WIN32) && !defined(_WIN64)
Stefan Weilf8e2af12009-06-18 23:04:48 +020096#define code_gen_section \
97 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000098#else
99#define code_gen_section \
100 __attribute__((aligned (32)))
101#endif
102
103uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000104static uint8_t *code_gen_buffer;
105static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000106/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static unsigned long code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200108static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000109
pbrooke2eef172008-06-08 01:09:01 +0000110#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000111int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000112static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000113
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200114RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300115
116static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300117static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300118
Avi Kivityf6790af2012-10-02 20:13:51 +0200119AddressSpace address_space_io;
120AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +0200121
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200122MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200123static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200124
pbrooke2eef172008-06-08 01:09:01 +0000125#endif
bellard9fa3e852004-01-04 18:06:42 +0000126
Andreas Färber9349b4f2012-03-14 01:38:32 +0100127CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000128/* current CPU in the current thread. It is only valid inside
129 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100130DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000131/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000132 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000133 2 = Adaptive rate instruction counting. */
134int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000135
bellard54936002003-05-13 00:25:15 +0000136typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000137 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000138 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000139 /* in order to optimize self modifying code, we count the number
140 of lookups we do to a given page to use a bitmap */
141 unsigned int code_write_count;
142 uint8_t *code_bitmap;
143#if defined(CONFIG_USER_ONLY)
144 unsigned long flags;
145#endif
bellard54936002003-05-13 00:25:15 +0000146} PageDesc;
147
Paul Brook41c1b1c2010-03-12 16:54:58 +0000148/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800149 while in user mode we want it to be based on virtual addresses. */
150#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000151#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
152# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
153#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800154# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000155#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000156#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800157# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000158#endif
bellard54936002003-05-13 00:25:15 +0000159
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800160/* Size of the L2 (and L3, etc) page tables. */
161#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000162#define L2_SIZE (1 << L2_BITS)
163
Avi Kivity3eef53d2012-02-10 14:57:31 +0200164#define P_L2_LEVELS \
165 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
166
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800167/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800168#define V_L1_BITS_REM \
169 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
170
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800171#if V_L1_BITS_REM < 4
172#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
173#else
174#define V_L1_BITS V_L1_BITS_REM
175#endif
176
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800177#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
178
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800179#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
180
Stefan Weilc6d50672012-03-16 20:23:49 +0100181uintptr_t qemu_real_host_page_size;
182uintptr_t qemu_host_page_size;
183uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000184
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800185/* This is a multi-level map on the virtual address space.
186 The bottom level has pointers to PageDesc. */
187static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000188
pbrooke2eef172008-06-08 01:09:01 +0000189#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200190typedef struct PhysPageEntry PhysPageEntry;
191
Avi Kivity5312bd82012-02-12 18:32:55 +0200192static MemoryRegionSection *phys_sections;
193static unsigned phys_sections_nb, phys_sections_nb_alloc;
194static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200195static uint16_t phys_section_notdirty;
196static uint16_t phys_section_rom;
197static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200198
Avi Kivity4346ae32012-02-10 17:00:01 +0200199struct PhysPageEntry {
Avi Kivity07f07b32012-02-13 20:45:32 +0200200 uint16_t is_leaf : 1;
201 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
202 uint16_t ptr : 15;
Avi Kivity4346ae32012-02-10 17:00:01 +0200203};
204
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205/* Simple allocator for PhysPageEntry nodes */
206static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
207static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
208
Avi Kivity07f07b32012-02-13 20:45:32 +0200209#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200210
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800211/* This is a multi-level map on the physical address space.
Avi Kivity06ef3522012-02-13 16:11:22 +0200212 The bottom level has pointers to MemoryRegionSections. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200213static PhysPageEntry phys_map = { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
Paul Brook6d9a1302010-02-28 23:55:53 +0000214
pbrooke2eef172008-06-08 01:09:01 +0000215static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300216static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000217
Avi Kivity1ec9b902012-01-02 12:47:48 +0200218static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000219#endif
bellard33417e72003-08-10 21:47:01 +0000220
bellarde3db7222005-01-26 22:00:47 +0000221/* statistics */
bellarde3db7222005-01-26 22:00:47 +0000222static int tb_flush_count;
223static int tb_phys_invalidate_count;
224
bellard7cb69ca2008-05-10 10:55:51 +0000225#ifdef _WIN32
226static void map_exec(void *addr, long size)
227{
228 DWORD old_protect;
229 VirtualProtect(addr, size,
230 PAGE_EXECUTE_READWRITE, &old_protect);
231
232}
233#else
234static void map_exec(void *addr, long size)
235{
bellard43694152008-05-29 09:35:57 +0000236 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000237
bellard43694152008-05-29 09:35:57 +0000238 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000239 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000240 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000241
242 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000243 end += page_size - 1;
244 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000245
246 mprotect((void *)start, end - start,
247 PROT_READ | PROT_WRITE | PROT_EXEC);
248}
249#endif
250
bellardb346ff42003-06-15 20:05:50 +0000251static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000252{
bellard83fb7ad2004-07-05 21:25:26 +0000253 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000254 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000255#ifdef _WIN32
256 {
257 SYSTEM_INFO system_info;
258
259 GetSystemInfo(&system_info);
260 qemu_real_host_page_size = system_info.dwPageSize;
261 }
262#else
263 qemu_real_host_page_size = getpagesize();
264#endif
bellard83fb7ad2004-07-05 21:25:26 +0000265 if (qemu_host_page_size == 0)
266 qemu_host_page_size = qemu_real_host_page_size;
267 if (qemu_host_page_size < TARGET_PAGE_SIZE)
268 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000269 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000270
Paul Brook2e9a5712010-05-05 16:32:59 +0100271#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000272 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100273#ifdef HAVE_KINFO_GETVMMAP
274 struct kinfo_vmentry *freep;
275 int i, cnt;
276
277 freep = kinfo_getvmmap(getpid(), &cnt);
278 if (freep) {
279 mmap_lock();
280 for (i = 0; i < cnt; i++) {
281 unsigned long startaddr, endaddr;
282
283 startaddr = freep[i].kve_start;
284 endaddr = freep[i].kve_end;
285 if (h2g_valid(startaddr)) {
286 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
287
288 if (h2g_valid(endaddr)) {
289 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200290 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100291 } else {
292#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
293 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200294 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100295#endif
296 }
297 }
298 }
299 free(freep);
300 mmap_unlock();
301 }
302#else
balrog50a95692007-12-12 01:16:23 +0000303 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000304
pbrook07765902008-05-31 16:33:53 +0000305 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800306
Aurelien Jarnofd436902010-04-10 17:20:36 +0200307 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000308 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800309 mmap_lock();
310
balrog50a95692007-12-12 01:16:23 +0000311 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800312 unsigned long startaddr, endaddr;
313 int n;
314
315 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
316
317 if (n == 2 && h2g_valid(startaddr)) {
318 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
319
320 if (h2g_valid(endaddr)) {
321 endaddr = h2g(endaddr);
322 } else {
323 endaddr = ~0ul;
324 }
325 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000326 }
327 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800328
balrog50a95692007-12-12 01:16:23 +0000329 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800330 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000331 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100332#endif
balrog50a95692007-12-12 01:16:23 +0000333 }
334#endif
bellard54936002003-05-13 00:25:15 +0000335}
336
Paul Brook41c1b1c2010-03-12 16:54:58 +0000337static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000338{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000339 PageDesc *pd;
340 void **lp;
341 int i;
342
pbrook17e23772008-06-09 13:47:45 +0000343#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500344 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800345# define ALLOC(P, SIZE) \
346 do { \
347 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
348 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800349 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000350#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800351# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500352 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000353#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800354
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800355 /* Level 1. Always allocated. */
356 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
357
358 /* Level 2..N-1. */
359 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
360 void **p = *lp;
361
362 if (p == NULL) {
363 if (!alloc) {
364 return NULL;
365 }
366 ALLOC(p, sizeof(void *) * L2_SIZE);
367 *lp = p;
368 }
369
370 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000371 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800372
373 pd = *lp;
374 if (pd == NULL) {
375 if (!alloc) {
376 return NULL;
377 }
378 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
379 *lp = pd;
380 }
381
382#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800383
384 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000385}
386
Paul Brook41c1b1c2010-03-12 16:54:58 +0000387static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000388{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800389 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000390}
391
Paul Brook6d9a1302010-02-28 23:55:53 +0000392#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200393
Avi Kivityf7bf5462012-02-13 20:12:05 +0200394static void phys_map_node_reserve(unsigned nodes)
395{
396 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
397 typedef PhysPageEntry Node[L2_SIZE];
398 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
399 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
400 phys_map_nodes_nb + nodes);
401 phys_map_nodes = g_renew(Node, phys_map_nodes,
402 phys_map_nodes_nb_alloc);
403 }
404}
405
406static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200407{
408 unsigned i;
409 uint16_t ret;
410
Avi Kivityf7bf5462012-02-13 20:12:05 +0200411 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200412 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200413 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200414 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200415 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200416 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200417 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200418 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200419}
420
421static void phys_map_nodes_reset(void)
422{
423 phys_map_nodes_nb = 0;
424}
425
Avi Kivityf7bf5462012-02-13 20:12:05 +0200426
Avi Kivity29990972012-02-13 20:21:20 +0200427static void phys_page_set_level(PhysPageEntry *lp, target_phys_addr_t *index,
428 target_phys_addr_t *nb, uint16_t leaf,
429 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200430{
431 PhysPageEntry *p;
432 int i;
Avi Kivity07f07b32012-02-13 20:45:32 +0200433 target_phys_addr_t step = (target_phys_addr_t)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200434
Avi Kivity07f07b32012-02-13 20:45:32 +0200435 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200436 lp->ptr = phys_map_node_alloc();
437 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200438 if (level == 0) {
439 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200440 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200441 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200442 }
443 }
444 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200445 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200446 }
Avi Kivity29990972012-02-13 20:21:20 +0200447 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200448
Avi Kivity29990972012-02-13 20:21:20 +0200449 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200450 if ((*index & (step - 1)) == 0 && *nb >= step) {
451 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200452 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200453 *index += step;
454 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200455 } else {
456 phys_page_set_level(lp, index, nb, leaf, level - 1);
457 }
458 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200459 }
460}
461
Avi Kivity29990972012-02-13 20:21:20 +0200462static void phys_page_set(target_phys_addr_t index, target_phys_addr_t nb,
463 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000464{
Avi Kivity29990972012-02-13 20:21:20 +0200465 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200466 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000467
Avi Kivity29990972012-02-13 20:21:20 +0200468 phys_page_set_level(&phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000469}
470
Blue Swirl0cac1b62012-04-09 16:50:52 +0000471MemoryRegionSection *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000472{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200473 PhysPageEntry lp = phys_map;
474 PhysPageEntry *p;
475 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200476 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200477
Avi Kivity07f07b32012-02-13 20:45:32 +0200478 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200479 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200480 goto not_found;
481 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200482 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200483 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200484 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200485
Avi Kivityc19e8802012-02-13 20:25:31 +0200486 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200487not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200488 return &phys_sections[s_index];
489}
490
Blue Swirle5548612012-04-21 13:08:33 +0000491bool memory_region_is_unassigned(MemoryRegion *mr)
492{
493 return mr != &io_mem_ram && mr != &io_mem_rom
494 && mr != &io_mem_notdirty && !mr->rom_device
495 && mr != &io_mem_watch;
496}
497
pbrookc8a706f2008-06-02 16:16:42 +0000498#define mmap_lock() do { } while(0)
499#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000500#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000501
bellard43694152008-05-29 09:35:57 +0000502#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
503
504#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100505/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000506 user mode. It will change when a dedicated libc will be used */
507#define USE_STATIC_CODE_GEN_BUFFER
508#endif
509
510#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200511static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
512 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000513#endif
514
blueswir18fcd3692008-08-17 20:26:25 +0000515static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000516{
bellard43694152008-05-29 09:35:57 +0000517#ifdef USE_STATIC_CODE_GEN_BUFFER
518 code_gen_buffer = static_code_gen_buffer;
519 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
520 map_exec(code_gen_buffer, code_gen_buffer_size);
521#else
bellard26a5f132008-05-28 12:30:31 +0000522 code_gen_buffer_size = tb_size;
523 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000524#if defined(CONFIG_USER_ONLY)
bellard43694152008-05-29 09:35:57 +0000525 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
526#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100527 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000528 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000529#endif
bellard26a5f132008-05-28 12:30:31 +0000530 }
531 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
532 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
533 /* The code gen buffer location may have constraints depending on
534 the host cpu and OS */
535#if defined(__linux__)
536 {
537 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000538 void *start = NULL;
539
bellard26a5f132008-05-28 12:30:31 +0000540 flags = MAP_PRIVATE | MAP_ANONYMOUS;
541#if defined(__x86_64__)
542 flags |= MAP_32BIT;
543 /* Cannot map more than that */
544 if (code_gen_buffer_size > (800 * 1024 * 1024))
545 code_gen_buffer_size = (800 * 1024 * 1024);
Richard Henderson9b9c37c2012-09-21 10:34:21 -0700546#elif defined(__sparc__) && HOST_LONG_BITS == 64
blueswir1141ac462008-07-26 15:05:57 +0000547 // Map the buffer below 2G, so we can use direct calls and branches
Richard Hendersond5dd6962012-09-21 10:40:48 -0700548 start = (void *) 0x40000000UL;
blueswir1141ac462008-07-26 15:05:57 +0000549 if (code_gen_buffer_size > (512 * 1024 * 1024))
550 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000551#elif defined(__arm__)
Aurelien Jarno5c84bd92012-01-07 21:00:25 +0100552 /* Keep the buffer no bigger than 16MB to branch between blocks */
balrog1cb06612008-12-01 02:10:17 +0000553 if (code_gen_buffer_size > 16 * 1024 * 1024)
554 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700555#elif defined(__s390x__)
556 /* Map the buffer so that we can use direct calls and branches. */
557 /* We have a +- 4GB range on the branches; leave some slop. */
558 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
559 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
560 }
561 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000562#endif
blueswir1141ac462008-07-26 15:05:57 +0000563 code_gen_buffer = mmap(start, code_gen_buffer_size,
564 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000565 flags, -1, 0);
566 if (code_gen_buffer == MAP_FAILED) {
567 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
568 exit(1);
569 }
570 }
Bradcbb608a2010-12-20 21:25:40 -0500571#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
Tobias Nygren9f4b09a2011-08-07 09:57:05 +0000572 || defined(__DragonFly__) || defined(__OpenBSD__) \
573 || defined(__NetBSD__)
aliguori06e67a82008-09-27 15:32:41 +0000574 {
575 int flags;
576 void *addr = NULL;
577 flags = MAP_PRIVATE | MAP_ANONYMOUS;
578#if defined(__x86_64__)
579 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
580 * 0x40000000 is free */
581 flags |= MAP_FIXED;
582 addr = (void *)0x40000000;
583 /* Cannot map more than that */
584 if (code_gen_buffer_size > (800 * 1024 * 1024))
585 code_gen_buffer_size = (800 * 1024 * 1024);
Richard Henderson9b9c37c2012-09-21 10:34:21 -0700586#elif defined(__sparc__) && HOST_LONG_BITS == 64
Blue Swirl4cd31ad2011-01-16 08:32:27 +0000587 // Map the buffer below 2G, so we can use direct calls and branches
Richard Hendersond5dd6962012-09-21 10:40:48 -0700588 addr = (void *) 0x40000000UL;
Blue Swirl4cd31ad2011-01-16 08:32:27 +0000589 if (code_gen_buffer_size > (512 * 1024 * 1024)) {
590 code_gen_buffer_size = (512 * 1024 * 1024);
591 }
aliguori06e67a82008-09-27 15:32:41 +0000592#endif
593 code_gen_buffer = mmap(addr, code_gen_buffer_size,
594 PROT_WRITE | PROT_READ | PROT_EXEC,
595 flags, -1, 0);
596 if (code_gen_buffer == MAP_FAILED) {
597 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
598 exit(1);
599 }
600 }
bellard26a5f132008-05-28 12:30:31 +0000601#else
Anthony Liguori7267c092011-08-20 22:09:37 -0500602 code_gen_buffer = g_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000603 map_exec(code_gen_buffer, code_gen_buffer_size);
604#endif
bellard43694152008-05-29 09:35:57 +0000605#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000606 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
Peter Maydella884da82011-06-22 11:58:25 +0100607 code_gen_buffer_max_size = code_gen_buffer_size -
608 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000609 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500610 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000611}
612
613/* Must be called before using the QEMU cpus. 'tb_size' is the size
614 (in bytes) allocated to the translation buffer. Zero means default
615 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200616void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000617{
bellard26a5f132008-05-28 12:30:31 +0000618 cpu_gen_init();
619 code_gen_alloc(tb_size);
620 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700621 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000622 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700623#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
624 /* There's no guest base to take into account, so go ahead and
625 initialize the prologue now. */
626 tcg_prologue_init(&tcg_ctx);
627#endif
bellard26a5f132008-05-28 12:30:31 +0000628}
629
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200630bool tcg_enabled(void)
631{
632 return code_gen_buffer != NULL;
633}
634
635void cpu_exec_init_all(void)
636{
637#if !defined(CONFIG_USER_ONLY)
638 memory_map_init();
639 io_mem_init();
640#endif
641}
642
pbrook9656f322008-07-01 20:01:19 +0000643#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
644
Juan Quintelae59fb372009-09-29 22:48:21 +0200645static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200646{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100647 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200648
aurel323098dba2009-03-07 21:28:24 +0000649 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
650 version_id is increased. */
651 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000652 tlb_flush(env, 1);
653
654 return 0;
655}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200656
657static const VMStateDescription vmstate_cpu_common = {
658 .name = "cpu_common",
659 .version_id = 1,
660 .minimum_version_id = 1,
661 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200662 .post_load = cpu_common_post_load,
663 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100664 VMSTATE_UINT32(halted, CPUArchState),
665 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200666 VMSTATE_END_OF_LIST()
667 }
668};
pbrook9656f322008-07-01 20:01:19 +0000669#endif
670
Andreas Färber9349b4f2012-03-14 01:38:32 +0100671CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400672{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100673 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400674
675 while (env) {
676 if (env->cpu_index == cpu)
677 break;
678 env = env->next_cpu;
679 }
680
681 return env;
682}
683
Andreas Färber9349b4f2012-03-14 01:38:32 +0100684void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000685{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100686 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000687 int cpu_index;
688
pbrookc2764712009-03-07 15:24:59 +0000689#if defined(CONFIG_USER_ONLY)
690 cpu_list_lock();
691#endif
bellard6a00d602005-11-21 23:25:50 +0000692 env->next_cpu = NULL;
693 penv = &first_cpu;
694 cpu_index = 0;
695 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700696 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000697 cpu_index++;
698 }
699 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000700 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000701 QTAILQ_INIT(&env->breakpoints);
702 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100703#ifndef CONFIG_USER_ONLY
704 env->thread_id = qemu_get_thread_id();
705#endif
bellard6a00d602005-11-21 23:25:50 +0000706 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000707#if defined(CONFIG_USER_ONLY)
708 cpu_list_unlock();
709#endif
pbrookb3c77242008-06-30 16:31:04 +0000710#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600711 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
712 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000713 cpu_save, cpu_load, env);
714#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000715}
716
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100717/* Allocate a new translation block. Flush the translation buffer if
718 too many translation blocks or too much generated code. */
719static TranslationBlock *tb_alloc(target_ulong pc)
720{
721 TranslationBlock *tb;
722
723 if (nb_tbs >= code_gen_max_blocks ||
724 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
725 return NULL;
726 tb = &tbs[nb_tbs++];
727 tb->pc = pc;
728 tb->cflags = 0;
729 return tb;
730}
731
732void tb_free(TranslationBlock *tb)
733{
734 /* In practice this is mostly used for single use temporary TB
735 Ignore the hard cases and just back up if this TB happens to
736 be the last one generated. */
737 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
738 code_gen_ptr = tb->tc_ptr;
739 nb_tbs--;
740 }
741}
742
bellard9fa3e852004-01-04 18:06:42 +0000743static inline void invalidate_page_bitmap(PageDesc *p)
744{
745 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500746 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000747 p->code_bitmap = NULL;
748 }
749 p->code_write_count = 0;
750}
751
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800752/* Set to NULL all the 'first_tb' fields in all PageDescs. */
753
754static void page_flush_tb_1 (int level, void **lp)
755{
756 int i;
757
758 if (*lp == NULL) {
759 return;
760 }
761 if (level == 0) {
762 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000763 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800764 pd[i].first_tb = NULL;
765 invalidate_page_bitmap(pd + i);
766 }
767 } else {
768 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000769 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800770 page_flush_tb_1 (level - 1, pp + i);
771 }
772 }
773}
774
bellardfd6ce8f2003-05-14 19:00:11 +0000775static void page_flush_tb(void)
776{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800777 int i;
778 for (i = 0; i < V_L1_SIZE; i++) {
779 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000780 }
781}
782
783/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000784/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100785void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000786{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100787 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000788#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000789 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
790 (unsigned long)(code_gen_ptr - code_gen_buffer),
791 nb_tbs, nb_tbs > 0 ?
792 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000793#endif
bellard26a5f132008-05-28 12:30:31 +0000794 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000795 cpu_abort(env1, "Internal error: code buffer overflow\n");
796
bellardfd6ce8f2003-05-14 19:00:11 +0000797 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000798
bellard6a00d602005-11-21 23:25:50 +0000799 for(env = first_cpu; env != NULL; env = env->next_cpu) {
800 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
801 }
bellard9fa3e852004-01-04 18:06:42 +0000802
bellard8a8a6082004-10-03 13:36:49 +0000803 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000804 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000805
bellardfd6ce8f2003-05-14 19:00:11 +0000806 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000807 /* XXX: flush processor icache at this point if cache flush is
808 expensive */
bellarde3db7222005-01-26 22:00:47 +0000809 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000810}
811
812#ifdef DEBUG_TB_CHECK
813
j_mayerbc98a7e2007-04-04 07:55:12 +0000814static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000815{
816 TranslationBlock *tb;
817 int i;
818 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000819 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
820 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000821 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
822 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000823 printf("ERROR invalidate: address=" TARGET_FMT_lx
824 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000825 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000826 }
827 }
828 }
829}
830
831/* verify that all the pages have correct rights for code */
832static void tb_page_check(void)
833{
834 TranslationBlock *tb;
835 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000836
pbrook99773bd2006-04-16 15:14:59 +0000837 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
838 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000839 flags1 = page_get_flags(tb->pc);
840 flags2 = page_get_flags(tb->pc + tb->size - 1);
841 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
842 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000843 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000844 }
845 }
846 }
847}
848
849#endif
850
851/* invalidate one TB */
852static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
853 int next_offset)
854{
855 TranslationBlock *tb1;
856 for(;;) {
857 tb1 = *ptb;
858 if (tb1 == tb) {
859 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
860 break;
861 }
862 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
863 }
864}
865
bellard9fa3e852004-01-04 18:06:42 +0000866static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
867{
868 TranslationBlock *tb1;
869 unsigned int n1;
870
871 for(;;) {
872 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200873 n1 = (uintptr_t)tb1 & 3;
874 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000875 if (tb1 == tb) {
876 *ptb = tb1->page_next[n1];
877 break;
878 }
879 ptb = &tb1->page_next[n1];
880 }
881}
882
bellardd4e81642003-05-25 16:46:15 +0000883static inline void tb_jmp_remove(TranslationBlock *tb, int n)
884{
885 TranslationBlock *tb1, **ptb;
886 unsigned int n1;
887
888 ptb = &tb->jmp_next[n];
889 tb1 = *ptb;
890 if (tb1) {
891 /* find tb(n) in circular list */
892 for(;;) {
893 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200894 n1 = (uintptr_t)tb1 & 3;
895 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000896 if (n1 == n && tb1 == tb)
897 break;
898 if (n1 == 2) {
899 ptb = &tb1->jmp_first;
900 } else {
901 ptb = &tb1->jmp_next[n1];
902 }
903 }
904 /* now we can suppress tb(n) from the list */
905 *ptb = tb->jmp_next[n];
906
907 tb->jmp_next[n] = NULL;
908 }
909}
910
911/* reset the jump entry 'n' of a TB so that it is not chained to
912 another TB */
913static inline void tb_reset_jump(TranslationBlock *tb, int n)
914{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200915 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000916}
917
Paul Brook41c1b1c2010-03-12 16:54:58 +0000918void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000919{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100920 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000921 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000922 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000923 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000924 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000925
bellard9fa3e852004-01-04 18:06:42 +0000926 /* remove the TB from the hash list */
927 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
928 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000929 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000930 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000931
bellard9fa3e852004-01-04 18:06:42 +0000932 /* remove the TB from the page list */
933 if (tb->page_addr[0] != page_addr) {
934 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
935 tb_page_remove(&p->first_tb, tb);
936 invalidate_page_bitmap(p);
937 }
938 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
939 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
940 tb_page_remove(&p->first_tb, tb);
941 invalidate_page_bitmap(p);
942 }
943
bellard8a40a182005-11-20 10:35:40 +0000944 tb_invalidated_flag = 1;
945
946 /* remove the TB from the hash list */
947 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000948 for(env = first_cpu; env != NULL; env = env->next_cpu) {
949 if (env->tb_jmp_cache[h] == tb)
950 env->tb_jmp_cache[h] = NULL;
951 }
bellard8a40a182005-11-20 10:35:40 +0000952
953 /* suppress this TB from the two jump lists */
954 tb_jmp_remove(tb, 0);
955 tb_jmp_remove(tb, 1);
956
957 /* suppress any remaining jumps to this TB */
958 tb1 = tb->jmp_first;
959 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200960 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000961 if (n1 == 2)
962 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200963 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000964 tb2 = tb1->jmp_next[n1];
965 tb_reset_jump(tb1, n1);
966 tb1->jmp_next[n1] = NULL;
967 tb1 = tb2;
968 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200969 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000970
bellarde3db7222005-01-26 22:00:47 +0000971 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000972}
973
974static inline void set_bits(uint8_t *tab, int start, int len)
975{
976 int end, mask, end1;
977
978 end = start + len;
979 tab += start >> 3;
980 mask = 0xff << (start & 7);
981 if ((start & ~7) == (end & ~7)) {
982 if (start < end) {
983 mask &= ~(0xff << (end & 7));
984 *tab |= mask;
985 }
986 } else {
987 *tab++ |= mask;
988 start = (start + 8) & ~7;
989 end1 = end & ~7;
990 while (start < end1) {
991 *tab++ = 0xff;
992 start += 8;
993 }
994 if (start < end) {
995 mask = ~(0xff << (end & 7));
996 *tab |= mask;
997 }
998 }
999}
1000
1001static void build_page_bitmap(PageDesc *p)
1002{
1003 int n, tb_start, tb_end;
1004 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001005
Anthony Liguori7267c092011-08-20 22:09:37 -05001006 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001007
1008 tb = p->first_tb;
1009 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001010 n = (uintptr_t)tb & 3;
1011 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001012 /* NOTE: this is subtle as a TB may span two physical pages */
1013 if (n == 0) {
1014 /* NOTE: tb_end may be after the end of the page, but
1015 it is not a problem */
1016 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1017 tb_end = tb_start + tb->size;
1018 if (tb_end > TARGET_PAGE_SIZE)
1019 tb_end = TARGET_PAGE_SIZE;
1020 } else {
1021 tb_start = 0;
1022 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1023 }
1024 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1025 tb = tb->page_next[n];
1026 }
1027}
1028
Andreas Färber9349b4f2012-03-14 01:38:32 +01001029TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001030 target_ulong pc, target_ulong cs_base,
1031 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001032{
1033 TranslationBlock *tb;
1034 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001035 tb_page_addr_t phys_pc, phys_page2;
1036 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001037 int code_gen_size;
1038
Paul Brook41c1b1c2010-03-12 16:54:58 +00001039 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001040 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001041 if (!tb) {
1042 /* flush must be done */
1043 tb_flush(env);
1044 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001045 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001046 /* Don't forget to invalidate previous TB info. */
1047 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001048 }
1049 tc_ptr = code_gen_ptr;
1050 tb->tc_ptr = tc_ptr;
1051 tb->cs_base = cs_base;
1052 tb->flags = flags;
1053 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001054 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001055 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1056 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001057
bellardd720b932004-04-25 17:57:43 +00001058 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001059 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001060 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001061 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001062 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001063 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001064 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001065 return tb;
bellardd720b932004-04-25 17:57:43 +00001066}
ths3b46e622007-09-17 08:09:54 +00001067
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001068/*
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001069 * Invalidate all TBs which intersect with the target physical address range
1070 * [start;end[. NOTE: start and end may refer to *different* physical pages.
1071 * 'is_cpu_write_access' should be true if called from a real cpu write
1072 * access: the virtual CPU will exit the current TB if code is modified inside
1073 * this TB.
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001074 */
1075void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
1076 int is_cpu_write_access)
1077{
1078 while (start < end) {
1079 tb_invalidate_phys_page_range(start, end, is_cpu_write_access);
1080 start &= TARGET_PAGE_MASK;
1081 start += TARGET_PAGE_SIZE;
1082 }
1083}
1084
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001085/*
1086 * Invalidate all TBs which intersect with the target physical address range
1087 * [start;end[. NOTE: start and end must refer to the *same* physical page.
1088 * 'is_cpu_write_access' should be true if called from a real cpu write
1089 * access: the virtual CPU will exit the current TB if code is modified inside
1090 * this TB.
1091 */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001092void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001093 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001094{
aliguori6b917542008-11-18 19:46:41 +00001095 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001096 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001097 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001098 PageDesc *p;
1099 int n;
1100#ifdef TARGET_HAS_PRECISE_SMC
1101 int current_tb_not_found = is_cpu_write_access;
1102 TranslationBlock *current_tb = NULL;
1103 int current_tb_modified = 0;
1104 target_ulong current_pc = 0;
1105 target_ulong current_cs_base = 0;
1106 int current_flags = 0;
1107#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001108
1109 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001110 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001111 return;
ths5fafdf22007-09-16 21:08:06 +00001112 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001113 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1114 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001115 /* build code bitmap */
1116 build_page_bitmap(p);
1117 }
1118
1119 /* we remove all the TBs in the range [start, end[ */
1120 /* XXX: see if in some cases it could be faster to invalidate all the code */
1121 tb = p->first_tb;
1122 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001123 n = (uintptr_t)tb & 3;
1124 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001125 tb_next = tb->page_next[n];
1126 /* NOTE: this is subtle as a TB may span two physical pages */
1127 if (n == 0) {
1128 /* NOTE: tb_end may be after the end of the page, but
1129 it is not a problem */
1130 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1131 tb_end = tb_start + tb->size;
1132 } else {
1133 tb_start = tb->page_addr[1];
1134 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1135 }
1136 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001137#ifdef TARGET_HAS_PRECISE_SMC
1138 if (current_tb_not_found) {
1139 current_tb_not_found = 0;
1140 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001141 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001142 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001143 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001144 }
1145 }
1146 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001147 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001148 /* If we are modifying the current TB, we must stop
1149 its execution. We could be more precise by checking
1150 that the modification is after the current PC, but it
1151 would require a specialized function to partially
1152 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001153
bellardd720b932004-04-25 17:57:43 +00001154 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001155 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001156 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1157 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001158 }
1159#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001160 /* we need to do that to handle the case where a signal
1161 occurs while doing tb_phys_invalidate() */
1162 saved_tb = NULL;
1163 if (env) {
1164 saved_tb = env->current_tb;
1165 env->current_tb = NULL;
1166 }
bellard9fa3e852004-01-04 18:06:42 +00001167 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001168 if (env) {
1169 env->current_tb = saved_tb;
1170 if (env->interrupt_request && env->current_tb)
1171 cpu_interrupt(env, env->interrupt_request);
1172 }
bellard9fa3e852004-01-04 18:06:42 +00001173 }
1174 tb = tb_next;
1175 }
1176#if !defined(CONFIG_USER_ONLY)
1177 /* if no code remaining, no need to continue to use slow writes */
1178 if (!p->first_tb) {
1179 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001180 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001181 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001182 }
1183 }
1184#endif
1185#ifdef TARGET_HAS_PRECISE_SMC
1186 if (current_tb_modified) {
1187 /* we generate a block containing just the instruction
1188 modifying the memory. It will ensure that it cannot modify
1189 itself */
bellardea1c1802004-06-14 18:56:36 +00001190 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001191 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001192 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001193 }
1194#endif
1195}
1196
1197/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001198static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001199{
1200 PageDesc *p;
1201 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001202#if 0
bellarda4193c82004-06-03 14:01:43 +00001203 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001204 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1205 cpu_single_env->mem_io_vaddr, len,
1206 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001207 cpu_single_env->eip +
1208 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001209 }
1210#endif
bellard9fa3e852004-01-04 18:06:42 +00001211 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001212 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001213 return;
1214 if (p->code_bitmap) {
1215 offset = start & ~TARGET_PAGE_MASK;
1216 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1217 if (b & ((1 << len) - 1))
1218 goto do_invalidate;
1219 } else {
1220 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001221 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001222 }
1223}
1224
bellard9fa3e852004-01-04 18:06:42 +00001225#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001226static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001227 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001228{
aliguori6b917542008-11-18 19:46:41 +00001229 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001230 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001231 int n;
bellardd720b932004-04-25 17:57:43 +00001232#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001233 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001234 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001235 int current_tb_modified = 0;
1236 target_ulong current_pc = 0;
1237 target_ulong current_cs_base = 0;
1238 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001239#endif
bellard9fa3e852004-01-04 18:06:42 +00001240
1241 addr &= TARGET_PAGE_MASK;
1242 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001243 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001244 return;
1245 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001246#ifdef TARGET_HAS_PRECISE_SMC
1247 if (tb && pc != 0) {
1248 current_tb = tb_find_pc(pc);
1249 }
1250#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001251 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001252 n = (uintptr_t)tb & 3;
1253 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001254#ifdef TARGET_HAS_PRECISE_SMC
1255 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001256 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001257 /* If we are modifying the current TB, we must stop
1258 its execution. We could be more precise by checking
1259 that the modification is after the current PC, but it
1260 would require a specialized function to partially
1261 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001262
bellardd720b932004-04-25 17:57:43 +00001263 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001264 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001265 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1266 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001267 }
1268#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001269 tb_phys_invalidate(tb, addr);
1270 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001271 }
1272 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001273#ifdef TARGET_HAS_PRECISE_SMC
1274 if (current_tb_modified) {
1275 /* we generate a block containing just the instruction
1276 modifying the memory. It will ensure that it cannot modify
1277 itself */
bellardea1c1802004-06-14 18:56:36 +00001278 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001279 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001280 cpu_resume_from_signal(env, puc);
1281 }
1282#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001283}
bellard9fa3e852004-01-04 18:06:42 +00001284#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001285
1286/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001287static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001288 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001289{
1290 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001291#ifndef CONFIG_USER_ONLY
1292 bool page_already_protected;
1293#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001294
bellard9fa3e852004-01-04 18:06:42 +00001295 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001296 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001297 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001298#ifndef CONFIG_USER_ONLY
1299 page_already_protected = p->first_tb != NULL;
1300#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001301 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001302 invalidate_page_bitmap(p);
1303
bellard107db442004-06-22 18:48:46 +00001304#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001305
bellard9fa3e852004-01-04 18:06:42 +00001306#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001307 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001308 target_ulong addr;
1309 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001310 int prot;
1311
bellardfd6ce8f2003-05-14 19:00:11 +00001312 /* force the host page as non writable (writes will have a
1313 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001314 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001315 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001316 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1317 addr += TARGET_PAGE_SIZE) {
1318
1319 p2 = page_find (addr >> TARGET_PAGE_BITS);
1320 if (!p2)
1321 continue;
1322 prot |= p2->flags;
1323 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001324 }
ths5fafdf22007-09-16 21:08:06 +00001325 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001326 (prot & PAGE_BITS) & ~PAGE_WRITE);
1327#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001328 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001329 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001330#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001331 }
bellard9fa3e852004-01-04 18:06:42 +00001332#else
1333 /* if some code is already present, then the pages are already
1334 protected. So we handle the case where only the first TB is
1335 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001336 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001337 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001338 }
1339#endif
bellardd720b932004-04-25 17:57:43 +00001340
1341#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001342}
1343
bellard9fa3e852004-01-04 18:06:42 +00001344/* add a new TB and link it to the physical page tables. phys_page2 is
1345 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001346void tb_link_page(TranslationBlock *tb,
1347 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001348{
bellard9fa3e852004-01-04 18:06:42 +00001349 unsigned int h;
1350 TranslationBlock **ptb;
1351
pbrookc8a706f2008-06-02 16:16:42 +00001352 /* Grab the mmap lock to stop another thread invalidating this TB
1353 before we are done. */
1354 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001355 /* add in the physical hash table */
1356 h = tb_phys_hash_func(phys_pc);
1357 ptb = &tb_phys_hash[h];
1358 tb->phys_hash_next = *ptb;
1359 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001360
1361 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001362 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1363 if (phys_page2 != -1)
1364 tb_alloc_page(tb, 1, phys_page2);
1365 else
1366 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001367
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001368 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001369 tb->jmp_next[0] = NULL;
1370 tb->jmp_next[1] = NULL;
1371
1372 /* init original jump addresses */
1373 if (tb->tb_next_offset[0] != 0xffff)
1374 tb_reset_jump(tb, 0);
1375 if (tb->tb_next_offset[1] != 0xffff)
1376 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001377
1378#ifdef DEBUG_TB_CHECK
1379 tb_page_check();
1380#endif
pbrookc8a706f2008-06-02 16:16:42 +00001381 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001382}
1383
bellarda513fe12003-05-27 23:29:48 +00001384/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1385 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001386TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001387{
1388 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001389 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001390 TranslationBlock *tb;
1391
1392 if (nb_tbs <= 0)
1393 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001394 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1395 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001396 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001397 }
bellarda513fe12003-05-27 23:29:48 +00001398 /* binary search (cf Knuth) */
1399 m_min = 0;
1400 m_max = nb_tbs - 1;
1401 while (m_min <= m_max) {
1402 m = (m_min + m_max) >> 1;
1403 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001404 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001405 if (v == tc_ptr)
1406 return tb;
1407 else if (tc_ptr < v) {
1408 m_max = m - 1;
1409 } else {
1410 m_min = m + 1;
1411 }
ths5fafdf22007-09-16 21:08:06 +00001412 }
bellarda513fe12003-05-27 23:29:48 +00001413 return &tbs[m_max];
1414}
bellard75012672003-06-21 13:11:07 +00001415
bellardea041c02003-06-25 16:16:50 +00001416static void tb_reset_jump_recursive(TranslationBlock *tb);
1417
1418static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1419{
1420 TranslationBlock *tb1, *tb_next, **ptb;
1421 unsigned int n1;
1422
1423 tb1 = tb->jmp_next[n];
1424 if (tb1 != NULL) {
1425 /* find head of list */
1426 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001427 n1 = (uintptr_t)tb1 & 3;
1428 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001429 if (n1 == 2)
1430 break;
1431 tb1 = tb1->jmp_next[n1];
1432 }
1433 /* we are now sure now that tb jumps to tb1 */
1434 tb_next = tb1;
1435
1436 /* remove tb from the jmp_first list */
1437 ptb = &tb_next->jmp_first;
1438 for(;;) {
1439 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001440 n1 = (uintptr_t)tb1 & 3;
1441 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001442 if (n1 == n && tb1 == tb)
1443 break;
1444 ptb = &tb1->jmp_next[n1];
1445 }
1446 *ptb = tb->jmp_next[n];
1447 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001448
bellardea041c02003-06-25 16:16:50 +00001449 /* suppress the jump to next tb in generated code */
1450 tb_reset_jump(tb, n);
1451
bellard01243112004-01-04 15:48:17 +00001452 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001453 tb_reset_jump_recursive(tb_next);
1454 }
1455}
1456
1457static void tb_reset_jump_recursive(TranslationBlock *tb)
1458{
1459 tb_reset_jump_recursive2(tb, 0);
1460 tb_reset_jump_recursive2(tb, 1);
1461}
1462
bellard1fddef42005-04-17 19:16:13 +00001463#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001464#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001465static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001466{
1467 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1468}
1469#else
Max Filippov1e7855a2012-04-10 02:48:17 +04001470void tb_invalidate_phys_addr(target_phys_addr_t addr)
bellardd720b932004-04-25 17:57:43 +00001471{
Anthony Liguoric227f092009-10-01 16:12:16 -05001472 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001473 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001474
Avi Kivity06ef3522012-02-13 16:11:22 +02001475 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001476 if (!(memory_region_is_ram(section->mr)
1477 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001478 return;
1479 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001480 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001481 + memory_region_section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001482 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001483}
Max Filippov1e7855a2012-04-10 02:48:17 +04001484
1485static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1486{
Max Filippov9d70c4b2012-05-27 20:21:08 +04001487 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
1488 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +04001489}
bellardc27004e2005-01-03 23:35:10 +00001490#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001491#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001492
Paul Brookc527ee82010-03-01 03:31:14 +00001493#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001494void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001495
1496{
1497}
1498
Andreas Färber9349b4f2012-03-14 01:38:32 +01001499int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001500 int flags, CPUWatchpoint **watchpoint)
1501{
1502 return -ENOSYS;
1503}
1504#else
pbrook6658ffb2007-03-16 23:58:11 +00001505/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001506int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001507 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001508{
aliguorib4051332008-11-18 20:14:20 +00001509 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001510 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001511
aliguorib4051332008-11-18 20:14:20 +00001512 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001513 if ((len & (len - 1)) || (addr & ~len_mask) ||
1514 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001515 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1516 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1517 return -EINVAL;
1518 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001519 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001520
aliguoria1d1bb32008-11-18 20:07:32 +00001521 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001522 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001523 wp->flags = flags;
1524
aliguori2dc9f412008-11-18 20:56:59 +00001525 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001526 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001527 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001528 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001529 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001530
pbrook6658ffb2007-03-16 23:58:11 +00001531 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001532
1533 if (watchpoint)
1534 *watchpoint = wp;
1535 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001536}
1537
aliguoria1d1bb32008-11-18 20:07:32 +00001538/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001539int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001540 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001541{
aliguorib4051332008-11-18 20:14:20 +00001542 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001543 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001544
Blue Swirl72cf2d42009-09-12 07:36:22 +00001545 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001546 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001547 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001548 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001549 return 0;
1550 }
1551 }
aliguoria1d1bb32008-11-18 20:07:32 +00001552 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001553}
1554
aliguoria1d1bb32008-11-18 20:07:32 +00001555/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001556void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001557{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001558 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001559
aliguoria1d1bb32008-11-18 20:07:32 +00001560 tlb_flush_page(env, watchpoint->vaddr);
1561
Anthony Liguori7267c092011-08-20 22:09:37 -05001562 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001563}
1564
aliguoria1d1bb32008-11-18 20:07:32 +00001565/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001566void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001567{
aliguoric0ce9982008-11-25 22:13:57 +00001568 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001569
Blue Swirl72cf2d42009-09-12 07:36:22 +00001570 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001571 if (wp->flags & mask)
1572 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001573 }
aliguoria1d1bb32008-11-18 20:07:32 +00001574}
Paul Brookc527ee82010-03-01 03:31:14 +00001575#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001576
1577/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001578int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001579 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001580{
bellard1fddef42005-04-17 19:16:13 +00001581#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001582 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001583
Anthony Liguori7267c092011-08-20 22:09:37 -05001584 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001585
1586 bp->pc = pc;
1587 bp->flags = flags;
1588
aliguori2dc9f412008-11-18 20:56:59 +00001589 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001590 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001591 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001592 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001593 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001594
1595 breakpoint_invalidate(env, pc);
1596
1597 if (breakpoint)
1598 *breakpoint = bp;
1599 return 0;
1600#else
1601 return -ENOSYS;
1602#endif
1603}
1604
1605/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001606int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001607{
1608#if defined(TARGET_HAS_ICE)
1609 CPUBreakpoint *bp;
1610
Blue Swirl72cf2d42009-09-12 07:36:22 +00001611 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001612 if (bp->pc == pc && bp->flags == flags) {
1613 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001614 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001615 }
bellard4c3a88a2003-07-26 12:06:08 +00001616 }
aliguoria1d1bb32008-11-18 20:07:32 +00001617 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001618#else
aliguoria1d1bb32008-11-18 20:07:32 +00001619 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001620#endif
1621}
1622
aliguoria1d1bb32008-11-18 20:07:32 +00001623/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001624void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001625{
bellard1fddef42005-04-17 19:16:13 +00001626#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001627 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001628
aliguoria1d1bb32008-11-18 20:07:32 +00001629 breakpoint_invalidate(env, breakpoint->pc);
1630
Anthony Liguori7267c092011-08-20 22:09:37 -05001631 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001632#endif
1633}
1634
1635/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001636void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001637{
1638#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001639 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001640
Blue Swirl72cf2d42009-09-12 07:36:22 +00001641 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001642 if (bp->flags & mask)
1643 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001644 }
bellard4c3a88a2003-07-26 12:06:08 +00001645#endif
1646}
1647
bellardc33a3462003-07-29 20:50:33 +00001648/* enable or disable single step mode. EXCP_DEBUG is returned by the
1649 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001650void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001651{
bellard1fddef42005-04-17 19:16:13 +00001652#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001653 if (env->singlestep_enabled != enabled) {
1654 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001655 if (kvm_enabled())
1656 kvm_update_guest_debug(env, 0);
1657 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001658 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001659 /* XXX: only flush what is necessary */
1660 tb_flush(env);
1661 }
bellardc33a3462003-07-29 20:50:33 +00001662 }
1663#endif
1664}
1665
Andreas Färber9349b4f2012-03-14 01:38:32 +01001666static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001667{
pbrookd5975362008-06-07 20:50:51 +00001668 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1669 problem and hope the cpu will stop of its own accord. For userspace
1670 emulation this often isn't actually as bad as it sounds. Often
1671 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001672 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001673 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001674
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001675 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001676 tb = env->current_tb;
1677 /* if the cpu is currently executing code, we must unlink it and
1678 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001679 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001680 env->current_tb = NULL;
1681 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001682 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001683 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001684}
1685
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001686#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001687/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001688static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001689{
1690 int old_mask;
1691
1692 old_mask = env->interrupt_request;
1693 env->interrupt_request |= mask;
1694
aliguori8edac962009-04-24 18:03:45 +00001695 /*
1696 * If called from iothread context, wake the target cpu in
1697 * case its halted.
1698 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001699 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001700 qemu_cpu_kick(env);
1701 return;
1702 }
aliguori8edac962009-04-24 18:03:45 +00001703
pbrook2e70f6e2008-06-29 01:03:05 +00001704 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001705 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001706 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001707 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001708 cpu_abort(env, "Raised interrupt while not in I/O function");
1709 }
pbrook2e70f6e2008-06-29 01:03:05 +00001710 } else {
aurel323098dba2009-03-07 21:28:24 +00001711 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001712 }
1713}
1714
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001715CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1716
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001717#else /* CONFIG_USER_ONLY */
1718
Andreas Färber9349b4f2012-03-14 01:38:32 +01001719void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001720{
1721 env->interrupt_request |= mask;
1722 cpu_unlink_tb(env);
1723}
1724#endif /* CONFIG_USER_ONLY */
1725
Andreas Färber9349b4f2012-03-14 01:38:32 +01001726void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001727{
1728 env->interrupt_request &= ~mask;
1729}
1730
Andreas Färber9349b4f2012-03-14 01:38:32 +01001731void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001732{
1733 env->exit_request = 1;
1734 cpu_unlink_tb(env);
1735}
1736
Andreas Färber9349b4f2012-03-14 01:38:32 +01001737void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001738{
1739 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001740 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001741
1742 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001743 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001744 fprintf(stderr, "qemu: fatal: ");
1745 vfprintf(stderr, fmt, ap);
1746 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001747 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +00001748 if (qemu_log_enabled()) {
1749 qemu_log("qemu: fatal: ");
1750 qemu_log_vprintf(fmt, ap2);
1751 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001752 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001753 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001754 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001755 }
pbrook493ae1f2007-11-23 16:53:59 +00001756 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001757 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001758#if defined(CONFIG_USER_ONLY)
1759 {
1760 struct sigaction act;
1761 sigfillset(&act.sa_mask);
1762 act.sa_handler = SIG_DFL;
1763 sigaction(SIGABRT, &act, NULL);
1764 }
1765#endif
bellard75012672003-06-21 13:11:07 +00001766 abort();
1767}
1768
Andreas Färber9349b4f2012-03-14 01:38:32 +01001769CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001770{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001771 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1772 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001773 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001774#if defined(TARGET_HAS_ICE)
1775 CPUBreakpoint *bp;
1776 CPUWatchpoint *wp;
1777#endif
1778
Andreas Färber9349b4f2012-03-14 01:38:32 +01001779 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001780
1781 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001782 new_env->next_cpu = next_cpu;
1783 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001784
1785 /* Clone all break/watchpoints.
1786 Note: Once we support ptrace with hw-debug register access, make sure
1787 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001788 QTAILQ_INIT(&env->breakpoints);
1789 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001790#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001791 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001792 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1793 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001794 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001795 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1796 wp->flags, NULL);
1797 }
1798#endif
1799
thsc5be9f02007-02-28 20:20:53 +00001800 return new_env;
1801}
1802
bellard01243112004-01-04 15:48:17 +00001803#if !defined(CONFIG_USER_ONLY)
Blue Swirl0cac1b62012-04-09 16:50:52 +00001804void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001805{
1806 unsigned int i;
1807
1808 /* Discard jump cache entries for any tb which might potentially
1809 overlap the flushed page. */
1810 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1811 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001812 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001813
1814 i = tb_jmp_cache_hash_page(addr);
1815 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001816 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001817}
1818
Juan Quintelad24981d2012-05-22 00:42:40 +02001819static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
1820 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001821{
Juan Quintelad24981d2012-05-22 00:42:40 +02001822 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +00001823
bellard1ccde1c2004-02-06 19:46:14 +00001824 /* we modify the TLB cache so that the dirty bit will be set again
1825 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001826 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02001827 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00001828 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001829 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00001830 != (end - 1) - start) {
1831 abort();
1832 }
Blue Swirle5548612012-04-21 13:08:33 +00001833 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001834
1835}
1836
1837/* Note: start and end must be within the same ram block. */
1838void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
1839 int dirty_flags)
1840{
1841 uintptr_t length;
1842
1843 start &= TARGET_PAGE_MASK;
1844 end = TARGET_PAGE_ALIGN(end);
1845
1846 length = end - start;
1847 if (length == 0)
1848 return;
1849 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
1850
1851 if (tcg_enabled()) {
1852 tlb_reset_dirty_range_all(start, end, length);
1853 }
bellard1ccde1c2004-02-06 19:46:14 +00001854}
1855
aliguori74576192008-10-06 14:02:03 +00001856int cpu_physical_memory_set_dirty_tracking(int enable)
1857{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001858 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001859 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001860 return ret;
aliguori74576192008-10-06 14:02:03 +00001861}
1862
Blue Swirle5548612012-04-21 13:08:33 +00001863target_phys_addr_t memory_region_section_get_iotlb(CPUArchState *env,
1864 MemoryRegionSection *section,
1865 target_ulong vaddr,
1866 target_phys_addr_t paddr,
1867 int prot,
1868 target_ulong *address)
1869{
1870 target_phys_addr_t iotlb;
1871 CPUWatchpoint *wp;
1872
Blue Swirlcc5bea62012-04-14 14:56:48 +00001873 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001874 /* Normal RAM. */
1875 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001876 + memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001877 if (!section->readonly) {
1878 iotlb |= phys_section_notdirty;
1879 } else {
1880 iotlb |= phys_section_rom;
1881 }
1882 } else {
1883 /* IO handlers are currently passed a physical address.
1884 It would be nice to pass an offset from the base address
1885 of that region. This would avoid having to special case RAM,
1886 and avoid full address decoding in every device.
1887 We can't use the high bits of pd for this because
1888 IO_MEM_ROMD uses these as a ram address. */
1889 iotlb = section - phys_sections;
Blue Swirlcc5bea62012-04-14 14:56:48 +00001890 iotlb += memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001891 }
1892
1893 /* Make accesses to pages with watchpoints go via the
1894 watchpoint trap routines. */
1895 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
1896 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
1897 /* Avoid trapping reads of pages with a write breakpoint. */
1898 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1899 iotlb = phys_section_watch + paddr;
1900 *address |= TLB_MMIO;
1901 break;
1902 }
1903 }
1904 }
1905
1906 return iotlb;
1907}
1908
bellard01243112004-01-04 15:48:17 +00001909#else
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001910/*
1911 * Walks guest process memory "regions" one by one
1912 * and calls callback function 'fn' for each region.
1913 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001914
1915struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00001916{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001917 walk_memory_regions_fn fn;
1918 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001919 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001920 int prot;
1921};
bellard9fa3e852004-01-04 18:06:42 +00001922
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001923static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001924 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001925{
1926 if (data->start != -1ul) {
1927 int rc = data->fn(data->priv, data->start, end, data->prot);
1928 if (rc != 0) {
1929 return rc;
bellard9fa3e852004-01-04 18:06:42 +00001930 }
bellard33417e72003-08-10 21:47:01 +00001931 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001932
1933 data->start = (new_prot ? end : -1ul);
1934 data->prot = new_prot;
1935
1936 return 0;
1937}
1938
1939static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001940 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001941{
Paul Brookb480d9b2010-03-12 23:23:29 +00001942 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001943 int i, rc;
1944
1945 if (*lp == NULL) {
1946 return walk_memory_regions_end(data, base, 0);
1947 }
1948
1949 if (level == 0) {
1950 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001951 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001952 int prot = pd[i].flags;
1953
1954 pa = base | (i << TARGET_PAGE_BITS);
1955 if (prot != data->prot) {
1956 rc = walk_memory_regions_end(data, pa, prot);
1957 if (rc != 0) {
1958 return rc;
1959 }
1960 }
1961 }
1962 } else {
1963 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001964 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001965 pa = base | ((abi_ulong)i <<
1966 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001967 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
1968 if (rc != 0) {
1969 return rc;
1970 }
1971 }
1972 }
1973
1974 return 0;
1975}
1976
1977int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
1978{
1979 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001980 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001981
1982 data.fn = fn;
1983 data.priv = priv;
1984 data.start = -1ul;
1985 data.prot = 0;
1986
1987 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001988 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001989 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
1990 if (rc != 0) {
1991 return rc;
1992 }
1993 }
1994
1995 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001996}
1997
Paul Brookb480d9b2010-03-12 23:23:29 +00001998static int dump_region(void *priv, abi_ulong start,
1999 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002000{
2001 FILE *f = (FILE *)priv;
2002
Paul Brookb480d9b2010-03-12 23:23:29 +00002003 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2004 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002005 start, end, end - start,
2006 ((prot & PAGE_READ) ? 'r' : '-'),
2007 ((prot & PAGE_WRITE) ? 'w' : '-'),
2008 ((prot & PAGE_EXEC) ? 'x' : '-'));
2009
2010 return (0);
2011}
2012
2013/* dump memory mappings */
2014void page_dump(FILE *f)
2015{
2016 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2017 "start", "end", "size", "prot");
2018 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002019}
2020
pbrook53a59602006-03-25 19:31:22 +00002021int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002022{
bellard9fa3e852004-01-04 18:06:42 +00002023 PageDesc *p;
2024
2025 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002026 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002027 return 0;
2028 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002029}
2030
Richard Henderson376a7902010-03-10 15:57:04 -08002031/* Modify the flags of a page and invalidate the code if necessary.
2032 The flag PAGE_WRITE_ORG is positioned automatically depending
2033 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002034void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002035{
Richard Henderson376a7902010-03-10 15:57:04 -08002036 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002037
Richard Henderson376a7902010-03-10 15:57:04 -08002038 /* This function should never be called with addresses outside the
2039 guest address space. If this assert fires, it probably indicates
2040 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002041#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2042 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002043#endif
2044 assert(start < end);
2045
bellard9fa3e852004-01-04 18:06:42 +00002046 start = start & TARGET_PAGE_MASK;
2047 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002048
2049 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002050 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002051 }
2052
2053 for (addr = start, len = end - start;
2054 len != 0;
2055 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2056 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2057
2058 /* If the write protection bit is set, then we invalidate
2059 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002060 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002061 (flags & PAGE_WRITE) &&
2062 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002063 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002064 }
2065 p->flags = flags;
2066 }
bellard9fa3e852004-01-04 18:06:42 +00002067}
2068
ths3d97b402007-11-02 19:02:07 +00002069int page_check_range(target_ulong start, target_ulong len, int flags)
2070{
2071 PageDesc *p;
2072 target_ulong end;
2073 target_ulong addr;
2074
Richard Henderson376a7902010-03-10 15:57:04 -08002075 /* This function should never be called with addresses outside the
2076 guest address space. If this assert fires, it probably indicates
2077 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002078#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2079 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002080#endif
2081
Richard Henderson3e0650a2010-03-29 10:54:42 -07002082 if (len == 0) {
2083 return 0;
2084 }
Richard Henderson376a7902010-03-10 15:57:04 -08002085 if (start + len - 1 < start) {
2086 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002087 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002088 }
balrog55f280c2008-10-28 10:24:11 +00002089
ths3d97b402007-11-02 19:02:07 +00002090 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2091 start = start & TARGET_PAGE_MASK;
2092
Richard Henderson376a7902010-03-10 15:57:04 -08002093 for (addr = start, len = end - start;
2094 len != 0;
2095 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002096 p = page_find(addr >> TARGET_PAGE_BITS);
2097 if( !p )
2098 return -1;
2099 if( !(p->flags & PAGE_VALID) )
2100 return -1;
2101
bellarddae32702007-11-14 10:51:00 +00002102 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002103 return -1;
bellarddae32702007-11-14 10:51:00 +00002104 if (flags & PAGE_WRITE) {
2105 if (!(p->flags & PAGE_WRITE_ORG))
2106 return -1;
2107 /* unprotect the page if it was put read-only because it
2108 contains translated code */
2109 if (!(p->flags & PAGE_WRITE)) {
2110 if (!page_unprotect(addr, 0, NULL))
2111 return -1;
2112 }
2113 return 0;
2114 }
ths3d97b402007-11-02 19:02:07 +00002115 }
2116 return 0;
2117}
2118
bellard9fa3e852004-01-04 18:06:42 +00002119/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002120 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002121int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002122{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002123 unsigned int prot;
2124 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002125 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002126
pbrookc8a706f2008-06-02 16:16:42 +00002127 /* Technically this isn't safe inside a signal handler. However we
2128 know this only ever happens in a synchronous SEGV handler, so in
2129 practice it seems to be ok. */
2130 mmap_lock();
2131
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002132 p = page_find(address >> TARGET_PAGE_BITS);
2133 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002134 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002135 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002136 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002137
bellard9fa3e852004-01-04 18:06:42 +00002138 /* if the page was really writable, then we change its
2139 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002140 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2141 host_start = address & qemu_host_page_mask;
2142 host_end = host_start + qemu_host_page_size;
2143
2144 prot = 0;
2145 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2146 p = page_find(addr >> TARGET_PAGE_BITS);
2147 p->flags |= PAGE_WRITE;
2148 prot |= p->flags;
2149
bellard9fa3e852004-01-04 18:06:42 +00002150 /* and since the content will be modified, we must invalidate
2151 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002152 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002153#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002154 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002155#endif
bellard9fa3e852004-01-04 18:06:42 +00002156 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002157 mprotect((void *)g2h(host_start), qemu_host_page_size,
2158 prot & PAGE_BITS);
2159
2160 mmap_unlock();
2161 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002162 }
pbrookc8a706f2008-06-02 16:16:42 +00002163 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002164 return 0;
2165}
bellard9fa3e852004-01-04 18:06:42 +00002166#endif /* defined(CONFIG_USER_ONLY) */
2167
pbrooke2eef172008-06-08 01:09:01 +00002168#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002169
Paul Brookc04b2b72010-03-01 03:31:14 +00002170#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2171typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002172 MemoryRegion iomem;
Paul Brookc04b2b72010-03-01 03:31:14 +00002173 target_phys_addr_t base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002174 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002175} subpage_t;
2176
Anthony Liguoric227f092009-10-01 16:12:16 -05002177static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002178 uint16_t section);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002179static subpage_t *subpage_init(target_phys_addr_t base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002180static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002181{
Avi Kivity5312bd82012-02-12 18:32:55 +02002182 MemoryRegionSection *section = &phys_sections[section_index];
2183 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002184
2185 if (mr->subpage) {
2186 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2187 memory_region_destroy(&subpage->iomem);
2188 g_free(subpage);
2189 }
2190}
2191
Avi Kivity4346ae32012-02-10 17:00:01 +02002192static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002193{
2194 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002195 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002196
Avi Kivityc19e8802012-02-13 20:25:31 +02002197 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002198 return;
2199 }
2200
Avi Kivityc19e8802012-02-13 20:25:31 +02002201 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002202 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002203 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002204 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002205 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002206 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002207 }
Avi Kivity54688b12012-02-09 17:34:32 +02002208 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002209 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002210 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002211}
2212
2213static void destroy_all_mappings(void)
2214{
Avi Kivity3eef53d2012-02-10 14:57:31 +02002215 destroy_l2_mapping(&phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002216 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002217}
2218
Avi Kivity5312bd82012-02-12 18:32:55 +02002219static uint16_t phys_section_add(MemoryRegionSection *section)
2220{
2221 if (phys_sections_nb == phys_sections_nb_alloc) {
2222 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2223 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2224 phys_sections_nb_alloc);
2225 }
2226 phys_sections[phys_sections_nb] = *section;
2227 return phys_sections_nb++;
2228}
2229
2230static void phys_sections_clear(void)
2231{
2232 phys_sections_nb = 0;
2233}
2234
Avi Kivity0f0cb162012-02-13 17:14:32 +02002235static void register_subpage(MemoryRegionSection *section)
2236{
2237 subpage_t *subpage;
2238 target_phys_addr_t base = section->offset_within_address_space
2239 & TARGET_PAGE_MASK;
Avi Kivityf3705d52012-03-08 16:16:34 +02002240 MemoryRegionSection *existing = phys_page_find(base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002241 MemoryRegionSection subsection = {
2242 .offset_within_address_space = base,
2243 .size = TARGET_PAGE_SIZE,
2244 };
Avi Kivity0f0cb162012-02-13 17:14:32 +02002245 target_phys_addr_t start, end;
2246
Avi Kivityf3705d52012-03-08 16:16:34 +02002247 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002248
Avi Kivityf3705d52012-03-08 16:16:34 +02002249 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002250 subpage = subpage_init(base);
2251 subsection.mr = &subpage->iomem;
Avi Kivity29990972012-02-13 20:21:20 +02002252 phys_page_set(base >> TARGET_PAGE_BITS, 1,
2253 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002254 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002255 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002256 }
2257 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -04002258 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002259 subpage_register(subpage, start, end, phys_section_add(section));
2260}
2261
2262
2263static void register_multipage(MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002264{
Avi Kivitydd811242012-01-02 12:17:03 +02002265 target_phys_addr_t start_addr = section->offset_within_address_space;
2266 ram_addr_t size = section->size;
Avi Kivity29990972012-02-13 20:21:20 +02002267 target_phys_addr_t addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002268 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002269
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002270 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002271
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002272 addr = start_addr;
Avi Kivity29990972012-02-13 20:21:20 +02002273 phys_page_set(addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
2274 section_index);
bellard33417e72003-08-10 21:47:01 +00002275}
2276
Avi Kivity0f0cb162012-02-13 17:14:32 +02002277void cpu_register_physical_memory_log(MemoryRegionSection *section,
2278 bool readonly)
2279{
2280 MemoryRegionSection now = *section, remain = *section;
2281
2282 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2283 || (now.size < TARGET_PAGE_SIZE)) {
2284 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2285 - now.offset_within_address_space,
2286 now.size);
2287 register_subpage(&now);
2288 remain.size -= now.size;
2289 remain.offset_within_address_space += now.size;
2290 remain.offset_within_region += now.size;
2291 }
Tyler Hall69b67642012-07-25 18:45:04 -04002292 while (remain.size >= TARGET_PAGE_SIZE) {
2293 now = remain;
2294 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
2295 now.size = TARGET_PAGE_SIZE;
2296 register_subpage(&now);
2297 } else {
2298 now.size &= TARGET_PAGE_MASK;
2299 register_multipage(&now);
2300 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02002301 remain.size -= now.size;
2302 remain.offset_within_address_space += now.size;
2303 remain.offset_within_region += now.size;
2304 }
2305 now = remain;
2306 if (now.size) {
2307 register_subpage(&now);
2308 }
2309}
2310
Sheng Yang62a27442010-01-26 19:21:16 +08002311void qemu_flush_coalesced_mmio_buffer(void)
2312{
2313 if (kvm_enabled())
2314 kvm_flush_coalesced_mmio_buffer();
2315}
2316
Marcelo Tosattic9027602010-03-01 20:25:08 -03002317#if defined(__linux__) && !defined(TARGET_S390X)
2318
2319#include <sys/vfs.h>
2320
2321#define HUGETLBFS_MAGIC 0x958458f6
2322
2323static long gethugepagesize(const char *path)
2324{
2325 struct statfs fs;
2326 int ret;
2327
2328 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002329 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002330 } while (ret != 0 && errno == EINTR);
2331
2332 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002333 perror(path);
2334 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002335 }
2336
2337 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002338 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002339
2340 return fs.f_bsize;
2341}
2342
Alex Williamson04b16652010-07-02 11:13:17 -06002343static void *file_ram_alloc(RAMBlock *block,
2344 ram_addr_t memory,
2345 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002346{
2347 char *filename;
2348 void *area;
2349 int fd;
2350#ifdef MAP_POPULATE
2351 int flags;
2352#endif
2353 unsigned long hpagesize;
2354
2355 hpagesize = gethugepagesize(path);
2356 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002357 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002358 }
2359
2360 if (memory < hpagesize) {
2361 return NULL;
2362 }
2363
2364 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2365 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2366 return NULL;
2367 }
2368
2369 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002370 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002371 }
2372
2373 fd = mkstemp(filename);
2374 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002375 perror("unable to create backing store for hugepages");
2376 free(filename);
2377 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002378 }
2379 unlink(filename);
2380 free(filename);
2381
2382 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2383
2384 /*
2385 * ftruncate is not supported by hugetlbfs in older
2386 * hosts, so don't bother bailing out on errors.
2387 * If anything goes wrong with it under other filesystems,
2388 * mmap will fail.
2389 */
2390 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002391 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002392
2393#ifdef MAP_POPULATE
2394 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2395 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2396 * to sidestep this quirk.
2397 */
2398 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2399 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2400#else
2401 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2402#endif
2403 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002404 perror("file_ram_alloc: can't mmap RAM pages");
2405 close(fd);
2406 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002407 }
Alex Williamson04b16652010-07-02 11:13:17 -06002408 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002409 return area;
2410}
2411#endif
2412
Alex Williamsond17b5282010-06-25 11:08:38 -06002413static ram_addr_t find_ram_offset(ram_addr_t size)
2414{
Alex Williamson04b16652010-07-02 11:13:17 -06002415 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002416 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002417
2418 if (QLIST_EMPTY(&ram_list.blocks))
2419 return 0;
2420
2421 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002422 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002423
2424 end = block->offset + block->length;
2425
2426 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2427 if (next_block->offset >= end) {
2428 next = MIN(next, next_block->offset);
2429 }
2430 }
2431 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002432 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002433 mingap = next - end;
2434 }
2435 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002436
2437 if (offset == RAM_ADDR_MAX) {
2438 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2439 (uint64_t)size);
2440 abort();
2441 }
2442
Alex Williamson04b16652010-07-02 11:13:17 -06002443 return offset;
2444}
2445
2446static ram_addr_t last_ram_offset(void)
2447{
Alex Williamsond17b5282010-06-25 11:08:38 -06002448 RAMBlock *block;
2449 ram_addr_t last = 0;
2450
2451 QLIST_FOREACH(block, &ram_list.blocks, next)
2452 last = MAX(last, block->offset + block->length);
2453
2454 return last;
2455}
2456
Jason Baronddb97f12012-08-02 15:44:16 -04002457static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2458{
2459 int ret;
2460 QemuOpts *machine_opts;
2461
2462 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2463 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2464 if (machine_opts &&
2465 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
2466 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2467 if (ret) {
2468 perror("qemu_madvise");
2469 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2470 "but dump_guest_core=off specified\n");
2471 }
2472 }
2473}
2474
Avi Kivityc5705a72011-12-20 15:59:12 +02002475void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002476{
2477 RAMBlock *new_block, *block;
2478
Avi Kivityc5705a72011-12-20 15:59:12 +02002479 new_block = NULL;
2480 QLIST_FOREACH(block, &ram_list.blocks, next) {
2481 if (block->offset == addr) {
2482 new_block = block;
2483 break;
2484 }
2485 }
2486 assert(new_block);
2487 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002488
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002489 if (dev) {
2490 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002491 if (id) {
2492 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002493 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002494 }
2495 }
2496 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2497
2498 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002499 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002500 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2501 new_block->idstr);
2502 abort();
2503 }
2504 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002505}
2506
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002507static int memory_try_enable_merging(void *addr, size_t len)
2508{
2509 QemuOpts *opts;
2510
2511 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2512 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
2513 /* disabled by the user */
2514 return 0;
2515 }
2516
2517 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2518}
2519
Avi Kivityc5705a72011-12-20 15:59:12 +02002520ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2521 MemoryRegion *mr)
2522{
2523 RAMBlock *new_block;
2524
2525 size = TARGET_PAGE_ALIGN(size);
2526 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002527
Avi Kivity7c637362011-12-21 13:09:49 +02002528 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002529 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002530 if (host) {
2531 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002532 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002533 } else {
2534 if (mem_path) {
2535#if defined (__linux__) && !defined(TARGET_S390X)
2536 new_block->host = file_ram_alloc(new_block, size, mem_path);
2537 if (!new_block->host) {
2538 new_block->host = qemu_vmalloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002539 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002540 }
2541#else
2542 fprintf(stderr, "-mem-path option unsupported\n");
2543 exit(1);
2544#endif
2545 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02002546 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002547 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00002548 } else if (kvm_enabled()) {
2549 /* some s390/kvm configurations have special constraints */
2550 new_block->host = kvm_vmalloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01002551 } else {
2552 new_block->host = qemu_vmalloc(size);
2553 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002554 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002555 }
2556 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002557 new_block->length = size;
2558
2559 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2560
Anthony Liguori7267c092011-08-20 22:09:37 -05002561 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002562 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04002563 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2564 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02002565 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002566
Jason Baronddb97f12012-08-02 15:44:16 -04002567 qemu_ram_setup_dump(new_block->host, size);
2568
Cam Macdonell84b89d72010-07-26 18:10:57 -06002569 if (kvm_enabled())
2570 kvm_setup_guest_memory(new_block->host, size);
2571
2572 return new_block->offset;
2573}
2574
Avi Kivityc5705a72011-12-20 15:59:12 +02002575ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002576{
Avi Kivityc5705a72011-12-20 15:59:12 +02002577 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002578}
bellarde9a1ab12007-02-08 23:08:38 +00002579
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002580void qemu_ram_free_from_ptr(ram_addr_t addr)
2581{
2582 RAMBlock *block;
2583
2584 QLIST_FOREACH(block, &ram_list.blocks, next) {
2585 if (addr == block->offset) {
2586 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002587 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002588 return;
2589 }
2590 }
2591}
2592
Anthony Liguoric227f092009-10-01 16:12:16 -05002593void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002594{
Alex Williamson04b16652010-07-02 11:13:17 -06002595 RAMBlock *block;
2596
2597 QLIST_FOREACH(block, &ram_list.blocks, next) {
2598 if (addr == block->offset) {
2599 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002600 if (block->flags & RAM_PREALLOC_MASK) {
2601 ;
2602 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002603#if defined (__linux__) && !defined(TARGET_S390X)
2604 if (block->fd) {
2605 munmap(block->host, block->length);
2606 close(block->fd);
2607 } else {
2608 qemu_vfree(block->host);
2609 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002610#else
2611 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002612#endif
2613 } else {
2614#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2615 munmap(block->host, block->length);
2616#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002617 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002618 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01002619 } else {
2620 qemu_vfree(block->host);
2621 }
Alex Williamson04b16652010-07-02 11:13:17 -06002622#endif
2623 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002624 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06002625 return;
2626 }
2627 }
2628
bellarde9a1ab12007-02-08 23:08:38 +00002629}
2630
Huang Yingcd19cfa2011-03-02 08:56:19 +01002631#ifndef _WIN32
2632void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2633{
2634 RAMBlock *block;
2635 ram_addr_t offset;
2636 int flags;
2637 void *area, *vaddr;
2638
2639 QLIST_FOREACH(block, &ram_list.blocks, next) {
2640 offset = addr - block->offset;
2641 if (offset < block->length) {
2642 vaddr = block->host + offset;
2643 if (block->flags & RAM_PREALLOC_MASK) {
2644 ;
2645 } else {
2646 flags = MAP_FIXED;
2647 munmap(vaddr, length);
2648 if (mem_path) {
2649#if defined(__linux__) && !defined(TARGET_S390X)
2650 if (block->fd) {
2651#ifdef MAP_POPULATE
2652 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
2653 MAP_PRIVATE;
2654#else
2655 flags |= MAP_PRIVATE;
2656#endif
2657 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2658 flags, block->fd, offset);
2659 } else {
2660 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2661 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2662 flags, -1, 0);
2663 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002664#else
2665 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002666#endif
2667 } else {
2668#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2669 flags |= MAP_SHARED | MAP_ANONYMOUS;
2670 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
2671 flags, -1, 0);
2672#else
2673 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2674 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2675 flags, -1, 0);
2676#endif
2677 }
2678 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002679 fprintf(stderr, "Could not remap addr: "
2680 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002681 length, addr);
2682 exit(1);
2683 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002684 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002685 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002686 }
2687 return;
2688 }
2689 }
2690}
2691#endif /* !_WIN32 */
2692
pbrookdc828ca2009-04-09 22:21:07 +00002693/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002694 With the exception of the softmmu code in this file, this should
2695 only be used for local memory (e.g. video ram) that the device owns,
2696 and knows it isn't going to access beyond the end of the block.
2697
2698 It should not be used for general purpose DMA.
2699 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2700 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002701void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002702{
pbrook94a6b542009-04-11 17:15:54 +00002703 RAMBlock *block;
2704
Alex Williamsonf471a172010-06-11 11:11:42 -06002705 QLIST_FOREACH(block, &ram_list.blocks, next) {
2706 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05002707 /* Move this entry to to start of the list. */
2708 if (block != QLIST_FIRST(&ram_list.blocks)) {
2709 QLIST_REMOVE(block, next);
2710 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2711 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002712 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002713 /* We need to check if the requested address is in the RAM
2714 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002715 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002716 */
2717 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002718 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002719 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002720 block->host =
2721 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002722 }
2723 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002724 return block->host + (addr - block->offset);
2725 }
pbrook94a6b542009-04-11 17:15:54 +00002726 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002727
2728 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2729 abort();
2730
2731 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002732}
2733
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002734/* Return a host pointer to ram allocated with qemu_ram_alloc.
2735 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2736 */
2737void *qemu_safe_ram_ptr(ram_addr_t addr)
2738{
2739 RAMBlock *block;
2740
2741 QLIST_FOREACH(block, &ram_list.blocks, next) {
2742 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02002743 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002744 /* We need to check if the requested address is in the RAM
2745 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002746 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002747 */
2748 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002749 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002750 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002751 block->host =
2752 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002753 }
2754 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002755 return block->host + (addr - block->offset);
2756 }
2757 }
2758
2759 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2760 abort();
2761
2762 return NULL;
2763}
2764
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002765/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
2766 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002767void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002768{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002769 if (*size == 0) {
2770 return NULL;
2771 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002772 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002773 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02002774 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002775 RAMBlock *block;
2776
2777 QLIST_FOREACH(block, &ram_list.blocks, next) {
2778 if (addr - block->offset < block->length) {
2779 if (addr - block->offset + *size > block->length)
2780 *size = block->length - addr + block->offset;
2781 return block->host + (addr - block->offset);
2782 }
2783 }
2784
2785 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2786 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002787 }
2788}
2789
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002790void qemu_put_ram_ptr(void *addr)
2791{
2792 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002793}
2794
Marcelo Tosattie8902612010-10-11 15:31:19 -03002795int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002796{
pbrook94a6b542009-04-11 17:15:54 +00002797 RAMBlock *block;
2798 uint8_t *host = ptr;
2799
Jan Kiszka868bb332011-06-21 22:59:09 +02002800 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002801 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002802 return 0;
2803 }
2804
Alex Williamsonf471a172010-06-11 11:11:42 -06002805 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002806 /* This case append when the block is not mapped. */
2807 if (block->host == NULL) {
2808 continue;
2809 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002810 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002811 *ram_addr = block->offset + (host - block->host);
2812 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002813 }
pbrook94a6b542009-04-11 17:15:54 +00002814 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002815
Marcelo Tosattie8902612010-10-11 15:31:19 -03002816 return -1;
2817}
Alex Williamsonf471a172010-06-11 11:11:42 -06002818
Marcelo Tosattie8902612010-10-11 15:31:19 -03002819/* Some of the softmmu routines need to translate from a host pointer
2820 (typically a TLB entry) back to a ram offset. */
2821ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2822{
2823 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002824
Marcelo Tosattie8902612010-10-11 15:31:19 -03002825 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2826 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2827 abort();
2828 }
2829 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002830}
2831
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002832static uint64_t unassigned_mem_read(void *opaque, target_phys_addr_t addr,
2833 unsigned size)
bellard33417e72003-08-10 21:47:01 +00002834{
pbrook67d3b952006-12-18 05:03:52 +00002835#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002836 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002837#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002838#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002839 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002840#endif
2841 return 0;
2842}
2843
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002844static void unassigned_mem_write(void *opaque, target_phys_addr_t addr,
2845 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00002846{
2847#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002848 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00002849#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002850#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002851 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002852#endif
2853}
2854
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002855static const MemoryRegionOps unassigned_mem_ops = {
2856 .read = unassigned_mem_read,
2857 .write = unassigned_mem_write,
2858 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002859};
2860
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002861static uint64_t error_mem_read(void *opaque, target_phys_addr_t addr,
2862 unsigned size)
2863{
2864 abort();
2865}
2866
2867static void error_mem_write(void *opaque, target_phys_addr_t addr,
2868 uint64_t value, unsigned size)
2869{
2870 abort();
2871}
2872
2873static const MemoryRegionOps error_mem_ops = {
2874 .read = error_mem_read,
2875 .write = error_mem_write,
2876 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002877};
2878
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002879static const MemoryRegionOps rom_mem_ops = {
2880 .read = error_mem_read,
2881 .write = unassigned_mem_write,
2882 .endianness = DEVICE_NATIVE_ENDIAN,
2883};
2884
2885static void notdirty_mem_write(void *opaque, target_phys_addr_t ram_addr,
2886 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002887{
bellard3a7d9292005-08-21 09:26:42 +00002888 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002889 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002890 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2891#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002892 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002893 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002894#endif
2895 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002896 switch (size) {
2897 case 1:
2898 stb_p(qemu_get_ram_ptr(ram_addr), val);
2899 break;
2900 case 2:
2901 stw_p(qemu_get_ram_ptr(ram_addr), val);
2902 break;
2903 case 4:
2904 stl_p(qemu_get_ram_ptr(ram_addr), val);
2905 break;
2906 default:
2907 abort();
2908 }
bellardf23db162005-08-21 19:12:28 +00002909 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002910 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002911 /* we remove the notdirty callback only if the code has been
2912 flushed */
2913 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002914 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002915}
2916
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002917static const MemoryRegionOps notdirty_mem_ops = {
2918 .read = error_mem_read,
2919 .write = notdirty_mem_write,
2920 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002921};
2922
pbrook0f459d12008-06-09 00:20:13 +00002923/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002924static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002925{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002926 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002927 target_ulong pc, cs_base;
2928 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002929 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002930 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002931 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002932
aliguori06d55cc2008-11-18 20:24:06 +00002933 if (env->watchpoint_hit) {
2934 /* We re-entered the check after replacing the TB. Now raise
2935 * the debug interrupt so that is will trigger after the
2936 * current instruction. */
2937 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2938 return;
2939 }
pbrook2e70f6e2008-06-29 01:03:05 +00002940 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002941 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002942 if ((vaddr == (wp->vaddr & len_mask) ||
2943 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002944 wp->flags |= BP_WATCHPOINT_HIT;
2945 if (!env->watchpoint_hit) {
2946 env->watchpoint_hit = wp;
2947 tb = tb_find_pc(env->mem_io_pc);
2948 if (!tb) {
2949 cpu_abort(env, "check_watchpoint: could not find TB for "
2950 "pc=%p", (void *)env->mem_io_pc);
2951 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00002952 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00002953 tb_phys_invalidate(tb, -1);
2954 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2955 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04002956 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00002957 } else {
2958 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2959 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04002960 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002961 }
aliguori06d55cc2008-11-18 20:24:06 +00002962 }
aliguori6e140f22008-11-18 20:37:55 +00002963 } else {
2964 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002965 }
2966 }
2967}
2968
pbrook6658ffb2007-03-16 23:58:11 +00002969/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2970 so these check for a hit then pass through to the normal out-of-line
2971 phys routines. */
Avi Kivity1ec9b902012-01-02 12:47:48 +02002972static uint64_t watch_mem_read(void *opaque, target_phys_addr_t addr,
2973 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002974{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002975 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
2976 switch (size) {
2977 case 1: return ldub_phys(addr);
2978 case 2: return lduw_phys(addr);
2979 case 4: return ldl_phys(addr);
2980 default: abort();
2981 }
pbrook6658ffb2007-03-16 23:58:11 +00002982}
2983
Avi Kivity1ec9b902012-01-02 12:47:48 +02002984static void watch_mem_write(void *opaque, target_phys_addr_t addr,
2985 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002986{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002987 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
2988 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002989 case 1:
2990 stb_phys(addr, val);
2991 break;
2992 case 2:
2993 stw_phys(addr, val);
2994 break;
2995 case 4:
2996 stl_phys(addr, val);
2997 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002998 default: abort();
2999 }
pbrook6658ffb2007-03-16 23:58:11 +00003000}
3001
Avi Kivity1ec9b902012-01-02 12:47:48 +02003002static const MemoryRegionOps watch_mem_ops = {
3003 .read = watch_mem_read,
3004 .write = watch_mem_write,
3005 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003006};
pbrook6658ffb2007-03-16 23:58:11 +00003007
Avi Kivity70c68e42012-01-02 12:32:48 +02003008static uint64_t subpage_read(void *opaque, target_phys_addr_t addr,
3009 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003010{
Avi Kivity70c68e42012-01-02 12:32:48 +02003011 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003012 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003013 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003014#if defined(DEBUG_SUBPAGE)
3015 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3016 mmio, len, addr, idx);
3017#endif
blueswir1db7b5422007-05-26 17:36:03 +00003018
Avi Kivity5312bd82012-02-12 18:32:55 +02003019 section = &phys_sections[mmio->sub_section[idx]];
3020 addr += mmio->base;
3021 addr -= section->offset_within_address_space;
3022 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003023 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003024}
3025
Avi Kivity70c68e42012-01-02 12:32:48 +02003026static void subpage_write(void *opaque, target_phys_addr_t addr,
3027 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003028{
Avi Kivity70c68e42012-01-02 12:32:48 +02003029 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003030 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003031 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003032#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003033 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3034 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003035 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003036#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003037
Avi Kivity5312bd82012-02-12 18:32:55 +02003038 section = &phys_sections[mmio->sub_section[idx]];
3039 addr += mmio->base;
3040 addr -= section->offset_within_address_space;
3041 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003042 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003043}
3044
Avi Kivity70c68e42012-01-02 12:32:48 +02003045static const MemoryRegionOps subpage_ops = {
3046 .read = subpage_read,
3047 .write = subpage_write,
3048 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003049};
3050
Avi Kivityde712f92012-01-02 12:41:07 +02003051static uint64_t subpage_ram_read(void *opaque, target_phys_addr_t addr,
3052 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003053{
3054 ram_addr_t raddr = addr;
3055 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003056 switch (size) {
3057 case 1: return ldub_p(ptr);
3058 case 2: return lduw_p(ptr);
3059 case 4: return ldl_p(ptr);
3060 default: abort();
3061 }
Andreas Färber56384e82011-11-30 16:26:21 +01003062}
3063
Avi Kivityde712f92012-01-02 12:41:07 +02003064static void subpage_ram_write(void *opaque, target_phys_addr_t addr,
3065 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003066{
3067 ram_addr_t raddr = addr;
3068 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003069 switch (size) {
3070 case 1: return stb_p(ptr, value);
3071 case 2: return stw_p(ptr, value);
3072 case 4: return stl_p(ptr, value);
3073 default: abort();
3074 }
Andreas Färber56384e82011-11-30 16:26:21 +01003075}
3076
Avi Kivityde712f92012-01-02 12:41:07 +02003077static const MemoryRegionOps subpage_ram_ops = {
3078 .read = subpage_ram_read,
3079 .write = subpage_ram_write,
3080 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003081};
3082
Anthony Liguoric227f092009-10-01 16:12:16 -05003083static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003084 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003085{
3086 int idx, eidx;
3087
3088 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3089 return -1;
3090 idx = SUBPAGE_IDX(start);
3091 eidx = SUBPAGE_IDX(end);
3092#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003093 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003094 mmio, start, end, idx, eidx, memory);
3095#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003096 if (memory_region_is_ram(phys_sections[section].mr)) {
3097 MemoryRegionSection new_section = phys_sections[section];
3098 new_section.mr = &io_mem_subpage_ram;
3099 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003100 }
blueswir1db7b5422007-05-26 17:36:03 +00003101 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003102 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003103 }
3104
3105 return 0;
3106}
3107
Avi Kivity0f0cb162012-02-13 17:14:32 +02003108static subpage_t *subpage_init(target_phys_addr_t base)
blueswir1db7b5422007-05-26 17:36:03 +00003109{
Anthony Liguoric227f092009-10-01 16:12:16 -05003110 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003111
Anthony Liguori7267c092011-08-20 22:09:37 -05003112 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003113
3114 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003115 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3116 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003117 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003118#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003119 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3120 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003121#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003122 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003123
3124 return mmio;
3125}
3126
Avi Kivity5312bd82012-02-12 18:32:55 +02003127static uint16_t dummy_section(MemoryRegion *mr)
3128{
3129 MemoryRegionSection section = {
3130 .mr = mr,
3131 .offset_within_address_space = 0,
3132 .offset_within_region = 0,
3133 .size = UINT64_MAX,
3134 };
3135
3136 return phys_section_add(&section);
3137}
3138
Avi Kivity37ec01d2012-03-08 18:08:35 +02003139MemoryRegion *iotlb_to_region(target_phys_addr_t index)
Avi Kivityaa102232012-03-08 17:06:55 +02003140{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003141 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003142}
3143
Avi Kivitye9179ce2009-06-14 11:38:52 +03003144static void io_mem_init(void)
3145{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003146 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003147 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3148 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3149 "unassigned", UINT64_MAX);
3150 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3151 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003152 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3153 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003154 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3155 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003156}
3157
Avi Kivity50c1e142012-02-08 21:36:02 +02003158static void core_begin(MemoryListener *listener)
3159{
Avi Kivity54688b12012-02-09 17:34:32 +02003160 destroy_all_mappings();
Avi Kivity5312bd82012-02-12 18:32:55 +02003161 phys_sections_clear();
Avi Kivityc19e8802012-02-13 20:25:31 +02003162 phys_map.ptr = PHYS_MAP_NODE_NIL;
Avi Kivity5312bd82012-02-12 18:32:55 +02003163 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003164 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3165 phys_section_rom = dummy_section(&io_mem_rom);
3166 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003167}
3168
Avi Kivity1d711482012-10-02 18:54:45 +02003169static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003170{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003171 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003172
3173 /* since each CPU stores ram addresses in its TLB cache, we must
3174 reset the modified entries */
3175 /* XXX: slow ! */
3176 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3177 tlb_flush(env, 1);
3178 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003179}
3180
Avi Kivity93632742012-02-08 16:54:16 +02003181static void core_region_add(MemoryListener *listener,
3182 MemoryRegionSection *section)
3183{
Avi Kivity4855d412012-02-08 21:16:05 +02003184 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity93632742012-02-08 16:54:16 +02003185}
3186
Avi Kivity50c1e142012-02-08 21:36:02 +02003187static void core_region_nop(MemoryListener *listener,
3188 MemoryRegionSection *section)
3189{
Avi Kivity54688b12012-02-09 17:34:32 +02003190 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity50c1e142012-02-08 21:36:02 +02003191}
3192
Avi Kivity93632742012-02-08 16:54:16 +02003193static void core_log_global_start(MemoryListener *listener)
3194{
3195 cpu_physical_memory_set_dirty_tracking(1);
3196}
3197
3198static void core_log_global_stop(MemoryListener *listener)
3199{
3200 cpu_physical_memory_set_dirty_tracking(0);
3201}
3202
Avi Kivity4855d412012-02-08 21:16:05 +02003203static void io_region_add(MemoryListener *listener,
3204 MemoryRegionSection *section)
3205{
Avi Kivitya2d33522012-03-05 17:40:12 +02003206 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3207
3208 mrio->mr = section->mr;
3209 mrio->offset = section->offset_within_region;
3210 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003211 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003212 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003213}
3214
3215static void io_region_del(MemoryListener *listener,
3216 MemoryRegionSection *section)
3217{
3218 isa_unassign_ioport(section->offset_within_address_space, section->size);
3219}
3220
Avi Kivity93632742012-02-08 16:54:16 +02003221static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003222 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02003223 .region_add = core_region_add,
Avi Kivity50c1e142012-02-08 21:36:02 +02003224 .region_nop = core_region_nop,
Avi Kivity93632742012-02-08 16:54:16 +02003225 .log_global_start = core_log_global_start,
3226 .log_global_stop = core_log_global_stop,
Avi Kivity93632742012-02-08 16:54:16 +02003227 .priority = 0,
3228};
3229
Avi Kivity4855d412012-02-08 21:16:05 +02003230static MemoryListener io_memory_listener = {
3231 .region_add = io_region_add,
3232 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02003233 .priority = 0,
3234};
3235
Avi Kivity1d711482012-10-02 18:54:45 +02003236static MemoryListener tcg_memory_listener = {
3237 .commit = tcg_commit,
3238};
3239
Avi Kivity62152b82011-07-26 14:26:14 +03003240static void memory_map_init(void)
3241{
Anthony Liguori7267c092011-08-20 22:09:37 -05003242 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003243 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003244 address_space_init(&address_space_memory, system_memory);
3245 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03003246
Anthony Liguori7267c092011-08-20 22:09:37 -05003247 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003248 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003249 address_space_init(&address_space_io, system_io);
3250 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02003251
Avi Kivityf6790af2012-10-02 20:13:51 +02003252 memory_listener_register(&core_memory_listener, &address_space_memory);
3253 memory_listener_register(&io_memory_listener, &address_space_io);
3254 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03003255}
3256
3257MemoryRegion *get_system_memory(void)
3258{
3259 return system_memory;
3260}
3261
Avi Kivity309cb472011-08-08 16:09:03 +03003262MemoryRegion *get_system_io(void)
3263{
3264 return system_io;
3265}
3266
pbrooke2eef172008-06-08 01:09:01 +00003267#endif /* !defined(CONFIG_USER_ONLY) */
3268
bellard13eb76e2004-01-24 15:23:36 +00003269/* physical memory access (slow version, mainly for debug) */
3270#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003271int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003272 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003273{
3274 int l, flags;
3275 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003276 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003277
3278 while (len > 0) {
3279 page = addr & TARGET_PAGE_MASK;
3280 l = (page + TARGET_PAGE_SIZE) - addr;
3281 if (l > len)
3282 l = len;
3283 flags = page_get_flags(page);
3284 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003285 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003286 if (is_write) {
3287 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003288 return -1;
bellard579a97f2007-11-11 14:26:47 +00003289 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003290 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003291 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003292 memcpy(p, buf, l);
3293 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003294 } else {
3295 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003296 return -1;
bellard579a97f2007-11-11 14:26:47 +00003297 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003298 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003299 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003300 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003301 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003302 }
3303 len -= l;
3304 buf += l;
3305 addr += l;
3306 }
Paul Brooka68fe892010-03-01 00:08:59 +00003307 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003308}
bellard8df1cd02005-01-28 22:37:22 +00003309
bellard13eb76e2004-01-24 15:23:36 +00003310#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003311
3312static void invalidate_and_set_dirty(target_phys_addr_t addr,
3313 target_phys_addr_t length)
3314{
3315 if (!cpu_physical_memory_is_dirty(addr)) {
3316 /* invalidate code */
3317 tb_invalidate_phys_page_range(addr, addr + length, 0);
3318 /* set dirty bit */
3319 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
3320 }
Anthony PERARDe2269392012-10-03 13:49:22 +00003321 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003322}
3323
Anthony Liguoric227f092009-10-01 16:12:16 -05003324void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003325 int len, int is_write)
3326{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003327 int l;
bellard13eb76e2004-01-24 15:23:36 +00003328 uint8_t *ptr;
3329 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003330 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003331 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003332
bellard13eb76e2004-01-24 15:23:36 +00003333 while (len > 0) {
3334 page = addr & TARGET_PAGE_MASK;
3335 l = (page + TARGET_PAGE_SIZE) - addr;
3336 if (l > len)
3337 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003338 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003339
bellard13eb76e2004-01-24 15:23:36 +00003340 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003341 if (!memory_region_is_ram(section->mr)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003342 target_phys_addr_t addr1;
Blue Swirlcc5bea62012-04-14 14:56:48 +00003343 addr1 = memory_region_section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003344 /* XXX: could force cpu_single_env to NULL to avoid
3345 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003346 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003347 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003348 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003349 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003350 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003351 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003352 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003353 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003354 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003355 l = 2;
3356 } else {
bellard1c213d12005-09-03 10:49:04 +00003357 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003358 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003359 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003360 l = 1;
3361 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003362 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003363 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003364 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003365 + memory_region_section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003366 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003367 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003368 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003369 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003370 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003371 }
3372 } else {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003373 if (!(memory_region_is_ram(section->mr) ||
3374 memory_region_is_romd(section->mr))) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003375 target_phys_addr_t addr1;
bellard13eb76e2004-01-24 15:23:36 +00003376 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003377 addr1 = memory_region_section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003378 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003379 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003380 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003381 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003382 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003383 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003384 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003385 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003386 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003387 l = 2;
3388 } else {
bellard1c213d12005-09-03 10:49:04 +00003389 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003390 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003391 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003392 l = 1;
3393 }
3394 } else {
3395 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003396 ptr = qemu_get_ram_ptr(section->mr->ram_addr
Blue Swirlcc5bea62012-04-14 14:56:48 +00003397 + memory_region_section_addr(section,
3398 addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003399 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003400 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003401 }
3402 }
3403 len -= l;
3404 buf += l;
3405 addr += l;
3406 }
3407}
bellard8df1cd02005-01-28 22:37:22 +00003408
bellardd0ecd2a2006-04-23 17:14:48 +00003409/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003410void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003411 const uint8_t *buf, int len)
3412{
3413 int l;
3414 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003415 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003416 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003417
bellardd0ecd2a2006-04-23 17:14:48 +00003418 while (len > 0) {
3419 page = addr & TARGET_PAGE_MASK;
3420 l = (page + TARGET_PAGE_SIZE) - addr;
3421 if (l > len)
3422 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003423 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003424
Blue Swirlcc5bea62012-04-14 14:56:48 +00003425 if (!(memory_region_is_ram(section->mr) ||
3426 memory_region_is_romd(section->mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00003427 /* do nothing */
3428 } else {
3429 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003430 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003431 + memory_region_section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003432 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003433 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003434 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003435 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003436 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003437 }
3438 len -= l;
3439 buf += l;
3440 addr += l;
3441 }
3442}
3443
aliguori6d16c2f2009-01-22 16:59:11 +00003444typedef struct {
3445 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003446 target_phys_addr_t addr;
3447 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003448} BounceBuffer;
3449
3450static BounceBuffer bounce;
3451
aliguoriba223c22009-01-22 16:59:16 +00003452typedef struct MapClient {
3453 void *opaque;
3454 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003455 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003456} MapClient;
3457
Blue Swirl72cf2d42009-09-12 07:36:22 +00003458static QLIST_HEAD(map_client_list, MapClient) map_client_list
3459 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003460
3461void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3462{
Anthony Liguori7267c092011-08-20 22:09:37 -05003463 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003464
3465 client->opaque = opaque;
3466 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003467 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003468 return client;
3469}
3470
3471void cpu_unregister_map_client(void *_client)
3472{
3473 MapClient *client = (MapClient *)_client;
3474
Blue Swirl72cf2d42009-09-12 07:36:22 +00003475 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003476 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003477}
3478
3479static void cpu_notify_map_clients(void)
3480{
3481 MapClient *client;
3482
Blue Swirl72cf2d42009-09-12 07:36:22 +00003483 while (!QLIST_EMPTY(&map_client_list)) {
3484 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003485 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003486 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003487 }
3488}
3489
aliguori6d16c2f2009-01-22 16:59:11 +00003490/* Map a physical memory region into a host virtual address.
3491 * May map a subset of the requested range, given by and returned in *plen.
3492 * May return NULL if resources needed to perform the mapping are exhausted.
3493 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003494 * Use cpu_register_map_client() to know when retrying the map operation is
3495 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003496 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003497void *cpu_physical_memory_map(target_phys_addr_t addr,
3498 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003499 int is_write)
3500{
Anthony Liguoric227f092009-10-01 16:12:16 -05003501 target_phys_addr_t len = *plen;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003502 target_phys_addr_t todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003503 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003504 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003505 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003506 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003507 ram_addr_t rlen;
3508 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003509
3510 while (len > 0) {
3511 page = addr & TARGET_PAGE_MASK;
3512 l = (page + TARGET_PAGE_SIZE) - addr;
3513 if (l > len)
3514 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003515 section = phys_page_find(page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003516
Avi Kivityf3705d52012-03-08 16:16:34 +02003517 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003518 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003519 break;
3520 }
3521 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3522 bounce.addr = addr;
3523 bounce.len = l;
3524 if (!is_write) {
Stefan Weil54f7b4a2011-04-10 18:23:39 +02003525 cpu_physical_memory_read(addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003526 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003527
3528 *plen = l;
3529 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003530 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003531 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003532 raddr = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003533 + memory_region_section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003534 }
aliguori6d16c2f2009-01-22 16:59:11 +00003535
3536 len -= l;
3537 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003538 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00003539 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003540 rlen = todo;
3541 ret = qemu_ram_ptr_length(raddr, &rlen);
3542 *plen = rlen;
3543 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003544}
3545
3546/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3547 * Will also mark the memory as dirty if is_write == 1. access_len gives
3548 * the amount of memory that was actually read or written by the caller.
3549 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003550void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3551 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003552{
3553 if (buffer != bounce.buffer) {
3554 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003555 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003556 while (access_len) {
3557 unsigned l;
3558 l = TARGET_PAGE_SIZE;
3559 if (l > access_len)
3560 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003561 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003562 addr1 += l;
3563 access_len -= l;
3564 }
3565 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003566 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003567 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003568 }
aliguori6d16c2f2009-01-22 16:59:11 +00003569 return;
3570 }
3571 if (is_write) {
3572 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3573 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003574 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003575 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003576 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003577}
bellardd0ecd2a2006-04-23 17:14:48 +00003578
bellard8df1cd02005-01-28 22:37:22 +00003579/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003580static inline uint32_t ldl_phys_internal(target_phys_addr_t addr,
3581 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003582{
bellard8df1cd02005-01-28 22:37:22 +00003583 uint8_t *ptr;
3584 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003585 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003586
Avi Kivity06ef3522012-02-13 16:11:22 +02003587 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003588
Blue Swirlcc5bea62012-04-14 14:56:48 +00003589 if (!(memory_region_is_ram(section->mr) ||
3590 memory_region_is_romd(section->mr))) {
bellard8df1cd02005-01-28 22:37:22 +00003591 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003592 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003593 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003594#if defined(TARGET_WORDS_BIGENDIAN)
3595 if (endian == DEVICE_LITTLE_ENDIAN) {
3596 val = bswap32(val);
3597 }
3598#else
3599 if (endian == DEVICE_BIG_ENDIAN) {
3600 val = bswap32(val);
3601 }
3602#endif
bellard8df1cd02005-01-28 22:37:22 +00003603 } else {
3604 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003605 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003606 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003607 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003608 switch (endian) {
3609 case DEVICE_LITTLE_ENDIAN:
3610 val = ldl_le_p(ptr);
3611 break;
3612 case DEVICE_BIG_ENDIAN:
3613 val = ldl_be_p(ptr);
3614 break;
3615 default:
3616 val = ldl_p(ptr);
3617 break;
3618 }
bellard8df1cd02005-01-28 22:37:22 +00003619 }
3620 return val;
3621}
3622
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003623uint32_t ldl_phys(target_phys_addr_t addr)
3624{
3625 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3626}
3627
3628uint32_t ldl_le_phys(target_phys_addr_t addr)
3629{
3630 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3631}
3632
3633uint32_t ldl_be_phys(target_phys_addr_t addr)
3634{
3635 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
3636}
3637
bellard84b7b8e2005-11-28 21:19:04 +00003638/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003639static inline uint64_t ldq_phys_internal(target_phys_addr_t addr,
3640 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003641{
bellard84b7b8e2005-11-28 21:19:04 +00003642 uint8_t *ptr;
3643 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003644 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00003645
Avi Kivity06ef3522012-02-13 16:11:22 +02003646 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003647
Blue Swirlcc5bea62012-04-14 14:56:48 +00003648 if (!(memory_region_is_ram(section->mr) ||
3649 memory_region_is_romd(section->mr))) {
bellard84b7b8e2005-11-28 21:19:04 +00003650 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003651 addr = memory_region_section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003652
3653 /* XXX This is broken when device endian != cpu endian.
3654 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00003655#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003656 val = io_mem_read(section->mr, addr, 4) << 32;
3657 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00003658#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003659 val = io_mem_read(section->mr, addr, 4);
3660 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00003661#endif
3662 } else {
3663 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003664 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003665 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003666 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003667 switch (endian) {
3668 case DEVICE_LITTLE_ENDIAN:
3669 val = ldq_le_p(ptr);
3670 break;
3671 case DEVICE_BIG_ENDIAN:
3672 val = ldq_be_p(ptr);
3673 break;
3674 default:
3675 val = ldq_p(ptr);
3676 break;
3677 }
bellard84b7b8e2005-11-28 21:19:04 +00003678 }
3679 return val;
3680}
3681
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003682uint64_t ldq_phys(target_phys_addr_t addr)
3683{
3684 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3685}
3686
3687uint64_t ldq_le_phys(target_phys_addr_t addr)
3688{
3689 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3690}
3691
3692uint64_t ldq_be_phys(target_phys_addr_t addr)
3693{
3694 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
3695}
3696
bellardaab33092005-10-30 20:48:42 +00003697/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003698uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003699{
3700 uint8_t val;
3701 cpu_physical_memory_read(addr, &val, 1);
3702 return val;
3703}
3704
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003705/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003706static inline uint32_t lduw_phys_internal(target_phys_addr_t addr,
3707 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003708{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003709 uint8_t *ptr;
3710 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003711 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003712
Avi Kivity06ef3522012-02-13 16:11:22 +02003713 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003714
Blue Swirlcc5bea62012-04-14 14:56:48 +00003715 if (!(memory_region_is_ram(section->mr) ||
3716 memory_region_is_romd(section->mr))) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003717 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003718 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003719 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003720#if defined(TARGET_WORDS_BIGENDIAN)
3721 if (endian == DEVICE_LITTLE_ENDIAN) {
3722 val = bswap16(val);
3723 }
3724#else
3725 if (endian == DEVICE_BIG_ENDIAN) {
3726 val = bswap16(val);
3727 }
3728#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003729 } else {
3730 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003731 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003732 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003733 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003734 switch (endian) {
3735 case DEVICE_LITTLE_ENDIAN:
3736 val = lduw_le_p(ptr);
3737 break;
3738 case DEVICE_BIG_ENDIAN:
3739 val = lduw_be_p(ptr);
3740 break;
3741 default:
3742 val = lduw_p(ptr);
3743 break;
3744 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003745 }
3746 return val;
bellardaab33092005-10-30 20:48:42 +00003747}
3748
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003749uint32_t lduw_phys(target_phys_addr_t addr)
3750{
3751 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3752}
3753
3754uint32_t lduw_le_phys(target_phys_addr_t addr)
3755{
3756 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3757}
3758
3759uint32_t lduw_be_phys(target_phys_addr_t addr)
3760{
3761 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
3762}
3763
bellard8df1cd02005-01-28 22:37:22 +00003764/* warning: addr must be aligned. The ram page is not masked as dirty
3765 and the code inside is not invalidated. It is useful if the dirty
3766 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003767void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003768{
bellard8df1cd02005-01-28 22:37:22 +00003769 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003770 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003771
Avi Kivity06ef3522012-02-13 16:11:22 +02003772 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003773
Avi Kivityf3705d52012-03-08 16:16:34 +02003774 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003775 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003776 if (memory_region_is_ram(section->mr)) {
3777 section = &phys_sections[phys_section_rom];
3778 }
3779 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003780 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003781 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003782 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003783 + memory_region_section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00003784 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003785 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003786
3787 if (unlikely(in_migration)) {
3788 if (!cpu_physical_memory_is_dirty(addr1)) {
3789 /* invalidate code */
3790 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3791 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003792 cpu_physical_memory_set_dirty_flags(
3793 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003794 }
3795 }
bellard8df1cd02005-01-28 22:37:22 +00003796 }
3797}
3798
Anthony Liguoric227f092009-10-01 16:12:16 -05003799void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003800{
j_mayerbc98a7e2007-04-04 07:55:12 +00003801 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003802 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00003803
Avi Kivity06ef3522012-02-13 16:11:22 +02003804 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003805
Avi Kivityf3705d52012-03-08 16:16:34 +02003806 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003807 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003808 if (memory_region_is_ram(section->mr)) {
3809 section = &phys_sections[phys_section_rom];
3810 }
j_mayerbc98a7e2007-04-04 07:55:12 +00003811#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003812 io_mem_write(section->mr, addr, val >> 32, 4);
3813 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003814#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003815 io_mem_write(section->mr, addr, (uint32_t)val, 4);
3816 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003817#endif
3818 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003819 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003820 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003821 + memory_region_section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00003822 stq_p(ptr, val);
3823 }
3824}
3825
bellard8df1cd02005-01-28 22:37:22 +00003826/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003827static inline void stl_phys_internal(target_phys_addr_t addr, uint32_t val,
3828 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003829{
bellard8df1cd02005-01-28 22:37:22 +00003830 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003831 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003832
Avi Kivity06ef3522012-02-13 16:11:22 +02003833 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003834
Avi Kivityf3705d52012-03-08 16:16:34 +02003835 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003836 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003837 if (memory_region_is_ram(section->mr)) {
3838 section = &phys_sections[phys_section_rom];
3839 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003840#if defined(TARGET_WORDS_BIGENDIAN)
3841 if (endian == DEVICE_LITTLE_ENDIAN) {
3842 val = bswap32(val);
3843 }
3844#else
3845 if (endian == DEVICE_BIG_ENDIAN) {
3846 val = bswap32(val);
3847 }
3848#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003849 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003850 } else {
3851 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003852 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003853 + memory_region_section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00003854 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003855 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003856 switch (endian) {
3857 case DEVICE_LITTLE_ENDIAN:
3858 stl_le_p(ptr, val);
3859 break;
3860 case DEVICE_BIG_ENDIAN:
3861 stl_be_p(ptr, val);
3862 break;
3863 default:
3864 stl_p(ptr, val);
3865 break;
3866 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003867 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00003868 }
3869}
3870
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003871void stl_phys(target_phys_addr_t addr, uint32_t val)
3872{
3873 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3874}
3875
3876void stl_le_phys(target_phys_addr_t addr, uint32_t val)
3877{
3878 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3879}
3880
3881void stl_be_phys(target_phys_addr_t addr, uint32_t val)
3882{
3883 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3884}
3885
bellardaab33092005-10-30 20:48:42 +00003886/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003887void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003888{
3889 uint8_t v = val;
3890 cpu_physical_memory_write(addr, &v, 1);
3891}
3892
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003893/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003894static inline void stw_phys_internal(target_phys_addr_t addr, uint32_t val,
3895 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003896{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003897 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003898 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003899
Avi Kivity06ef3522012-02-13 16:11:22 +02003900 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003901
Avi Kivityf3705d52012-03-08 16:16:34 +02003902 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003903 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003904 if (memory_region_is_ram(section->mr)) {
3905 section = &phys_sections[phys_section_rom];
3906 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003907#if defined(TARGET_WORDS_BIGENDIAN)
3908 if (endian == DEVICE_LITTLE_ENDIAN) {
3909 val = bswap16(val);
3910 }
3911#else
3912 if (endian == DEVICE_BIG_ENDIAN) {
3913 val = bswap16(val);
3914 }
3915#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003916 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003917 } else {
3918 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003919 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003920 + memory_region_section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003921 /* RAM case */
3922 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003923 switch (endian) {
3924 case DEVICE_LITTLE_ENDIAN:
3925 stw_le_p(ptr, val);
3926 break;
3927 case DEVICE_BIG_ENDIAN:
3928 stw_be_p(ptr, val);
3929 break;
3930 default:
3931 stw_p(ptr, val);
3932 break;
3933 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003934 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003935 }
bellardaab33092005-10-30 20:48:42 +00003936}
3937
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003938void stw_phys(target_phys_addr_t addr, uint32_t val)
3939{
3940 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3941}
3942
3943void stw_le_phys(target_phys_addr_t addr, uint32_t val)
3944{
3945 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3946}
3947
3948void stw_be_phys(target_phys_addr_t addr, uint32_t val)
3949{
3950 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3951}
3952
bellardaab33092005-10-30 20:48:42 +00003953/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003954void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003955{
3956 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01003957 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00003958}
3959
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003960void stq_le_phys(target_phys_addr_t addr, uint64_t val)
3961{
3962 val = cpu_to_le64(val);
3963 cpu_physical_memory_write(addr, &val, 8);
3964}
3965
3966void stq_be_phys(target_phys_addr_t addr, uint64_t val)
3967{
3968 val = cpu_to_be64(val);
3969 cpu_physical_memory_write(addr, &val, 8);
3970}
3971
aliguori5e2972f2009-03-28 17:51:36 +00003972/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01003973int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003974 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003975{
3976 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003977 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003978 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003979
3980 while (len > 0) {
3981 page = addr & TARGET_PAGE_MASK;
3982 phys_addr = cpu_get_phys_page_debug(env, page);
3983 /* if no physical page mapped, return an error */
3984 if (phys_addr == -1)
3985 return -1;
3986 l = (page + TARGET_PAGE_SIZE) - addr;
3987 if (l > len)
3988 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003989 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003990 if (is_write)
3991 cpu_physical_memory_write_rom(phys_addr, buf, l);
3992 else
aliguori5e2972f2009-03-28 17:51:36 +00003993 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003994 len -= l;
3995 buf += l;
3996 addr += l;
3997 }
3998 return 0;
3999}
Paul Brooka68fe892010-03-01 00:08:59 +00004000#endif
bellard13eb76e2004-01-24 15:23:36 +00004001
pbrook2e70f6e2008-06-29 01:03:05 +00004002/* in deterministic execution mode, instructions doing device I/Os
4003 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004004void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004005{
4006 TranslationBlock *tb;
4007 uint32_t n, cflags;
4008 target_ulong pc, cs_base;
4009 uint64_t flags;
4010
Blue Swirl20503962012-04-09 14:20:20 +00004011 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004012 if (!tb) {
4013 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004014 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004015 }
4016 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004017 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004018 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004019 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004020 n = n - env->icount_decr.u16.low;
4021 /* Generate a new TB ending on the I/O insn. */
4022 n++;
4023 /* On MIPS and SH, delay slot instructions can only be restarted if
4024 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004025 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004026 branch. */
4027#if defined(TARGET_MIPS)
4028 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4029 env->active_tc.PC -= 4;
4030 env->icount_decr.u16.low++;
4031 env->hflags &= ~MIPS_HFLAG_BMASK;
4032 }
4033#elif defined(TARGET_SH4)
4034 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4035 && n > 1) {
4036 env->pc -= 2;
4037 env->icount_decr.u16.low++;
4038 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4039 }
4040#endif
4041 /* This should never happen. */
4042 if (n > CF_COUNT_MASK)
4043 cpu_abort(env, "TB too big during recompile");
4044
4045 cflags = n | CF_LAST_IO;
4046 pc = tb->pc;
4047 cs_base = tb->cs_base;
4048 flags = tb->flags;
4049 tb_phys_invalidate(tb, -1);
4050 /* FIXME: In theory this could raise an exception. In practice
4051 we have already translated the block once so it's probably ok. */
4052 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004053 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004054 the first in the TB) then we end up generating a whole new TB and
4055 repeating the fault, which is horribly inefficient.
4056 Better would be to execute just this insn uncached, or generate a
4057 second new TB. */
4058 cpu_resume_from_signal(env, NULL);
4059}
4060
Paul Brookb3755a92010-03-12 16:54:58 +00004061#if !defined(CONFIG_USER_ONLY)
4062
Stefan Weil055403b2010-10-22 23:03:32 +02004063void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004064{
4065 int i, target_code_size, max_target_code_size;
4066 int direct_jmp_count, direct_jmp2_count, cross_page;
4067 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004068
bellarde3db7222005-01-26 22:00:47 +00004069 target_code_size = 0;
4070 max_target_code_size = 0;
4071 cross_page = 0;
4072 direct_jmp_count = 0;
4073 direct_jmp2_count = 0;
4074 for(i = 0; i < nb_tbs; i++) {
4075 tb = &tbs[i];
4076 target_code_size += tb->size;
4077 if (tb->size > max_target_code_size)
4078 max_target_code_size = tb->size;
4079 if (tb->page_addr[1] != -1)
4080 cross_page++;
4081 if (tb->tb_next_offset[0] != 0xffff) {
4082 direct_jmp_count++;
4083 if (tb->tb_next_offset[1] != 0xffff) {
4084 direct_jmp2_count++;
4085 }
4086 }
4087 }
4088 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004089 cpu_fprintf(f, "Translation buffer state:\n");
Stefan Weil055403b2010-10-22 23:03:32 +02004090 cpu_fprintf(f, "gen code size %td/%ld\n",
bellard26a5f132008-05-28 12:30:31 +00004091 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4092 cpu_fprintf(f, "TB count %d/%d\n",
4093 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004094 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004095 nb_tbs ? target_code_size / nb_tbs : 0,
4096 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004097 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004098 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4099 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004100 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4101 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004102 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4103 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004104 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004105 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4106 direct_jmp2_count,
4107 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004108 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004109 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4110 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4111 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004112 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004113}
4114
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004115/*
4116 * A helper function for the _utterly broken_ virtio device model to find out if
4117 * it's running on a big endian machine. Don't do this at home kids!
4118 */
4119bool virtio_is_big_endian(void);
4120bool virtio_is_big_endian(void)
4121{
4122#if defined(TARGET_WORDS_BIGENDIAN)
4123 return true;
4124#else
4125 return false;
4126#endif
4127}
4128
bellard61382a52003-10-27 21:22:23 +00004129#endif
Wen Congyang76f35532012-05-07 12:04:18 +08004130
4131#ifndef CONFIG_USER_ONLY
4132bool cpu_physical_memory_is_io(target_phys_addr_t phys_addr)
4133{
4134 MemoryRegionSection *section;
4135
4136 section = phys_page_find(phys_addr >> TARGET_PAGE_BITS);
4137
4138 return !(memory_region_is_ram(section->mr) ||
4139 memory_region_is_romd(section->mr));
4140}
4141#endif