blob: eb0ec93f9a71fce435a0b8eacc9536e26df1084c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Blue Swirl0cac1b62012-04-09 16:50:52 +000060#include "cputlb.h"
61
Avi Kivity7762c2c2012-09-20 16:02:51 +030062#include "memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020063
bellardfd6ce8f2003-05-14 19:00:11 +000064//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000065//#define DEBUG_FLUSH
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020082static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
Richard Henderson9b9c37c2012-09-21 10:34:21 -070088#if defined(__arm__) || defined(__sparc__)
blueswir1141ac462008-07-26 15:05:57 +000089/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weil68409812012-04-04 07:45:21 +020095#elif defined(_WIN32) && !defined(_WIN64)
Stefan Weilf8e2af12009-06-18 23:04:48 +020096#define code_gen_section \
97 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000098#else
99#define code_gen_section \
100 __attribute__((aligned (32)))
101#endif
102
103uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000104static uint8_t *code_gen_buffer;
105static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000106/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static unsigned long code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200108static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000109
pbrooke2eef172008-06-08 01:09:01 +0000110#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000111int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000112static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000113
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200114RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300115
116static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300117static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300118
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200119MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200120static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200121
pbrooke2eef172008-06-08 01:09:01 +0000122#endif
bellard9fa3e852004-01-04 18:06:42 +0000123
Andreas Färber9349b4f2012-03-14 01:38:32 +0100124CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000125/* current CPU in the current thread. It is only valid inside
126 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100127DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000128/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000129 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000130 2 = Adaptive rate instruction counting. */
131int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000132
bellard54936002003-05-13 00:25:15 +0000133typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000134 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000135 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000136 /* in order to optimize self modifying code, we count the number
137 of lookups we do to a given page to use a bitmap */
138 unsigned int code_write_count;
139 uint8_t *code_bitmap;
140#if defined(CONFIG_USER_ONLY)
141 unsigned long flags;
142#endif
bellard54936002003-05-13 00:25:15 +0000143} PageDesc;
144
Paul Brook41c1b1c2010-03-12 16:54:58 +0000145/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800146 while in user mode we want it to be based on virtual addresses. */
147#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000148#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
149# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
150#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800151# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000152#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000153#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800154# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000155#endif
bellard54936002003-05-13 00:25:15 +0000156
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800157/* Size of the L2 (and L3, etc) page tables. */
158#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000159#define L2_SIZE (1 << L2_BITS)
160
Avi Kivity3eef53d2012-02-10 14:57:31 +0200161#define P_L2_LEVELS \
162 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
163
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800164/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800165#define V_L1_BITS_REM \
166 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
167
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800168#if V_L1_BITS_REM < 4
169#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
170#else
171#define V_L1_BITS V_L1_BITS_REM
172#endif
173
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800174#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
175
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800176#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
177
Stefan Weilc6d50672012-03-16 20:23:49 +0100178uintptr_t qemu_real_host_page_size;
179uintptr_t qemu_host_page_size;
180uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000181
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800182/* This is a multi-level map on the virtual address space.
183 The bottom level has pointers to PageDesc. */
184static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000185
pbrooke2eef172008-06-08 01:09:01 +0000186#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200187typedef struct PhysPageEntry PhysPageEntry;
188
Avi Kivity5312bd82012-02-12 18:32:55 +0200189static MemoryRegionSection *phys_sections;
190static unsigned phys_sections_nb, phys_sections_nb_alloc;
191static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200192static uint16_t phys_section_notdirty;
193static uint16_t phys_section_rom;
194static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200195
Avi Kivity4346ae32012-02-10 17:00:01 +0200196struct PhysPageEntry {
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 uint16_t is_leaf : 1;
198 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
199 uint16_t ptr : 15;
Avi Kivity4346ae32012-02-10 17:00:01 +0200200};
201
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202/* Simple allocator for PhysPageEntry nodes */
203static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
204static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
205
Avi Kivity07f07b32012-02-13 20:45:32 +0200206#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200207
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800208/* This is a multi-level map on the physical address space.
Avi Kivity06ef3522012-02-13 16:11:22 +0200209 The bottom level has pointers to MemoryRegionSections. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200210static PhysPageEntry phys_map = { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
Paul Brook6d9a1302010-02-28 23:55:53 +0000211
pbrooke2eef172008-06-08 01:09:01 +0000212static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300213static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000214
Avi Kivity1ec9b902012-01-02 12:47:48 +0200215static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000216#endif
bellard33417e72003-08-10 21:47:01 +0000217
bellarde3db7222005-01-26 22:00:47 +0000218/* statistics */
bellarde3db7222005-01-26 22:00:47 +0000219static int tb_flush_count;
220static int tb_phys_invalidate_count;
221
bellard7cb69ca2008-05-10 10:55:51 +0000222#ifdef _WIN32
223static void map_exec(void *addr, long size)
224{
225 DWORD old_protect;
226 VirtualProtect(addr, size,
227 PAGE_EXECUTE_READWRITE, &old_protect);
228
229}
230#else
231static void map_exec(void *addr, long size)
232{
bellard43694152008-05-29 09:35:57 +0000233 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000234
bellard43694152008-05-29 09:35:57 +0000235 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000236 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000237 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000238
239 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000240 end += page_size - 1;
241 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000242
243 mprotect((void *)start, end - start,
244 PROT_READ | PROT_WRITE | PROT_EXEC);
245}
246#endif
247
bellardb346ff42003-06-15 20:05:50 +0000248static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000249{
bellard83fb7ad2004-07-05 21:25:26 +0000250 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000251 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000252#ifdef _WIN32
253 {
254 SYSTEM_INFO system_info;
255
256 GetSystemInfo(&system_info);
257 qemu_real_host_page_size = system_info.dwPageSize;
258 }
259#else
260 qemu_real_host_page_size = getpagesize();
261#endif
bellard83fb7ad2004-07-05 21:25:26 +0000262 if (qemu_host_page_size == 0)
263 qemu_host_page_size = qemu_real_host_page_size;
264 if (qemu_host_page_size < TARGET_PAGE_SIZE)
265 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000266 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000267
Paul Brook2e9a5712010-05-05 16:32:59 +0100268#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000269 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100270#ifdef HAVE_KINFO_GETVMMAP
271 struct kinfo_vmentry *freep;
272 int i, cnt;
273
274 freep = kinfo_getvmmap(getpid(), &cnt);
275 if (freep) {
276 mmap_lock();
277 for (i = 0; i < cnt; i++) {
278 unsigned long startaddr, endaddr;
279
280 startaddr = freep[i].kve_start;
281 endaddr = freep[i].kve_end;
282 if (h2g_valid(startaddr)) {
283 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
284
285 if (h2g_valid(endaddr)) {
286 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200287 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100288 } else {
289#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
290 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200291 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100292#endif
293 }
294 }
295 }
296 free(freep);
297 mmap_unlock();
298 }
299#else
balrog50a95692007-12-12 01:16:23 +0000300 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000301
pbrook07765902008-05-31 16:33:53 +0000302 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800303
Aurelien Jarnofd436902010-04-10 17:20:36 +0200304 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000305 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800306 mmap_lock();
307
balrog50a95692007-12-12 01:16:23 +0000308 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800309 unsigned long startaddr, endaddr;
310 int n;
311
312 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
313
314 if (n == 2 && h2g_valid(startaddr)) {
315 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
316
317 if (h2g_valid(endaddr)) {
318 endaddr = h2g(endaddr);
319 } else {
320 endaddr = ~0ul;
321 }
322 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000323 }
324 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800325
balrog50a95692007-12-12 01:16:23 +0000326 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800327 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000328 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100329#endif
balrog50a95692007-12-12 01:16:23 +0000330 }
331#endif
bellard54936002003-05-13 00:25:15 +0000332}
333
Paul Brook41c1b1c2010-03-12 16:54:58 +0000334static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000335{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000336 PageDesc *pd;
337 void **lp;
338 int i;
339
pbrook17e23772008-06-09 13:47:45 +0000340#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500341 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800342# define ALLOC(P, SIZE) \
343 do { \
344 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
345 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800346 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000347#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800348# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500349 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000350#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800351
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800352 /* Level 1. Always allocated. */
353 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
354
355 /* Level 2..N-1. */
356 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
357 void **p = *lp;
358
359 if (p == NULL) {
360 if (!alloc) {
361 return NULL;
362 }
363 ALLOC(p, sizeof(void *) * L2_SIZE);
364 *lp = p;
365 }
366
367 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000368 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800369
370 pd = *lp;
371 if (pd == NULL) {
372 if (!alloc) {
373 return NULL;
374 }
375 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
376 *lp = pd;
377 }
378
379#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800380
381 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000382}
383
Paul Brook41c1b1c2010-03-12 16:54:58 +0000384static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000385{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800386 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000387}
388
Paul Brook6d9a1302010-02-28 23:55:53 +0000389#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200390
Avi Kivityf7bf5462012-02-13 20:12:05 +0200391static void phys_map_node_reserve(unsigned nodes)
392{
393 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
394 typedef PhysPageEntry Node[L2_SIZE];
395 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
396 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
397 phys_map_nodes_nb + nodes);
398 phys_map_nodes = g_renew(Node, phys_map_nodes,
399 phys_map_nodes_nb_alloc);
400 }
401}
402
403static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200404{
405 unsigned i;
406 uint16_t ret;
407
Avi Kivityf7bf5462012-02-13 20:12:05 +0200408 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200409 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200410 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200411 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200412 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200413 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200414 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200415 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200416}
417
418static void phys_map_nodes_reset(void)
419{
420 phys_map_nodes_nb = 0;
421}
422
Avi Kivityf7bf5462012-02-13 20:12:05 +0200423
Avi Kivity29990972012-02-13 20:21:20 +0200424static void phys_page_set_level(PhysPageEntry *lp, target_phys_addr_t *index,
425 target_phys_addr_t *nb, uint16_t leaf,
426 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200427{
428 PhysPageEntry *p;
429 int i;
Avi Kivity07f07b32012-02-13 20:45:32 +0200430 target_phys_addr_t step = (target_phys_addr_t)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200431
Avi Kivity07f07b32012-02-13 20:45:32 +0200432 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200433 lp->ptr = phys_map_node_alloc();
434 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200435 if (level == 0) {
436 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200437 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200438 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200439 }
440 }
441 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200442 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200443 }
Avi Kivity29990972012-02-13 20:21:20 +0200444 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200445
Avi Kivity29990972012-02-13 20:21:20 +0200446 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200447 if ((*index & (step - 1)) == 0 && *nb >= step) {
448 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200449 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200450 *index += step;
451 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200452 } else {
453 phys_page_set_level(lp, index, nb, leaf, level - 1);
454 }
455 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200456 }
457}
458
Avi Kivity29990972012-02-13 20:21:20 +0200459static void phys_page_set(target_phys_addr_t index, target_phys_addr_t nb,
460 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000461{
Avi Kivity29990972012-02-13 20:21:20 +0200462 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200463 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000464
Avi Kivity29990972012-02-13 20:21:20 +0200465 phys_page_set_level(&phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000466}
467
Blue Swirl0cac1b62012-04-09 16:50:52 +0000468MemoryRegionSection *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000469{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200470 PhysPageEntry lp = phys_map;
471 PhysPageEntry *p;
472 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200473 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200474
Avi Kivity07f07b32012-02-13 20:45:32 +0200475 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200476 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200477 goto not_found;
478 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200479 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200480 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200481 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200482
Avi Kivityc19e8802012-02-13 20:25:31 +0200483 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200484not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200485 return &phys_sections[s_index];
486}
487
Blue Swirle5548612012-04-21 13:08:33 +0000488bool memory_region_is_unassigned(MemoryRegion *mr)
489{
490 return mr != &io_mem_ram && mr != &io_mem_rom
491 && mr != &io_mem_notdirty && !mr->rom_device
492 && mr != &io_mem_watch;
493}
494
pbrookc8a706f2008-06-02 16:16:42 +0000495#define mmap_lock() do { } while(0)
496#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000497#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000498
bellard43694152008-05-29 09:35:57 +0000499#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
500
501#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100502/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000503 user mode. It will change when a dedicated libc will be used */
504#define USE_STATIC_CODE_GEN_BUFFER
505#endif
506
507#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200508static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
509 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000510#endif
511
blueswir18fcd3692008-08-17 20:26:25 +0000512static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000513{
bellard43694152008-05-29 09:35:57 +0000514#ifdef USE_STATIC_CODE_GEN_BUFFER
515 code_gen_buffer = static_code_gen_buffer;
516 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
517 map_exec(code_gen_buffer, code_gen_buffer_size);
518#else
bellard26a5f132008-05-28 12:30:31 +0000519 code_gen_buffer_size = tb_size;
520 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000521#if defined(CONFIG_USER_ONLY)
bellard43694152008-05-29 09:35:57 +0000522 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
523#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100524 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000525 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000526#endif
bellard26a5f132008-05-28 12:30:31 +0000527 }
528 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
529 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
530 /* The code gen buffer location may have constraints depending on
531 the host cpu and OS */
532#if defined(__linux__)
533 {
534 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000535 void *start = NULL;
536
bellard26a5f132008-05-28 12:30:31 +0000537 flags = MAP_PRIVATE | MAP_ANONYMOUS;
538#if defined(__x86_64__)
539 flags |= MAP_32BIT;
540 /* Cannot map more than that */
541 if (code_gen_buffer_size > (800 * 1024 * 1024))
542 code_gen_buffer_size = (800 * 1024 * 1024);
Richard Henderson9b9c37c2012-09-21 10:34:21 -0700543#elif defined(__sparc__) && HOST_LONG_BITS == 64
blueswir1141ac462008-07-26 15:05:57 +0000544 // Map the buffer below 2G, so we can use direct calls and branches
Richard Hendersond5dd6962012-09-21 10:40:48 -0700545 start = (void *) 0x40000000UL;
blueswir1141ac462008-07-26 15:05:57 +0000546 if (code_gen_buffer_size > (512 * 1024 * 1024))
547 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000548#elif defined(__arm__)
Aurelien Jarno5c84bd92012-01-07 21:00:25 +0100549 /* Keep the buffer no bigger than 16MB to branch between blocks */
balrog1cb06612008-12-01 02:10:17 +0000550 if (code_gen_buffer_size > 16 * 1024 * 1024)
551 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700552#elif defined(__s390x__)
553 /* Map the buffer so that we can use direct calls and branches. */
554 /* We have a +- 4GB range on the branches; leave some slop. */
555 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
556 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
557 }
558 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000559#endif
blueswir1141ac462008-07-26 15:05:57 +0000560 code_gen_buffer = mmap(start, code_gen_buffer_size,
561 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000562 flags, -1, 0);
563 if (code_gen_buffer == MAP_FAILED) {
564 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
565 exit(1);
566 }
567 }
Bradcbb608a2010-12-20 21:25:40 -0500568#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
Tobias Nygren9f4b09a2011-08-07 09:57:05 +0000569 || defined(__DragonFly__) || defined(__OpenBSD__) \
570 || defined(__NetBSD__)
aliguori06e67a82008-09-27 15:32:41 +0000571 {
572 int flags;
573 void *addr = NULL;
574 flags = MAP_PRIVATE | MAP_ANONYMOUS;
575#if defined(__x86_64__)
576 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
577 * 0x40000000 is free */
578 flags |= MAP_FIXED;
579 addr = (void *)0x40000000;
580 /* Cannot map more than that */
581 if (code_gen_buffer_size > (800 * 1024 * 1024))
582 code_gen_buffer_size = (800 * 1024 * 1024);
Richard Henderson9b9c37c2012-09-21 10:34:21 -0700583#elif defined(__sparc__) && HOST_LONG_BITS == 64
Blue Swirl4cd31ad2011-01-16 08:32:27 +0000584 // Map the buffer below 2G, so we can use direct calls and branches
Richard Hendersond5dd6962012-09-21 10:40:48 -0700585 addr = (void *) 0x40000000UL;
Blue Swirl4cd31ad2011-01-16 08:32:27 +0000586 if (code_gen_buffer_size > (512 * 1024 * 1024)) {
587 code_gen_buffer_size = (512 * 1024 * 1024);
588 }
aliguori06e67a82008-09-27 15:32:41 +0000589#endif
590 code_gen_buffer = mmap(addr, code_gen_buffer_size,
591 PROT_WRITE | PROT_READ | PROT_EXEC,
592 flags, -1, 0);
593 if (code_gen_buffer == MAP_FAILED) {
594 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
595 exit(1);
596 }
597 }
bellard26a5f132008-05-28 12:30:31 +0000598#else
Anthony Liguori7267c092011-08-20 22:09:37 -0500599 code_gen_buffer = g_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000600 map_exec(code_gen_buffer, code_gen_buffer_size);
601#endif
bellard43694152008-05-29 09:35:57 +0000602#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000603 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
Peter Maydella884da82011-06-22 11:58:25 +0100604 code_gen_buffer_max_size = code_gen_buffer_size -
605 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000606 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500607 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000608}
609
610/* Must be called before using the QEMU cpus. 'tb_size' is the size
611 (in bytes) allocated to the translation buffer. Zero means default
612 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200613void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000614{
bellard26a5f132008-05-28 12:30:31 +0000615 cpu_gen_init();
616 code_gen_alloc(tb_size);
617 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700618 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000619 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700620#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
621 /* There's no guest base to take into account, so go ahead and
622 initialize the prologue now. */
623 tcg_prologue_init(&tcg_ctx);
624#endif
bellard26a5f132008-05-28 12:30:31 +0000625}
626
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200627bool tcg_enabled(void)
628{
629 return code_gen_buffer != NULL;
630}
631
632void cpu_exec_init_all(void)
633{
634#if !defined(CONFIG_USER_ONLY)
635 memory_map_init();
636 io_mem_init();
637#endif
638}
639
pbrook9656f322008-07-01 20:01:19 +0000640#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
641
Juan Quintelae59fb372009-09-29 22:48:21 +0200642static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200643{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100644 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200645
aurel323098dba2009-03-07 21:28:24 +0000646 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
647 version_id is increased. */
648 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000649 tlb_flush(env, 1);
650
651 return 0;
652}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200653
654static const VMStateDescription vmstate_cpu_common = {
655 .name = "cpu_common",
656 .version_id = 1,
657 .minimum_version_id = 1,
658 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200659 .post_load = cpu_common_post_load,
660 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100661 VMSTATE_UINT32(halted, CPUArchState),
662 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200663 VMSTATE_END_OF_LIST()
664 }
665};
pbrook9656f322008-07-01 20:01:19 +0000666#endif
667
Andreas Färber9349b4f2012-03-14 01:38:32 +0100668CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400669{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100670 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400671
672 while (env) {
673 if (env->cpu_index == cpu)
674 break;
675 env = env->next_cpu;
676 }
677
678 return env;
679}
680
Andreas Färber9349b4f2012-03-14 01:38:32 +0100681void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000682{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100683 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000684 int cpu_index;
685
pbrookc2764712009-03-07 15:24:59 +0000686#if defined(CONFIG_USER_ONLY)
687 cpu_list_lock();
688#endif
bellard6a00d602005-11-21 23:25:50 +0000689 env->next_cpu = NULL;
690 penv = &first_cpu;
691 cpu_index = 0;
692 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700693 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000694 cpu_index++;
695 }
696 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000697 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000698 QTAILQ_INIT(&env->breakpoints);
699 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100700#ifndef CONFIG_USER_ONLY
701 env->thread_id = qemu_get_thread_id();
702#endif
bellard6a00d602005-11-21 23:25:50 +0000703 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000704#if defined(CONFIG_USER_ONLY)
705 cpu_list_unlock();
706#endif
pbrookb3c77242008-06-30 16:31:04 +0000707#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600708 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
709 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000710 cpu_save, cpu_load, env);
711#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000712}
713
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100714/* Allocate a new translation block. Flush the translation buffer if
715 too many translation blocks or too much generated code. */
716static TranslationBlock *tb_alloc(target_ulong pc)
717{
718 TranslationBlock *tb;
719
720 if (nb_tbs >= code_gen_max_blocks ||
721 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
722 return NULL;
723 tb = &tbs[nb_tbs++];
724 tb->pc = pc;
725 tb->cflags = 0;
726 return tb;
727}
728
729void tb_free(TranslationBlock *tb)
730{
731 /* In practice this is mostly used for single use temporary TB
732 Ignore the hard cases and just back up if this TB happens to
733 be the last one generated. */
734 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
735 code_gen_ptr = tb->tc_ptr;
736 nb_tbs--;
737 }
738}
739
bellard9fa3e852004-01-04 18:06:42 +0000740static inline void invalidate_page_bitmap(PageDesc *p)
741{
742 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500743 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000744 p->code_bitmap = NULL;
745 }
746 p->code_write_count = 0;
747}
748
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800749/* Set to NULL all the 'first_tb' fields in all PageDescs. */
750
751static void page_flush_tb_1 (int level, void **lp)
752{
753 int i;
754
755 if (*lp == NULL) {
756 return;
757 }
758 if (level == 0) {
759 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000760 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800761 pd[i].first_tb = NULL;
762 invalidate_page_bitmap(pd + i);
763 }
764 } else {
765 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000766 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800767 page_flush_tb_1 (level - 1, pp + i);
768 }
769 }
770}
771
bellardfd6ce8f2003-05-14 19:00:11 +0000772static void page_flush_tb(void)
773{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800774 int i;
775 for (i = 0; i < V_L1_SIZE; i++) {
776 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000777 }
778}
779
780/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000781/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100782void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000783{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100784 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000785#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000786 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
787 (unsigned long)(code_gen_ptr - code_gen_buffer),
788 nb_tbs, nb_tbs > 0 ?
789 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000790#endif
bellard26a5f132008-05-28 12:30:31 +0000791 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000792 cpu_abort(env1, "Internal error: code buffer overflow\n");
793
bellardfd6ce8f2003-05-14 19:00:11 +0000794 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000795
bellard6a00d602005-11-21 23:25:50 +0000796 for(env = first_cpu; env != NULL; env = env->next_cpu) {
797 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
798 }
bellard9fa3e852004-01-04 18:06:42 +0000799
bellard8a8a6082004-10-03 13:36:49 +0000800 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000801 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000802
bellardfd6ce8f2003-05-14 19:00:11 +0000803 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000804 /* XXX: flush processor icache at this point if cache flush is
805 expensive */
bellarde3db7222005-01-26 22:00:47 +0000806 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000807}
808
809#ifdef DEBUG_TB_CHECK
810
j_mayerbc98a7e2007-04-04 07:55:12 +0000811static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000812{
813 TranslationBlock *tb;
814 int i;
815 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000816 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
817 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000818 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
819 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000820 printf("ERROR invalidate: address=" TARGET_FMT_lx
821 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000822 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000823 }
824 }
825 }
826}
827
828/* verify that all the pages have correct rights for code */
829static void tb_page_check(void)
830{
831 TranslationBlock *tb;
832 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000833
pbrook99773bd2006-04-16 15:14:59 +0000834 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
835 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000836 flags1 = page_get_flags(tb->pc);
837 flags2 = page_get_flags(tb->pc + tb->size - 1);
838 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
839 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000840 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000841 }
842 }
843 }
844}
845
846#endif
847
848/* invalidate one TB */
849static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
850 int next_offset)
851{
852 TranslationBlock *tb1;
853 for(;;) {
854 tb1 = *ptb;
855 if (tb1 == tb) {
856 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
857 break;
858 }
859 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
860 }
861}
862
bellard9fa3e852004-01-04 18:06:42 +0000863static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
864{
865 TranslationBlock *tb1;
866 unsigned int n1;
867
868 for(;;) {
869 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200870 n1 = (uintptr_t)tb1 & 3;
871 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000872 if (tb1 == tb) {
873 *ptb = tb1->page_next[n1];
874 break;
875 }
876 ptb = &tb1->page_next[n1];
877 }
878}
879
bellardd4e81642003-05-25 16:46:15 +0000880static inline void tb_jmp_remove(TranslationBlock *tb, int n)
881{
882 TranslationBlock *tb1, **ptb;
883 unsigned int n1;
884
885 ptb = &tb->jmp_next[n];
886 tb1 = *ptb;
887 if (tb1) {
888 /* find tb(n) in circular list */
889 for(;;) {
890 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200891 n1 = (uintptr_t)tb1 & 3;
892 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000893 if (n1 == n && tb1 == tb)
894 break;
895 if (n1 == 2) {
896 ptb = &tb1->jmp_first;
897 } else {
898 ptb = &tb1->jmp_next[n1];
899 }
900 }
901 /* now we can suppress tb(n) from the list */
902 *ptb = tb->jmp_next[n];
903
904 tb->jmp_next[n] = NULL;
905 }
906}
907
908/* reset the jump entry 'n' of a TB so that it is not chained to
909 another TB */
910static inline void tb_reset_jump(TranslationBlock *tb, int n)
911{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200912 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000913}
914
Paul Brook41c1b1c2010-03-12 16:54:58 +0000915void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000916{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100917 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000918 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000919 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000920 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000921 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000922
bellard9fa3e852004-01-04 18:06:42 +0000923 /* remove the TB from the hash list */
924 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
925 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000926 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000927 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000928
bellard9fa3e852004-01-04 18:06:42 +0000929 /* remove the TB from the page list */
930 if (tb->page_addr[0] != page_addr) {
931 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
932 tb_page_remove(&p->first_tb, tb);
933 invalidate_page_bitmap(p);
934 }
935 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
936 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
937 tb_page_remove(&p->first_tb, tb);
938 invalidate_page_bitmap(p);
939 }
940
bellard8a40a182005-11-20 10:35:40 +0000941 tb_invalidated_flag = 1;
942
943 /* remove the TB from the hash list */
944 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000945 for(env = first_cpu; env != NULL; env = env->next_cpu) {
946 if (env->tb_jmp_cache[h] == tb)
947 env->tb_jmp_cache[h] = NULL;
948 }
bellard8a40a182005-11-20 10:35:40 +0000949
950 /* suppress this TB from the two jump lists */
951 tb_jmp_remove(tb, 0);
952 tb_jmp_remove(tb, 1);
953
954 /* suppress any remaining jumps to this TB */
955 tb1 = tb->jmp_first;
956 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200957 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000958 if (n1 == 2)
959 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200960 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000961 tb2 = tb1->jmp_next[n1];
962 tb_reset_jump(tb1, n1);
963 tb1->jmp_next[n1] = NULL;
964 tb1 = tb2;
965 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200966 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000967
bellarde3db7222005-01-26 22:00:47 +0000968 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000969}
970
971static inline void set_bits(uint8_t *tab, int start, int len)
972{
973 int end, mask, end1;
974
975 end = start + len;
976 tab += start >> 3;
977 mask = 0xff << (start & 7);
978 if ((start & ~7) == (end & ~7)) {
979 if (start < end) {
980 mask &= ~(0xff << (end & 7));
981 *tab |= mask;
982 }
983 } else {
984 *tab++ |= mask;
985 start = (start + 8) & ~7;
986 end1 = end & ~7;
987 while (start < end1) {
988 *tab++ = 0xff;
989 start += 8;
990 }
991 if (start < end) {
992 mask = ~(0xff << (end & 7));
993 *tab |= mask;
994 }
995 }
996}
997
998static void build_page_bitmap(PageDesc *p)
999{
1000 int n, tb_start, tb_end;
1001 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001002
Anthony Liguori7267c092011-08-20 22:09:37 -05001003 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001004
1005 tb = p->first_tb;
1006 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001007 n = (uintptr_t)tb & 3;
1008 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001009 /* NOTE: this is subtle as a TB may span two physical pages */
1010 if (n == 0) {
1011 /* NOTE: tb_end may be after the end of the page, but
1012 it is not a problem */
1013 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1014 tb_end = tb_start + tb->size;
1015 if (tb_end > TARGET_PAGE_SIZE)
1016 tb_end = TARGET_PAGE_SIZE;
1017 } else {
1018 tb_start = 0;
1019 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1020 }
1021 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1022 tb = tb->page_next[n];
1023 }
1024}
1025
Andreas Färber9349b4f2012-03-14 01:38:32 +01001026TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001027 target_ulong pc, target_ulong cs_base,
1028 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001029{
1030 TranslationBlock *tb;
1031 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001032 tb_page_addr_t phys_pc, phys_page2;
1033 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001034 int code_gen_size;
1035
Paul Brook41c1b1c2010-03-12 16:54:58 +00001036 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001037 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001038 if (!tb) {
1039 /* flush must be done */
1040 tb_flush(env);
1041 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001042 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001043 /* Don't forget to invalidate previous TB info. */
1044 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001045 }
1046 tc_ptr = code_gen_ptr;
1047 tb->tc_ptr = tc_ptr;
1048 tb->cs_base = cs_base;
1049 tb->flags = flags;
1050 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001051 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001052 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1053 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001054
bellardd720b932004-04-25 17:57:43 +00001055 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001056 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001057 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001058 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001059 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001060 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001061 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001062 return tb;
bellardd720b932004-04-25 17:57:43 +00001063}
ths3b46e622007-09-17 08:09:54 +00001064
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001065/*
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001066 * Invalidate all TBs which intersect with the target physical address range
1067 * [start;end[. NOTE: start and end may refer to *different* physical pages.
1068 * 'is_cpu_write_access' should be true if called from a real cpu write
1069 * access: the virtual CPU will exit the current TB if code is modified inside
1070 * this TB.
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001071 */
1072void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
1073 int is_cpu_write_access)
1074{
1075 while (start < end) {
1076 tb_invalidate_phys_page_range(start, end, is_cpu_write_access);
1077 start &= TARGET_PAGE_MASK;
1078 start += TARGET_PAGE_SIZE;
1079 }
1080}
1081
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001082/*
1083 * Invalidate all TBs which intersect with the target physical address range
1084 * [start;end[. NOTE: start and end must refer to the *same* physical page.
1085 * 'is_cpu_write_access' should be true if called from a real cpu write
1086 * access: the virtual CPU will exit the current TB if code is modified inside
1087 * this TB.
1088 */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001089void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001090 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001091{
aliguori6b917542008-11-18 19:46:41 +00001092 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001093 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001094 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001095 PageDesc *p;
1096 int n;
1097#ifdef TARGET_HAS_PRECISE_SMC
1098 int current_tb_not_found = is_cpu_write_access;
1099 TranslationBlock *current_tb = NULL;
1100 int current_tb_modified = 0;
1101 target_ulong current_pc = 0;
1102 target_ulong current_cs_base = 0;
1103 int current_flags = 0;
1104#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001105
1106 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001107 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001108 return;
ths5fafdf22007-09-16 21:08:06 +00001109 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001110 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1111 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001112 /* build code bitmap */
1113 build_page_bitmap(p);
1114 }
1115
1116 /* we remove all the TBs in the range [start, end[ */
1117 /* XXX: see if in some cases it could be faster to invalidate all the code */
1118 tb = p->first_tb;
1119 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001120 n = (uintptr_t)tb & 3;
1121 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001122 tb_next = tb->page_next[n];
1123 /* NOTE: this is subtle as a TB may span two physical pages */
1124 if (n == 0) {
1125 /* NOTE: tb_end may be after the end of the page, but
1126 it is not a problem */
1127 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1128 tb_end = tb_start + tb->size;
1129 } else {
1130 tb_start = tb->page_addr[1];
1131 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1132 }
1133 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001134#ifdef TARGET_HAS_PRECISE_SMC
1135 if (current_tb_not_found) {
1136 current_tb_not_found = 0;
1137 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001138 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001139 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001140 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001141 }
1142 }
1143 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001144 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001145 /* If we are modifying the current TB, we must stop
1146 its execution. We could be more precise by checking
1147 that the modification is after the current PC, but it
1148 would require a specialized function to partially
1149 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001150
bellardd720b932004-04-25 17:57:43 +00001151 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001152 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001153 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1154 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001155 }
1156#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001157 /* we need to do that to handle the case where a signal
1158 occurs while doing tb_phys_invalidate() */
1159 saved_tb = NULL;
1160 if (env) {
1161 saved_tb = env->current_tb;
1162 env->current_tb = NULL;
1163 }
bellard9fa3e852004-01-04 18:06:42 +00001164 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001165 if (env) {
1166 env->current_tb = saved_tb;
1167 if (env->interrupt_request && env->current_tb)
1168 cpu_interrupt(env, env->interrupt_request);
1169 }
bellard9fa3e852004-01-04 18:06:42 +00001170 }
1171 tb = tb_next;
1172 }
1173#if !defined(CONFIG_USER_ONLY)
1174 /* if no code remaining, no need to continue to use slow writes */
1175 if (!p->first_tb) {
1176 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001177 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001178 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001179 }
1180 }
1181#endif
1182#ifdef TARGET_HAS_PRECISE_SMC
1183 if (current_tb_modified) {
1184 /* we generate a block containing just the instruction
1185 modifying the memory. It will ensure that it cannot modify
1186 itself */
bellardea1c1802004-06-14 18:56:36 +00001187 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001188 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001189 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001190 }
1191#endif
1192}
1193
1194/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001195static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001196{
1197 PageDesc *p;
1198 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001199#if 0
bellarda4193c82004-06-03 14:01:43 +00001200 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001201 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1202 cpu_single_env->mem_io_vaddr, len,
1203 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001204 cpu_single_env->eip +
1205 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001206 }
1207#endif
bellard9fa3e852004-01-04 18:06:42 +00001208 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001209 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001210 return;
1211 if (p->code_bitmap) {
1212 offset = start & ~TARGET_PAGE_MASK;
1213 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1214 if (b & ((1 << len) - 1))
1215 goto do_invalidate;
1216 } else {
1217 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001218 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001219 }
1220}
1221
bellard9fa3e852004-01-04 18:06:42 +00001222#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001223static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001224 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001225{
aliguori6b917542008-11-18 19:46:41 +00001226 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001227 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001228 int n;
bellardd720b932004-04-25 17:57:43 +00001229#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001230 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001231 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001232 int current_tb_modified = 0;
1233 target_ulong current_pc = 0;
1234 target_ulong current_cs_base = 0;
1235 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001236#endif
bellard9fa3e852004-01-04 18:06:42 +00001237
1238 addr &= TARGET_PAGE_MASK;
1239 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001240 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001241 return;
1242 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001243#ifdef TARGET_HAS_PRECISE_SMC
1244 if (tb && pc != 0) {
1245 current_tb = tb_find_pc(pc);
1246 }
1247#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001248 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001249 n = (uintptr_t)tb & 3;
1250 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001251#ifdef TARGET_HAS_PRECISE_SMC
1252 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001253 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001254 /* If we are modifying the current TB, we must stop
1255 its execution. We could be more precise by checking
1256 that the modification is after the current PC, but it
1257 would require a specialized function to partially
1258 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001259
bellardd720b932004-04-25 17:57:43 +00001260 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001261 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001262 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1263 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001264 }
1265#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001266 tb_phys_invalidate(tb, addr);
1267 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001268 }
1269 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001270#ifdef TARGET_HAS_PRECISE_SMC
1271 if (current_tb_modified) {
1272 /* we generate a block containing just the instruction
1273 modifying the memory. It will ensure that it cannot modify
1274 itself */
bellardea1c1802004-06-14 18:56:36 +00001275 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001276 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001277 cpu_resume_from_signal(env, puc);
1278 }
1279#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001280}
bellard9fa3e852004-01-04 18:06:42 +00001281#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001282
1283/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001284static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001285 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001286{
1287 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001288#ifndef CONFIG_USER_ONLY
1289 bool page_already_protected;
1290#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001291
bellard9fa3e852004-01-04 18:06:42 +00001292 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001293 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001294 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001295#ifndef CONFIG_USER_ONLY
1296 page_already_protected = p->first_tb != NULL;
1297#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001298 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001299 invalidate_page_bitmap(p);
1300
bellard107db442004-06-22 18:48:46 +00001301#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001302
bellard9fa3e852004-01-04 18:06:42 +00001303#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001304 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001305 target_ulong addr;
1306 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001307 int prot;
1308
bellardfd6ce8f2003-05-14 19:00:11 +00001309 /* force the host page as non writable (writes will have a
1310 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001311 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001312 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001313 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1314 addr += TARGET_PAGE_SIZE) {
1315
1316 p2 = page_find (addr >> TARGET_PAGE_BITS);
1317 if (!p2)
1318 continue;
1319 prot |= p2->flags;
1320 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001321 }
ths5fafdf22007-09-16 21:08:06 +00001322 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001323 (prot & PAGE_BITS) & ~PAGE_WRITE);
1324#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001325 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001326 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001327#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001328 }
bellard9fa3e852004-01-04 18:06:42 +00001329#else
1330 /* if some code is already present, then the pages are already
1331 protected. So we handle the case where only the first TB is
1332 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001333 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001334 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001335 }
1336#endif
bellardd720b932004-04-25 17:57:43 +00001337
1338#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001339}
1340
bellard9fa3e852004-01-04 18:06:42 +00001341/* add a new TB and link it to the physical page tables. phys_page2 is
1342 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001343void tb_link_page(TranslationBlock *tb,
1344 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001345{
bellard9fa3e852004-01-04 18:06:42 +00001346 unsigned int h;
1347 TranslationBlock **ptb;
1348
pbrookc8a706f2008-06-02 16:16:42 +00001349 /* Grab the mmap lock to stop another thread invalidating this TB
1350 before we are done. */
1351 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001352 /* add in the physical hash table */
1353 h = tb_phys_hash_func(phys_pc);
1354 ptb = &tb_phys_hash[h];
1355 tb->phys_hash_next = *ptb;
1356 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001357
1358 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001359 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1360 if (phys_page2 != -1)
1361 tb_alloc_page(tb, 1, phys_page2);
1362 else
1363 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001364
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001365 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001366 tb->jmp_next[0] = NULL;
1367 tb->jmp_next[1] = NULL;
1368
1369 /* init original jump addresses */
1370 if (tb->tb_next_offset[0] != 0xffff)
1371 tb_reset_jump(tb, 0);
1372 if (tb->tb_next_offset[1] != 0xffff)
1373 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001374
1375#ifdef DEBUG_TB_CHECK
1376 tb_page_check();
1377#endif
pbrookc8a706f2008-06-02 16:16:42 +00001378 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001379}
1380
bellarda513fe12003-05-27 23:29:48 +00001381/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1382 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001383TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001384{
1385 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001386 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001387 TranslationBlock *tb;
1388
1389 if (nb_tbs <= 0)
1390 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001391 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1392 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001393 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001394 }
bellarda513fe12003-05-27 23:29:48 +00001395 /* binary search (cf Knuth) */
1396 m_min = 0;
1397 m_max = nb_tbs - 1;
1398 while (m_min <= m_max) {
1399 m = (m_min + m_max) >> 1;
1400 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001401 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001402 if (v == tc_ptr)
1403 return tb;
1404 else if (tc_ptr < v) {
1405 m_max = m - 1;
1406 } else {
1407 m_min = m + 1;
1408 }
ths5fafdf22007-09-16 21:08:06 +00001409 }
bellarda513fe12003-05-27 23:29:48 +00001410 return &tbs[m_max];
1411}
bellard75012672003-06-21 13:11:07 +00001412
bellardea041c02003-06-25 16:16:50 +00001413static void tb_reset_jump_recursive(TranslationBlock *tb);
1414
1415static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1416{
1417 TranslationBlock *tb1, *tb_next, **ptb;
1418 unsigned int n1;
1419
1420 tb1 = tb->jmp_next[n];
1421 if (tb1 != NULL) {
1422 /* find head of list */
1423 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001424 n1 = (uintptr_t)tb1 & 3;
1425 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001426 if (n1 == 2)
1427 break;
1428 tb1 = tb1->jmp_next[n1];
1429 }
1430 /* we are now sure now that tb jumps to tb1 */
1431 tb_next = tb1;
1432
1433 /* remove tb from the jmp_first list */
1434 ptb = &tb_next->jmp_first;
1435 for(;;) {
1436 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001437 n1 = (uintptr_t)tb1 & 3;
1438 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001439 if (n1 == n && tb1 == tb)
1440 break;
1441 ptb = &tb1->jmp_next[n1];
1442 }
1443 *ptb = tb->jmp_next[n];
1444 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001445
bellardea041c02003-06-25 16:16:50 +00001446 /* suppress the jump to next tb in generated code */
1447 tb_reset_jump(tb, n);
1448
bellard01243112004-01-04 15:48:17 +00001449 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001450 tb_reset_jump_recursive(tb_next);
1451 }
1452}
1453
1454static void tb_reset_jump_recursive(TranslationBlock *tb)
1455{
1456 tb_reset_jump_recursive2(tb, 0);
1457 tb_reset_jump_recursive2(tb, 1);
1458}
1459
bellard1fddef42005-04-17 19:16:13 +00001460#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001461#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001462static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001463{
1464 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1465}
1466#else
Max Filippov1e7855a2012-04-10 02:48:17 +04001467void tb_invalidate_phys_addr(target_phys_addr_t addr)
bellardd720b932004-04-25 17:57:43 +00001468{
Anthony Liguoric227f092009-10-01 16:12:16 -05001469 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001470 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001471
Avi Kivity06ef3522012-02-13 16:11:22 +02001472 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001473 if (!(memory_region_is_ram(section->mr)
1474 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001475 return;
1476 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001477 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001478 + memory_region_section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001479 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001480}
Max Filippov1e7855a2012-04-10 02:48:17 +04001481
1482static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1483{
Max Filippov9d70c4b2012-05-27 20:21:08 +04001484 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
1485 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +04001486}
bellardc27004e2005-01-03 23:35:10 +00001487#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001488#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001489
Paul Brookc527ee82010-03-01 03:31:14 +00001490#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001491void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001492
1493{
1494}
1495
Andreas Färber9349b4f2012-03-14 01:38:32 +01001496int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001497 int flags, CPUWatchpoint **watchpoint)
1498{
1499 return -ENOSYS;
1500}
1501#else
pbrook6658ffb2007-03-16 23:58:11 +00001502/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001503int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001504 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001505{
aliguorib4051332008-11-18 20:14:20 +00001506 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001507 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001508
aliguorib4051332008-11-18 20:14:20 +00001509 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001510 if ((len & (len - 1)) || (addr & ~len_mask) ||
1511 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001512 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1513 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1514 return -EINVAL;
1515 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001516 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001517
aliguoria1d1bb32008-11-18 20:07:32 +00001518 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001519 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001520 wp->flags = flags;
1521
aliguori2dc9f412008-11-18 20:56:59 +00001522 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001523 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001524 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001525 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001526 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001527
pbrook6658ffb2007-03-16 23:58:11 +00001528 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001529
1530 if (watchpoint)
1531 *watchpoint = wp;
1532 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001533}
1534
aliguoria1d1bb32008-11-18 20:07:32 +00001535/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001536int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001537 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001538{
aliguorib4051332008-11-18 20:14:20 +00001539 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001540 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001541
Blue Swirl72cf2d42009-09-12 07:36:22 +00001542 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001543 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001544 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001545 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001546 return 0;
1547 }
1548 }
aliguoria1d1bb32008-11-18 20:07:32 +00001549 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001550}
1551
aliguoria1d1bb32008-11-18 20:07:32 +00001552/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001553void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001554{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001555 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001556
aliguoria1d1bb32008-11-18 20:07:32 +00001557 tlb_flush_page(env, watchpoint->vaddr);
1558
Anthony Liguori7267c092011-08-20 22:09:37 -05001559 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001560}
1561
aliguoria1d1bb32008-11-18 20:07:32 +00001562/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001563void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001564{
aliguoric0ce9982008-11-25 22:13:57 +00001565 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001566
Blue Swirl72cf2d42009-09-12 07:36:22 +00001567 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001568 if (wp->flags & mask)
1569 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001570 }
aliguoria1d1bb32008-11-18 20:07:32 +00001571}
Paul Brookc527ee82010-03-01 03:31:14 +00001572#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001573
1574/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001575int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001576 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001577{
bellard1fddef42005-04-17 19:16:13 +00001578#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001579 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001580
Anthony Liguori7267c092011-08-20 22:09:37 -05001581 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001582
1583 bp->pc = pc;
1584 bp->flags = flags;
1585
aliguori2dc9f412008-11-18 20:56:59 +00001586 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001587 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001588 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001589 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001590 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001591
1592 breakpoint_invalidate(env, pc);
1593
1594 if (breakpoint)
1595 *breakpoint = bp;
1596 return 0;
1597#else
1598 return -ENOSYS;
1599#endif
1600}
1601
1602/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001603int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001604{
1605#if defined(TARGET_HAS_ICE)
1606 CPUBreakpoint *bp;
1607
Blue Swirl72cf2d42009-09-12 07:36:22 +00001608 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001609 if (bp->pc == pc && bp->flags == flags) {
1610 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001611 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001612 }
bellard4c3a88a2003-07-26 12:06:08 +00001613 }
aliguoria1d1bb32008-11-18 20:07:32 +00001614 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001615#else
aliguoria1d1bb32008-11-18 20:07:32 +00001616 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001617#endif
1618}
1619
aliguoria1d1bb32008-11-18 20:07:32 +00001620/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001621void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001622{
bellard1fddef42005-04-17 19:16:13 +00001623#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001624 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001625
aliguoria1d1bb32008-11-18 20:07:32 +00001626 breakpoint_invalidate(env, breakpoint->pc);
1627
Anthony Liguori7267c092011-08-20 22:09:37 -05001628 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001629#endif
1630}
1631
1632/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001633void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001634{
1635#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001636 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001637
Blue Swirl72cf2d42009-09-12 07:36:22 +00001638 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001639 if (bp->flags & mask)
1640 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001641 }
bellard4c3a88a2003-07-26 12:06:08 +00001642#endif
1643}
1644
bellardc33a3462003-07-29 20:50:33 +00001645/* enable or disable single step mode. EXCP_DEBUG is returned by the
1646 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001647void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001648{
bellard1fddef42005-04-17 19:16:13 +00001649#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001650 if (env->singlestep_enabled != enabled) {
1651 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001652 if (kvm_enabled())
1653 kvm_update_guest_debug(env, 0);
1654 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001655 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001656 /* XXX: only flush what is necessary */
1657 tb_flush(env);
1658 }
bellardc33a3462003-07-29 20:50:33 +00001659 }
1660#endif
1661}
1662
Andreas Färber9349b4f2012-03-14 01:38:32 +01001663static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001664{
pbrookd5975362008-06-07 20:50:51 +00001665 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1666 problem and hope the cpu will stop of its own accord. For userspace
1667 emulation this often isn't actually as bad as it sounds. Often
1668 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001669 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001670 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001671
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001672 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001673 tb = env->current_tb;
1674 /* if the cpu is currently executing code, we must unlink it and
1675 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001676 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001677 env->current_tb = NULL;
1678 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001679 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001680 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001681}
1682
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001683#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001684/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001685static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001686{
1687 int old_mask;
1688
1689 old_mask = env->interrupt_request;
1690 env->interrupt_request |= mask;
1691
aliguori8edac962009-04-24 18:03:45 +00001692 /*
1693 * If called from iothread context, wake the target cpu in
1694 * case its halted.
1695 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001696 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001697 qemu_cpu_kick(env);
1698 return;
1699 }
aliguori8edac962009-04-24 18:03:45 +00001700
pbrook2e70f6e2008-06-29 01:03:05 +00001701 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001702 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001703 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001704 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001705 cpu_abort(env, "Raised interrupt while not in I/O function");
1706 }
pbrook2e70f6e2008-06-29 01:03:05 +00001707 } else {
aurel323098dba2009-03-07 21:28:24 +00001708 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001709 }
1710}
1711
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001712CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1713
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001714#else /* CONFIG_USER_ONLY */
1715
Andreas Färber9349b4f2012-03-14 01:38:32 +01001716void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001717{
1718 env->interrupt_request |= mask;
1719 cpu_unlink_tb(env);
1720}
1721#endif /* CONFIG_USER_ONLY */
1722
Andreas Färber9349b4f2012-03-14 01:38:32 +01001723void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001724{
1725 env->interrupt_request &= ~mask;
1726}
1727
Andreas Färber9349b4f2012-03-14 01:38:32 +01001728void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001729{
1730 env->exit_request = 1;
1731 cpu_unlink_tb(env);
1732}
1733
Andreas Färber9349b4f2012-03-14 01:38:32 +01001734void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001735{
1736 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001737 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001738
1739 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001740 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001741 fprintf(stderr, "qemu: fatal: ");
1742 vfprintf(stderr, fmt, ap);
1743 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001744 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +00001745 if (qemu_log_enabled()) {
1746 qemu_log("qemu: fatal: ");
1747 qemu_log_vprintf(fmt, ap2);
1748 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001749 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001750 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001751 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001752 }
pbrook493ae1f2007-11-23 16:53:59 +00001753 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001754 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001755#if defined(CONFIG_USER_ONLY)
1756 {
1757 struct sigaction act;
1758 sigfillset(&act.sa_mask);
1759 act.sa_handler = SIG_DFL;
1760 sigaction(SIGABRT, &act, NULL);
1761 }
1762#endif
bellard75012672003-06-21 13:11:07 +00001763 abort();
1764}
1765
Andreas Färber9349b4f2012-03-14 01:38:32 +01001766CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001767{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001768 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1769 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001770 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001771#if defined(TARGET_HAS_ICE)
1772 CPUBreakpoint *bp;
1773 CPUWatchpoint *wp;
1774#endif
1775
Andreas Färber9349b4f2012-03-14 01:38:32 +01001776 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001777
1778 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001779 new_env->next_cpu = next_cpu;
1780 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001781
1782 /* Clone all break/watchpoints.
1783 Note: Once we support ptrace with hw-debug register access, make sure
1784 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001785 QTAILQ_INIT(&env->breakpoints);
1786 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001787#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001788 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001789 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1790 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001791 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001792 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1793 wp->flags, NULL);
1794 }
1795#endif
1796
thsc5be9f02007-02-28 20:20:53 +00001797 return new_env;
1798}
1799
bellard01243112004-01-04 15:48:17 +00001800#if !defined(CONFIG_USER_ONLY)
Blue Swirl0cac1b62012-04-09 16:50:52 +00001801void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001802{
1803 unsigned int i;
1804
1805 /* Discard jump cache entries for any tb which might potentially
1806 overlap the flushed page. */
1807 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1808 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001809 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001810
1811 i = tb_jmp_cache_hash_page(addr);
1812 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001813 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001814}
1815
Juan Quintelad24981d2012-05-22 00:42:40 +02001816static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
1817 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001818{
Juan Quintelad24981d2012-05-22 00:42:40 +02001819 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +00001820
bellard1ccde1c2004-02-06 19:46:14 +00001821 /* we modify the TLB cache so that the dirty bit will be set again
1822 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001823 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02001824 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00001825 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001826 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00001827 != (end - 1) - start) {
1828 abort();
1829 }
Blue Swirle5548612012-04-21 13:08:33 +00001830 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001831
1832}
1833
1834/* Note: start and end must be within the same ram block. */
1835void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
1836 int dirty_flags)
1837{
1838 uintptr_t length;
1839
1840 start &= TARGET_PAGE_MASK;
1841 end = TARGET_PAGE_ALIGN(end);
1842
1843 length = end - start;
1844 if (length == 0)
1845 return;
1846 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
1847
1848 if (tcg_enabled()) {
1849 tlb_reset_dirty_range_all(start, end, length);
1850 }
bellard1ccde1c2004-02-06 19:46:14 +00001851}
1852
aliguori74576192008-10-06 14:02:03 +00001853int cpu_physical_memory_set_dirty_tracking(int enable)
1854{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001855 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001856 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001857 return ret;
aliguori74576192008-10-06 14:02:03 +00001858}
1859
Blue Swirle5548612012-04-21 13:08:33 +00001860target_phys_addr_t memory_region_section_get_iotlb(CPUArchState *env,
1861 MemoryRegionSection *section,
1862 target_ulong vaddr,
1863 target_phys_addr_t paddr,
1864 int prot,
1865 target_ulong *address)
1866{
1867 target_phys_addr_t iotlb;
1868 CPUWatchpoint *wp;
1869
Blue Swirlcc5bea62012-04-14 14:56:48 +00001870 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001871 /* Normal RAM. */
1872 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001873 + memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001874 if (!section->readonly) {
1875 iotlb |= phys_section_notdirty;
1876 } else {
1877 iotlb |= phys_section_rom;
1878 }
1879 } else {
1880 /* IO handlers are currently passed a physical address.
1881 It would be nice to pass an offset from the base address
1882 of that region. This would avoid having to special case RAM,
1883 and avoid full address decoding in every device.
1884 We can't use the high bits of pd for this because
1885 IO_MEM_ROMD uses these as a ram address. */
1886 iotlb = section - phys_sections;
Blue Swirlcc5bea62012-04-14 14:56:48 +00001887 iotlb += memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001888 }
1889
1890 /* Make accesses to pages with watchpoints go via the
1891 watchpoint trap routines. */
1892 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
1893 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
1894 /* Avoid trapping reads of pages with a write breakpoint. */
1895 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1896 iotlb = phys_section_watch + paddr;
1897 *address |= TLB_MMIO;
1898 break;
1899 }
1900 }
1901 }
1902
1903 return iotlb;
1904}
1905
bellard01243112004-01-04 15:48:17 +00001906#else
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001907/*
1908 * Walks guest process memory "regions" one by one
1909 * and calls callback function 'fn' for each region.
1910 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001911
1912struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00001913{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001914 walk_memory_regions_fn fn;
1915 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001916 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001917 int prot;
1918};
bellard9fa3e852004-01-04 18:06:42 +00001919
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001920static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001921 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001922{
1923 if (data->start != -1ul) {
1924 int rc = data->fn(data->priv, data->start, end, data->prot);
1925 if (rc != 0) {
1926 return rc;
bellard9fa3e852004-01-04 18:06:42 +00001927 }
bellard33417e72003-08-10 21:47:01 +00001928 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001929
1930 data->start = (new_prot ? end : -1ul);
1931 data->prot = new_prot;
1932
1933 return 0;
1934}
1935
1936static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001937 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001938{
Paul Brookb480d9b2010-03-12 23:23:29 +00001939 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001940 int i, rc;
1941
1942 if (*lp == NULL) {
1943 return walk_memory_regions_end(data, base, 0);
1944 }
1945
1946 if (level == 0) {
1947 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001948 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001949 int prot = pd[i].flags;
1950
1951 pa = base | (i << TARGET_PAGE_BITS);
1952 if (prot != data->prot) {
1953 rc = walk_memory_regions_end(data, pa, prot);
1954 if (rc != 0) {
1955 return rc;
1956 }
1957 }
1958 }
1959 } else {
1960 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001961 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001962 pa = base | ((abi_ulong)i <<
1963 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001964 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
1965 if (rc != 0) {
1966 return rc;
1967 }
1968 }
1969 }
1970
1971 return 0;
1972}
1973
1974int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
1975{
1976 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001977 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001978
1979 data.fn = fn;
1980 data.priv = priv;
1981 data.start = -1ul;
1982 data.prot = 0;
1983
1984 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001985 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001986 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
1987 if (rc != 0) {
1988 return rc;
1989 }
1990 }
1991
1992 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001993}
1994
Paul Brookb480d9b2010-03-12 23:23:29 +00001995static int dump_region(void *priv, abi_ulong start,
1996 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001997{
1998 FILE *f = (FILE *)priv;
1999
Paul Brookb480d9b2010-03-12 23:23:29 +00002000 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2001 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002002 start, end, end - start,
2003 ((prot & PAGE_READ) ? 'r' : '-'),
2004 ((prot & PAGE_WRITE) ? 'w' : '-'),
2005 ((prot & PAGE_EXEC) ? 'x' : '-'));
2006
2007 return (0);
2008}
2009
2010/* dump memory mappings */
2011void page_dump(FILE *f)
2012{
2013 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2014 "start", "end", "size", "prot");
2015 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002016}
2017
pbrook53a59602006-03-25 19:31:22 +00002018int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002019{
bellard9fa3e852004-01-04 18:06:42 +00002020 PageDesc *p;
2021
2022 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002023 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002024 return 0;
2025 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002026}
2027
Richard Henderson376a7902010-03-10 15:57:04 -08002028/* Modify the flags of a page and invalidate the code if necessary.
2029 The flag PAGE_WRITE_ORG is positioned automatically depending
2030 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002031void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002032{
Richard Henderson376a7902010-03-10 15:57:04 -08002033 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002034
Richard Henderson376a7902010-03-10 15:57:04 -08002035 /* This function should never be called with addresses outside the
2036 guest address space. If this assert fires, it probably indicates
2037 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002038#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2039 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002040#endif
2041 assert(start < end);
2042
bellard9fa3e852004-01-04 18:06:42 +00002043 start = start & TARGET_PAGE_MASK;
2044 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002045
2046 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002047 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002048 }
2049
2050 for (addr = start, len = end - start;
2051 len != 0;
2052 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2053 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2054
2055 /* If the write protection bit is set, then we invalidate
2056 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002057 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002058 (flags & PAGE_WRITE) &&
2059 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002060 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002061 }
2062 p->flags = flags;
2063 }
bellard9fa3e852004-01-04 18:06:42 +00002064}
2065
ths3d97b402007-11-02 19:02:07 +00002066int page_check_range(target_ulong start, target_ulong len, int flags)
2067{
2068 PageDesc *p;
2069 target_ulong end;
2070 target_ulong addr;
2071
Richard Henderson376a7902010-03-10 15:57:04 -08002072 /* This function should never be called with addresses outside the
2073 guest address space. If this assert fires, it probably indicates
2074 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002075#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2076 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002077#endif
2078
Richard Henderson3e0650a2010-03-29 10:54:42 -07002079 if (len == 0) {
2080 return 0;
2081 }
Richard Henderson376a7902010-03-10 15:57:04 -08002082 if (start + len - 1 < start) {
2083 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002084 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002085 }
balrog55f280c2008-10-28 10:24:11 +00002086
ths3d97b402007-11-02 19:02:07 +00002087 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2088 start = start & TARGET_PAGE_MASK;
2089
Richard Henderson376a7902010-03-10 15:57:04 -08002090 for (addr = start, len = end - start;
2091 len != 0;
2092 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002093 p = page_find(addr >> TARGET_PAGE_BITS);
2094 if( !p )
2095 return -1;
2096 if( !(p->flags & PAGE_VALID) )
2097 return -1;
2098
bellarddae32702007-11-14 10:51:00 +00002099 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002100 return -1;
bellarddae32702007-11-14 10:51:00 +00002101 if (flags & PAGE_WRITE) {
2102 if (!(p->flags & PAGE_WRITE_ORG))
2103 return -1;
2104 /* unprotect the page if it was put read-only because it
2105 contains translated code */
2106 if (!(p->flags & PAGE_WRITE)) {
2107 if (!page_unprotect(addr, 0, NULL))
2108 return -1;
2109 }
2110 return 0;
2111 }
ths3d97b402007-11-02 19:02:07 +00002112 }
2113 return 0;
2114}
2115
bellard9fa3e852004-01-04 18:06:42 +00002116/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002117 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002118int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002119{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002120 unsigned int prot;
2121 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002122 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002123
pbrookc8a706f2008-06-02 16:16:42 +00002124 /* Technically this isn't safe inside a signal handler. However we
2125 know this only ever happens in a synchronous SEGV handler, so in
2126 practice it seems to be ok. */
2127 mmap_lock();
2128
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002129 p = page_find(address >> TARGET_PAGE_BITS);
2130 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002131 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002132 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002133 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002134
bellard9fa3e852004-01-04 18:06:42 +00002135 /* if the page was really writable, then we change its
2136 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002137 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2138 host_start = address & qemu_host_page_mask;
2139 host_end = host_start + qemu_host_page_size;
2140
2141 prot = 0;
2142 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2143 p = page_find(addr >> TARGET_PAGE_BITS);
2144 p->flags |= PAGE_WRITE;
2145 prot |= p->flags;
2146
bellard9fa3e852004-01-04 18:06:42 +00002147 /* and since the content will be modified, we must invalidate
2148 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002149 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002150#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002151 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002152#endif
bellard9fa3e852004-01-04 18:06:42 +00002153 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002154 mprotect((void *)g2h(host_start), qemu_host_page_size,
2155 prot & PAGE_BITS);
2156
2157 mmap_unlock();
2158 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002159 }
pbrookc8a706f2008-06-02 16:16:42 +00002160 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002161 return 0;
2162}
bellard9fa3e852004-01-04 18:06:42 +00002163#endif /* defined(CONFIG_USER_ONLY) */
2164
pbrooke2eef172008-06-08 01:09:01 +00002165#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002166
Paul Brookc04b2b72010-03-01 03:31:14 +00002167#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2168typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002169 MemoryRegion iomem;
Paul Brookc04b2b72010-03-01 03:31:14 +00002170 target_phys_addr_t base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002171 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002172} subpage_t;
2173
Anthony Liguoric227f092009-10-01 16:12:16 -05002174static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002175 uint16_t section);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002176static subpage_t *subpage_init(target_phys_addr_t base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002177static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002178{
Avi Kivity5312bd82012-02-12 18:32:55 +02002179 MemoryRegionSection *section = &phys_sections[section_index];
2180 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002181
2182 if (mr->subpage) {
2183 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2184 memory_region_destroy(&subpage->iomem);
2185 g_free(subpage);
2186 }
2187}
2188
Avi Kivity4346ae32012-02-10 17:00:01 +02002189static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002190{
2191 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002192 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002193
Avi Kivityc19e8802012-02-13 20:25:31 +02002194 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002195 return;
2196 }
2197
Avi Kivityc19e8802012-02-13 20:25:31 +02002198 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002199 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002200 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002201 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002202 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002203 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002204 }
Avi Kivity54688b12012-02-09 17:34:32 +02002205 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002206 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002207 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002208}
2209
2210static void destroy_all_mappings(void)
2211{
Avi Kivity3eef53d2012-02-10 14:57:31 +02002212 destroy_l2_mapping(&phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002213 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002214}
2215
Avi Kivity5312bd82012-02-12 18:32:55 +02002216static uint16_t phys_section_add(MemoryRegionSection *section)
2217{
2218 if (phys_sections_nb == phys_sections_nb_alloc) {
2219 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2220 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2221 phys_sections_nb_alloc);
2222 }
2223 phys_sections[phys_sections_nb] = *section;
2224 return phys_sections_nb++;
2225}
2226
2227static void phys_sections_clear(void)
2228{
2229 phys_sections_nb = 0;
2230}
2231
Avi Kivity0f0cb162012-02-13 17:14:32 +02002232static void register_subpage(MemoryRegionSection *section)
2233{
2234 subpage_t *subpage;
2235 target_phys_addr_t base = section->offset_within_address_space
2236 & TARGET_PAGE_MASK;
Avi Kivityf3705d52012-03-08 16:16:34 +02002237 MemoryRegionSection *existing = phys_page_find(base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002238 MemoryRegionSection subsection = {
2239 .offset_within_address_space = base,
2240 .size = TARGET_PAGE_SIZE,
2241 };
Avi Kivity0f0cb162012-02-13 17:14:32 +02002242 target_phys_addr_t start, end;
2243
Avi Kivityf3705d52012-03-08 16:16:34 +02002244 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002245
Avi Kivityf3705d52012-03-08 16:16:34 +02002246 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002247 subpage = subpage_init(base);
2248 subsection.mr = &subpage->iomem;
Avi Kivity29990972012-02-13 20:21:20 +02002249 phys_page_set(base >> TARGET_PAGE_BITS, 1,
2250 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002251 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002252 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002253 }
2254 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -04002255 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002256 subpage_register(subpage, start, end, phys_section_add(section));
2257}
2258
2259
2260static void register_multipage(MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002261{
Avi Kivitydd811242012-01-02 12:17:03 +02002262 target_phys_addr_t start_addr = section->offset_within_address_space;
2263 ram_addr_t size = section->size;
Avi Kivity29990972012-02-13 20:21:20 +02002264 target_phys_addr_t addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002265 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002266
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002267 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002268
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002269 addr = start_addr;
Avi Kivity29990972012-02-13 20:21:20 +02002270 phys_page_set(addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
2271 section_index);
bellard33417e72003-08-10 21:47:01 +00002272}
2273
Avi Kivity0f0cb162012-02-13 17:14:32 +02002274void cpu_register_physical_memory_log(MemoryRegionSection *section,
2275 bool readonly)
2276{
2277 MemoryRegionSection now = *section, remain = *section;
2278
2279 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2280 || (now.size < TARGET_PAGE_SIZE)) {
2281 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2282 - now.offset_within_address_space,
2283 now.size);
2284 register_subpage(&now);
2285 remain.size -= now.size;
2286 remain.offset_within_address_space += now.size;
2287 remain.offset_within_region += now.size;
2288 }
Tyler Hall69b67642012-07-25 18:45:04 -04002289 while (remain.size >= TARGET_PAGE_SIZE) {
2290 now = remain;
2291 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
2292 now.size = TARGET_PAGE_SIZE;
2293 register_subpage(&now);
2294 } else {
2295 now.size &= TARGET_PAGE_MASK;
2296 register_multipage(&now);
2297 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02002298 remain.size -= now.size;
2299 remain.offset_within_address_space += now.size;
2300 remain.offset_within_region += now.size;
2301 }
2302 now = remain;
2303 if (now.size) {
2304 register_subpage(&now);
2305 }
2306}
2307
2308
Anthony Liguoric227f092009-10-01 16:12:16 -05002309void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002310{
2311 if (kvm_enabled())
2312 kvm_coalesce_mmio_region(addr, size);
2313}
2314
Anthony Liguoric227f092009-10-01 16:12:16 -05002315void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002316{
2317 if (kvm_enabled())
2318 kvm_uncoalesce_mmio_region(addr, size);
2319}
2320
Sheng Yang62a27442010-01-26 19:21:16 +08002321void qemu_flush_coalesced_mmio_buffer(void)
2322{
2323 if (kvm_enabled())
2324 kvm_flush_coalesced_mmio_buffer();
2325}
2326
Marcelo Tosattic9027602010-03-01 20:25:08 -03002327#if defined(__linux__) && !defined(TARGET_S390X)
2328
2329#include <sys/vfs.h>
2330
2331#define HUGETLBFS_MAGIC 0x958458f6
2332
2333static long gethugepagesize(const char *path)
2334{
2335 struct statfs fs;
2336 int ret;
2337
2338 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002339 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002340 } while (ret != 0 && errno == EINTR);
2341
2342 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002343 perror(path);
2344 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002345 }
2346
2347 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002348 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002349
2350 return fs.f_bsize;
2351}
2352
Alex Williamson04b16652010-07-02 11:13:17 -06002353static void *file_ram_alloc(RAMBlock *block,
2354 ram_addr_t memory,
2355 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002356{
2357 char *filename;
2358 void *area;
2359 int fd;
2360#ifdef MAP_POPULATE
2361 int flags;
2362#endif
2363 unsigned long hpagesize;
2364
2365 hpagesize = gethugepagesize(path);
2366 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002367 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002368 }
2369
2370 if (memory < hpagesize) {
2371 return NULL;
2372 }
2373
2374 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2375 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2376 return NULL;
2377 }
2378
2379 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002380 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002381 }
2382
2383 fd = mkstemp(filename);
2384 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002385 perror("unable to create backing store for hugepages");
2386 free(filename);
2387 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002388 }
2389 unlink(filename);
2390 free(filename);
2391
2392 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2393
2394 /*
2395 * ftruncate is not supported by hugetlbfs in older
2396 * hosts, so don't bother bailing out on errors.
2397 * If anything goes wrong with it under other filesystems,
2398 * mmap will fail.
2399 */
2400 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002401 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002402
2403#ifdef MAP_POPULATE
2404 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2405 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2406 * to sidestep this quirk.
2407 */
2408 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2409 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2410#else
2411 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2412#endif
2413 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002414 perror("file_ram_alloc: can't mmap RAM pages");
2415 close(fd);
2416 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002417 }
Alex Williamson04b16652010-07-02 11:13:17 -06002418 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002419 return area;
2420}
2421#endif
2422
Alex Williamsond17b5282010-06-25 11:08:38 -06002423static ram_addr_t find_ram_offset(ram_addr_t size)
2424{
Alex Williamson04b16652010-07-02 11:13:17 -06002425 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002426 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002427
2428 if (QLIST_EMPTY(&ram_list.blocks))
2429 return 0;
2430
2431 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002432 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002433
2434 end = block->offset + block->length;
2435
2436 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2437 if (next_block->offset >= end) {
2438 next = MIN(next, next_block->offset);
2439 }
2440 }
2441 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002442 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002443 mingap = next - end;
2444 }
2445 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002446
2447 if (offset == RAM_ADDR_MAX) {
2448 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2449 (uint64_t)size);
2450 abort();
2451 }
2452
Alex Williamson04b16652010-07-02 11:13:17 -06002453 return offset;
2454}
2455
2456static ram_addr_t last_ram_offset(void)
2457{
Alex Williamsond17b5282010-06-25 11:08:38 -06002458 RAMBlock *block;
2459 ram_addr_t last = 0;
2460
2461 QLIST_FOREACH(block, &ram_list.blocks, next)
2462 last = MAX(last, block->offset + block->length);
2463
2464 return last;
2465}
2466
Jason Baronddb97f12012-08-02 15:44:16 -04002467static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2468{
2469 int ret;
2470 QemuOpts *machine_opts;
2471
2472 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2473 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2474 if (machine_opts &&
2475 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
2476 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2477 if (ret) {
2478 perror("qemu_madvise");
2479 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2480 "but dump_guest_core=off specified\n");
2481 }
2482 }
2483}
2484
Avi Kivityc5705a72011-12-20 15:59:12 +02002485void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002486{
2487 RAMBlock *new_block, *block;
2488
Avi Kivityc5705a72011-12-20 15:59:12 +02002489 new_block = NULL;
2490 QLIST_FOREACH(block, &ram_list.blocks, next) {
2491 if (block->offset == addr) {
2492 new_block = block;
2493 break;
2494 }
2495 }
2496 assert(new_block);
2497 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002498
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002499 if (dev) {
2500 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002501 if (id) {
2502 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002503 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002504 }
2505 }
2506 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2507
2508 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002509 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002510 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2511 new_block->idstr);
2512 abort();
2513 }
2514 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002515}
2516
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002517static int memory_try_enable_merging(void *addr, size_t len)
2518{
2519 QemuOpts *opts;
2520
2521 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2522 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
2523 /* disabled by the user */
2524 return 0;
2525 }
2526
2527 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2528}
2529
Avi Kivityc5705a72011-12-20 15:59:12 +02002530ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2531 MemoryRegion *mr)
2532{
2533 RAMBlock *new_block;
2534
2535 size = TARGET_PAGE_ALIGN(size);
2536 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002537
Avi Kivity7c637362011-12-21 13:09:49 +02002538 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002539 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002540 if (host) {
2541 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002542 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002543 } else {
2544 if (mem_path) {
2545#if defined (__linux__) && !defined(TARGET_S390X)
2546 new_block->host = file_ram_alloc(new_block, size, mem_path);
2547 if (!new_block->host) {
2548 new_block->host = qemu_vmalloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002549 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002550 }
2551#else
2552 fprintf(stderr, "-mem-path option unsupported\n");
2553 exit(1);
2554#endif
2555 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02002556 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002557 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00002558 } else if (kvm_enabled()) {
2559 /* some s390/kvm configurations have special constraints */
2560 new_block->host = kvm_vmalloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01002561 } else {
2562 new_block->host = qemu_vmalloc(size);
2563 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002564 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002565 }
2566 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002567 new_block->length = size;
2568
2569 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2570
Anthony Liguori7267c092011-08-20 22:09:37 -05002571 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002572 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04002573 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2574 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02002575 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002576
Jason Baronddb97f12012-08-02 15:44:16 -04002577 qemu_ram_setup_dump(new_block->host, size);
2578
Cam Macdonell84b89d72010-07-26 18:10:57 -06002579 if (kvm_enabled())
2580 kvm_setup_guest_memory(new_block->host, size);
2581
2582 return new_block->offset;
2583}
2584
Avi Kivityc5705a72011-12-20 15:59:12 +02002585ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002586{
Avi Kivityc5705a72011-12-20 15:59:12 +02002587 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002588}
bellarde9a1ab12007-02-08 23:08:38 +00002589
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002590void qemu_ram_free_from_ptr(ram_addr_t addr)
2591{
2592 RAMBlock *block;
2593
2594 QLIST_FOREACH(block, &ram_list.blocks, next) {
2595 if (addr == block->offset) {
2596 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002597 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002598 return;
2599 }
2600 }
2601}
2602
Anthony Liguoric227f092009-10-01 16:12:16 -05002603void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002604{
Alex Williamson04b16652010-07-02 11:13:17 -06002605 RAMBlock *block;
2606
2607 QLIST_FOREACH(block, &ram_list.blocks, next) {
2608 if (addr == block->offset) {
2609 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002610 if (block->flags & RAM_PREALLOC_MASK) {
2611 ;
2612 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002613#if defined (__linux__) && !defined(TARGET_S390X)
2614 if (block->fd) {
2615 munmap(block->host, block->length);
2616 close(block->fd);
2617 } else {
2618 qemu_vfree(block->host);
2619 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002620#else
2621 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002622#endif
2623 } else {
2624#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2625 munmap(block->host, block->length);
2626#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002627 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002628 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01002629 } else {
2630 qemu_vfree(block->host);
2631 }
Alex Williamson04b16652010-07-02 11:13:17 -06002632#endif
2633 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002634 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06002635 return;
2636 }
2637 }
2638
bellarde9a1ab12007-02-08 23:08:38 +00002639}
2640
Huang Yingcd19cfa2011-03-02 08:56:19 +01002641#ifndef _WIN32
2642void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2643{
2644 RAMBlock *block;
2645 ram_addr_t offset;
2646 int flags;
2647 void *area, *vaddr;
2648
2649 QLIST_FOREACH(block, &ram_list.blocks, next) {
2650 offset = addr - block->offset;
2651 if (offset < block->length) {
2652 vaddr = block->host + offset;
2653 if (block->flags & RAM_PREALLOC_MASK) {
2654 ;
2655 } else {
2656 flags = MAP_FIXED;
2657 munmap(vaddr, length);
2658 if (mem_path) {
2659#if defined(__linux__) && !defined(TARGET_S390X)
2660 if (block->fd) {
2661#ifdef MAP_POPULATE
2662 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
2663 MAP_PRIVATE;
2664#else
2665 flags |= MAP_PRIVATE;
2666#endif
2667 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2668 flags, block->fd, offset);
2669 } else {
2670 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2671 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2672 flags, -1, 0);
2673 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002674#else
2675 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002676#endif
2677 } else {
2678#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2679 flags |= MAP_SHARED | MAP_ANONYMOUS;
2680 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
2681 flags, -1, 0);
2682#else
2683 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2684 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2685 flags, -1, 0);
2686#endif
2687 }
2688 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002689 fprintf(stderr, "Could not remap addr: "
2690 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002691 length, addr);
2692 exit(1);
2693 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002694 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002695 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002696 }
2697 return;
2698 }
2699 }
2700}
2701#endif /* !_WIN32 */
2702
pbrookdc828ca2009-04-09 22:21:07 +00002703/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002704 With the exception of the softmmu code in this file, this should
2705 only be used for local memory (e.g. video ram) that the device owns,
2706 and knows it isn't going to access beyond the end of the block.
2707
2708 It should not be used for general purpose DMA.
2709 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2710 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002711void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002712{
pbrook94a6b542009-04-11 17:15:54 +00002713 RAMBlock *block;
2714
Alex Williamsonf471a172010-06-11 11:11:42 -06002715 QLIST_FOREACH(block, &ram_list.blocks, next) {
2716 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05002717 /* Move this entry to to start of the list. */
2718 if (block != QLIST_FIRST(&ram_list.blocks)) {
2719 QLIST_REMOVE(block, next);
2720 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2721 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002722 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002723 /* We need to check if the requested address is in the RAM
2724 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002725 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002726 */
2727 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002728 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002729 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002730 block->host =
2731 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002732 }
2733 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002734 return block->host + (addr - block->offset);
2735 }
pbrook94a6b542009-04-11 17:15:54 +00002736 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002737
2738 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2739 abort();
2740
2741 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002742}
2743
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002744/* Return a host pointer to ram allocated with qemu_ram_alloc.
2745 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2746 */
2747void *qemu_safe_ram_ptr(ram_addr_t addr)
2748{
2749 RAMBlock *block;
2750
2751 QLIST_FOREACH(block, &ram_list.blocks, next) {
2752 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02002753 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002754 /* We need to check if the requested address is in the RAM
2755 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002756 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002757 */
2758 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002759 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002760 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002761 block->host =
2762 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002763 }
2764 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002765 return block->host + (addr - block->offset);
2766 }
2767 }
2768
2769 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2770 abort();
2771
2772 return NULL;
2773}
2774
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002775/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
2776 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002777void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002778{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002779 if (*size == 0) {
2780 return NULL;
2781 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002782 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002783 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02002784 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002785 RAMBlock *block;
2786
2787 QLIST_FOREACH(block, &ram_list.blocks, next) {
2788 if (addr - block->offset < block->length) {
2789 if (addr - block->offset + *size > block->length)
2790 *size = block->length - addr + block->offset;
2791 return block->host + (addr - block->offset);
2792 }
2793 }
2794
2795 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2796 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002797 }
2798}
2799
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002800void qemu_put_ram_ptr(void *addr)
2801{
2802 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002803}
2804
Marcelo Tosattie8902612010-10-11 15:31:19 -03002805int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002806{
pbrook94a6b542009-04-11 17:15:54 +00002807 RAMBlock *block;
2808 uint8_t *host = ptr;
2809
Jan Kiszka868bb332011-06-21 22:59:09 +02002810 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002811 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002812 return 0;
2813 }
2814
Alex Williamsonf471a172010-06-11 11:11:42 -06002815 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002816 /* This case append when the block is not mapped. */
2817 if (block->host == NULL) {
2818 continue;
2819 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002820 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002821 *ram_addr = block->offset + (host - block->host);
2822 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002823 }
pbrook94a6b542009-04-11 17:15:54 +00002824 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002825
Marcelo Tosattie8902612010-10-11 15:31:19 -03002826 return -1;
2827}
Alex Williamsonf471a172010-06-11 11:11:42 -06002828
Marcelo Tosattie8902612010-10-11 15:31:19 -03002829/* Some of the softmmu routines need to translate from a host pointer
2830 (typically a TLB entry) back to a ram offset. */
2831ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2832{
2833 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002834
Marcelo Tosattie8902612010-10-11 15:31:19 -03002835 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2836 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2837 abort();
2838 }
2839 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002840}
2841
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002842static uint64_t unassigned_mem_read(void *opaque, target_phys_addr_t addr,
2843 unsigned size)
bellard33417e72003-08-10 21:47:01 +00002844{
pbrook67d3b952006-12-18 05:03:52 +00002845#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002846 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002847#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002848#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002849 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002850#endif
2851 return 0;
2852}
2853
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002854static void unassigned_mem_write(void *opaque, target_phys_addr_t addr,
2855 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00002856{
2857#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002858 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00002859#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002860#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002861 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002862#endif
2863}
2864
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002865static const MemoryRegionOps unassigned_mem_ops = {
2866 .read = unassigned_mem_read,
2867 .write = unassigned_mem_write,
2868 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002869};
2870
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002871static uint64_t error_mem_read(void *opaque, target_phys_addr_t addr,
2872 unsigned size)
2873{
2874 abort();
2875}
2876
2877static void error_mem_write(void *opaque, target_phys_addr_t addr,
2878 uint64_t value, unsigned size)
2879{
2880 abort();
2881}
2882
2883static const MemoryRegionOps error_mem_ops = {
2884 .read = error_mem_read,
2885 .write = error_mem_write,
2886 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002887};
2888
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002889static const MemoryRegionOps rom_mem_ops = {
2890 .read = error_mem_read,
2891 .write = unassigned_mem_write,
2892 .endianness = DEVICE_NATIVE_ENDIAN,
2893};
2894
2895static void notdirty_mem_write(void *opaque, target_phys_addr_t ram_addr,
2896 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002897{
bellard3a7d9292005-08-21 09:26:42 +00002898 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002899 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002900 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2901#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002902 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002903 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002904#endif
2905 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002906 switch (size) {
2907 case 1:
2908 stb_p(qemu_get_ram_ptr(ram_addr), val);
2909 break;
2910 case 2:
2911 stw_p(qemu_get_ram_ptr(ram_addr), val);
2912 break;
2913 case 4:
2914 stl_p(qemu_get_ram_ptr(ram_addr), val);
2915 break;
2916 default:
2917 abort();
2918 }
bellardf23db162005-08-21 19:12:28 +00002919 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002920 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002921 /* we remove the notdirty callback only if the code has been
2922 flushed */
2923 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002924 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002925}
2926
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002927static const MemoryRegionOps notdirty_mem_ops = {
2928 .read = error_mem_read,
2929 .write = notdirty_mem_write,
2930 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002931};
2932
pbrook0f459d12008-06-09 00:20:13 +00002933/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002934static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002935{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002936 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002937 target_ulong pc, cs_base;
2938 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002939 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002940 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002941 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002942
aliguori06d55cc2008-11-18 20:24:06 +00002943 if (env->watchpoint_hit) {
2944 /* We re-entered the check after replacing the TB. Now raise
2945 * the debug interrupt so that is will trigger after the
2946 * current instruction. */
2947 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2948 return;
2949 }
pbrook2e70f6e2008-06-29 01:03:05 +00002950 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002951 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002952 if ((vaddr == (wp->vaddr & len_mask) ||
2953 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002954 wp->flags |= BP_WATCHPOINT_HIT;
2955 if (!env->watchpoint_hit) {
2956 env->watchpoint_hit = wp;
2957 tb = tb_find_pc(env->mem_io_pc);
2958 if (!tb) {
2959 cpu_abort(env, "check_watchpoint: could not find TB for "
2960 "pc=%p", (void *)env->mem_io_pc);
2961 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00002962 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00002963 tb_phys_invalidate(tb, -1);
2964 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2965 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04002966 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00002967 } else {
2968 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2969 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04002970 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002971 }
aliguori06d55cc2008-11-18 20:24:06 +00002972 }
aliguori6e140f22008-11-18 20:37:55 +00002973 } else {
2974 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002975 }
2976 }
2977}
2978
pbrook6658ffb2007-03-16 23:58:11 +00002979/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2980 so these check for a hit then pass through to the normal out-of-line
2981 phys routines. */
Avi Kivity1ec9b902012-01-02 12:47:48 +02002982static uint64_t watch_mem_read(void *opaque, target_phys_addr_t addr,
2983 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002984{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002985 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
2986 switch (size) {
2987 case 1: return ldub_phys(addr);
2988 case 2: return lduw_phys(addr);
2989 case 4: return ldl_phys(addr);
2990 default: abort();
2991 }
pbrook6658ffb2007-03-16 23:58:11 +00002992}
2993
Avi Kivity1ec9b902012-01-02 12:47:48 +02002994static void watch_mem_write(void *opaque, target_phys_addr_t addr,
2995 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002996{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002997 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
2998 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002999 case 1:
3000 stb_phys(addr, val);
3001 break;
3002 case 2:
3003 stw_phys(addr, val);
3004 break;
3005 case 4:
3006 stl_phys(addr, val);
3007 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003008 default: abort();
3009 }
pbrook6658ffb2007-03-16 23:58:11 +00003010}
3011
Avi Kivity1ec9b902012-01-02 12:47:48 +02003012static const MemoryRegionOps watch_mem_ops = {
3013 .read = watch_mem_read,
3014 .write = watch_mem_write,
3015 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003016};
pbrook6658ffb2007-03-16 23:58:11 +00003017
Avi Kivity70c68e42012-01-02 12:32:48 +02003018static uint64_t subpage_read(void *opaque, target_phys_addr_t addr,
3019 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003020{
Avi Kivity70c68e42012-01-02 12:32:48 +02003021 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003022 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003023 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003024#if defined(DEBUG_SUBPAGE)
3025 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3026 mmio, len, addr, idx);
3027#endif
blueswir1db7b5422007-05-26 17:36:03 +00003028
Avi Kivity5312bd82012-02-12 18:32:55 +02003029 section = &phys_sections[mmio->sub_section[idx]];
3030 addr += mmio->base;
3031 addr -= section->offset_within_address_space;
3032 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003033 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003034}
3035
Avi Kivity70c68e42012-01-02 12:32:48 +02003036static void subpage_write(void *opaque, target_phys_addr_t addr,
3037 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003038{
Avi Kivity70c68e42012-01-02 12:32:48 +02003039 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003040 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003041 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003042#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003043 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3044 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003045 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003046#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003047
Avi Kivity5312bd82012-02-12 18:32:55 +02003048 section = &phys_sections[mmio->sub_section[idx]];
3049 addr += mmio->base;
3050 addr -= section->offset_within_address_space;
3051 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003052 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003053}
3054
Avi Kivity70c68e42012-01-02 12:32:48 +02003055static const MemoryRegionOps subpage_ops = {
3056 .read = subpage_read,
3057 .write = subpage_write,
3058 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003059};
3060
Avi Kivityde712f92012-01-02 12:41:07 +02003061static uint64_t subpage_ram_read(void *opaque, target_phys_addr_t addr,
3062 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003063{
3064 ram_addr_t raddr = addr;
3065 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003066 switch (size) {
3067 case 1: return ldub_p(ptr);
3068 case 2: return lduw_p(ptr);
3069 case 4: return ldl_p(ptr);
3070 default: abort();
3071 }
Andreas Färber56384e82011-11-30 16:26:21 +01003072}
3073
Avi Kivityde712f92012-01-02 12:41:07 +02003074static void subpage_ram_write(void *opaque, target_phys_addr_t addr,
3075 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003076{
3077 ram_addr_t raddr = addr;
3078 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003079 switch (size) {
3080 case 1: return stb_p(ptr, value);
3081 case 2: return stw_p(ptr, value);
3082 case 4: return stl_p(ptr, value);
3083 default: abort();
3084 }
Andreas Färber56384e82011-11-30 16:26:21 +01003085}
3086
Avi Kivityde712f92012-01-02 12:41:07 +02003087static const MemoryRegionOps subpage_ram_ops = {
3088 .read = subpage_ram_read,
3089 .write = subpage_ram_write,
3090 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003091};
3092
Anthony Liguoric227f092009-10-01 16:12:16 -05003093static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003094 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003095{
3096 int idx, eidx;
3097
3098 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3099 return -1;
3100 idx = SUBPAGE_IDX(start);
3101 eidx = SUBPAGE_IDX(end);
3102#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003103 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003104 mmio, start, end, idx, eidx, memory);
3105#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003106 if (memory_region_is_ram(phys_sections[section].mr)) {
3107 MemoryRegionSection new_section = phys_sections[section];
3108 new_section.mr = &io_mem_subpage_ram;
3109 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003110 }
blueswir1db7b5422007-05-26 17:36:03 +00003111 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003112 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003113 }
3114
3115 return 0;
3116}
3117
Avi Kivity0f0cb162012-02-13 17:14:32 +02003118static subpage_t *subpage_init(target_phys_addr_t base)
blueswir1db7b5422007-05-26 17:36:03 +00003119{
Anthony Liguoric227f092009-10-01 16:12:16 -05003120 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003121
Anthony Liguori7267c092011-08-20 22:09:37 -05003122 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003123
3124 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003125 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3126 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003127 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003128#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003129 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3130 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003131#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003132 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003133
3134 return mmio;
3135}
3136
Avi Kivity5312bd82012-02-12 18:32:55 +02003137static uint16_t dummy_section(MemoryRegion *mr)
3138{
3139 MemoryRegionSection section = {
3140 .mr = mr,
3141 .offset_within_address_space = 0,
3142 .offset_within_region = 0,
3143 .size = UINT64_MAX,
3144 };
3145
3146 return phys_section_add(&section);
3147}
3148
Avi Kivity37ec01d2012-03-08 18:08:35 +02003149MemoryRegion *iotlb_to_region(target_phys_addr_t index)
Avi Kivityaa102232012-03-08 17:06:55 +02003150{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003151 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003152}
3153
Avi Kivitye9179ce2009-06-14 11:38:52 +03003154static void io_mem_init(void)
3155{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003156 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003157 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3158 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3159 "unassigned", UINT64_MAX);
3160 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3161 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003162 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3163 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003164 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3165 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003166}
3167
Avi Kivity50c1e142012-02-08 21:36:02 +02003168static void core_begin(MemoryListener *listener)
3169{
Avi Kivity54688b12012-02-09 17:34:32 +02003170 destroy_all_mappings();
Avi Kivity5312bd82012-02-12 18:32:55 +02003171 phys_sections_clear();
Avi Kivityc19e8802012-02-13 20:25:31 +02003172 phys_map.ptr = PHYS_MAP_NODE_NIL;
Avi Kivity5312bd82012-02-12 18:32:55 +02003173 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003174 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3175 phys_section_rom = dummy_section(&io_mem_rom);
3176 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003177}
3178
3179static void core_commit(MemoryListener *listener)
3180{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003181 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003182
3183 /* since each CPU stores ram addresses in its TLB cache, we must
3184 reset the modified entries */
3185 /* XXX: slow ! */
3186 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3187 tlb_flush(env, 1);
3188 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003189}
3190
Avi Kivity93632742012-02-08 16:54:16 +02003191static void core_region_add(MemoryListener *listener,
3192 MemoryRegionSection *section)
3193{
Avi Kivity4855d412012-02-08 21:16:05 +02003194 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity93632742012-02-08 16:54:16 +02003195}
3196
3197static void core_region_del(MemoryListener *listener,
3198 MemoryRegionSection *section)
3199{
Avi Kivity93632742012-02-08 16:54:16 +02003200}
3201
Avi Kivity50c1e142012-02-08 21:36:02 +02003202static void core_region_nop(MemoryListener *listener,
3203 MemoryRegionSection *section)
3204{
Avi Kivity54688b12012-02-09 17:34:32 +02003205 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity50c1e142012-02-08 21:36:02 +02003206}
3207
Avi Kivity93632742012-02-08 16:54:16 +02003208static void core_log_start(MemoryListener *listener,
3209 MemoryRegionSection *section)
3210{
3211}
3212
3213static void core_log_stop(MemoryListener *listener,
3214 MemoryRegionSection *section)
3215{
3216}
3217
3218static void core_log_sync(MemoryListener *listener,
3219 MemoryRegionSection *section)
3220{
3221}
3222
3223static void core_log_global_start(MemoryListener *listener)
3224{
3225 cpu_physical_memory_set_dirty_tracking(1);
3226}
3227
3228static void core_log_global_stop(MemoryListener *listener)
3229{
3230 cpu_physical_memory_set_dirty_tracking(0);
3231}
3232
3233static void core_eventfd_add(MemoryListener *listener,
3234 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003235 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity93632742012-02-08 16:54:16 +02003236{
3237}
3238
3239static void core_eventfd_del(MemoryListener *listener,
3240 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003241 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity93632742012-02-08 16:54:16 +02003242{
3243}
3244
Avi Kivity50c1e142012-02-08 21:36:02 +02003245static void io_begin(MemoryListener *listener)
3246{
3247}
3248
3249static void io_commit(MemoryListener *listener)
3250{
3251}
3252
Avi Kivity4855d412012-02-08 21:16:05 +02003253static void io_region_add(MemoryListener *listener,
3254 MemoryRegionSection *section)
3255{
Avi Kivitya2d33522012-03-05 17:40:12 +02003256 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3257
3258 mrio->mr = section->mr;
3259 mrio->offset = section->offset_within_region;
3260 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003261 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003262 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003263}
3264
3265static void io_region_del(MemoryListener *listener,
3266 MemoryRegionSection *section)
3267{
3268 isa_unassign_ioport(section->offset_within_address_space, section->size);
3269}
3270
Avi Kivity50c1e142012-02-08 21:36:02 +02003271static void io_region_nop(MemoryListener *listener,
3272 MemoryRegionSection *section)
3273{
3274}
3275
Avi Kivity4855d412012-02-08 21:16:05 +02003276static void io_log_start(MemoryListener *listener,
3277 MemoryRegionSection *section)
3278{
3279}
3280
3281static void io_log_stop(MemoryListener *listener,
3282 MemoryRegionSection *section)
3283{
3284}
3285
3286static void io_log_sync(MemoryListener *listener,
3287 MemoryRegionSection *section)
3288{
3289}
3290
3291static void io_log_global_start(MemoryListener *listener)
3292{
3293}
3294
3295static void io_log_global_stop(MemoryListener *listener)
3296{
3297}
3298
3299static void io_eventfd_add(MemoryListener *listener,
3300 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003301 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity4855d412012-02-08 21:16:05 +02003302{
3303}
3304
3305static void io_eventfd_del(MemoryListener *listener,
3306 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003307 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity4855d412012-02-08 21:16:05 +02003308{
3309}
3310
Avi Kivity93632742012-02-08 16:54:16 +02003311static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003312 .begin = core_begin,
3313 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02003314 .region_add = core_region_add,
3315 .region_del = core_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003316 .region_nop = core_region_nop,
Avi Kivity93632742012-02-08 16:54:16 +02003317 .log_start = core_log_start,
3318 .log_stop = core_log_stop,
3319 .log_sync = core_log_sync,
3320 .log_global_start = core_log_global_start,
3321 .log_global_stop = core_log_global_stop,
3322 .eventfd_add = core_eventfd_add,
3323 .eventfd_del = core_eventfd_del,
3324 .priority = 0,
3325};
3326
Avi Kivity4855d412012-02-08 21:16:05 +02003327static MemoryListener io_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003328 .begin = io_begin,
3329 .commit = io_commit,
Avi Kivity4855d412012-02-08 21:16:05 +02003330 .region_add = io_region_add,
3331 .region_del = io_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003332 .region_nop = io_region_nop,
Avi Kivity4855d412012-02-08 21:16:05 +02003333 .log_start = io_log_start,
3334 .log_stop = io_log_stop,
3335 .log_sync = io_log_sync,
3336 .log_global_start = io_log_global_start,
3337 .log_global_stop = io_log_global_stop,
3338 .eventfd_add = io_eventfd_add,
3339 .eventfd_del = io_eventfd_del,
3340 .priority = 0,
3341};
3342
Avi Kivity62152b82011-07-26 14:26:14 +03003343static void memory_map_init(void)
3344{
Anthony Liguori7267c092011-08-20 22:09:37 -05003345 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003346 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity62152b82011-07-26 14:26:14 +03003347 set_system_memory_map(system_memory);
Avi Kivity309cb472011-08-08 16:09:03 +03003348
Anthony Liguori7267c092011-08-20 22:09:37 -05003349 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003350 memory_region_init(system_io, "io", 65536);
3351 set_system_io_map(system_io);
Avi Kivity93632742012-02-08 16:54:16 +02003352
Avi Kivity4855d412012-02-08 21:16:05 +02003353 memory_listener_register(&core_memory_listener, system_memory);
3354 memory_listener_register(&io_memory_listener, system_io);
Avi Kivity62152b82011-07-26 14:26:14 +03003355}
3356
3357MemoryRegion *get_system_memory(void)
3358{
3359 return system_memory;
3360}
3361
Avi Kivity309cb472011-08-08 16:09:03 +03003362MemoryRegion *get_system_io(void)
3363{
3364 return system_io;
3365}
3366
pbrooke2eef172008-06-08 01:09:01 +00003367#endif /* !defined(CONFIG_USER_ONLY) */
3368
bellard13eb76e2004-01-24 15:23:36 +00003369/* physical memory access (slow version, mainly for debug) */
3370#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003371int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003372 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003373{
3374 int l, flags;
3375 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003376 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003377
3378 while (len > 0) {
3379 page = addr & TARGET_PAGE_MASK;
3380 l = (page + TARGET_PAGE_SIZE) - addr;
3381 if (l > len)
3382 l = len;
3383 flags = page_get_flags(page);
3384 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003385 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003386 if (is_write) {
3387 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003388 return -1;
bellard579a97f2007-11-11 14:26:47 +00003389 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003390 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003391 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003392 memcpy(p, buf, l);
3393 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003394 } else {
3395 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003396 return -1;
bellard579a97f2007-11-11 14:26:47 +00003397 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003398 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003399 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003400 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003401 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003402 }
3403 len -= l;
3404 buf += l;
3405 addr += l;
3406 }
Paul Brooka68fe892010-03-01 00:08:59 +00003407 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003408}
bellard8df1cd02005-01-28 22:37:22 +00003409
bellard13eb76e2004-01-24 15:23:36 +00003410#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003411
3412static void invalidate_and_set_dirty(target_phys_addr_t addr,
3413 target_phys_addr_t length)
3414{
3415 if (!cpu_physical_memory_is_dirty(addr)) {
3416 /* invalidate code */
3417 tb_invalidate_phys_page_range(addr, addr + length, 0);
3418 /* set dirty bit */
3419 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
3420 }
Anthony PERARDe2269392012-10-03 13:49:22 +00003421 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003422}
3423
Anthony Liguoric227f092009-10-01 16:12:16 -05003424void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003425 int len, int is_write)
3426{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003427 int l;
bellard13eb76e2004-01-24 15:23:36 +00003428 uint8_t *ptr;
3429 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003430 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003431 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003432
bellard13eb76e2004-01-24 15:23:36 +00003433 while (len > 0) {
3434 page = addr & TARGET_PAGE_MASK;
3435 l = (page + TARGET_PAGE_SIZE) - addr;
3436 if (l > len)
3437 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003438 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003439
bellard13eb76e2004-01-24 15:23:36 +00003440 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003441 if (!memory_region_is_ram(section->mr)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003442 target_phys_addr_t addr1;
Blue Swirlcc5bea62012-04-14 14:56:48 +00003443 addr1 = memory_region_section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003444 /* XXX: could force cpu_single_env to NULL to avoid
3445 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003446 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003447 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003448 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003449 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003450 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003451 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003452 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003453 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003454 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003455 l = 2;
3456 } else {
bellard1c213d12005-09-03 10:49:04 +00003457 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003458 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003459 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003460 l = 1;
3461 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003462 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003463 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003464 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003465 + memory_region_section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003466 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003467 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003468 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003469 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003470 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003471 }
3472 } else {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003473 if (!(memory_region_is_ram(section->mr) ||
3474 memory_region_is_romd(section->mr))) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003475 target_phys_addr_t addr1;
bellard13eb76e2004-01-24 15:23:36 +00003476 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003477 addr1 = memory_region_section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003478 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003479 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003480 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003481 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003482 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003483 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003484 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003485 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003486 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003487 l = 2;
3488 } else {
bellard1c213d12005-09-03 10:49:04 +00003489 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003490 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003491 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003492 l = 1;
3493 }
3494 } else {
3495 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003496 ptr = qemu_get_ram_ptr(section->mr->ram_addr
Blue Swirlcc5bea62012-04-14 14:56:48 +00003497 + memory_region_section_addr(section,
3498 addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003499 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003500 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003501 }
3502 }
3503 len -= l;
3504 buf += l;
3505 addr += l;
3506 }
3507}
bellard8df1cd02005-01-28 22:37:22 +00003508
bellardd0ecd2a2006-04-23 17:14:48 +00003509/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003510void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003511 const uint8_t *buf, int len)
3512{
3513 int l;
3514 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003515 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003516 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003517
bellardd0ecd2a2006-04-23 17:14:48 +00003518 while (len > 0) {
3519 page = addr & TARGET_PAGE_MASK;
3520 l = (page + TARGET_PAGE_SIZE) - addr;
3521 if (l > len)
3522 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003523 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003524
Blue Swirlcc5bea62012-04-14 14:56:48 +00003525 if (!(memory_region_is_ram(section->mr) ||
3526 memory_region_is_romd(section->mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00003527 /* do nothing */
3528 } else {
3529 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003530 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003531 + memory_region_section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003532 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003533 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003534 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003535 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003536 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003537 }
3538 len -= l;
3539 buf += l;
3540 addr += l;
3541 }
3542}
3543
aliguori6d16c2f2009-01-22 16:59:11 +00003544typedef struct {
3545 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003546 target_phys_addr_t addr;
3547 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003548} BounceBuffer;
3549
3550static BounceBuffer bounce;
3551
aliguoriba223c22009-01-22 16:59:16 +00003552typedef struct MapClient {
3553 void *opaque;
3554 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003555 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003556} MapClient;
3557
Blue Swirl72cf2d42009-09-12 07:36:22 +00003558static QLIST_HEAD(map_client_list, MapClient) map_client_list
3559 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003560
3561void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3562{
Anthony Liguori7267c092011-08-20 22:09:37 -05003563 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003564
3565 client->opaque = opaque;
3566 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003567 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003568 return client;
3569}
3570
3571void cpu_unregister_map_client(void *_client)
3572{
3573 MapClient *client = (MapClient *)_client;
3574
Blue Swirl72cf2d42009-09-12 07:36:22 +00003575 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003576 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003577}
3578
3579static void cpu_notify_map_clients(void)
3580{
3581 MapClient *client;
3582
Blue Swirl72cf2d42009-09-12 07:36:22 +00003583 while (!QLIST_EMPTY(&map_client_list)) {
3584 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003585 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003586 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003587 }
3588}
3589
aliguori6d16c2f2009-01-22 16:59:11 +00003590/* Map a physical memory region into a host virtual address.
3591 * May map a subset of the requested range, given by and returned in *plen.
3592 * May return NULL if resources needed to perform the mapping are exhausted.
3593 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003594 * Use cpu_register_map_client() to know when retrying the map operation is
3595 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003596 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003597void *cpu_physical_memory_map(target_phys_addr_t addr,
3598 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003599 int is_write)
3600{
Anthony Liguoric227f092009-10-01 16:12:16 -05003601 target_phys_addr_t len = *plen;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003602 target_phys_addr_t todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003603 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003604 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003605 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003606 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003607 ram_addr_t rlen;
3608 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003609
3610 while (len > 0) {
3611 page = addr & TARGET_PAGE_MASK;
3612 l = (page + TARGET_PAGE_SIZE) - addr;
3613 if (l > len)
3614 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003615 section = phys_page_find(page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003616
Avi Kivityf3705d52012-03-08 16:16:34 +02003617 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003618 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003619 break;
3620 }
3621 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3622 bounce.addr = addr;
3623 bounce.len = l;
3624 if (!is_write) {
Stefan Weil54f7b4a2011-04-10 18:23:39 +02003625 cpu_physical_memory_read(addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003626 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003627
3628 *plen = l;
3629 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003630 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003631 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003632 raddr = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003633 + memory_region_section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003634 }
aliguori6d16c2f2009-01-22 16:59:11 +00003635
3636 len -= l;
3637 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003638 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00003639 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003640 rlen = todo;
3641 ret = qemu_ram_ptr_length(raddr, &rlen);
3642 *plen = rlen;
3643 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003644}
3645
3646/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3647 * Will also mark the memory as dirty if is_write == 1. access_len gives
3648 * the amount of memory that was actually read or written by the caller.
3649 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003650void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3651 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003652{
3653 if (buffer != bounce.buffer) {
3654 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003655 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003656 while (access_len) {
3657 unsigned l;
3658 l = TARGET_PAGE_SIZE;
3659 if (l > access_len)
3660 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003661 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003662 addr1 += l;
3663 access_len -= l;
3664 }
3665 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003666 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003667 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003668 }
aliguori6d16c2f2009-01-22 16:59:11 +00003669 return;
3670 }
3671 if (is_write) {
3672 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3673 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003674 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003675 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003676 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003677}
bellardd0ecd2a2006-04-23 17:14:48 +00003678
bellard8df1cd02005-01-28 22:37:22 +00003679/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003680static inline uint32_t ldl_phys_internal(target_phys_addr_t addr,
3681 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003682{
bellard8df1cd02005-01-28 22:37:22 +00003683 uint8_t *ptr;
3684 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003685 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003686
Avi Kivity06ef3522012-02-13 16:11:22 +02003687 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003688
Blue Swirlcc5bea62012-04-14 14:56:48 +00003689 if (!(memory_region_is_ram(section->mr) ||
3690 memory_region_is_romd(section->mr))) {
bellard8df1cd02005-01-28 22:37:22 +00003691 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003692 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003693 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003694#if defined(TARGET_WORDS_BIGENDIAN)
3695 if (endian == DEVICE_LITTLE_ENDIAN) {
3696 val = bswap32(val);
3697 }
3698#else
3699 if (endian == DEVICE_BIG_ENDIAN) {
3700 val = bswap32(val);
3701 }
3702#endif
bellard8df1cd02005-01-28 22:37:22 +00003703 } else {
3704 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003705 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003706 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003707 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003708 switch (endian) {
3709 case DEVICE_LITTLE_ENDIAN:
3710 val = ldl_le_p(ptr);
3711 break;
3712 case DEVICE_BIG_ENDIAN:
3713 val = ldl_be_p(ptr);
3714 break;
3715 default:
3716 val = ldl_p(ptr);
3717 break;
3718 }
bellard8df1cd02005-01-28 22:37:22 +00003719 }
3720 return val;
3721}
3722
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003723uint32_t ldl_phys(target_phys_addr_t addr)
3724{
3725 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3726}
3727
3728uint32_t ldl_le_phys(target_phys_addr_t addr)
3729{
3730 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3731}
3732
3733uint32_t ldl_be_phys(target_phys_addr_t addr)
3734{
3735 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
3736}
3737
bellard84b7b8e2005-11-28 21:19:04 +00003738/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003739static inline uint64_t ldq_phys_internal(target_phys_addr_t addr,
3740 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003741{
bellard84b7b8e2005-11-28 21:19:04 +00003742 uint8_t *ptr;
3743 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003744 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00003745
Avi Kivity06ef3522012-02-13 16:11:22 +02003746 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003747
Blue Swirlcc5bea62012-04-14 14:56:48 +00003748 if (!(memory_region_is_ram(section->mr) ||
3749 memory_region_is_romd(section->mr))) {
bellard84b7b8e2005-11-28 21:19:04 +00003750 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003751 addr = memory_region_section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003752
3753 /* XXX This is broken when device endian != cpu endian.
3754 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00003755#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003756 val = io_mem_read(section->mr, addr, 4) << 32;
3757 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00003758#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003759 val = io_mem_read(section->mr, addr, 4);
3760 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00003761#endif
3762 } else {
3763 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003764 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003765 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003766 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003767 switch (endian) {
3768 case DEVICE_LITTLE_ENDIAN:
3769 val = ldq_le_p(ptr);
3770 break;
3771 case DEVICE_BIG_ENDIAN:
3772 val = ldq_be_p(ptr);
3773 break;
3774 default:
3775 val = ldq_p(ptr);
3776 break;
3777 }
bellard84b7b8e2005-11-28 21:19:04 +00003778 }
3779 return val;
3780}
3781
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003782uint64_t ldq_phys(target_phys_addr_t addr)
3783{
3784 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3785}
3786
3787uint64_t ldq_le_phys(target_phys_addr_t addr)
3788{
3789 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3790}
3791
3792uint64_t ldq_be_phys(target_phys_addr_t addr)
3793{
3794 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
3795}
3796
bellardaab33092005-10-30 20:48:42 +00003797/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003798uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003799{
3800 uint8_t val;
3801 cpu_physical_memory_read(addr, &val, 1);
3802 return val;
3803}
3804
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003805/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003806static inline uint32_t lduw_phys_internal(target_phys_addr_t addr,
3807 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003808{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003809 uint8_t *ptr;
3810 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003811 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003812
Avi Kivity06ef3522012-02-13 16:11:22 +02003813 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003814
Blue Swirlcc5bea62012-04-14 14:56:48 +00003815 if (!(memory_region_is_ram(section->mr) ||
3816 memory_region_is_romd(section->mr))) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003817 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003818 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003819 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003820#if defined(TARGET_WORDS_BIGENDIAN)
3821 if (endian == DEVICE_LITTLE_ENDIAN) {
3822 val = bswap16(val);
3823 }
3824#else
3825 if (endian == DEVICE_BIG_ENDIAN) {
3826 val = bswap16(val);
3827 }
3828#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003829 } else {
3830 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003831 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003832 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003833 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003834 switch (endian) {
3835 case DEVICE_LITTLE_ENDIAN:
3836 val = lduw_le_p(ptr);
3837 break;
3838 case DEVICE_BIG_ENDIAN:
3839 val = lduw_be_p(ptr);
3840 break;
3841 default:
3842 val = lduw_p(ptr);
3843 break;
3844 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003845 }
3846 return val;
bellardaab33092005-10-30 20:48:42 +00003847}
3848
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003849uint32_t lduw_phys(target_phys_addr_t addr)
3850{
3851 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3852}
3853
3854uint32_t lduw_le_phys(target_phys_addr_t addr)
3855{
3856 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3857}
3858
3859uint32_t lduw_be_phys(target_phys_addr_t addr)
3860{
3861 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
3862}
3863
bellard8df1cd02005-01-28 22:37:22 +00003864/* warning: addr must be aligned. The ram page is not masked as dirty
3865 and the code inside is not invalidated. It is useful if the dirty
3866 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003867void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003868{
bellard8df1cd02005-01-28 22:37:22 +00003869 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003870 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003871
Avi Kivity06ef3522012-02-13 16:11:22 +02003872 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003873
Avi Kivityf3705d52012-03-08 16:16:34 +02003874 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003875 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003876 if (memory_region_is_ram(section->mr)) {
3877 section = &phys_sections[phys_section_rom];
3878 }
3879 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003880 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003881 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003882 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003883 + memory_region_section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00003884 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003885 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003886
3887 if (unlikely(in_migration)) {
3888 if (!cpu_physical_memory_is_dirty(addr1)) {
3889 /* invalidate code */
3890 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3891 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003892 cpu_physical_memory_set_dirty_flags(
3893 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003894 }
3895 }
bellard8df1cd02005-01-28 22:37:22 +00003896 }
3897}
3898
Anthony Liguoric227f092009-10-01 16:12:16 -05003899void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003900{
j_mayerbc98a7e2007-04-04 07:55:12 +00003901 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003902 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00003903
Avi Kivity06ef3522012-02-13 16:11:22 +02003904 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003905
Avi Kivityf3705d52012-03-08 16:16:34 +02003906 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003907 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003908 if (memory_region_is_ram(section->mr)) {
3909 section = &phys_sections[phys_section_rom];
3910 }
j_mayerbc98a7e2007-04-04 07:55:12 +00003911#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003912 io_mem_write(section->mr, addr, val >> 32, 4);
3913 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003914#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003915 io_mem_write(section->mr, addr, (uint32_t)val, 4);
3916 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003917#endif
3918 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003919 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003920 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003921 + memory_region_section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00003922 stq_p(ptr, val);
3923 }
3924}
3925
bellard8df1cd02005-01-28 22:37:22 +00003926/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003927static inline void stl_phys_internal(target_phys_addr_t addr, uint32_t val,
3928 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003929{
bellard8df1cd02005-01-28 22:37:22 +00003930 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003931 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003932
Avi Kivity06ef3522012-02-13 16:11:22 +02003933 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003934
Avi Kivityf3705d52012-03-08 16:16:34 +02003935 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003936 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003937 if (memory_region_is_ram(section->mr)) {
3938 section = &phys_sections[phys_section_rom];
3939 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003940#if defined(TARGET_WORDS_BIGENDIAN)
3941 if (endian == DEVICE_LITTLE_ENDIAN) {
3942 val = bswap32(val);
3943 }
3944#else
3945 if (endian == DEVICE_BIG_ENDIAN) {
3946 val = bswap32(val);
3947 }
3948#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003949 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003950 } else {
3951 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003952 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003953 + memory_region_section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00003954 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003955 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003956 switch (endian) {
3957 case DEVICE_LITTLE_ENDIAN:
3958 stl_le_p(ptr, val);
3959 break;
3960 case DEVICE_BIG_ENDIAN:
3961 stl_be_p(ptr, val);
3962 break;
3963 default:
3964 stl_p(ptr, val);
3965 break;
3966 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003967 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00003968 }
3969}
3970
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003971void stl_phys(target_phys_addr_t addr, uint32_t val)
3972{
3973 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3974}
3975
3976void stl_le_phys(target_phys_addr_t addr, uint32_t val)
3977{
3978 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3979}
3980
3981void stl_be_phys(target_phys_addr_t addr, uint32_t val)
3982{
3983 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3984}
3985
bellardaab33092005-10-30 20:48:42 +00003986/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003987void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003988{
3989 uint8_t v = val;
3990 cpu_physical_memory_write(addr, &v, 1);
3991}
3992
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003993/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003994static inline void stw_phys_internal(target_phys_addr_t addr, uint32_t val,
3995 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003996{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003997 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003998 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003999
Avi Kivity06ef3522012-02-13 16:11:22 +02004000 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004001
Avi Kivityf3705d52012-03-08 16:16:34 +02004002 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00004003 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004004 if (memory_region_is_ram(section->mr)) {
4005 section = &phys_sections[phys_section_rom];
4006 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004007#if defined(TARGET_WORDS_BIGENDIAN)
4008 if (endian == DEVICE_LITTLE_ENDIAN) {
4009 val = bswap16(val);
4010 }
4011#else
4012 if (endian == DEVICE_BIG_ENDIAN) {
4013 val = bswap16(val);
4014 }
4015#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02004016 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004017 } else {
4018 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02004019 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00004020 + memory_region_section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004021 /* RAM case */
4022 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004023 switch (endian) {
4024 case DEVICE_LITTLE_ENDIAN:
4025 stw_le_p(ptr, val);
4026 break;
4027 case DEVICE_BIG_ENDIAN:
4028 stw_be_p(ptr, val);
4029 break;
4030 default:
4031 stw_p(ptr, val);
4032 break;
4033 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00004034 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004035 }
bellardaab33092005-10-30 20:48:42 +00004036}
4037
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004038void stw_phys(target_phys_addr_t addr, uint32_t val)
4039{
4040 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4041}
4042
4043void stw_le_phys(target_phys_addr_t addr, uint32_t val)
4044{
4045 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4046}
4047
4048void stw_be_phys(target_phys_addr_t addr, uint32_t val)
4049{
4050 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4051}
4052
bellardaab33092005-10-30 20:48:42 +00004053/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004054void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004055{
4056 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004057 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004058}
4059
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004060void stq_le_phys(target_phys_addr_t addr, uint64_t val)
4061{
4062 val = cpu_to_le64(val);
4063 cpu_physical_memory_write(addr, &val, 8);
4064}
4065
4066void stq_be_phys(target_phys_addr_t addr, uint64_t val)
4067{
4068 val = cpu_to_be64(val);
4069 cpu_physical_memory_write(addr, &val, 8);
4070}
4071
aliguori5e2972f2009-03-28 17:51:36 +00004072/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004073int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004074 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004075{
4076 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004077 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004078 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004079
4080 while (len > 0) {
4081 page = addr & TARGET_PAGE_MASK;
4082 phys_addr = cpu_get_phys_page_debug(env, page);
4083 /* if no physical page mapped, return an error */
4084 if (phys_addr == -1)
4085 return -1;
4086 l = (page + TARGET_PAGE_SIZE) - addr;
4087 if (l > len)
4088 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004089 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004090 if (is_write)
4091 cpu_physical_memory_write_rom(phys_addr, buf, l);
4092 else
aliguori5e2972f2009-03-28 17:51:36 +00004093 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004094 len -= l;
4095 buf += l;
4096 addr += l;
4097 }
4098 return 0;
4099}
Paul Brooka68fe892010-03-01 00:08:59 +00004100#endif
bellard13eb76e2004-01-24 15:23:36 +00004101
pbrook2e70f6e2008-06-29 01:03:05 +00004102/* in deterministic execution mode, instructions doing device I/Os
4103 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004104void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004105{
4106 TranslationBlock *tb;
4107 uint32_t n, cflags;
4108 target_ulong pc, cs_base;
4109 uint64_t flags;
4110
Blue Swirl20503962012-04-09 14:20:20 +00004111 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004112 if (!tb) {
4113 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004114 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004115 }
4116 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004117 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004118 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004119 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004120 n = n - env->icount_decr.u16.low;
4121 /* Generate a new TB ending on the I/O insn. */
4122 n++;
4123 /* On MIPS and SH, delay slot instructions can only be restarted if
4124 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004125 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004126 branch. */
4127#if defined(TARGET_MIPS)
4128 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4129 env->active_tc.PC -= 4;
4130 env->icount_decr.u16.low++;
4131 env->hflags &= ~MIPS_HFLAG_BMASK;
4132 }
4133#elif defined(TARGET_SH4)
4134 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4135 && n > 1) {
4136 env->pc -= 2;
4137 env->icount_decr.u16.low++;
4138 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4139 }
4140#endif
4141 /* This should never happen. */
4142 if (n > CF_COUNT_MASK)
4143 cpu_abort(env, "TB too big during recompile");
4144
4145 cflags = n | CF_LAST_IO;
4146 pc = tb->pc;
4147 cs_base = tb->cs_base;
4148 flags = tb->flags;
4149 tb_phys_invalidate(tb, -1);
4150 /* FIXME: In theory this could raise an exception. In practice
4151 we have already translated the block once so it's probably ok. */
4152 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004153 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004154 the first in the TB) then we end up generating a whole new TB and
4155 repeating the fault, which is horribly inefficient.
4156 Better would be to execute just this insn uncached, or generate a
4157 second new TB. */
4158 cpu_resume_from_signal(env, NULL);
4159}
4160
Paul Brookb3755a92010-03-12 16:54:58 +00004161#if !defined(CONFIG_USER_ONLY)
4162
Stefan Weil055403b2010-10-22 23:03:32 +02004163void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004164{
4165 int i, target_code_size, max_target_code_size;
4166 int direct_jmp_count, direct_jmp2_count, cross_page;
4167 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004168
bellarde3db7222005-01-26 22:00:47 +00004169 target_code_size = 0;
4170 max_target_code_size = 0;
4171 cross_page = 0;
4172 direct_jmp_count = 0;
4173 direct_jmp2_count = 0;
4174 for(i = 0; i < nb_tbs; i++) {
4175 tb = &tbs[i];
4176 target_code_size += tb->size;
4177 if (tb->size > max_target_code_size)
4178 max_target_code_size = tb->size;
4179 if (tb->page_addr[1] != -1)
4180 cross_page++;
4181 if (tb->tb_next_offset[0] != 0xffff) {
4182 direct_jmp_count++;
4183 if (tb->tb_next_offset[1] != 0xffff) {
4184 direct_jmp2_count++;
4185 }
4186 }
4187 }
4188 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004189 cpu_fprintf(f, "Translation buffer state:\n");
Stefan Weil055403b2010-10-22 23:03:32 +02004190 cpu_fprintf(f, "gen code size %td/%ld\n",
bellard26a5f132008-05-28 12:30:31 +00004191 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4192 cpu_fprintf(f, "TB count %d/%d\n",
4193 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004194 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004195 nb_tbs ? target_code_size / nb_tbs : 0,
4196 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004197 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004198 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4199 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004200 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4201 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004202 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4203 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004204 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004205 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4206 direct_jmp2_count,
4207 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004208 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004209 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4210 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4211 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004212 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004213}
4214
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004215/*
4216 * A helper function for the _utterly broken_ virtio device model to find out if
4217 * it's running on a big endian machine. Don't do this at home kids!
4218 */
4219bool virtio_is_big_endian(void);
4220bool virtio_is_big_endian(void)
4221{
4222#if defined(TARGET_WORDS_BIGENDIAN)
4223 return true;
4224#else
4225 return false;
4226#endif
4227}
4228
bellard61382a52003-10-27 21:22:23 +00004229#endif
Wen Congyang76f35532012-05-07 12:04:18 +08004230
4231#ifndef CONFIG_USER_ONLY
4232bool cpu_physical_memory_is_io(target_phys_addr_t phys_addr)
4233{
4234 MemoryRegionSection *section;
4235
4236 section = phys_page_find(phys_addr >> TARGET_PAGE_BITS);
4237
4238 return !(memory_region_is_ram(section->mr) ||
4239 memory_region_is_romd(section->mr));
4240}
4241#endif