blob: d93a14df9c943ce95ee65197089e98db347089a0 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Avi Kivity67d95c12011-12-15 15:25:22 +020060#define WANT_EXEC_OBSOLETE
61#include "exec-obsolete.h"
62
bellardfd6ce8f2003-05-14 19:00:11 +000063//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000064//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000065//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
70//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000071
ths1196be32007-03-17 15:17:58 +000072//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000073//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000074
pbrook99773bd2006-04-16 15:14:59 +000075#if !defined(CONFIG_USER_ONLY)
76/* TB consistency checks only implemented for usermode emulation. */
77#undef DEBUG_TB_CHECK
78#endif
79
bellard9fa3e852004-01-04 18:06:42 +000080#define SMC_BITMAP_USE_THRESHOLD 10
81
blueswir1bdaf78e2008-10-04 07:24:27 +000082static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020083static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000084TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000085static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000086/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050087spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000088
blueswir1141ac462008-07-26 15:05:57 +000089#if defined(__arm__) || defined(__sparc_v9__)
90/* The prologue must be reachable with a direct jump. ARM and Sparc64
91 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000092 section close to code segment. */
93#define code_gen_section \
94 __attribute__((__section__(".gen_code"))) \
95 __attribute__((aligned (32)))
Stefan Weil68409812012-04-04 07:45:21 +020096#elif defined(_WIN32) && !defined(_WIN64)
Stefan Weilf8e2af12009-06-18 23:04:48 +020097#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
106static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000108static unsigned long code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200109static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000113static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000114
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200115RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300116
117static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300118static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300119
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200120MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200121static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200122
pbrooke2eef172008-06-08 01:09:01 +0000123#endif
bellard9fa3e852004-01-04 18:06:42 +0000124
Andreas Färber9349b4f2012-03-14 01:38:32 +0100125CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000126/* current CPU in the current thread. It is only valid inside
127 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100128DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000129/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000130 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000131 2 = Adaptive rate instruction counting. */
132int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
Paul Brook41c1b1c2010-03-12 16:54:58 +0000146/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800147 while in user mode we want it to be based on virtual addresses. */
148#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000149#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
150# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
151#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000153#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000154#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800155# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000156#endif
bellard54936002003-05-13 00:25:15 +0000157
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800158/* Size of the L2 (and L3, etc) page tables. */
159#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000160#define L2_SIZE (1 << L2_BITS)
161
Avi Kivity3eef53d2012-02-10 14:57:31 +0200162#define P_L2_LEVELS \
163 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
164
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800165/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800166#define V_L1_BITS_REM \
167 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
168
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800169#if V_L1_BITS_REM < 4
170#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
171#else
172#define V_L1_BITS V_L1_BITS_REM
173#endif
174
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800175#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
176
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800177#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
178
Stefan Weilc6d50672012-03-16 20:23:49 +0100179uintptr_t qemu_real_host_page_size;
180uintptr_t qemu_host_page_size;
181uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000182
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800183/* This is a multi-level map on the virtual address space.
184 The bottom level has pointers to PageDesc. */
185static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000186
pbrooke2eef172008-06-08 01:09:01 +0000187#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200188typedef struct PhysPageEntry PhysPageEntry;
189
Avi Kivity5312bd82012-02-12 18:32:55 +0200190static MemoryRegionSection *phys_sections;
191static unsigned phys_sections_nb, phys_sections_nb_alloc;
192static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200193static uint16_t phys_section_notdirty;
194static uint16_t phys_section_rom;
195static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200196
Avi Kivity4346ae32012-02-10 17:00:01 +0200197struct PhysPageEntry {
Avi Kivity07f07b32012-02-13 20:45:32 +0200198 uint16_t is_leaf : 1;
199 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
200 uint16_t ptr : 15;
Avi Kivity4346ae32012-02-10 17:00:01 +0200201};
202
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200203/* Simple allocator for PhysPageEntry nodes */
204static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
205static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
206
Avi Kivity07f07b32012-02-13 20:45:32 +0200207#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800209/* This is a multi-level map on the physical address space.
Avi Kivity06ef3522012-02-13 16:11:22 +0200210 The bottom level has pointers to MemoryRegionSections. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200211static PhysPageEntry phys_map = { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
Paul Brook6d9a1302010-02-28 23:55:53 +0000212
pbrooke2eef172008-06-08 01:09:01 +0000213static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300214static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000215
Avi Kivity1ec9b902012-01-02 12:47:48 +0200216static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000217#endif
bellard33417e72003-08-10 21:47:01 +0000218
bellard34865132003-10-05 14:28:56 +0000219/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200220#ifdef WIN32
221static const char *logfilename = "qemu.log";
222#else
blueswir1d9b630f2008-10-05 09:57:08 +0000223static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200224#endif
bellard34865132003-10-05 14:28:56 +0000225FILE *logfile;
226int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000227static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000228
bellarde3db7222005-01-26 22:00:47 +0000229/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000230#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000231static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000232#endif
bellarde3db7222005-01-26 22:00:47 +0000233static int tb_flush_count;
234static int tb_phys_invalidate_count;
235
bellard7cb69ca2008-05-10 10:55:51 +0000236#ifdef _WIN32
237static void map_exec(void *addr, long size)
238{
239 DWORD old_protect;
240 VirtualProtect(addr, size,
241 PAGE_EXECUTE_READWRITE, &old_protect);
242
243}
244#else
245static void map_exec(void *addr, long size)
246{
bellard43694152008-05-29 09:35:57 +0000247 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000248
bellard43694152008-05-29 09:35:57 +0000249 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000250 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000251 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000252
253 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000254 end += page_size - 1;
255 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000256
257 mprotect((void *)start, end - start,
258 PROT_READ | PROT_WRITE | PROT_EXEC);
259}
260#endif
261
bellardb346ff42003-06-15 20:05:50 +0000262static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000263{
bellard83fb7ad2004-07-05 21:25:26 +0000264 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000265 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000266#ifdef _WIN32
267 {
268 SYSTEM_INFO system_info;
269
270 GetSystemInfo(&system_info);
271 qemu_real_host_page_size = system_info.dwPageSize;
272 }
273#else
274 qemu_real_host_page_size = getpagesize();
275#endif
bellard83fb7ad2004-07-05 21:25:26 +0000276 if (qemu_host_page_size == 0)
277 qemu_host_page_size = qemu_real_host_page_size;
278 if (qemu_host_page_size < TARGET_PAGE_SIZE)
279 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000280 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000281
Paul Brook2e9a5712010-05-05 16:32:59 +0100282#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000283 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100284#ifdef HAVE_KINFO_GETVMMAP
285 struct kinfo_vmentry *freep;
286 int i, cnt;
287
288 freep = kinfo_getvmmap(getpid(), &cnt);
289 if (freep) {
290 mmap_lock();
291 for (i = 0; i < cnt; i++) {
292 unsigned long startaddr, endaddr;
293
294 startaddr = freep[i].kve_start;
295 endaddr = freep[i].kve_end;
296 if (h2g_valid(startaddr)) {
297 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
298
299 if (h2g_valid(endaddr)) {
300 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200301 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100302 } else {
303#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
304 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200305 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100306#endif
307 }
308 }
309 }
310 free(freep);
311 mmap_unlock();
312 }
313#else
balrog50a95692007-12-12 01:16:23 +0000314 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000315
pbrook07765902008-05-31 16:33:53 +0000316 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800317
Aurelien Jarnofd436902010-04-10 17:20:36 +0200318 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000319 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800320 mmap_lock();
321
balrog50a95692007-12-12 01:16:23 +0000322 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800323 unsigned long startaddr, endaddr;
324 int n;
325
326 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
327
328 if (n == 2 && h2g_valid(startaddr)) {
329 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
330
331 if (h2g_valid(endaddr)) {
332 endaddr = h2g(endaddr);
333 } else {
334 endaddr = ~0ul;
335 }
336 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000337 }
338 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800339
balrog50a95692007-12-12 01:16:23 +0000340 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800341 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000342 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100343#endif
balrog50a95692007-12-12 01:16:23 +0000344 }
345#endif
bellard54936002003-05-13 00:25:15 +0000346}
347
Paul Brook41c1b1c2010-03-12 16:54:58 +0000348static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000349{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000350 PageDesc *pd;
351 void **lp;
352 int i;
353
pbrook17e23772008-06-09 13:47:45 +0000354#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500355 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800356# define ALLOC(P, SIZE) \
357 do { \
358 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
359 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800360 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000361#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800362# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500363 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000364#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800365
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800366 /* Level 1. Always allocated. */
367 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
368
369 /* Level 2..N-1. */
370 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
371 void **p = *lp;
372
373 if (p == NULL) {
374 if (!alloc) {
375 return NULL;
376 }
377 ALLOC(p, sizeof(void *) * L2_SIZE);
378 *lp = p;
379 }
380
381 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000382 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800383
384 pd = *lp;
385 if (pd == NULL) {
386 if (!alloc) {
387 return NULL;
388 }
389 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
390 *lp = pd;
391 }
392
393#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800394
395 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000396}
397
Paul Brook41c1b1c2010-03-12 16:54:58 +0000398static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000399{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800400 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000401}
402
Paul Brook6d9a1302010-02-28 23:55:53 +0000403#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200404
Avi Kivityf7bf5462012-02-13 20:12:05 +0200405static void phys_map_node_reserve(unsigned nodes)
406{
407 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
408 typedef PhysPageEntry Node[L2_SIZE];
409 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
410 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
411 phys_map_nodes_nb + nodes);
412 phys_map_nodes = g_renew(Node, phys_map_nodes,
413 phys_map_nodes_nb_alloc);
414 }
415}
416
417static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200418{
419 unsigned i;
420 uint16_t ret;
421
Avi Kivityf7bf5462012-02-13 20:12:05 +0200422 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200423 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200424 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200425 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200426 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200427 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200428 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200429 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200430}
431
432static void phys_map_nodes_reset(void)
433{
434 phys_map_nodes_nb = 0;
435}
436
Avi Kivityf7bf5462012-02-13 20:12:05 +0200437
Avi Kivity29990972012-02-13 20:21:20 +0200438static void phys_page_set_level(PhysPageEntry *lp, target_phys_addr_t *index,
439 target_phys_addr_t *nb, uint16_t leaf,
440 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200441{
442 PhysPageEntry *p;
443 int i;
Avi Kivity07f07b32012-02-13 20:45:32 +0200444 target_phys_addr_t step = (target_phys_addr_t)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200445
Avi Kivity07f07b32012-02-13 20:45:32 +0200446 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200447 lp->ptr = phys_map_node_alloc();
448 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200449 if (level == 0) {
450 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200451 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200452 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200453 }
454 }
455 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200456 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200457 }
Avi Kivity29990972012-02-13 20:21:20 +0200458 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200459
Avi Kivity29990972012-02-13 20:21:20 +0200460 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200461 if ((*index & (step - 1)) == 0 && *nb >= step) {
462 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200463 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200464 *index += step;
465 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200466 } else {
467 phys_page_set_level(lp, index, nb, leaf, level - 1);
468 }
469 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200470 }
471}
472
Avi Kivity29990972012-02-13 20:21:20 +0200473static void phys_page_set(target_phys_addr_t index, target_phys_addr_t nb,
474 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000475{
Avi Kivity29990972012-02-13 20:21:20 +0200476 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200477 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000478
Avi Kivity29990972012-02-13 20:21:20 +0200479 phys_page_set_level(&phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000480}
481
Avi Kivityf3705d52012-03-08 16:16:34 +0200482static MemoryRegionSection *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000483{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200484 PhysPageEntry lp = phys_map;
485 PhysPageEntry *p;
486 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200487 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200488
Avi Kivity07f07b32012-02-13 20:45:32 +0200489 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200490 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200491 goto not_found;
492 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200493 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200494 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200495 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200496
Avi Kivityc19e8802012-02-13 20:25:31 +0200497 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200498not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200499 return &phys_sections[s_index];
500}
501
Blue Swirle5548612012-04-21 13:08:33 +0000502static
503bool memory_region_is_unassigned(MemoryRegion *mr)
504{
505 return mr != &io_mem_ram && mr != &io_mem_rom
506 && mr != &io_mem_notdirty && !mr->rom_device
507 && mr != &io_mem_watch;
508}
509
Avi Kivityf3705d52012-03-08 16:16:34 +0200510static target_phys_addr_t section_addr(MemoryRegionSection *section,
511 target_phys_addr_t addr)
512{
513 addr -= section->offset_within_address_space;
514 addr += section->offset_within_region;
515 return addr;
bellard92e873b2004-05-21 14:52:29 +0000516}
517
Anthony Liguoric227f092009-10-01 16:12:16 -0500518static void tlb_protect_code(ram_addr_t ram_addr);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100519static void tlb_unprotect_code_phys(CPUArchState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000520 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000521#define mmap_lock() do { } while(0)
522#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000523#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000524
bellard43694152008-05-29 09:35:57 +0000525#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
526
527#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100528/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000529 user mode. It will change when a dedicated libc will be used */
530#define USE_STATIC_CODE_GEN_BUFFER
531#endif
532
533#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200534static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
535 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000536#endif
537
blueswir18fcd3692008-08-17 20:26:25 +0000538static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000539{
bellard43694152008-05-29 09:35:57 +0000540#ifdef USE_STATIC_CODE_GEN_BUFFER
541 code_gen_buffer = static_code_gen_buffer;
542 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
543 map_exec(code_gen_buffer, code_gen_buffer_size);
544#else
bellard26a5f132008-05-28 12:30:31 +0000545 code_gen_buffer_size = tb_size;
546 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000547#if defined(CONFIG_USER_ONLY)
bellard43694152008-05-29 09:35:57 +0000548 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
549#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100550 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000551 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000552#endif
bellard26a5f132008-05-28 12:30:31 +0000553 }
554 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
555 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
556 /* The code gen buffer location may have constraints depending on
557 the host cpu and OS */
558#if defined(__linux__)
559 {
560 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000561 void *start = NULL;
562
bellard26a5f132008-05-28 12:30:31 +0000563 flags = MAP_PRIVATE | MAP_ANONYMOUS;
564#if defined(__x86_64__)
565 flags |= MAP_32BIT;
566 /* Cannot map more than that */
567 if (code_gen_buffer_size > (800 * 1024 * 1024))
568 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000569#elif defined(__sparc_v9__)
570 // Map the buffer below 2G, so we can use direct calls and branches
571 flags |= MAP_FIXED;
572 start = (void *) 0x60000000UL;
573 if (code_gen_buffer_size > (512 * 1024 * 1024))
574 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000575#elif defined(__arm__)
Aurelien Jarno5c84bd92012-01-07 21:00:25 +0100576 /* Keep the buffer no bigger than 16MB to branch between blocks */
balrog1cb06612008-12-01 02:10:17 +0000577 if (code_gen_buffer_size > 16 * 1024 * 1024)
578 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700579#elif defined(__s390x__)
580 /* Map the buffer so that we can use direct calls and branches. */
581 /* We have a +- 4GB range on the branches; leave some slop. */
582 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
583 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
584 }
585 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000586#endif
blueswir1141ac462008-07-26 15:05:57 +0000587 code_gen_buffer = mmap(start, code_gen_buffer_size,
588 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000589 flags, -1, 0);
590 if (code_gen_buffer == MAP_FAILED) {
591 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
592 exit(1);
593 }
594 }
Bradcbb608a2010-12-20 21:25:40 -0500595#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
Tobias Nygren9f4b09a2011-08-07 09:57:05 +0000596 || defined(__DragonFly__) || defined(__OpenBSD__) \
597 || defined(__NetBSD__)
aliguori06e67a82008-09-27 15:32:41 +0000598 {
599 int flags;
600 void *addr = NULL;
601 flags = MAP_PRIVATE | MAP_ANONYMOUS;
602#if defined(__x86_64__)
603 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
604 * 0x40000000 is free */
605 flags |= MAP_FIXED;
606 addr = (void *)0x40000000;
607 /* Cannot map more than that */
608 if (code_gen_buffer_size > (800 * 1024 * 1024))
609 code_gen_buffer_size = (800 * 1024 * 1024);
Blue Swirl4cd31ad2011-01-16 08:32:27 +0000610#elif defined(__sparc_v9__)
611 // Map the buffer below 2G, so we can use direct calls and branches
612 flags |= MAP_FIXED;
613 addr = (void *) 0x60000000UL;
614 if (code_gen_buffer_size > (512 * 1024 * 1024)) {
615 code_gen_buffer_size = (512 * 1024 * 1024);
616 }
aliguori06e67a82008-09-27 15:32:41 +0000617#endif
618 code_gen_buffer = mmap(addr, code_gen_buffer_size,
619 PROT_WRITE | PROT_READ | PROT_EXEC,
620 flags, -1, 0);
621 if (code_gen_buffer == MAP_FAILED) {
622 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
623 exit(1);
624 }
625 }
bellard26a5f132008-05-28 12:30:31 +0000626#else
Anthony Liguori7267c092011-08-20 22:09:37 -0500627 code_gen_buffer = g_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000628 map_exec(code_gen_buffer, code_gen_buffer_size);
629#endif
bellard43694152008-05-29 09:35:57 +0000630#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000631 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
Peter Maydella884da82011-06-22 11:58:25 +0100632 code_gen_buffer_max_size = code_gen_buffer_size -
633 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000634 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500635 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000636}
637
638/* Must be called before using the QEMU cpus. 'tb_size' is the size
639 (in bytes) allocated to the translation buffer. Zero means default
640 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200641void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000642{
bellard26a5f132008-05-28 12:30:31 +0000643 cpu_gen_init();
644 code_gen_alloc(tb_size);
645 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700646 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000647 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700648#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
649 /* There's no guest base to take into account, so go ahead and
650 initialize the prologue now. */
651 tcg_prologue_init(&tcg_ctx);
652#endif
bellard26a5f132008-05-28 12:30:31 +0000653}
654
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200655bool tcg_enabled(void)
656{
657 return code_gen_buffer != NULL;
658}
659
660void cpu_exec_init_all(void)
661{
662#if !defined(CONFIG_USER_ONLY)
663 memory_map_init();
664 io_mem_init();
665#endif
666}
667
pbrook9656f322008-07-01 20:01:19 +0000668#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
669
Juan Quintelae59fb372009-09-29 22:48:21 +0200670static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200671{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100672 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200673
aurel323098dba2009-03-07 21:28:24 +0000674 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
675 version_id is increased. */
676 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000677 tlb_flush(env, 1);
678
679 return 0;
680}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200681
682static const VMStateDescription vmstate_cpu_common = {
683 .name = "cpu_common",
684 .version_id = 1,
685 .minimum_version_id = 1,
686 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200687 .post_load = cpu_common_post_load,
688 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100689 VMSTATE_UINT32(halted, CPUArchState),
690 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200691 VMSTATE_END_OF_LIST()
692 }
693};
pbrook9656f322008-07-01 20:01:19 +0000694#endif
695
Andreas Färber9349b4f2012-03-14 01:38:32 +0100696CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400697{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100698 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400699
700 while (env) {
701 if (env->cpu_index == cpu)
702 break;
703 env = env->next_cpu;
704 }
705
706 return env;
707}
708
Andreas Färber9349b4f2012-03-14 01:38:32 +0100709void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000710{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100711 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000712 int cpu_index;
713
pbrookc2764712009-03-07 15:24:59 +0000714#if defined(CONFIG_USER_ONLY)
715 cpu_list_lock();
716#endif
bellard6a00d602005-11-21 23:25:50 +0000717 env->next_cpu = NULL;
718 penv = &first_cpu;
719 cpu_index = 0;
720 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700721 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000722 cpu_index++;
723 }
724 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000725 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000726 QTAILQ_INIT(&env->breakpoints);
727 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100728#ifndef CONFIG_USER_ONLY
729 env->thread_id = qemu_get_thread_id();
730#endif
bellard6a00d602005-11-21 23:25:50 +0000731 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000732#if defined(CONFIG_USER_ONLY)
733 cpu_list_unlock();
734#endif
pbrookb3c77242008-06-30 16:31:04 +0000735#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600736 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
737 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000738 cpu_save, cpu_load, env);
739#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000740}
741
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100742/* Allocate a new translation block. Flush the translation buffer if
743 too many translation blocks or too much generated code. */
744static TranslationBlock *tb_alloc(target_ulong pc)
745{
746 TranslationBlock *tb;
747
748 if (nb_tbs >= code_gen_max_blocks ||
749 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
750 return NULL;
751 tb = &tbs[nb_tbs++];
752 tb->pc = pc;
753 tb->cflags = 0;
754 return tb;
755}
756
757void tb_free(TranslationBlock *tb)
758{
759 /* In practice this is mostly used for single use temporary TB
760 Ignore the hard cases and just back up if this TB happens to
761 be the last one generated. */
762 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
763 code_gen_ptr = tb->tc_ptr;
764 nb_tbs--;
765 }
766}
767
bellard9fa3e852004-01-04 18:06:42 +0000768static inline void invalidate_page_bitmap(PageDesc *p)
769{
770 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500771 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000772 p->code_bitmap = NULL;
773 }
774 p->code_write_count = 0;
775}
776
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800777/* Set to NULL all the 'first_tb' fields in all PageDescs. */
778
779static void page_flush_tb_1 (int level, void **lp)
780{
781 int i;
782
783 if (*lp == NULL) {
784 return;
785 }
786 if (level == 0) {
787 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000788 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800789 pd[i].first_tb = NULL;
790 invalidate_page_bitmap(pd + i);
791 }
792 } else {
793 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000794 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800795 page_flush_tb_1 (level - 1, pp + i);
796 }
797 }
798}
799
bellardfd6ce8f2003-05-14 19:00:11 +0000800static void page_flush_tb(void)
801{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800802 int i;
803 for (i = 0; i < V_L1_SIZE; i++) {
804 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000805 }
806}
807
808/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000809/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100810void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000811{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100812 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000813#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000814 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
815 (unsigned long)(code_gen_ptr - code_gen_buffer),
816 nb_tbs, nb_tbs > 0 ?
817 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000818#endif
bellard26a5f132008-05-28 12:30:31 +0000819 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000820 cpu_abort(env1, "Internal error: code buffer overflow\n");
821
bellardfd6ce8f2003-05-14 19:00:11 +0000822 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000823
bellard6a00d602005-11-21 23:25:50 +0000824 for(env = first_cpu; env != NULL; env = env->next_cpu) {
825 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
826 }
bellard9fa3e852004-01-04 18:06:42 +0000827
bellard8a8a6082004-10-03 13:36:49 +0000828 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000829 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000830
bellardfd6ce8f2003-05-14 19:00:11 +0000831 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000832 /* XXX: flush processor icache at this point if cache flush is
833 expensive */
bellarde3db7222005-01-26 22:00:47 +0000834 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000835}
836
837#ifdef DEBUG_TB_CHECK
838
j_mayerbc98a7e2007-04-04 07:55:12 +0000839static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000840{
841 TranslationBlock *tb;
842 int i;
843 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000844 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
845 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000846 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
847 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000848 printf("ERROR invalidate: address=" TARGET_FMT_lx
849 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000850 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000851 }
852 }
853 }
854}
855
856/* verify that all the pages have correct rights for code */
857static void tb_page_check(void)
858{
859 TranslationBlock *tb;
860 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000861
pbrook99773bd2006-04-16 15:14:59 +0000862 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
863 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000864 flags1 = page_get_flags(tb->pc);
865 flags2 = page_get_flags(tb->pc + tb->size - 1);
866 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
867 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000868 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000869 }
870 }
871 }
872}
873
874#endif
875
876/* invalidate one TB */
877static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
878 int next_offset)
879{
880 TranslationBlock *tb1;
881 for(;;) {
882 tb1 = *ptb;
883 if (tb1 == tb) {
884 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
885 break;
886 }
887 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
888 }
889}
890
bellard9fa3e852004-01-04 18:06:42 +0000891static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
892{
893 TranslationBlock *tb1;
894 unsigned int n1;
895
896 for(;;) {
897 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200898 n1 = (uintptr_t)tb1 & 3;
899 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000900 if (tb1 == tb) {
901 *ptb = tb1->page_next[n1];
902 break;
903 }
904 ptb = &tb1->page_next[n1];
905 }
906}
907
bellardd4e81642003-05-25 16:46:15 +0000908static inline void tb_jmp_remove(TranslationBlock *tb, int n)
909{
910 TranslationBlock *tb1, **ptb;
911 unsigned int n1;
912
913 ptb = &tb->jmp_next[n];
914 tb1 = *ptb;
915 if (tb1) {
916 /* find tb(n) in circular list */
917 for(;;) {
918 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200919 n1 = (uintptr_t)tb1 & 3;
920 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000921 if (n1 == n && tb1 == tb)
922 break;
923 if (n1 == 2) {
924 ptb = &tb1->jmp_first;
925 } else {
926 ptb = &tb1->jmp_next[n1];
927 }
928 }
929 /* now we can suppress tb(n) from the list */
930 *ptb = tb->jmp_next[n];
931
932 tb->jmp_next[n] = NULL;
933 }
934}
935
936/* reset the jump entry 'n' of a TB so that it is not chained to
937 another TB */
938static inline void tb_reset_jump(TranslationBlock *tb, int n)
939{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200940 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000941}
942
Paul Brook41c1b1c2010-03-12 16:54:58 +0000943void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000944{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100945 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000946 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000947 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000948 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000949 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000950
bellard9fa3e852004-01-04 18:06:42 +0000951 /* remove the TB from the hash list */
952 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
953 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000954 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000955 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000956
bellard9fa3e852004-01-04 18:06:42 +0000957 /* remove the TB from the page list */
958 if (tb->page_addr[0] != page_addr) {
959 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
960 tb_page_remove(&p->first_tb, tb);
961 invalidate_page_bitmap(p);
962 }
963 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
964 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
965 tb_page_remove(&p->first_tb, tb);
966 invalidate_page_bitmap(p);
967 }
968
bellard8a40a182005-11-20 10:35:40 +0000969 tb_invalidated_flag = 1;
970
971 /* remove the TB from the hash list */
972 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000973 for(env = first_cpu; env != NULL; env = env->next_cpu) {
974 if (env->tb_jmp_cache[h] == tb)
975 env->tb_jmp_cache[h] = NULL;
976 }
bellard8a40a182005-11-20 10:35:40 +0000977
978 /* suppress this TB from the two jump lists */
979 tb_jmp_remove(tb, 0);
980 tb_jmp_remove(tb, 1);
981
982 /* suppress any remaining jumps to this TB */
983 tb1 = tb->jmp_first;
984 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200985 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000986 if (n1 == 2)
987 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200988 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000989 tb2 = tb1->jmp_next[n1];
990 tb_reset_jump(tb1, n1);
991 tb1->jmp_next[n1] = NULL;
992 tb1 = tb2;
993 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200994 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000995
bellarde3db7222005-01-26 22:00:47 +0000996 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000997}
998
999static inline void set_bits(uint8_t *tab, int start, int len)
1000{
1001 int end, mask, end1;
1002
1003 end = start + len;
1004 tab += start >> 3;
1005 mask = 0xff << (start & 7);
1006 if ((start & ~7) == (end & ~7)) {
1007 if (start < end) {
1008 mask &= ~(0xff << (end & 7));
1009 *tab |= mask;
1010 }
1011 } else {
1012 *tab++ |= mask;
1013 start = (start + 8) & ~7;
1014 end1 = end & ~7;
1015 while (start < end1) {
1016 *tab++ = 0xff;
1017 start += 8;
1018 }
1019 if (start < end) {
1020 mask = ~(0xff << (end & 7));
1021 *tab |= mask;
1022 }
1023 }
1024}
1025
1026static void build_page_bitmap(PageDesc *p)
1027{
1028 int n, tb_start, tb_end;
1029 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001030
Anthony Liguori7267c092011-08-20 22:09:37 -05001031 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001032
1033 tb = p->first_tb;
1034 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001035 n = (uintptr_t)tb & 3;
1036 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001037 /* NOTE: this is subtle as a TB may span two physical pages */
1038 if (n == 0) {
1039 /* NOTE: tb_end may be after the end of the page, but
1040 it is not a problem */
1041 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1042 tb_end = tb_start + tb->size;
1043 if (tb_end > TARGET_PAGE_SIZE)
1044 tb_end = TARGET_PAGE_SIZE;
1045 } else {
1046 tb_start = 0;
1047 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1048 }
1049 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1050 tb = tb->page_next[n];
1051 }
1052}
1053
Andreas Färber9349b4f2012-03-14 01:38:32 +01001054TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001055 target_ulong pc, target_ulong cs_base,
1056 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001057{
1058 TranslationBlock *tb;
1059 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001060 tb_page_addr_t phys_pc, phys_page2;
1061 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001062 int code_gen_size;
1063
Paul Brook41c1b1c2010-03-12 16:54:58 +00001064 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001065 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001066 if (!tb) {
1067 /* flush must be done */
1068 tb_flush(env);
1069 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001070 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001071 /* Don't forget to invalidate previous TB info. */
1072 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001073 }
1074 tc_ptr = code_gen_ptr;
1075 tb->tc_ptr = tc_ptr;
1076 tb->cs_base = cs_base;
1077 tb->flags = flags;
1078 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001079 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001080 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1081 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001082
bellardd720b932004-04-25 17:57:43 +00001083 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001084 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001085 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001086 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001087 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001088 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001089 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001090 return tb;
bellardd720b932004-04-25 17:57:43 +00001091}
ths3b46e622007-09-17 08:09:54 +00001092
bellard9fa3e852004-01-04 18:06:42 +00001093/* invalidate all TBs which intersect with the target physical page
1094 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +00001095 the same physical page. 'is_cpu_write_access' should be true if called
1096 from a real cpu write access: the virtual CPU will exit the current
1097 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001098void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001099 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001100{
aliguori6b917542008-11-18 19:46:41 +00001101 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001102 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001103 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001104 PageDesc *p;
1105 int n;
1106#ifdef TARGET_HAS_PRECISE_SMC
1107 int current_tb_not_found = is_cpu_write_access;
1108 TranslationBlock *current_tb = NULL;
1109 int current_tb_modified = 0;
1110 target_ulong current_pc = 0;
1111 target_ulong current_cs_base = 0;
1112 int current_flags = 0;
1113#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001114
1115 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001116 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001117 return;
ths5fafdf22007-09-16 21:08:06 +00001118 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001119 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1120 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001121 /* build code bitmap */
1122 build_page_bitmap(p);
1123 }
1124
1125 /* we remove all the TBs in the range [start, end[ */
1126 /* XXX: see if in some cases it could be faster to invalidate all the code */
1127 tb = p->first_tb;
1128 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001129 n = (uintptr_t)tb & 3;
1130 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001131 tb_next = tb->page_next[n];
1132 /* NOTE: this is subtle as a TB may span two physical pages */
1133 if (n == 0) {
1134 /* NOTE: tb_end may be after the end of the page, but
1135 it is not a problem */
1136 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1137 tb_end = tb_start + tb->size;
1138 } else {
1139 tb_start = tb->page_addr[1];
1140 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1141 }
1142 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001143#ifdef TARGET_HAS_PRECISE_SMC
1144 if (current_tb_not_found) {
1145 current_tb_not_found = 0;
1146 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001147 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001148 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001149 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001150 }
1151 }
1152 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001153 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001154 /* If we are modifying the current TB, we must stop
1155 its execution. We could be more precise by checking
1156 that the modification is after the current PC, but it
1157 would require a specialized function to partially
1158 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001159
bellardd720b932004-04-25 17:57:43 +00001160 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001161 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001162 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1163 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001164 }
1165#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001166 /* we need to do that to handle the case where a signal
1167 occurs while doing tb_phys_invalidate() */
1168 saved_tb = NULL;
1169 if (env) {
1170 saved_tb = env->current_tb;
1171 env->current_tb = NULL;
1172 }
bellard9fa3e852004-01-04 18:06:42 +00001173 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001174 if (env) {
1175 env->current_tb = saved_tb;
1176 if (env->interrupt_request && env->current_tb)
1177 cpu_interrupt(env, env->interrupt_request);
1178 }
bellard9fa3e852004-01-04 18:06:42 +00001179 }
1180 tb = tb_next;
1181 }
1182#if !defined(CONFIG_USER_ONLY)
1183 /* if no code remaining, no need to continue to use slow writes */
1184 if (!p->first_tb) {
1185 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001186 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001187 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001188 }
1189 }
1190#endif
1191#ifdef TARGET_HAS_PRECISE_SMC
1192 if (current_tb_modified) {
1193 /* we generate a block containing just the instruction
1194 modifying the memory. It will ensure that it cannot modify
1195 itself */
bellardea1c1802004-06-14 18:56:36 +00001196 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001197 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001198 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001199 }
1200#endif
1201}
1202
1203/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001204static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001205{
1206 PageDesc *p;
1207 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001208#if 0
bellarda4193c82004-06-03 14:01:43 +00001209 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001210 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1211 cpu_single_env->mem_io_vaddr, len,
1212 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001213 cpu_single_env->eip +
1214 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001215 }
1216#endif
bellard9fa3e852004-01-04 18:06:42 +00001217 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001218 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001219 return;
1220 if (p->code_bitmap) {
1221 offset = start & ~TARGET_PAGE_MASK;
1222 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1223 if (b & ((1 << len) - 1))
1224 goto do_invalidate;
1225 } else {
1226 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001227 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001228 }
1229}
1230
bellard9fa3e852004-01-04 18:06:42 +00001231#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001232static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001233 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001234{
aliguori6b917542008-11-18 19:46:41 +00001235 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001236 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001237 int n;
bellardd720b932004-04-25 17:57:43 +00001238#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001239 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001240 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001241 int current_tb_modified = 0;
1242 target_ulong current_pc = 0;
1243 target_ulong current_cs_base = 0;
1244 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001245#endif
bellard9fa3e852004-01-04 18:06:42 +00001246
1247 addr &= TARGET_PAGE_MASK;
1248 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001249 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001250 return;
1251 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001252#ifdef TARGET_HAS_PRECISE_SMC
1253 if (tb && pc != 0) {
1254 current_tb = tb_find_pc(pc);
1255 }
1256#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001257 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001258 n = (uintptr_t)tb & 3;
1259 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001260#ifdef TARGET_HAS_PRECISE_SMC
1261 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001262 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001263 /* If we are modifying the current TB, we must stop
1264 its execution. We could be more precise by checking
1265 that the modification is after the current PC, but it
1266 would require a specialized function to partially
1267 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001268
bellardd720b932004-04-25 17:57:43 +00001269 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001270 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001271 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1272 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001273 }
1274#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001275 tb_phys_invalidate(tb, addr);
1276 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001277 }
1278 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001279#ifdef TARGET_HAS_PRECISE_SMC
1280 if (current_tb_modified) {
1281 /* we generate a block containing just the instruction
1282 modifying the memory. It will ensure that it cannot modify
1283 itself */
bellardea1c1802004-06-14 18:56:36 +00001284 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001285 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001286 cpu_resume_from_signal(env, puc);
1287 }
1288#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001289}
bellard9fa3e852004-01-04 18:06:42 +00001290#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001291
1292/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001293static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001294 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001295{
1296 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001297#ifndef CONFIG_USER_ONLY
1298 bool page_already_protected;
1299#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001300
bellard9fa3e852004-01-04 18:06:42 +00001301 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001302 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001303 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001304#ifndef CONFIG_USER_ONLY
1305 page_already_protected = p->first_tb != NULL;
1306#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001307 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001308 invalidate_page_bitmap(p);
1309
bellard107db442004-06-22 18:48:46 +00001310#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001311
bellard9fa3e852004-01-04 18:06:42 +00001312#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001313 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001314 target_ulong addr;
1315 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001316 int prot;
1317
bellardfd6ce8f2003-05-14 19:00:11 +00001318 /* force the host page as non writable (writes will have a
1319 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001320 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001321 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001322 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1323 addr += TARGET_PAGE_SIZE) {
1324
1325 p2 = page_find (addr >> TARGET_PAGE_BITS);
1326 if (!p2)
1327 continue;
1328 prot |= p2->flags;
1329 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001330 }
ths5fafdf22007-09-16 21:08:06 +00001331 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001332 (prot & PAGE_BITS) & ~PAGE_WRITE);
1333#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001334 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001335 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001336#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001337 }
bellard9fa3e852004-01-04 18:06:42 +00001338#else
1339 /* if some code is already present, then the pages are already
1340 protected. So we handle the case where only the first TB is
1341 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001342 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001343 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001344 }
1345#endif
bellardd720b932004-04-25 17:57:43 +00001346
1347#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001348}
1349
bellard9fa3e852004-01-04 18:06:42 +00001350/* add a new TB and link it to the physical page tables. phys_page2 is
1351 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001352void tb_link_page(TranslationBlock *tb,
1353 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001354{
bellard9fa3e852004-01-04 18:06:42 +00001355 unsigned int h;
1356 TranslationBlock **ptb;
1357
pbrookc8a706f2008-06-02 16:16:42 +00001358 /* Grab the mmap lock to stop another thread invalidating this TB
1359 before we are done. */
1360 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001361 /* add in the physical hash table */
1362 h = tb_phys_hash_func(phys_pc);
1363 ptb = &tb_phys_hash[h];
1364 tb->phys_hash_next = *ptb;
1365 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001366
1367 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001368 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1369 if (phys_page2 != -1)
1370 tb_alloc_page(tb, 1, phys_page2);
1371 else
1372 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001373
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001374 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001375 tb->jmp_next[0] = NULL;
1376 tb->jmp_next[1] = NULL;
1377
1378 /* init original jump addresses */
1379 if (tb->tb_next_offset[0] != 0xffff)
1380 tb_reset_jump(tb, 0);
1381 if (tb->tb_next_offset[1] != 0xffff)
1382 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001383
1384#ifdef DEBUG_TB_CHECK
1385 tb_page_check();
1386#endif
pbrookc8a706f2008-06-02 16:16:42 +00001387 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001388}
1389
bellarda513fe12003-05-27 23:29:48 +00001390/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1391 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001392TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001393{
1394 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001395 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001396 TranslationBlock *tb;
1397
1398 if (nb_tbs <= 0)
1399 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001400 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1401 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001402 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001403 }
bellarda513fe12003-05-27 23:29:48 +00001404 /* binary search (cf Knuth) */
1405 m_min = 0;
1406 m_max = nb_tbs - 1;
1407 while (m_min <= m_max) {
1408 m = (m_min + m_max) >> 1;
1409 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001410 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001411 if (v == tc_ptr)
1412 return tb;
1413 else if (tc_ptr < v) {
1414 m_max = m - 1;
1415 } else {
1416 m_min = m + 1;
1417 }
ths5fafdf22007-09-16 21:08:06 +00001418 }
bellarda513fe12003-05-27 23:29:48 +00001419 return &tbs[m_max];
1420}
bellard75012672003-06-21 13:11:07 +00001421
bellardea041c02003-06-25 16:16:50 +00001422static void tb_reset_jump_recursive(TranslationBlock *tb);
1423
1424static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1425{
1426 TranslationBlock *tb1, *tb_next, **ptb;
1427 unsigned int n1;
1428
1429 tb1 = tb->jmp_next[n];
1430 if (tb1 != NULL) {
1431 /* find head of list */
1432 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001433 n1 = (uintptr_t)tb1 & 3;
1434 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001435 if (n1 == 2)
1436 break;
1437 tb1 = tb1->jmp_next[n1];
1438 }
1439 /* we are now sure now that tb jumps to tb1 */
1440 tb_next = tb1;
1441
1442 /* remove tb from the jmp_first list */
1443 ptb = &tb_next->jmp_first;
1444 for(;;) {
1445 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001446 n1 = (uintptr_t)tb1 & 3;
1447 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001448 if (n1 == n && tb1 == tb)
1449 break;
1450 ptb = &tb1->jmp_next[n1];
1451 }
1452 *ptb = tb->jmp_next[n];
1453 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001454
bellardea041c02003-06-25 16:16:50 +00001455 /* suppress the jump to next tb in generated code */
1456 tb_reset_jump(tb, n);
1457
bellard01243112004-01-04 15:48:17 +00001458 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001459 tb_reset_jump_recursive(tb_next);
1460 }
1461}
1462
1463static void tb_reset_jump_recursive(TranslationBlock *tb)
1464{
1465 tb_reset_jump_recursive2(tb, 0);
1466 tb_reset_jump_recursive2(tb, 1);
1467}
1468
bellard1fddef42005-04-17 19:16:13 +00001469#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001470#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001471static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001472{
1473 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1474}
1475#else
Max Filippov1e7855a2012-04-10 02:48:17 +04001476void tb_invalidate_phys_addr(target_phys_addr_t addr)
bellardd720b932004-04-25 17:57:43 +00001477{
Anthony Liguoric227f092009-10-01 16:12:16 -05001478 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001479 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001480
Avi Kivity06ef3522012-02-13 16:11:22 +02001481 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001482 if (!(memory_region_is_ram(section->mr)
1483 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001484 return;
1485 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001486 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
1487 + section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001488 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001489}
Max Filippov1e7855a2012-04-10 02:48:17 +04001490
1491static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1492{
1493 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc));
1494}
bellardc27004e2005-01-03 23:35:10 +00001495#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001496#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001497
Paul Brookc527ee82010-03-01 03:31:14 +00001498#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001499void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001500
1501{
1502}
1503
Andreas Färber9349b4f2012-03-14 01:38:32 +01001504int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001505 int flags, CPUWatchpoint **watchpoint)
1506{
1507 return -ENOSYS;
1508}
1509#else
pbrook6658ffb2007-03-16 23:58:11 +00001510/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001511int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001512 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001513{
aliguorib4051332008-11-18 20:14:20 +00001514 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001515 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001516
aliguorib4051332008-11-18 20:14:20 +00001517 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001518 if ((len & (len - 1)) || (addr & ~len_mask) ||
1519 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001520 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1521 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1522 return -EINVAL;
1523 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001524 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001525
aliguoria1d1bb32008-11-18 20:07:32 +00001526 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001527 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001528 wp->flags = flags;
1529
aliguori2dc9f412008-11-18 20:56:59 +00001530 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001531 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001532 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001533 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001534 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001535
pbrook6658ffb2007-03-16 23:58:11 +00001536 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001537
1538 if (watchpoint)
1539 *watchpoint = wp;
1540 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001541}
1542
aliguoria1d1bb32008-11-18 20:07:32 +00001543/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001544int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001545 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001546{
aliguorib4051332008-11-18 20:14:20 +00001547 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001548 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001549
Blue Swirl72cf2d42009-09-12 07:36:22 +00001550 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001551 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001552 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001553 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001554 return 0;
1555 }
1556 }
aliguoria1d1bb32008-11-18 20:07:32 +00001557 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001558}
1559
aliguoria1d1bb32008-11-18 20:07:32 +00001560/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001561void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001562{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001563 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001564
aliguoria1d1bb32008-11-18 20:07:32 +00001565 tlb_flush_page(env, watchpoint->vaddr);
1566
Anthony Liguori7267c092011-08-20 22:09:37 -05001567 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001568}
1569
aliguoria1d1bb32008-11-18 20:07:32 +00001570/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001571void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001572{
aliguoric0ce9982008-11-25 22:13:57 +00001573 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001574
Blue Swirl72cf2d42009-09-12 07:36:22 +00001575 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001576 if (wp->flags & mask)
1577 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001578 }
aliguoria1d1bb32008-11-18 20:07:32 +00001579}
Paul Brookc527ee82010-03-01 03:31:14 +00001580#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001581
1582/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001583int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001584 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001585{
bellard1fddef42005-04-17 19:16:13 +00001586#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001587 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001588
Anthony Liguori7267c092011-08-20 22:09:37 -05001589 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001590
1591 bp->pc = pc;
1592 bp->flags = flags;
1593
aliguori2dc9f412008-11-18 20:56:59 +00001594 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001595 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001596 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001597 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001598 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001599
1600 breakpoint_invalidate(env, pc);
1601
1602 if (breakpoint)
1603 *breakpoint = bp;
1604 return 0;
1605#else
1606 return -ENOSYS;
1607#endif
1608}
1609
1610/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001611int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001612{
1613#if defined(TARGET_HAS_ICE)
1614 CPUBreakpoint *bp;
1615
Blue Swirl72cf2d42009-09-12 07:36:22 +00001616 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001617 if (bp->pc == pc && bp->flags == flags) {
1618 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001619 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001620 }
bellard4c3a88a2003-07-26 12:06:08 +00001621 }
aliguoria1d1bb32008-11-18 20:07:32 +00001622 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001623#else
aliguoria1d1bb32008-11-18 20:07:32 +00001624 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001625#endif
1626}
1627
aliguoria1d1bb32008-11-18 20:07:32 +00001628/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001629void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001630{
bellard1fddef42005-04-17 19:16:13 +00001631#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001632 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001633
aliguoria1d1bb32008-11-18 20:07:32 +00001634 breakpoint_invalidate(env, breakpoint->pc);
1635
Anthony Liguori7267c092011-08-20 22:09:37 -05001636 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001637#endif
1638}
1639
1640/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001641void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001642{
1643#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001644 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001645
Blue Swirl72cf2d42009-09-12 07:36:22 +00001646 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001647 if (bp->flags & mask)
1648 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001649 }
bellard4c3a88a2003-07-26 12:06:08 +00001650#endif
1651}
1652
bellardc33a3462003-07-29 20:50:33 +00001653/* enable or disable single step mode. EXCP_DEBUG is returned by the
1654 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001655void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001656{
bellard1fddef42005-04-17 19:16:13 +00001657#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001658 if (env->singlestep_enabled != enabled) {
1659 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001660 if (kvm_enabled())
1661 kvm_update_guest_debug(env, 0);
1662 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001663 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001664 /* XXX: only flush what is necessary */
1665 tb_flush(env);
1666 }
bellardc33a3462003-07-29 20:50:33 +00001667 }
1668#endif
1669}
1670
bellard34865132003-10-05 14:28:56 +00001671/* enable or disable low levels log */
1672void cpu_set_log(int log_flags)
1673{
1674 loglevel = log_flags;
1675 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001676 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001677 if (!logfile) {
1678 perror(logfilename);
1679 _exit(1);
1680 }
bellard9fa3e852004-01-04 18:06:42 +00001681#if !defined(CONFIG_SOFTMMU)
1682 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1683 {
blueswir1b55266b2008-09-20 08:07:15 +00001684 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001685 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1686 }
Stefan Weildaf767b2011-12-03 22:32:37 +01001687#elif defined(_WIN32)
1688 /* Win32 doesn't support line-buffering, so use unbuffered output. */
1689 setvbuf(logfile, NULL, _IONBF, 0);
1690#else
bellard34865132003-10-05 14:28:56 +00001691 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001692#endif
pbrooke735b912007-06-30 13:53:24 +00001693 log_append = 1;
1694 }
1695 if (!loglevel && logfile) {
1696 fclose(logfile);
1697 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001698 }
1699}
1700
1701void cpu_set_log_filename(const char *filename)
1702{
1703 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001704 if (logfile) {
1705 fclose(logfile);
1706 logfile = NULL;
1707 }
1708 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001709}
bellardc33a3462003-07-29 20:50:33 +00001710
Andreas Färber9349b4f2012-03-14 01:38:32 +01001711static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001712{
pbrookd5975362008-06-07 20:50:51 +00001713 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1714 problem and hope the cpu will stop of its own accord. For userspace
1715 emulation this often isn't actually as bad as it sounds. Often
1716 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001717 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001718 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001719
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001720 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001721 tb = env->current_tb;
1722 /* if the cpu is currently executing code, we must unlink it and
1723 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001724 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001725 env->current_tb = NULL;
1726 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001727 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001728 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001729}
1730
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001731#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001732/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001733static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001734{
1735 int old_mask;
1736
1737 old_mask = env->interrupt_request;
1738 env->interrupt_request |= mask;
1739
aliguori8edac962009-04-24 18:03:45 +00001740 /*
1741 * If called from iothread context, wake the target cpu in
1742 * case its halted.
1743 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001744 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001745 qemu_cpu_kick(env);
1746 return;
1747 }
aliguori8edac962009-04-24 18:03:45 +00001748
pbrook2e70f6e2008-06-29 01:03:05 +00001749 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001750 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001751 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001752 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001753 cpu_abort(env, "Raised interrupt while not in I/O function");
1754 }
pbrook2e70f6e2008-06-29 01:03:05 +00001755 } else {
aurel323098dba2009-03-07 21:28:24 +00001756 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001757 }
1758}
1759
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001760CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1761
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001762#else /* CONFIG_USER_ONLY */
1763
Andreas Färber9349b4f2012-03-14 01:38:32 +01001764void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001765{
1766 env->interrupt_request |= mask;
1767 cpu_unlink_tb(env);
1768}
1769#endif /* CONFIG_USER_ONLY */
1770
Andreas Färber9349b4f2012-03-14 01:38:32 +01001771void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001772{
1773 env->interrupt_request &= ~mask;
1774}
1775
Andreas Färber9349b4f2012-03-14 01:38:32 +01001776void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001777{
1778 env->exit_request = 1;
1779 cpu_unlink_tb(env);
1780}
1781
blueswir1c7cd6a32008-10-02 18:27:46 +00001782const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001783 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001784 "show generated host assembly code for each compiled TB" },
1785 { CPU_LOG_TB_IN_ASM, "in_asm",
1786 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001787 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001788 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001789 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001790 "show micro ops "
1791#ifdef TARGET_I386
1792 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001793#endif
blueswir1e01a1152008-03-14 17:37:11 +00001794 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001795 { CPU_LOG_INT, "int",
1796 "show interrupts/exceptions in short format" },
1797 { CPU_LOG_EXEC, "exec",
1798 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001799 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001800 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001801#ifdef TARGET_I386
1802 { CPU_LOG_PCALL, "pcall",
1803 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001804 { CPU_LOG_RESET, "cpu_reset",
1805 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001806#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001807#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001808 { CPU_LOG_IOPORT, "ioport",
1809 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001810#endif
bellardf193c792004-03-21 17:06:25 +00001811 { 0, NULL, NULL },
1812};
1813
1814static int cmp1(const char *s1, int n, const char *s2)
1815{
1816 if (strlen(s2) != n)
1817 return 0;
1818 return memcmp(s1, s2, n) == 0;
1819}
ths3b46e622007-09-17 08:09:54 +00001820
bellardf193c792004-03-21 17:06:25 +00001821/* takes a comma separated list of log masks. Return 0 if error. */
1822int cpu_str_to_log_mask(const char *str)
1823{
blueswir1c7cd6a32008-10-02 18:27:46 +00001824 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001825 int mask;
1826 const char *p, *p1;
1827
1828 p = str;
1829 mask = 0;
1830 for(;;) {
1831 p1 = strchr(p, ',');
1832 if (!p1)
1833 p1 = p + strlen(p);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001834 if(cmp1(p,p1-p,"all")) {
1835 for(item = cpu_log_items; item->mask != 0; item++) {
1836 mask |= item->mask;
1837 }
1838 } else {
1839 for(item = cpu_log_items; item->mask != 0; item++) {
1840 if (cmp1(p, p1 - p, item->name))
1841 goto found;
1842 }
1843 return 0;
bellardf193c792004-03-21 17:06:25 +00001844 }
bellardf193c792004-03-21 17:06:25 +00001845 found:
1846 mask |= item->mask;
1847 if (*p1 != ',')
1848 break;
1849 p = p1 + 1;
1850 }
1851 return mask;
1852}
bellardea041c02003-06-25 16:16:50 +00001853
Andreas Färber9349b4f2012-03-14 01:38:32 +01001854void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001855{
1856 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001857 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001858
1859 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001860 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001861 fprintf(stderr, "qemu: fatal: ");
1862 vfprintf(stderr, fmt, ap);
1863 fprintf(stderr, "\n");
1864#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001865 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1866#else
1867 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001868#endif
aliguori93fcfe32009-01-15 22:34:14 +00001869 if (qemu_log_enabled()) {
1870 qemu_log("qemu: fatal: ");
1871 qemu_log_vprintf(fmt, ap2);
1872 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001873#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001874 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001875#else
aliguori93fcfe32009-01-15 22:34:14 +00001876 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001877#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001878 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001879 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001880 }
pbrook493ae1f2007-11-23 16:53:59 +00001881 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001882 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001883#if defined(CONFIG_USER_ONLY)
1884 {
1885 struct sigaction act;
1886 sigfillset(&act.sa_mask);
1887 act.sa_handler = SIG_DFL;
1888 sigaction(SIGABRT, &act, NULL);
1889 }
1890#endif
bellard75012672003-06-21 13:11:07 +00001891 abort();
1892}
1893
Andreas Färber9349b4f2012-03-14 01:38:32 +01001894CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001895{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001896 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1897 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001898 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001899#if defined(TARGET_HAS_ICE)
1900 CPUBreakpoint *bp;
1901 CPUWatchpoint *wp;
1902#endif
1903
Andreas Färber9349b4f2012-03-14 01:38:32 +01001904 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001905
1906 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001907 new_env->next_cpu = next_cpu;
1908 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001909
1910 /* Clone all break/watchpoints.
1911 Note: Once we support ptrace with hw-debug register access, make sure
1912 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001913 QTAILQ_INIT(&env->breakpoints);
1914 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001915#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001916 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001917 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1918 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001919 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001920 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1921 wp->flags, NULL);
1922 }
1923#endif
1924
thsc5be9f02007-02-28 20:20:53 +00001925 return new_env;
1926}
1927
bellard01243112004-01-04 15:48:17 +00001928#if !defined(CONFIG_USER_ONLY)
1929
Blue Swirle5548612012-04-21 13:08:33 +00001930static inline void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001931{
1932 unsigned int i;
1933
1934 /* Discard jump cache entries for any tb which might potentially
1935 overlap the flushed page. */
1936 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1937 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001938 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001939
1940 i = tb_jmp_cache_hash_page(addr);
1941 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001942 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001943}
1944
Blue Swirle5548612012-04-21 13:08:33 +00001945static const CPUTLBEntry s_cputlb_empty_entry = {
Igor Kovalenko08738982009-07-12 02:15:40 +04001946 .addr_read = -1,
1947 .addr_write = -1,
1948 .addr_code = -1,
1949 .addend = -1,
1950};
1951
Peter Maydell771124e2012-01-17 13:23:13 +00001952/* NOTE:
1953 * If flush_global is true (the usual case), flush all tlb entries.
1954 * If flush_global is false, flush (at least) all tlb entries not
1955 * marked global.
1956 *
1957 * Since QEMU doesn't currently implement a global/not-global flag
1958 * for tlb entries, at the moment tlb_flush() will also flush all
1959 * tlb entries in the flush_global == false case. This is OK because
1960 * CPU architectures generally permit an implementation to drop
1961 * entries from the TLB at any time, so flushing more entries than
1962 * required is only an efficiency issue, not a correctness issue.
1963 */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001964void tlb_flush(CPUArchState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001965{
bellard33417e72003-08-10 21:47:01 +00001966 int i;
bellard01243112004-01-04 15:48:17 +00001967
bellard9fa3e852004-01-04 18:06:42 +00001968#if defined(DEBUG_TLB)
1969 printf("tlb_flush:\n");
1970#endif
bellard01243112004-01-04 15:48:17 +00001971 /* must reset current TB so that interrupts cannot modify the
1972 links while we are modifying them */
1973 env->current_tb = NULL;
1974
Blue Swirle5548612012-04-21 13:08:33 +00001975 for (i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001976 int mmu_idx;
Blue Swirle5548612012-04-21 13:08:33 +00001977
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001978 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001979 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001980 }
bellard33417e72003-08-10 21:47:01 +00001981 }
bellard9fa3e852004-01-04 18:06:42 +00001982
Blue Swirle5548612012-04-21 13:08:33 +00001983 memset(env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001984
Paul Brookd4c430a2010-03-17 02:14:28 +00001985 env->tlb_flush_addr = -1;
1986 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001987 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001988}
1989
bellard274da6b2004-05-20 21:56:27 +00001990static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001991{
ths5fafdf22007-09-16 21:08:06 +00001992 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001993 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001994 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001995 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001996 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001997 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001998 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001999 }
bellard61382a52003-10-27 21:22:23 +00002000}
2001
Andreas Färber9349b4f2012-03-14 01:38:32 +01002002void tlb_flush_page(CPUArchState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00002003{
bellard8a40a182005-11-20 10:35:40 +00002004 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002005 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00002006
bellard9fa3e852004-01-04 18:06:42 +00002007#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00002008 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00002009#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00002010 /* Check if we need to flush due to large pages. */
2011 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
2012#if defined(DEBUG_TLB)
2013 printf("tlb_flush_page: forced full flush ("
2014 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
2015 env->tlb_flush_addr, env->tlb_flush_mask);
2016#endif
2017 tlb_flush(env, 1);
2018 return;
2019 }
bellard01243112004-01-04 15:48:17 +00002020 /* must reset current TB so that interrupts cannot modify the
2021 links while we are modifying them */
2022 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00002023
bellard61382a52003-10-27 21:22:23 +00002024 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00002025 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Blue Swirle5548612012-04-21 13:08:33 +00002026 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002027 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
Blue Swirle5548612012-04-21 13:08:33 +00002028 }
bellard01243112004-01-04 15:48:17 +00002029
Blue Swirle5548612012-04-21 13:08:33 +00002030 tb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00002031}
2032
bellard9fa3e852004-01-04 18:06:42 +00002033/* update the TLBs so that writes to code in the virtual page 'addr'
2034 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05002035static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00002036{
ths5fafdf22007-09-16 21:08:06 +00002037 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00002038 ram_addr + TARGET_PAGE_SIZE,
2039 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00002040}
2041
bellard9fa3e852004-01-04 18:06:42 +00002042/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00002043 tested for self modifying code */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002044static void tlb_unprotect_code_phys(CPUArchState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00002045 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002046{
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002047 cpu_physical_memory_set_dirty_flags(ram_addr, CODE_DIRTY_FLAG);
bellard1ccde1c2004-02-06 19:46:14 +00002048}
2049
Avi Kivity7859cc62012-03-14 16:19:39 +02002050static bool tlb_is_dirty_ram(CPUTLBEntry *tlbe)
2051{
2052 return (tlbe->addr_write & (TLB_INVALID_MASK|TLB_MMIO|TLB_NOTDIRTY)) == 0;
2053}
2054
ths5fafdf22007-09-16 21:08:06 +00002055static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002056 uintptr_t start, uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00002057{
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002058 uintptr_t addr;
Blue Swirle5548612012-04-21 13:08:33 +00002059
Avi Kivity7859cc62012-03-14 16:19:39 +02002060 if (tlb_is_dirty_ram(tlb_entry)) {
bellard84b7b8e2005-11-28 21:19:04 +00002061 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002062 if ((addr - start) < length) {
Avi Kivity7859cc62012-03-14 16:19:39 +02002063 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002064 }
2065 }
2066}
2067
Blue Swirle5548612012-04-21 13:08:33 +00002068static void cpu_tlb_reset_dirty_all(ram_addr_t start1, ram_addr_t length)
2069{
2070 CPUArchState *env;
2071
2072 for (env = first_cpu; env != NULL; env = env->next_cpu) {
2073 int mmu_idx;
2074
2075 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2076 unsigned int i;
2077
2078 for (i = 0; i < CPU_TLB_SIZE; i++) {
2079 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2080 start1, length);
2081 }
2082 }
2083 }
2084}
2085
pbrook5579c7f2009-04-11 14:47:08 +00002086/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002087void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002088 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002089{
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002090 uintptr_t length, start1;
bellard1ccde1c2004-02-06 19:46:14 +00002091
2092 start &= TARGET_PAGE_MASK;
2093 end = TARGET_PAGE_ALIGN(end);
2094
2095 length = end - start;
2096 if (length == 0)
2097 return;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002098 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002099
bellard1ccde1c2004-02-06 19:46:14 +00002100 /* we modify the TLB cache so that the dirty bit will be set again
2101 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002102 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02002103 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00002104 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002105 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00002106 != (end - 1) - start) {
2107 abort();
2108 }
Blue Swirle5548612012-04-21 13:08:33 +00002109 cpu_tlb_reset_dirty_all(start1, length);
bellard1ccde1c2004-02-06 19:46:14 +00002110}
2111
aliguori74576192008-10-06 14:02:03 +00002112int cpu_physical_memory_set_dirty_tracking(int enable)
2113{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002114 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002115 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002116 return ret;
aliguori74576192008-10-06 14:02:03 +00002117}
2118
bellard3a7d9292005-08-21 09:26:42 +00002119static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2120{
Anthony Liguoric227f092009-10-01 16:12:16 -05002121 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002122 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002123
Avi Kivity7859cc62012-03-14 16:19:39 +02002124 if (tlb_is_dirty_ram(tlb_entry)) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002125 p = (void *)(uintptr_t)((tlb_entry->addr_write & TARGET_PAGE_MASK)
pbrook5579c7f2009-04-11 14:47:08 +00002126 + tlb_entry->addend);
Marcelo Tosattie8902612010-10-11 15:31:19 -03002127 ram_addr = qemu_ram_addr_from_host_nofail(p);
bellard3a7d9292005-08-21 09:26:42 +00002128 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002129 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002130 }
2131 }
2132}
2133
pbrook0f459d12008-06-09 00:20:13 +00002134static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002135{
Blue Swirle5548612012-04-21 13:08:33 +00002136 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY)) {
pbrook0f459d12008-06-09 00:20:13 +00002137 tlb_entry->addr_write = vaddr;
Blue Swirle5548612012-04-21 13:08:33 +00002138 }
bellard1ccde1c2004-02-06 19:46:14 +00002139}
2140
pbrook0f459d12008-06-09 00:20:13 +00002141/* update the TLB corresponding to virtual page vaddr
2142 so that it is no longer dirty */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002143static inline void tlb_set_dirty(CPUArchState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002144{
bellard1ccde1c2004-02-06 19:46:14 +00002145 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002146 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002147
pbrook0f459d12008-06-09 00:20:13 +00002148 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002149 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Blue Swirle5548612012-04-21 13:08:33 +00002150 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002151 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
Blue Swirle5548612012-04-21 13:08:33 +00002152 }
bellard9fa3e852004-01-04 18:06:42 +00002153}
2154
Paul Brookd4c430a2010-03-17 02:14:28 +00002155/* Our TLB does not support large pages, so remember the area covered by
2156 large pages and trigger a full TLB flush if these are invalidated. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002157static void tlb_add_large_page(CPUArchState *env, target_ulong vaddr,
Paul Brookd4c430a2010-03-17 02:14:28 +00002158 target_ulong size)
2159{
2160 target_ulong mask = ~(size - 1);
2161
2162 if (env->tlb_flush_addr == (target_ulong)-1) {
2163 env->tlb_flush_addr = vaddr & mask;
2164 env->tlb_flush_mask = mask;
2165 return;
2166 }
2167 /* Extend the existing region to include the new page.
2168 This is a compromise between unnecessary flushes and the cost
2169 of maintaining a full variable size TLB. */
2170 mask &= env->tlb_flush_mask;
2171 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2172 mask <<= 1;
2173 }
2174 env->tlb_flush_addr &= mask;
2175 env->tlb_flush_mask = mask;
2176}
2177
Avi Kivity06ef3522012-02-13 16:11:22 +02002178static bool is_ram_rom(MemoryRegionSection *s)
Avi Kivity1d393fa2012-01-01 21:15:42 +02002179{
Avi Kivity06ef3522012-02-13 16:11:22 +02002180 return memory_region_is_ram(s->mr);
Avi Kivity1d393fa2012-01-01 21:15:42 +02002181}
2182
Avi Kivity06ef3522012-02-13 16:11:22 +02002183static bool is_romd(MemoryRegionSection *s)
Avi Kivity75c578d2012-01-02 15:40:52 +02002184{
Avi Kivity06ef3522012-02-13 16:11:22 +02002185 MemoryRegion *mr = s->mr;
Avi Kivity75c578d2012-01-02 15:40:52 +02002186
Avi Kivity75c578d2012-01-02 15:40:52 +02002187 return mr->rom_device && mr->readable;
2188}
2189
Avi Kivity06ef3522012-02-13 16:11:22 +02002190static bool is_ram_rom_romd(MemoryRegionSection *s)
Avi Kivity1d393fa2012-01-01 21:15:42 +02002191{
Avi Kivity06ef3522012-02-13 16:11:22 +02002192 return is_ram_rom(s) || is_romd(s);
Avi Kivity1d393fa2012-01-01 21:15:42 +02002193}
2194
Blue Swirle5548612012-04-21 13:08:33 +00002195static
2196target_phys_addr_t memory_region_section_get_iotlb(CPUArchState *env,
2197 MemoryRegionSection *section,
2198 target_ulong vaddr,
2199 target_phys_addr_t paddr,
2200 int prot,
2201 target_ulong *address)
2202{
2203 target_phys_addr_t iotlb;
2204 CPUWatchpoint *wp;
2205
2206 if (is_ram_rom(section)) {
2207 /* Normal RAM. */
2208 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
2209 + section_addr(section, paddr);
2210 if (!section->readonly) {
2211 iotlb |= phys_section_notdirty;
2212 } else {
2213 iotlb |= phys_section_rom;
2214 }
2215 } else {
2216 /* IO handlers are currently passed a physical address.
2217 It would be nice to pass an offset from the base address
2218 of that region. This would avoid having to special case RAM,
2219 and avoid full address decoding in every device.
2220 We can't use the high bits of pd for this because
2221 IO_MEM_ROMD uses these as a ram address. */
2222 iotlb = section - phys_sections;
2223 iotlb += section_addr(section, paddr);
2224 }
2225
2226 /* Make accesses to pages with watchpoints go via the
2227 watchpoint trap routines. */
2228 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
2229 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
2230 /* Avoid trapping reads of pages with a write breakpoint. */
2231 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
2232 iotlb = phys_section_watch + paddr;
2233 *address |= TLB_MMIO;
2234 break;
2235 }
2236 }
2237 }
2238
2239 return iotlb;
2240}
2241
Paul Brookd4c430a2010-03-17 02:14:28 +00002242/* Add a new TLB entry. At most one entry for a given virtual address
2243 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2244 supplied size is only used by tlb_flush_page. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002245void tlb_set_page(CPUArchState *env, target_ulong vaddr,
Paul Brookd4c430a2010-03-17 02:14:28 +00002246 target_phys_addr_t paddr, int prot,
2247 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002248{
Avi Kivityf3705d52012-03-08 16:16:34 +02002249 MemoryRegionSection *section;
bellard9fa3e852004-01-04 18:06:42 +00002250 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002251 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002252 target_ulong code_address;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002253 uintptr_t addend;
bellard84b7b8e2005-11-28 21:19:04 +00002254 CPUTLBEntry *te;
Anthony Liguoric227f092009-10-01 16:12:16 -05002255 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002256
Paul Brookd4c430a2010-03-17 02:14:28 +00002257 assert(size >= TARGET_PAGE_SIZE);
2258 if (size != TARGET_PAGE_SIZE) {
2259 tlb_add_large_page(env, vaddr, size);
2260 }
Avi Kivity06ef3522012-02-13 16:11:22 +02002261 section = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002262#if defined(DEBUG_TLB)
Stefan Weil7fd3f492010-09-30 22:39:51 +02002263 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x" TARGET_FMT_plx
2264 " prot=%x idx=%d pd=0x%08lx\n",
2265 vaddr, paddr, prot, mmu_idx, pd);
bellard9fa3e852004-01-04 18:06:42 +00002266#endif
2267
pbrook0f459d12008-06-09 00:20:13 +00002268 address = vaddr;
Avi Kivityf3705d52012-03-08 16:16:34 +02002269 if (!is_ram_rom_romd(section)) {
pbrook0f459d12008-06-09 00:20:13 +00002270 /* IO memory case (romd handled later) */
2271 address |= TLB_MMIO;
2272 }
Avi Kivityf3705d52012-03-08 16:16:34 +02002273 if (is_ram_rom_romd(section)) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002274 addend = (uintptr_t)memory_region_get_ram_ptr(section->mr)
Avi Kivityf3705d52012-03-08 16:16:34 +02002275 + section_addr(section, paddr);
Avi Kivity06ef3522012-02-13 16:11:22 +02002276 } else {
2277 addend = 0;
2278 }
Blue Swirle5548612012-04-21 13:08:33 +00002279 iotlb = memory_region_section_get_iotlb(env, section, vaddr, paddr, prot,
2280 &address);
pbrook6658ffb2007-03-16 23:58:11 +00002281
pbrook0f459d12008-06-09 00:20:13 +00002282 code_address = address;
balrogd79acba2007-06-26 20:01:13 +00002283
pbrook0f459d12008-06-09 00:20:13 +00002284 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2285 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2286 te = &env->tlb_table[mmu_idx][index];
2287 te->addend = addend - vaddr;
2288 if (prot & PAGE_READ) {
2289 te->addr_read = address;
2290 } else {
2291 te->addr_read = -1;
2292 }
edgar_igl5c751e92008-05-06 08:44:21 +00002293
pbrook0f459d12008-06-09 00:20:13 +00002294 if (prot & PAGE_EXEC) {
2295 te->addr_code = code_address;
2296 } else {
2297 te->addr_code = -1;
2298 }
2299 if (prot & PAGE_WRITE) {
Avi Kivityf3705d52012-03-08 16:16:34 +02002300 if ((memory_region_is_ram(section->mr) && section->readonly)
2301 || is_romd(section)) {
pbrook0f459d12008-06-09 00:20:13 +00002302 /* Write access calls the I/O callback. */
2303 te->addr_write = address | TLB_MMIO;
Avi Kivityf3705d52012-03-08 16:16:34 +02002304 } else if (memory_region_is_ram(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002305 && !cpu_physical_memory_is_dirty(
Avi Kivityf3705d52012-03-08 16:16:34 +02002306 section->mr->ram_addr
2307 + section_addr(section, paddr))) {
pbrook0f459d12008-06-09 00:20:13 +00002308 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002309 } else {
pbrook0f459d12008-06-09 00:20:13 +00002310 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002311 }
pbrook0f459d12008-06-09 00:20:13 +00002312 } else {
2313 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002314 }
bellard9fa3e852004-01-04 18:06:42 +00002315}
2316
bellard01243112004-01-04 15:48:17 +00002317#else
2318
Andreas Färber9349b4f2012-03-14 01:38:32 +01002319void tlb_flush(CPUArchState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002320{
2321}
2322
Andreas Färber9349b4f2012-03-14 01:38:32 +01002323void tlb_flush_page(CPUArchState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002324{
2325}
2326
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002327/*
2328 * Walks guest process memory "regions" one by one
2329 * and calls callback function 'fn' for each region.
2330 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002331
2332struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002333{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002334 walk_memory_regions_fn fn;
2335 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002336 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002337 int prot;
2338};
bellard9fa3e852004-01-04 18:06:42 +00002339
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002340static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002341 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002342{
2343 if (data->start != -1ul) {
2344 int rc = data->fn(data->priv, data->start, end, data->prot);
2345 if (rc != 0) {
2346 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002347 }
bellard33417e72003-08-10 21:47:01 +00002348 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002349
2350 data->start = (new_prot ? end : -1ul);
2351 data->prot = new_prot;
2352
2353 return 0;
2354}
2355
2356static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002357 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002358{
Paul Brookb480d9b2010-03-12 23:23:29 +00002359 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002360 int i, rc;
2361
2362 if (*lp == NULL) {
2363 return walk_memory_regions_end(data, base, 0);
2364 }
2365
2366 if (level == 0) {
2367 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002368 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002369 int prot = pd[i].flags;
2370
2371 pa = base | (i << TARGET_PAGE_BITS);
2372 if (prot != data->prot) {
2373 rc = walk_memory_regions_end(data, pa, prot);
2374 if (rc != 0) {
2375 return rc;
2376 }
2377 }
2378 }
2379 } else {
2380 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002381 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002382 pa = base | ((abi_ulong)i <<
2383 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002384 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2385 if (rc != 0) {
2386 return rc;
2387 }
2388 }
2389 }
2390
2391 return 0;
2392}
2393
2394int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2395{
2396 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002397 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002398
2399 data.fn = fn;
2400 data.priv = priv;
2401 data.start = -1ul;
2402 data.prot = 0;
2403
2404 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002405 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002406 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2407 if (rc != 0) {
2408 return rc;
2409 }
2410 }
2411
2412 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002413}
2414
Paul Brookb480d9b2010-03-12 23:23:29 +00002415static int dump_region(void *priv, abi_ulong start,
2416 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002417{
2418 FILE *f = (FILE *)priv;
2419
Paul Brookb480d9b2010-03-12 23:23:29 +00002420 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2421 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002422 start, end, end - start,
2423 ((prot & PAGE_READ) ? 'r' : '-'),
2424 ((prot & PAGE_WRITE) ? 'w' : '-'),
2425 ((prot & PAGE_EXEC) ? 'x' : '-'));
2426
2427 return (0);
2428}
2429
2430/* dump memory mappings */
2431void page_dump(FILE *f)
2432{
2433 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2434 "start", "end", "size", "prot");
2435 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002436}
2437
pbrook53a59602006-03-25 19:31:22 +00002438int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002439{
bellard9fa3e852004-01-04 18:06:42 +00002440 PageDesc *p;
2441
2442 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002443 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002444 return 0;
2445 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002446}
2447
Richard Henderson376a7902010-03-10 15:57:04 -08002448/* Modify the flags of a page and invalidate the code if necessary.
2449 The flag PAGE_WRITE_ORG is positioned automatically depending
2450 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002451void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002452{
Richard Henderson376a7902010-03-10 15:57:04 -08002453 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002454
Richard Henderson376a7902010-03-10 15:57:04 -08002455 /* This function should never be called with addresses outside the
2456 guest address space. If this assert fires, it probably indicates
2457 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002458#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2459 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002460#endif
2461 assert(start < end);
2462
bellard9fa3e852004-01-04 18:06:42 +00002463 start = start & TARGET_PAGE_MASK;
2464 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002465
2466 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002467 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002468 }
2469
2470 for (addr = start, len = end - start;
2471 len != 0;
2472 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2473 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2474
2475 /* If the write protection bit is set, then we invalidate
2476 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002477 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002478 (flags & PAGE_WRITE) &&
2479 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002480 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002481 }
2482 p->flags = flags;
2483 }
bellard9fa3e852004-01-04 18:06:42 +00002484}
2485
ths3d97b402007-11-02 19:02:07 +00002486int page_check_range(target_ulong start, target_ulong len, int flags)
2487{
2488 PageDesc *p;
2489 target_ulong end;
2490 target_ulong addr;
2491
Richard Henderson376a7902010-03-10 15:57:04 -08002492 /* This function should never be called with addresses outside the
2493 guest address space. If this assert fires, it probably indicates
2494 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002495#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2496 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002497#endif
2498
Richard Henderson3e0650a2010-03-29 10:54:42 -07002499 if (len == 0) {
2500 return 0;
2501 }
Richard Henderson376a7902010-03-10 15:57:04 -08002502 if (start + len - 1 < start) {
2503 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002504 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002505 }
balrog55f280c2008-10-28 10:24:11 +00002506
ths3d97b402007-11-02 19:02:07 +00002507 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2508 start = start & TARGET_PAGE_MASK;
2509
Richard Henderson376a7902010-03-10 15:57:04 -08002510 for (addr = start, len = end - start;
2511 len != 0;
2512 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002513 p = page_find(addr >> TARGET_PAGE_BITS);
2514 if( !p )
2515 return -1;
2516 if( !(p->flags & PAGE_VALID) )
2517 return -1;
2518
bellarddae32702007-11-14 10:51:00 +00002519 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002520 return -1;
bellarddae32702007-11-14 10:51:00 +00002521 if (flags & PAGE_WRITE) {
2522 if (!(p->flags & PAGE_WRITE_ORG))
2523 return -1;
2524 /* unprotect the page if it was put read-only because it
2525 contains translated code */
2526 if (!(p->flags & PAGE_WRITE)) {
2527 if (!page_unprotect(addr, 0, NULL))
2528 return -1;
2529 }
2530 return 0;
2531 }
ths3d97b402007-11-02 19:02:07 +00002532 }
2533 return 0;
2534}
2535
bellard9fa3e852004-01-04 18:06:42 +00002536/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002537 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002538int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002539{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002540 unsigned int prot;
2541 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002542 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002543
pbrookc8a706f2008-06-02 16:16:42 +00002544 /* Technically this isn't safe inside a signal handler. However we
2545 know this only ever happens in a synchronous SEGV handler, so in
2546 practice it seems to be ok. */
2547 mmap_lock();
2548
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002549 p = page_find(address >> TARGET_PAGE_BITS);
2550 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002551 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002552 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002553 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002554
bellard9fa3e852004-01-04 18:06:42 +00002555 /* if the page was really writable, then we change its
2556 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002557 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2558 host_start = address & qemu_host_page_mask;
2559 host_end = host_start + qemu_host_page_size;
2560
2561 prot = 0;
2562 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2563 p = page_find(addr >> TARGET_PAGE_BITS);
2564 p->flags |= PAGE_WRITE;
2565 prot |= p->flags;
2566
bellard9fa3e852004-01-04 18:06:42 +00002567 /* and since the content will be modified, we must invalidate
2568 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002569 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002570#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002571 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002572#endif
bellard9fa3e852004-01-04 18:06:42 +00002573 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002574 mprotect((void *)g2h(host_start), qemu_host_page_size,
2575 prot & PAGE_BITS);
2576
2577 mmap_unlock();
2578 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002579 }
pbrookc8a706f2008-06-02 16:16:42 +00002580 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002581 return 0;
2582}
2583
Andreas Färber9349b4f2012-03-14 01:38:32 +01002584static inline void tlb_set_dirty(CPUArchState *env,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02002585 uintptr_t addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002586{
2587}
bellard9fa3e852004-01-04 18:06:42 +00002588#endif /* defined(CONFIG_USER_ONLY) */
2589
pbrooke2eef172008-06-08 01:09:01 +00002590#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002591
Paul Brookc04b2b72010-03-01 03:31:14 +00002592#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2593typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002594 MemoryRegion iomem;
Paul Brookc04b2b72010-03-01 03:31:14 +00002595 target_phys_addr_t base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002596 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002597} subpage_t;
2598
Anthony Liguoric227f092009-10-01 16:12:16 -05002599static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002600 uint16_t section);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002601static subpage_t *subpage_init(target_phys_addr_t base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002602static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002603{
Avi Kivity5312bd82012-02-12 18:32:55 +02002604 MemoryRegionSection *section = &phys_sections[section_index];
2605 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002606
2607 if (mr->subpage) {
2608 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2609 memory_region_destroy(&subpage->iomem);
2610 g_free(subpage);
2611 }
2612}
2613
Avi Kivity4346ae32012-02-10 17:00:01 +02002614static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002615{
2616 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002617 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002618
Avi Kivityc19e8802012-02-13 20:25:31 +02002619 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002620 return;
2621 }
2622
Avi Kivityc19e8802012-02-13 20:25:31 +02002623 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002624 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002625 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002626 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002627 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002628 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002629 }
Avi Kivity54688b12012-02-09 17:34:32 +02002630 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002631 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002632 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002633}
2634
2635static void destroy_all_mappings(void)
2636{
Avi Kivity3eef53d2012-02-10 14:57:31 +02002637 destroy_l2_mapping(&phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002638 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002639}
2640
Avi Kivity5312bd82012-02-12 18:32:55 +02002641static uint16_t phys_section_add(MemoryRegionSection *section)
2642{
2643 if (phys_sections_nb == phys_sections_nb_alloc) {
2644 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2645 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2646 phys_sections_nb_alloc);
2647 }
2648 phys_sections[phys_sections_nb] = *section;
2649 return phys_sections_nb++;
2650}
2651
2652static void phys_sections_clear(void)
2653{
2654 phys_sections_nb = 0;
2655}
2656
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002657/* register physical memory.
2658 For RAM, 'size' must be a multiple of the target page size.
2659 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002660 io memory page. The address used when calling the IO function is
2661 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002662 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002663 before calculating this offset. This should not be a problem unless
2664 the low bits of start_addr and region_offset differ. */
Avi Kivity0f0cb162012-02-13 17:14:32 +02002665static void register_subpage(MemoryRegionSection *section)
2666{
2667 subpage_t *subpage;
2668 target_phys_addr_t base = section->offset_within_address_space
2669 & TARGET_PAGE_MASK;
Avi Kivityf3705d52012-03-08 16:16:34 +02002670 MemoryRegionSection *existing = phys_page_find(base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002671 MemoryRegionSection subsection = {
2672 .offset_within_address_space = base,
2673 .size = TARGET_PAGE_SIZE,
2674 };
Avi Kivity0f0cb162012-02-13 17:14:32 +02002675 target_phys_addr_t start, end;
2676
Avi Kivityf3705d52012-03-08 16:16:34 +02002677 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002678
Avi Kivityf3705d52012-03-08 16:16:34 +02002679 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002680 subpage = subpage_init(base);
2681 subsection.mr = &subpage->iomem;
Avi Kivity29990972012-02-13 20:21:20 +02002682 phys_page_set(base >> TARGET_PAGE_BITS, 1,
2683 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002684 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002685 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002686 }
2687 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
2688 end = start + section->size;
2689 subpage_register(subpage, start, end, phys_section_add(section));
2690}
2691
2692
2693static void register_multipage(MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002694{
Avi Kivitydd811242012-01-02 12:17:03 +02002695 target_phys_addr_t start_addr = section->offset_within_address_space;
2696 ram_addr_t size = section->size;
Avi Kivity29990972012-02-13 20:21:20 +02002697 target_phys_addr_t addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002698 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002699
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002700 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002701
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002702 addr = start_addr;
Avi Kivity29990972012-02-13 20:21:20 +02002703 phys_page_set(addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
2704 section_index);
bellard33417e72003-08-10 21:47:01 +00002705}
2706
Avi Kivity0f0cb162012-02-13 17:14:32 +02002707void cpu_register_physical_memory_log(MemoryRegionSection *section,
2708 bool readonly)
2709{
2710 MemoryRegionSection now = *section, remain = *section;
2711
2712 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2713 || (now.size < TARGET_PAGE_SIZE)) {
2714 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2715 - now.offset_within_address_space,
2716 now.size);
2717 register_subpage(&now);
2718 remain.size -= now.size;
2719 remain.offset_within_address_space += now.size;
2720 remain.offset_within_region += now.size;
2721 }
2722 now = remain;
2723 now.size &= TARGET_PAGE_MASK;
2724 if (now.size) {
2725 register_multipage(&now);
2726 remain.size -= now.size;
2727 remain.offset_within_address_space += now.size;
2728 remain.offset_within_region += now.size;
2729 }
2730 now = remain;
2731 if (now.size) {
2732 register_subpage(&now);
2733 }
2734}
2735
2736
Anthony Liguoric227f092009-10-01 16:12:16 -05002737void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002738{
2739 if (kvm_enabled())
2740 kvm_coalesce_mmio_region(addr, size);
2741}
2742
Anthony Liguoric227f092009-10-01 16:12:16 -05002743void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002744{
2745 if (kvm_enabled())
2746 kvm_uncoalesce_mmio_region(addr, size);
2747}
2748
Sheng Yang62a27442010-01-26 19:21:16 +08002749void qemu_flush_coalesced_mmio_buffer(void)
2750{
2751 if (kvm_enabled())
2752 kvm_flush_coalesced_mmio_buffer();
2753}
2754
Marcelo Tosattic9027602010-03-01 20:25:08 -03002755#if defined(__linux__) && !defined(TARGET_S390X)
2756
2757#include <sys/vfs.h>
2758
2759#define HUGETLBFS_MAGIC 0x958458f6
2760
2761static long gethugepagesize(const char *path)
2762{
2763 struct statfs fs;
2764 int ret;
2765
2766 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002767 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002768 } while (ret != 0 && errno == EINTR);
2769
2770 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002771 perror(path);
2772 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002773 }
2774
2775 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002776 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002777
2778 return fs.f_bsize;
2779}
2780
Alex Williamson04b16652010-07-02 11:13:17 -06002781static void *file_ram_alloc(RAMBlock *block,
2782 ram_addr_t memory,
2783 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002784{
2785 char *filename;
2786 void *area;
2787 int fd;
2788#ifdef MAP_POPULATE
2789 int flags;
2790#endif
2791 unsigned long hpagesize;
2792
2793 hpagesize = gethugepagesize(path);
2794 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002795 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002796 }
2797
2798 if (memory < hpagesize) {
2799 return NULL;
2800 }
2801
2802 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2803 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2804 return NULL;
2805 }
2806
2807 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002808 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002809 }
2810
2811 fd = mkstemp(filename);
2812 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002813 perror("unable to create backing store for hugepages");
2814 free(filename);
2815 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002816 }
2817 unlink(filename);
2818 free(filename);
2819
2820 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2821
2822 /*
2823 * ftruncate is not supported by hugetlbfs in older
2824 * hosts, so don't bother bailing out on errors.
2825 * If anything goes wrong with it under other filesystems,
2826 * mmap will fail.
2827 */
2828 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002829 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002830
2831#ifdef MAP_POPULATE
2832 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2833 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2834 * to sidestep this quirk.
2835 */
2836 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2837 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2838#else
2839 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2840#endif
2841 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002842 perror("file_ram_alloc: can't mmap RAM pages");
2843 close(fd);
2844 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002845 }
Alex Williamson04b16652010-07-02 11:13:17 -06002846 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002847 return area;
2848}
2849#endif
2850
Alex Williamsond17b5282010-06-25 11:08:38 -06002851static ram_addr_t find_ram_offset(ram_addr_t size)
2852{
Alex Williamson04b16652010-07-02 11:13:17 -06002853 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002854 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002855
2856 if (QLIST_EMPTY(&ram_list.blocks))
2857 return 0;
2858
2859 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002860 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002861
2862 end = block->offset + block->length;
2863
2864 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2865 if (next_block->offset >= end) {
2866 next = MIN(next, next_block->offset);
2867 }
2868 }
2869 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002870 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002871 mingap = next - end;
2872 }
2873 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002874
2875 if (offset == RAM_ADDR_MAX) {
2876 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2877 (uint64_t)size);
2878 abort();
2879 }
2880
Alex Williamson04b16652010-07-02 11:13:17 -06002881 return offset;
2882}
2883
2884static ram_addr_t last_ram_offset(void)
2885{
Alex Williamsond17b5282010-06-25 11:08:38 -06002886 RAMBlock *block;
2887 ram_addr_t last = 0;
2888
2889 QLIST_FOREACH(block, &ram_list.blocks, next)
2890 last = MAX(last, block->offset + block->length);
2891
2892 return last;
2893}
2894
Avi Kivityc5705a72011-12-20 15:59:12 +02002895void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002896{
2897 RAMBlock *new_block, *block;
2898
Avi Kivityc5705a72011-12-20 15:59:12 +02002899 new_block = NULL;
2900 QLIST_FOREACH(block, &ram_list.blocks, next) {
2901 if (block->offset == addr) {
2902 new_block = block;
2903 break;
2904 }
2905 }
2906 assert(new_block);
2907 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002908
2909 if (dev && dev->parent_bus && dev->parent_bus->info->get_dev_path) {
2910 char *id = dev->parent_bus->info->get_dev_path(dev);
2911 if (id) {
2912 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002913 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002914 }
2915 }
2916 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2917
2918 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002919 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002920 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2921 new_block->idstr);
2922 abort();
2923 }
2924 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002925}
2926
2927ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2928 MemoryRegion *mr)
2929{
2930 RAMBlock *new_block;
2931
2932 size = TARGET_PAGE_ALIGN(size);
2933 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002934
Avi Kivity7c637362011-12-21 13:09:49 +02002935 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002936 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002937 if (host) {
2938 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002939 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002940 } else {
2941 if (mem_path) {
2942#if defined (__linux__) && !defined(TARGET_S390X)
2943 new_block->host = file_ram_alloc(new_block, size, mem_path);
2944 if (!new_block->host) {
2945 new_block->host = qemu_vmalloc(size);
Andreas Färbere78815a2010-09-25 11:26:05 +00002946 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002947 }
2948#else
2949 fprintf(stderr, "-mem-path option unsupported\n");
2950 exit(1);
2951#endif
2952 } else {
2953#if defined(TARGET_S390X) && defined(CONFIG_KVM)
Christian Borntraegerff836782011-05-10 14:49:10 +02002954 /* S390 KVM requires the topmost vma of the RAM to be smaller than
2955 an system defined value, which is at least 256GB. Larger systems
2956 have larger values. We put the guest between the end of data
2957 segment (system break) and this value. We use 32GB as a base to
2958 have enough room for the system break to grow. */
2959 new_block->host = mmap((void*)0x800000000, size,
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002960 PROT_EXEC|PROT_READ|PROT_WRITE,
Christian Borntraegerff836782011-05-10 14:49:10 +02002961 MAP_SHARED | MAP_ANONYMOUS | MAP_FIXED, -1, 0);
Alexander Graffb8b2732011-05-20 17:33:28 +02002962 if (new_block->host == MAP_FAILED) {
2963 fprintf(stderr, "Allocating RAM failed\n");
2964 abort();
2965 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002966#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002967 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002968 xen_ram_alloc(new_block->offset, size, mr);
Jun Nakajima432d2682010-08-31 16:41:25 +01002969 } else {
2970 new_block->host = qemu_vmalloc(size);
2971 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002972#endif
Andreas Färbere78815a2010-09-25 11:26:05 +00002973 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002974 }
2975 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002976 new_block->length = size;
2977
2978 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2979
Anthony Liguori7267c092011-08-20 22:09:37 -05002980 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002981 last_ram_offset() >> TARGET_PAGE_BITS);
2982 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2983 0xff, size >> TARGET_PAGE_BITS);
2984
2985 if (kvm_enabled())
2986 kvm_setup_guest_memory(new_block->host, size);
2987
2988 return new_block->offset;
2989}
2990
Avi Kivityc5705a72011-12-20 15:59:12 +02002991ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002992{
Avi Kivityc5705a72011-12-20 15:59:12 +02002993 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002994}
bellarde9a1ab12007-02-08 23:08:38 +00002995
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002996void qemu_ram_free_from_ptr(ram_addr_t addr)
2997{
2998 RAMBlock *block;
2999
3000 QLIST_FOREACH(block, &ram_list.blocks, next) {
3001 if (addr == block->offset) {
3002 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05003003 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06003004 return;
3005 }
3006 }
3007}
3008
Anthony Liguoric227f092009-10-01 16:12:16 -05003009void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00003010{
Alex Williamson04b16652010-07-02 11:13:17 -06003011 RAMBlock *block;
3012
3013 QLIST_FOREACH(block, &ram_list.blocks, next) {
3014 if (addr == block->offset) {
3015 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01003016 if (block->flags & RAM_PREALLOC_MASK) {
3017 ;
3018 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06003019#if defined (__linux__) && !defined(TARGET_S390X)
3020 if (block->fd) {
3021 munmap(block->host, block->length);
3022 close(block->fd);
3023 } else {
3024 qemu_vfree(block->host);
3025 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01003026#else
3027 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06003028#endif
3029 } else {
3030#if defined(TARGET_S390X) && defined(CONFIG_KVM)
3031 munmap(block->host, block->length);
3032#else
Jan Kiszka868bb332011-06-21 22:59:09 +02003033 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003034 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01003035 } else {
3036 qemu_vfree(block->host);
3037 }
Alex Williamson04b16652010-07-02 11:13:17 -06003038#endif
3039 }
Anthony Liguori7267c092011-08-20 22:09:37 -05003040 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06003041 return;
3042 }
3043 }
3044
bellarde9a1ab12007-02-08 23:08:38 +00003045}
3046
Huang Yingcd19cfa2011-03-02 08:56:19 +01003047#ifndef _WIN32
3048void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
3049{
3050 RAMBlock *block;
3051 ram_addr_t offset;
3052 int flags;
3053 void *area, *vaddr;
3054
3055 QLIST_FOREACH(block, &ram_list.blocks, next) {
3056 offset = addr - block->offset;
3057 if (offset < block->length) {
3058 vaddr = block->host + offset;
3059 if (block->flags & RAM_PREALLOC_MASK) {
3060 ;
3061 } else {
3062 flags = MAP_FIXED;
3063 munmap(vaddr, length);
3064 if (mem_path) {
3065#if defined(__linux__) && !defined(TARGET_S390X)
3066 if (block->fd) {
3067#ifdef MAP_POPULATE
3068 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
3069 MAP_PRIVATE;
3070#else
3071 flags |= MAP_PRIVATE;
3072#endif
3073 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
3074 flags, block->fd, offset);
3075 } else {
3076 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
3077 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
3078 flags, -1, 0);
3079 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01003080#else
3081 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01003082#endif
3083 } else {
3084#if defined(TARGET_S390X) && defined(CONFIG_KVM)
3085 flags |= MAP_SHARED | MAP_ANONYMOUS;
3086 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
3087 flags, -1, 0);
3088#else
3089 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
3090 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
3091 flags, -1, 0);
3092#endif
3093 }
3094 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003095 fprintf(stderr, "Could not remap addr: "
3096 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01003097 length, addr);
3098 exit(1);
3099 }
3100 qemu_madvise(vaddr, length, QEMU_MADV_MERGEABLE);
3101 }
3102 return;
3103 }
3104 }
3105}
3106#endif /* !_WIN32 */
3107
pbrookdc828ca2009-04-09 22:21:07 +00003108/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00003109 With the exception of the softmmu code in this file, this should
3110 only be used for local memory (e.g. video ram) that the device owns,
3111 and knows it isn't going to access beyond the end of the block.
3112
3113 It should not be used for general purpose DMA.
3114 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
3115 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003116void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00003117{
pbrook94a6b542009-04-11 17:15:54 +00003118 RAMBlock *block;
3119
Alex Williamsonf471a172010-06-11 11:11:42 -06003120 QLIST_FOREACH(block, &ram_list.blocks, next) {
3121 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05003122 /* Move this entry to to start of the list. */
3123 if (block != QLIST_FIRST(&ram_list.blocks)) {
3124 QLIST_REMOVE(block, next);
3125 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
3126 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003127 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01003128 /* We need to check if the requested address is in the RAM
3129 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01003130 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01003131 */
3132 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003133 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01003134 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003135 block->host =
3136 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01003137 }
3138 }
Alex Williamsonf471a172010-06-11 11:11:42 -06003139 return block->host + (addr - block->offset);
3140 }
pbrook94a6b542009-04-11 17:15:54 +00003141 }
Alex Williamsonf471a172010-06-11 11:11:42 -06003142
3143 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
3144 abort();
3145
3146 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00003147}
3148
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02003149/* Return a host pointer to ram allocated with qemu_ram_alloc.
3150 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
3151 */
3152void *qemu_safe_ram_ptr(ram_addr_t addr)
3153{
3154 RAMBlock *block;
3155
3156 QLIST_FOREACH(block, &ram_list.blocks, next) {
3157 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02003158 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01003159 /* We need to check if the requested address is in the RAM
3160 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01003161 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01003162 */
3163 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003164 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01003165 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003166 block->host =
3167 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01003168 }
3169 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02003170 return block->host + (addr - block->offset);
3171 }
3172 }
3173
3174 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
3175 abort();
3176
3177 return NULL;
3178}
3179
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003180/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
3181 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003182void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003183{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003184 if (*size == 0) {
3185 return NULL;
3186 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003187 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003188 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02003189 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003190 RAMBlock *block;
3191
3192 QLIST_FOREACH(block, &ram_list.blocks, next) {
3193 if (addr - block->offset < block->length) {
3194 if (addr - block->offset + *size > block->length)
3195 *size = block->length - addr + block->offset;
3196 return block->host + (addr - block->offset);
3197 }
3198 }
3199
3200 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
3201 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003202 }
3203}
3204
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003205void qemu_put_ram_ptr(void *addr)
3206{
3207 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003208}
3209
Marcelo Tosattie8902612010-10-11 15:31:19 -03003210int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00003211{
pbrook94a6b542009-04-11 17:15:54 +00003212 RAMBlock *block;
3213 uint8_t *host = ptr;
3214
Jan Kiszka868bb332011-06-21 22:59:09 +02003215 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003216 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01003217 return 0;
3218 }
3219
Alex Williamsonf471a172010-06-11 11:11:42 -06003220 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01003221 /* This case append when the block is not mapped. */
3222 if (block->host == NULL) {
3223 continue;
3224 }
Alex Williamsonf471a172010-06-11 11:11:42 -06003225 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003226 *ram_addr = block->offset + (host - block->host);
3227 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06003228 }
pbrook94a6b542009-04-11 17:15:54 +00003229 }
Jun Nakajima432d2682010-08-31 16:41:25 +01003230
Marcelo Tosattie8902612010-10-11 15:31:19 -03003231 return -1;
3232}
Alex Williamsonf471a172010-06-11 11:11:42 -06003233
Marcelo Tosattie8902612010-10-11 15:31:19 -03003234/* Some of the softmmu routines need to translate from a host pointer
3235 (typically a TLB entry) back to a ram offset. */
3236ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
3237{
3238 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06003239
Marcelo Tosattie8902612010-10-11 15:31:19 -03003240 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
3241 fprintf(stderr, "Bad ram pointer %p\n", ptr);
3242 abort();
3243 }
3244 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00003245}
3246
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003247static uint64_t unassigned_mem_read(void *opaque, target_phys_addr_t addr,
3248 unsigned size)
bellard33417e72003-08-10 21:47:01 +00003249{
pbrook67d3b952006-12-18 05:03:52 +00003250#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00003251 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00003252#endif
Richard Henderson5b450402011-04-18 16:13:12 -07003253#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003254 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00003255#endif
3256 return 0;
3257}
3258
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003259static void unassigned_mem_write(void *opaque, target_phys_addr_t addr,
3260 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00003261{
3262#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003263 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00003264#endif
Richard Henderson5b450402011-04-18 16:13:12 -07003265#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003266 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00003267#endif
3268}
3269
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003270static const MemoryRegionOps unassigned_mem_ops = {
3271 .read = unassigned_mem_read,
3272 .write = unassigned_mem_write,
3273 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00003274};
3275
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003276static uint64_t error_mem_read(void *opaque, target_phys_addr_t addr,
3277 unsigned size)
3278{
3279 abort();
3280}
3281
3282static void error_mem_write(void *opaque, target_phys_addr_t addr,
3283 uint64_t value, unsigned size)
3284{
3285 abort();
3286}
3287
3288static const MemoryRegionOps error_mem_ops = {
3289 .read = error_mem_read,
3290 .write = error_mem_write,
3291 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00003292};
3293
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003294static const MemoryRegionOps rom_mem_ops = {
3295 .read = error_mem_read,
3296 .write = unassigned_mem_write,
3297 .endianness = DEVICE_NATIVE_ENDIAN,
3298};
3299
3300static void notdirty_mem_write(void *opaque, target_phys_addr_t ram_addr,
3301 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00003302{
bellard3a7d9292005-08-21 09:26:42 +00003303 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003304 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003305 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3306#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003307 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003308 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003309#endif
3310 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003311 switch (size) {
3312 case 1:
3313 stb_p(qemu_get_ram_ptr(ram_addr), val);
3314 break;
3315 case 2:
3316 stw_p(qemu_get_ram_ptr(ram_addr), val);
3317 break;
3318 case 4:
3319 stl_p(qemu_get_ram_ptr(ram_addr), val);
3320 break;
3321 default:
3322 abort();
3323 }
bellardf23db162005-08-21 19:12:28 +00003324 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003325 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003326 /* we remove the notdirty callback only if the code has been
3327 flushed */
3328 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003329 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003330}
3331
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003332static const MemoryRegionOps notdirty_mem_ops = {
3333 .read = error_mem_read,
3334 .write = notdirty_mem_write,
3335 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00003336};
3337
pbrook0f459d12008-06-09 00:20:13 +00003338/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003339static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003340{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003341 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003342 target_ulong pc, cs_base;
3343 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003344 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003345 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003346 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003347
aliguori06d55cc2008-11-18 20:24:06 +00003348 if (env->watchpoint_hit) {
3349 /* We re-entered the check after replacing the TB. Now raise
3350 * the debug interrupt so that is will trigger after the
3351 * current instruction. */
3352 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3353 return;
3354 }
pbrook2e70f6e2008-06-29 01:03:05 +00003355 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003356 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003357 if ((vaddr == (wp->vaddr & len_mask) ||
3358 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003359 wp->flags |= BP_WATCHPOINT_HIT;
3360 if (!env->watchpoint_hit) {
3361 env->watchpoint_hit = wp;
3362 tb = tb_find_pc(env->mem_io_pc);
3363 if (!tb) {
3364 cpu_abort(env, "check_watchpoint: could not find TB for "
3365 "pc=%p", (void *)env->mem_io_pc);
3366 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00003367 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00003368 tb_phys_invalidate(tb, -1);
3369 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3370 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04003371 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00003372 } else {
3373 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3374 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04003375 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00003376 }
aliguori06d55cc2008-11-18 20:24:06 +00003377 }
aliguori6e140f22008-11-18 20:37:55 +00003378 } else {
3379 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003380 }
3381 }
3382}
3383
pbrook6658ffb2007-03-16 23:58:11 +00003384/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3385 so these check for a hit then pass through to the normal out-of-line
3386 phys routines. */
Avi Kivity1ec9b902012-01-02 12:47:48 +02003387static uint64_t watch_mem_read(void *opaque, target_phys_addr_t addr,
3388 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00003389{
Avi Kivity1ec9b902012-01-02 12:47:48 +02003390 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
3391 switch (size) {
3392 case 1: return ldub_phys(addr);
3393 case 2: return lduw_phys(addr);
3394 case 4: return ldl_phys(addr);
3395 default: abort();
3396 }
pbrook6658ffb2007-03-16 23:58:11 +00003397}
3398
Avi Kivity1ec9b902012-01-02 12:47:48 +02003399static void watch_mem_write(void *opaque, target_phys_addr_t addr,
3400 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00003401{
Avi Kivity1ec9b902012-01-02 12:47:48 +02003402 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
3403 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04003404 case 1:
3405 stb_phys(addr, val);
3406 break;
3407 case 2:
3408 stw_phys(addr, val);
3409 break;
3410 case 4:
3411 stl_phys(addr, val);
3412 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003413 default: abort();
3414 }
pbrook6658ffb2007-03-16 23:58:11 +00003415}
3416
Avi Kivity1ec9b902012-01-02 12:47:48 +02003417static const MemoryRegionOps watch_mem_ops = {
3418 .read = watch_mem_read,
3419 .write = watch_mem_write,
3420 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003421};
pbrook6658ffb2007-03-16 23:58:11 +00003422
Avi Kivity70c68e42012-01-02 12:32:48 +02003423static uint64_t subpage_read(void *opaque, target_phys_addr_t addr,
3424 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003425{
Avi Kivity70c68e42012-01-02 12:32:48 +02003426 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003427 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003428 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003429#if defined(DEBUG_SUBPAGE)
3430 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3431 mmio, len, addr, idx);
3432#endif
blueswir1db7b5422007-05-26 17:36:03 +00003433
Avi Kivity5312bd82012-02-12 18:32:55 +02003434 section = &phys_sections[mmio->sub_section[idx]];
3435 addr += mmio->base;
3436 addr -= section->offset_within_address_space;
3437 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003438 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003439}
3440
Avi Kivity70c68e42012-01-02 12:32:48 +02003441static void subpage_write(void *opaque, target_phys_addr_t addr,
3442 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003443{
Avi Kivity70c68e42012-01-02 12:32:48 +02003444 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003445 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003446 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003447#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003448 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3449 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003450 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003451#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003452
Avi Kivity5312bd82012-02-12 18:32:55 +02003453 section = &phys_sections[mmio->sub_section[idx]];
3454 addr += mmio->base;
3455 addr -= section->offset_within_address_space;
3456 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003457 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003458}
3459
Avi Kivity70c68e42012-01-02 12:32:48 +02003460static const MemoryRegionOps subpage_ops = {
3461 .read = subpage_read,
3462 .write = subpage_write,
3463 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003464};
3465
Avi Kivityde712f92012-01-02 12:41:07 +02003466static uint64_t subpage_ram_read(void *opaque, target_phys_addr_t addr,
3467 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003468{
3469 ram_addr_t raddr = addr;
3470 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003471 switch (size) {
3472 case 1: return ldub_p(ptr);
3473 case 2: return lduw_p(ptr);
3474 case 4: return ldl_p(ptr);
3475 default: abort();
3476 }
Andreas Färber56384e82011-11-30 16:26:21 +01003477}
3478
Avi Kivityde712f92012-01-02 12:41:07 +02003479static void subpage_ram_write(void *opaque, target_phys_addr_t addr,
3480 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003481{
3482 ram_addr_t raddr = addr;
3483 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003484 switch (size) {
3485 case 1: return stb_p(ptr, value);
3486 case 2: return stw_p(ptr, value);
3487 case 4: return stl_p(ptr, value);
3488 default: abort();
3489 }
Andreas Färber56384e82011-11-30 16:26:21 +01003490}
3491
Avi Kivityde712f92012-01-02 12:41:07 +02003492static const MemoryRegionOps subpage_ram_ops = {
3493 .read = subpage_ram_read,
3494 .write = subpage_ram_write,
3495 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003496};
3497
Anthony Liguoric227f092009-10-01 16:12:16 -05003498static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003499 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003500{
3501 int idx, eidx;
3502
3503 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3504 return -1;
3505 idx = SUBPAGE_IDX(start);
3506 eidx = SUBPAGE_IDX(end);
3507#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003508 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003509 mmio, start, end, idx, eidx, memory);
3510#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003511 if (memory_region_is_ram(phys_sections[section].mr)) {
3512 MemoryRegionSection new_section = phys_sections[section];
3513 new_section.mr = &io_mem_subpage_ram;
3514 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003515 }
blueswir1db7b5422007-05-26 17:36:03 +00003516 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003517 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003518 }
3519
3520 return 0;
3521}
3522
Avi Kivity0f0cb162012-02-13 17:14:32 +02003523static subpage_t *subpage_init(target_phys_addr_t base)
blueswir1db7b5422007-05-26 17:36:03 +00003524{
Anthony Liguoric227f092009-10-01 16:12:16 -05003525 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003526
Anthony Liguori7267c092011-08-20 22:09:37 -05003527 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003528
3529 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003530 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3531 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003532 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003533#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003534 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3535 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003536#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003537 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003538
3539 return mmio;
3540}
3541
Avi Kivity5312bd82012-02-12 18:32:55 +02003542static uint16_t dummy_section(MemoryRegion *mr)
3543{
3544 MemoryRegionSection section = {
3545 .mr = mr,
3546 .offset_within_address_space = 0,
3547 .offset_within_region = 0,
3548 .size = UINT64_MAX,
3549 };
3550
3551 return phys_section_add(&section);
3552}
3553
Avi Kivity37ec01d2012-03-08 18:08:35 +02003554MemoryRegion *iotlb_to_region(target_phys_addr_t index)
Avi Kivityaa102232012-03-08 17:06:55 +02003555{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003556 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003557}
3558
Avi Kivitye9179ce2009-06-14 11:38:52 +03003559static void io_mem_init(void)
3560{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003561 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003562 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3563 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3564 "unassigned", UINT64_MAX);
3565 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3566 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003567 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3568 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003569 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3570 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003571}
3572
Avi Kivity50c1e142012-02-08 21:36:02 +02003573static void core_begin(MemoryListener *listener)
3574{
Avi Kivity54688b12012-02-09 17:34:32 +02003575 destroy_all_mappings();
Avi Kivity5312bd82012-02-12 18:32:55 +02003576 phys_sections_clear();
Avi Kivityc19e8802012-02-13 20:25:31 +02003577 phys_map.ptr = PHYS_MAP_NODE_NIL;
Avi Kivity5312bd82012-02-12 18:32:55 +02003578 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003579 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3580 phys_section_rom = dummy_section(&io_mem_rom);
3581 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003582}
3583
3584static void core_commit(MemoryListener *listener)
3585{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003586 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003587
3588 /* since each CPU stores ram addresses in its TLB cache, we must
3589 reset the modified entries */
3590 /* XXX: slow ! */
3591 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3592 tlb_flush(env, 1);
3593 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003594}
3595
Avi Kivity93632742012-02-08 16:54:16 +02003596static void core_region_add(MemoryListener *listener,
3597 MemoryRegionSection *section)
3598{
Avi Kivity4855d412012-02-08 21:16:05 +02003599 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity93632742012-02-08 16:54:16 +02003600}
3601
3602static void core_region_del(MemoryListener *listener,
3603 MemoryRegionSection *section)
3604{
Avi Kivity93632742012-02-08 16:54:16 +02003605}
3606
Avi Kivity50c1e142012-02-08 21:36:02 +02003607static void core_region_nop(MemoryListener *listener,
3608 MemoryRegionSection *section)
3609{
Avi Kivity54688b12012-02-09 17:34:32 +02003610 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity50c1e142012-02-08 21:36:02 +02003611}
3612
Avi Kivity93632742012-02-08 16:54:16 +02003613static void core_log_start(MemoryListener *listener,
3614 MemoryRegionSection *section)
3615{
3616}
3617
3618static void core_log_stop(MemoryListener *listener,
3619 MemoryRegionSection *section)
3620{
3621}
3622
3623static void core_log_sync(MemoryListener *listener,
3624 MemoryRegionSection *section)
3625{
3626}
3627
3628static void core_log_global_start(MemoryListener *listener)
3629{
3630 cpu_physical_memory_set_dirty_tracking(1);
3631}
3632
3633static void core_log_global_stop(MemoryListener *listener)
3634{
3635 cpu_physical_memory_set_dirty_tracking(0);
3636}
3637
3638static void core_eventfd_add(MemoryListener *listener,
3639 MemoryRegionSection *section,
3640 bool match_data, uint64_t data, int fd)
3641{
3642}
3643
3644static void core_eventfd_del(MemoryListener *listener,
3645 MemoryRegionSection *section,
3646 bool match_data, uint64_t data, int fd)
3647{
3648}
3649
Avi Kivity50c1e142012-02-08 21:36:02 +02003650static void io_begin(MemoryListener *listener)
3651{
3652}
3653
3654static void io_commit(MemoryListener *listener)
3655{
3656}
3657
Avi Kivity4855d412012-02-08 21:16:05 +02003658static void io_region_add(MemoryListener *listener,
3659 MemoryRegionSection *section)
3660{
Avi Kivitya2d33522012-03-05 17:40:12 +02003661 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3662
3663 mrio->mr = section->mr;
3664 mrio->offset = section->offset_within_region;
3665 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003666 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003667 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003668}
3669
3670static void io_region_del(MemoryListener *listener,
3671 MemoryRegionSection *section)
3672{
3673 isa_unassign_ioport(section->offset_within_address_space, section->size);
3674}
3675
Avi Kivity50c1e142012-02-08 21:36:02 +02003676static void io_region_nop(MemoryListener *listener,
3677 MemoryRegionSection *section)
3678{
3679}
3680
Avi Kivity4855d412012-02-08 21:16:05 +02003681static void io_log_start(MemoryListener *listener,
3682 MemoryRegionSection *section)
3683{
3684}
3685
3686static void io_log_stop(MemoryListener *listener,
3687 MemoryRegionSection *section)
3688{
3689}
3690
3691static void io_log_sync(MemoryListener *listener,
3692 MemoryRegionSection *section)
3693{
3694}
3695
3696static void io_log_global_start(MemoryListener *listener)
3697{
3698}
3699
3700static void io_log_global_stop(MemoryListener *listener)
3701{
3702}
3703
3704static void io_eventfd_add(MemoryListener *listener,
3705 MemoryRegionSection *section,
3706 bool match_data, uint64_t data, int fd)
3707{
3708}
3709
3710static void io_eventfd_del(MemoryListener *listener,
3711 MemoryRegionSection *section,
3712 bool match_data, uint64_t data, int fd)
3713{
3714}
3715
Avi Kivity93632742012-02-08 16:54:16 +02003716static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003717 .begin = core_begin,
3718 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02003719 .region_add = core_region_add,
3720 .region_del = core_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003721 .region_nop = core_region_nop,
Avi Kivity93632742012-02-08 16:54:16 +02003722 .log_start = core_log_start,
3723 .log_stop = core_log_stop,
3724 .log_sync = core_log_sync,
3725 .log_global_start = core_log_global_start,
3726 .log_global_stop = core_log_global_stop,
3727 .eventfd_add = core_eventfd_add,
3728 .eventfd_del = core_eventfd_del,
3729 .priority = 0,
3730};
3731
Avi Kivity4855d412012-02-08 21:16:05 +02003732static MemoryListener io_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003733 .begin = io_begin,
3734 .commit = io_commit,
Avi Kivity4855d412012-02-08 21:16:05 +02003735 .region_add = io_region_add,
3736 .region_del = io_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003737 .region_nop = io_region_nop,
Avi Kivity4855d412012-02-08 21:16:05 +02003738 .log_start = io_log_start,
3739 .log_stop = io_log_stop,
3740 .log_sync = io_log_sync,
3741 .log_global_start = io_log_global_start,
3742 .log_global_stop = io_log_global_stop,
3743 .eventfd_add = io_eventfd_add,
3744 .eventfd_del = io_eventfd_del,
3745 .priority = 0,
3746};
3747
Avi Kivity62152b82011-07-26 14:26:14 +03003748static void memory_map_init(void)
3749{
Anthony Liguori7267c092011-08-20 22:09:37 -05003750 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003751 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity62152b82011-07-26 14:26:14 +03003752 set_system_memory_map(system_memory);
Avi Kivity309cb472011-08-08 16:09:03 +03003753
Anthony Liguori7267c092011-08-20 22:09:37 -05003754 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003755 memory_region_init(system_io, "io", 65536);
3756 set_system_io_map(system_io);
Avi Kivity93632742012-02-08 16:54:16 +02003757
Avi Kivity4855d412012-02-08 21:16:05 +02003758 memory_listener_register(&core_memory_listener, system_memory);
3759 memory_listener_register(&io_memory_listener, system_io);
Avi Kivity62152b82011-07-26 14:26:14 +03003760}
3761
3762MemoryRegion *get_system_memory(void)
3763{
3764 return system_memory;
3765}
3766
Avi Kivity309cb472011-08-08 16:09:03 +03003767MemoryRegion *get_system_io(void)
3768{
3769 return system_io;
3770}
3771
pbrooke2eef172008-06-08 01:09:01 +00003772#endif /* !defined(CONFIG_USER_ONLY) */
3773
bellard13eb76e2004-01-24 15:23:36 +00003774/* physical memory access (slow version, mainly for debug) */
3775#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003776int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003777 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003778{
3779 int l, flags;
3780 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003781 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003782
3783 while (len > 0) {
3784 page = addr & TARGET_PAGE_MASK;
3785 l = (page + TARGET_PAGE_SIZE) - addr;
3786 if (l > len)
3787 l = len;
3788 flags = page_get_flags(page);
3789 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003790 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003791 if (is_write) {
3792 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003793 return -1;
bellard579a97f2007-11-11 14:26:47 +00003794 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003795 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003796 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003797 memcpy(p, buf, l);
3798 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003799 } else {
3800 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003801 return -1;
bellard579a97f2007-11-11 14:26:47 +00003802 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003803 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003804 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003805 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003806 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003807 }
3808 len -= l;
3809 buf += l;
3810 addr += l;
3811 }
Paul Brooka68fe892010-03-01 00:08:59 +00003812 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003813}
bellard8df1cd02005-01-28 22:37:22 +00003814
bellard13eb76e2004-01-24 15:23:36 +00003815#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003816void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003817 int len, int is_write)
3818{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003819 int l;
bellard13eb76e2004-01-24 15:23:36 +00003820 uint8_t *ptr;
3821 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003822 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003823 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003824
bellard13eb76e2004-01-24 15:23:36 +00003825 while (len > 0) {
3826 page = addr & TARGET_PAGE_MASK;
3827 l = (page + TARGET_PAGE_SIZE) - addr;
3828 if (l > len)
3829 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003830 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003831
bellard13eb76e2004-01-24 15:23:36 +00003832 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003833 if (!memory_region_is_ram(section->mr)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003834 target_phys_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003835 addr1 = section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003836 /* XXX: could force cpu_single_env to NULL to avoid
3837 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003838 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003839 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003840 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003841 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003842 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003843 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003844 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003845 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003846 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003847 l = 2;
3848 } else {
bellard1c213d12005-09-03 10:49:04 +00003849 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003850 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003851 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003852 l = 1;
3853 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003854 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003855 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003856 addr1 = memory_region_get_ram_addr(section->mr)
3857 + section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003858 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003859 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003860 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003861 if (!cpu_physical_memory_is_dirty(addr1)) {
3862 /* invalidate code */
3863 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3864 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003865 cpu_physical_memory_set_dirty_flags(
3866 addr1, (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003867 }
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003868 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003869 }
3870 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003871 if (!is_ram_rom_romd(section)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003872 target_phys_addr_t addr1;
bellard13eb76e2004-01-24 15:23:36 +00003873 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003874 addr1 = section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003875 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003876 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003877 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003878 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003879 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003880 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003881 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003882 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003883 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003884 l = 2;
3885 } else {
bellard1c213d12005-09-03 10:49:04 +00003886 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003887 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003888 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003889 l = 1;
3890 }
3891 } else {
3892 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003893 ptr = qemu_get_ram_ptr(section->mr->ram_addr
3894 + section_addr(section, addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003895 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003896 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003897 }
3898 }
3899 len -= l;
3900 buf += l;
3901 addr += l;
3902 }
3903}
bellard8df1cd02005-01-28 22:37:22 +00003904
bellardd0ecd2a2006-04-23 17:14:48 +00003905/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003906void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003907 const uint8_t *buf, int len)
3908{
3909 int l;
3910 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003911 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003912 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003913
bellardd0ecd2a2006-04-23 17:14:48 +00003914 while (len > 0) {
3915 page = addr & TARGET_PAGE_MASK;
3916 l = (page + TARGET_PAGE_SIZE) - addr;
3917 if (l > len)
3918 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003919 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003920
Avi Kivityf3705d52012-03-08 16:16:34 +02003921 if (!is_ram_rom_romd(section)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003922 /* do nothing */
3923 } else {
3924 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003925 addr1 = memory_region_get_ram_addr(section->mr)
3926 + section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003927 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003928 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003929 memcpy(ptr, buf, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003930 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003931 }
3932 len -= l;
3933 buf += l;
3934 addr += l;
3935 }
3936}
3937
aliguori6d16c2f2009-01-22 16:59:11 +00003938typedef struct {
3939 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003940 target_phys_addr_t addr;
3941 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003942} BounceBuffer;
3943
3944static BounceBuffer bounce;
3945
aliguoriba223c22009-01-22 16:59:16 +00003946typedef struct MapClient {
3947 void *opaque;
3948 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003949 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003950} MapClient;
3951
Blue Swirl72cf2d42009-09-12 07:36:22 +00003952static QLIST_HEAD(map_client_list, MapClient) map_client_list
3953 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003954
3955void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3956{
Anthony Liguori7267c092011-08-20 22:09:37 -05003957 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003958
3959 client->opaque = opaque;
3960 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003961 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003962 return client;
3963}
3964
3965void cpu_unregister_map_client(void *_client)
3966{
3967 MapClient *client = (MapClient *)_client;
3968
Blue Swirl72cf2d42009-09-12 07:36:22 +00003969 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003970 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003971}
3972
3973static void cpu_notify_map_clients(void)
3974{
3975 MapClient *client;
3976
Blue Swirl72cf2d42009-09-12 07:36:22 +00003977 while (!QLIST_EMPTY(&map_client_list)) {
3978 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003979 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003980 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003981 }
3982}
3983
aliguori6d16c2f2009-01-22 16:59:11 +00003984/* Map a physical memory region into a host virtual address.
3985 * May map a subset of the requested range, given by and returned in *plen.
3986 * May return NULL if resources needed to perform the mapping are exhausted.
3987 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003988 * Use cpu_register_map_client() to know when retrying the map operation is
3989 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003990 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003991void *cpu_physical_memory_map(target_phys_addr_t addr,
3992 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003993 int is_write)
3994{
Anthony Liguoric227f092009-10-01 16:12:16 -05003995 target_phys_addr_t len = *plen;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003996 target_phys_addr_t todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003997 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003998 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003999 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00004000 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01004001 ram_addr_t rlen;
4002 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00004003
4004 while (len > 0) {
4005 page = addr & TARGET_PAGE_MASK;
4006 l = (page + TARGET_PAGE_SIZE) - addr;
4007 if (l > len)
4008 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02004009 section = phys_page_find(page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00004010
Avi Kivityf3705d52012-03-08 16:16:34 +02004011 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01004012 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00004013 break;
4014 }
4015 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
4016 bounce.addr = addr;
4017 bounce.len = l;
4018 if (!is_write) {
Stefan Weil54f7b4a2011-04-10 18:23:39 +02004019 cpu_physical_memory_read(addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00004020 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01004021
4022 *plen = l;
4023 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00004024 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01004025 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004026 raddr = memory_region_get_ram_addr(section->mr)
4027 + section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01004028 }
aliguori6d16c2f2009-01-22 16:59:11 +00004029
4030 len -= l;
4031 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01004032 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00004033 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01004034 rlen = todo;
4035 ret = qemu_ram_ptr_length(raddr, &rlen);
4036 *plen = rlen;
4037 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00004038}
4039
4040/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
4041 * Will also mark the memory as dirty if is_write == 1. access_len gives
4042 * the amount of memory that was actually read or written by the caller.
4043 */
Anthony Liguoric227f092009-10-01 16:12:16 -05004044void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
4045 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00004046{
4047 if (buffer != bounce.buffer) {
4048 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03004049 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00004050 while (access_len) {
4051 unsigned l;
4052 l = TARGET_PAGE_SIZE;
4053 if (l > access_len)
4054 l = access_len;
4055 if (!cpu_physical_memory_is_dirty(addr1)) {
4056 /* invalidate code */
4057 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
4058 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004059 cpu_physical_memory_set_dirty_flags(
4060 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori6d16c2f2009-01-22 16:59:11 +00004061 }
4062 addr1 += l;
4063 access_len -= l;
4064 }
4065 }
Jan Kiszka868bb332011-06-21 22:59:09 +02004066 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02004067 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01004068 }
aliguori6d16c2f2009-01-22 16:59:11 +00004069 return;
4070 }
4071 if (is_write) {
4072 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
4073 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00004074 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00004075 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00004076 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00004077}
bellardd0ecd2a2006-04-23 17:14:48 +00004078
bellard8df1cd02005-01-28 22:37:22 +00004079/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004080static inline uint32_t ldl_phys_internal(target_phys_addr_t addr,
4081 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00004082{
bellard8df1cd02005-01-28 22:37:22 +00004083 uint8_t *ptr;
4084 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02004085 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00004086
Avi Kivity06ef3522012-02-13 16:11:22 +02004087 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004088
Avi Kivityf3705d52012-03-08 16:16:34 +02004089 if (!is_ram_rom_romd(section)) {
bellard8df1cd02005-01-28 22:37:22 +00004090 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004091 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004092 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004093#if defined(TARGET_WORDS_BIGENDIAN)
4094 if (endian == DEVICE_LITTLE_ENDIAN) {
4095 val = bswap32(val);
4096 }
4097#else
4098 if (endian == DEVICE_BIG_ENDIAN) {
4099 val = bswap32(val);
4100 }
4101#endif
bellard8df1cd02005-01-28 22:37:22 +00004102 } else {
4103 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004104 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004105 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004106 + section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004107 switch (endian) {
4108 case DEVICE_LITTLE_ENDIAN:
4109 val = ldl_le_p(ptr);
4110 break;
4111 case DEVICE_BIG_ENDIAN:
4112 val = ldl_be_p(ptr);
4113 break;
4114 default:
4115 val = ldl_p(ptr);
4116 break;
4117 }
bellard8df1cd02005-01-28 22:37:22 +00004118 }
4119 return val;
4120}
4121
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004122uint32_t ldl_phys(target_phys_addr_t addr)
4123{
4124 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
4125}
4126
4127uint32_t ldl_le_phys(target_phys_addr_t addr)
4128{
4129 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
4130}
4131
4132uint32_t ldl_be_phys(target_phys_addr_t addr)
4133{
4134 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
4135}
4136
bellard84b7b8e2005-11-28 21:19:04 +00004137/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004138static inline uint64_t ldq_phys_internal(target_phys_addr_t addr,
4139 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00004140{
bellard84b7b8e2005-11-28 21:19:04 +00004141 uint8_t *ptr;
4142 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02004143 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00004144
Avi Kivity06ef3522012-02-13 16:11:22 +02004145 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004146
Avi Kivityf3705d52012-03-08 16:16:34 +02004147 if (!is_ram_rom_romd(section)) {
bellard84b7b8e2005-11-28 21:19:04 +00004148 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004149 addr = section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004150
4151 /* XXX This is broken when device endian != cpu endian.
4152 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00004153#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02004154 val = io_mem_read(section->mr, addr, 4) << 32;
4155 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00004156#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02004157 val = io_mem_read(section->mr, addr, 4);
4158 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00004159#endif
4160 } else {
4161 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004162 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004163 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004164 + section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004165 switch (endian) {
4166 case DEVICE_LITTLE_ENDIAN:
4167 val = ldq_le_p(ptr);
4168 break;
4169 case DEVICE_BIG_ENDIAN:
4170 val = ldq_be_p(ptr);
4171 break;
4172 default:
4173 val = ldq_p(ptr);
4174 break;
4175 }
bellard84b7b8e2005-11-28 21:19:04 +00004176 }
4177 return val;
4178}
4179
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004180uint64_t ldq_phys(target_phys_addr_t addr)
4181{
4182 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
4183}
4184
4185uint64_t ldq_le_phys(target_phys_addr_t addr)
4186{
4187 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
4188}
4189
4190uint64_t ldq_be_phys(target_phys_addr_t addr)
4191{
4192 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
4193}
4194
bellardaab33092005-10-30 20:48:42 +00004195/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004196uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00004197{
4198 uint8_t val;
4199 cpu_physical_memory_read(addr, &val, 1);
4200 return val;
4201}
4202
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004203/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004204static inline uint32_t lduw_phys_internal(target_phys_addr_t addr,
4205 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00004206{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004207 uint8_t *ptr;
4208 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02004209 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004210
Avi Kivity06ef3522012-02-13 16:11:22 +02004211 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004212
Avi Kivityf3705d52012-03-08 16:16:34 +02004213 if (!is_ram_rom_romd(section)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004214 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004215 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004216 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004217#if defined(TARGET_WORDS_BIGENDIAN)
4218 if (endian == DEVICE_LITTLE_ENDIAN) {
4219 val = bswap16(val);
4220 }
4221#else
4222 if (endian == DEVICE_BIG_ENDIAN) {
4223 val = bswap16(val);
4224 }
4225#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004226 } else {
4227 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004228 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004229 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004230 + section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004231 switch (endian) {
4232 case DEVICE_LITTLE_ENDIAN:
4233 val = lduw_le_p(ptr);
4234 break;
4235 case DEVICE_BIG_ENDIAN:
4236 val = lduw_be_p(ptr);
4237 break;
4238 default:
4239 val = lduw_p(ptr);
4240 break;
4241 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004242 }
4243 return val;
bellardaab33092005-10-30 20:48:42 +00004244}
4245
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004246uint32_t lduw_phys(target_phys_addr_t addr)
4247{
4248 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
4249}
4250
4251uint32_t lduw_le_phys(target_phys_addr_t addr)
4252{
4253 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
4254}
4255
4256uint32_t lduw_be_phys(target_phys_addr_t addr)
4257{
4258 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
4259}
4260
bellard8df1cd02005-01-28 22:37:22 +00004261/* warning: addr must be aligned. The ram page is not masked as dirty
4262 and the code inside is not invalidated. It is useful if the dirty
4263 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05004264void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00004265{
bellard8df1cd02005-01-28 22:37:22 +00004266 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004267 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00004268
Avi Kivity06ef3522012-02-13 16:11:22 +02004269 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004270
Avi Kivityf3705d52012-03-08 16:16:34 +02004271 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004272 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004273 if (memory_region_is_ram(section->mr)) {
4274 section = &phys_sections[phys_section_rom];
4275 }
4276 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00004277 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02004278 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004279 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004280 + section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00004281 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00004282 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00004283
4284 if (unlikely(in_migration)) {
4285 if (!cpu_physical_memory_is_dirty(addr1)) {
4286 /* invalidate code */
4287 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4288 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004289 cpu_physical_memory_set_dirty_flags(
4290 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00004291 }
4292 }
bellard8df1cd02005-01-28 22:37:22 +00004293 }
4294}
4295
Anthony Liguoric227f092009-10-01 16:12:16 -05004296void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00004297{
j_mayerbc98a7e2007-04-04 07:55:12 +00004298 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004299 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00004300
Avi Kivity06ef3522012-02-13 16:11:22 +02004301 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004302
Avi Kivityf3705d52012-03-08 16:16:34 +02004303 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004304 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004305 if (memory_region_is_ram(section->mr)) {
4306 section = &phys_sections[phys_section_rom];
4307 }
j_mayerbc98a7e2007-04-04 07:55:12 +00004308#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02004309 io_mem_write(section->mr, addr, val >> 32, 4);
4310 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00004311#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02004312 io_mem_write(section->mr, addr, (uint32_t)val, 4);
4313 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00004314#endif
4315 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02004316 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004317 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004318 + section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00004319 stq_p(ptr, val);
4320 }
4321}
4322
bellard8df1cd02005-01-28 22:37:22 +00004323/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004324static inline void stl_phys_internal(target_phys_addr_t addr, uint32_t val,
4325 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00004326{
bellard8df1cd02005-01-28 22:37:22 +00004327 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004328 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00004329
Avi Kivity06ef3522012-02-13 16:11:22 +02004330 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004331
Avi Kivityf3705d52012-03-08 16:16:34 +02004332 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004333 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004334 if (memory_region_is_ram(section->mr)) {
4335 section = &phys_sections[phys_section_rom];
4336 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004337#if defined(TARGET_WORDS_BIGENDIAN)
4338 if (endian == DEVICE_LITTLE_ENDIAN) {
4339 val = bswap32(val);
4340 }
4341#else
4342 if (endian == DEVICE_BIG_ENDIAN) {
4343 val = bswap32(val);
4344 }
4345#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02004346 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00004347 } else {
4348 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02004349 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
4350 + section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00004351 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00004352 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004353 switch (endian) {
4354 case DEVICE_LITTLE_ENDIAN:
4355 stl_le_p(ptr, val);
4356 break;
4357 case DEVICE_BIG_ENDIAN:
4358 stl_be_p(ptr, val);
4359 break;
4360 default:
4361 stl_p(ptr, val);
4362 break;
4363 }
bellard3a7d9292005-08-21 09:26:42 +00004364 if (!cpu_physical_memory_is_dirty(addr1)) {
4365 /* invalidate code */
4366 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4367 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004368 cpu_physical_memory_set_dirty_flags(addr1,
4369 (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00004370 }
bellard8df1cd02005-01-28 22:37:22 +00004371 }
4372}
4373
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004374void stl_phys(target_phys_addr_t addr, uint32_t val)
4375{
4376 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4377}
4378
4379void stl_le_phys(target_phys_addr_t addr, uint32_t val)
4380{
4381 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4382}
4383
4384void stl_be_phys(target_phys_addr_t addr, uint32_t val)
4385{
4386 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4387}
4388
bellardaab33092005-10-30 20:48:42 +00004389/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004390void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004391{
4392 uint8_t v = val;
4393 cpu_physical_memory_write(addr, &v, 1);
4394}
4395
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004396/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004397static inline void stw_phys_internal(target_phys_addr_t addr, uint32_t val,
4398 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00004399{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004400 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004401 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004402
Avi Kivity06ef3522012-02-13 16:11:22 +02004403 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004404
Avi Kivityf3705d52012-03-08 16:16:34 +02004405 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004406 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004407 if (memory_region_is_ram(section->mr)) {
4408 section = &phys_sections[phys_section_rom];
4409 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004410#if defined(TARGET_WORDS_BIGENDIAN)
4411 if (endian == DEVICE_LITTLE_ENDIAN) {
4412 val = bswap16(val);
4413 }
4414#else
4415 if (endian == DEVICE_BIG_ENDIAN) {
4416 val = bswap16(val);
4417 }
4418#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02004419 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004420 } else {
4421 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02004422 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
4423 + section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004424 /* RAM case */
4425 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004426 switch (endian) {
4427 case DEVICE_LITTLE_ENDIAN:
4428 stw_le_p(ptr, val);
4429 break;
4430 case DEVICE_BIG_ENDIAN:
4431 stw_be_p(ptr, val);
4432 break;
4433 default:
4434 stw_p(ptr, val);
4435 break;
4436 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004437 if (!cpu_physical_memory_is_dirty(addr1)) {
4438 /* invalidate code */
4439 tb_invalidate_phys_page_range(addr1, addr1 + 2, 0);
4440 /* set dirty bit */
4441 cpu_physical_memory_set_dirty_flags(addr1,
4442 (0xff & ~CODE_DIRTY_FLAG));
4443 }
4444 }
bellardaab33092005-10-30 20:48:42 +00004445}
4446
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004447void stw_phys(target_phys_addr_t addr, uint32_t val)
4448{
4449 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4450}
4451
4452void stw_le_phys(target_phys_addr_t addr, uint32_t val)
4453{
4454 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4455}
4456
4457void stw_be_phys(target_phys_addr_t addr, uint32_t val)
4458{
4459 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4460}
4461
bellardaab33092005-10-30 20:48:42 +00004462/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004463void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004464{
4465 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004466 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004467}
4468
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004469void stq_le_phys(target_phys_addr_t addr, uint64_t val)
4470{
4471 val = cpu_to_le64(val);
4472 cpu_physical_memory_write(addr, &val, 8);
4473}
4474
4475void stq_be_phys(target_phys_addr_t addr, uint64_t val)
4476{
4477 val = cpu_to_be64(val);
4478 cpu_physical_memory_write(addr, &val, 8);
4479}
4480
aliguori5e2972f2009-03-28 17:51:36 +00004481/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004482int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004483 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004484{
4485 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004486 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004487 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004488
4489 while (len > 0) {
4490 page = addr & TARGET_PAGE_MASK;
4491 phys_addr = cpu_get_phys_page_debug(env, page);
4492 /* if no physical page mapped, return an error */
4493 if (phys_addr == -1)
4494 return -1;
4495 l = (page + TARGET_PAGE_SIZE) - addr;
4496 if (l > len)
4497 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004498 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004499 if (is_write)
4500 cpu_physical_memory_write_rom(phys_addr, buf, l);
4501 else
aliguori5e2972f2009-03-28 17:51:36 +00004502 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004503 len -= l;
4504 buf += l;
4505 addr += l;
4506 }
4507 return 0;
4508}
Paul Brooka68fe892010-03-01 00:08:59 +00004509#endif
bellard13eb76e2004-01-24 15:23:36 +00004510
pbrook2e70f6e2008-06-29 01:03:05 +00004511/* in deterministic execution mode, instructions doing device I/Os
4512 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004513void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004514{
4515 TranslationBlock *tb;
4516 uint32_t n, cflags;
4517 target_ulong pc, cs_base;
4518 uint64_t flags;
4519
Blue Swirl20503962012-04-09 14:20:20 +00004520 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004521 if (!tb) {
4522 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004523 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004524 }
4525 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004526 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004527 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004528 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004529 n = n - env->icount_decr.u16.low;
4530 /* Generate a new TB ending on the I/O insn. */
4531 n++;
4532 /* On MIPS and SH, delay slot instructions can only be restarted if
4533 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004534 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004535 branch. */
4536#if defined(TARGET_MIPS)
4537 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4538 env->active_tc.PC -= 4;
4539 env->icount_decr.u16.low++;
4540 env->hflags &= ~MIPS_HFLAG_BMASK;
4541 }
4542#elif defined(TARGET_SH4)
4543 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4544 && n > 1) {
4545 env->pc -= 2;
4546 env->icount_decr.u16.low++;
4547 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4548 }
4549#endif
4550 /* This should never happen. */
4551 if (n > CF_COUNT_MASK)
4552 cpu_abort(env, "TB too big during recompile");
4553
4554 cflags = n | CF_LAST_IO;
4555 pc = tb->pc;
4556 cs_base = tb->cs_base;
4557 flags = tb->flags;
4558 tb_phys_invalidate(tb, -1);
4559 /* FIXME: In theory this could raise an exception. In practice
4560 we have already translated the block once so it's probably ok. */
4561 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004562 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004563 the first in the TB) then we end up generating a whole new TB and
4564 repeating the fault, which is horribly inefficient.
4565 Better would be to execute just this insn uncached, or generate a
4566 second new TB. */
4567 cpu_resume_from_signal(env, NULL);
4568}
4569
Paul Brookb3755a92010-03-12 16:54:58 +00004570#if !defined(CONFIG_USER_ONLY)
4571
Stefan Weil055403b2010-10-22 23:03:32 +02004572void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004573{
4574 int i, target_code_size, max_target_code_size;
4575 int direct_jmp_count, direct_jmp2_count, cross_page;
4576 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004577
bellarde3db7222005-01-26 22:00:47 +00004578 target_code_size = 0;
4579 max_target_code_size = 0;
4580 cross_page = 0;
4581 direct_jmp_count = 0;
4582 direct_jmp2_count = 0;
4583 for(i = 0; i < nb_tbs; i++) {
4584 tb = &tbs[i];
4585 target_code_size += tb->size;
4586 if (tb->size > max_target_code_size)
4587 max_target_code_size = tb->size;
4588 if (tb->page_addr[1] != -1)
4589 cross_page++;
4590 if (tb->tb_next_offset[0] != 0xffff) {
4591 direct_jmp_count++;
4592 if (tb->tb_next_offset[1] != 0xffff) {
4593 direct_jmp2_count++;
4594 }
4595 }
4596 }
4597 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004598 cpu_fprintf(f, "Translation buffer state:\n");
Stefan Weil055403b2010-10-22 23:03:32 +02004599 cpu_fprintf(f, "gen code size %td/%ld\n",
bellard26a5f132008-05-28 12:30:31 +00004600 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4601 cpu_fprintf(f, "TB count %d/%d\n",
4602 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004603 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004604 nb_tbs ? target_code_size / nb_tbs : 0,
4605 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004606 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004607 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4608 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004609 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4610 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004611 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4612 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004613 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004614 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4615 direct_jmp2_count,
4616 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004617 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004618 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4619 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4620 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004621 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004622}
4623
Avi Kivityd39e8222012-01-01 23:35:10 +02004624/* NOTE: this function can trigger an exception */
4625/* NOTE2: the returned address is not exactly the physical address: it
4626 is the offset relative to phys_ram_base */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004627tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
Avi Kivityd39e8222012-01-01 23:35:10 +02004628{
4629 int mmu_idx, page_index, pd;
4630 void *p;
Avi Kivity37ec01d2012-03-08 18:08:35 +02004631 MemoryRegion *mr;
Avi Kivityd39e8222012-01-01 23:35:10 +02004632
4633 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
4634 mmu_idx = cpu_mmu_index(env1);
4635 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
4636 (addr & TARGET_PAGE_MASK))) {
Blue Swirle141ab52011-09-18 14:55:46 +00004637#ifdef CONFIG_TCG_PASS_AREG0
4638 cpu_ldub_code(env1, addr);
4639#else
Avi Kivityd39e8222012-01-01 23:35:10 +02004640 ldub_code(addr);
Blue Swirle141ab52011-09-18 14:55:46 +00004641#endif
Avi Kivityd39e8222012-01-01 23:35:10 +02004642 }
Avi Kivityce5d64c2012-03-08 18:50:18 +02004643 pd = env1->iotlb[mmu_idx][page_index] & ~TARGET_PAGE_MASK;
Avi Kivity37ec01d2012-03-08 18:08:35 +02004644 mr = iotlb_to_region(pd);
Blue Swirle5548612012-04-21 13:08:33 +00004645 if (memory_region_is_unassigned(mr)) {
Avi Kivityd39e8222012-01-01 23:35:10 +02004646#if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
4647 cpu_unassigned_access(env1, addr, 0, 1, 0, 4);
4648#else
Blue Swirle5548612012-04-21 13:08:33 +00004649 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x"
4650 TARGET_FMT_lx "\n", addr);
Avi Kivityd39e8222012-01-01 23:35:10 +02004651#endif
4652 }
4653 p = (void *)((uintptr_t)addr + env1->tlb_table[mmu_idx][page_index].addend);
4654 return qemu_ram_addr_from_host_nofail(p);
4655}
4656
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004657/*
4658 * A helper function for the _utterly broken_ virtio device model to find out if
4659 * it's running on a big endian machine. Don't do this at home kids!
4660 */
4661bool virtio_is_big_endian(void);
4662bool virtio_is_big_endian(void)
4663{
4664#if defined(TARGET_WORDS_BIGENDIAN)
4665 return true;
4666#else
4667 return false;
4668#endif
4669}
4670
bellard61382a52003-10-27 21:22:23 +00004671#define MMUSUFFIX _cmmu
Blue Swirl39171492011-09-21 18:13:16 +00004672#undef GETPC
Blue Swirl20503962012-04-09 14:20:20 +00004673#define GETPC() ((uintptr_t)0)
bellard61382a52003-10-27 21:22:23 +00004674#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004675#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004676
4677#define SHIFT 0
4678#include "softmmu_template.h"
4679
4680#define SHIFT 1
4681#include "softmmu_template.h"
4682
4683#define SHIFT 2
4684#include "softmmu_template.h"
4685
4686#define SHIFT 3
4687#include "softmmu_template.h"
4688
4689#undef env
4690
4691#endif