blob: 8274ec2d0fa9e0e995fb0bbdc8cdf327213951ab [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000041#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020044#include <signal.h>
pbrook53a59602006-03-25 19:31:22 +000045#endif
bellard54936002003-05-13 00:25:15 +000046
bellardfd6ce8f2003-05-14 19:00:11 +000047//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000048//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000049//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000050//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000051
52/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000053//#define DEBUG_TB_CHECK
54//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000055
ths1196be32007-03-17 15:17:58 +000056//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
60/* TB consistency checks only implemented for usermode emulation. */
61#undef DEBUG_TB_CHECK
62#endif
63
bellard9fa3e852004-01-04 18:06:42 +000064#define SMC_BITMAP_USE_THRESHOLD 10
65
blueswir1bdaf78e2008-10-04 07:24:27 +000066static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000067int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000068TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000069static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000070/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050071spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000072
blueswir1141ac462008-07-26 15:05:57 +000073#if defined(__arm__) || defined(__sparc_v9__)
74/* The prologue must be reachable with a direct jump. ARM and Sparc64
75 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000076 section close to code segment. */
77#define code_gen_section \
78 __attribute__((__section__(".gen_code"))) \
79 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020080#elif defined(_WIN32)
81/* Maximum alignment for Win32 is 16. */
82#define code_gen_section \
83 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000084#else
85#define code_gen_section \
86 __attribute__((aligned (32)))
87#endif
88
89uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +000090static uint8_t *code_gen_buffer;
91static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +000092/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +000093static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +000094uint8_t *code_gen_ptr;
95
pbrooke2eef172008-06-08 01:09:01 +000096#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000097int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +000098uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +000099static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000100
101typedef struct RAMBlock {
102 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500103 ram_addr_t offset;
104 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000105 struct RAMBlock *next;
106} RAMBlock;
107
108static RAMBlock *ram_blocks;
109/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100110 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000111 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500112ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000113#endif
bellard9fa3e852004-01-04 18:06:42 +0000114
bellard6a00d602005-11-21 23:25:50 +0000115CPUState *first_cpu;
116/* current CPU in the current thread. It is only valid inside
117 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000118CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000119/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000120 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000121 2 = Adaptive rate instruction counting. */
122int use_icount = 0;
123/* Current instruction counter. While executing translated code this may
124 include some instructions that have not yet been executed. */
125int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000126
bellard54936002003-05-13 00:25:15 +0000127typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000128 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000129 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000130 /* in order to optimize self modifying code, we count the number
131 of lookups we do to a given page to use a bitmap */
132 unsigned int code_write_count;
133 uint8_t *code_bitmap;
134#if defined(CONFIG_USER_ONLY)
135 unsigned long flags;
136#endif
bellard54936002003-05-13 00:25:15 +0000137} PageDesc;
138
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800140 while in user mode we want it to be based on virtual addresses. */
141#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000142#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
143# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
144#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800145# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000146#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000147#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800148# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000149#endif
bellard54936002003-05-13 00:25:15 +0000150
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800151/* Size of the L2 (and L3, etc) page tables. */
152#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000153#define L2_SIZE (1 << L2_BITS)
154
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800155/* The bits remaining after N lower levels of page tables. */
156#define P_L1_BITS_REM \
157 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
158#define V_L1_BITS_REM \
159 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
160
161/* Size of the L1 page table. Avoid silly small sizes. */
162#if P_L1_BITS_REM < 4
163#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
164#else
165#define P_L1_BITS P_L1_BITS_REM
166#endif
167
168#if V_L1_BITS_REM < 4
169#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
170#else
171#define V_L1_BITS V_L1_BITS_REM
172#endif
173
174#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
175#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
176
177#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
178#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
179
bellard83fb7ad2004-07-05 21:25:26 +0000180unsigned long qemu_real_host_page_size;
181unsigned long qemu_host_page_bits;
182unsigned long qemu_host_page_size;
183unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000184
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800185/* This is a multi-level map on the virtual address space.
186 The bottom level has pointers to PageDesc. */
187static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000188
pbrooke2eef172008-06-08 01:09:01 +0000189#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000190typedef struct PhysPageDesc {
191 /* offset in host memory of the page + io_index in the low bits */
192 ram_addr_t phys_offset;
193 ram_addr_t region_offset;
194} PhysPageDesc;
195
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800196/* This is a multi-level map on the physical address space.
197 The bottom level has pointers to PhysPageDesc. */
198static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000199
pbrooke2eef172008-06-08 01:09:01 +0000200static void io_mem_init(void);
201
bellard33417e72003-08-10 21:47:01 +0000202/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000203CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
204CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000205void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000206static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000207static int io_mem_watch;
208#endif
bellard33417e72003-08-10 21:47:01 +0000209
bellard34865132003-10-05 14:28:56 +0000210/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200211#ifdef WIN32
212static const char *logfilename = "qemu.log";
213#else
blueswir1d9b630f2008-10-05 09:57:08 +0000214static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200215#endif
bellard34865132003-10-05 14:28:56 +0000216FILE *logfile;
217int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000218static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000219
bellarde3db7222005-01-26 22:00:47 +0000220/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000221#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000222static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000223#endif
bellarde3db7222005-01-26 22:00:47 +0000224static int tb_flush_count;
225static int tb_phys_invalidate_count;
226
bellard7cb69ca2008-05-10 10:55:51 +0000227#ifdef _WIN32
228static void map_exec(void *addr, long size)
229{
230 DWORD old_protect;
231 VirtualProtect(addr, size,
232 PAGE_EXECUTE_READWRITE, &old_protect);
233
234}
235#else
236static void map_exec(void *addr, long size)
237{
bellard43694152008-05-29 09:35:57 +0000238 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000239
bellard43694152008-05-29 09:35:57 +0000240 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000241 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000242 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000243
244 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000245 end += page_size - 1;
246 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000247
248 mprotect((void *)start, end - start,
249 PROT_READ | PROT_WRITE | PROT_EXEC);
250}
251#endif
252
bellardb346ff42003-06-15 20:05:50 +0000253static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000254{
bellard83fb7ad2004-07-05 21:25:26 +0000255 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000256 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000257#ifdef _WIN32
258 {
259 SYSTEM_INFO system_info;
260
261 GetSystemInfo(&system_info);
262 qemu_real_host_page_size = system_info.dwPageSize;
263 }
264#else
265 qemu_real_host_page_size = getpagesize();
266#endif
bellard83fb7ad2004-07-05 21:25:26 +0000267 if (qemu_host_page_size == 0)
268 qemu_host_page_size = qemu_real_host_page_size;
269 if (qemu_host_page_size < TARGET_PAGE_SIZE)
270 qemu_host_page_size = TARGET_PAGE_SIZE;
271 qemu_host_page_bits = 0;
272 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
273 qemu_host_page_bits++;
274 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000275
276#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
277 {
balrog50a95692007-12-12 01:16:23 +0000278 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000279
pbrook07765902008-05-31 16:33:53 +0000280 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800281
balrog50a95692007-12-12 01:16:23 +0000282 f = fopen("/proc/self/maps", "r");
283 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800284 mmap_lock();
285
balrog50a95692007-12-12 01:16:23 +0000286 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800287 unsigned long startaddr, endaddr;
288 int n;
289
290 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
291
292 if (n == 2 && h2g_valid(startaddr)) {
293 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
294
295 if (h2g_valid(endaddr)) {
296 endaddr = h2g(endaddr);
297 } else {
298 endaddr = ~0ul;
299 }
300 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000301 }
302 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800303
balrog50a95692007-12-12 01:16:23 +0000304 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800305 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000306 }
307 }
308#endif
bellard54936002003-05-13 00:25:15 +0000309}
310
Paul Brook41c1b1c2010-03-12 16:54:58 +0000311static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000312{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000313 PageDesc *pd;
314 void **lp;
315 int i;
316
pbrook17e23772008-06-09 13:47:45 +0000317#if defined(CONFIG_USER_ONLY)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800318 /* We can't use qemu_malloc because it may recurse into a locked mutex.
319 Neither can we record the new pages we reserve while allocating a
320 given page because that may recurse into an unallocated page table
321 entry. Stuff the allocations we do make into a queue and process
322 them after having completed one entire page table allocation. */
323
324 unsigned long reserve[2 * (V_L1_SHIFT / L2_BITS)];
325 int reserve_idx = 0;
326
327# define ALLOC(P, SIZE) \
328 do { \
329 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
330 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
331 if (h2g_valid(P)) { \
332 reserve[reserve_idx] = h2g(P); \
333 reserve[reserve_idx + 1] = SIZE; \
334 reserve_idx += 2; \
335 } \
336 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000337#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800338# define ALLOC(P, SIZE) \
339 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000340#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800341
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800342 /* Level 1. Always allocated. */
343 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
344
345 /* Level 2..N-1. */
346 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
347 void **p = *lp;
348
349 if (p == NULL) {
350 if (!alloc) {
351 return NULL;
352 }
353 ALLOC(p, sizeof(void *) * L2_SIZE);
354 *lp = p;
355 }
356
357 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000358 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800359
360 pd = *lp;
361 if (pd == NULL) {
362 if (!alloc) {
363 return NULL;
364 }
365 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
366 *lp = pd;
367 }
368
369#undef ALLOC
370#if defined(CONFIG_USER_ONLY)
371 for (i = 0; i < reserve_idx; i += 2) {
372 unsigned long addr = reserve[i];
373 unsigned long len = reserve[i + 1];
374
375 page_set_flags(addr & TARGET_PAGE_MASK,
376 TARGET_PAGE_ALIGN(addr + len),
377 PAGE_RESERVED);
378 }
379#endif
380
381 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000382}
383
Paul Brook41c1b1c2010-03-12 16:54:58 +0000384static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000385{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800386 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000387}
388
Paul Brook6d9a1302010-02-28 23:55:53 +0000389#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500390static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000391{
pbrooke3f4e2a2006-04-08 20:02:06 +0000392 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800393 void **lp;
394 int i;
bellard92e873b2004-05-21 14:52:29 +0000395
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800396 /* Level 1. Always allocated. */
397 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000398
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800399 /* Level 2..N-1. */
400 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
401 void **p = *lp;
402 if (p == NULL) {
403 if (!alloc) {
404 return NULL;
405 }
406 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
407 }
408 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000409 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800410
pbrooke3f4e2a2006-04-08 20:02:06 +0000411 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800412 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000413 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800414
415 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000416 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800417 }
418
419 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
420
pbrook67c4d232009-02-23 13:16:07 +0000421 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800422 pd[i].phys_offset = IO_MEM_UNASSIGNED;
423 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000424 }
bellard92e873b2004-05-21 14:52:29 +0000425 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800426
427 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000428}
429
Anthony Liguoric227f092009-10-01 16:12:16 -0500430static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000431{
bellard108c49b2005-07-24 12:55:09 +0000432 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000433}
434
Anthony Liguoric227f092009-10-01 16:12:16 -0500435static void tlb_protect_code(ram_addr_t ram_addr);
436static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000437 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000438#define mmap_lock() do { } while(0)
439#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000440#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000441
bellard43694152008-05-29 09:35:57 +0000442#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
443
444#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100445/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000446 user mode. It will change when a dedicated libc will be used */
447#define USE_STATIC_CODE_GEN_BUFFER
448#endif
449
450#ifdef USE_STATIC_CODE_GEN_BUFFER
451static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
452#endif
453
blueswir18fcd3692008-08-17 20:26:25 +0000454static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000455{
bellard43694152008-05-29 09:35:57 +0000456#ifdef USE_STATIC_CODE_GEN_BUFFER
457 code_gen_buffer = static_code_gen_buffer;
458 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
459 map_exec(code_gen_buffer, code_gen_buffer_size);
460#else
bellard26a5f132008-05-28 12:30:31 +0000461 code_gen_buffer_size = tb_size;
462 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000463#if defined(CONFIG_USER_ONLY)
464 /* in user mode, phys_ram_size is not meaningful */
465 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
466#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100467 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000468 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000469#endif
bellard26a5f132008-05-28 12:30:31 +0000470 }
471 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
472 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
473 /* The code gen buffer location may have constraints depending on
474 the host cpu and OS */
475#if defined(__linux__)
476 {
477 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000478 void *start = NULL;
479
bellard26a5f132008-05-28 12:30:31 +0000480 flags = MAP_PRIVATE | MAP_ANONYMOUS;
481#if defined(__x86_64__)
482 flags |= MAP_32BIT;
483 /* Cannot map more than that */
484 if (code_gen_buffer_size > (800 * 1024 * 1024))
485 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000486#elif defined(__sparc_v9__)
487 // Map the buffer below 2G, so we can use direct calls and branches
488 flags |= MAP_FIXED;
489 start = (void *) 0x60000000UL;
490 if (code_gen_buffer_size > (512 * 1024 * 1024))
491 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000492#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000493 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000494 flags |= MAP_FIXED;
495 start = (void *) 0x01000000UL;
496 if (code_gen_buffer_size > 16 * 1024 * 1024)
497 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000498#endif
blueswir1141ac462008-07-26 15:05:57 +0000499 code_gen_buffer = mmap(start, code_gen_buffer_size,
500 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000501 flags, -1, 0);
502 if (code_gen_buffer == MAP_FAILED) {
503 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
504 exit(1);
505 }
506 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100507#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000508 {
509 int flags;
510 void *addr = NULL;
511 flags = MAP_PRIVATE | MAP_ANONYMOUS;
512#if defined(__x86_64__)
513 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
514 * 0x40000000 is free */
515 flags |= MAP_FIXED;
516 addr = (void *)0x40000000;
517 /* Cannot map more than that */
518 if (code_gen_buffer_size > (800 * 1024 * 1024))
519 code_gen_buffer_size = (800 * 1024 * 1024);
520#endif
521 code_gen_buffer = mmap(addr, code_gen_buffer_size,
522 PROT_WRITE | PROT_READ | PROT_EXEC,
523 flags, -1, 0);
524 if (code_gen_buffer == MAP_FAILED) {
525 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
526 exit(1);
527 }
528 }
bellard26a5f132008-05-28 12:30:31 +0000529#else
530 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000531 map_exec(code_gen_buffer, code_gen_buffer_size);
532#endif
bellard43694152008-05-29 09:35:57 +0000533#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000534 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
535 code_gen_buffer_max_size = code_gen_buffer_size -
536 code_gen_max_block_size();
537 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
538 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
539}
540
541/* Must be called before using the QEMU cpus. 'tb_size' is the size
542 (in bytes) allocated to the translation buffer. Zero means default
543 size. */
544void cpu_exec_init_all(unsigned long tb_size)
545{
bellard26a5f132008-05-28 12:30:31 +0000546 cpu_gen_init();
547 code_gen_alloc(tb_size);
548 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000549 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000550#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000551 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000552#endif
bellard26a5f132008-05-28 12:30:31 +0000553}
554
pbrook9656f322008-07-01 20:01:19 +0000555#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
556
Juan Quintelae59fb372009-09-29 22:48:21 +0200557static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200558{
559 CPUState *env = opaque;
560
aurel323098dba2009-03-07 21:28:24 +0000561 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
562 version_id is increased. */
563 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000564 tlb_flush(env, 1);
565
566 return 0;
567}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200568
569static const VMStateDescription vmstate_cpu_common = {
570 .name = "cpu_common",
571 .version_id = 1,
572 .minimum_version_id = 1,
573 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200574 .post_load = cpu_common_post_load,
575 .fields = (VMStateField []) {
576 VMSTATE_UINT32(halted, CPUState),
577 VMSTATE_UINT32(interrupt_request, CPUState),
578 VMSTATE_END_OF_LIST()
579 }
580};
pbrook9656f322008-07-01 20:01:19 +0000581#endif
582
Glauber Costa950f1472009-06-09 12:15:18 -0400583CPUState *qemu_get_cpu(int cpu)
584{
585 CPUState *env = first_cpu;
586
587 while (env) {
588 if (env->cpu_index == cpu)
589 break;
590 env = env->next_cpu;
591 }
592
593 return env;
594}
595
bellard6a00d602005-11-21 23:25:50 +0000596void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000597{
bellard6a00d602005-11-21 23:25:50 +0000598 CPUState **penv;
599 int cpu_index;
600
pbrookc2764712009-03-07 15:24:59 +0000601#if defined(CONFIG_USER_ONLY)
602 cpu_list_lock();
603#endif
bellard6a00d602005-11-21 23:25:50 +0000604 env->next_cpu = NULL;
605 penv = &first_cpu;
606 cpu_index = 0;
607 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700608 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000609 cpu_index++;
610 }
611 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000612 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000613 QTAILQ_INIT(&env->breakpoints);
614 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000615 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000616#if defined(CONFIG_USER_ONLY)
617 cpu_list_unlock();
618#endif
pbrookb3c77242008-06-30 16:31:04 +0000619#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200620 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000621 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
622 cpu_save, cpu_load, env);
623#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000624}
625
bellard9fa3e852004-01-04 18:06:42 +0000626static inline void invalidate_page_bitmap(PageDesc *p)
627{
628 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000629 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000630 p->code_bitmap = NULL;
631 }
632 p->code_write_count = 0;
633}
634
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800635/* Set to NULL all the 'first_tb' fields in all PageDescs. */
636
637static void page_flush_tb_1 (int level, void **lp)
638{
639 int i;
640
641 if (*lp == NULL) {
642 return;
643 }
644 if (level == 0) {
645 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000646 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800647 pd[i].first_tb = NULL;
648 invalidate_page_bitmap(pd + i);
649 }
650 } else {
651 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000652 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800653 page_flush_tb_1 (level - 1, pp + i);
654 }
655 }
656}
657
bellardfd6ce8f2003-05-14 19:00:11 +0000658static void page_flush_tb(void)
659{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800660 int i;
661 for (i = 0; i < V_L1_SIZE; i++) {
662 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000663 }
664}
665
666/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000667/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000668void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000669{
bellard6a00d602005-11-21 23:25:50 +0000670 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000671#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000672 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
673 (unsigned long)(code_gen_ptr - code_gen_buffer),
674 nb_tbs, nb_tbs > 0 ?
675 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000676#endif
bellard26a5f132008-05-28 12:30:31 +0000677 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000678 cpu_abort(env1, "Internal error: code buffer overflow\n");
679
bellardfd6ce8f2003-05-14 19:00:11 +0000680 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000681
bellard6a00d602005-11-21 23:25:50 +0000682 for(env = first_cpu; env != NULL; env = env->next_cpu) {
683 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
684 }
bellard9fa3e852004-01-04 18:06:42 +0000685
bellard8a8a6082004-10-03 13:36:49 +0000686 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000687 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000688
bellardfd6ce8f2003-05-14 19:00:11 +0000689 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000690 /* XXX: flush processor icache at this point if cache flush is
691 expensive */
bellarde3db7222005-01-26 22:00:47 +0000692 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000693}
694
695#ifdef DEBUG_TB_CHECK
696
j_mayerbc98a7e2007-04-04 07:55:12 +0000697static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000698{
699 TranslationBlock *tb;
700 int i;
701 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000702 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
703 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000704 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
705 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000706 printf("ERROR invalidate: address=" TARGET_FMT_lx
707 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000708 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000709 }
710 }
711 }
712}
713
714/* verify that all the pages have correct rights for code */
715static void tb_page_check(void)
716{
717 TranslationBlock *tb;
718 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000719
pbrook99773bd2006-04-16 15:14:59 +0000720 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
721 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000722 flags1 = page_get_flags(tb->pc);
723 flags2 = page_get_flags(tb->pc + tb->size - 1);
724 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
725 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000726 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000727 }
728 }
729 }
730}
731
732#endif
733
734/* invalidate one TB */
735static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
736 int next_offset)
737{
738 TranslationBlock *tb1;
739 for(;;) {
740 tb1 = *ptb;
741 if (tb1 == tb) {
742 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
743 break;
744 }
745 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
746 }
747}
748
bellard9fa3e852004-01-04 18:06:42 +0000749static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
750{
751 TranslationBlock *tb1;
752 unsigned int n1;
753
754 for(;;) {
755 tb1 = *ptb;
756 n1 = (long)tb1 & 3;
757 tb1 = (TranslationBlock *)((long)tb1 & ~3);
758 if (tb1 == tb) {
759 *ptb = tb1->page_next[n1];
760 break;
761 }
762 ptb = &tb1->page_next[n1];
763 }
764}
765
bellardd4e81642003-05-25 16:46:15 +0000766static inline void tb_jmp_remove(TranslationBlock *tb, int n)
767{
768 TranslationBlock *tb1, **ptb;
769 unsigned int n1;
770
771 ptb = &tb->jmp_next[n];
772 tb1 = *ptb;
773 if (tb1) {
774 /* find tb(n) in circular list */
775 for(;;) {
776 tb1 = *ptb;
777 n1 = (long)tb1 & 3;
778 tb1 = (TranslationBlock *)((long)tb1 & ~3);
779 if (n1 == n && tb1 == tb)
780 break;
781 if (n1 == 2) {
782 ptb = &tb1->jmp_first;
783 } else {
784 ptb = &tb1->jmp_next[n1];
785 }
786 }
787 /* now we can suppress tb(n) from the list */
788 *ptb = tb->jmp_next[n];
789
790 tb->jmp_next[n] = NULL;
791 }
792}
793
794/* reset the jump entry 'n' of a TB so that it is not chained to
795 another TB */
796static inline void tb_reset_jump(TranslationBlock *tb, int n)
797{
798 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
799}
800
Paul Brook41c1b1c2010-03-12 16:54:58 +0000801void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000802{
bellard6a00d602005-11-21 23:25:50 +0000803 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000804 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000805 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000806 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000807 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000808
bellard9fa3e852004-01-04 18:06:42 +0000809 /* remove the TB from the hash list */
810 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
811 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000812 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000813 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000814
bellard9fa3e852004-01-04 18:06:42 +0000815 /* remove the TB from the page list */
816 if (tb->page_addr[0] != page_addr) {
817 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
818 tb_page_remove(&p->first_tb, tb);
819 invalidate_page_bitmap(p);
820 }
821 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
822 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
823 tb_page_remove(&p->first_tb, tb);
824 invalidate_page_bitmap(p);
825 }
826
bellard8a40a182005-11-20 10:35:40 +0000827 tb_invalidated_flag = 1;
828
829 /* remove the TB from the hash list */
830 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000831 for(env = first_cpu; env != NULL; env = env->next_cpu) {
832 if (env->tb_jmp_cache[h] == tb)
833 env->tb_jmp_cache[h] = NULL;
834 }
bellard8a40a182005-11-20 10:35:40 +0000835
836 /* suppress this TB from the two jump lists */
837 tb_jmp_remove(tb, 0);
838 tb_jmp_remove(tb, 1);
839
840 /* suppress any remaining jumps to this TB */
841 tb1 = tb->jmp_first;
842 for(;;) {
843 n1 = (long)tb1 & 3;
844 if (n1 == 2)
845 break;
846 tb1 = (TranslationBlock *)((long)tb1 & ~3);
847 tb2 = tb1->jmp_next[n1];
848 tb_reset_jump(tb1, n1);
849 tb1->jmp_next[n1] = NULL;
850 tb1 = tb2;
851 }
852 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
853
bellarde3db7222005-01-26 22:00:47 +0000854 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000855}
856
857static inline void set_bits(uint8_t *tab, int start, int len)
858{
859 int end, mask, end1;
860
861 end = start + len;
862 tab += start >> 3;
863 mask = 0xff << (start & 7);
864 if ((start & ~7) == (end & ~7)) {
865 if (start < end) {
866 mask &= ~(0xff << (end & 7));
867 *tab |= mask;
868 }
869 } else {
870 *tab++ |= mask;
871 start = (start + 8) & ~7;
872 end1 = end & ~7;
873 while (start < end1) {
874 *tab++ = 0xff;
875 start += 8;
876 }
877 if (start < end) {
878 mask = ~(0xff << (end & 7));
879 *tab |= mask;
880 }
881 }
882}
883
884static void build_page_bitmap(PageDesc *p)
885{
886 int n, tb_start, tb_end;
887 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000888
pbrookb2a70812008-06-09 13:57:23 +0000889 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000890
891 tb = p->first_tb;
892 while (tb != NULL) {
893 n = (long)tb & 3;
894 tb = (TranslationBlock *)((long)tb & ~3);
895 /* NOTE: this is subtle as a TB may span two physical pages */
896 if (n == 0) {
897 /* NOTE: tb_end may be after the end of the page, but
898 it is not a problem */
899 tb_start = tb->pc & ~TARGET_PAGE_MASK;
900 tb_end = tb_start + tb->size;
901 if (tb_end > TARGET_PAGE_SIZE)
902 tb_end = TARGET_PAGE_SIZE;
903 } else {
904 tb_start = 0;
905 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
906 }
907 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
908 tb = tb->page_next[n];
909 }
910}
911
pbrook2e70f6e2008-06-29 01:03:05 +0000912TranslationBlock *tb_gen_code(CPUState *env,
913 target_ulong pc, target_ulong cs_base,
914 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000915{
916 TranslationBlock *tb;
917 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000918 tb_page_addr_t phys_pc, phys_page2;
919 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000920 int code_gen_size;
921
Paul Brook41c1b1c2010-03-12 16:54:58 +0000922 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000923 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000924 if (!tb) {
925 /* flush must be done */
926 tb_flush(env);
927 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000928 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000929 /* Don't forget to invalidate previous TB info. */
930 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000931 }
932 tc_ptr = code_gen_ptr;
933 tb->tc_ptr = tc_ptr;
934 tb->cs_base = cs_base;
935 tb->flags = flags;
936 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000937 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000938 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000939
bellardd720b932004-04-25 17:57:43 +0000940 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000941 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000942 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000943 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000944 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000945 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000946 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000947 return tb;
bellardd720b932004-04-25 17:57:43 +0000948}
ths3b46e622007-09-17 08:09:54 +0000949
bellard9fa3e852004-01-04 18:06:42 +0000950/* invalidate all TBs which intersect with the target physical page
951 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000952 the same physical page. 'is_cpu_write_access' should be true if called
953 from a real cpu write access: the virtual CPU will exit the current
954 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000955void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000956 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000957{
aliguori6b917542008-11-18 19:46:41 +0000958 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000959 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000960 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000961 PageDesc *p;
962 int n;
963#ifdef TARGET_HAS_PRECISE_SMC
964 int current_tb_not_found = is_cpu_write_access;
965 TranslationBlock *current_tb = NULL;
966 int current_tb_modified = 0;
967 target_ulong current_pc = 0;
968 target_ulong current_cs_base = 0;
969 int current_flags = 0;
970#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000971
972 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000973 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000974 return;
ths5fafdf22007-09-16 21:08:06 +0000975 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000976 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
977 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000978 /* build code bitmap */
979 build_page_bitmap(p);
980 }
981
982 /* we remove all the TBs in the range [start, end[ */
983 /* XXX: see if in some cases it could be faster to invalidate all the code */
984 tb = p->first_tb;
985 while (tb != NULL) {
986 n = (long)tb & 3;
987 tb = (TranslationBlock *)((long)tb & ~3);
988 tb_next = tb->page_next[n];
989 /* NOTE: this is subtle as a TB may span two physical pages */
990 if (n == 0) {
991 /* NOTE: tb_end may be after the end of the page, but
992 it is not a problem */
993 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
994 tb_end = tb_start + tb->size;
995 } else {
996 tb_start = tb->page_addr[1];
997 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
998 }
999 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001000#ifdef TARGET_HAS_PRECISE_SMC
1001 if (current_tb_not_found) {
1002 current_tb_not_found = 0;
1003 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001004 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001005 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001006 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001007 }
1008 }
1009 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001010 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001011 /* If we are modifying the current TB, we must stop
1012 its execution. We could be more precise by checking
1013 that the modification is after the current PC, but it
1014 would require a specialized function to partially
1015 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001016
bellardd720b932004-04-25 17:57:43 +00001017 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001018 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001019 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001020 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1021 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001022 }
1023#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001024 /* we need to do that to handle the case where a signal
1025 occurs while doing tb_phys_invalidate() */
1026 saved_tb = NULL;
1027 if (env) {
1028 saved_tb = env->current_tb;
1029 env->current_tb = NULL;
1030 }
bellard9fa3e852004-01-04 18:06:42 +00001031 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001032 if (env) {
1033 env->current_tb = saved_tb;
1034 if (env->interrupt_request && env->current_tb)
1035 cpu_interrupt(env, env->interrupt_request);
1036 }
bellard9fa3e852004-01-04 18:06:42 +00001037 }
1038 tb = tb_next;
1039 }
1040#if !defined(CONFIG_USER_ONLY)
1041 /* if no code remaining, no need to continue to use slow writes */
1042 if (!p->first_tb) {
1043 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001044 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001045 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001046 }
1047 }
1048#endif
1049#ifdef TARGET_HAS_PRECISE_SMC
1050 if (current_tb_modified) {
1051 /* we generate a block containing just the instruction
1052 modifying the memory. It will ensure that it cannot modify
1053 itself */
bellardea1c1802004-06-14 18:56:36 +00001054 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001055 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001056 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001057 }
1058#endif
1059}
1060
1061/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001062static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001063{
1064 PageDesc *p;
1065 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001066#if 0
bellarda4193c82004-06-03 14:01:43 +00001067 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001068 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1069 cpu_single_env->mem_io_vaddr, len,
1070 cpu_single_env->eip,
1071 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001072 }
1073#endif
bellard9fa3e852004-01-04 18:06:42 +00001074 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001075 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001076 return;
1077 if (p->code_bitmap) {
1078 offset = start & ~TARGET_PAGE_MASK;
1079 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1080 if (b & ((1 << len) - 1))
1081 goto do_invalidate;
1082 } else {
1083 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001084 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001085 }
1086}
1087
bellard9fa3e852004-01-04 18:06:42 +00001088#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001089static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001090 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001091{
aliguori6b917542008-11-18 19:46:41 +00001092 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001093 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001094 int n;
bellardd720b932004-04-25 17:57:43 +00001095#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001096 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001097 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001098 int current_tb_modified = 0;
1099 target_ulong current_pc = 0;
1100 target_ulong current_cs_base = 0;
1101 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001102#endif
bellard9fa3e852004-01-04 18:06:42 +00001103
1104 addr &= TARGET_PAGE_MASK;
1105 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001106 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001107 return;
1108 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001109#ifdef TARGET_HAS_PRECISE_SMC
1110 if (tb && pc != 0) {
1111 current_tb = tb_find_pc(pc);
1112 }
1113#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001114 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001115 n = (long)tb & 3;
1116 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001117#ifdef TARGET_HAS_PRECISE_SMC
1118 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001119 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001120 /* If we are modifying the current TB, we must stop
1121 its execution. We could be more precise by checking
1122 that the modification is after the current PC, but it
1123 would require a specialized function to partially
1124 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001125
bellardd720b932004-04-25 17:57:43 +00001126 current_tb_modified = 1;
1127 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001128 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1129 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001130 }
1131#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001132 tb_phys_invalidate(tb, addr);
1133 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001134 }
1135 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001136#ifdef TARGET_HAS_PRECISE_SMC
1137 if (current_tb_modified) {
1138 /* we generate a block containing just the instruction
1139 modifying the memory. It will ensure that it cannot modify
1140 itself */
bellardea1c1802004-06-14 18:56:36 +00001141 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001142 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001143 cpu_resume_from_signal(env, puc);
1144 }
1145#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001146}
bellard9fa3e852004-01-04 18:06:42 +00001147#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001148
1149/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001150static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001151 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001152{
1153 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001154 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001155
bellard9fa3e852004-01-04 18:06:42 +00001156 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001157 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001158 tb->page_next[n] = p->first_tb;
1159 last_first_tb = p->first_tb;
1160 p->first_tb = (TranslationBlock *)((long)tb | n);
1161 invalidate_page_bitmap(p);
1162
bellard107db442004-06-22 18:48:46 +00001163#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001164
bellard9fa3e852004-01-04 18:06:42 +00001165#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001166 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001167 target_ulong addr;
1168 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001169 int prot;
1170
bellardfd6ce8f2003-05-14 19:00:11 +00001171 /* force the host page as non writable (writes will have a
1172 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001173 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001174 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001175 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1176 addr += TARGET_PAGE_SIZE) {
1177
1178 p2 = page_find (addr >> TARGET_PAGE_BITS);
1179 if (!p2)
1180 continue;
1181 prot |= p2->flags;
1182 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001183 }
ths5fafdf22007-09-16 21:08:06 +00001184 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001185 (prot & PAGE_BITS) & ~PAGE_WRITE);
1186#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001187 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001188 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001189#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001190 }
bellard9fa3e852004-01-04 18:06:42 +00001191#else
1192 /* if some code is already present, then the pages are already
1193 protected. So we handle the case where only the first TB is
1194 allocated in a physical page */
1195 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001196 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001197 }
1198#endif
bellardd720b932004-04-25 17:57:43 +00001199
1200#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001201}
1202
1203/* Allocate a new translation block. Flush the translation buffer if
1204 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001205TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001206{
1207 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001208
bellard26a5f132008-05-28 12:30:31 +00001209 if (nb_tbs >= code_gen_max_blocks ||
1210 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001211 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001212 tb = &tbs[nb_tbs++];
1213 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001214 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001215 return tb;
1216}
1217
pbrook2e70f6e2008-06-29 01:03:05 +00001218void tb_free(TranslationBlock *tb)
1219{
thsbf20dc02008-06-30 17:22:19 +00001220 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001221 Ignore the hard cases and just back up if this TB happens to
1222 be the last one generated. */
1223 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1224 code_gen_ptr = tb->tc_ptr;
1225 nb_tbs--;
1226 }
1227}
1228
bellard9fa3e852004-01-04 18:06:42 +00001229/* add a new TB and link it to the physical page tables. phys_page2 is
1230 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001231void tb_link_page(TranslationBlock *tb,
1232 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001233{
bellard9fa3e852004-01-04 18:06:42 +00001234 unsigned int h;
1235 TranslationBlock **ptb;
1236
pbrookc8a706f2008-06-02 16:16:42 +00001237 /* Grab the mmap lock to stop another thread invalidating this TB
1238 before we are done. */
1239 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001240 /* add in the physical hash table */
1241 h = tb_phys_hash_func(phys_pc);
1242 ptb = &tb_phys_hash[h];
1243 tb->phys_hash_next = *ptb;
1244 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001245
1246 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001247 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1248 if (phys_page2 != -1)
1249 tb_alloc_page(tb, 1, phys_page2);
1250 else
1251 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001252
bellardd4e81642003-05-25 16:46:15 +00001253 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1254 tb->jmp_next[0] = NULL;
1255 tb->jmp_next[1] = NULL;
1256
1257 /* init original jump addresses */
1258 if (tb->tb_next_offset[0] != 0xffff)
1259 tb_reset_jump(tb, 0);
1260 if (tb->tb_next_offset[1] != 0xffff)
1261 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001262
1263#ifdef DEBUG_TB_CHECK
1264 tb_page_check();
1265#endif
pbrookc8a706f2008-06-02 16:16:42 +00001266 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001267}
1268
bellarda513fe12003-05-27 23:29:48 +00001269/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1270 tb[1].tc_ptr. Return NULL if not found */
1271TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1272{
1273 int m_min, m_max, m;
1274 unsigned long v;
1275 TranslationBlock *tb;
1276
1277 if (nb_tbs <= 0)
1278 return NULL;
1279 if (tc_ptr < (unsigned long)code_gen_buffer ||
1280 tc_ptr >= (unsigned long)code_gen_ptr)
1281 return NULL;
1282 /* binary search (cf Knuth) */
1283 m_min = 0;
1284 m_max = nb_tbs - 1;
1285 while (m_min <= m_max) {
1286 m = (m_min + m_max) >> 1;
1287 tb = &tbs[m];
1288 v = (unsigned long)tb->tc_ptr;
1289 if (v == tc_ptr)
1290 return tb;
1291 else if (tc_ptr < v) {
1292 m_max = m - 1;
1293 } else {
1294 m_min = m + 1;
1295 }
ths5fafdf22007-09-16 21:08:06 +00001296 }
bellarda513fe12003-05-27 23:29:48 +00001297 return &tbs[m_max];
1298}
bellard75012672003-06-21 13:11:07 +00001299
bellardea041c02003-06-25 16:16:50 +00001300static void tb_reset_jump_recursive(TranslationBlock *tb);
1301
1302static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1303{
1304 TranslationBlock *tb1, *tb_next, **ptb;
1305 unsigned int n1;
1306
1307 tb1 = tb->jmp_next[n];
1308 if (tb1 != NULL) {
1309 /* find head of list */
1310 for(;;) {
1311 n1 = (long)tb1 & 3;
1312 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1313 if (n1 == 2)
1314 break;
1315 tb1 = tb1->jmp_next[n1];
1316 }
1317 /* we are now sure now that tb jumps to tb1 */
1318 tb_next = tb1;
1319
1320 /* remove tb from the jmp_first list */
1321 ptb = &tb_next->jmp_first;
1322 for(;;) {
1323 tb1 = *ptb;
1324 n1 = (long)tb1 & 3;
1325 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1326 if (n1 == n && tb1 == tb)
1327 break;
1328 ptb = &tb1->jmp_next[n1];
1329 }
1330 *ptb = tb->jmp_next[n];
1331 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001332
bellardea041c02003-06-25 16:16:50 +00001333 /* suppress the jump to next tb in generated code */
1334 tb_reset_jump(tb, n);
1335
bellard01243112004-01-04 15:48:17 +00001336 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001337 tb_reset_jump_recursive(tb_next);
1338 }
1339}
1340
1341static void tb_reset_jump_recursive(TranslationBlock *tb)
1342{
1343 tb_reset_jump_recursive2(tb, 0);
1344 tb_reset_jump_recursive2(tb, 1);
1345}
1346
bellard1fddef42005-04-17 19:16:13 +00001347#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001348#if defined(CONFIG_USER_ONLY)
1349static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1350{
1351 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1352}
1353#else
bellardd720b932004-04-25 17:57:43 +00001354static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1355{
Anthony Liguoric227f092009-10-01 16:12:16 -05001356 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001357 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001358 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001359 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001360
pbrookc2f07f82006-04-08 17:14:56 +00001361 addr = cpu_get_phys_page_debug(env, pc);
1362 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1363 if (!p) {
1364 pd = IO_MEM_UNASSIGNED;
1365 } else {
1366 pd = p->phys_offset;
1367 }
1368 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001369 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001370}
bellardc27004e2005-01-03 23:35:10 +00001371#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001372#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001373
Paul Brookc527ee82010-03-01 03:31:14 +00001374#if defined(CONFIG_USER_ONLY)
1375void cpu_watchpoint_remove_all(CPUState *env, int mask)
1376
1377{
1378}
1379
1380int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1381 int flags, CPUWatchpoint **watchpoint)
1382{
1383 return -ENOSYS;
1384}
1385#else
pbrook6658ffb2007-03-16 23:58:11 +00001386/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001387int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1388 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001389{
aliguorib4051332008-11-18 20:14:20 +00001390 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001391 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001392
aliguorib4051332008-11-18 20:14:20 +00001393 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1394 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1395 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1396 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1397 return -EINVAL;
1398 }
aliguoria1d1bb32008-11-18 20:07:32 +00001399 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001400
aliguoria1d1bb32008-11-18 20:07:32 +00001401 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001402 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001403 wp->flags = flags;
1404
aliguori2dc9f412008-11-18 20:56:59 +00001405 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001406 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001407 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001408 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001409 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001410
pbrook6658ffb2007-03-16 23:58:11 +00001411 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001412
1413 if (watchpoint)
1414 *watchpoint = wp;
1415 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001416}
1417
aliguoria1d1bb32008-11-18 20:07:32 +00001418/* Remove a specific watchpoint. */
1419int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1420 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001421{
aliguorib4051332008-11-18 20:14:20 +00001422 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001423 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001424
Blue Swirl72cf2d42009-09-12 07:36:22 +00001425 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001426 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001427 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001428 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001429 return 0;
1430 }
1431 }
aliguoria1d1bb32008-11-18 20:07:32 +00001432 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001433}
1434
aliguoria1d1bb32008-11-18 20:07:32 +00001435/* Remove a specific watchpoint by reference. */
1436void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1437{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001438 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001439
aliguoria1d1bb32008-11-18 20:07:32 +00001440 tlb_flush_page(env, watchpoint->vaddr);
1441
1442 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001443}
1444
aliguoria1d1bb32008-11-18 20:07:32 +00001445/* Remove all matching watchpoints. */
1446void cpu_watchpoint_remove_all(CPUState *env, int mask)
1447{
aliguoric0ce9982008-11-25 22:13:57 +00001448 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001449
Blue Swirl72cf2d42009-09-12 07:36:22 +00001450 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001451 if (wp->flags & mask)
1452 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001453 }
aliguoria1d1bb32008-11-18 20:07:32 +00001454}
Paul Brookc527ee82010-03-01 03:31:14 +00001455#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001456
1457/* Add a breakpoint. */
1458int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1459 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001460{
bellard1fddef42005-04-17 19:16:13 +00001461#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001462 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001463
aliguoria1d1bb32008-11-18 20:07:32 +00001464 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001465
1466 bp->pc = pc;
1467 bp->flags = flags;
1468
aliguori2dc9f412008-11-18 20:56:59 +00001469 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001470 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001471 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001472 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001473 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001474
1475 breakpoint_invalidate(env, pc);
1476
1477 if (breakpoint)
1478 *breakpoint = bp;
1479 return 0;
1480#else
1481 return -ENOSYS;
1482#endif
1483}
1484
1485/* Remove a specific breakpoint. */
1486int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1487{
1488#if defined(TARGET_HAS_ICE)
1489 CPUBreakpoint *bp;
1490
Blue Swirl72cf2d42009-09-12 07:36:22 +00001491 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001492 if (bp->pc == pc && bp->flags == flags) {
1493 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001494 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001495 }
bellard4c3a88a2003-07-26 12:06:08 +00001496 }
aliguoria1d1bb32008-11-18 20:07:32 +00001497 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001498#else
aliguoria1d1bb32008-11-18 20:07:32 +00001499 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001500#endif
1501}
1502
aliguoria1d1bb32008-11-18 20:07:32 +00001503/* Remove a specific breakpoint by reference. */
1504void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001505{
bellard1fddef42005-04-17 19:16:13 +00001506#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001507 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001508
aliguoria1d1bb32008-11-18 20:07:32 +00001509 breakpoint_invalidate(env, breakpoint->pc);
1510
1511 qemu_free(breakpoint);
1512#endif
1513}
1514
1515/* Remove all matching breakpoints. */
1516void cpu_breakpoint_remove_all(CPUState *env, int mask)
1517{
1518#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001519 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001520
Blue Swirl72cf2d42009-09-12 07:36:22 +00001521 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001522 if (bp->flags & mask)
1523 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001524 }
bellard4c3a88a2003-07-26 12:06:08 +00001525#endif
1526}
1527
bellardc33a3462003-07-29 20:50:33 +00001528/* enable or disable single step mode. EXCP_DEBUG is returned by the
1529 CPU loop after each instruction */
1530void cpu_single_step(CPUState *env, int enabled)
1531{
bellard1fddef42005-04-17 19:16:13 +00001532#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001533 if (env->singlestep_enabled != enabled) {
1534 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001535 if (kvm_enabled())
1536 kvm_update_guest_debug(env, 0);
1537 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001538 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001539 /* XXX: only flush what is necessary */
1540 tb_flush(env);
1541 }
bellardc33a3462003-07-29 20:50:33 +00001542 }
1543#endif
1544}
1545
bellard34865132003-10-05 14:28:56 +00001546/* enable or disable low levels log */
1547void cpu_set_log(int log_flags)
1548{
1549 loglevel = log_flags;
1550 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001551 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001552 if (!logfile) {
1553 perror(logfilename);
1554 _exit(1);
1555 }
bellard9fa3e852004-01-04 18:06:42 +00001556#if !defined(CONFIG_SOFTMMU)
1557 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1558 {
blueswir1b55266b2008-09-20 08:07:15 +00001559 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001560 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1561 }
Filip Navarabf65f532009-07-27 10:02:04 -05001562#elif !defined(_WIN32)
1563 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001564 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001565#endif
pbrooke735b912007-06-30 13:53:24 +00001566 log_append = 1;
1567 }
1568 if (!loglevel && logfile) {
1569 fclose(logfile);
1570 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001571 }
1572}
1573
1574void cpu_set_log_filename(const char *filename)
1575{
1576 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001577 if (logfile) {
1578 fclose(logfile);
1579 logfile = NULL;
1580 }
1581 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001582}
bellardc33a3462003-07-29 20:50:33 +00001583
aurel323098dba2009-03-07 21:28:24 +00001584static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001585{
pbrookd5975362008-06-07 20:50:51 +00001586 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1587 problem and hope the cpu will stop of its own accord. For userspace
1588 emulation this often isn't actually as bad as it sounds. Often
1589 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001590 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001591 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001592
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001593 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001594 tb = env->current_tb;
1595 /* if the cpu is currently executing code, we must unlink it and
1596 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001597 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001598 env->current_tb = NULL;
1599 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001600 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001601 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001602}
1603
1604/* mask must never be zero, except for A20 change call */
1605void cpu_interrupt(CPUState *env, int mask)
1606{
1607 int old_mask;
1608
1609 old_mask = env->interrupt_request;
1610 env->interrupt_request |= mask;
1611
aliguori8edac962009-04-24 18:03:45 +00001612#ifndef CONFIG_USER_ONLY
1613 /*
1614 * If called from iothread context, wake the target cpu in
1615 * case its halted.
1616 */
1617 if (!qemu_cpu_self(env)) {
1618 qemu_cpu_kick(env);
1619 return;
1620 }
1621#endif
1622
pbrook2e70f6e2008-06-29 01:03:05 +00001623 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001624 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001625#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001626 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001627 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001628 cpu_abort(env, "Raised interrupt while not in I/O function");
1629 }
1630#endif
1631 } else {
aurel323098dba2009-03-07 21:28:24 +00001632 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001633 }
1634}
1635
bellardb54ad042004-05-20 13:42:52 +00001636void cpu_reset_interrupt(CPUState *env, int mask)
1637{
1638 env->interrupt_request &= ~mask;
1639}
1640
aurel323098dba2009-03-07 21:28:24 +00001641void cpu_exit(CPUState *env)
1642{
1643 env->exit_request = 1;
1644 cpu_unlink_tb(env);
1645}
1646
blueswir1c7cd6a32008-10-02 18:27:46 +00001647const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001648 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001649 "show generated host assembly code for each compiled TB" },
1650 { CPU_LOG_TB_IN_ASM, "in_asm",
1651 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001652 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001653 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001654 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001655 "show micro ops "
1656#ifdef TARGET_I386
1657 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001658#endif
blueswir1e01a1152008-03-14 17:37:11 +00001659 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001660 { CPU_LOG_INT, "int",
1661 "show interrupts/exceptions in short format" },
1662 { CPU_LOG_EXEC, "exec",
1663 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001664 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001665 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001666#ifdef TARGET_I386
1667 { CPU_LOG_PCALL, "pcall",
1668 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001669 { CPU_LOG_RESET, "cpu_reset",
1670 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001671#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001672#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001673 { CPU_LOG_IOPORT, "ioport",
1674 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001675#endif
bellardf193c792004-03-21 17:06:25 +00001676 { 0, NULL, NULL },
1677};
1678
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001679#ifndef CONFIG_USER_ONLY
1680static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1681 = QLIST_HEAD_INITIALIZER(memory_client_list);
1682
1683static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1684 ram_addr_t size,
1685 ram_addr_t phys_offset)
1686{
1687 CPUPhysMemoryClient *client;
1688 QLIST_FOREACH(client, &memory_client_list, list) {
1689 client->set_memory(client, start_addr, size, phys_offset);
1690 }
1691}
1692
1693static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1694 target_phys_addr_t end)
1695{
1696 CPUPhysMemoryClient *client;
1697 QLIST_FOREACH(client, &memory_client_list, list) {
1698 int r = client->sync_dirty_bitmap(client, start, end);
1699 if (r < 0)
1700 return r;
1701 }
1702 return 0;
1703}
1704
1705static int cpu_notify_migration_log(int enable)
1706{
1707 CPUPhysMemoryClient *client;
1708 QLIST_FOREACH(client, &memory_client_list, list) {
1709 int r = client->migration_log(client, enable);
1710 if (r < 0)
1711 return r;
1712 }
1713 return 0;
1714}
1715
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001716static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1717 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001718{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001719 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001720
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001721 if (*lp == NULL) {
1722 return;
1723 }
1724 if (level == 0) {
1725 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001726 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001727 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1728 client->set_memory(client, pd[i].region_offset,
1729 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001730 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001731 }
1732 } else {
1733 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001734 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001735 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001736 }
1737 }
1738}
1739
1740static void phys_page_for_each(CPUPhysMemoryClient *client)
1741{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001742 int i;
1743 for (i = 0; i < P_L1_SIZE; ++i) {
1744 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1745 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001746 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001747}
1748
1749void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1750{
1751 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1752 phys_page_for_each(client);
1753}
1754
1755void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1756{
1757 QLIST_REMOVE(client, list);
1758}
1759#endif
1760
bellardf193c792004-03-21 17:06:25 +00001761static int cmp1(const char *s1, int n, const char *s2)
1762{
1763 if (strlen(s2) != n)
1764 return 0;
1765 return memcmp(s1, s2, n) == 0;
1766}
ths3b46e622007-09-17 08:09:54 +00001767
bellardf193c792004-03-21 17:06:25 +00001768/* takes a comma separated list of log masks. Return 0 if error. */
1769int cpu_str_to_log_mask(const char *str)
1770{
blueswir1c7cd6a32008-10-02 18:27:46 +00001771 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001772 int mask;
1773 const char *p, *p1;
1774
1775 p = str;
1776 mask = 0;
1777 for(;;) {
1778 p1 = strchr(p, ',');
1779 if (!p1)
1780 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001781 if(cmp1(p,p1-p,"all")) {
1782 for(item = cpu_log_items; item->mask != 0; item++) {
1783 mask |= item->mask;
1784 }
1785 } else {
bellardf193c792004-03-21 17:06:25 +00001786 for(item = cpu_log_items; item->mask != 0; item++) {
1787 if (cmp1(p, p1 - p, item->name))
1788 goto found;
1789 }
1790 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001791 }
bellardf193c792004-03-21 17:06:25 +00001792 found:
1793 mask |= item->mask;
1794 if (*p1 != ',')
1795 break;
1796 p = p1 + 1;
1797 }
1798 return mask;
1799}
bellardea041c02003-06-25 16:16:50 +00001800
bellard75012672003-06-21 13:11:07 +00001801void cpu_abort(CPUState *env, const char *fmt, ...)
1802{
1803 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001804 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001805
1806 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001807 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001808 fprintf(stderr, "qemu: fatal: ");
1809 vfprintf(stderr, fmt, ap);
1810 fprintf(stderr, "\n");
1811#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001812 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1813#else
1814 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001815#endif
aliguori93fcfe32009-01-15 22:34:14 +00001816 if (qemu_log_enabled()) {
1817 qemu_log("qemu: fatal: ");
1818 qemu_log_vprintf(fmt, ap2);
1819 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001820#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001821 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001822#else
aliguori93fcfe32009-01-15 22:34:14 +00001823 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001824#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001825 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001826 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001827 }
pbrook493ae1f2007-11-23 16:53:59 +00001828 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001829 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001830#if defined(CONFIG_USER_ONLY)
1831 {
1832 struct sigaction act;
1833 sigfillset(&act.sa_mask);
1834 act.sa_handler = SIG_DFL;
1835 sigaction(SIGABRT, &act, NULL);
1836 }
1837#endif
bellard75012672003-06-21 13:11:07 +00001838 abort();
1839}
1840
thsc5be9f02007-02-28 20:20:53 +00001841CPUState *cpu_copy(CPUState *env)
1842{
ths01ba9812007-12-09 02:22:57 +00001843 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001844 CPUState *next_cpu = new_env->next_cpu;
1845 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001846#if defined(TARGET_HAS_ICE)
1847 CPUBreakpoint *bp;
1848 CPUWatchpoint *wp;
1849#endif
1850
thsc5be9f02007-02-28 20:20:53 +00001851 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001852
1853 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001854 new_env->next_cpu = next_cpu;
1855 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001856
1857 /* Clone all break/watchpoints.
1858 Note: Once we support ptrace with hw-debug register access, make sure
1859 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001860 QTAILQ_INIT(&env->breakpoints);
1861 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001862#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001863 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001864 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1865 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001866 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001867 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1868 wp->flags, NULL);
1869 }
1870#endif
1871
thsc5be9f02007-02-28 20:20:53 +00001872 return new_env;
1873}
1874
bellard01243112004-01-04 15:48:17 +00001875#if !defined(CONFIG_USER_ONLY)
1876
edgar_igl5c751e92008-05-06 08:44:21 +00001877static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1878{
1879 unsigned int i;
1880
1881 /* Discard jump cache entries for any tb which might potentially
1882 overlap the flushed page. */
1883 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1884 memset (&env->tb_jmp_cache[i], 0,
1885 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1886
1887 i = tb_jmp_cache_hash_page(addr);
1888 memset (&env->tb_jmp_cache[i], 0,
1889 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1890}
1891
Igor Kovalenko08738982009-07-12 02:15:40 +04001892static CPUTLBEntry s_cputlb_empty_entry = {
1893 .addr_read = -1,
1894 .addr_write = -1,
1895 .addr_code = -1,
1896 .addend = -1,
1897};
1898
bellardee8b7022004-02-03 23:35:10 +00001899/* NOTE: if flush_global is true, also flush global entries (not
1900 implemented yet) */
1901void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001902{
bellard33417e72003-08-10 21:47:01 +00001903 int i;
bellard01243112004-01-04 15:48:17 +00001904
bellard9fa3e852004-01-04 18:06:42 +00001905#if defined(DEBUG_TLB)
1906 printf("tlb_flush:\n");
1907#endif
bellard01243112004-01-04 15:48:17 +00001908 /* must reset current TB so that interrupts cannot modify the
1909 links while we are modifying them */
1910 env->current_tb = NULL;
1911
bellard33417e72003-08-10 21:47:01 +00001912 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001913 int mmu_idx;
1914 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001915 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001916 }
bellard33417e72003-08-10 21:47:01 +00001917 }
bellard9fa3e852004-01-04 18:06:42 +00001918
bellard8a40a182005-11-20 10:35:40 +00001919 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001920
Paul Brookd4c430a2010-03-17 02:14:28 +00001921 env->tlb_flush_addr = -1;
1922 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001923 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001924}
1925
bellard274da6b2004-05-20 21:56:27 +00001926static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001927{
ths5fafdf22007-09-16 21:08:06 +00001928 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001929 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001930 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001931 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001932 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001933 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001934 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001935 }
bellard61382a52003-10-27 21:22:23 +00001936}
1937
bellard2e126692004-04-25 21:28:44 +00001938void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001939{
bellard8a40a182005-11-20 10:35:40 +00001940 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001941 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001942
bellard9fa3e852004-01-04 18:06:42 +00001943#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001944 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001945#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001946 /* Check if we need to flush due to large pages. */
1947 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1948#if defined(DEBUG_TLB)
1949 printf("tlb_flush_page: forced full flush ("
1950 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
1951 env->tlb_flush_addr, env->tlb_flush_mask);
1952#endif
1953 tlb_flush(env, 1);
1954 return;
1955 }
bellard01243112004-01-04 15:48:17 +00001956 /* must reset current TB so that interrupts cannot modify the
1957 links while we are modifying them */
1958 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001959
bellard61382a52003-10-27 21:22:23 +00001960 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001961 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001962 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1963 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001964
edgar_igl5c751e92008-05-06 08:44:21 +00001965 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001966}
1967
bellard9fa3e852004-01-04 18:06:42 +00001968/* update the TLBs so that writes to code in the virtual page 'addr'
1969 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001970static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001971{
ths5fafdf22007-09-16 21:08:06 +00001972 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001973 ram_addr + TARGET_PAGE_SIZE,
1974 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001975}
1976
bellard9fa3e852004-01-04 18:06:42 +00001977/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001978 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001979static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001980 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001981{
bellard3a7d9292005-08-21 09:26:42 +00001982 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001983}
1984
ths5fafdf22007-09-16 21:08:06 +00001985static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001986 unsigned long start, unsigned long length)
1987{
1988 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001989 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1990 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001991 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001992 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001993 }
1994 }
1995}
1996
pbrook5579c7f2009-04-11 14:47:08 +00001997/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05001998void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001999 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002000{
2001 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002002 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00002003 int i, mask, len;
2004 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00002005
2006 start &= TARGET_PAGE_MASK;
2007 end = TARGET_PAGE_ALIGN(end);
2008
2009 length = end - start;
2010 if (length == 0)
2011 return;
bellard0a962c02005-02-10 22:00:27 +00002012 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00002013 mask = ~dirty_flags;
2014 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
2015 for(i = 0; i < len; i++)
2016 p[i] &= mask;
2017
bellard1ccde1c2004-02-06 19:46:14 +00002018 /* we modify the TLB cache so that the dirty bit will be set again
2019 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002020 start1 = (unsigned long)qemu_get_ram_ptr(start);
2021 /* Chek that we don't span multiple blocks - this breaks the
2022 address comparisons below. */
2023 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2024 != (end - 1) - start) {
2025 abort();
2026 }
2027
bellard6a00d602005-11-21 23:25:50 +00002028 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002029 int mmu_idx;
2030 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2031 for(i = 0; i < CPU_TLB_SIZE; i++)
2032 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2033 start1, length);
2034 }
bellard6a00d602005-11-21 23:25:50 +00002035 }
bellard1ccde1c2004-02-06 19:46:14 +00002036}
2037
aliguori74576192008-10-06 14:02:03 +00002038int cpu_physical_memory_set_dirty_tracking(int enable)
2039{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002040 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002041 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002042 ret = cpu_notify_migration_log(!!enable);
2043 return ret;
aliguori74576192008-10-06 14:02:03 +00002044}
2045
2046int cpu_physical_memory_get_dirty_tracking(void)
2047{
2048 return in_migration;
2049}
2050
Anthony Liguoric227f092009-10-01 16:12:16 -05002051int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2052 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002053{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002054 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002055
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002056 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002057 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002058}
2059
bellard3a7d9292005-08-21 09:26:42 +00002060static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2061{
Anthony Liguoric227f092009-10-01 16:12:16 -05002062 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002063 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002064
bellard84b7b8e2005-11-28 21:19:04 +00002065 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002066 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2067 + tlb_entry->addend);
2068 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002069 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002070 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002071 }
2072 }
2073}
2074
2075/* update the TLB according to the current state of the dirty bits */
2076void cpu_tlb_update_dirty(CPUState *env)
2077{
2078 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002079 int mmu_idx;
2080 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2081 for(i = 0; i < CPU_TLB_SIZE; i++)
2082 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2083 }
bellard3a7d9292005-08-21 09:26:42 +00002084}
2085
pbrook0f459d12008-06-09 00:20:13 +00002086static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002087{
pbrook0f459d12008-06-09 00:20:13 +00002088 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2089 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002090}
2091
pbrook0f459d12008-06-09 00:20:13 +00002092/* update the TLB corresponding to virtual page vaddr
2093 so that it is no longer dirty */
2094static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002095{
bellard1ccde1c2004-02-06 19:46:14 +00002096 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002097 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002098
pbrook0f459d12008-06-09 00:20:13 +00002099 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002100 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002101 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2102 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002103}
2104
Paul Brookd4c430a2010-03-17 02:14:28 +00002105/* Our TLB does not support large pages, so remember the area covered by
2106 large pages and trigger a full TLB flush if these are invalidated. */
2107static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2108 target_ulong size)
2109{
2110 target_ulong mask = ~(size - 1);
2111
2112 if (env->tlb_flush_addr == (target_ulong)-1) {
2113 env->tlb_flush_addr = vaddr & mask;
2114 env->tlb_flush_mask = mask;
2115 return;
2116 }
2117 /* Extend the existing region to include the new page.
2118 This is a compromise between unnecessary flushes and the cost
2119 of maintaining a full variable size TLB. */
2120 mask &= env->tlb_flush_mask;
2121 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2122 mask <<= 1;
2123 }
2124 env->tlb_flush_addr &= mask;
2125 env->tlb_flush_mask = mask;
2126}
2127
2128/* Add a new TLB entry. At most one entry for a given virtual address
2129 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2130 supplied size is only used by tlb_flush_page. */
2131void tlb_set_page(CPUState *env, target_ulong vaddr,
2132 target_phys_addr_t paddr, int prot,
2133 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002134{
bellard92e873b2004-05-21 14:52:29 +00002135 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002136 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002137 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002138 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002139 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002140 target_phys_addr_t addend;
bellard84b7b8e2005-11-28 21:19:04 +00002141 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002142 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002143 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002144
Paul Brookd4c430a2010-03-17 02:14:28 +00002145 assert(size >= TARGET_PAGE_SIZE);
2146 if (size != TARGET_PAGE_SIZE) {
2147 tlb_add_large_page(env, vaddr, size);
2148 }
bellard92e873b2004-05-21 14:52:29 +00002149 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002150 if (!p) {
2151 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002152 } else {
2153 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002154 }
2155#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002156 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2157 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002158#endif
2159
pbrook0f459d12008-06-09 00:20:13 +00002160 address = vaddr;
2161 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2162 /* IO memory case (romd handled later) */
2163 address |= TLB_MMIO;
2164 }
pbrook5579c7f2009-04-11 14:47:08 +00002165 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002166 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2167 /* Normal RAM. */
2168 iotlb = pd & TARGET_PAGE_MASK;
2169 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2170 iotlb |= IO_MEM_NOTDIRTY;
2171 else
2172 iotlb |= IO_MEM_ROM;
2173 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002174 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002175 It would be nice to pass an offset from the base address
2176 of that region. This would avoid having to special case RAM,
2177 and avoid full address decoding in every device.
2178 We can't use the high bits of pd for this because
2179 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002180 iotlb = (pd & ~TARGET_PAGE_MASK);
2181 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002182 iotlb += p->region_offset;
2183 } else {
2184 iotlb += paddr;
2185 }
pbrook0f459d12008-06-09 00:20:13 +00002186 }
pbrook6658ffb2007-03-16 23:58:11 +00002187
pbrook0f459d12008-06-09 00:20:13 +00002188 code_address = address;
2189 /* Make accesses to pages with watchpoints go via the
2190 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002191 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002192 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002193 iotlb = io_mem_watch + paddr;
2194 /* TODO: The memory case can be optimized by not trapping
2195 reads of pages with a write breakpoint. */
2196 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002197 }
pbrook0f459d12008-06-09 00:20:13 +00002198 }
balrogd79acba2007-06-26 20:01:13 +00002199
pbrook0f459d12008-06-09 00:20:13 +00002200 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2201 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2202 te = &env->tlb_table[mmu_idx][index];
2203 te->addend = addend - vaddr;
2204 if (prot & PAGE_READ) {
2205 te->addr_read = address;
2206 } else {
2207 te->addr_read = -1;
2208 }
edgar_igl5c751e92008-05-06 08:44:21 +00002209
pbrook0f459d12008-06-09 00:20:13 +00002210 if (prot & PAGE_EXEC) {
2211 te->addr_code = code_address;
2212 } else {
2213 te->addr_code = -1;
2214 }
2215 if (prot & PAGE_WRITE) {
2216 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2217 (pd & IO_MEM_ROMD)) {
2218 /* Write access calls the I/O callback. */
2219 te->addr_write = address | TLB_MMIO;
2220 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2221 !cpu_physical_memory_is_dirty(pd)) {
2222 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002223 } else {
pbrook0f459d12008-06-09 00:20:13 +00002224 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002225 }
pbrook0f459d12008-06-09 00:20:13 +00002226 } else {
2227 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002228 }
bellard9fa3e852004-01-04 18:06:42 +00002229}
2230
bellard01243112004-01-04 15:48:17 +00002231#else
2232
bellardee8b7022004-02-03 23:35:10 +00002233void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002234{
2235}
2236
bellard2e126692004-04-25 21:28:44 +00002237void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002238{
2239}
2240
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002241/*
2242 * Walks guest process memory "regions" one by one
2243 * and calls callback function 'fn' for each region.
2244 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002245
2246struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002247{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002248 walk_memory_regions_fn fn;
2249 void *priv;
2250 unsigned long start;
2251 int prot;
2252};
bellard9fa3e852004-01-04 18:06:42 +00002253
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002254static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002255 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002256{
2257 if (data->start != -1ul) {
2258 int rc = data->fn(data->priv, data->start, end, data->prot);
2259 if (rc != 0) {
2260 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002261 }
bellard33417e72003-08-10 21:47:01 +00002262 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002263
2264 data->start = (new_prot ? end : -1ul);
2265 data->prot = new_prot;
2266
2267 return 0;
2268}
2269
2270static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002271 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002272{
Paul Brookb480d9b2010-03-12 23:23:29 +00002273 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002274 int i, rc;
2275
2276 if (*lp == NULL) {
2277 return walk_memory_regions_end(data, base, 0);
2278 }
2279
2280 if (level == 0) {
2281 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002282 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002283 int prot = pd[i].flags;
2284
2285 pa = base | (i << TARGET_PAGE_BITS);
2286 if (prot != data->prot) {
2287 rc = walk_memory_regions_end(data, pa, prot);
2288 if (rc != 0) {
2289 return rc;
2290 }
2291 }
2292 }
2293 } else {
2294 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002295 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002296 pa = base | ((abi_ulong)i <<
2297 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002298 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2299 if (rc != 0) {
2300 return rc;
2301 }
2302 }
2303 }
2304
2305 return 0;
2306}
2307
2308int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2309{
2310 struct walk_memory_regions_data data;
2311 unsigned long i;
2312
2313 data.fn = fn;
2314 data.priv = priv;
2315 data.start = -1ul;
2316 data.prot = 0;
2317
2318 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002319 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002320 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2321 if (rc != 0) {
2322 return rc;
2323 }
2324 }
2325
2326 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002327}
2328
Paul Brookb480d9b2010-03-12 23:23:29 +00002329static int dump_region(void *priv, abi_ulong start,
2330 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002331{
2332 FILE *f = (FILE *)priv;
2333
Paul Brookb480d9b2010-03-12 23:23:29 +00002334 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2335 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002336 start, end, end - start,
2337 ((prot & PAGE_READ) ? 'r' : '-'),
2338 ((prot & PAGE_WRITE) ? 'w' : '-'),
2339 ((prot & PAGE_EXEC) ? 'x' : '-'));
2340
2341 return (0);
2342}
2343
2344/* dump memory mappings */
2345void page_dump(FILE *f)
2346{
2347 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2348 "start", "end", "size", "prot");
2349 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002350}
2351
pbrook53a59602006-03-25 19:31:22 +00002352int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002353{
bellard9fa3e852004-01-04 18:06:42 +00002354 PageDesc *p;
2355
2356 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002357 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002358 return 0;
2359 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002360}
2361
Richard Henderson376a7902010-03-10 15:57:04 -08002362/* Modify the flags of a page and invalidate the code if necessary.
2363 The flag PAGE_WRITE_ORG is positioned automatically depending
2364 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002365void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002366{
Richard Henderson376a7902010-03-10 15:57:04 -08002367 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002368
Richard Henderson376a7902010-03-10 15:57:04 -08002369 /* This function should never be called with addresses outside the
2370 guest address space. If this assert fires, it probably indicates
2371 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002372#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2373 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002374#endif
2375 assert(start < end);
2376
bellard9fa3e852004-01-04 18:06:42 +00002377 start = start & TARGET_PAGE_MASK;
2378 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002379
2380 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002381 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002382 }
2383
2384 for (addr = start, len = end - start;
2385 len != 0;
2386 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2387 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2388
2389 /* If the write protection bit is set, then we invalidate
2390 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002391 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002392 (flags & PAGE_WRITE) &&
2393 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002394 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002395 }
2396 p->flags = flags;
2397 }
bellard9fa3e852004-01-04 18:06:42 +00002398}
2399
ths3d97b402007-11-02 19:02:07 +00002400int page_check_range(target_ulong start, target_ulong len, int flags)
2401{
2402 PageDesc *p;
2403 target_ulong end;
2404 target_ulong addr;
2405
Richard Henderson376a7902010-03-10 15:57:04 -08002406 /* This function should never be called with addresses outside the
2407 guest address space. If this assert fires, it probably indicates
2408 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002409#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2410 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002411#endif
2412
2413 if (start + len - 1 < start) {
2414 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002415 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002416 }
balrog55f280c2008-10-28 10:24:11 +00002417
ths3d97b402007-11-02 19:02:07 +00002418 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2419 start = start & TARGET_PAGE_MASK;
2420
Richard Henderson376a7902010-03-10 15:57:04 -08002421 for (addr = start, len = end - start;
2422 len != 0;
2423 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002424 p = page_find(addr >> TARGET_PAGE_BITS);
2425 if( !p )
2426 return -1;
2427 if( !(p->flags & PAGE_VALID) )
2428 return -1;
2429
bellarddae32702007-11-14 10:51:00 +00002430 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002431 return -1;
bellarddae32702007-11-14 10:51:00 +00002432 if (flags & PAGE_WRITE) {
2433 if (!(p->flags & PAGE_WRITE_ORG))
2434 return -1;
2435 /* unprotect the page if it was put read-only because it
2436 contains translated code */
2437 if (!(p->flags & PAGE_WRITE)) {
2438 if (!page_unprotect(addr, 0, NULL))
2439 return -1;
2440 }
2441 return 0;
2442 }
ths3d97b402007-11-02 19:02:07 +00002443 }
2444 return 0;
2445}
2446
bellard9fa3e852004-01-04 18:06:42 +00002447/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002448 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002449int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002450{
2451 unsigned int page_index, prot, pindex;
2452 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002453 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002454
pbrookc8a706f2008-06-02 16:16:42 +00002455 /* Technically this isn't safe inside a signal handler. However we
2456 know this only ever happens in a synchronous SEGV handler, so in
2457 practice it seems to be ok. */
2458 mmap_lock();
2459
bellard83fb7ad2004-07-05 21:25:26 +00002460 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002461 page_index = host_start >> TARGET_PAGE_BITS;
2462 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002463 if (!p1) {
2464 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002465 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002466 }
bellard83fb7ad2004-07-05 21:25:26 +00002467 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002468 p = p1;
2469 prot = 0;
2470 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2471 prot |= p->flags;
2472 p++;
2473 }
2474 /* if the page was really writable, then we change its
2475 protection back to writable */
2476 if (prot & PAGE_WRITE_ORG) {
2477 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2478 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002479 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002480 (prot & PAGE_BITS) | PAGE_WRITE);
2481 p1[pindex].flags |= PAGE_WRITE;
2482 /* and since the content will be modified, we must invalidate
2483 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002484 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002485#ifdef DEBUG_TB_CHECK
2486 tb_invalidate_check(address);
2487#endif
pbrookc8a706f2008-06-02 16:16:42 +00002488 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002489 return 1;
2490 }
2491 }
pbrookc8a706f2008-06-02 16:16:42 +00002492 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002493 return 0;
2494}
2495
bellard6a00d602005-11-21 23:25:50 +00002496static inline void tlb_set_dirty(CPUState *env,
2497 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002498{
2499}
bellard9fa3e852004-01-04 18:06:42 +00002500#endif /* defined(CONFIG_USER_ONLY) */
2501
pbrooke2eef172008-06-08 01:09:01 +00002502#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002503
Paul Brookc04b2b72010-03-01 03:31:14 +00002504#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2505typedef struct subpage_t {
2506 target_phys_addr_t base;
2507 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
2508 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
2509 void *opaque[TARGET_PAGE_SIZE][2][4];
2510 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
2511} subpage_t;
2512
Anthony Liguoric227f092009-10-01 16:12:16 -05002513static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2514 ram_addr_t memory, ram_addr_t region_offset);
2515static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2516 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002517#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2518 need_subpage) \
2519 do { \
2520 if (addr > start_addr) \
2521 start_addr2 = 0; \
2522 else { \
2523 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2524 if (start_addr2 > 0) \
2525 need_subpage = 1; \
2526 } \
2527 \
blueswir149e9fba2007-05-30 17:25:06 +00002528 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002529 end_addr2 = TARGET_PAGE_SIZE - 1; \
2530 else { \
2531 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2532 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2533 need_subpage = 1; \
2534 } \
2535 } while (0)
2536
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002537/* register physical memory.
2538 For RAM, 'size' must be a multiple of the target page size.
2539 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002540 io memory page. The address used when calling the IO function is
2541 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002542 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002543 before calculating this offset. This should not be a problem unless
2544 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002545void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2546 ram_addr_t size,
2547 ram_addr_t phys_offset,
2548 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002549{
Anthony Liguoric227f092009-10-01 16:12:16 -05002550 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002551 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002552 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002553 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002554 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002555
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002556 cpu_notify_set_memory(start_addr, size, phys_offset);
2557
pbrook67c4d232009-02-23 13:16:07 +00002558 if (phys_offset == IO_MEM_UNASSIGNED) {
2559 region_offset = start_addr;
2560 }
pbrook8da3ff12008-12-01 18:59:50 +00002561 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002562 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002563 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002564 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002565 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2566 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002567 ram_addr_t orig_memory = p->phys_offset;
2568 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002569 int need_subpage = 0;
2570
2571 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2572 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002573 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002574 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2575 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002576 &p->phys_offset, orig_memory,
2577 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002578 } else {
2579 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2580 >> IO_MEM_SHIFT];
2581 }
pbrook8da3ff12008-12-01 18:59:50 +00002582 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2583 region_offset);
2584 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002585 } else {
2586 p->phys_offset = phys_offset;
2587 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2588 (phys_offset & IO_MEM_ROMD))
2589 phys_offset += TARGET_PAGE_SIZE;
2590 }
2591 } else {
2592 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2593 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002594 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002595 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002596 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002597 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002598 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002599 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002600 int need_subpage = 0;
2601
2602 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2603 end_addr2, need_subpage);
2604
blueswir14254fab2008-01-01 16:57:19 +00002605 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002606 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002607 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002608 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002609 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002610 phys_offset, region_offset);
2611 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002612 }
2613 }
2614 }
pbrook8da3ff12008-12-01 18:59:50 +00002615 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002616 }
ths3b46e622007-09-17 08:09:54 +00002617
bellard9d420372006-06-25 22:25:22 +00002618 /* since each CPU stores ram addresses in its TLB cache, we must
2619 reset the modified entries */
2620 /* XXX: slow ! */
2621 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2622 tlb_flush(env, 1);
2623 }
bellard33417e72003-08-10 21:47:01 +00002624}
2625
bellardba863452006-09-24 18:41:10 +00002626/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002627ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002628{
2629 PhysPageDesc *p;
2630
2631 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2632 if (!p)
2633 return IO_MEM_UNASSIGNED;
2634 return p->phys_offset;
2635}
2636
Anthony Liguoric227f092009-10-01 16:12:16 -05002637void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002638{
2639 if (kvm_enabled())
2640 kvm_coalesce_mmio_region(addr, size);
2641}
2642
Anthony Liguoric227f092009-10-01 16:12:16 -05002643void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002644{
2645 if (kvm_enabled())
2646 kvm_uncoalesce_mmio_region(addr, size);
2647}
2648
Sheng Yang62a27442010-01-26 19:21:16 +08002649void qemu_flush_coalesced_mmio_buffer(void)
2650{
2651 if (kvm_enabled())
2652 kvm_flush_coalesced_mmio_buffer();
2653}
2654
Marcelo Tosattic9027602010-03-01 20:25:08 -03002655#if defined(__linux__) && !defined(TARGET_S390X)
2656
2657#include <sys/vfs.h>
2658
2659#define HUGETLBFS_MAGIC 0x958458f6
2660
2661static long gethugepagesize(const char *path)
2662{
2663 struct statfs fs;
2664 int ret;
2665
2666 do {
2667 ret = statfs(path, &fs);
2668 } while (ret != 0 && errno == EINTR);
2669
2670 if (ret != 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002671 perror(path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002672 return 0;
2673 }
2674
2675 if (fs.f_type != HUGETLBFS_MAGIC)
2676 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2677
2678 return fs.f_bsize;
2679}
2680
2681static void *file_ram_alloc(ram_addr_t memory, const char *path)
2682{
2683 char *filename;
2684 void *area;
2685 int fd;
2686#ifdef MAP_POPULATE
2687 int flags;
2688#endif
2689 unsigned long hpagesize;
2690
2691 hpagesize = gethugepagesize(path);
2692 if (!hpagesize) {
2693 return NULL;
2694 }
2695
2696 if (memory < hpagesize) {
2697 return NULL;
2698 }
2699
2700 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2701 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2702 return NULL;
2703 }
2704
2705 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2706 return NULL;
2707 }
2708
2709 fd = mkstemp(filename);
2710 if (fd < 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002711 perror("unable to create backing store for hugepages");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002712 free(filename);
2713 return NULL;
2714 }
2715 unlink(filename);
2716 free(filename);
2717
2718 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2719
2720 /*
2721 * ftruncate is not supported by hugetlbfs in older
2722 * hosts, so don't bother bailing out on errors.
2723 * If anything goes wrong with it under other filesystems,
2724 * mmap will fail.
2725 */
2726 if (ftruncate(fd, memory))
2727 perror("ftruncate");
2728
2729#ifdef MAP_POPULATE
2730 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2731 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2732 * to sidestep this quirk.
2733 */
2734 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2735 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2736#else
2737 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2738#endif
2739 if (area == MAP_FAILED) {
2740 perror("file_ram_alloc: can't mmap RAM pages");
2741 close(fd);
2742 return (NULL);
2743 }
2744 return area;
2745}
2746#endif
2747
Anthony Liguoric227f092009-10-01 16:12:16 -05002748ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002749{
2750 RAMBlock *new_block;
2751
pbrook94a6b542009-04-11 17:15:54 +00002752 size = TARGET_PAGE_ALIGN(size);
2753 new_block = qemu_malloc(sizeof(*new_block));
2754
Marcelo Tosattic9027602010-03-01 20:25:08 -03002755 if (mem_path) {
2756#if defined (__linux__) && !defined(TARGET_S390X)
2757 new_block->host = file_ram_alloc(size, mem_path);
2758 if (!new_block->host)
2759 exit(1);
Alexander Graf6b024942009-12-05 12:44:25 +01002760#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002761 fprintf(stderr, "-mem-path option unsupported\n");
2762 exit(1);
2763#endif
2764 } else {
2765#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2766 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2767 new_block->host = mmap((void*)0x1000000, size,
2768 PROT_EXEC|PROT_READ|PROT_WRITE,
2769 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2770#else
2771 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002772#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002773#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002774 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002775#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002776 }
pbrook94a6b542009-04-11 17:15:54 +00002777 new_block->offset = last_ram_offset;
2778 new_block->length = size;
2779
2780 new_block->next = ram_blocks;
2781 ram_blocks = new_block;
2782
2783 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2784 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2785 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2786 0xff, size >> TARGET_PAGE_BITS);
2787
2788 last_ram_offset += size;
2789
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002790 if (kvm_enabled())
2791 kvm_setup_guest_memory(new_block->host, size);
2792
pbrook94a6b542009-04-11 17:15:54 +00002793 return new_block->offset;
2794}
bellarde9a1ab12007-02-08 23:08:38 +00002795
Anthony Liguoric227f092009-10-01 16:12:16 -05002796void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002797{
pbrook94a6b542009-04-11 17:15:54 +00002798 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002799}
2800
pbrookdc828ca2009-04-09 22:21:07 +00002801/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002802 With the exception of the softmmu code in this file, this should
2803 only be used for local memory (e.g. video ram) that the device owns,
2804 and knows it isn't going to access beyond the end of the block.
2805
2806 It should not be used for general purpose DMA.
2807 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2808 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002809void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002810{
pbrook94a6b542009-04-11 17:15:54 +00002811 RAMBlock *prev;
2812 RAMBlock **prevp;
2813 RAMBlock *block;
2814
pbrook94a6b542009-04-11 17:15:54 +00002815 prev = NULL;
2816 prevp = &ram_blocks;
2817 block = ram_blocks;
2818 while (block && (block->offset > addr
2819 || block->offset + block->length <= addr)) {
2820 if (prev)
2821 prevp = &prev->next;
2822 prev = block;
2823 block = block->next;
2824 }
2825 if (!block) {
2826 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2827 abort();
2828 }
2829 /* Move this entry to to start of the list. */
2830 if (prev) {
2831 prev->next = block->next;
2832 block->next = *prevp;
2833 *prevp = block;
2834 }
2835 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002836}
2837
pbrook5579c7f2009-04-11 14:47:08 +00002838/* Some of the softmmu routines need to translate from a host pointer
2839 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002840ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002841{
pbrook94a6b542009-04-11 17:15:54 +00002842 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002843 RAMBlock *block;
2844 uint8_t *host = ptr;
2845
pbrook94a6b542009-04-11 17:15:54 +00002846 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002847 block = ram_blocks;
2848 while (block && (block->host > host
2849 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002850 prev = block;
2851 block = block->next;
2852 }
2853 if (!block) {
2854 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2855 abort();
2856 }
2857 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002858}
2859
Anthony Liguoric227f092009-10-01 16:12:16 -05002860static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002861{
pbrook67d3b952006-12-18 05:03:52 +00002862#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002863 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002864#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002865#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002866 do_unassigned_access(addr, 0, 0, 0, 1);
2867#endif
2868 return 0;
2869}
2870
Anthony Liguoric227f092009-10-01 16:12:16 -05002871static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002872{
2873#ifdef DEBUG_UNASSIGNED
2874 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2875#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002876#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002877 do_unassigned_access(addr, 0, 0, 0, 2);
2878#endif
2879 return 0;
2880}
2881
Anthony Liguoric227f092009-10-01 16:12:16 -05002882static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002883{
2884#ifdef DEBUG_UNASSIGNED
2885 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2886#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002887#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002888 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002889#endif
bellard33417e72003-08-10 21:47:01 +00002890 return 0;
2891}
2892
Anthony Liguoric227f092009-10-01 16:12:16 -05002893static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002894{
pbrook67d3b952006-12-18 05:03:52 +00002895#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002896 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002897#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002898#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002899 do_unassigned_access(addr, 1, 0, 0, 1);
2900#endif
2901}
2902
Anthony Liguoric227f092009-10-01 16:12:16 -05002903static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002904{
2905#ifdef DEBUG_UNASSIGNED
2906 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2907#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002908#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002909 do_unassigned_access(addr, 1, 0, 0, 2);
2910#endif
2911}
2912
Anthony Liguoric227f092009-10-01 16:12:16 -05002913static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002914{
2915#ifdef DEBUG_UNASSIGNED
2916 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2917#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002918#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002919 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002920#endif
bellard33417e72003-08-10 21:47:01 +00002921}
2922
Blue Swirld60efc62009-08-25 18:29:31 +00002923static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002924 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002925 unassigned_mem_readw,
2926 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002927};
2928
Blue Swirld60efc62009-08-25 18:29:31 +00002929static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002930 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002931 unassigned_mem_writew,
2932 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002933};
2934
Anthony Liguoric227f092009-10-01 16:12:16 -05002935static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002936 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002937{
bellard3a7d9292005-08-21 09:26:42 +00002938 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002939 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2940 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2941#if !defined(CONFIG_USER_ONLY)
2942 tb_invalidate_phys_page_fast(ram_addr, 1);
2943 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2944#endif
2945 }
pbrook5579c7f2009-04-11 14:47:08 +00002946 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002947 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2948 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2949 /* we remove the notdirty callback only if the code has been
2950 flushed */
2951 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002952 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002953}
2954
Anthony Liguoric227f092009-10-01 16:12:16 -05002955static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002956 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002957{
bellard3a7d9292005-08-21 09:26:42 +00002958 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002959 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2960 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2961#if !defined(CONFIG_USER_ONLY)
2962 tb_invalidate_phys_page_fast(ram_addr, 2);
2963 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2964#endif
2965 }
pbrook5579c7f2009-04-11 14:47:08 +00002966 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002967 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2968 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2969 /* we remove the notdirty callback only if the code has been
2970 flushed */
2971 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002972 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002973}
2974
Anthony Liguoric227f092009-10-01 16:12:16 -05002975static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002976 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002977{
bellard3a7d9292005-08-21 09:26:42 +00002978 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002979 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2980 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2981#if !defined(CONFIG_USER_ONLY)
2982 tb_invalidate_phys_page_fast(ram_addr, 4);
2983 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2984#endif
2985 }
pbrook5579c7f2009-04-11 14:47:08 +00002986 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002987 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2988 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2989 /* we remove the notdirty callback only if the code has been
2990 flushed */
2991 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002992 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002993}
2994
Blue Swirld60efc62009-08-25 18:29:31 +00002995static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00002996 NULL, /* never used */
2997 NULL, /* never used */
2998 NULL, /* never used */
2999};
3000
Blue Swirld60efc62009-08-25 18:29:31 +00003001static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003002 notdirty_mem_writeb,
3003 notdirty_mem_writew,
3004 notdirty_mem_writel,
3005};
3006
pbrook0f459d12008-06-09 00:20:13 +00003007/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003008static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003009{
3010 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003011 target_ulong pc, cs_base;
3012 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003013 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003014 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003015 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003016
aliguori06d55cc2008-11-18 20:24:06 +00003017 if (env->watchpoint_hit) {
3018 /* We re-entered the check after replacing the TB. Now raise
3019 * the debug interrupt so that is will trigger after the
3020 * current instruction. */
3021 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3022 return;
3023 }
pbrook2e70f6e2008-06-29 01:03:05 +00003024 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003025 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003026 if ((vaddr == (wp->vaddr & len_mask) ||
3027 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003028 wp->flags |= BP_WATCHPOINT_HIT;
3029 if (!env->watchpoint_hit) {
3030 env->watchpoint_hit = wp;
3031 tb = tb_find_pc(env->mem_io_pc);
3032 if (!tb) {
3033 cpu_abort(env, "check_watchpoint: could not find TB for "
3034 "pc=%p", (void *)env->mem_io_pc);
3035 }
3036 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3037 tb_phys_invalidate(tb, -1);
3038 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3039 env->exception_index = EXCP_DEBUG;
3040 } else {
3041 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3042 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3043 }
3044 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003045 }
aliguori6e140f22008-11-18 20:37:55 +00003046 } else {
3047 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003048 }
3049 }
3050}
3051
pbrook6658ffb2007-03-16 23:58:11 +00003052/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3053 so these check for a hit then pass through to the normal out-of-line
3054 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003055static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003056{
aliguorib4051332008-11-18 20:14:20 +00003057 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003058 return ldub_phys(addr);
3059}
3060
Anthony Liguoric227f092009-10-01 16:12:16 -05003061static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003062{
aliguorib4051332008-11-18 20:14:20 +00003063 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003064 return lduw_phys(addr);
3065}
3066
Anthony Liguoric227f092009-10-01 16:12:16 -05003067static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003068{
aliguorib4051332008-11-18 20:14:20 +00003069 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003070 return ldl_phys(addr);
3071}
3072
Anthony Liguoric227f092009-10-01 16:12:16 -05003073static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003074 uint32_t val)
3075{
aliguorib4051332008-11-18 20:14:20 +00003076 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003077 stb_phys(addr, val);
3078}
3079
Anthony Liguoric227f092009-10-01 16:12:16 -05003080static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003081 uint32_t val)
3082{
aliguorib4051332008-11-18 20:14:20 +00003083 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003084 stw_phys(addr, val);
3085}
3086
Anthony Liguoric227f092009-10-01 16:12:16 -05003087static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003088 uint32_t val)
3089{
aliguorib4051332008-11-18 20:14:20 +00003090 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003091 stl_phys(addr, val);
3092}
3093
Blue Swirld60efc62009-08-25 18:29:31 +00003094static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003095 watch_mem_readb,
3096 watch_mem_readw,
3097 watch_mem_readl,
3098};
3099
Blue Swirld60efc62009-08-25 18:29:31 +00003100static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003101 watch_mem_writeb,
3102 watch_mem_writew,
3103 watch_mem_writel,
3104};
pbrook6658ffb2007-03-16 23:58:11 +00003105
Anthony Liguoric227f092009-10-01 16:12:16 -05003106static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003107 unsigned int len)
3108{
blueswir1db7b5422007-05-26 17:36:03 +00003109 uint32_t ret;
3110 unsigned int idx;
3111
pbrook8da3ff12008-12-01 18:59:50 +00003112 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003113#if defined(DEBUG_SUBPAGE)
3114 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3115 mmio, len, addr, idx);
3116#endif
pbrook8da3ff12008-12-01 18:59:50 +00003117 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
3118 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00003119
3120 return ret;
3121}
3122
Anthony Liguoric227f092009-10-01 16:12:16 -05003123static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003124 uint32_t value, unsigned int len)
3125{
blueswir1db7b5422007-05-26 17:36:03 +00003126 unsigned int idx;
3127
pbrook8da3ff12008-12-01 18:59:50 +00003128 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003129#if defined(DEBUG_SUBPAGE)
3130 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
3131 mmio, len, addr, idx, value);
3132#endif
pbrook8da3ff12008-12-01 18:59:50 +00003133 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
3134 addr + mmio->region_offset[idx][1][len],
3135 value);
blueswir1db7b5422007-05-26 17:36:03 +00003136}
3137
Anthony Liguoric227f092009-10-01 16:12:16 -05003138static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003139{
3140#if defined(DEBUG_SUBPAGE)
3141 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3142#endif
3143
3144 return subpage_readlen(opaque, addr, 0);
3145}
3146
Anthony Liguoric227f092009-10-01 16:12:16 -05003147static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003148 uint32_t value)
3149{
3150#if defined(DEBUG_SUBPAGE)
3151 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3152#endif
3153 subpage_writelen(opaque, addr, value, 0);
3154}
3155
Anthony Liguoric227f092009-10-01 16:12:16 -05003156static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003157{
3158#if defined(DEBUG_SUBPAGE)
3159 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3160#endif
3161
3162 return subpage_readlen(opaque, addr, 1);
3163}
3164
Anthony Liguoric227f092009-10-01 16:12:16 -05003165static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003166 uint32_t value)
3167{
3168#if defined(DEBUG_SUBPAGE)
3169 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3170#endif
3171 subpage_writelen(opaque, addr, value, 1);
3172}
3173
Anthony Liguoric227f092009-10-01 16:12:16 -05003174static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003175{
3176#if defined(DEBUG_SUBPAGE)
3177 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3178#endif
3179
3180 return subpage_readlen(opaque, addr, 2);
3181}
3182
3183static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05003184 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003185{
3186#if defined(DEBUG_SUBPAGE)
3187 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3188#endif
3189 subpage_writelen(opaque, addr, value, 2);
3190}
3191
Blue Swirld60efc62009-08-25 18:29:31 +00003192static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003193 &subpage_readb,
3194 &subpage_readw,
3195 &subpage_readl,
3196};
3197
Blue Swirld60efc62009-08-25 18:29:31 +00003198static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003199 &subpage_writeb,
3200 &subpage_writew,
3201 &subpage_writel,
3202};
3203
Anthony Liguoric227f092009-10-01 16:12:16 -05003204static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3205 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003206{
3207 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00003208 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00003209
3210 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3211 return -1;
3212 idx = SUBPAGE_IDX(start);
3213 eidx = SUBPAGE_IDX(end);
3214#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003215 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003216 mmio, start, end, idx, eidx, memory);
3217#endif
3218 memory >>= IO_MEM_SHIFT;
3219 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00003220 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00003221 if (io_mem_read[memory][i]) {
3222 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
3223 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003224 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003225 }
3226 if (io_mem_write[memory][i]) {
3227 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
3228 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003229 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003230 }
blueswir14254fab2008-01-01 16:57:19 +00003231 }
blueswir1db7b5422007-05-26 17:36:03 +00003232 }
3233
3234 return 0;
3235}
3236
Anthony Liguoric227f092009-10-01 16:12:16 -05003237static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3238 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003239{
Anthony Liguoric227f092009-10-01 16:12:16 -05003240 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003241 int subpage_memory;
3242
Anthony Liguoric227f092009-10-01 16:12:16 -05003243 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003244
3245 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003246 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003247#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003248 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3249 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003250#endif
aliguori1eec6142009-02-05 22:06:18 +00003251 *phys = subpage_memory | IO_MEM_SUBPAGE;
3252 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003253 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003254
3255 return mmio;
3256}
3257
aliguori88715652009-02-11 15:20:58 +00003258static int get_free_io_mem_idx(void)
3259{
3260 int i;
3261
3262 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3263 if (!io_mem_used[i]) {
3264 io_mem_used[i] = 1;
3265 return i;
3266 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003267 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003268 return -1;
3269}
3270
bellard33417e72003-08-10 21:47:01 +00003271/* mem_read and mem_write are arrays of functions containing the
3272 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003273 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003274 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003275 modified. If it is zero, a new io zone is allocated. The return
3276 value can be used with cpu_register_physical_memory(). (-1) is
3277 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003278static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003279 CPUReadMemoryFunc * const *mem_read,
3280 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003281 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003282{
blueswir14254fab2008-01-01 16:57:19 +00003283 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003284
3285 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003286 io_index = get_free_io_mem_idx();
3287 if (io_index == -1)
3288 return io_index;
bellard33417e72003-08-10 21:47:01 +00003289 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003290 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003291 if (io_index >= IO_MEM_NB_ENTRIES)
3292 return -1;
3293 }
bellardb5ff1b32005-11-26 10:38:39 +00003294
bellard33417e72003-08-10 21:47:01 +00003295 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003296 if (!mem_read[i] || !mem_write[i])
3297 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003298 io_mem_read[io_index][i] = mem_read[i];
3299 io_mem_write[io_index][i] = mem_write[i];
3300 }
bellarda4193c82004-06-03 14:01:43 +00003301 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003302 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003303}
bellard61382a52003-10-27 21:22:23 +00003304
Blue Swirld60efc62009-08-25 18:29:31 +00003305int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3306 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003307 void *opaque)
3308{
3309 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3310}
3311
aliguori88715652009-02-11 15:20:58 +00003312void cpu_unregister_io_memory(int io_table_address)
3313{
3314 int i;
3315 int io_index = io_table_address >> IO_MEM_SHIFT;
3316
3317 for (i=0;i < 3; i++) {
3318 io_mem_read[io_index][i] = unassigned_mem_read[i];
3319 io_mem_write[io_index][i] = unassigned_mem_write[i];
3320 }
3321 io_mem_opaque[io_index] = NULL;
3322 io_mem_used[io_index] = 0;
3323}
3324
Avi Kivitye9179ce2009-06-14 11:38:52 +03003325static void io_mem_init(void)
3326{
3327 int i;
3328
3329 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3330 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3331 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3332 for (i=0; i<5; i++)
3333 io_mem_used[i] = 1;
3334
3335 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3336 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003337}
3338
pbrooke2eef172008-06-08 01:09:01 +00003339#endif /* !defined(CONFIG_USER_ONLY) */
3340
bellard13eb76e2004-01-24 15:23:36 +00003341/* physical memory access (slow version, mainly for debug) */
3342#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003343int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3344 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003345{
3346 int l, flags;
3347 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003348 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003349
3350 while (len > 0) {
3351 page = addr & TARGET_PAGE_MASK;
3352 l = (page + TARGET_PAGE_SIZE) - addr;
3353 if (l > len)
3354 l = len;
3355 flags = page_get_flags(page);
3356 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003357 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003358 if (is_write) {
3359 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003360 return -1;
bellard579a97f2007-11-11 14:26:47 +00003361 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003362 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003363 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003364 memcpy(p, buf, l);
3365 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003366 } else {
3367 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003368 return -1;
bellard579a97f2007-11-11 14:26:47 +00003369 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003370 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003371 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003372 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003373 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003374 }
3375 len -= l;
3376 buf += l;
3377 addr += l;
3378 }
Paul Brooka68fe892010-03-01 00:08:59 +00003379 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003380}
bellard8df1cd02005-01-28 22:37:22 +00003381
bellard13eb76e2004-01-24 15:23:36 +00003382#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003383void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003384 int len, int is_write)
3385{
3386 int l, io_index;
3387 uint8_t *ptr;
3388 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003389 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003390 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003391 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003392
bellard13eb76e2004-01-24 15:23:36 +00003393 while (len > 0) {
3394 page = addr & TARGET_PAGE_MASK;
3395 l = (page + TARGET_PAGE_SIZE) - addr;
3396 if (l > len)
3397 l = len;
bellard92e873b2004-05-21 14:52:29 +00003398 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003399 if (!p) {
3400 pd = IO_MEM_UNASSIGNED;
3401 } else {
3402 pd = p->phys_offset;
3403 }
ths3b46e622007-09-17 08:09:54 +00003404
bellard13eb76e2004-01-24 15:23:36 +00003405 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003406 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003407 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003408 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003409 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003410 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003411 /* XXX: could force cpu_single_env to NULL to avoid
3412 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003413 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003414 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003415 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003416 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003417 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003418 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003419 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003420 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003421 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003422 l = 2;
3423 } else {
bellard1c213d12005-09-03 10:49:04 +00003424 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003425 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003426 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003427 l = 1;
3428 }
3429 } else {
bellardb448f2f2004-02-25 23:24:04 +00003430 unsigned long addr1;
3431 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003432 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003433 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003434 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003435 if (!cpu_physical_memory_is_dirty(addr1)) {
3436 /* invalidate code */
3437 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3438 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003439 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003440 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003441 }
bellard13eb76e2004-01-24 15:23:36 +00003442 }
3443 } else {
ths5fafdf22007-09-16 21:08:06 +00003444 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003445 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003446 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003447 /* I/O case */
3448 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003449 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003450 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3451 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003452 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003453 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003454 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003455 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003456 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003457 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003458 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003459 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003460 l = 2;
3461 } else {
bellard1c213d12005-09-03 10:49:04 +00003462 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003463 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003464 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003465 l = 1;
3466 }
3467 } else {
3468 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003469 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003470 (addr & ~TARGET_PAGE_MASK);
3471 memcpy(buf, ptr, l);
3472 }
3473 }
3474 len -= l;
3475 buf += l;
3476 addr += l;
3477 }
3478}
bellard8df1cd02005-01-28 22:37:22 +00003479
bellardd0ecd2a2006-04-23 17:14:48 +00003480/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003481void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003482 const uint8_t *buf, int len)
3483{
3484 int l;
3485 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003486 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003487 unsigned long pd;
3488 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003489
bellardd0ecd2a2006-04-23 17:14:48 +00003490 while (len > 0) {
3491 page = addr & TARGET_PAGE_MASK;
3492 l = (page + TARGET_PAGE_SIZE) - addr;
3493 if (l > len)
3494 l = len;
3495 p = phys_page_find(page >> TARGET_PAGE_BITS);
3496 if (!p) {
3497 pd = IO_MEM_UNASSIGNED;
3498 } else {
3499 pd = p->phys_offset;
3500 }
ths3b46e622007-09-17 08:09:54 +00003501
bellardd0ecd2a2006-04-23 17:14:48 +00003502 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003503 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3504 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003505 /* do nothing */
3506 } else {
3507 unsigned long addr1;
3508 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3509 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003510 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003511 memcpy(ptr, buf, l);
3512 }
3513 len -= l;
3514 buf += l;
3515 addr += l;
3516 }
3517}
3518
aliguori6d16c2f2009-01-22 16:59:11 +00003519typedef struct {
3520 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003521 target_phys_addr_t addr;
3522 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003523} BounceBuffer;
3524
3525static BounceBuffer bounce;
3526
aliguoriba223c22009-01-22 16:59:16 +00003527typedef struct MapClient {
3528 void *opaque;
3529 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003530 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003531} MapClient;
3532
Blue Swirl72cf2d42009-09-12 07:36:22 +00003533static QLIST_HEAD(map_client_list, MapClient) map_client_list
3534 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003535
3536void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3537{
3538 MapClient *client = qemu_malloc(sizeof(*client));
3539
3540 client->opaque = opaque;
3541 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003542 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003543 return client;
3544}
3545
3546void cpu_unregister_map_client(void *_client)
3547{
3548 MapClient *client = (MapClient *)_client;
3549
Blue Swirl72cf2d42009-09-12 07:36:22 +00003550 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003551 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003552}
3553
3554static void cpu_notify_map_clients(void)
3555{
3556 MapClient *client;
3557
Blue Swirl72cf2d42009-09-12 07:36:22 +00003558 while (!QLIST_EMPTY(&map_client_list)) {
3559 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003560 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003561 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003562 }
3563}
3564
aliguori6d16c2f2009-01-22 16:59:11 +00003565/* Map a physical memory region into a host virtual address.
3566 * May map a subset of the requested range, given by and returned in *plen.
3567 * May return NULL if resources needed to perform the mapping are exhausted.
3568 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003569 * Use cpu_register_map_client() to know when retrying the map operation is
3570 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003571 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003572void *cpu_physical_memory_map(target_phys_addr_t addr,
3573 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003574 int is_write)
3575{
Anthony Liguoric227f092009-10-01 16:12:16 -05003576 target_phys_addr_t len = *plen;
3577 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003578 int l;
3579 uint8_t *ret = NULL;
3580 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003581 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003582 unsigned long pd;
3583 PhysPageDesc *p;
3584 unsigned long addr1;
3585
3586 while (len > 0) {
3587 page = addr & TARGET_PAGE_MASK;
3588 l = (page + TARGET_PAGE_SIZE) - addr;
3589 if (l > len)
3590 l = len;
3591 p = phys_page_find(page >> TARGET_PAGE_BITS);
3592 if (!p) {
3593 pd = IO_MEM_UNASSIGNED;
3594 } else {
3595 pd = p->phys_offset;
3596 }
3597
3598 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3599 if (done || bounce.buffer) {
3600 break;
3601 }
3602 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3603 bounce.addr = addr;
3604 bounce.len = l;
3605 if (!is_write) {
3606 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3607 }
3608 ptr = bounce.buffer;
3609 } else {
3610 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003611 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003612 }
3613 if (!done) {
3614 ret = ptr;
3615 } else if (ret + done != ptr) {
3616 break;
3617 }
3618
3619 len -= l;
3620 addr += l;
3621 done += l;
3622 }
3623 *plen = done;
3624 return ret;
3625}
3626
3627/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3628 * Will also mark the memory as dirty if is_write == 1. access_len gives
3629 * the amount of memory that was actually read or written by the caller.
3630 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003631void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3632 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003633{
3634 if (buffer != bounce.buffer) {
3635 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003636 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003637 while (access_len) {
3638 unsigned l;
3639 l = TARGET_PAGE_SIZE;
3640 if (l > access_len)
3641 l = access_len;
3642 if (!cpu_physical_memory_is_dirty(addr1)) {
3643 /* invalidate code */
3644 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3645 /* set dirty bit */
3646 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3647 (0xff & ~CODE_DIRTY_FLAG);
3648 }
3649 addr1 += l;
3650 access_len -= l;
3651 }
3652 }
3653 return;
3654 }
3655 if (is_write) {
3656 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3657 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003658 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003659 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003660 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003661}
bellardd0ecd2a2006-04-23 17:14:48 +00003662
bellard8df1cd02005-01-28 22:37:22 +00003663/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003664uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003665{
3666 int io_index;
3667 uint8_t *ptr;
3668 uint32_t val;
3669 unsigned long pd;
3670 PhysPageDesc *p;
3671
3672 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3673 if (!p) {
3674 pd = IO_MEM_UNASSIGNED;
3675 } else {
3676 pd = p->phys_offset;
3677 }
ths3b46e622007-09-17 08:09:54 +00003678
ths5fafdf22007-09-16 21:08:06 +00003679 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003680 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003681 /* I/O case */
3682 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003683 if (p)
3684 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003685 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3686 } else {
3687 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003688 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003689 (addr & ~TARGET_PAGE_MASK);
3690 val = ldl_p(ptr);
3691 }
3692 return val;
3693}
3694
bellard84b7b8e2005-11-28 21:19:04 +00003695/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003696uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003697{
3698 int io_index;
3699 uint8_t *ptr;
3700 uint64_t val;
3701 unsigned long pd;
3702 PhysPageDesc *p;
3703
3704 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3705 if (!p) {
3706 pd = IO_MEM_UNASSIGNED;
3707 } else {
3708 pd = p->phys_offset;
3709 }
ths3b46e622007-09-17 08:09:54 +00003710
bellard2a4188a2006-06-25 21:54:59 +00003711 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3712 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003713 /* I/O case */
3714 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003715 if (p)
3716 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003717#ifdef TARGET_WORDS_BIGENDIAN
3718 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3719 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3720#else
3721 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3722 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3723#endif
3724 } else {
3725 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003726 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003727 (addr & ~TARGET_PAGE_MASK);
3728 val = ldq_p(ptr);
3729 }
3730 return val;
3731}
3732
bellardaab33092005-10-30 20:48:42 +00003733/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003734uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003735{
3736 uint8_t val;
3737 cpu_physical_memory_read(addr, &val, 1);
3738 return val;
3739}
3740
3741/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003742uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003743{
3744 uint16_t val;
3745 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3746 return tswap16(val);
3747}
3748
bellard8df1cd02005-01-28 22:37:22 +00003749/* warning: addr must be aligned. The ram page is not masked as dirty
3750 and the code inside is not invalidated. It is useful if the dirty
3751 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003752void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003753{
3754 int io_index;
3755 uint8_t *ptr;
3756 unsigned long pd;
3757 PhysPageDesc *p;
3758
3759 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3760 if (!p) {
3761 pd = IO_MEM_UNASSIGNED;
3762 } else {
3763 pd = p->phys_offset;
3764 }
ths3b46e622007-09-17 08:09:54 +00003765
bellard3a7d9292005-08-21 09:26:42 +00003766 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003767 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003768 if (p)
3769 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003770 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3771 } else {
aliguori74576192008-10-06 14:02:03 +00003772 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003773 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003774 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003775
3776 if (unlikely(in_migration)) {
3777 if (!cpu_physical_memory_is_dirty(addr1)) {
3778 /* invalidate code */
3779 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3780 /* set dirty bit */
3781 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3782 (0xff & ~CODE_DIRTY_FLAG);
3783 }
3784 }
bellard8df1cd02005-01-28 22:37:22 +00003785 }
3786}
3787
Anthony Liguoric227f092009-10-01 16:12:16 -05003788void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003789{
3790 int io_index;
3791 uint8_t *ptr;
3792 unsigned long pd;
3793 PhysPageDesc *p;
3794
3795 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3796 if (!p) {
3797 pd = IO_MEM_UNASSIGNED;
3798 } else {
3799 pd = p->phys_offset;
3800 }
ths3b46e622007-09-17 08:09:54 +00003801
j_mayerbc98a7e2007-04-04 07:55:12 +00003802 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3803 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003804 if (p)
3805 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003806#ifdef TARGET_WORDS_BIGENDIAN
3807 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3808 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3809#else
3810 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3811 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3812#endif
3813 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003814 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003815 (addr & ~TARGET_PAGE_MASK);
3816 stq_p(ptr, val);
3817 }
3818}
3819
bellard8df1cd02005-01-28 22:37:22 +00003820/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003821void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003822{
3823 int io_index;
3824 uint8_t *ptr;
3825 unsigned long pd;
3826 PhysPageDesc *p;
3827
3828 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3829 if (!p) {
3830 pd = IO_MEM_UNASSIGNED;
3831 } else {
3832 pd = p->phys_offset;
3833 }
ths3b46e622007-09-17 08:09:54 +00003834
bellard3a7d9292005-08-21 09:26:42 +00003835 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003836 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003837 if (p)
3838 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003839 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3840 } else {
3841 unsigned long addr1;
3842 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3843 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003844 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003845 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003846 if (!cpu_physical_memory_is_dirty(addr1)) {
3847 /* invalidate code */
3848 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3849 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003850 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3851 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003852 }
bellard8df1cd02005-01-28 22:37:22 +00003853 }
3854}
3855
bellardaab33092005-10-30 20:48:42 +00003856/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003857void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003858{
3859 uint8_t v = val;
3860 cpu_physical_memory_write(addr, &v, 1);
3861}
3862
3863/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003864void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003865{
3866 uint16_t v = tswap16(val);
3867 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3868}
3869
3870/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003871void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003872{
3873 val = tswap64(val);
3874 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3875}
3876
aliguori5e2972f2009-03-28 17:51:36 +00003877/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003878int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003879 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003880{
3881 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003882 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003883 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003884
3885 while (len > 0) {
3886 page = addr & TARGET_PAGE_MASK;
3887 phys_addr = cpu_get_phys_page_debug(env, page);
3888 /* if no physical page mapped, return an error */
3889 if (phys_addr == -1)
3890 return -1;
3891 l = (page + TARGET_PAGE_SIZE) - addr;
3892 if (l > len)
3893 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003894 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003895 if (is_write)
3896 cpu_physical_memory_write_rom(phys_addr, buf, l);
3897 else
aliguori5e2972f2009-03-28 17:51:36 +00003898 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003899 len -= l;
3900 buf += l;
3901 addr += l;
3902 }
3903 return 0;
3904}
Paul Brooka68fe892010-03-01 00:08:59 +00003905#endif
bellard13eb76e2004-01-24 15:23:36 +00003906
pbrook2e70f6e2008-06-29 01:03:05 +00003907/* in deterministic execution mode, instructions doing device I/Os
3908 must be at the end of the TB */
3909void cpu_io_recompile(CPUState *env, void *retaddr)
3910{
3911 TranslationBlock *tb;
3912 uint32_t n, cflags;
3913 target_ulong pc, cs_base;
3914 uint64_t flags;
3915
3916 tb = tb_find_pc((unsigned long)retaddr);
3917 if (!tb) {
3918 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3919 retaddr);
3920 }
3921 n = env->icount_decr.u16.low + tb->icount;
3922 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3923 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003924 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003925 n = n - env->icount_decr.u16.low;
3926 /* Generate a new TB ending on the I/O insn. */
3927 n++;
3928 /* On MIPS and SH, delay slot instructions can only be restarted if
3929 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003930 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003931 branch. */
3932#if defined(TARGET_MIPS)
3933 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3934 env->active_tc.PC -= 4;
3935 env->icount_decr.u16.low++;
3936 env->hflags &= ~MIPS_HFLAG_BMASK;
3937 }
3938#elif defined(TARGET_SH4)
3939 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3940 && n > 1) {
3941 env->pc -= 2;
3942 env->icount_decr.u16.low++;
3943 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3944 }
3945#endif
3946 /* This should never happen. */
3947 if (n > CF_COUNT_MASK)
3948 cpu_abort(env, "TB too big during recompile");
3949
3950 cflags = n | CF_LAST_IO;
3951 pc = tb->pc;
3952 cs_base = tb->cs_base;
3953 flags = tb->flags;
3954 tb_phys_invalidate(tb, -1);
3955 /* FIXME: In theory this could raise an exception. In practice
3956 we have already translated the block once so it's probably ok. */
3957 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003958 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003959 the first in the TB) then we end up generating a whole new TB and
3960 repeating the fault, which is horribly inefficient.
3961 Better would be to execute just this insn uncached, or generate a
3962 second new TB. */
3963 cpu_resume_from_signal(env, NULL);
3964}
3965
Paul Brookb3755a92010-03-12 16:54:58 +00003966#if !defined(CONFIG_USER_ONLY)
3967
bellarde3db7222005-01-26 22:00:47 +00003968void dump_exec_info(FILE *f,
3969 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3970{
3971 int i, target_code_size, max_target_code_size;
3972 int direct_jmp_count, direct_jmp2_count, cross_page;
3973 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003974
bellarde3db7222005-01-26 22:00:47 +00003975 target_code_size = 0;
3976 max_target_code_size = 0;
3977 cross_page = 0;
3978 direct_jmp_count = 0;
3979 direct_jmp2_count = 0;
3980 for(i = 0; i < nb_tbs; i++) {
3981 tb = &tbs[i];
3982 target_code_size += tb->size;
3983 if (tb->size > max_target_code_size)
3984 max_target_code_size = tb->size;
3985 if (tb->page_addr[1] != -1)
3986 cross_page++;
3987 if (tb->tb_next_offset[0] != 0xffff) {
3988 direct_jmp_count++;
3989 if (tb->tb_next_offset[1] != 0xffff) {
3990 direct_jmp2_count++;
3991 }
3992 }
3993 }
3994 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003995 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003996 cpu_fprintf(f, "gen code size %ld/%ld\n",
3997 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3998 cpu_fprintf(f, "TB count %d/%d\n",
3999 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004000 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004001 nb_tbs ? target_code_size / nb_tbs : 0,
4002 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00004003 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004004 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4005 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004006 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4007 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004008 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4009 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004010 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004011 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4012 direct_jmp2_count,
4013 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004014 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004015 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4016 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4017 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004018 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004019}
4020
bellard61382a52003-10-27 21:22:23 +00004021#define MMUSUFFIX _cmmu
4022#define GETPC() NULL
4023#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004024#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004025
4026#define SHIFT 0
4027#include "softmmu_template.h"
4028
4029#define SHIFT 1
4030#include "softmmu_template.h"
4031
4032#define SHIFT 2
4033#include "softmmu_template.h"
4034
4035#define SHIFT 3
4036#include "softmmu_template.h"
4037
4038#undef env
4039
4040#endif