blob: 091620894cc7f8076750f01630d0ed28b6ce064f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020043#include <signal.h>
pbrook53a59602006-03-25 19:31:22 +000044#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
blueswir1bdaf78e2008-10-04 07:24:27 +000065static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000066int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000067TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000068static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000069/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050070spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000071
blueswir1141ac462008-07-26 15:05:57 +000072#if defined(__arm__) || defined(__sparc_v9__)
73/* The prologue must be reachable with a direct jump. ARM and Sparc64
74 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000075 section close to code segment. */
76#define code_gen_section \
77 __attribute__((__section__(".gen_code"))) \
78 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020079#elif defined(_WIN32)
80/* Maximum alignment for Win32 is 16. */
81#define code_gen_section \
82 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000083#else
84#define code_gen_section \
85 __attribute__((aligned (32)))
86#endif
87
88uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +000089static uint8_t *code_gen_buffer;
90static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +000091/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +000092static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +000093uint8_t *code_gen_ptr;
94
pbrooke2eef172008-06-08 01:09:01 +000095#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000096int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +000097uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +000098static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000099
100typedef struct RAMBlock {
101 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500102 ram_addr_t offset;
103 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000104 struct RAMBlock *next;
105} RAMBlock;
106
107static RAMBlock *ram_blocks;
108/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100109 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000110 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500111ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000112#endif
bellard9fa3e852004-01-04 18:06:42 +0000113
bellard6a00d602005-11-21 23:25:50 +0000114CPUState *first_cpu;
115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000117CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
121int use_icount = 0;
122/* Current instruction counter. While executing translated code this may
123 include some instructions that have not yet been executed. */
124int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000125
bellard54936002003-05-13 00:25:15 +0000126typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000127 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000128 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000129 /* in order to optimize self modifying code, we count the number
130 of lookups we do to a given page to use a bitmap */
131 unsigned int code_write_count;
132 uint8_t *code_bitmap;
133#if defined(CONFIG_USER_ONLY)
134 unsigned long flags;
135#endif
bellard54936002003-05-13 00:25:15 +0000136} PageDesc;
137
Paul Brook41c1b1c2010-03-12 16:54:58 +0000138/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800139 while in user mode we want it to be based on virtual addresses. */
140#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000141#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
142# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
143#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800144# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000145#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000146#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800147# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000148#endif
bellard54936002003-05-13 00:25:15 +0000149
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800150/* Size of the L2 (and L3, etc) page tables. */
151#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000152#define L2_SIZE (1 << L2_BITS)
153
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800154/* The bits remaining after N lower levels of page tables. */
155#define P_L1_BITS_REM \
156 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
157#define V_L1_BITS_REM \
158 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
159
160/* Size of the L1 page table. Avoid silly small sizes. */
161#if P_L1_BITS_REM < 4
162#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
163#else
164#define P_L1_BITS P_L1_BITS_REM
165#endif
166
167#if V_L1_BITS_REM < 4
168#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
169#else
170#define V_L1_BITS V_L1_BITS_REM
171#endif
172
173#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
174#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
175
176#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
177#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
178
bellard83fb7ad2004-07-05 21:25:26 +0000179unsigned long qemu_real_host_page_size;
180unsigned long qemu_host_page_bits;
181unsigned long qemu_host_page_size;
182unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000183
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800184/* This is a multi-level map on the virtual address space.
185 The bottom level has pointers to PageDesc. */
186static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000187
pbrooke2eef172008-06-08 01:09:01 +0000188#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000189typedef struct PhysPageDesc {
190 /* offset in host memory of the page + io_index in the low bits */
191 ram_addr_t phys_offset;
192 ram_addr_t region_offset;
193} PhysPageDesc;
194
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800195/* This is a multi-level map on the physical address space.
196 The bottom level has pointers to PhysPageDesc. */
197static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000198
pbrooke2eef172008-06-08 01:09:01 +0000199static void io_mem_init(void);
200
bellard33417e72003-08-10 21:47:01 +0000201/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000202CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
203CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000204void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000205static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000206static int io_mem_watch;
207#endif
bellard33417e72003-08-10 21:47:01 +0000208
bellard34865132003-10-05 14:28:56 +0000209/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200210#ifdef WIN32
211static const char *logfilename = "qemu.log";
212#else
blueswir1d9b630f2008-10-05 09:57:08 +0000213static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200214#endif
bellard34865132003-10-05 14:28:56 +0000215FILE *logfile;
216int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000217static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000218
bellarde3db7222005-01-26 22:00:47 +0000219/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000220#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000221static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000222#endif
bellarde3db7222005-01-26 22:00:47 +0000223static int tb_flush_count;
224static int tb_phys_invalidate_count;
225
bellard7cb69ca2008-05-10 10:55:51 +0000226#ifdef _WIN32
227static void map_exec(void *addr, long size)
228{
229 DWORD old_protect;
230 VirtualProtect(addr, size,
231 PAGE_EXECUTE_READWRITE, &old_protect);
232
233}
234#else
235static void map_exec(void *addr, long size)
236{
bellard43694152008-05-29 09:35:57 +0000237 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000238
bellard43694152008-05-29 09:35:57 +0000239 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000240 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000241 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000242
243 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000244 end += page_size - 1;
245 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000246
247 mprotect((void *)start, end - start,
248 PROT_READ | PROT_WRITE | PROT_EXEC);
249}
250#endif
251
bellardb346ff42003-06-15 20:05:50 +0000252static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000253{
bellard83fb7ad2004-07-05 21:25:26 +0000254 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000255 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000256#ifdef _WIN32
257 {
258 SYSTEM_INFO system_info;
259
260 GetSystemInfo(&system_info);
261 qemu_real_host_page_size = system_info.dwPageSize;
262 }
263#else
264 qemu_real_host_page_size = getpagesize();
265#endif
bellard83fb7ad2004-07-05 21:25:26 +0000266 if (qemu_host_page_size == 0)
267 qemu_host_page_size = qemu_real_host_page_size;
268 if (qemu_host_page_size < TARGET_PAGE_SIZE)
269 qemu_host_page_size = TARGET_PAGE_SIZE;
270 qemu_host_page_bits = 0;
271 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
272 qemu_host_page_bits++;
273 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000274
275#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
276 {
balrog50a95692007-12-12 01:16:23 +0000277 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000278
pbrook07765902008-05-31 16:33:53 +0000279 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800280
balrog50a95692007-12-12 01:16:23 +0000281 f = fopen("/proc/self/maps", "r");
282 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800283 mmap_lock();
284
balrog50a95692007-12-12 01:16:23 +0000285 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800286 unsigned long startaddr, endaddr;
287 int n;
288
289 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
290
291 if (n == 2 && h2g_valid(startaddr)) {
292 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
293
294 if (h2g_valid(endaddr)) {
295 endaddr = h2g(endaddr);
296 } else {
297 endaddr = ~0ul;
298 }
299 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000300 }
301 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800302
balrog50a95692007-12-12 01:16:23 +0000303 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800304 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000305 }
306 }
307#endif
bellard54936002003-05-13 00:25:15 +0000308}
309
Paul Brook41c1b1c2010-03-12 16:54:58 +0000310static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000311{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000312 PageDesc *pd;
313 void **lp;
314 int i;
315
pbrook17e23772008-06-09 13:47:45 +0000316#if defined(CONFIG_USER_ONLY)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800317 /* We can't use qemu_malloc because it may recurse into a locked mutex.
318 Neither can we record the new pages we reserve while allocating a
319 given page because that may recurse into an unallocated page table
320 entry. Stuff the allocations we do make into a queue and process
321 them after having completed one entire page table allocation. */
322
323 unsigned long reserve[2 * (V_L1_SHIFT / L2_BITS)];
324 int reserve_idx = 0;
325
326# define ALLOC(P, SIZE) \
327 do { \
328 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
329 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
330 if (h2g_valid(P)) { \
331 reserve[reserve_idx] = h2g(P); \
332 reserve[reserve_idx + 1] = SIZE; \
333 reserve_idx += 2; \
334 } \
335 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000336#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800337# define ALLOC(P, SIZE) \
338 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000339#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800340
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800341 /* Level 1. Always allocated. */
342 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
343
344 /* Level 2..N-1. */
345 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
346 void **p = *lp;
347
348 if (p == NULL) {
349 if (!alloc) {
350 return NULL;
351 }
352 ALLOC(p, sizeof(void *) * L2_SIZE);
353 *lp = p;
354 }
355
356 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000357 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800358
359 pd = *lp;
360 if (pd == NULL) {
361 if (!alloc) {
362 return NULL;
363 }
364 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
365 *lp = pd;
366 }
367
368#undef ALLOC
369#if defined(CONFIG_USER_ONLY)
370 for (i = 0; i < reserve_idx; i += 2) {
371 unsigned long addr = reserve[i];
372 unsigned long len = reserve[i + 1];
373
374 page_set_flags(addr & TARGET_PAGE_MASK,
375 TARGET_PAGE_ALIGN(addr + len),
376 PAGE_RESERVED);
377 }
378#endif
379
380 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000381}
382
Paul Brook41c1b1c2010-03-12 16:54:58 +0000383static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000384{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800385 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000386}
387
Paul Brook6d9a1302010-02-28 23:55:53 +0000388#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500389static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000390{
pbrooke3f4e2a2006-04-08 20:02:06 +0000391 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800392 void **lp;
393 int i;
bellard92e873b2004-05-21 14:52:29 +0000394
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800395 /* Level 1. Always allocated. */
396 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000397
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800398 /* Level 2..N-1. */
399 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
400 void **p = *lp;
401 if (p == NULL) {
402 if (!alloc) {
403 return NULL;
404 }
405 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
406 }
407 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000408 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800409
pbrooke3f4e2a2006-04-08 20:02:06 +0000410 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800411 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000412 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800413
414 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000415 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800416 }
417
418 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
419
pbrook67c4d232009-02-23 13:16:07 +0000420 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800421 pd[i].phys_offset = IO_MEM_UNASSIGNED;
422 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000423 }
bellard92e873b2004-05-21 14:52:29 +0000424 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800425
426 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000427}
428
Anthony Liguoric227f092009-10-01 16:12:16 -0500429static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000430{
bellard108c49b2005-07-24 12:55:09 +0000431 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000432}
433
Anthony Liguoric227f092009-10-01 16:12:16 -0500434static void tlb_protect_code(ram_addr_t ram_addr);
435static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000436 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000437#define mmap_lock() do { } while(0)
438#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000439#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000440
bellard43694152008-05-29 09:35:57 +0000441#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
442
443#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100444/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000445 user mode. It will change when a dedicated libc will be used */
446#define USE_STATIC_CODE_GEN_BUFFER
447#endif
448
449#ifdef USE_STATIC_CODE_GEN_BUFFER
450static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
451#endif
452
blueswir18fcd3692008-08-17 20:26:25 +0000453static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000454{
bellard43694152008-05-29 09:35:57 +0000455#ifdef USE_STATIC_CODE_GEN_BUFFER
456 code_gen_buffer = static_code_gen_buffer;
457 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
458 map_exec(code_gen_buffer, code_gen_buffer_size);
459#else
bellard26a5f132008-05-28 12:30:31 +0000460 code_gen_buffer_size = tb_size;
461 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000462#if defined(CONFIG_USER_ONLY)
463 /* in user mode, phys_ram_size is not meaningful */
464 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
465#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100466 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000467 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000468#endif
bellard26a5f132008-05-28 12:30:31 +0000469 }
470 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
471 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
472 /* The code gen buffer location may have constraints depending on
473 the host cpu and OS */
474#if defined(__linux__)
475 {
476 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000477 void *start = NULL;
478
bellard26a5f132008-05-28 12:30:31 +0000479 flags = MAP_PRIVATE | MAP_ANONYMOUS;
480#if defined(__x86_64__)
481 flags |= MAP_32BIT;
482 /* Cannot map more than that */
483 if (code_gen_buffer_size > (800 * 1024 * 1024))
484 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000485#elif defined(__sparc_v9__)
486 // Map the buffer below 2G, so we can use direct calls and branches
487 flags |= MAP_FIXED;
488 start = (void *) 0x60000000UL;
489 if (code_gen_buffer_size > (512 * 1024 * 1024))
490 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000491#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000492 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000493 flags |= MAP_FIXED;
494 start = (void *) 0x01000000UL;
495 if (code_gen_buffer_size > 16 * 1024 * 1024)
496 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000497#endif
blueswir1141ac462008-07-26 15:05:57 +0000498 code_gen_buffer = mmap(start, code_gen_buffer_size,
499 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000500 flags, -1, 0);
501 if (code_gen_buffer == MAP_FAILED) {
502 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
503 exit(1);
504 }
505 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100506#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000507 {
508 int flags;
509 void *addr = NULL;
510 flags = MAP_PRIVATE | MAP_ANONYMOUS;
511#if defined(__x86_64__)
512 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
513 * 0x40000000 is free */
514 flags |= MAP_FIXED;
515 addr = (void *)0x40000000;
516 /* Cannot map more than that */
517 if (code_gen_buffer_size > (800 * 1024 * 1024))
518 code_gen_buffer_size = (800 * 1024 * 1024);
519#endif
520 code_gen_buffer = mmap(addr, code_gen_buffer_size,
521 PROT_WRITE | PROT_READ | PROT_EXEC,
522 flags, -1, 0);
523 if (code_gen_buffer == MAP_FAILED) {
524 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
525 exit(1);
526 }
527 }
bellard26a5f132008-05-28 12:30:31 +0000528#else
529 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000530 map_exec(code_gen_buffer, code_gen_buffer_size);
531#endif
bellard43694152008-05-29 09:35:57 +0000532#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000533 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
534 code_gen_buffer_max_size = code_gen_buffer_size -
535 code_gen_max_block_size();
536 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
537 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
538}
539
540/* Must be called before using the QEMU cpus. 'tb_size' is the size
541 (in bytes) allocated to the translation buffer. Zero means default
542 size. */
543void cpu_exec_init_all(unsigned long tb_size)
544{
bellard26a5f132008-05-28 12:30:31 +0000545 cpu_gen_init();
546 code_gen_alloc(tb_size);
547 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000548 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000549#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000550 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000551#endif
bellard26a5f132008-05-28 12:30:31 +0000552}
553
pbrook9656f322008-07-01 20:01:19 +0000554#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
555
Juan Quintelae59fb372009-09-29 22:48:21 +0200556static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200557{
558 CPUState *env = opaque;
559
aurel323098dba2009-03-07 21:28:24 +0000560 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
561 version_id is increased. */
562 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000563 tlb_flush(env, 1);
564
565 return 0;
566}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200567
568static const VMStateDescription vmstate_cpu_common = {
569 .name = "cpu_common",
570 .version_id = 1,
571 .minimum_version_id = 1,
572 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200573 .post_load = cpu_common_post_load,
574 .fields = (VMStateField []) {
575 VMSTATE_UINT32(halted, CPUState),
576 VMSTATE_UINT32(interrupt_request, CPUState),
577 VMSTATE_END_OF_LIST()
578 }
579};
pbrook9656f322008-07-01 20:01:19 +0000580#endif
581
Glauber Costa950f1472009-06-09 12:15:18 -0400582CPUState *qemu_get_cpu(int cpu)
583{
584 CPUState *env = first_cpu;
585
586 while (env) {
587 if (env->cpu_index == cpu)
588 break;
589 env = env->next_cpu;
590 }
591
592 return env;
593}
594
bellard6a00d602005-11-21 23:25:50 +0000595void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000596{
bellard6a00d602005-11-21 23:25:50 +0000597 CPUState **penv;
598 int cpu_index;
599
pbrookc2764712009-03-07 15:24:59 +0000600#if defined(CONFIG_USER_ONLY)
601 cpu_list_lock();
602#endif
bellard6a00d602005-11-21 23:25:50 +0000603 env->next_cpu = NULL;
604 penv = &first_cpu;
605 cpu_index = 0;
606 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700607 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000608 cpu_index++;
609 }
610 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000611 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000612 QTAILQ_INIT(&env->breakpoints);
613 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000614 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000615#if defined(CONFIG_USER_ONLY)
616 cpu_list_unlock();
617#endif
pbrookb3c77242008-06-30 16:31:04 +0000618#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200619 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000620 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
621 cpu_save, cpu_load, env);
622#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000623}
624
bellard9fa3e852004-01-04 18:06:42 +0000625static inline void invalidate_page_bitmap(PageDesc *p)
626{
627 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000628 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000629 p->code_bitmap = NULL;
630 }
631 p->code_write_count = 0;
632}
633
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800634/* Set to NULL all the 'first_tb' fields in all PageDescs. */
635
636static void page_flush_tb_1 (int level, void **lp)
637{
638 int i;
639
640 if (*lp == NULL) {
641 return;
642 }
643 if (level == 0) {
644 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000645 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800646 pd[i].first_tb = NULL;
647 invalidate_page_bitmap(pd + i);
648 }
649 } else {
650 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000651 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800652 page_flush_tb_1 (level - 1, pp + i);
653 }
654 }
655}
656
bellardfd6ce8f2003-05-14 19:00:11 +0000657static void page_flush_tb(void)
658{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800659 int i;
660 for (i = 0; i < V_L1_SIZE; i++) {
661 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000662 }
663}
664
665/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000666/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000667void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000668{
bellard6a00d602005-11-21 23:25:50 +0000669 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000670#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000671 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
672 (unsigned long)(code_gen_ptr - code_gen_buffer),
673 nb_tbs, nb_tbs > 0 ?
674 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000675#endif
bellard26a5f132008-05-28 12:30:31 +0000676 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000677 cpu_abort(env1, "Internal error: code buffer overflow\n");
678
bellardfd6ce8f2003-05-14 19:00:11 +0000679 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000680
bellard6a00d602005-11-21 23:25:50 +0000681 for(env = first_cpu; env != NULL; env = env->next_cpu) {
682 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
683 }
bellard9fa3e852004-01-04 18:06:42 +0000684
bellard8a8a6082004-10-03 13:36:49 +0000685 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000686 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000687
bellardfd6ce8f2003-05-14 19:00:11 +0000688 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000689 /* XXX: flush processor icache at this point if cache flush is
690 expensive */
bellarde3db7222005-01-26 22:00:47 +0000691 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000692}
693
694#ifdef DEBUG_TB_CHECK
695
j_mayerbc98a7e2007-04-04 07:55:12 +0000696static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000697{
698 TranslationBlock *tb;
699 int i;
700 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000701 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
702 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000703 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
704 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000705 printf("ERROR invalidate: address=" TARGET_FMT_lx
706 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000707 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000708 }
709 }
710 }
711}
712
713/* verify that all the pages have correct rights for code */
714static void tb_page_check(void)
715{
716 TranslationBlock *tb;
717 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000718
pbrook99773bd2006-04-16 15:14:59 +0000719 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
720 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000721 flags1 = page_get_flags(tb->pc);
722 flags2 = page_get_flags(tb->pc + tb->size - 1);
723 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
724 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000725 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000726 }
727 }
728 }
729}
730
731#endif
732
733/* invalidate one TB */
734static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
735 int next_offset)
736{
737 TranslationBlock *tb1;
738 for(;;) {
739 tb1 = *ptb;
740 if (tb1 == tb) {
741 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
742 break;
743 }
744 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
745 }
746}
747
bellard9fa3e852004-01-04 18:06:42 +0000748static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
749{
750 TranslationBlock *tb1;
751 unsigned int n1;
752
753 for(;;) {
754 tb1 = *ptb;
755 n1 = (long)tb1 & 3;
756 tb1 = (TranslationBlock *)((long)tb1 & ~3);
757 if (tb1 == tb) {
758 *ptb = tb1->page_next[n1];
759 break;
760 }
761 ptb = &tb1->page_next[n1];
762 }
763}
764
bellardd4e81642003-05-25 16:46:15 +0000765static inline void tb_jmp_remove(TranslationBlock *tb, int n)
766{
767 TranslationBlock *tb1, **ptb;
768 unsigned int n1;
769
770 ptb = &tb->jmp_next[n];
771 tb1 = *ptb;
772 if (tb1) {
773 /* find tb(n) in circular list */
774 for(;;) {
775 tb1 = *ptb;
776 n1 = (long)tb1 & 3;
777 tb1 = (TranslationBlock *)((long)tb1 & ~3);
778 if (n1 == n && tb1 == tb)
779 break;
780 if (n1 == 2) {
781 ptb = &tb1->jmp_first;
782 } else {
783 ptb = &tb1->jmp_next[n1];
784 }
785 }
786 /* now we can suppress tb(n) from the list */
787 *ptb = tb->jmp_next[n];
788
789 tb->jmp_next[n] = NULL;
790 }
791}
792
793/* reset the jump entry 'n' of a TB so that it is not chained to
794 another TB */
795static inline void tb_reset_jump(TranslationBlock *tb, int n)
796{
797 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
798}
799
Paul Brook41c1b1c2010-03-12 16:54:58 +0000800void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000801{
bellard6a00d602005-11-21 23:25:50 +0000802 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000803 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000804 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000805 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000806 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000807
bellard9fa3e852004-01-04 18:06:42 +0000808 /* remove the TB from the hash list */
809 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
810 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000811 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000812 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000813
bellard9fa3e852004-01-04 18:06:42 +0000814 /* remove the TB from the page list */
815 if (tb->page_addr[0] != page_addr) {
816 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
817 tb_page_remove(&p->first_tb, tb);
818 invalidate_page_bitmap(p);
819 }
820 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
821 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
822 tb_page_remove(&p->first_tb, tb);
823 invalidate_page_bitmap(p);
824 }
825
bellard8a40a182005-11-20 10:35:40 +0000826 tb_invalidated_flag = 1;
827
828 /* remove the TB from the hash list */
829 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000830 for(env = first_cpu; env != NULL; env = env->next_cpu) {
831 if (env->tb_jmp_cache[h] == tb)
832 env->tb_jmp_cache[h] = NULL;
833 }
bellard8a40a182005-11-20 10:35:40 +0000834
835 /* suppress this TB from the two jump lists */
836 tb_jmp_remove(tb, 0);
837 tb_jmp_remove(tb, 1);
838
839 /* suppress any remaining jumps to this TB */
840 tb1 = tb->jmp_first;
841 for(;;) {
842 n1 = (long)tb1 & 3;
843 if (n1 == 2)
844 break;
845 tb1 = (TranslationBlock *)((long)tb1 & ~3);
846 tb2 = tb1->jmp_next[n1];
847 tb_reset_jump(tb1, n1);
848 tb1->jmp_next[n1] = NULL;
849 tb1 = tb2;
850 }
851 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
852
bellarde3db7222005-01-26 22:00:47 +0000853 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000854}
855
856static inline void set_bits(uint8_t *tab, int start, int len)
857{
858 int end, mask, end1;
859
860 end = start + len;
861 tab += start >> 3;
862 mask = 0xff << (start & 7);
863 if ((start & ~7) == (end & ~7)) {
864 if (start < end) {
865 mask &= ~(0xff << (end & 7));
866 *tab |= mask;
867 }
868 } else {
869 *tab++ |= mask;
870 start = (start + 8) & ~7;
871 end1 = end & ~7;
872 while (start < end1) {
873 *tab++ = 0xff;
874 start += 8;
875 }
876 if (start < end) {
877 mask = ~(0xff << (end & 7));
878 *tab |= mask;
879 }
880 }
881}
882
883static void build_page_bitmap(PageDesc *p)
884{
885 int n, tb_start, tb_end;
886 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000887
pbrookb2a70812008-06-09 13:57:23 +0000888 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000889
890 tb = p->first_tb;
891 while (tb != NULL) {
892 n = (long)tb & 3;
893 tb = (TranslationBlock *)((long)tb & ~3);
894 /* NOTE: this is subtle as a TB may span two physical pages */
895 if (n == 0) {
896 /* NOTE: tb_end may be after the end of the page, but
897 it is not a problem */
898 tb_start = tb->pc & ~TARGET_PAGE_MASK;
899 tb_end = tb_start + tb->size;
900 if (tb_end > TARGET_PAGE_SIZE)
901 tb_end = TARGET_PAGE_SIZE;
902 } else {
903 tb_start = 0;
904 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
905 }
906 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
907 tb = tb->page_next[n];
908 }
909}
910
pbrook2e70f6e2008-06-29 01:03:05 +0000911TranslationBlock *tb_gen_code(CPUState *env,
912 target_ulong pc, target_ulong cs_base,
913 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000914{
915 TranslationBlock *tb;
916 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000917 tb_page_addr_t phys_pc, phys_page2;
918 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000919 int code_gen_size;
920
Paul Brook41c1b1c2010-03-12 16:54:58 +0000921 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000922 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000923 if (!tb) {
924 /* flush must be done */
925 tb_flush(env);
926 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000927 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000928 /* Don't forget to invalidate previous TB info. */
929 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000930 }
931 tc_ptr = code_gen_ptr;
932 tb->tc_ptr = tc_ptr;
933 tb->cs_base = cs_base;
934 tb->flags = flags;
935 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000936 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000937 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000938
bellardd720b932004-04-25 17:57:43 +0000939 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000940 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000941 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000942 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000943 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000944 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000945 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000946 return tb;
bellardd720b932004-04-25 17:57:43 +0000947}
ths3b46e622007-09-17 08:09:54 +0000948
bellard9fa3e852004-01-04 18:06:42 +0000949/* invalidate all TBs which intersect with the target physical page
950 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000951 the same physical page. 'is_cpu_write_access' should be true if called
952 from a real cpu write access: the virtual CPU will exit the current
953 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000954void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000955 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000956{
aliguori6b917542008-11-18 19:46:41 +0000957 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000958 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000959 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000960 PageDesc *p;
961 int n;
962#ifdef TARGET_HAS_PRECISE_SMC
963 int current_tb_not_found = is_cpu_write_access;
964 TranslationBlock *current_tb = NULL;
965 int current_tb_modified = 0;
966 target_ulong current_pc = 0;
967 target_ulong current_cs_base = 0;
968 int current_flags = 0;
969#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000970
971 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000972 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000973 return;
ths5fafdf22007-09-16 21:08:06 +0000974 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000975 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
976 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000977 /* build code bitmap */
978 build_page_bitmap(p);
979 }
980
981 /* we remove all the TBs in the range [start, end[ */
982 /* XXX: see if in some cases it could be faster to invalidate all the code */
983 tb = p->first_tb;
984 while (tb != NULL) {
985 n = (long)tb & 3;
986 tb = (TranslationBlock *)((long)tb & ~3);
987 tb_next = tb->page_next[n];
988 /* NOTE: this is subtle as a TB may span two physical pages */
989 if (n == 0) {
990 /* NOTE: tb_end may be after the end of the page, but
991 it is not a problem */
992 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
993 tb_end = tb_start + tb->size;
994 } else {
995 tb_start = tb->page_addr[1];
996 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
997 }
998 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000999#ifdef TARGET_HAS_PRECISE_SMC
1000 if (current_tb_not_found) {
1001 current_tb_not_found = 0;
1002 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001003 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001004 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001005 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001006 }
1007 }
1008 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001009 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001010 /* If we are modifying the current TB, we must stop
1011 its execution. We could be more precise by checking
1012 that the modification is after the current PC, but it
1013 would require a specialized function to partially
1014 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001015
bellardd720b932004-04-25 17:57:43 +00001016 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001017 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001018 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001019 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1020 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001021 }
1022#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001023 /* we need to do that to handle the case where a signal
1024 occurs while doing tb_phys_invalidate() */
1025 saved_tb = NULL;
1026 if (env) {
1027 saved_tb = env->current_tb;
1028 env->current_tb = NULL;
1029 }
bellard9fa3e852004-01-04 18:06:42 +00001030 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001031 if (env) {
1032 env->current_tb = saved_tb;
1033 if (env->interrupt_request && env->current_tb)
1034 cpu_interrupt(env, env->interrupt_request);
1035 }
bellard9fa3e852004-01-04 18:06:42 +00001036 }
1037 tb = tb_next;
1038 }
1039#if !defined(CONFIG_USER_ONLY)
1040 /* if no code remaining, no need to continue to use slow writes */
1041 if (!p->first_tb) {
1042 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001043 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001044 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001045 }
1046 }
1047#endif
1048#ifdef TARGET_HAS_PRECISE_SMC
1049 if (current_tb_modified) {
1050 /* we generate a block containing just the instruction
1051 modifying the memory. It will ensure that it cannot modify
1052 itself */
bellardea1c1802004-06-14 18:56:36 +00001053 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001054 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001055 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001056 }
1057#endif
1058}
1059
1060/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001061static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001062{
1063 PageDesc *p;
1064 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001065#if 0
bellarda4193c82004-06-03 14:01:43 +00001066 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001067 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1068 cpu_single_env->mem_io_vaddr, len,
1069 cpu_single_env->eip,
1070 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001071 }
1072#endif
bellard9fa3e852004-01-04 18:06:42 +00001073 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001074 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001075 return;
1076 if (p->code_bitmap) {
1077 offset = start & ~TARGET_PAGE_MASK;
1078 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1079 if (b & ((1 << len) - 1))
1080 goto do_invalidate;
1081 } else {
1082 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001083 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001084 }
1085}
1086
bellard9fa3e852004-01-04 18:06:42 +00001087#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001088static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001089 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001090{
aliguori6b917542008-11-18 19:46:41 +00001091 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001092 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001093 int n;
bellardd720b932004-04-25 17:57:43 +00001094#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001095 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001096 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001097 int current_tb_modified = 0;
1098 target_ulong current_pc = 0;
1099 target_ulong current_cs_base = 0;
1100 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001101#endif
bellard9fa3e852004-01-04 18:06:42 +00001102
1103 addr &= TARGET_PAGE_MASK;
1104 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001105 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001106 return;
1107 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001108#ifdef TARGET_HAS_PRECISE_SMC
1109 if (tb && pc != 0) {
1110 current_tb = tb_find_pc(pc);
1111 }
1112#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001113 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001114 n = (long)tb & 3;
1115 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001116#ifdef TARGET_HAS_PRECISE_SMC
1117 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001118 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001119 /* If we are modifying the current TB, we must stop
1120 its execution. We could be more precise by checking
1121 that the modification is after the current PC, but it
1122 would require a specialized function to partially
1123 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001124
bellardd720b932004-04-25 17:57:43 +00001125 current_tb_modified = 1;
1126 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001127 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1128 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001129 }
1130#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001131 tb_phys_invalidate(tb, addr);
1132 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001133 }
1134 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001135#ifdef TARGET_HAS_PRECISE_SMC
1136 if (current_tb_modified) {
1137 /* we generate a block containing just the instruction
1138 modifying the memory. It will ensure that it cannot modify
1139 itself */
bellardea1c1802004-06-14 18:56:36 +00001140 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001141 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001142 cpu_resume_from_signal(env, puc);
1143 }
1144#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001145}
bellard9fa3e852004-01-04 18:06:42 +00001146#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001147
1148/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001149static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001150 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001151{
1152 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001153 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001154
bellard9fa3e852004-01-04 18:06:42 +00001155 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001156 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001157 tb->page_next[n] = p->first_tb;
1158 last_first_tb = p->first_tb;
1159 p->first_tb = (TranslationBlock *)((long)tb | n);
1160 invalidate_page_bitmap(p);
1161
bellard107db442004-06-22 18:48:46 +00001162#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001163
bellard9fa3e852004-01-04 18:06:42 +00001164#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001165 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001166 target_ulong addr;
1167 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001168 int prot;
1169
bellardfd6ce8f2003-05-14 19:00:11 +00001170 /* force the host page as non writable (writes will have a
1171 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001172 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001173 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001174 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1175 addr += TARGET_PAGE_SIZE) {
1176
1177 p2 = page_find (addr >> TARGET_PAGE_BITS);
1178 if (!p2)
1179 continue;
1180 prot |= p2->flags;
1181 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001182 }
ths5fafdf22007-09-16 21:08:06 +00001183 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001184 (prot & PAGE_BITS) & ~PAGE_WRITE);
1185#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001186 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001187 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001188#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001189 }
bellard9fa3e852004-01-04 18:06:42 +00001190#else
1191 /* if some code is already present, then the pages are already
1192 protected. So we handle the case where only the first TB is
1193 allocated in a physical page */
1194 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001195 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001196 }
1197#endif
bellardd720b932004-04-25 17:57:43 +00001198
1199#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001200}
1201
1202/* Allocate a new translation block. Flush the translation buffer if
1203 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001204TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001205{
1206 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001207
bellard26a5f132008-05-28 12:30:31 +00001208 if (nb_tbs >= code_gen_max_blocks ||
1209 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001210 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001211 tb = &tbs[nb_tbs++];
1212 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001213 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001214 return tb;
1215}
1216
pbrook2e70f6e2008-06-29 01:03:05 +00001217void tb_free(TranslationBlock *tb)
1218{
thsbf20dc02008-06-30 17:22:19 +00001219 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001220 Ignore the hard cases and just back up if this TB happens to
1221 be the last one generated. */
1222 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1223 code_gen_ptr = tb->tc_ptr;
1224 nb_tbs--;
1225 }
1226}
1227
bellard9fa3e852004-01-04 18:06:42 +00001228/* add a new TB and link it to the physical page tables. phys_page2 is
1229 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001230void tb_link_page(TranslationBlock *tb,
1231 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001232{
bellard9fa3e852004-01-04 18:06:42 +00001233 unsigned int h;
1234 TranslationBlock **ptb;
1235
pbrookc8a706f2008-06-02 16:16:42 +00001236 /* Grab the mmap lock to stop another thread invalidating this TB
1237 before we are done. */
1238 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001239 /* add in the physical hash table */
1240 h = tb_phys_hash_func(phys_pc);
1241 ptb = &tb_phys_hash[h];
1242 tb->phys_hash_next = *ptb;
1243 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001244
1245 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001246 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1247 if (phys_page2 != -1)
1248 tb_alloc_page(tb, 1, phys_page2);
1249 else
1250 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001251
bellardd4e81642003-05-25 16:46:15 +00001252 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1253 tb->jmp_next[0] = NULL;
1254 tb->jmp_next[1] = NULL;
1255
1256 /* init original jump addresses */
1257 if (tb->tb_next_offset[0] != 0xffff)
1258 tb_reset_jump(tb, 0);
1259 if (tb->tb_next_offset[1] != 0xffff)
1260 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001261
1262#ifdef DEBUG_TB_CHECK
1263 tb_page_check();
1264#endif
pbrookc8a706f2008-06-02 16:16:42 +00001265 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001266}
1267
bellarda513fe12003-05-27 23:29:48 +00001268/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1269 tb[1].tc_ptr. Return NULL if not found */
1270TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1271{
1272 int m_min, m_max, m;
1273 unsigned long v;
1274 TranslationBlock *tb;
1275
1276 if (nb_tbs <= 0)
1277 return NULL;
1278 if (tc_ptr < (unsigned long)code_gen_buffer ||
1279 tc_ptr >= (unsigned long)code_gen_ptr)
1280 return NULL;
1281 /* binary search (cf Knuth) */
1282 m_min = 0;
1283 m_max = nb_tbs - 1;
1284 while (m_min <= m_max) {
1285 m = (m_min + m_max) >> 1;
1286 tb = &tbs[m];
1287 v = (unsigned long)tb->tc_ptr;
1288 if (v == tc_ptr)
1289 return tb;
1290 else if (tc_ptr < v) {
1291 m_max = m - 1;
1292 } else {
1293 m_min = m + 1;
1294 }
ths5fafdf22007-09-16 21:08:06 +00001295 }
bellarda513fe12003-05-27 23:29:48 +00001296 return &tbs[m_max];
1297}
bellard75012672003-06-21 13:11:07 +00001298
bellardea041c02003-06-25 16:16:50 +00001299static void tb_reset_jump_recursive(TranslationBlock *tb);
1300
1301static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1302{
1303 TranslationBlock *tb1, *tb_next, **ptb;
1304 unsigned int n1;
1305
1306 tb1 = tb->jmp_next[n];
1307 if (tb1 != NULL) {
1308 /* find head of list */
1309 for(;;) {
1310 n1 = (long)tb1 & 3;
1311 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1312 if (n1 == 2)
1313 break;
1314 tb1 = tb1->jmp_next[n1];
1315 }
1316 /* we are now sure now that tb jumps to tb1 */
1317 tb_next = tb1;
1318
1319 /* remove tb from the jmp_first list */
1320 ptb = &tb_next->jmp_first;
1321 for(;;) {
1322 tb1 = *ptb;
1323 n1 = (long)tb1 & 3;
1324 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1325 if (n1 == n && tb1 == tb)
1326 break;
1327 ptb = &tb1->jmp_next[n1];
1328 }
1329 *ptb = tb->jmp_next[n];
1330 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001331
bellardea041c02003-06-25 16:16:50 +00001332 /* suppress the jump to next tb in generated code */
1333 tb_reset_jump(tb, n);
1334
bellard01243112004-01-04 15:48:17 +00001335 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001336 tb_reset_jump_recursive(tb_next);
1337 }
1338}
1339
1340static void tb_reset_jump_recursive(TranslationBlock *tb)
1341{
1342 tb_reset_jump_recursive2(tb, 0);
1343 tb_reset_jump_recursive2(tb, 1);
1344}
1345
bellard1fddef42005-04-17 19:16:13 +00001346#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001347#if defined(CONFIG_USER_ONLY)
1348static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1349{
1350 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1351}
1352#else
bellardd720b932004-04-25 17:57:43 +00001353static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1354{
Anthony Liguoric227f092009-10-01 16:12:16 -05001355 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001356 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001357 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001358 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001359
pbrookc2f07f82006-04-08 17:14:56 +00001360 addr = cpu_get_phys_page_debug(env, pc);
1361 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1362 if (!p) {
1363 pd = IO_MEM_UNASSIGNED;
1364 } else {
1365 pd = p->phys_offset;
1366 }
1367 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001368 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001369}
bellardc27004e2005-01-03 23:35:10 +00001370#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001371#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001372
Paul Brookc527ee82010-03-01 03:31:14 +00001373#if defined(CONFIG_USER_ONLY)
1374void cpu_watchpoint_remove_all(CPUState *env, int mask)
1375
1376{
1377}
1378
1379int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1380 int flags, CPUWatchpoint **watchpoint)
1381{
1382 return -ENOSYS;
1383}
1384#else
pbrook6658ffb2007-03-16 23:58:11 +00001385/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001386int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1387 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001388{
aliguorib4051332008-11-18 20:14:20 +00001389 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001390 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001391
aliguorib4051332008-11-18 20:14:20 +00001392 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1393 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1394 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1395 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1396 return -EINVAL;
1397 }
aliguoria1d1bb32008-11-18 20:07:32 +00001398 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001399
aliguoria1d1bb32008-11-18 20:07:32 +00001400 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001401 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001402 wp->flags = flags;
1403
aliguori2dc9f412008-11-18 20:56:59 +00001404 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001405 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001406 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001407 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001408 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001409
pbrook6658ffb2007-03-16 23:58:11 +00001410 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001411
1412 if (watchpoint)
1413 *watchpoint = wp;
1414 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001415}
1416
aliguoria1d1bb32008-11-18 20:07:32 +00001417/* Remove a specific watchpoint. */
1418int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1419 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001420{
aliguorib4051332008-11-18 20:14:20 +00001421 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001422 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001423
Blue Swirl72cf2d42009-09-12 07:36:22 +00001424 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001425 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001426 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001427 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001428 return 0;
1429 }
1430 }
aliguoria1d1bb32008-11-18 20:07:32 +00001431 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001432}
1433
aliguoria1d1bb32008-11-18 20:07:32 +00001434/* Remove a specific watchpoint by reference. */
1435void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1436{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001437 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001438
aliguoria1d1bb32008-11-18 20:07:32 +00001439 tlb_flush_page(env, watchpoint->vaddr);
1440
1441 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001442}
1443
aliguoria1d1bb32008-11-18 20:07:32 +00001444/* Remove all matching watchpoints. */
1445void cpu_watchpoint_remove_all(CPUState *env, int mask)
1446{
aliguoric0ce9982008-11-25 22:13:57 +00001447 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001448
Blue Swirl72cf2d42009-09-12 07:36:22 +00001449 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001450 if (wp->flags & mask)
1451 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001452 }
aliguoria1d1bb32008-11-18 20:07:32 +00001453}
Paul Brookc527ee82010-03-01 03:31:14 +00001454#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001455
1456/* Add a breakpoint. */
1457int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1458 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001459{
bellard1fddef42005-04-17 19:16:13 +00001460#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001461 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001462
aliguoria1d1bb32008-11-18 20:07:32 +00001463 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001464
1465 bp->pc = pc;
1466 bp->flags = flags;
1467
aliguori2dc9f412008-11-18 20:56:59 +00001468 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001469 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001470 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001471 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001472 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001473
1474 breakpoint_invalidate(env, pc);
1475
1476 if (breakpoint)
1477 *breakpoint = bp;
1478 return 0;
1479#else
1480 return -ENOSYS;
1481#endif
1482}
1483
1484/* Remove a specific breakpoint. */
1485int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1486{
1487#if defined(TARGET_HAS_ICE)
1488 CPUBreakpoint *bp;
1489
Blue Swirl72cf2d42009-09-12 07:36:22 +00001490 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001491 if (bp->pc == pc && bp->flags == flags) {
1492 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001493 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001494 }
bellard4c3a88a2003-07-26 12:06:08 +00001495 }
aliguoria1d1bb32008-11-18 20:07:32 +00001496 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001497#else
aliguoria1d1bb32008-11-18 20:07:32 +00001498 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001499#endif
1500}
1501
aliguoria1d1bb32008-11-18 20:07:32 +00001502/* Remove a specific breakpoint by reference. */
1503void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001504{
bellard1fddef42005-04-17 19:16:13 +00001505#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001506 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001507
aliguoria1d1bb32008-11-18 20:07:32 +00001508 breakpoint_invalidate(env, breakpoint->pc);
1509
1510 qemu_free(breakpoint);
1511#endif
1512}
1513
1514/* Remove all matching breakpoints. */
1515void cpu_breakpoint_remove_all(CPUState *env, int mask)
1516{
1517#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001518 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001519
Blue Swirl72cf2d42009-09-12 07:36:22 +00001520 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001521 if (bp->flags & mask)
1522 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001523 }
bellard4c3a88a2003-07-26 12:06:08 +00001524#endif
1525}
1526
bellardc33a3462003-07-29 20:50:33 +00001527/* enable or disable single step mode. EXCP_DEBUG is returned by the
1528 CPU loop after each instruction */
1529void cpu_single_step(CPUState *env, int enabled)
1530{
bellard1fddef42005-04-17 19:16:13 +00001531#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001532 if (env->singlestep_enabled != enabled) {
1533 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001534 if (kvm_enabled())
1535 kvm_update_guest_debug(env, 0);
1536 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001537 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001538 /* XXX: only flush what is necessary */
1539 tb_flush(env);
1540 }
bellardc33a3462003-07-29 20:50:33 +00001541 }
1542#endif
1543}
1544
bellard34865132003-10-05 14:28:56 +00001545/* enable or disable low levels log */
1546void cpu_set_log(int log_flags)
1547{
1548 loglevel = log_flags;
1549 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001550 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001551 if (!logfile) {
1552 perror(logfilename);
1553 _exit(1);
1554 }
bellard9fa3e852004-01-04 18:06:42 +00001555#if !defined(CONFIG_SOFTMMU)
1556 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1557 {
blueswir1b55266b2008-09-20 08:07:15 +00001558 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001559 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1560 }
Filip Navarabf65f532009-07-27 10:02:04 -05001561#elif !defined(_WIN32)
1562 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001563 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001564#endif
pbrooke735b912007-06-30 13:53:24 +00001565 log_append = 1;
1566 }
1567 if (!loglevel && logfile) {
1568 fclose(logfile);
1569 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001570 }
1571}
1572
1573void cpu_set_log_filename(const char *filename)
1574{
1575 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001576 if (logfile) {
1577 fclose(logfile);
1578 logfile = NULL;
1579 }
1580 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001581}
bellardc33a3462003-07-29 20:50:33 +00001582
aurel323098dba2009-03-07 21:28:24 +00001583static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001584{
pbrookd5975362008-06-07 20:50:51 +00001585 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1586 problem and hope the cpu will stop of its own accord. For userspace
1587 emulation this often isn't actually as bad as it sounds. Often
1588 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001589 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001590 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001591
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001592 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001593 tb = env->current_tb;
1594 /* if the cpu is currently executing code, we must unlink it and
1595 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001596 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001597 env->current_tb = NULL;
1598 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001599 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001600 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001601}
1602
1603/* mask must never be zero, except for A20 change call */
1604void cpu_interrupt(CPUState *env, int mask)
1605{
1606 int old_mask;
1607
1608 old_mask = env->interrupt_request;
1609 env->interrupt_request |= mask;
1610
aliguori8edac962009-04-24 18:03:45 +00001611#ifndef CONFIG_USER_ONLY
1612 /*
1613 * If called from iothread context, wake the target cpu in
1614 * case its halted.
1615 */
1616 if (!qemu_cpu_self(env)) {
1617 qemu_cpu_kick(env);
1618 return;
1619 }
1620#endif
1621
pbrook2e70f6e2008-06-29 01:03:05 +00001622 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001623 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001624#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001625 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001626 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001627 cpu_abort(env, "Raised interrupt while not in I/O function");
1628 }
1629#endif
1630 } else {
aurel323098dba2009-03-07 21:28:24 +00001631 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001632 }
1633}
1634
bellardb54ad042004-05-20 13:42:52 +00001635void cpu_reset_interrupt(CPUState *env, int mask)
1636{
1637 env->interrupt_request &= ~mask;
1638}
1639
aurel323098dba2009-03-07 21:28:24 +00001640void cpu_exit(CPUState *env)
1641{
1642 env->exit_request = 1;
1643 cpu_unlink_tb(env);
1644}
1645
blueswir1c7cd6a32008-10-02 18:27:46 +00001646const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001647 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001648 "show generated host assembly code for each compiled TB" },
1649 { CPU_LOG_TB_IN_ASM, "in_asm",
1650 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001651 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001652 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001653 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001654 "show micro ops "
1655#ifdef TARGET_I386
1656 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001657#endif
blueswir1e01a1152008-03-14 17:37:11 +00001658 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001659 { CPU_LOG_INT, "int",
1660 "show interrupts/exceptions in short format" },
1661 { CPU_LOG_EXEC, "exec",
1662 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001663 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001664 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001665#ifdef TARGET_I386
1666 { CPU_LOG_PCALL, "pcall",
1667 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001668 { CPU_LOG_RESET, "cpu_reset",
1669 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001670#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001671#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001672 { CPU_LOG_IOPORT, "ioport",
1673 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001674#endif
bellardf193c792004-03-21 17:06:25 +00001675 { 0, NULL, NULL },
1676};
1677
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001678#ifndef CONFIG_USER_ONLY
1679static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1680 = QLIST_HEAD_INITIALIZER(memory_client_list);
1681
1682static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1683 ram_addr_t size,
1684 ram_addr_t phys_offset)
1685{
1686 CPUPhysMemoryClient *client;
1687 QLIST_FOREACH(client, &memory_client_list, list) {
1688 client->set_memory(client, start_addr, size, phys_offset);
1689 }
1690}
1691
1692static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1693 target_phys_addr_t end)
1694{
1695 CPUPhysMemoryClient *client;
1696 QLIST_FOREACH(client, &memory_client_list, list) {
1697 int r = client->sync_dirty_bitmap(client, start, end);
1698 if (r < 0)
1699 return r;
1700 }
1701 return 0;
1702}
1703
1704static int cpu_notify_migration_log(int enable)
1705{
1706 CPUPhysMemoryClient *client;
1707 QLIST_FOREACH(client, &memory_client_list, list) {
1708 int r = client->migration_log(client, enable);
1709 if (r < 0)
1710 return r;
1711 }
1712 return 0;
1713}
1714
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001715static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1716 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001717{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001718 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001719
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001720 if (*lp == NULL) {
1721 return;
1722 }
1723 if (level == 0) {
1724 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001725 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001726 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1727 client->set_memory(client, pd[i].region_offset,
1728 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001729 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001730 }
1731 } else {
1732 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001733 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001734 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001735 }
1736 }
1737}
1738
1739static void phys_page_for_each(CPUPhysMemoryClient *client)
1740{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001741 int i;
1742 for (i = 0; i < P_L1_SIZE; ++i) {
1743 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1744 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001745 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001746}
1747
1748void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1749{
1750 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1751 phys_page_for_each(client);
1752}
1753
1754void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1755{
1756 QLIST_REMOVE(client, list);
1757}
1758#endif
1759
bellardf193c792004-03-21 17:06:25 +00001760static int cmp1(const char *s1, int n, const char *s2)
1761{
1762 if (strlen(s2) != n)
1763 return 0;
1764 return memcmp(s1, s2, n) == 0;
1765}
ths3b46e622007-09-17 08:09:54 +00001766
bellardf193c792004-03-21 17:06:25 +00001767/* takes a comma separated list of log masks. Return 0 if error. */
1768int cpu_str_to_log_mask(const char *str)
1769{
blueswir1c7cd6a32008-10-02 18:27:46 +00001770 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001771 int mask;
1772 const char *p, *p1;
1773
1774 p = str;
1775 mask = 0;
1776 for(;;) {
1777 p1 = strchr(p, ',');
1778 if (!p1)
1779 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001780 if(cmp1(p,p1-p,"all")) {
1781 for(item = cpu_log_items; item->mask != 0; item++) {
1782 mask |= item->mask;
1783 }
1784 } else {
bellardf193c792004-03-21 17:06:25 +00001785 for(item = cpu_log_items; item->mask != 0; item++) {
1786 if (cmp1(p, p1 - p, item->name))
1787 goto found;
1788 }
1789 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001790 }
bellardf193c792004-03-21 17:06:25 +00001791 found:
1792 mask |= item->mask;
1793 if (*p1 != ',')
1794 break;
1795 p = p1 + 1;
1796 }
1797 return mask;
1798}
bellardea041c02003-06-25 16:16:50 +00001799
bellard75012672003-06-21 13:11:07 +00001800void cpu_abort(CPUState *env, const char *fmt, ...)
1801{
1802 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001803 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001804
1805 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001806 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001807 fprintf(stderr, "qemu: fatal: ");
1808 vfprintf(stderr, fmt, ap);
1809 fprintf(stderr, "\n");
1810#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001811 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1812#else
1813 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001814#endif
aliguori93fcfe32009-01-15 22:34:14 +00001815 if (qemu_log_enabled()) {
1816 qemu_log("qemu: fatal: ");
1817 qemu_log_vprintf(fmt, ap2);
1818 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001819#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001820 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001821#else
aliguori93fcfe32009-01-15 22:34:14 +00001822 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001823#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001824 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001825 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001826 }
pbrook493ae1f2007-11-23 16:53:59 +00001827 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001828 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001829#if defined(CONFIG_USER_ONLY)
1830 {
1831 struct sigaction act;
1832 sigfillset(&act.sa_mask);
1833 act.sa_handler = SIG_DFL;
1834 sigaction(SIGABRT, &act, NULL);
1835 }
1836#endif
bellard75012672003-06-21 13:11:07 +00001837 abort();
1838}
1839
thsc5be9f02007-02-28 20:20:53 +00001840CPUState *cpu_copy(CPUState *env)
1841{
ths01ba9812007-12-09 02:22:57 +00001842 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001843 CPUState *next_cpu = new_env->next_cpu;
1844 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001845#if defined(TARGET_HAS_ICE)
1846 CPUBreakpoint *bp;
1847 CPUWatchpoint *wp;
1848#endif
1849
thsc5be9f02007-02-28 20:20:53 +00001850 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001851
1852 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001853 new_env->next_cpu = next_cpu;
1854 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001855
1856 /* Clone all break/watchpoints.
1857 Note: Once we support ptrace with hw-debug register access, make sure
1858 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001859 QTAILQ_INIT(&env->breakpoints);
1860 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001861#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001862 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001863 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1864 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001865 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001866 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1867 wp->flags, NULL);
1868 }
1869#endif
1870
thsc5be9f02007-02-28 20:20:53 +00001871 return new_env;
1872}
1873
bellard01243112004-01-04 15:48:17 +00001874#if !defined(CONFIG_USER_ONLY)
1875
edgar_igl5c751e92008-05-06 08:44:21 +00001876static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1877{
1878 unsigned int i;
1879
1880 /* Discard jump cache entries for any tb which might potentially
1881 overlap the flushed page. */
1882 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1883 memset (&env->tb_jmp_cache[i], 0,
1884 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1885
1886 i = tb_jmp_cache_hash_page(addr);
1887 memset (&env->tb_jmp_cache[i], 0,
1888 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1889}
1890
Igor Kovalenko08738982009-07-12 02:15:40 +04001891static CPUTLBEntry s_cputlb_empty_entry = {
1892 .addr_read = -1,
1893 .addr_write = -1,
1894 .addr_code = -1,
1895 .addend = -1,
1896};
1897
bellardee8b7022004-02-03 23:35:10 +00001898/* NOTE: if flush_global is true, also flush global entries (not
1899 implemented yet) */
1900void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001901{
bellard33417e72003-08-10 21:47:01 +00001902 int i;
bellard01243112004-01-04 15:48:17 +00001903
bellard9fa3e852004-01-04 18:06:42 +00001904#if defined(DEBUG_TLB)
1905 printf("tlb_flush:\n");
1906#endif
bellard01243112004-01-04 15:48:17 +00001907 /* must reset current TB so that interrupts cannot modify the
1908 links while we are modifying them */
1909 env->current_tb = NULL;
1910
bellard33417e72003-08-10 21:47:01 +00001911 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001912 int mmu_idx;
1913 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001914 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001915 }
bellard33417e72003-08-10 21:47:01 +00001916 }
bellard9fa3e852004-01-04 18:06:42 +00001917
bellard8a40a182005-11-20 10:35:40 +00001918 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001919
Paul Brookd4c430a2010-03-17 02:14:28 +00001920 env->tlb_flush_addr = -1;
1921 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001922 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001923}
1924
bellard274da6b2004-05-20 21:56:27 +00001925static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001926{
ths5fafdf22007-09-16 21:08:06 +00001927 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001928 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001929 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001930 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001931 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001932 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001933 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001934 }
bellard61382a52003-10-27 21:22:23 +00001935}
1936
bellard2e126692004-04-25 21:28:44 +00001937void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001938{
bellard8a40a182005-11-20 10:35:40 +00001939 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001940 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001941
bellard9fa3e852004-01-04 18:06:42 +00001942#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001943 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001944#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001945 /* Check if we need to flush due to large pages. */
1946 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1947#if defined(DEBUG_TLB)
1948 printf("tlb_flush_page: forced full flush ("
1949 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
1950 env->tlb_flush_addr, env->tlb_flush_mask);
1951#endif
1952 tlb_flush(env, 1);
1953 return;
1954 }
bellard01243112004-01-04 15:48:17 +00001955 /* must reset current TB so that interrupts cannot modify the
1956 links while we are modifying them */
1957 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001958
bellard61382a52003-10-27 21:22:23 +00001959 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001960 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001961 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1962 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001963
edgar_igl5c751e92008-05-06 08:44:21 +00001964 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001965}
1966
bellard9fa3e852004-01-04 18:06:42 +00001967/* update the TLBs so that writes to code in the virtual page 'addr'
1968 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001969static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001970{
ths5fafdf22007-09-16 21:08:06 +00001971 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001972 ram_addr + TARGET_PAGE_SIZE,
1973 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001974}
1975
bellard9fa3e852004-01-04 18:06:42 +00001976/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001977 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001978static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001979 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001980{
bellard3a7d9292005-08-21 09:26:42 +00001981 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001982}
1983
ths5fafdf22007-09-16 21:08:06 +00001984static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001985 unsigned long start, unsigned long length)
1986{
1987 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001988 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1989 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001990 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001991 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001992 }
1993 }
1994}
1995
pbrook5579c7f2009-04-11 14:47:08 +00001996/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05001997void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001998 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001999{
2000 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002001 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00002002 int i, mask, len;
2003 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00002004
2005 start &= TARGET_PAGE_MASK;
2006 end = TARGET_PAGE_ALIGN(end);
2007
2008 length = end - start;
2009 if (length == 0)
2010 return;
bellard0a962c02005-02-10 22:00:27 +00002011 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00002012 mask = ~dirty_flags;
2013 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
2014 for(i = 0; i < len; i++)
2015 p[i] &= mask;
2016
bellard1ccde1c2004-02-06 19:46:14 +00002017 /* we modify the TLB cache so that the dirty bit will be set again
2018 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002019 start1 = (unsigned long)qemu_get_ram_ptr(start);
2020 /* Chek that we don't span multiple blocks - this breaks the
2021 address comparisons below. */
2022 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2023 != (end - 1) - start) {
2024 abort();
2025 }
2026
bellard6a00d602005-11-21 23:25:50 +00002027 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002028 int mmu_idx;
2029 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2030 for(i = 0; i < CPU_TLB_SIZE; i++)
2031 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2032 start1, length);
2033 }
bellard6a00d602005-11-21 23:25:50 +00002034 }
bellard1ccde1c2004-02-06 19:46:14 +00002035}
2036
aliguori74576192008-10-06 14:02:03 +00002037int cpu_physical_memory_set_dirty_tracking(int enable)
2038{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002039 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002040 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002041 ret = cpu_notify_migration_log(!!enable);
2042 return ret;
aliguori74576192008-10-06 14:02:03 +00002043}
2044
2045int cpu_physical_memory_get_dirty_tracking(void)
2046{
2047 return in_migration;
2048}
2049
Anthony Liguoric227f092009-10-01 16:12:16 -05002050int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2051 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002052{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002053 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002054
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002055 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002056 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002057}
2058
bellard3a7d9292005-08-21 09:26:42 +00002059static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2060{
Anthony Liguoric227f092009-10-01 16:12:16 -05002061 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002062 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002063
bellard84b7b8e2005-11-28 21:19:04 +00002064 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002065 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2066 + tlb_entry->addend);
2067 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002068 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002069 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002070 }
2071 }
2072}
2073
2074/* update the TLB according to the current state of the dirty bits */
2075void cpu_tlb_update_dirty(CPUState *env)
2076{
2077 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002078 int mmu_idx;
2079 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2080 for(i = 0; i < CPU_TLB_SIZE; i++)
2081 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2082 }
bellard3a7d9292005-08-21 09:26:42 +00002083}
2084
pbrook0f459d12008-06-09 00:20:13 +00002085static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002086{
pbrook0f459d12008-06-09 00:20:13 +00002087 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2088 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002089}
2090
pbrook0f459d12008-06-09 00:20:13 +00002091/* update the TLB corresponding to virtual page vaddr
2092 so that it is no longer dirty */
2093static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002094{
bellard1ccde1c2004-02-06 19:46:14 +00002095 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002096 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002097
pbrook0f459d12008-06-09 00:20:13 +00002098 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002099 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002100 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2101 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002102}
2103
Paul Brookd4c430a2010-03-17 02:14:28 +00002104/* Our TLB does not support large pages, so remember the area covered by
2105 large pages and trigger a full TLB flush if these are invalidated. */
2106static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2107 target_ulong size)
2108{
2109 target_ulong mask = ~(size - 1);
2110
2111 if (env->tlb_flush_addr == (target_ulong)-1) {
2112 env->tlb_flush_addr = vaddr & mask;
2113 env->tlb_flush_mask = mask;
2114 return;
2115 }
2116 /* Extend the existing region to include the new page.
2117 This is a compromise between unnecessary flushes and the cost
2118 of maintaining a full variable size TLB. */
2119 mask &= env->tlb_flush_mask;
2120 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2121 mask <<= 1;
2122 }
2123 env->tlb_flush_addr &= mask;
2124 env->tlb_flush_mask = mask;
2125}
2126
2127/* Add a new TLB entry. At most one entry for a given virtual address
2128 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2129 supplied size is only used by tlb_flush_page. */
2130void tlb_set_page(CPUState *env, target_ulong vaddr,
2131 target_phys_addr_t paddr, int prot,
2132 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002133{
bellard92e873b2004-05-21 14:52:29 +00002134 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002135 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002136 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002137 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002138 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002139 target_phys_addr_t addend;
bellard84b7b8e2005-11-28 21:19:04 +00002140 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002141 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002142 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002143
Paul Brookd4c430a2010-03-17 02:14:28 +00002144 assert(size >= TARGET_PAGE_SIZE);
2145 if (size != TARGET_PAGE_SIZE) {
2146 tlb_add_large_page(env, vaddr, size);
2147 }
bellard92e873b2004-05-21 14:52:29 +00002148 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002149 if (!p) {
2150 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002151 } else {
2152 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002153 }
2154#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002155 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2156 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002157#endif
2158
pbrook0f459d12008-06-09 00:20:13 +00002159 address = vaddr;
2160 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2161 /* IO memory case (romd handled later) */
2162 address |= TLB_MMIO;
2163 }
pbrook5579c7f2009-04-11 14:47:08 +00002164 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002165 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2166 /* Normal RAM. */
2167 iotlb = pd & TARGET_PAGE_MASK;
2168 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2169 iotlb |= IO_MEM_NOTDIRTY;
2170 else
2171 iotlb |= IO_MEM_ROM;
2172 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002173 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002174 It would be nice to pass an offset from the base address
2175 of that region. This would avoid having to special case RAM,
2176 and avoid full address decoding in every device.
2177 We can't use the high bits of pd for this because
2178 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002179 iotlb = (pd & ~TARGET_PAGE_MASK);
2180 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002181 iotlb += p->region_offset;
2182 } else {
2183 iotlb += paddr;
2184 }
pbrook0f459d12008-06-09 00:20:13 +00002185 }
pbrook6658ffb2007-03-16 23:58:11 +00002186
pbrook0f459d12008-06-09 00:20:13 +00002187 code_address = address;
2188 /* Make accesses to pages with watchpoints go via the
2189 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002190 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002191 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002192 iotlb = io_mem_watch + paddr;
2193 /* TODO: The memory case can be optimized by not trapping
2194 reads of pages with a write breakpoint. */
2195 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002196 }
pbrook0f459d12008-06-09 00:20:13 +00002197 }
balrogd79acba2007-06-26 20:01:13 +00002198
pbrook0f459d12008-06-09 00:20:13 +00002199 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2200 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2201 te = &env->tlb_table[mmu_idx][index];
2202 te->addend = addend - vaddr;
2203 if (prot & PAGE_READ) {
2204 te->addr_read = address;
2205 } else {
2206 te->addr_read = -1;
2207 }
edgar_igl5c751e92008-05-06 08:44:21 +00002208
pbrook0f459d12008-06-09 00:20:13 +00002209 if (prot & PAGE_EXEC) {
2210 te->addr_code = code_address;
2211 } else {
2212 te->addr_code = -1;
2213 }
2214 if (prot & PAGE_WRITE) {
2215 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2216 (pd & IO_MEM_ROMD)) {
2217 /* Write access calls the I/O callback. */
2218 te->addr_write = address | TLB_MMIO;
2219 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2220 !cpu_physical_memory_is_dirty(pd)) {
2221 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002222 } else {
pbrook0f459d12008-06-09 00:20:13 +00002223 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002224 }
pbrook0f459d12008-06-09 00:20:13 +00002225 } else {
2226 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002227 }
bellard9fa3e852004-01-04 18:06:42 +00002228}
2229
bellard01243112004-01-04 15:48:17 +00002230#else
2231
bellardee8b7022004-02-03 23:35:10 +00002232void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002233{
2234}
2235
bellard2e126692004-04-25 21:28:44 +00002236void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002237{
2238}
2239
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002240/*
2241 * Walks guest process memory "regions" one by one
2242 * and calls callback function 'fn' for each region.
2243 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002244
2245struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002246{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002247 walk_memory_regions_fn fn;
2248 void *priv;
2249 unsigned long start;
2250 int prot;
2251};
bellard9fa3e852004-01-04 18:06:42 +00002252
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002253static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002254 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002255{
2256 if (data->start != -1ul) {
2257 int rc = data->fn(data->priv, data->start, end, data->prot);
2258 if (rc != 0) {
2259 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002260 }
bellard33417e72003-08-10 21:47:01 +00002261 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002262
2263 data->start = (new_prot ? end : -1ul);
2264 data->prot = new_prot;
2265
2266 return 0;
2267}
2268
2269static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002270 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002271{
Paul Brookb480d9b2010-03-12 23:23:29 +00002272 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002273 int i, rc;
2274
2275 if (*lp == NULL) {
2276 return walk_memory_regions_end(data, base, 0);
2277 }
2278
2279 if (level == 0) {
2280 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002281 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002282 int prot = pd[i].flags;
2283
2284 pa = base | (i << TARGET_PAGE_BITS);
2285 if (prot != data->prot) {
2286 rc = walk_memory_regions_end(data, pa, prot);
2287 if (rc != 0) {
2288 return rc;
2289 }
2290 }
2291 }
2292 } else {
2293 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002294 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002295 pa = base | ((abi_ulong)i <<
2296 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002297 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2298 if (rc != 0) {
2299 return rc;
2300 }
2301 }
2302 }
2303
2304 return 0;
2305}
2306
2307int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2308{
2309 struct walk_memory_regions_data data;
2310 unsigned long i;
2311
2312 data.fn = fn;
2313 data.priv = priv;
2314 data.start = -1ul;
2315 data.prot = 0;
2316
2317 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002318 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002319 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2320 if (rc != 0) {
2321 return rc;
2322 }
2323 }
2324
2325 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002326}
2327
Paul Brookb480d9b2010-03-12 23:23:29 +00002328static int dump_region(void *priv, abi_ulong start,
2329 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002330{
2331 FILE *f = (FILE *)priv;
2332
Paul Brookb480d9b2010-03-12 23:23:29 +00002333 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2334 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002335 start, end, end - start,
2336 ((prot & PAGE_READ) ? 'r' : '-'),
2337 ((prot & PAGE_WRITE) ? 'w' : '-'),
2338 ((prot & PAGE_EXEC) ? 'x' : '-'));
2339
2340 return (0);
2341}
2342
2343/* dump memory mappings */
2344void page_dump(FILE *f)
2345{
2346 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2347 "start", "end", "size", "prot");
2348 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002349}
2350
pbrook53a59602006-03-25 19:31:22 +00002351int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002352{
bellard9fa3e852004-01-04 18:06:42 +00002353 PageDesc *p;
2354
2355 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002356 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002357 return 0;
2358 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002359}
2360
Richard Henderson376a7902010-03-10 15:57:04 -08002361/* Modify the flags of a page and invalidate the code if necessary.
2362 The flag PAGE_WRITE_ORG is positioned automatically depending
2363 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002364void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002365{
Richard Henderson376a7902010-03-10 15:57:04 -08002366 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002367
Richard Henderson376a7902010-03-10 15:57:04 -08002368 /* This function should never be called with addresses outside the
2369 guest address space. If this assert fires, it probably indicates
2370 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002371#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2372 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002373#endif
2374 assert(start < end);
2375
bellard9fa3e852004-01-04 18:06:42 +00002376 start = start & TARGET_PAGE_MASK;
2377 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002378
2379 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002380 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002381 }
2382
2383 for (addr = start, len = end - start;
2384 len != 0;
2385 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2386 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2387
2388 /* If the write protection bit is set, then we invalidate
2389 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002390 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002391 (flags & PAGE_WRITE) &&
2392 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002393 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002394 }
2395 p->flags = flags;
2396 }
bellard9fa3e852004-01-04 18:06:42 +00002397}
2398
ths3d97b402007-11-02 19:02:07 +00002399int page_check_range(target_ulong start, target_ulong len, int flags)
2400{
2401 PageDesc *p;
2402 target_ulong end;
2403 target_ulong addr;
2404
Richard Henderson376a7902010-03-10 15:57:04 -08002405 /* This function should never be called with addresses outside the
2406 guest address space. If this assert fires, it probably indicates
2407 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002408#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2409 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002410#endif
2411
2412 if (start + len - 1 < start) {
2413 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002414 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002415 }
balrog55f280c2008-10-28 10:24:11 +00002416
ths3d97b402007-11-02 19:02:07 +00002417 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2418 start = start & TARGET_PAGE_MASK;
2419
Richard Henderson376a7902010-03-10 15:57:04 -08002420 for (addr = start, len = end - start;
2421 len != 0;
2422 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002423 p = page_find(addr >> TARGET_PAGE_BITS);
2424 if( !p )
2425 return -1;
2426 if( !(p->flags & PAGE_VALID) )
2427 return -1;
2428
bellarddae32702007-11-14 10:51:00 +00002429 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002430 return -1;
bellarddae32702007-11-14 10:51:00 +00002431 if (flags & PAGE_WRITE) {
2432 if (!(p->flags & PAGE_WRITE_ORG))
2433 return -1;
2434 /* unprotect the page if it was put read-only because it
2435 contains translated code */
2436 if (!(p->flags & PAGE_WRITE)) {
2437 if (!page_unprotect(addr, 0, NULL))
2438 return -1;
2439 }
2440 return 0;
2441 }
ths3d97b402007-11-02 19:02:07 +00002442 }
2443 return 0;
2444}
2445
bellard9fa3e852004-01-04 18:06:42 +00002446/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002447 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002448int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002449{
2450 unsigned int page_index, prot, pindex;
2451 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002452 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002453
pbrookc8a706f2008-06-02 16:16:42 +00002454 /* Technically this isn't safe inside a signal handler. However we
2455 know this only ever happens in a synchronous SEGV handler, so in
2456 practice it seems to be ok. */
2457 mmap_lock();
2458
bellard83fb7ad2004-07-05 21:25:26 +00002459 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002460 page_index = host_start >> TARGET_PAGE_BITS;
2461 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002462 if (!p1) {
2463 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002464 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002465 }
bellard83fb7ad2004-07-05 21:25:26 +00002466 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002467 p = p1;
2468 prot = 0;
2469 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2470 prot |= p->flags;
2471 p++;
2472 }
2473 /* if the page was really writable, then we change its
2474 protection back to writable */
2475 if (prot & PAGE_WRITE_ORG) {
2476 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2477 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002478 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002479 (prot & PAGE_BITS) | PAGE_WRITE);
2480 p1[pindex].flags |= PAGE_WRITE;
2481 /* and since the content will be modified, we must invalidate
2482 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002483 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002484#ifdef DEBUG_TB_CHECK
2485 tb_invalidate_check(address);
2486#endif
pbrookc8a706f2008-06-02 16:16:42 +00002487 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002488 return 1;
2489 }
2490 }
pbrookc8a706f2008-06-02 16:16:42 +00002491 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002492 return 0;
2493}
2494
bellard6a00d602005-11-21 23:25:50 +00002495static inline void tlb_set_dirty(CPUState *env,
2496 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002497{
2498}
bellard9fa3e852004-01-04 18:06:42 +00002499#endif /* defined(CONFIG_USER_ONLY) */
2500
pbrooke2eef172008-06-08 01:09:01 +00002501#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002502
Paul Brookc04b2b72010-03-01 03:31:14 +00002503#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2504typedef struct subpage_t {
2505 target_phys_addr_t base;
2506 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
2507 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
2508 void *opaque[TARGET_PAGE_SIZE][2][4];
2509 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
2510} subpage_t;
2511
Anthony Liguoric227f092009-10-01 16:12:16 -05002512static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2513 ram_addr_t memory, ram_addr_t region_offset);
2514static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2515 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002516#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2517 need_subpage) \
2518 do { \
2519 if (addr > start_addr) \
2520 start_addr2 = 0; \
2521 else { \
2522 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2523 if (start_addr2 > 0) \
2524 need_subpage = 1; \
2525 } \
2526 \
blueswir149e9fba2007-05-30 17:25:06 +00002527 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002528 end_addr2 = TARGET_PAGE_SIZE - 1; \
2529 else { \
2530 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2531 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2532 need_subpage = 1; \
2533 } \
2534 } while (0)
2535
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002536/* register physical memory.
2537 For RAM, 'size' must be a multiple of the target page size.
2538 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002539 io memory page. The address used when calling the IO function is
2540 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002541 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002542 before calculating this offset. This should not be a problem unless
2543 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002544void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2545 ram_addr_t size,
2546 ram_addr_t phys_offset,
2547 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002548{
Anthony Liguoric227f092009-10-01 16:12:16 -05002549 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002550 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002551 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002552 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002553 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002554
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002555 cpu_notify_set_memory(start_addr, size, phys_offset);
2556
pbrook67c4d232009-02-23 13:16:07 +00002557 if (phys_offset == IO_MEM_UNASSIGNED) {
2558 region_offset = start_addr;
2559 }
pbrook8da3ff12008-12-01 18:59:50 +00002560 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002561 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002562 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002563 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002564 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2565 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002566 ram_addr_t orig_memory = p->phys_offset;
2567 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002568 int need_subpage = 0;
2569
2570 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2571 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002572 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002573 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2574 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002575 &p->phys_offset, orig_memory,
2576 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002577 } else {
2578 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2579 >> IO_MEM_SHIFT];
2580 }
pbrook8da3ff12008-12-01 18:59:50 +00002581 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2582 region_offset);
2583 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002584 } else {
2585 p->phys_offset = phys_offset;
2586 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2587 (phys_offset & IO_MEM_ROMD))
2588 phys_offset += TARGET_PAGE_SIZE;
2589 }
2590 } else {
2591 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2592 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002593 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002594 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002595 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002596 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002597 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002598 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002599 int need_subpage = 0;
2600
2601 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2602 end_addr2, need_subpage);
2603
blueswir14254fab2008-01-01 16:57:19 +00002604 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002605 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002606 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002607 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002608 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002609 phys_offset, region_offset);
2610 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002611 }
2612 }
2613 }
pbrook8da3ff12008-12-01 18:59:50 +00002614 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002615 }
ths3b46e622007-09-17 08:09:54 +00002616
bellard9d420372006-06-25 22:25:22 +00002617 /* since each CPU stores ram addresses in its TLB cache, we must
2618 reset the modified entries */
2619 /* XXX: slow ! */
2620 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2621 tlb_flush(env, 1);
2622 }
bellard33417e72003-08-10 21:47:01 +00002623}
2624
bellardba863452006-09-24 18:41:10 +00002625/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002626ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002627{
2628 PhysPageDesc *p;
2629
2630 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2631 if (!p)
2632 return IO_MEM_UNASSIGNED;
2633 return p->phys_offset;
2634}
2635
Anthony Liguoric227f092009-10-01 16:12:16 -05002636void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002637{
2638 if (kvm_enabled())
2639 kvm_coalesce_mmio_region(addr, size);
2640}
2641
Anthony Liguoric227f092009-10-01 16:12:16 -05002642void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002643{
2644 if (kvm_enabled())
2645 kvm_uncoalesce_mmio_region(addr, size);
2646}
2647
Sheng Yang62a27442010-01-26 19:21:16 +08002648void qemu_flush_coalesced_mmio_buffer(void)
2649{
2650 if (kvm_enabled())
2651 kvm_flush_coalesced_mmio_buffer();
2652}
2653
Marcelo Tosattic9027602010-03-01 20:25:08 -03002654#if defined(__linux__) && !defined(TARGET_S390X)
2655
2656#include <sys/vfs.h>
2657
2658#define HUGETLBFS_MAGIC 0x958458f6
2659
2660static long gethugepagesize(const char *path)
2661{
2662 struct statfs fs;
2663 int ret;
2664
2665 do {
2666 ret = statfs(path, &fs);
2667 } while (ret != 0 && errno == EINTR);
2668
2669 if (ret != 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002670 perror(path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002671 return 0;
2672 }
2673
2674 if (fs.f_type != HUGETLBFS_MAGIC)
2675 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2676
2677 return fs.f_bsize;
2678}
2679
2680static void *file_ram_alloc(ram_addr_t memory, const char *path)
2681{
2682 char *filename;
2683 void *area;
2684 int fd;
2685#ifdef MAP_POPULATE
2686 int flags;
2687#endif
2688 unsigned long hpagesize;
2689
2690 hpagesize = gethugepagesize(path);
2691 if (!hpagesize) {
2692 return NULL;
2693 }
2694
2695 if (memory < hpagesize) {
2696 return NULL;
2697 }
2698
2699 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2700 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2701 return NULL;
2702 }
2703
2704 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2705 return NULL;
2706 }
2707
2708 fd = mkstemp(filename);
2709 if (fd < 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002710 perror("unable to create backing store for hugepages");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002711 free(filename);
2712 return NULL;
2713 }
2714 unlink(filename);
2715 free(filename);
2716
2717 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2718
2719 /*
2720 * ftruncate is not supported by hugetlbfs in older
2721 * hosts, so don't bother bailing out on errors.
2722 * If anything goes wrong with it under other filesystems,
2723 * mmap will fail.
2724 */
2725 if (ftruncate(fd, memory))
2726 perror("ftruncate");
2727
2728#ifdef MAP_POPULATE
2729 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2730 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2731 * to sidestep this quirk.
2732 */
2733 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2734 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2735#else
2736 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2737#endif
2738 if (area == MAP_FAILED) {
2739 perror("file_ram_alloc: can't mmap RAM pages");
2740 close(fd);
2741 return (NULL);
2742 }
2743 return area;
2744}
2745#endif
2746
Anthony Liguoric227f092009-10-01 16:12:16 -05002747ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002748{
2749 RAMBlock *new_block;
2750
pbrook94a6b542009-04-11 17:15:54 +00002751 size = TARGET_PAGE_ALIGN(size);
2752 new_block = qemu_malloc(sizeof(*new_block));
2753
Marcelo Tosattic9027602010-03-01 20:25:08 -03002754 if (mem_path) {
2755#if defined (__linux__) && !defined(TARGET_S390X)
2756 new_block->host = file_ram_alloc(size, mem_path);
2757 if (!new_block->host)
2758 exit(1);
Alexander Graf6b024942009-12-05 12:44:25 +01002759#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002760 fprintf(stderr, "-mem-path option unsupported\n");
2761 exit(1);
2762#endif
2763 } else {
2764#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2765 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2766 new_block->host = mmap((void*)0x1000000, size,
2767 PROT_EXEC|PROT_READ|PROT_WRITE,
2768 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2769#else
2770 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002771#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002772#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002773 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002774#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002775 }
pbrook94a6b542009-04-11 17:15:54 +00002776 new_block->offset = last_ram_offset;
2777 new_block->length = size;
2778
2779 new_block->next = ram_blocks;
2780 ram_blocks = new_block;
2781
2782 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2783 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2784 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2785 0xff, size >> TARGET_PAGE_BITS);
2786
2787 last_ram_offset += size;
2788
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002789 if (kvm_enabled())
2790 kvm_setup_guest_memory(new_block->host, size);
2791
pbrook94a6b542009-04-11 17:15:54 +00002792 return new_block->offset;
2793}
bellarde9a1ab12007-02-08 23:08:38 +00002794
Anthony Liguoric227f092009-10-01 16:12:16 -05002795void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002796{
pbrook94a6b542009-04-11 17:15:54 +00002797 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002798}
2799
pbrookdc828ca2009-04-09 22:21:07 +00002800/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002801 With the exception of the softmmu code in this file, this should
2802 only be used for local memory (e.g. video ram) that the device owns,
2803 and knows it isn't going to access beyond the end of the block.
2804
2805 It should not be used for general purpose DMA.
2806 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2807 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002808void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002809{
pbrook94a6b542009-04-11 17:15:54 +00002810 RAMBlock *prev;
2811 RAMBlock **prevp;
2812 RAMBlock *block;
2813
pbrook94a6b542009-04-11 17:15:54 +00002814 prev = NULL;
2815 prevp = &ram_blocks;
2816 block = ram_blocks;
2817 while (block && (block->offset > addr
2818 || block->offset + block->length <= addr)) {
2819 if (prev)
2820 prevp = &prev->next;
2821 prev = block;
2822 block = block->next;
2823 }
2824 if (!block) {
2825 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2826 abort();
2827 }
2828 /* Move this entry to to start of the list. */
2829 if (prev) {
2830 prev->next = block->next;
2831 block->next = *prevp;
2832 *prevp = block;
2833 }
2834 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002835}
2836
pbrook5579c7f2009-04-11 14:47:08 +00002837/* Some of the softmmu routines need to translate from a host pointer
2838 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002839ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002840{
pbrook94a6b542009-04-11 17:15:54 +00002841 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002842 RAMBlock *block;
2843 uint8_t *host = ptr;
2844
pbrook94a6b542009-04-11 17:15:54 +00002845 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002846 block = ram_blocks;
2847 while (block && (block->host > host
2848 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002849 prev = block;
2850 block = block->next;
2851 }
2852 if (!block) {
2853 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2854 abort();
2855 }
2856 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002857}
2858
Anthony Liguoric227f092009-10-01 16:12:16 -05002859static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002860{
pbrook67d3b952006-12-18 05:03:52 +00002861#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002862 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002863#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002864#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002865 do_unassigned_access(addr, 0, 0, 0, 1);
2866#endif
2867 return 0;
2868}
2869
Anthony Liguoric227f092009-10-01 16:12:16 -05002870static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002871{
2872#ifdef DEBUG_UNASSIGNED
2873 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2874#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002875#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002876 do_unassigned_access(addr, 0, 0, 0, 2);
2877#endif
2878 return 0;
2879}
2880
Anthony Liguoric227f092009-10-01 16:12:16 -05002881static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002882{
2883#ifdef DEBUG_UNASSIGNED
2884 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2885#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002886#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002887 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002888#endif
bellard33417e72003-08-10 21:47:01 +00002889 return 0;
2890}
2891
Anthony Liguoric227f092009-10-01 16:12:16 -05002892static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002893{
pbrook67d3b952006-12-18 05:03:52 +00002894#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002895 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002896#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002897#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002898 do_unassigned_access(addr, 1, 0, 0, 1);
2899#endif
2900}
2901
Anthony Liguoric227f092009-10-01 16:12:16 -05002902static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002903{
2904#ifdef DEBUG_UNASSIGNED
2905 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2906#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002907#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002908 do_unassigned_access(addr, 1, 0, 0, 2);
2909#endif
2910}
2911
Anthony Liguoric227f092009-10-01 16:12:16 -05002912static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002913{
2914#ifdef DEBUG_UNASSIGNED
2915 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2916#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002917#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002918 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002919#endif
bellard33417e72003-08-10 21:47:01 +00002920}
2921
Blue Swirld60efc62009-08-25 18:29:31 +00002922static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002923 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002924 unassigned_mem_readw,
2925 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002926};
2927
Blue Swirld60efc62009-08-25 18:29:31 +00002928static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002929 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002930 unassigned_mem_writew,
2931 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002932};
2933
Anthony Liguoric227f092009-10-01 16:12:16 -05002934static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002935 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002936{
bellard3a7d9292005-08-21 09:26:42 +00002937 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002938 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2939 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2940#if !defined(CONFIG_USER_ONLY)
2941 tb_invalidate_phys_page_fast(ram_addr, 1);
2942 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2943#endif
2944 }
pbrook5579c7f2009-04-11 14:47:08 +00002945 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002946 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2947 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2948 /* we remove the notdirty callback only if the code has been
2949 flushed */
2950 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002951 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002952}
2953
Anthony Liguoric227f092009-10-01 16:12:16 -05002954static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002955 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002956{
bellard3a7d9292005-08-21 09:26:42 +00002957 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002958 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2959 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2960#if !defined(CONFIG_USER_ONLY)
2961 tb_invalidate_phys_page_fast(ram_addr, 2);
2962 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2963#endif
2964 }
pbrook5579c7f2009-04-11 14:47:08 +00002965 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002966 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2967 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2968 /* we remove the notdirty callback only if the code has been
2969 flushed */
2970 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002971 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002972}
2973
Anthony Liguoric227f092009-10-01 16:12:16 -05002974static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002975 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002976{
bellard3a7d9292005-08-21 09:26:42 +00002977 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002978 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2979 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2980#if !defined(CONFIG_USER_ONLY)
2981 tb_invalidate_phys_page_fast(ram_addr, 4);
2982 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2983#endif
2984 }
pbrook5579c7f2009-04-11 14:47:08 +00002985 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002986 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2987 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2988 /* we remove the notdirty callback only if the code has been
2989 flushed */
2990 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002991 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002992}
2993
Blue Swirld60efc62009-08-25 18:29:31 +00002994static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00002995 NULL, /* never used */
2996 NULL, /* never used */
2997 NULL, /* never used */
2998};
2999
Blue Swirld60efc62009-08-25 18:29:31 +00003000static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003001 notdirty_mem_writeb,
3002 notdirty_mem_writew,
3003 notdirty_mem_writel,
3004};
3005
pbrook0f459d12008-06-09 00:20:13 +00003006/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003007static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003008{
3009 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003010 target_ulong pc, cs_base;
3011 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003012 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003013 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003014 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003015
aliguori06d55cc2008-11-18 20:24:06 +00003016 if (env->watchpoint_hit) {
3017 /* We re-entered the check after replacing the TB. Now raise
3018 * the debug interrupt so that is will trigger after the
3019 * current instruction. */
3020 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3021 return;
3022 }
pbrook2e70f6e2008-06-29 01:03:05 +00003023 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003024 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003025 if ((vaddr == (wp->vaddr & len_mask) ||
3026 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003027 wp->flags |= BP_WATCHPOINT_HIT;
3028 if (!env->watchpoint_hit) {
3029 env->watchpoint_hit = wp;
3030 tb = tb_find_pc(env->mem_io_pc);
3031 if (!tb) {
3032 cpu_abort(env, "check_watchpoint: could not find TB for "
3033 "pc=%p", (void *)env->mem_io_pc);
3034 }
3035 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3036 tb_phys_invalidate(tb, -1);
3037 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3038 env->exception_index = EXCP_DEBUG;
3039 } else {
3040 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3041 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3042 }
3043 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003044 }
aliguori6e140f22008-11-18 20:37:55 +00003045 } else {
3046 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003047 }
3048 }
3049}
3050
pbrook6658ffb2007-03-16 23:58:11 +00003051/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3052 so these check for a hit then pass through to the normal out-of-line
3053 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003054static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003055{
aliguorib4051332008-11-18 20:14:20 +00003056 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003057 return ldub_phys(addr);
3058}
3059
Anthony Liguoric227f092009-10-01 16:12:16 -05003060static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003061{
aliguorib4051332008-11-18 20:14:20 +00003062 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003063 return lduw_phys(addr);
3064}
3065
Anthony Liguoric227f092009-10-01 16:12:16 -05003066static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003067{
aliguorib4051332008-11-18 20:14:20 +00003068 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003069 return ldl_phys(addr);
3070}
3071
Anthony Liguoric227f092009-10-01 16:12:16 -05003072static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003073 uint32_t val)
3074{
aliguorib4051332008-11-18 20:14:20 +00003075 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003076 stb_phys(addr, val);
3077}
3078
Anthony Liguoric227f092009-10-01 16:12:16 -05003079static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003080 uint32_t val)
3081{
aliguorib4051332008-11-18 20:14:20 +00003082 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003083 stw_phys(addr, val);
3084}
3085
Anthony Liguoric227f092009-10-01 16:12:16 -05003086static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003087 uint32_t val)
3088{
aliguorib4051332008-11-18 20:14:20 +00003089 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003090 stl_phys(addr, val);
3091}
3092
Blue Swirld60efc62009-08-25 18:29:31 +00003093static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003094 watch_mem_readb,
3095 watch_mem_readw,
3096 watch_mem_readl,
3097};
3098
Blue Swirld60efc62009-08-25 18:29:31 +00003099static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003100 watch_mem_writeb,
3101 watch_mem_writew,
3102 watch_mem_writel,
3103};
pbrook6658ffb2007-03-16 23:58:11 +00003104
Anthony Liguoric227f092009-10-01 16:12:16 -05003105static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003106 unsigned int len)
3107{
blueswir1db7b5422007-05-26 17:36:03 +00003108 uint32_t ret;
3109 unsigned int idx;
3110
pbrook8da3ff12008-12-01 18:59:50 +00003111 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003112#if defined(DEBUG_SUBPAGE)
3113 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3114 mmio, len, addr, idx);
3115#endif
pbrook8da3ff12008-12-01 18:59:50 +00003116 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
3117 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00003118
3119 return ret;
3120}
3121
Anthony Liguoric227f092009-10-01 16:12:16 -05003122static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003123 uint32_t value, unsigned int len)
3124{
blueswir1db7b5422007-05-26 17:36:03 +00003125 unsigned int idx;
3126
pbrook8da3ff12008-12-01 18:59:50 +00003127 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003128#if defined(DEBUG_SUBPAGE)
3129 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
3130 mmio, len, addr, idx, value);
3131#endif
pbrook8da3ff12008-12-01 18:59:50 +00003132 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
3133 addr + mmio->region_offset[idx][1][len],
3134 value);
blueswir1db7b5422007-05-26 17:36:03 +00003135}
3136
Anthony Liguoric227f092009-10-01 16:12:16 -05003137static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003138{
3139#if defined(DEBUG_SUBPAGE)
3140 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3141#endif
3142
3143 return subpage_readlen(opaque, addr, 0);
3144}
3145
Anthony Liguoric227f092009-10-01 16:12:16 -05003146static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003147 uint32_t value)
3148{
3149#if defined(DEBUG_SUBPAGE)
3150 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3151#endif
3152 subpage_writelen(opaque, addr, value, 0);
3153}
3154
Anthony Liguoric227f092009-10-01 16:12:16 -05003155static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003156{
3157#if defined(DEBUG_SUBPAGE)
3158 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3159#endif
3160
3161 return subpage_readlen(opaque, addr, 1);
3162}
3163
Anthony Liguoric227f092009-10-01 16:12:16 -05003164static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003165 uint32_t value)
3166{
3167#if defined(DEBUG_SUBPAGE)
3168 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3169#endif
3170 subpage_writelen(opaque, addr, value, 1);
3171}
3172
Anthony Liguoric227f092009-10-01 16:12:16 -05003173static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003174{
3175#if defined(DEBUG_SUBPAGE)
3176 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3177#endif
3178
3179 return subpage_readlen(opaque, addr, 2);
3180}
3181
3182static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05003183 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003184{
3185#if defined(DEBUG_SUBPAGE)
3186 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3187#endif
3188 subpage_writelen(opaque, addr, value, 2);
3189}
3190
Blue Swirld60efc62009-08-25 18:29:31 +00003191static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003192 &subpage_readb,
3193 &subpage_readw,
3194 &subpage_readl,
3195};
3196
Blue Swirld60efc62009-08-25 18:29:31 +00003197static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003198 &subpage_writeb,
3199 &subpage_writew,
3200 &subpage_writel,
3201};
3202
Anthony Liguoric227f092009-10-01 16:12:16 -05003203static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3204 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003205{
3206 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00003207 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00003208
3209 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3210 return -1;
3211 idx = SUBPAGE_IDX(start);
3212 eidx = SUBPAGE_IDX(end);
3213#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003214 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003215 mmio, start, end, idx, eidx, memory);
3216#endif
3217 memory >>= IO_MEM_SHIFT;
3218 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00003219 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00003220 if (io_mem_read[memory][i]) {
3221 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
3222 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003223 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003224 }
3225 if (io_mem_write[memory][i]) {
3226 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
3227 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003228 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003229 }
blueswir14254fab2008-01-01 16:57:19 +00003230 }
blueswir1db7b5422007-05-26 17:36:03 +00003231 }
3232
3233 return 0;
3234}
3235
Anthony Liguoric227f092009-10-01 16:12:16 -05003236static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3237 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003238{
Anthony Liguoric227f092009-10-01 16:12:16 -05003239 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003240 int subpage_memory;
3241
Anthony Liguoric227f092009-10-01 16:12:16 -05003242 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003243
3244 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003245 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003246#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003247 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3248 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003249#endif
aliguori1eec6142009-02-05 22:06:18 +00003250 *phys = subpage_memory | IO_MEM_SUBPAGE;
3251 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003252 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003253
3254 return mmio;
3255}
3256
aliguori88715652009-02-11 15:20:58 +00003257static int get_free_io_mem_idx(void)
3258{
3259 int i;
3260
3261 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3262 if (!io_mem_used[i]) {
3263 io_mem_used[i] = 1;
3264 return i;
3265 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003266 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003267 return -1;
3268}
3269
bellard33417e72003-08-10 21:47:01 +00003270/* mem_read and mem_write are arrays of functions containing the
3271 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003272 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003273 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003274 modified. If it is zero, a new io zone is allocated. The return
3275 value can be used with cpu_register_physical_memory(). (-1) is
3276 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003277static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003278 CPUReadMemoryFunc * const *mem_read,
3279 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003280 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003281{
blueswir14254fab2008-01-01 16:57:19 +00003282 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003283
3284 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003285 io_index = get_free_io_mem_idx();
3286 if (io_index == -1)
3287 return io_index;
bellard33417e72003-08-10 21:47:01 +00003288 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003289 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003290 if (io_index >= IO_MEM_NB_ENTRIES)
3291 return -1;
3292 }
bellardb5ff1b32005-11-26 10:38:39 +00003293
bellard33417e72003-08-10 21:47:01 +00003294 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003295 if (!mem_read[i] || !mem_write[i])
3296 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003297 io_mem_read[io_index][i] = mem_read[i];
3298 io_mem_write[io_index][i] = mem_write[i];
3299 }
bellarda4193c82004-06-03 14:01:43 +00003300 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003301 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003302}
bellard61382a52003-10-27 21:22:23 +00003303
Blue Swirld60efc62009-08-25 18:29:31 +00003304int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3305 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003306 void *opaque)
3307{
3308 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3309}
3310
aliguori88715652009-02-11 15:20:58 +00003311void cpu_unregister_io_memory(int io_table_address)
3312{
3313 int i;
3314 int io_index = io_table_address >> IO_MEM_SHIFT;
3315
3316 for (i=0;i < 3; i++) {
3317 io_mem_read[io_index][i] = unassigned_mem_read[i];
3318 io_mem_write[io_index][i] = unassigned_mem_write[i];
3319 }
3320 io_mem_opaque[io_index] = NULL;
3321 io_mem_used[io_index] = 0;
3322}
3323
Avi Kivitye9179ce2009-06-14 11:38:52 +03003324static void io_mem_init(void)
3325{
3326 int i;
3327
3328 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3329 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3330 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3331 for (i=0; i<5; i++)
3332 io_mem_used[i] = 1;
3333
3334 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3335 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003336}
3337
pbrooke2eef172008-06-08 01:09:01 +00003338#endif /* !defined(CONFIG_USER_ONLY) */
3339
bellard13eb76e2004-01-24 15:23:36 +00003340/* physical memory access (slow version, mainly for debug) */
3341#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003342int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3343 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003344{
3345 int l, flags;
3346 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003347 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003348
3349 while (len > 0) {
3350 page = addr & TARGET_PAGE_MASK;
3351 l = (page + TARGET_PAGE_SIZE) - addr;
3352 if (l > len)
3353 l = len;
3354 flags = page_get_flags(page);
3355 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003356 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003357 if (is_write) {
3358 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003359 return -1;
bellard579a97f2007-11-11 14:26:47 +00003360 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003361 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003362 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003363 memcpy(p, buf, l);
3364 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003365 } else {
3366 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003367 return -1;
bellard579a97f2007-11-11 14:26:47 +00003368 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003369 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003370 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003371 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003372 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003373 }
3374 len -= l;
3375 buf += l;
3376 addr += l;
3377 }
Paul Brooka68fe892010-03-01 00:08:59 +00003378 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003379}
bellard8df1cd02005-01-28 22:37:22 +00003380
bellard13eb76e2004-01-24 15:23:36 +00003381#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003382void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003383 int len, int is_write)
3384{
3385 int l, io_index;
3386 uint8_t *ptr;
3387 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003388 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003389 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003390 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003391
bellard13eb76e2004-01-24 15:23:36 +00003392 while (len > 0) {
3393 page = addr & TARGET_PAGE_MASK;
3394 l = (page + TARGET_PAGE_SIZE) - addr;
3395 if (l > len)
3396 l = len;
bellard92e873b2004-05-21 14:52:29 +00003397 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003398 if (!p) {
3399 pd = IO_MEM_UNASSIGNED;
3400 } else {
3401 pd = p->phys_offset;
3402 }
ths3b46e622007-09-17 08:09:54 +00003403
bellard13eb76e2004-01-24 15:23:36 +00003404 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003405 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003406 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003407 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003408 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003409 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003410 /* XXX: could force cpu_single_env to NULL to avoid
3411 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003412 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003413 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003414 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003415 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003416 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003417 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003418 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003419 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003420 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003421 l = 2;
3422 } else {
bellard1c213d12005-09-03 10:49:04 +00003423 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003424 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003425 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003426 l = 1;
3427 }
3428 } else {
bellardb448f2f2004-02-25 23:24:04 +00003429 unsigned long addr1;
3430 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003431 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003432 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003433 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003434 if (!cpu_physical_memory_is_dirty(addr1)) {
3435 /* invalidate code */
3436 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3437 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003438 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003439 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003440 }
bellard13eb76e2004-01-24 15:23:36 +00003441 }
3442 } else {
ths5fafdf22007-09-16 21:08:06 +00003443 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003444 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003445 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003446 /* I/O case */
3447 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003448 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003449 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3450 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003451 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003452 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003453 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003454 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003455 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003456 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003457 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003458 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003459 l = 2;
3460 } else {
bellard1c213d12005-09-03 10:49:04 +00003461 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003462 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003463 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003464 l = 1;
3465 }
3466 } else {
3467 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003468 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003469 (addr & ~TARGET_PAGE_MASK);
3470 memcpy(buf, ptr, l);
3471 }
3472 }
3473 len -= l;
3474 buf += l;
3475 addr += l;
3476 }
3477}
bellard8df1cd02005-01-28 22:37:22 +00003478
bellardd0ecd2a2006-04-23 17:14:48 +00003479/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003480void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003481 const uint8_t *buf, int len)
3482{
3483 int l;
3484 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003485 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003486 unsigned long pd;
3487 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003488
bellardd0ecd2a2006-04-23 17:14:48 +00003489 while (len > 0) {
3490 page = addr & TARGET_PAGE_MASK;
3491 l = (page + TARGET_PAGE_SIZE) - addr;
3492 if (l > len)
3493 l = len;
3494 p = phys_page_find(page >> TARGET_PAGE_BITS);
3495 if (!p) {
3496 pd = IO_MEM_UNASSIGNED;
3497 } else {
3498 pd = p->phys_offset;
3499 }
ths3b46e622007-09-17 08:09:54 +00003500
bellardd0ecd2a2006-04-23 17:14:48 +00003501 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003502 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3503 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003504 /* do nothing */
3505 } else {
3506 unsigned long addr1;
3507 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3508 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003509 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003510 memcpy(ptr, buf, l);
3511 }
3512 len -= l;
3513 buf += l;
3514 addr += l;
3515 }
3516}
3517
aliguori6d16c2f2009-01-22 16:59:11 +00003518typedef struct {
3519 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003520 target_phys_addr_t addr;
3521 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003522} BounceBuffer;
3523
3524static BounceBuffer bounce;
3525
aliguoriba223c22009-01-22 16:59:16 +00003526typedef struct MapClient {
3527 void *opaque;
3528 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003529 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003530} MapClient;
3531
Blue Swirl72cf2d42009-09-12 07:36:22 +00003532static QLIST_HEAD(map_client_list, MapClient) map_client_list
3533 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003534
3535void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3536{
3537 MapClient *client = qemu_malloc(sizeof(*client));
3538
3539 client->opaque = opaque;
3540 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003541 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003542 return client;
3543}
3544
3545void cpu_unregister_map_client(void *_client)
3546{
3547 MapClient *client = (MapClient *)_client;
3548
Blue Swirl72cf2d42009-09-12 07:36:22 +00003549 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003550 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003551}
3552
3553static void cpu_notify_map_clients(void)
3554{
3555 MapClient *client;
3556
Blue Swirl72cf2d42009-09-12 07:36:22 +00003557 while (!QLIST_EMPTY(&map_client_list)) {
3558 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003559 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003560 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003561 }
3562}
3563
aliguori6d16c2f2009-01-22 16:59:11 +00003564/* Map a physical memory region into a host virtual address.
3565 * May map a subset of the requested range, given by and returned in *plen.
3566 * May return NULL if resources needed to perform the mapping are exhausted.
3567 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003568 * Use cpu_register_map_client() to know when retrying the map operation is
3569 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003570 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003571void *cpu_physical_memory_map(target_phys_addr_t addr,
3572 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003573 int is_write)
3574{
Anthony Liguoric227f092009-10-01 16:12:16 -05003575 target_phys_addr_t len = *plen;
3576 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003577 int l;
3578 uint8_t *ret = NULL;
3579 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003580 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003581 unsigned long pd;
3582 PhysPageDesc *p;
3583 unsigned long addr1;
3584
3585 while (len > 0) {
3586 page = addr & TARGET_PAGE_MASK;
3587 l = (page + TARGET_PAGE_SIZE) - addr;
3588 if (l > len)
3589 l = len;
3590 p = phys_page_find(page >> TARGET_PAGE_BITS);
3591 if (!p) {
3592 pd = IO_MEM_UNASSIGNED;
3593 } else {
3594 pd = p->phys_offset;
3595 }
3596
3597 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3598 if (done || bounce.buffer) {
3599 break;
3600 }
3601 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3602 bounce.addr = addr;
3603 bounce.len = l;
3604 if (!is_write) {
3605 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3606 }
3607 ptr = bounce.buffer;
3608 } else {
3609 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003610 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003611 }
3612 if (!done) {
3613 ret = ptr;
3614 } else if (ret + done != ptr) {
3615 break;
3616 }
3617
3618 len -= l;
3619 addr += l;
3620 done += l;
3621 }
3622 *plen = done;
3623 return ret;
3624}
3625
3626/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3627 * Will also mark the memory as dirty if is_write == 1. access_len gives
3628 * the amount of memory that was actually read or written by the caller.
3629 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003630void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3631 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003632{
3633 if (buffer != bounce.buffer) {
3634 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003635 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003636 while (access_len) {
3637 unsigned l;
3638 l = TARGET_PAGE_SIZE;
3639 if (l > access_len)
3640 l = access_len;
3641 if (!cpu_physical_memory_is_dirty(addr1)) {
3642 /* invalidate code */
3643 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3644 /* set dirty bit */
3645 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3646 (0xff & ~CODE_DIRTY_FLAG);
3647 }
3648 addr1 += l;
3649 access_len -= l;
3650 }
3651 }
3652 return;
3653 }
3654 if (is_write) {
3655 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3656 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003657 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003658 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003659 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003660}
bellardd0ecd2a2006-04-23 17:14:48 +00003661
bellard8df1cd02005-01-28 22:37:22 +00003662/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003663uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003664{
3665 int io_index;
3666 uint8_t *ptr;
3667 uint32_t val;
3668 unsigned long pd;
3669 PhysPageDesc *p;
3670
3671 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3672 if (!p) {
3673 pd = IO_MEM_UNASSIGNED;
3674 } else {
3675 pd = p->phys_offset;
3676 }
ths3b46e622007-09-17 08:09:54 +00003677
ths5fafdf22007-09-16 21:08:06 +00003678 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003679 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003680 /* I/O case */
3681 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003682 if (p)
3683 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003684 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3685 } else {
3686 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003687 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003688 (addr & ~TARGET_PAGE_MASK);
3689 val = ldl_p(ptr);
3690 }
3691 return val;
3692}
3693
bellard84b7b8e2005-11-28 21:19:04 +00003694/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003695uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003696{
3697 int io_index;
3698 uint8_t *ptr;
3699 uint64_t val;
3700 unsigned long pd;
3701 PhysPageDesc *p;
3702
3703 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3704 if (!p) {
3705 pd = IO_MEM_UNASSIGNED;
3706 } else {
3707 pd = p->phys_offset;
3708 }
ths3b46e622007-09-17 08:09:54 +00003709
bellard2a4188a2006-06-25 21:54:59 +00003710 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3711 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003712 /* I/O case */
3713 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003714 if (p)
3715 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003716#ifdef TARGET_WORDS_BIGENDIAN
3717 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3718 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3719#else
3720 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3721 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3722#endif
3723 } else {
3724 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003725 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003726 (addr & ~TARGET_PAGE_MASK);
3727 val = ldq_p(ptr);
3728 }
3729 return val;
3730}
3731
bellardaab33092005-10-30 20:48:42 +00003732/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003733uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003734{
3735 uint8_t val;
3736 cpu_physical_memory_read(addr, &val, 1);
3737 return val;
3738}
3739
3740/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003741uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003742{
3743 uint16_t val;
3744 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3745 return tswap16(val);
3746}
3747
bellard8df1cd02005-01-28 22:37:22 +00003748/* warning: addr must be aligned. The ram page is not masked as dirty
3749 and the code inside is not invalidated. It is useful if the dirty
3750 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003751void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003752{
3753 int io_index;
3754 uint8_t *ptr;
3755 unsigned long pd;
3756 PhysPageDesc *p;
3757
3758 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3759 if (!p) {
3760 pd = IO_MEM_UNASSIGNED;
3761 } else {
3762 pd = p->phys_offset;
3763 }
ths3b46e622007-09-17 08:09:54 +00003764
bellard3a7d9292005-08-21 09:26:42 +00003765 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003766 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003767 if (p)
3768 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003769 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3770 } else {
aliguori74576192008-10-06 14:02:03 +00003771 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003772 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003773 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003774
3775 if (unlikely(in_migration)) {
3776 if (!cpu_physical_memory_is_dirty(addr1)) {
3777 /* invalidate code */
3778 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3779 /* set dirty bit */
3780 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3781 (0xff & ~CODE_DIRTY_FLAG);
3782 }
3783 }
bellard8df1cd02005-01-28 22:37:22 +00003784 }
3785}
3786
Anthony Liguoric227f092009-10-01 16:12:16 -05003787void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003788{
3789 int io_index;
3790 uint8_t *ptr;
3791 unsigned long pd;
3792 PhysPageDesc *p;
3793
3794 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3795 if (!p) {
3796 pd = IO_MEM_UNASSIGNED;
3797 } else {
3798 pd = p->phys_offset;
3799 }
ths3b46e622007-09-17 08:09:54 +00003800
j_mayerbc98a7e2007-04-04 07:55:12 +00003801 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3802 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003803 if (p)
3804 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003805#ifdef TARGET_WORDS_BIGENDIAN
3806 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3807 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3808#else
3809 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3810 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3811#endif
3812 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003813 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003814 (addr & ~TARGET_PAGE_MASK);
3815 stq_p(ptr, val);
3816 }
3817}
3818
bellard8df1cd02005-01-28 22:37:22 +00003819/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003820void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003821{
3822 int io_index;
3823 uint8_t *ptr;
3824 unsigned long pd;
3825 PhysPageDesc *p;
3826
3827 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3828 if (!p) {
3829 pd = IO_MEM_UNASSIGNED;
3830 } else {
3831 pd = p->phys_offset;
3832 }
ths3b46e622007-09-17 08:09:54 +00003833
bellard3a7d9292005-08-21 09:26:42 +00003834 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003835 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003836 if (p)
3837 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003838 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3839 } else {
3840 unsigned long addr1;
3841 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3842 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003843 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003844 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003845 if (!cpu_physical_memory_is_dirty(addr1)) {
3846 /* invalidate code */
3847 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3848 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003849 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3850 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003851 }
bellard8df1cd02005-01-28 22:37:22 +00003852 }
3853}
3854
bellardaab33092005-10-30 20:48:42 +00003855/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003856void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003857{
3858 uint8_t v = val;
3859 cpu_physical_memory_write(addr, &v, 1);
3860}
3861
3862/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003863void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003864{
3865 uint16_t v = tswap16(val);
3866 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3867}
3868
3869/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003870void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003871{
3872 val = tswap64(val);
3873 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3874}
3875
aliguori5e2972f2009-03-28 17:51:36 +00003876/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003877int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003878 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003879{
3880 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003881 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003882 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003883
3884 while (len > 0) {
3885 page = addr & TARGET_PAGE_MASK;
3886 phys_addr = cpu_get_phys_page_debug(env, page);
3887 /* if no physical page mapped, return an error */
3888 if (phys_addr == -1)
3889 return -1;
3890 l = (page + TARGET_PAGE_SIZE) - addr;
3891 if (l > len)
3892 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003893 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003894 if (is_write)
3895 cpu_physical_memory_write_rom(phys_addr, buf, l);
3896 else
aliguori5e2972f2009-03-28 17:51:36 +00003897 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003898 len -= l;
3899 buf += l;
3900 addr += l;
3901 }
3902 return 0;
3903}
Paul Brooka68fe892010-03-01 00:08:59 +00003904#endif
bellard13eb76e2004-01-24 15:23:36 +00003905
pbrook2e70f6e2008-06-29 01:03:05 +00003906/* in deterministic execution mode, instructions doing device I/Os
3907 must be at the end of the TB */
3908void cpu_io_recompile(CPUState *env, void *retaddr)
3909{
3910 TranslationBlock *tb;
3911 uint32_t n, cflags;
3912 target_ulong pc, cs_base;
3913 uint64_t flags;
3914
3915 tb = tb_find_pc((unsigned long)retaddr);
3916 if (!tb) {
3917 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3918 retaddr);
3919 }
3920 n = env->icount_decr.u16.low + tb->icount;
3921 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3922 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003923 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003924 n = n - env->icount_decr.u16.low;
3925 /* Generate a new TB ending on the I/O insn. */
3926 n++;
3927 /* On MIPS and SH, delay slot instructions can only be restarted if
3928 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003929 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003930 branch. */
3931#if defined(TARGET_MIPS)
3932 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3933 env->active_tc.PC -= 4;
3934 env->icount_decr.u16.low++;
3935 env->hflags &= ~MIPS_HFLAG_BMASK;
3936 }
3937#elif defined(TARGET_SH4)
3938 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3939 && n > 1) {
3940 env->pc -= 2;
3941 env->icount_decr.u16.low++;
3942 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3943 }
3944#endif
3945 /* This should never happen. */
3946 if (n > CF_COUNT_MASK)
3947 cpu_abort(env, "TB too big during recompile");
3948
3949 cflags = n | CF_LAST_IO;
3950 pc = tb->pc;
3951 cs_base = tb->cs_base;
3952 flags = tb->flags;
3953 tb_phys_invalidate(tb, -1);
3954 /* FIXME: In theory this could raise an exception. In practice
3955 we have already translated the block once so it's probably ok. */
3956 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003957 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003958 the first in the TB) then we end up generating a whole new TB and
3959 repeating the fault, which is horribly inefficient.
3960 Better would be to execute just this insn uncached, or generate a
3961 second new TB. */
3962 cpu_resume_from_signal(env, NULL);
3963}
3964
Paul Brookb3755a92010-03-12 16:54:58 +00003965#if !defined(CONFIG_USER_ONLY)
3966
bellarde3db7222005-01-26 22:00:47 +00003967void dump_exec_info(FILE *f,
3968 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3969{
3970 int i, target_code_size, max_target_code_size;
3971 int direct_jmp_count, direct_jmp2_count, cross_page;
3972 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003973
bellarde3db7222005-01-26 22:00:47 +00003974 target_code_size = 0;
3975 max_target_code_size = 0;
3976 cross_page = 0;
3977 direct_jmp_count = 0;
3978 direct_jmp2_count = 0;
3979 for(i = 0; i < nb_tbs; i++) {
3980 tb = &tbs[i];
3981 target_code_size += tb->size;
3982 if (tb->size > max_target_code_size)
3983 max_target_code_size = tb->size;
3984 if (tb->page_addr[1] != -1)
3985 cross_page++;
3986 if (tb->tb_next_offset[0] != 0xffff) {
3987 direct_jmp_count++;
3988 if (tb->tb_next_offset[1] != 0xffff) {
3989 direct_jmp2_count++;
3990 }
3991 }
3992 }
3993 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003994 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003995 cpu_fprintf(f, "gen code size %ld/%ld\n",
3996 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3997 cpu_fprintf(f, "TB count %d/%d\n",
3998 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003999 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004000 nb_tbs ? target_code_size / nb_tbs : 0,
4001 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00004002 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004003 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4004 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004005 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4006 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004007 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4008 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004009 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004010 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4011 direct_jmp2_count,
4012 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004013 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004014 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4015 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4016 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004017 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004018}
4019
bellard61382a52003-10-27 21:22:23 +00004020#define MMUSUFFIX _cmmu
4021#define GETPC() NULL
4022#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004023#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004024
4025#define SHIFT 0
4026#include "softmmu_template.h"
4027
4028#define SHIFT 1
4029#include "softmmu_template.h"
4030
4031#define SHIFT 2
4032#include "softmmu_template.h"
4033
4034#define SHIFT 3
4035#include "softmmu_template.h"
4036
4037#undef env
4038
4039#endif