blob: 76163aa87f43034d771178be909a1fb5b48a5f0d [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000041#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020044#include <signal.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010045#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
46#include <sys/param.h>
47#if __FreeBSD_version >= 700104
48#define HAVE_KINFO_GETVMMAP
49#define sigqueue sigqueue_freebsd /* avoid redefinition */
50#include <sys/time.h>
51#include <sys/proc.h>
52#include <machine/profile.h>
53#define _KERNEL
54#include <sys/user.h>
55#undef _KERNEL
56#undef sigqueue
57#include <libutil.h>
58#endif
59#endif
pbrook53a59602006-03-25 19:31:22 +000060#endif
bellard54936002003-05-13 00:25:15 +000061
bellardfd6ce8f2003-05-14 19:00:11 +000062//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000063//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000064//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000065//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000066
67/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000068//#define DEBUG_TB_CHECK
69//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000082int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
blueswir1141ac462008-07-26 15:05:57 +000088#if defined(__arm__) || defined(__sparc_v9__)
89/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020095#elif defined(_WIN32)
96/* Maximum alignment for Win32 is 16. */
97#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
106static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000108static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000109uint8_t *code_gen_ptr;
110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000113uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000114static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000115
116typedef struct RAMBlock {
117 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500118 ram_addr_t offset;
119 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000120 struct RAMBlock *next;
121} RAMBlock;
122
123static RAMBlock *ram_blocks;
124/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100125 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000126 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500127ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000128#endif
bellard9fa3e852004-01-04 18:06:42 +0000129
bellard6a00d602005-11-21 23:25:50 +0000130CPUState *first_cpu;
131/* current CPU in the current thread. It is only valid inside
132 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000133CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000134/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000135 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000136 2 = Adaptive rate instruction counting. */
137int use_icount = 0;
138/* Current instruction counter. While executing translated code this may
139 include some instructions that have not yet been executed. */
140int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000141
bellard54936002003-05-13 00:25:15 +0000142typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000143 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000144 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000145 /* in order to optimize self modifying code, we count the number
146 of lookups we do to a given page to use a bitmap */
147 unsigned int code_write_count;
148 uint8_t *code_bitmap;
149#if defined(CONFIG_USER_ONLY)
150 unsigned long flags;
151#endif
bellard54936002003-05-13 00:25:15 +0000152} PageDesc;
153
Paul Brook41c1b1c2010-03-12 16:54:58 +0000154/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800155 while in user mode we want it to be based on virtual addresses. */
156#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000157#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
158# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
159#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800160# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000161#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000162#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800163# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000164#endif
bellard54936002003-05-13 00:25:15 +0000165
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800166/* Size of the L2 (and L3, etc) page tables. */
167#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000168#define L2_SIZE (1 << L2_BITS)
169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170/* The bits remaining after N lower levels of page tables. */
171#define P_L1_BITS_REM \
172 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
173#define V_L1_BITS_REM \
174 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
175
176/* Size of the L1 page table. Avoid silly small sizes. */
177#if P_L1_BITS_REM < 4
178#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
179#else
180#define P_L1_BITS P_L1_BITS_REM
181#endif
182
183#if V_L1_BITS_REM < 4
184#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
185#else
186#define V_L1_BITS V_L1_BITS_REM
187#endif
188
189#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
190#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
191
192#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
193#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
194
bellard83fb7ad2004-07-05 21:25:26 +0000195unsigned long qemu_real_host_page_size;
196unsigned long qemu_host_page_bits;
197unsigned long qemu_host_page_size;
198unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000199
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800200/* This is a multi-level map on the virtual address space.
201 The bottom level has pointers to PageDesc. */
202static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000203
pbrooke2eef172008-06-08 01:09:01 +0000204#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000205typedef struct PhysPageDesc {
206 /* offset in host memory of the page + io_index in the low bits */
207 ram_addr_t phys_offset;
208 ram_addr_t region_offset;
209} PhysPageDesc;
210
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800211/* This is a multi-level map on the physical address space.
212 The bottom level has pointers to PhysPageDesc. */
213static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000214
pbrooke2eef172008-06-08 01:09:01 +0000215static void io_mem_init(void);
216
bellard33417e72003-08-10 21:47:01 +0000217/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000218CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
219CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000220void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000221static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000222static int io_mem_watch;
223#endif
bellard33417e72003-08-10 21:47:01 +0000224
bellard34865132003-10-05 14:28:56 +0000225/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200226#ifdef WIN32
227static const char *logfilename = "qemu.log";
228#else
blueswir1d9b630f2008-10-05 09:57:08 +0000229static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200230#endif
bellard34865132003-10-05 14:28:56 +0000231FILE *logfile;
232int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000233static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000234
bellarde3db7222005-01-26 22:00:47 +0000235/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000236#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000237static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000238#endif
bellarde3db7222005-01-26 22:00:47 +0000239static int tb_flush_count;
240static int tb_phys_invalidate_count;
241
bellard7cb69ca2008-05-10 10:55:51 +0000242#ifdef _WIN32
243static void map_exec(void *addr, long size)
244{
245 DWORD old_protect;
246 VirtualProtect(addr, size,
247 PAGE_EXECUTE_READWRITE, &old_protect);
248
249}
250#else
251static void map_exec(void *addr, long size)
252{
bellard43694152008-05-29 09:35:57 +0000253 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000254
bellard43694152008-05-29 09:35:57 +0000255 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000256 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000257 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000258
259 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000260 end += page_size - 1;
261 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000262
263 mprotect((void *)start, end - start,
264 PROT_READ | PROT_WRITE | PROT_EXEC);
265}
266#endif
267
bellardb346ff42003-06-15 20:05:50 +0000268static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000269{
bellard83fb7ad2004-07-05 21:25:26 +0000270 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000271 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000272#ifdef _WIN32
273 {
274 SYSTEM_INFO system_info;
275
276 GetSystemInfo(&system_info);
277 qemu_real_host_page_size = system_info.dwPageSize;
278 }
279#else
280 qemu_real_host_page_size = getpagesize();
281#endif
bellard83fb7ad2004-07-05 21:25:26 +0000282 if (qemu_host_page_size == 0)
283 qemu_host_page_size = qemu_real_host_page_size;
284 if (qemu_host_page_size < TARGET_PAGE_SIZE)
285 qemu_host_page_size = TARGET_PAGE_SIZE;
286 qemu_host_page_bits = 0;
287 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
288 qemu_host_page_bits++;
289 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000290
291#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
292 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100293#ifdef HAVE_KINFO_GETVMMAP
294 struct kinfo_vmentry *freep;
295 int i, cnt;
296
297 freep = kinfo_getvmmap(getpid(), &cnt);
298 if (freep) {
299 mmap_lock();
300 for (i = 0; i < cnt; i++) {
301 unsigned long startaddr, endaddr;
302
303 startaddr = freep[i].kve_start;
304 endaddr = freep[i].kve_end;
305 if (h2g_valid(startaddr)) {
306 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
307
308 if (h2g_valid(endaddr)) {
309 endaddr = h2g(endaddr);
310 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
311 } else {
312#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
313 endaddr = ~0ul;
314 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
315#endif
316 }
317 }
318 }
319 free(freep);
320 mmap_unlock();
321 }
322#else
balrog50a95692007-12-12 01:16:23 +0000323 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000324
pbrook07765902008-05-31 16:33:53 +0000325 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800326
Juergen Lockf01576f2010-03-25 22:32:16 +0100327#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
328 f = fopen("/compat/linux/proc/self/maps", "r");
329#else
balrog50a95692007-12-12 01:16:23 +0000330 f = fopen("/proc/self/maps", "r");
Juergen Lockf01576f2010-03-25 22:32:16 +0100331#endif
balrog50a95692007-12-12 01:16:23 +0000332 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800333 mmap_lock();
334
balrog50a95692007-12-12 01:16:23 +0000335 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800336 unsigned long startaddr, endaddr;
337 int n;
338
339 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
340
341 if (n == 2 && h2g_valid(startaddr)) {
342 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
343
344 if (h2g_valid(endaddr)) {
345 endaddr = h2g(endaddr);
346 } else {
347 endaddr = ~0ul;
348 }
349 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000350 }
351 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800352
balrog50a95692007-12-12 01:16:23 +0000353 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800354 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000355 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100356#endif
balrog50a95692007-12-12 01:16:23 +0000357 }
358#endif
bellard54936002003-05-13 00:25:15 +0000359}
360
Paul Brook41c1b1c2010-03-12 16:54:58 +0000361static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000362{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000363 PageDesc *pd;
364 void **lp;
365 int i;
366
pbrook17e23772008-06-09 13:47:45 +0000367#if defined(CONFIG_USER_ONLY)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800368 /* We can't use qemu_malloc because it may recurse into a locked mutex.
369 Neither can we record the new pages we reserve while allocating a
370 given page because that may recurse into an unallocated page table
371 entry. Stuff the allocations we do make into a queue and process
372 them after having completed one entire page table allocation. */
373
374 unsigned long reserve[2 * (V_L1_SHIFT / L2_BITS)];
375 int reserve_idx = 0;
376
377# define ALLOC(P, SIZE) \
378 do { \
379 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
380 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
381 if (h2g_valid(P)) { \
382 reserve[reserve_idx] = h2g(P); \
383 reserve[reserve_idx + 1] = SIZE; \
384 reserve_idx += 2; \
385 } \
386 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000387#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800388# define ALLOC(P, SIZE) \
389 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000390#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800391
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800392 /* Level 1. Always allocated. */
393 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
394
395 /* Level 2..N-1. */
396 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
397 void **p = *lp;
398
399 if (p == NULL) {
400 if (!alloc) {
401 return NULL;
402 }
403 ALLOC(p, sizeof(void *) * L2_SIZE);
404 *lp = p;
405 }
406
407 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000408 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800409
410 pd = *lp;
411 if (pd == NULL) {
412 if (!alloc) {
413 return NULL;
414 }
415 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
416 *lp = pd;
417 }
418
419#undef ALLOC
420#if defined(CONFIG_USER_ONLY)
421 for (i = 0; i < reserve_idx; i += 2) {
422 unsigned long addr = reserve[i];
423 unsigned long len = reserve[i + 1];
424
425 page_set_flags(addr & TARGET_PAGE_MASK,
426 TARGET_PAGE_ALIGN(addr + len),
427 PAGE_RESERVED);
428 }
429#endif
430
431 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000432}
433
Paul Brook41c1b1c2010-03-12 16:54:58 +0000434static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000435{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800436 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000437}
438
Paul Brook6d9a1302010-02-28 23:55:53 +0000439#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500440static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000441{
pbrooke3f4e2a2006-04-08 20:02:06 +0000442 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800443 void **lp;
444 int i;
bellard92e873b2004-05-21 14:52:29 +0000445
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800446 /* Level 1. Always allocated. */
447 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000448
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800449 /* Level 2..N-1. */
450 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
451 void **p = *lp;
452 if (p == NULL) {
453 if (!alloc) {
454 return NULL;
455 }
456 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
457 }
458 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000459 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800460
pbrooke3f4e2a2006-04-08 20:02:06 +0000461 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800462 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000463 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800464
465 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000466 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800467 }
468
469 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
470
pbrook67c4d232009-02-23 13:16:07 +0000471 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800472 pd[i].phys_offset = IO_MEM_UNASSIGNED;
473 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000474 }
bellard92e873b2004-05-21 14:52:29 +0000475 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800476
477 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000478}
479
Anthony Liguoric227f092009-10-01 16:12:16 -0500480static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000481{
bellard108c49b2005-07-24 12:55:09 +0000482 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000483}
484
Anthony Liguoric227f092009-10-01 16:12:16 -0500485static void tlb_protect_code(ram_addr_t ram_addr);
486static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000487 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000488#define mmap_lock() do { } while(0)
489#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000490#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000491
bellard43694152008-05-29 09:35:57 +0000492#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
493
494#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100495/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000496 user mode. It will change when a dedicated libc will be used */
497#define USE_STATIC_CODE_GEN_BUFFER
498#endif
499
500#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200501static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
502 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000503#endif
504
blueswir18fcd3692008-08-17 20:26:25 +0000505static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000506{
bellard43694152008-05-29 09:35:57 +0000507#ifdef USE_STATIC_CODE_GEN_BUFFER
508 code_gen_buffer = static_code_gen_buffer;
509 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
510 map_exec(code_gen_buffer, code_gen_buffer_size);
511#else
bellard26a5f132008-05-28 12:30:31 +0000512 code_gen_buffer_size = tb_size;
513 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000514#if defined(CONFIG_USER_ONLY)
515 /* in user mode, phys_ram_size is not meaningful */
516 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
517#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100518 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000519 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000520#endif
bellard26a5f132008-05-28 12:30:31 +0000521 }
522 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
523 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
524 /* The code gen buffer location may have constraints depending on
525 the host cpu and OS */
526#if defined(__linux__)
527 {
528 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000529 void *start = NULL;
530
bellard26a5f132008-05-28 12:30:31 +0000531 flags = MAP_PRIVATE | MAP_ANONYMOUS;
532#if defined(__x86_64__)
533 flags |= MAP_32BIT;
534 /* Cannot map more than that */
535 if (code_gen_buffer_size > (800 * 1024 * 1024))
536 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000537#elif defined(__sparc_v9__)
538 // Map the buffer below 2G, so we can use direct calls and branches
539 flags |= MAP_FIXED;
540 start = (void *) 0x60000000UL;
541 if (code_gen_buffer_size > (512 * 1024 * 1024))
542 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000543#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000544 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000545 flags |= MAP_FIXED;
546 start = (void *) 0x01000000UL;
547 if (code_gen_buffer_size > 16 * 1024 * 1024)
548 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000549#endif
blueswir1141ac462008-07-26 15:05:57 +0000550 code_gen_buffer = mmap(start, code_gen_buffer_size,
551 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000552 flags, -1, 0);
553 if (code_gen_buffer == MAP_FAILED) {
554 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
555 exit(1);
556 }
557 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100558#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000559 {
560 int flags;
561 void *addr = NULL;
562 flags = MAP_PRIVATE | MAP_ANONYMOUS;
563#if defined(__x86_64__)
564 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
565 * 0x40000000 is free */
566 flags |= MAP_FIXED;
567 addr = (void *)0x40000000;
568 /* Cannot map more than that */
569 if (code_gen_buffer_size > (800 * 1024 * 1024))
570 code_gen_buffer_size = (800 * 1024 * 1024);
571#endif
572 code_gen_buffer = mmap(addr, code_gen_buffer_size,
573 PROT_WRITE | PROT_READ | PROT_EXEC,
574 flags, -1, 0);
575 if (code_gen_buffer == MAP_FAILED) {
576 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
577 exit(1);
578 }
579 }
bellard26a5f132008-05-28 12:30:31 +0000580#else
581 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000582 map_exec(code_gen_buffer, code_gen_buffer_size);
583#endif
bellard43694152008-05-29 09:35:57 +0000584#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000585 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
586 code_gen_buffer_max_size = code_gen_buffer_size -
587 code_gen_max_block_size();
588 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
589 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
590}
591
592/* Must be called before using the QEMU cpus. 'tb_size' is the size
593 (in bytes) allocated to the translation buffer. Zero means default
594 size. */
595void cpu_exec_init_all(unsigned long tb_size)
596{
bellard26a5f132008-05-28 12:30:31 +0000597 cpu_gen_init();
598 code_gen_alloc(tb_size);
599 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000600 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000601#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000602 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000603#endif
bellard26a5f132008-05-28 12:30:31 +0000604}
605
pbrook9656f322008-07-01 20:01:19 +0000606#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
607
Juan Quintelae59fb372009-09-29 22:48:21 +0200608static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200609{
610 CPUState *env = opaque;
611
aurel323098dba2009-03-07 21:28:24 +0000612 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
613 version_id is increased. */
614 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000615 tlb_flush(env, 1);
616
617 return 0;
618}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200619
620static const VMStateDescription vmstate_cpu_common = {
621 .name = "cpu_common",
622 .version_id = 1,
623 .minimum_version_id = 1,
624 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200625 .post_load = cpu_common_post_load,
626 .fields = (VMStateField []) {
627 VMSTATE_UINT32(halted, CPUState),
628 VMSTATE_UINT32(interrupt_request, CPUState),
629 VMSTATE_END_OF_LIST()
630 }
631};
pbrook9656f322008-07-01 20:01:19 +0000632#endif
633
Glauber Costa950f1472009-06-09 12:15:18 -0400634CPUState *qemu_get_cpu(int cpu)
635{
636 CPUState *env = first_cpu;
637
638 while (env) {
639 if (env->cpu_index == cpu)
640 break;
641 env = env->next_cpu;
642 }
643
644 return env;
645}
646
bellard6a00d602005-11-21 23:25:50 +0000647void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000648{
bellard6a00d602005-11-21 23:25:50 +0000649 CPUState **penv;
650 int cpu_index;
651
pbrookc2764712009-03-07 15:24:59 +0000652#if defined(CONFIG_USER_ONLY)
653 cpu_list_lock();
654#endif
bellard6a00d602005-11-21 23:25:50 +0000655 env->next_cpu = NULL;
656 penv = &first_cpu;
657 cpu_index = 0;
658 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700659 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000660 cpu_index++;
661 }
662 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000663 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000664 QTAILQ_INIT(&env->breakpoints);
665 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000666 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000667#if defined(CONFIG_USER_ONLY)
668 cpu_list_unlock();
669#endif
pbrookb3c77242008-06-30 16:31:04 +0000670#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200671 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000672 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
673 cpu_save, cpu_load, env);
674#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000675}
676
bellard9fa3e852004-01-04 18:06:42 +0000677static inline void invalidate_page_bitmap(PageDesc *p)
678{
679 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000680 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000681 p->code_bitmap = NULL;
682 }
683 p->code_write_count = 0;
684}
685
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800686/* Set to NULL all the 'first_tb' fields in all PageDescs. */
687
688static void page_flush_tb_1 (int level, void **lp)
689{
690 int i;
691
692 if (*lp == NULL) {
693 return;
694 }
695 if (level == 0) {
696 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000697 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800698 pd[i].first_tb = NULL;
699 invalidate_page_bitmap(pd + i);
700 }
701 } else {
702 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000703 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800704 page_flush_tb_1 (level - 1, pp + i);
705 }
706 }
707}
708
bellardfd6ce8f2003-05-14 19:00:11 +0000709static void page_flush_tb(void)
710{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800711 int i;
712 for (i = 0; i < V_L1_SIZE; i++) {
713 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000714 }
715}
716
717/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000718/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000719void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000720{
bellard6a00d602005-11-21 23:25:50 +0000721 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000722#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000723 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
724 (unsigned long)(code_gen_ptr - code_gen_buffer),
725 nb_tbs, nb_tbs > 0 ?
726 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000727#endif
bellard26a5f132008-05-28 12:30:31 +0000728 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000729 cpu_abort(env1, "Internal error: code buffer overflow\n");
730
bellardfd6ce8f2003-05-14 19:00:11 +0000731 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000732
bellard6a00d602005-11-21 23:25:50 +0000733 for(env = first_cpu; env != NULL; env = env->next_cpu) {
734 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
735 }
bellard9fa3e852004-01-04 18:06:42 +0000736
bellard8a8a6082004-10-03 13:36:49 +0000737 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000738 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000739
bellardfd6ce8f2003-05-14 19:00:11 +0000740 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000741 /* XXX: flush processor icache at this point if cache flush is
742 expensive */
bellarde3db7222005-01-26 22:00:47 +0000743 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000744}
745
746#ifdef DEBUG_TB_CHECK
747
j_mayerbc98a7e2007-04-04 07:55:12 +0000748static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000749{
750 TranslationBlock *tb;
751 int i;
752 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000753 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
754 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000755 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
756 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000757 printf("ERROR invalidate: address=" TARGET_FMT_lx
758 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000759 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000760 }
761 }
762 }
763}
764
765/* verify that all the pages have correct rights for code */
766static void tb_page_check(void)
767{
768 TranslationBlock *tb;
769 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000770
pbrook99773bd2006-04-16 15:14:59 +0000771 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
772 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000773 flags1 = page_get_flags(tb->pc);
774 flags2 = page_get_flags(tb->pc + tb->size - 1);
775 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
776 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000777 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000778 }
779 }
780 }
781}
782
783#endif
784
785/* invalidate one TB */
786static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
787 int next_offset)
788{
789 TranslationBlock *tb1;
790 for(;;) {
791 tb1 = *ptb;
792 if (tb1 == tb) {
793 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
794 break;
795 }
796 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
797 }
798}
799
bellard9fa3e852004-01-04 18:06:42 +0000800static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
801{
802 TranslationBlock *tb1;
803 unsigned int n1;
804
805 for(;;) {
806 tb1 = *ptb;
807 n1 = (long)tb1 & 3;
808 tb1 = (TranslationBlock *)((long)tb1 & ~3);
809 if (tb1 == tb) {
810 *ptb = tb1->page_next[n1];
811 break;
812 }
813 ptb = &tb1->page_next[n1];
814 }
815}
816
bellardd4e81642003-05-25 16:46:15 +0000817static inline void tb_jmp_remove(TranslationBlock *tb, int n)
818{
819 TranslationBlock *tb1, **ptb;
820 unsigned int n1;
821
822 ptb = &tb->jmp_next[n];
823 tb1 = *ptb;
824 if (tb1) {
825 /* find tb(n) in circular list */
826 for(;;) {
827 tb1 = *ptb;
828 n1 = (long)tb1 & 3;
829 tb1 = (TranslationBlock *)((long)tb1 & ~3);
830 if (n1 == n && tb1 == tb)
831 break;
832 if (n1 == 2) {
833 ptb = &tb1->jmp_first;
834 } else {
835 ptb = &tb1->jmp_next[n1];
836 }
837 }
838 /* now we can suppress tb(n) from the list */
839 *ptb = tb->jmp_next[n];
840
841 tb->jmp_next[n] = NULL;
842 }
843}
844
845/* reset the jump entry 'n' of a TB so that it is not chained to
846 another TB */
847static inline void tb_reset_jump(TranslationBlock *tb, int n)
848{
849 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
850}
851
Paul Brook41c1b1c2010-03-12 16:54:58 +0000852void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000853{
bellard6a00d602005-11-21 23:25:50 +0000854 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000855 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000856 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000857 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000858 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000859
bellard9fa3e852004-01-04 18:06:42 +0000860 /* remove the TB from the hash list */
861 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
862 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000863 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000864 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000865
bellard9fa3e852004-01-04 18:06:42 +0000866 /* remove the TB from the page list */
867 if (tb->page_addr[0] != page_addr) {
868 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
869 tb_page_remove(&p->first_tb, tb);
870 invalidate_page_bitmap(p);
871 }
872 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
873 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
874 tb_page_remove(&p->first_tb, tb);
875 invalidate_page_bitmap(p);
876 }
877
bellard8a40a182005-11-20 10:35:40 +0000878 tb_invalidated_flag = 1;
879
880 /* remove the TB from the hash list */
881 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000882 for(env = first_cpu; env != NULL; env = env->next_cpu) {
883 if (env->tb_jmp_cache[h] == tb)
884 env->tb_jmp_cache[h] = NULL;
885 }
bellard8a40a182005-11-20 10:35:40 +0000886
887 /* suppress this TB from the two jump lists */
888 tb_jmp_remove(tb, 0);
889 tb_jmp_remove(tb, 1);
890
891 /* suppress any remaining jumps to this TB */
892 tb1 = tb->jmp_first;
893 for(;;) {
894 n1 = (long)tb1 & 3;
895 if (n1 == 2)
896 break;
897 tb1 = (TranslationBlock *)((long)tb1 & ~3);
898 tb2 = tb1->jmp_next[n1];
899 tb_reset_jump(tb1, n1);
900 tb1->jmp_next[n1] = NULL;
901 tb1 = tb2;
902 }
903 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
904
bellarde3db7222005-01-26 22:00:47 +0000905 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000906}
907
908static inline void set_bits(uint8_t *tab, int start, int len)
909{
910 int end, mask, end1;
911
912 end = start + len;
913 tab += start >> 3;
914 mask = 0xff << (start & 7);
915 if ((start & ~7) == (end & ~7)) {
916 if (start < end) {
917 mask &= ~(0xff << (end & 7));
918 *tab |= mask;
919 }
920 } else {
921 *tab++ |= mask;
922 start = (start + 8) & ~7;
923 end1 = end & ~7;
924 while (start < end1) {
925 *tab++ = 0xff;
926 start += 8;
927 }
928 if (start < end) {
929 mask = ~(0xff << (end & 7));
930 *tab |= mask;
931 }
932 }
933}
934
935static void build_page_bitmap(PageDesc *p)
936{
937 int n, tb_start, tb_end;
938 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000939
pbrookb2a70812008-06-09 13:57:23 +0000940 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000941
942 tb = p->first_tb;
943 while (tb != NULL) {
944 n = (long)tb & 3;
945 tb = (TranslationBlock *)((long)tb & ~3);
946 /* NOTE: this is subtle as a TB may span two physical pages */
947 if (n == 0) {
948 /* NOTE: tb_end may be after the end of the page, but
949 it is not a problem */
950 tb_start = tb->pc & ~TARGET_PAGE_MASK;
951 tb_end = tb_start + tb->size;
952 if (tb_end > TARGET_PAGE_SIZE)
953 tb_end = TARGET_PAGE_SIZE;
954 } else {
955 tb_start = 0;
956 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
957 }
958 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
959 tb = tb->page_next[n];
960 }
961}
962
pbrook2e70f6e2008-06-29 01:03:05 +0000963TranslationBlock *tb_gen_code(CPUState *env,
964 target_ulong pc, target_ulong cs_base,
965 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000966{
967 TranslationBlock *tb;
968 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000969 tb_page_addr_t phys_pc, phys_page2;
970 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000971 int code_gen_size;
972
Paul Brook41c1b1c2010-03-12 16:54:58 +0000973 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000974 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000975 if (!tb) {
976 /* flush must be done */
977 tb_flush(env);
978 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000979 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000980 /* Don't forget to invalidate previous TB info. */
981 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000982 }
983 tc_ptr = code_gen_ptr;
984 tb->tc_ptr = tc_ptr;
985 tb->cs_base = cs_base;
986 tb->flags = flags;
987 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000988 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000989 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000990
bellardd720b932004-04-25 17:57:43 +0000991 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000992 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000993 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000994 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000995 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000996 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000997 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000998 return tb;
bellardd720b932004-04-25 17:57:43 +0000999}
ths3b46e622007-09-17 08:09:54 +00001000
bellard9fa3e852004-01-04 18:06:42 +00001001/* invalidate all TBs which intersect with the target physical page
1002 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +00001003 the same physical page. 'is_cpu_write_access' should be true if called
1004 from a real cpu write access: the virtual CPU will exit the current
1005 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001006void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001007 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001008{
aliguori6b917542008-11-18 19:46:41 +00001009 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +00001010 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001011 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001012 PageDesc *p;
1013 int n;
1014#ifdef TARGET_HAS_PRECISE_SMC
1015 int current_tb_not_found = is_cpu_write_access;
1016 TranslationBlock *current_tb = NULL;
1017 int current_tb_modified = 0;
1018 target_ulong current_pc = 0;
1019 target_ulong current_cs_base = 0;
1020 int current_flags = 0;
1021#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001022
1023 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001024 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001025 return;
ths5fafdf22007-09-16 21:08:06 +00001026 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001027 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1028 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001029 /* build code bitmap */
1030 build_page_bitmap(p);
1031 }
1032
1033 /* we remove all the TBs in the range [start, end[ */
1034 /* XXX: see if in some cases it could be faster to invalidate all the code */
1035 tb = p->first_tb;
1036 while (tb != NULL) {
1037 n = (long)tb & 3;
1038 tb = (TranslationBlock *)((long)tb & ~3);
1039 tb_next = tb->page_next[n];
1040 /* NOTE: this is subtle as a TB may span two physical pages */
1041 if (n == 0) {
1042 /* NOTE: tb_end may be after the end of the page, but
1043 it is not a problem */
1044 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1045 tb_end = tb_start + tb->size;
1046 } else {
1047 tb_start = tb->page_addr[1];
1048 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1049 }
1050 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001051#ifdef TARGET_HAS_PRECISE_SMC
1052 if (current_tb_not_found) {
1053 current_tb_not_found = 0;
1054 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001055 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001056 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001057 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001058 }
1059 }
1060 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001061 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001062 /* If we are modifying the current TB, we must stop
1063 its execution. We could be more precise by checking
1064 that the modification is after the current PC, but it
1065 would require a specialized function to partially
1066 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001067
bellardd720b932004-04-25 17:57:43 +00001068 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001069 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001070 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001071 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1072 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001073 }
1074#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001075 /* we need to do that to handle the case where a signal
1076 occurs while doing tb_phys_invalidate() */
1077 saved_tb = NULL;
1078 if (env) {
1079 saved_tb = env->current_tb;
1080 env->current_tb = NULL;
1081 }
bellard9fa3e852004-01-04 18:06:42 +00001082 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001083 if (env) {
1084 env->current_tb = saved_tb;
1085 if (env->interrupt_request && env->current_tb)
1086 cpu_interrupt(env, env->interrupt_request);
1087 }
bellard9fa3e852004-01-04 18:06:42 +00001088 }
1089 tb = tb_next;
1090 }
1091#if !defined(CONFIG_USER_ONLY)
1092 /* if no code remaining, no need to continue to use slow writes */
1093 if (!p->first_tb) {
1094 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001095 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001096 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001097 }
1098 }
1099#endif
1100#ifdef TARGET_HAS_PRECISE_SMC
1101 if (current_tb_modified) {
1102 /* we generate a block containing just the instruction
1103 modifying the memory. It will ensure that it cannot modify
1104 itself */
bellardea1c1802004-06-14 18:56:36 +00001105 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001106 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001107 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001108 }
1109#endif
1110}
1111
1112/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001113static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001114{
1115 PageDesc *p;
1116 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001117#if 0
bellarda4193c82004-06-03 14:01:43 +00001118 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001119 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1120 cpu_single_env->mem_io_vaddr, len,
1121 cpu_single_env->eip,
1122 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001123 }
1124#endif
bellard9fa3e852004-01-04 18:06:42 +00001125 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001126 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001127 return;
1128 if (p->code_bitmap) {
1129 offset = start & ~TARGET_PAGE_MASK;
1130 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1131 if (b & ((1 << len) - 1))
1132 goto do_invalidate;
1133 } else {
1134 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001135 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001136 }
1137}
1138
bellard9fa3e852004-01-04 18:06:42 +00001139#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001140static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001141 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001142{
aliguori6b917542008-11-18 19:46:41 +00001143 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001144 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001145 int n;
bellardd720b932004-04-25 17:57:43 +00001146#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001147 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001148 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001149 int current_tb_modified = 0;
1150 target_ulong current_pc = 0;
1151 target_ulong current_cs_base = 0;
1152 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001153#endif
bellard9fa3e852004-01-04 18:06:42 +00001154
1155 addr &= TARGET_PAGE_MASK;
1156 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001157 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001158 return;
1159 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001160#ifdef TARGET_HAS_PRECISE_SMC
1161 if (tb && pc != 0) {
1162 current_tb = tb_find_pc(pc);
1163 }
1164#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001165 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001166 n = (long)tb & 3;
1167 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001168#ifdef TARGET_HAS_PRECISE_SMC
1169 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001170 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001171 /* If we are modifying the current TB, we must stop
1172 its execution. We could be more precise by checking
1173 that the modification is after the current PC, but it
1174 would require a specialized function to partially
1175 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001176
bellardd720b932004-04-25 17:57:43 +00001177 current_tb_modified = 1;
1178 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001179 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1180 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001181 }
1182#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001183 tb_phys_invalidate(tb, addr);
1184 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001185 }
1186 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001187#ifdef TARGET_HAS_PRECISE_SMC
1188 if (current_tb_modified) {
1189 /* we generate a block containing just the instruction
1190 modifying the memory. It will ensure that it cannot modify
1191 itself */
bellardea1c1802004-06-14 18:56:36 +00001192 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001193 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001194 cpu_resume_from_signal(env, puc);
1195 }
1196#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001197}
bellard9fa3e852004-01-04 18:06:42 +00001198#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001199
1200/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001201static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001202 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001203{
1204 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001205 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001206
bellard9fa3e852004-01-04 18:06:42 +00001207 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001208 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001209 tb->page_next[n] = p->first_tb;
1210 last_first_tb = p->first_tb;
1211 p->first_tb = (TranslationBlock *)((long)tb | n);
1212 invalidate_page_bitmap(p);
1213
bellard107db442004-06-22 18:48:46 +00001214#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001215
bellard9fa3e852004-01-04 18:06:42 +00001216#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001217 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001218 target_ulong addr;
1219 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001220 int prot;
1221
bellardfd6ce8f2003-05-14 19:00:11 +00001222 /* force the host page as non writable (writes will have a
1223 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001224 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001225 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001226 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1227 addr += TARGET_PAGE_SIZE) {
1228
1229 p2 = page_find (addr >> TARGET_PAGE_BITS);
1230 if (!p2)
1231 continue;
1232 prot |= p2->flags;
1233 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001234 }
ths5fafdf22007-09-16 21:08:06 +00001235 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001236 (prot & PAGE_BITS) & ~PAGE_WRITE);
1237#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001238 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001239 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001240#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001241 }
bellard9fa3e852004-01-04 18:06:42 +00001242#else
1243 /* if some code is already present, then the pages are already
1244 protected. So we handle the case where only the first TB is
1245 allocated in a physical page */
1246 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001247 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001248 }
1249#endif
bellardd720b932004-04-25 17:57:43 +00001250
1251#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001252}
1253
1254/* Allocate a new translation block. Flush the translation buffer if
1255 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001256TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001257{
1258 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001259
bellard26a5f132008-05-28 12:30:31 +00001260 if (nb_tbs >= code_gen_max_blocks ||
1261 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001262 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001263 tb = &tbs[nb_tbs++];
1264 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001265 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001266 return tb;
1267}
1268
pbrook2e70f6e2008-06-29 01:03:05 +00001269void tb_free(TranslationBlock *tb)
1270{
thsbf20dc02008-06-30 17:22:19 +00001271 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001272 Ignore the hard cases and just back up if this TB happens to
1273 be the last one generated. */
1274 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1275 code_gen_ptr = tb->tc_ptr;
1276 nb_tbs--;
1277 }
1278}
1279
bellard9fa3e852004-01-04 18:06:42 +00001280/* add a new TB and link it to the physical page tables. phys_page2 is
1281 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001282void tb_link_page(TranslationBlock *tb,
1283 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001284{
bellard9fa3e852004-01-04 18:06:42 +00001285 unsigned int h;
1286 TranslationBlock **ptb;
1287
pbrookc8a706f2008-06-02 16:16:42 +00001288 /* Grab the mmap lock to stop another thread invalidating this TB
1289 before we are done. */
1290 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001291 /* add in the physical hash table */
1292 h = tb_phys_hash_func(phys_pc);
1293 ptb = &tb_phys_hash[h];
1294 tb->phys_hash_next = *ptb;
1295 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001296
1297 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001298 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1299 if (phys_page2 != -1)
1300 tb_alloc_page(tb, 1, phys_page2);
1301 else
1302 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001303
bellardd4e81642003-05-25 16:46:15 +00001304 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1305 tb->jmp_next[0] = NULL;
1306 tb->jmp_next[1] = NULL;
1307
1308 /* init original jump addresses */
1309 if (tb->tb_next_offset[0] != 0xffff)
1310 tb_reset_jump(tb, 0);
1311 if (tb->tb_next_offset[1] != 0xffff)
1312 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001313
1314#ifdef DEBUG_TB_CHECK
1315 tb_page_check();
1316#endif
pbrookc8a706f2008-06-02 16:16:42 +00001317 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001318}
1319
bellarda513fe12003-05-27 23:29:48 +00001320/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1321 tb[1].tc_ptr. Return NULL if not found */
1322TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1323{
1324 int m_min, m_max, m;
1325 unsigned long v;
1326 TranslationBlock *tb;
1327
1328 if (nb_tbs <= 0)
1329 return NULL;
1330 if (tc_ptr < (unsigned long)code_gen_buffer ||
1331 tc_ptr >= (unsigned long)code_gen_ptr)
1332 return NULL;
1333 /* binary search (cf Knuth) */
1334 m_min = 0;
1335 m_max = nb_tbs - 1;
1336 while (m_min <= m_max) {
1337 m = (m_min + m_max) >> 1;
1338 tb = &tbs[m];
1339 v = (unsigned long)tb->tc_ptr;
1340 if (v == tc_ptr)
1341 return tb;
1342 else if (tc_ptr < v) {
1343 m_max = m - 1;
1344 } else {
1345 m_min = m + 1;
1346 }
ths5fafdf22007-09-16 21:08:06 +00001347 }
bellarda513fe12003-05-27 23:29:48 +00001348 return &tbs[m_max];
1349}
bellard75012672003-06-21 13:11:07 +00001350
bellardea041c02003-06-25 16:16:50 +00001351static void tb_reset_jump_recursive(TranslationBlock *tb);
1352
1353static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1354{
1355 TranslationBlock *tb1, *tb_next, **ptb;
1356 unsigned int n1;
1357
1358 tb1 = tb->jmp_next[n];
1359 if (tb1 != NULL) {
1360 /* find head of list */
1361 for(;;) {
1362 n1 = (long)tb1 & 3;
1363 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1364 if (n1 == 2)
1365 break;
1366 tb1 = tb1->jmp_next[n1];
1367 }
1368 /* we are now sure now that tb jumps to tb1 */
1369 tb_next = tb1;
1370
1371 /* remove tb from the jmp_first list */
1372 ptb = &tb_next->jmp_first;
1373 for(;;) {
1374 tb1 = *ptb;
1375 n1 = (long)tb1 & 3;
1376 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1377 if (n1 == n && tb1 == tb)
1378 break;
1379 ptb = &tb1->jmp_next[n1];
1380 }
1381 *ptb = tb->jmp_next[n];
1382 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001383
bellardea041c02003-06-25 16:16:50 +00001384 /* suppress the jump to next tb in generated code */
1385 tb_reset_jump(tb, n);
1386
bellard01243112004-01-04 15:48:17 +00001387 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001388 tb_reset_jump_recursive(tb_next);
1389 }
1390}
1391
1392static void tb_reset_jump_recursive(TranslationBlock *tb)
1393{
1394 tb_reset_jump_recursive2(tb, 0);
1395 tb_reset_jump_recursive2(tb, 1);
1396}
1397
bellard1fddef42005-04-17 19:16:13 +00001398#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001399#if defined(CONFIG_USER_ONLY)
1400static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1401{
1402 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1403}
1404#else
bellardd720b932004-04-25 17:57:43 +00001405static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1406{
Anthony Liguoric227f092009-10-01 16:12:16 -05001407 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001408 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001409 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001410 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001411
pbrookc2f07f82006-04-08 17:14:56 +00001412 addr = cpu_get_phys_page_debug(env, pc);
1413 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1414 if (!p) {
1415 pd = IO_MEM_UNASSIGNED;
1416 } else {
1417 pd = p->phys_offset;
1418 }
1419 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001420 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001421}
bellardc27004e2005-01-03 23:35:10 +00001422#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001423#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001424
Paul Brookc527ee82010-03-01 03:31:14 +00001425#if defined(CONFIG_USER_ONLY)
1426void cpu_watchpoint_remove_all(CPUState *env, int mask)
1427
1428{
1429}
1430
1431int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1432 int flags, CPUWatchpoint **watchpoint)
1433{
1434 return -ENOSYS;
1435}
1436#else
pbrook6658ffb2007-03-16 23:58:11 +00001437/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001438int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1439 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001440{
aliguorib4051332008-11-18 20:14:20 +00001441 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001442 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001443
aliguorib4051332008-11-18 20:14:20 +00001444 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1445 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1446 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1447 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1448 return -EINVAL;
1449 }
aliguoria1d1bb32008-11-18 20:07:32 +00001450 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001451
aliguoria1d1bb32008-11-18 20:07:32 +00001452 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001453 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001454 wp->flags = flags;
1455
aliguori2dc9f412008-11-18 20:56:59 +00001456 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001457 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001458 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001459 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001460 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001461
pbrook6658ffb2007-03-16 23:58:11 +00001462 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001463
1464 if (watchpoint)
1465 *watchpoint = wp;
1466 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001467}
1468
aliguoria1d1bb32008-11-18 20:07:32 +00001469/* Remove a specific watchpoint. */
1470int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1471 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001472{
aliguorib4051332008-11-18 20:14:20 +00001473 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001474 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001475
Blue Swirl72cf2d42009-09-12 07:36:22 +00001476 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001477 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001478 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001479 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001480 return 0;
1481 }
1482 }
aliguoria1d1bb32008-11-18 20:07:32 +00001483 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001484}
1485
aliguoria1d1bb32008-11-18 20:07:32 +00001486/* Remove a specific watchpoint by reference. */
1487void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1488{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001489 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001490
aliguoria1d1bb32008-11-18 20:07:32 +00001491 tlb_flush_page(env, watchpoint->vaddr);
1492
1493 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001494}
1495
aliguoria1d1bb32008-11-18 20:07:32 +00001496/* Remove all matching watchpoints. */
1497void cpu_watchpoint_remove_all(CPUState *env, int mask)
1498{
aliguoric0ce9982008-11-25 22:13:57 +00001499 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001500
Blue Swirl72cf2d42009-09-12 07:36:22 +00001501 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001502 if (wp->flags & mask)
1503 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001504 }
aliguoria1d1bb32008-11-18 20:07:32 +00001505}
Paul Brookc527ee82010-03-01 03:31:14 +00001506#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001507
1508/* Add a breakpoint. */
1509int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1510 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001511{
bellard1fddef42005-04-17 19:16:13 +00001512#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001513 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001514
aliguoria1d1bb32008-11-18 20:07:32 +00001515 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001516
1517 bp->pc = pc;
1518 bp->flags = flags;
1519
aliguori2dc9f412008-11-18 20:56:59 +00001520 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001521 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001522 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001523 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001524 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001525
1526 breakpoint_invalidate(env, pc);
1527
1528 if (breakpoint)
1529 *breakpoint = bp;
1530 return 0;
1531#else
1532 return -ENOSYS;
1533#endif
1534}
1535
1536/* Remove a specific breakpoint. */
1537int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1538{
1539#if defined(TARGET_HAS_ICE)
1540 CPUBreakpoint *bp;
1541
Blue Swirl72cf2d42009-09-12 07:36:22 +00001542 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001543 if (bp->pc == pc && bp->flags == flags) {
1544 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001545 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001546 }
bellard4c3a88a2003-07-26 12:06:08 +00001547 }
aliguoria1d1bb32008-11-18 20:07:32 +00001548 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001549#else
aliguoria1d1bb32008-11-18 20:07:32 +00001550 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001551#endif
1552}
1553
aliguoria1d1bb32008-11-18 20:07:32 +00001554/* Remove a specific breakpoint by reference. */
1555void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001556{
bellard1fddef42005-04-17 19:16:13 +00001557#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001558 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001559
aliguoria1d1bb32008-11-18 20:07:32 +00001560 breakpoint_invalidate(env, breakpoint->pc);
1561
1562 qemu_free(breakpoint);
1563#endif
1564}
1565
1566/* Remove all matching breakpoints. */
1567void cpu_breakpoint_remove_all(CPUState *env, int mask)
1568{
1569#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001570 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001571
Blue Swirl72cf2d42009-09-12 07:36:22 +00001572 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001573 if (bp->flags & mask)
1574 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001575 }
bellard4c3a88a2003-07-26 12:06:08 +00001576#endif
1577}
1578
bellardc33a3462003-07-29 20:50:33 +00001579/* enable or disable single step mode. EXCP_DEBUG is returned by the
1580 CPU loop after each instruction */
1581void cpu_single_step(CPUState *env, int enabled)
1582{
bellard1fddef42005-04-17 19:16:13 +00001583#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001584 if (env->singlestep_enabled != enabled) {
1585 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001586 if (kvm_enabled())
1587 kvm_update_guest_debug(env, 0);
1588 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001589 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001590 /* XXX: only flush what is necessary */
1591 tb_flush(env);
1592 }
bellardc33a3462003-07-29 20:50:33 +00001593 }
1594#endif
1595}
1596
bellard34865132003-10-05 14:28:56 +00001597/* enable or disable low levels log */
1598void cpu_set_log(int log_flags)
1599{
1600 loglevel = log_flags;
1601 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001602 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001603 if (!logfile) {
1604 perror(logfilename);
1605 _exit(1);
1606 }
bellard9fa3e852004-01-04 18:06:42 +00001607#if !defined(CONFIG_SOFTMMU)
1608 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1609 {
blueswir1b55266b2008-09-20 08:07:15 +00001610 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001611 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1612 }
Filip Navarabf65f532009-07-27 10:02:04 -05001613#elif !defined(_WIN32)
1614 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001615 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001616#endif
pbrooke735b912007-06-30 13:53:24 +00001617 log_append = 1;
1618 }
1619 if (!loglevel && logfile) {
1620 fclose(logfile);
1621 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001622 }
1623}
1624
1625void cpu_set_log_filename(const char *filename)
1626{
1627 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001628 if (logfile) {
1629 fclose(logfile);
1630 logfile = NULL;
1631 }
1632 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001633}
bellardc33a3462003-07-29 20:50:33 +00001634
aurel323098dba2009-03-07 21:28:24 +00001635static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001636{
pbrookd5975362008-06-07 20:50:51 +00001637 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1638 problem and hope the cpu will stop of its own accord. For userspace
1639 emulation this often isn't actually as bad as it sounds. Often
1640 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001641 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001642 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001643
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001644 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001645 tb = env->current_tb;
1646 /* if the cpu is currently executing code, we must unlink it and
1647 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001648 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001649 env->current_tb = NULL;
1650 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001651 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001652 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001653}
1654
1655/* mask must never be zero, except for A20 change call */
1656void cpu_interrupt(CPUState *env, int mask)
1657{
1658 int old_mask;
1659
1660 old_mask = env->interrupt_request;
1661 env->interrupt_request |= mask;
1662
aliguori8edac962009-04-24 18:03:45 +00001663#ifndef CONFIG_USER_ONLY
1664 /*
1665 * If called from iothread context, wake the target cpu in
1666 * case its halted.
1667 */
1668 if (!qemu_cpu_self(env)) {
1669 qemu_cpu_kick(env);
1670 return;
1671 }
1672#endif
1673
pbrook2e70f6e2008-06-29 01:03:05 +00001674 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001675 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001676#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001677 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001678 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001679 cpu_abort(env, "Raised interrupt while not in I/O function");
1680 }
1681#endif
1682 } else {
aurel323098dba2009-03-07 21:28:24 +00001683 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001684 }
1685}
1686
bellardb54ad042004-05-20 13:42:52 +00001687void cpu_reset_interrupt(CPUState *env, int mask)
1688{
1689 env->interrupt_request &= ~mask;
1690}
1691
aurel323098dba2009-03-07 21:28:24 +00001692void cpu_exit(CPUState *env)
1693{
1694 env->exit_request = 1;
1695 cpu_unlink_tb(env);
1696}
1697
blueswir1c7cd6a32008-10-02 18:27:46 +00001698const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001699 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001700 "show generated host assembly code for each compiled TB" },
1701 { CPU_LOG_TB_IN_ASM, "in_asm",
1702 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001703 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001704 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001705 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001706 "show micro ops "
1707#ifdef TARGET_I386
1708 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001709#endif
blueswir1e01a1152008-03-14 17:37:11 +00001710 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001711 { CPU_LOG_INT, "int",
1712 "show interrupts/exceptions in short format" },
1713 { CPU_LOG_EXEC, "exec",
1714 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001715 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001716 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001717#ifdef TARGET_I386
1718 { CPU_LOG_PCALL, "pcall",
1719 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001720 { CPU_LOG_RESET, "cpu_reset",
1721 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001722#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001723#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001724 { CPU_LOG_IOPORT, "ioport",
1725 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001726#endif
bellardf193c792004-03-21 17:06:25 +00001727 { 0, NULL, NULL },
1728};
1729
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001730#ifndef CONFIG_USER_ONLY
1731static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1732 = QLIST_HEAD_INITIALIZER(memory_client_list);
1733
1734static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1735 ram_addr_t size,
1736 ram_addr_t phys_offset)
1737{
1738 CPUPhysMemoryClient *client;
1739 QLIST_FOREACH(client, &memory_client_list, list) {
1740 client->set_memory(client, start_addr, size, phys_offset);
1741 }
1742}
1743
1744static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1745 target_phys_addr_t end)
1746{
1747 CPUPhysMemoryClient *client;
1748 QLIST_FOREACH(client, &memory_client_list, list) {
1749 int r = client->sync_dirty_bitmap(client, start, end);
1750 if (r < 0)
1751 return r;
1752 }
1753 return 0;
1754}
1755
1756static int cpu_notify_migration_log(int enable)
1757{
1758 CPUPhysMemoryClient *client;
1759 QLIST_FOREACH(client, &memory_client_list, list) {
1760 int r = client->migration_log(client, enable);
1761 if (r < 0)
1762 return r;
1763 }
1764 return 0;
1765}
1766
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001767static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1768 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001769{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001770 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001771
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001772 if (*lp == NULL) {
1773 return;
1774 }
1775 if (level == 0) {
1776 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001777 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001778 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1779 client->set_memory(client, pd[i].region_offset,
1780 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001781 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001782 }
1783 } else {
1784 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001785 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001786 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001787 }
1788 }
1789}
1790
1791static void phys_page_for_each(CPUPhysMemoryClient *client)
1792{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001793 int i;
1794 for (i = 0; i < P_L1_SIZE; ++i) {
1795 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1796 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001797 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001798}
1799
1800void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1801{
1802 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1803 phys_page_for_each(client);
1804}
1805
1806void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1807{
1808 QLIST_REMOVE(client, list);
1809}
1810#endif
1811
bellardf193c792004-03-21 17:06:25 +00001812static int cmp1(const char *s1, int n, const char *s2)
1813{
1814 if (strlen(s2) != n)
1815 return 0;
1816 return memcmp(s1, s2, n) == 0;
1817}
ths3b46e622007-09-17 08:09:54 +00001818
bellardf193c792004-03-21 17:06:25 +00001819/* takes a comma separated list of log masks. Return 0 if error. */
1820int cpu_str_to_log_mask(const char *str)
1821{
blueswir1c7cd6a32008-10-02 18:27:46 +00001822 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001823 int mask;
1824 const char *p, *p1;
1825
1826 p = str;
1827 mask = 0;
1828 for(;;) {
1829 p1 = strchr(p, ',');
1830 if (!p1)
1831 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001832 if(cmp1(p,p1-p,"all")) {
1833 for(item = cpu_log_items; item->mask != 0; item++) {
1834 mask |= item->mask;
1835 }
1836 } else {
bellardf193c792004-03-21 17:06:25 +00001837 for(item = cpu_log_items; item->mask != 0; item++) {
1838 if (cmp1(p, p1 - p, item->name))
1839 goto found;
1840 }
1841 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001842 }
bellardf193c792004-03-21 17:06:25 +00001843 found:
1844 mask |= item->mask;
1845 if (*p1 != ',')
1846 break;
1847 p = p1 + 1;
1848 }
1849 return mask;
1850}
bellardea041c02003-06-25 16:16:50 +00001851
bellard75012672003-06-21 13:11:07 +00001852void cpu_abort(CPUState *env, const char *fmt, ...)
1853{
1854 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001855 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001856
1857 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001858 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001859 fprintf(stderr, "qemu: fatal: ");
1860 vfprintf(stderr, fmt, ap);
1861 fprintf(stderr, "\n");
1862#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001863 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1864#else
1865 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001866#endif
aliguori93fcfe32009-01-15 22:34:14 +00001867 if (qemu_log_enabled()) {
1868 qemu_log("qemu: fatal: ");
1869 qemu_log_vprintf(fmt, ap2);
1870 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001871#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001872 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001873#else
aliguori93fcfe32009-01-15 22:34:14 +00001874 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001875#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001876 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001877 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001878 }
pbrook493ae1f2007-11-23 16:53:59 +00001879 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001880 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001881#if defined(CONFIG_USER_ONLY)
1882 {
1883 struct sigaction act;
1884 sigfillset(&act.sa_mask);
1885 act.sa_handler = SIG_DFL;
1886 sigaction(SIGABRT, &act, NULL);
1887 }
1888#endif
bellard75012672003-06-21 13:11:07 +00001889 abort();
1890}
1891
thsc5be9f02007-02-28 20:20:53 +00001892CPUState *cpu_copy(CPUState *env)
1893{
ths01ba9812007-12-09 02:22:57 +00001894 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001895 CPUState *next_cpu = new_env->next_cpu;
1896 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001897#if defined(TARGET_HAS_ICE)
1898 CPUBreakpoint *bp;
1899 CPUWatchpoint *wp;
1900#endif
1901
thsc5be9f02007-02-28 20:20:53 +00001902 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001903
1904 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001905 new_env->next_cpu = next_cpu;
1906 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001907
1908 /* Clone all break/watchpoints.
1909 Note: Once we support ptrace with hw-debug register access, make sure
1910 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001911 QTAILQ_INIT(&env->breakpoints);
1912 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001913#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001914 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001915 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1916 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001917 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001918 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1919 wp->flags, NULL);
1920 }
1921#endif
1922
thsc5be9f02007-02-28 20:20:53 +00001923 return new_env;
1924}
1925
bellard01243112004-01-04 15:48:17 +00001926#if !defined(CONFIG_USER_ONLY)
1927
edgar_igl5c751e92008-05-06 08:44:21 +00001928static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1929{
1930 unsigned int i;
1931
1932 /* Discard jump cache entries for any tb which might potentially
1933 overlap the flushed page. */
1934 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1935 memset (&env->tb_jmp_cache[i], 0,
1936 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1937
1938 i = tb_jmp_cache_hash_page(addr);
1939 memset (&env->tb_jmp_cache[i], 0,
1940 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1941}
1942
Igor Kovalenko08738982009-07-12 02:15:40 +04001943static CPUTLBEntry s_cputlb_empty_entry = {
1944 .addr_read = -1,
1945 .addr_write = -1,
1946 .addr_code = -1,
1947 .addend = -1,
1948};
1949
bellardee8b7022004-02-03 23:35:10 +00001950/* NOTE: if flush_global is true, also flush global entries (not
1951 implemented yet) */
1952void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001953{
bellard33417e72003-08-10 21:47:01 +00001954 int i;
bellard01243112004-01-04 15:48:17 +00001955
bellard9fa3e852004-01-04 18:06:42 +00001956#if defined(DEBUG_TLB)
1957 printf("tlb_flush:\n");
1958#endif
bellard01243112004-01-04 15:48:17 +00001959 /* must reset current TB so that interrupts cannot modify the
1960 links while we are modifying them */
1961 env->current_tb = NULL;
1962
bellard33417e72003-08-10 21:47:01 +00001963 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001964 int mmu_idx;
1965 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001966 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001967 }
bellard33417e72003-08-10 21:47:01 +00001968 }
bellard9fa3e852004-01-04 18:06:42 +00001969
bellard8a40a182005-11-20 10:35:40 +00001970 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001971
Paul Brookd4c430a2010-03-17 02:14:28 +00001972 env->tlb_flush_addr = -1;
1973 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001974 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001975}
1976
bellard274da6b2004-05-20 21:56:27 +00001977static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001978{
ths5fafdf22007-09-16 21:08:06 +00001979 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001980 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001981 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001982 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001983 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001984 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001985 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001986 }
bellard61382a52003-10-27 21:22:23 +00001987}
1988
bellard2e126692004-04-25 21:28:44 +00001989void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001990{
bellard8a40a182005-11-20 10:35:40 +00001991 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001992 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001993
bellard9fa3e852004-01-04 18:06:42 +00001994#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001995 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001996#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001997 /* Check if we need to flush due to large pages. */
1998 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1999#if defined(DEBUG_TLB)
2000 printf("tlb_flush_page: forced full flush ("
2001 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
2002 env->tlb_flush_addr, env->tlb_flush_mask);
2003#endif
2004 tlb_flush(env, 1);
2005 return;
2006 }
bellard01243112004-01-04 15:48:17 +00002007 /* must reset current TB so that interrupts cannot modify the
2008 links while we are modifying them */
2009 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00002010
bellard61382a52003-10-27 21:22:23 +00002011 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00002012 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002013 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2014 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00002015
edgar_igl5c751e92008-05-06 08:44:21 +00002016 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00002017}
2018
bellard9fa3e852004-01-04 18:06:42 +00002019/* update the TLBs so that writes to code in the virtual page 'addr'
2020 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05002021static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00002022{
ths5fafdf22007-09-16 21:08:06 +00002023 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00002024 ram_addr + TARGET_PAGE_SIZE,
2025 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00002026}
2027
bellard9fa3e852004-01-04 18:06:42 +00002028/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00002029 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05002030static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00002031 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002032{
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002033 cpu_physical_memory_set_dirty_flags(ram_addr, CODE_DIRTY_FLAG);
bellard1ccde1c2004-02-06 19:46:14 +00002034}
2035
ths5fafdf22007-09-16 21:08:06 +00002036static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002037 unsigned long start, unsigned long length)
2038{
2039 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00002040 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
2041 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002042 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00002043 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002044 }
2045 }
2046}
2047
pbrook5579c7f2009-04-11 14:47:08 +00002048/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002049void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002050 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002051{
2052 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002053 unsigned long length, start1;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002054 int i;
bellard1ccde1c2004-02-06 19:46:14 +00002055
2056 start &= TARGET_PAGE_MASK;
2057 end = TARGET_PAGE_ALIGN(end);
2058
2059 length = end - start;
2060 if (length == 0)
2061 return;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002062 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002063
bellard1ccde1c2004-02-06 19:46:14 +00002064 /* we modify the TLB cache so that the dirty bit will be set again
2065 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002066 start1 = (unsigned long)qemu_get_ram_ptr(start);
2067 /* Chek that we don't span multiple blocks - this breaks the
2068 address comparisons below. */
2069 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2070 != (end - 1) - start) {
2071 abort();
2072 }
2073
bellard6a00d602005-11-21 23:25:50 +00002074 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002075 int mmu_idx;
2076 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2077 for(i = 0; i < CPU_TLB_SIZE; i++)
2078 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2079 start1, length);
2080 }
bellard6a00d602005-11-21 23:25:50 +00002081 }
bellard1ccde1c2004-02-06 19:46:14 +00002082}
2083
aliguori74576192008-10-06 14:02:03 +00002084int cpu_physical_memory_set_dirty_tracking(int enable)
2085{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002086 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002087 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002088 ret = cpu_notify_migration_log(!!enable);
2089 return ret;
aliguori74576192008-10-06 14:02:03 +00002090}
2091
2092int cpu_physical_memory_get_dirty_tracking(void)
2093{
2094 return in_migration;
2095}
2096
Anthony Liguoric227f092009-10-01 16:12:16 -05002097int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2098 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002099{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002100 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002101
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002102 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002103 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002104}
2105
bellard3a7d9292005-08-21 09:26:42 +00002106static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2107{
Anthony Liguoric227f092009-10-01 16:12:16 -05002108 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002109 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002110
bellard84b7b8e2005-11-28 21:19:04 +00002111 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002112 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2113 + tlb_entry->addend);
2114 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002115 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002116 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002117 }
2118 }
2119}
2120
2121/* update the TLB according to the current state of the dirty bits */
2122void cpu_tlb_update_dirty(CPUState *env)
2123{
2124 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002125 int mmu_idx;
2126 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2127 for(i = 0; i < CPU_TLB_SIZE; i++)
2128 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2129 }
bellard3a7d9292005-08-21 09:26:42 +00002130}
2131
pbrook0f459d12008-06-09 00:20:13 +00002132static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002133{
pbrook0f459d12008-06-09 00:20:13 +00002134 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2135 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002136}
2137
pbrook0f459d12008-06-09 00:20:13 +00002138/* update the TLB corresponding to virtual page vaddr
2139 so that it is no longer dirty */
2140static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002141{
bellard1ccde1c2004-02-06 19:46:14 +00002142 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002143 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002144
pbrook0f459d12008-06-09 00:20:13 +00002145 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002146 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002147 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2148 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002149}
2150
Paul Brookd4c430a2010-03-17 02:14:28 +00002151/* Our TLB does not support large pages, so remember the area covered by
2152 large pages and trigger a full TLB flush if these are invalidated. */
2153static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2154 target_ulong size)
2155{
2156 target_ulong mask = ~(size - 1);
2157
2158 if (env->tlb_flush_addr == (target_ulong)-1) {
2159 env->tlb_flush_addr = vaddr & mask;
2160 env->tlb_flush_mask = mask;
2161 return;
2162 }
2163 /* Extend the existing region to include the new page.
2164 This is a compromise between unnecessary flushes and the cost
2165 of maintaining a full variable size TLB. */
2166 mask &= env->tlb_flush_mask;
2167 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2168 mask <<= 1;
2169 }
2170 env->tlb_flush_addr &= mask;
2171 env->tlb_flush_mask = mask;
2172}
2173
2174/* Add a new TLB entry. At most one entry for a given virtual address
2175 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2176 supplied size is only used by tlb_flush_page. */
2177void tlb_set_page(CPUState *env, target_ulong vaddr,
2178 target_phys_addr_t paddr, int prot,
2179 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002180{
bellard92e873b2004-05-21 14:52:29 +00002181 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002182 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002183 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002184 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002185 target_ulong code_address;
Paul Brook355b1942010-04-05 00:28:53 +01002186 unsigned long addend;
bellard84b7b8e2005-11-28 21:19:04 +00002187 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002188 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002189 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002190
Paul Brookd4c430a2010-03-17 02:14:28 +00002191 assert(size >= TARGET_PAGE_SIZE);
2192 if (size != TARGET_PAGE_SIZE) {
2193 tlb_add_large_page(env, vaddr, size);
2194 }
bellard92e873b2004-05-21 14:52:29 +00002195 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002196 if (!p) {
2197 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002198 } else {
2199 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002200 }
2201#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002202 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2203 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002204#endif
2205
pbrook0f459d12008-06-09 00:20:13 +00002206 address = vaddr;
2207 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2208 /* IO memory case (romd handled later) */
2209 address |= TLB_MMIO;
2210 }
pbrook5579c7f2009-04-11 14:47:08 +00002211 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002212 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2213 /* Normal RAM. */
2214 iotlb = pd & TARGET_PAGE_MASK;
2215 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2216 iotlb |= IO_MEM_NOTDIRTY;
2217 else
2218 iotlb |= IO_MEM_ROM;
2219 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002220 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002221 It would be nice to pass an offset from the base address
2222 of that region. This would avoid having to special case RAM,
2223 and avoid full address decoding in every device.
2224 We can't use the high bits of pd for this because
2225 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002226 iotlb = (pd & ~TARGET_PAGE_MASK);
2227 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002228 iotlb += p->region_offset;
2229 } else {
2230 iotlb += paddr;
2231 }
pbrook0f459d12008-06-09 00:20:13 +00002232 }
pbrook6658ffb2007-03-16 23:58:11 +00002233
pbrook0f459d12008-06-09 00:20:13 +00002234 code_address = address;
2235 /* Make accesses to pages with watchpoints go via the
2236 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002237 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002238 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002239 iotlb = io_mem_watch + paddr;
2240 /* TODO: The memory case can be optimized by not trapping
2241 reads of pages with a write breakpoint. */
2242 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002243 }
pbrook0f459d12008-06-09 00:20:13 +00002244 }
balrogd79acba2007-06-26 20:01:13 +00002245
pbrook0f459d12008-06-09 00:20:13 +00002246 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2247 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2248 te = &env->tlb_table[mmu_idx][index];
2249 te->addend = addend - vaddr;
2250 if (prot & PAGE_READ) {
2251 te->addr_read = address;
2252 } else {
2253 te->addr_read = -1;
2254 }
edgar_igl5c751e92008-05-06 08:44:21 +00002255
pbrook0f459d12008-06-09 00:20:13 +00002256 if (prot & PAGE_EXEC) {
2257 te->addr_code = code_address;
2258 } else {
2259 te->addr_code = -1;
2260 }
2261 if (prot & PAGE_WRITE) {
2262 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2263 (pd & IO_MEM_ROMD)) {
2264 /* Write access calls the I/O callback. */
2265 te->addr_write = address | TLB_MMIO;
2266 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2267 !cpu_physical_memory_is_dirty(pd)) {
2268 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002269 } else {
pbrook0f459d12008-06-09 00:20:13 +00002270 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002271 }
pbrook0f459d12008-06-09 00:20:13 +00002272 } else {
2273 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002274 }
bellard9fa3e852004-01-04 18:06:42 +00002275}
2276
bellard01243112004-01-04 15:48:17 +00002277#else
2278
bellardee8b7022004-02-03 23:35:10 +00002279void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002280{
2281}
2282
bellard2e126692004-04-25 21:28:44 +00002283void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002284{
2285}
2286
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002287/*
2288 * Walks guest process memory "regions" one by one
2289 * and calls callback function 'fn' for each region.
2290 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002291
2292struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002293{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002294 walk_memory_regions_fn fn;
2295 void *priv;
2296 unsigned long start;
2297 int prot;
2298};
bellard9fa3e852004-01-04 18:06:42 +00002299
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002300static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002301 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002302{
2303 if (data->start != -1ul) {
2304 int rc = data->fn(data->priv, data->start, end, data->prot);
2305 if (rc != 0) {
2306 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002307 }
bellard33417e72003-08-10 21:47:01 +00002308 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002309
2310 data->start = (new_prot ? end : -1ul);
2311 data->prot = new_prot;
2312
2313 return 0;
2314}
2315
2316static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002317 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002318{
Paul Brookb480d9b2010-03-12 23:23:29 +00002319 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002320 int i, rc;
2321
2322 if (*lp == NULL) {
2323 return walk_memory_regions_end(data, base, 0);
2324 }
2325
2326 if (level == 0) {
2327 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002328 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002329 int prot = pd[i].flags;
2330
2331 pa = base | (i << TARGET_PAGE_BITS);
2332 if (prot != data->prot) {
2333 rc = walk_memory_regions_end(data, pa, prot);
2334 if (rc != 0) {
2335 return rc;
2336 }
2337 }
2338 }
2339 } else {
2340 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002341 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002342 pa = base | ((abi_ulong)i <<
2343 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002344 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2345 if (rc != 0) {
2346 return rc;
2347 }
2348 }
2349 }
2350
2351 return 0;
2352}
2353
2354int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2355{
2356 struct walk_memory_regions_data data;
2357 unsigned long i;
2358
2359 data.fn = fn;
2360 data.priv = priv;
2361 data.start = -1ul;
2362 data.prot = 0;
2363
2364 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002365 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002366 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2367 if (rc != 0) {
2368 return rc;
2369 }
2370 }
2371
2372 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002373}
2374
Paul Brookb480d9b2010-03-12 23:23:29 +00002375static int dump_region(void *priv, abi_ulong start,
2376 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002377{
2378 FILE *f = (FILE *)priv;
2379
Paul Brookb480d9b2010-03-12 23:23:29 +00002380 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2381 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002382 start, end, end - start,
2383 ((prot & PAGE_READ) ? 'r' : '-'),
2384 ((prot & PAGE_WRITE) ? 'w' : '-'),
2385 ((prot & PAGE_EXEC) ? 'x' : '-'));
2386
2387 return (0);
2388}
2389
2390/* dump memory mappings */
2391void page_dump(FILE *f)
2392{
2393 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2394 "start", "end", "size", "prot");
2395 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002396}
2397
pbrook53a59602006-03-25 19:31:22 +00002398int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002399{
bellard9fa3e852004-01-04 18:06:42 +00002400 PageDesc *p;
2401
2402 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002403 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002404 return 0;
2405 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002406}
2407
Richard Henderson376a7902010-03-10 15:57:04 -08002408/* Modify the flags of a page and invalidate the code if necessary.
2409 The flag PAGE_WRITE_ORG is positioned automatically depending
2410 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002411void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002412{
Richard Henderson376a7902010-03-10 15:57:04 -08002413 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002414
Richard Henderson376a7902010-03-10 15:57:04 -08002415 /* This function should never be called with addresses outside the
2416 guest address space. If this assert fires, it probably indicates
2417 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002418#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2419 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002420#endif
2421 assert(start < end);
2422
bellard9fa3e852004-01-04 18:06:42 +00002423 start = start & TARGET_PAGE_MASK;
2424 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002425
2426 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002427 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002428 }
2429
2430 for (addr = start, len = end - start;
2431 len != 0;
2432 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2433 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2434
2435 /* If the write protection bit is set, then we invalidate
2436 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002437 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002438 (flags & PAGE_WRITE) &&
2439 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002440 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002441 }
2442 p->flags = flags;
2443 }
bellard9fa3e852004-01-04 18:06:42 +00002444}
2445
ths3d97b402007-11-02 19:02:07 +00002446int page_check_range(target_ulong start, target_ulong len, int flags)
2447{
2448 PageDesc *p;
2449 target_ulong end;
2450 target_ulong addr;
2451
Richard Henderson376a7902010-03-10 15:57:04 -08002452 /* This function should never be called with addresses outside the
2453 guest address space. If this assert fires, it probably indicates
2454 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002455#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2456 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002457#endif
2458
2459 if (start + len - 1 < start) {
2460 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002461 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002462 }
balrog55f280c2008-10-28 10:24:11 +00002463
ths3d97b402007-11-02 19:02:07 +00002464 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2465 start = start & TARGET_PAGE_MASK;
2466
Richard Henderson376a7902010-03-10 15:57:04 -08002467 for (addr = start, len = end - start;
2468 len != 0;
2469 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002470 p = page_find(addr >> TARGET_PAGE_BITS);
2471 if( !p )
2472 return -1;
2473 if( !(p->flags & PAGE_VALID) )
2474 return -1;
2475
bellarddae32702007-11-14 10:51:00 +00002476 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002477 return -1;
bellarddae32702007-11-14 10:51:00 +00002478 if (flags & PAGE_WRITE) {
2479 if (!(p->flags & PAGE_WRITE_ORG))
2480 return -1;
2481 /* unprotect the page if it was put read-only because it
2482 contains translated code */
2483 if (!(p->flags & PAGE_WRITE)) {
2484 if (!page_unprotect(addr, 0, NULL))
2485 return -1;
2486 }
2487 return 0;
2488 }
ths3d97b402007-11-02 19:02:07 +00002489 }
2490 return 0;
2491}
2492
bellard9fa3e852004-01-04 18:06:42 +00002493/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002494 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002495int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002496{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002497 unsigned int prot;
2498 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002499 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002500
pbrookc8a706f2008-06-02 16:16:42 +00002501 /* Technically this isn't safe inside a signal handler. However we
2502 know this only ever happens in a synchronous SEGV handler, so in
2503 practice it seems to be ok. */
2504 mmap_lock();
2505
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002506 p = page_find(address >> TARGET_PAGE_BITS);
2507 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002508 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002509 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002510 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002511
bellard9fa3e852004-01-04 18:06:42 +00002512 /* if the page was really writable, then we change its
2513 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002514 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2515 host_start = address & qemu_host_page_mask;
2516 host_end = host_start + qemu_host_page_size;
2517
2518 prot = 0;
2519 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2520 p = page_find(addr >> TARGET_PAGE_BITS);
2521 p->flags |= PAGE_WRITE;
2522 prot |= p->flags;
2523
bellard9fa3e852004-01-04 18:06:42 +00002524 /* and since the content will be modified, we must invalidate
2525 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002526 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002527#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002528 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002529#endif
bellard9fa3e852004-01-04 18:06:42 +00002530 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002531 mprotect((void *)g2h(host_start), qemu_host_page_size,
2532 prot & PAGE_BITS);
2533
2534 mmap_unlock();
2535 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002536 }
pbrookc8a706f2008-06-02 16:16:42 +00002537 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002538 return 0;
2539}
2540
bellard6a00d602005-11-21 23:25:50 +00002541static inline void tlb_set_dirty(CPUState *env,
2542 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002543{
2544}
bellard9fa3e852004-01-04 18:06:42 +00002545#endif /* defined(CONFIG_USER_ONLY) */
2546
pbrooke2eef172008-06-08 01:09:01 +00002547#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002548
Paul Brookc04b2b72010-03-01 03:31:14 +00002549#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2550typedef struct subpage_t {
2551 target_phys_addr_t base;
2552 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
2553 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
2554 void *opaque[TARGET_PAGE_SIZE][2][4];
2555 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
2556} subpage_t;
2557
Anthony Liguoric227f092009-10-01 16:12:16 -05002558static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2559 ram_addr_t memory, ram_addr_t region_offset);
2560static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2561 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002562#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2563 need_subpage) \
2564 do { \
2565 if (addr > start_addr) \
2566 start_addr2 = 0; \
2567 else { \
2568 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2569 if (start_addr2 > 0) \
2570 need_subpage = 1; \
2571 } \
2572 \
blueswir149e9fba2007-05-30 17:25:06 +00002573 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002574 end_addr2 = TARGET_PAGE_SIZE - 1; \
2575 else { \
2576 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2577 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2578 need_subpage = 1; \
2579 } \
2580 } while (0)
2581
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002582/* register physical memory.
2583 For RAM, 'size' must be a multiple of the target page size.
2584 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002585 io memory page. The address used when calling the IO function is
2586 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002587 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002588 before calculating this offset. This should not be a problem unless
2589 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002590void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2591 ram_addr_t size,
2592 ram_addr_t phys_offset,
2593 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002594{
Anthony Liguoric227f092009-10-01 16:12:16 -05002595 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002596 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002597 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002598 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002599 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002600
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002601 cpu_notify_set_memory(start_addr, size, phys_offset);
2602
pbrook67c4d232009-02-23 13:16:07 +00002603 if (phys_offset == IO_MEM_UNASSIGNED) {
2604 region_offset = start_addr;
2605 }
pbrook8da3ff12008-12-01 18:59:50 +00002606 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002607 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002608 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002609 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002610 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2611 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002612 ram_addr_t orig_memory = p->phys_offset;
2613 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002614 int need_subpage = 0;
2615
2616 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2617 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002618 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002619 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2620 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002621 &p->phys_offset, orig_memory,
2622 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002623 } else {
2624 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2625 >> IO_MEM_SHIFT];
2626 }
pbrook8da3ff12008-12-01 18:59:50 +00002627 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2628 region_offset);
2629 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002630 } else {
2631 p->phys_offset = phys_offset;
2632 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2633 (phys_offset & IO_MEM_ROMD))
2634 phys_offset += TARGET_PAGE_SIZE;
2635 }
2636 } else {
2637 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2638 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002639 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002640 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002641 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002642 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002643 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002644 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002645 int need_subpage = 0;
2646
2647 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2648 end_addr2, need_subpage);
2649
blueswir14254fab2008-01-01 16:57:19 +00002650 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002651 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002652 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002653 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002654 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002655 phys_offset, region_offset);
2656 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002657 }
2658 }
2659 }
pbrook8da3ff12008-12-01 18:59:50 +00002660 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002661 }
ths3b46e622007-09-17 08:09:54 +00002662
bellard9d420372006-06-25 22:25:22 +00002663 /* since each CPU stores ram addresses in its TLB cache, we must
2664 reset the modified entries */
2665 /* XXX: slow ! */
2666 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2667 tlb_flush(env, 1);
2668 }
bellard33417e72003-08-10 21:47:01 +00002669}
2670
bellardba863452006-09-24 18:41:10 +00002671/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002672ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002673{
2674 PhysPageDesc *p;
2675
2676 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2677 if (!p)
2678 return IO_MEM_UNASSIGNED;
2679 return p->phys_offset;
2680}
2681
Anthony Liguoric227f092009-10-01 16:12:16 -05002682void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002683{
2684 if (kvm_enabled())
2685 kvm_coalesce_mmio_region(addr, size);
2686}
2687
Anthony Liguoric227f092009-10-01 16:12:16 -05002688void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002689{
2690 if (kvm_enabled())
2691 kvm_uncoalesce_mmio_region(addr, size);
2692}
2693
Sheng Yang62a27442010-01-26 19:21:16 +08002694void qemu_flush_coalesced_mmio_buffer(void)
2695{
2696 if (kvm_enabled())
2697 kvm_flush_coalesced_mmio_buffer();
2698}
2699
Marcelo Tosattic9027602010-03-01 20:25:08 -03002700#if defined(__linux__) && !defined(TARGET_S390X)
2701
2702#include <sys/vfs.h>
2703
2704#define HUGETLBFS_MAGIC 0x958458f6
2705
2706static long gethugepagesize(const char *path)
2707{
2708 struct statfs fs;
2709 int ret;
2710
2711 do {
2712 ret = statfs(path, &fs);
2713 } while (ret != 0 && errno == EINTR);
2714
2715 if (ret != 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002716 perror(path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002717 return 0;
2718 }
2719
2720 if (fs.f_type != HUGETLBFS_MAGIC)
2721 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2722
2723 return fs.f_bsize;
2724}
2725
2726static void *file_ram_alloc(ram_addr_t memory, const char *path)
2727{
2728 char *filename;
2729 void *area;
2730 int fd;
2731#ifdef MAP_POPULATE
2732 int flags;
2733#endif
2734 unsigned long hpagesize;
2735
2736 hpagesize = gethugepagesize(path);
2737 if (!hpagesize) {
2738 return NULL;
2739 }
2740
2741 if (memory < hpagesize) {
2742 return NULL;
2743 }
2744
2745 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2746 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2747 return NULL;
2748 }
2749
2750 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2751 return NULL;
2752 }
2753
2754 fd = mkstemp(filename);
2755 if (fd < 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002756 perror("unable to create backing store for hugepages");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002757 free(filename);
2758 return NULL;
2759 }
2760 unlink(filename);
2761 free(filename);
2762
2763 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2764
2765 /*
2766 * ftruncate is not supported by hugetlbfs in older
2767 * hosts, so don't bother bailing out on errors.
2768 * If anything goes wrong with it under other filesystems,
2769 * mmap will fail.
2770 */
2771 if (ftruncate(fd, memory))
2772 perror("ftruncate");
2773
2774#ifdef MAP_POPULATE
2775 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2776 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2777 * to sidestep this quirk.
2778 */
2779 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2780 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2781#else
2782 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2783#endif
2784 if (area == MAP_FAILED) {
2785 perror("file_ram_alloc: can't mmap RAM pages");
2786 close(fd);
2787 return (NULL);
2788 }
2789 return area;
2790}
2791#endif
2792
Anthony Liguoric227f092009-10-01 16:12:16 -05002793ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002794{
2795 RAMBlock *new_block;
2796
pbrook94a6b542009-04-11 17:15:54 +00002797 size = TARGET_PAGE_ALIGN(size);
2798 new_block = qemu_malloc(sizeof(*new_block));
2799
Marcelo Tosattic9027602010-03-01 20:25:08 -03002800 if (mem_path) {
2801#if defined (__linux__) && !defined(TARGET_S390X)
2802 new_block->host = file_ram_alloc(size, mem_path);
2803 if (!new_block->host)
2804 exit(1);
Alexander Graf6b024942009-12-05 12:44:25 +01002805#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002806 fprintf(stderr, "-mem-path option unsupported\n");
2807 exit(1);
2808#endif
2809 } else {
2810#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2811 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2812 new_block->host = mmap((void*)0x1000000, size,
2813 PROT_EXEC|PROT_READ|PROT_WRITE,
2814 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2815#else
2816 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002817#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002818#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002819 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002820#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002821 }
pbrook94a6b542009-04-11 17:15:54 +00002822 new_block->offset = last_ram_offset;
2823 new_block->length = size;
2824
2825 new_block->next = ram_blocks;
2826 ram_blocks = new_block;
2827
2828 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2829 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2830 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2831 0xff, size >> TARGET_PAGE_BITS);
2832
2833 last_ram_offset += size;
2834
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002835 if (kvm_enabled())
2836 kvm_setup_guest_memory(new_block->host, size);
2837
pbrook94a6b542009-04-11 17:15:54 +00002838 return new_block->offset;
2839}
bellarde9a1ab12007-02-08 23:08:38 +00002840
Anthony Liguoric227f092009-10-01 16:12:16 -05002841void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002842{
pbrook94a6b542009-04-11 17:15:54 +00002843 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002844}
2845
pbrookdc828ca2009-04-09 22:21:07 +00002846/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002847 With the exception of the softmmu code in this file, this should
2848 only be used for local memory (e.g. video ram) that the device owns,
2849 and knows it isn't going to access beyond the end of the block.
2850
2851 It should not be used for general purpose DMA.
2852 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2853 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002854void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002855{
pbrook94a6b542009-04-11 17:15:54 +00002856 RAMBlock *prev;
2857 RAMBlock **prevp;
2858 RAMBlock *block;
2859
pbrook94a6b542009-04-11 17:15:54 +00002860 prev = NULL;
2861 prevp = &ram_blocks;
2862 block = ram_blocks;
2863 while (block && (block->offset > addr
2864 || block->offset + block->length <= addr)) {
2865 if (prev)
2866 prevp = &prev->next;
2867 prev = block;
2868 block = block->next;
2869 }
2870 if (!block) {
2871 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2872 abort();
2873 }
2874 /* Move this entry to to start of the list. */
2875 if (prev) {
2876 prev->next = block->next;
2877 block->next = *prevp;
2878 *prevp = block;
2879 }
2880 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002881}
2882
pbrook5579c7f2009-04-11 14:47:08 +00002883/* Some of the softmmu routines need to translate from a host pointer
2884 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002885ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002886{
pbrook94a6b542009-04-11 17:15:54 +00002887 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002888 RAMBlock *block;
2889 uint8_t *host = ptr;
2890
pbrook94a6b542009-04-11 17:15:54 +00002891 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002892 block = ram_blocks;
2893 while (block && (block->host > host
2894 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002895 prev = block;
2896 block = block->next;
2897 }
2898 if (!block) {
2899 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2900 abort();
2901 }
2902 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002903}
2904
Anthony Liguoric227f092009-10-01 16:12:16 -05002905static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002906{
pbrook67d3b952006-12-18 05:03:52 +00002907#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002908 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002909#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002910#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002911 do_unassigned_access(addr, 0, 0, 0, 1);
2912#endif
2913 return 0;
2914}
2915
Anthony Liguoric227f092009-10-01 16:12:16 -05002916static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002917{
2918#ifdef DEBUG_UNASSIGNED
2919 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2920#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002921#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002922 do_unassigned_access(addr, 0, 0, 0, 2);
2923#endif
2924 return 0;
2925}
2926
Anthony Liguoric227f092009-10-01 16:12:16 -05002927static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002928{
2929#ifdef DEBUG_UNASSIGNED
2930 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2931#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002932#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002933 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002934#endif
bellard33417e72003-08-10 21:47:01 +00002935 return 0;
2936}
2937
Anthony Liguoric227f092009-10-01 16:12:16 -05002938static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002939{
pbrook67d3b952006-12-18 05:03:52 +00002940#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002941 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002942#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002943#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002944 do_unassigned_access(addr, 1, 0, 0, 1);
2945#endif
2946}
2947
Anthony Liguoric227f092009-10-01 16:12:16 -05002948static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002949{
2950#ifdef DEBUG_UNASSIGNED
2951 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2952#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002953#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002954 do_unassigned_access(addr, 1, 0, 0, 2);
2955#endif
2956}
2957
Anthony Liguoric227f092009-10-01 16:12:16 -05002958static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002959{
2960#ifdef DEBUG_UNASSIGNED
2961 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2962#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002963#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002964 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002965#endif
bellard33417e72003-08-10 21:47:01 +00002966}
2967
Blue Swirld60efc62009-08-25 18:29:31 +00002968static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002969 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002970 unassigned_mem_readw,
2971 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002972};
2973
Blue Swirld60efc62009-08-25 18:29:31 +00002974static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002975 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002976 unassigned_mem_writew,
2977 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002978};
2979
Anthony Liguoric227f092009-10-01 16:12:16 -05002980static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002981 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002982{
bellard3a7d9292005-08-21 09:26:42 +00002983 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002984 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002985 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2986#if !defined(CONFIG_USER_ONLY)
2987 tb_invalidate_phys_page_fast(ram_addr, 1);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002988 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002989#endif
2990 }
pbrook5579c7f2009-04-11 14:47:08 +00002991 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002992 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002993 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002994 /* we remove the notdirty callback only if the code has been
2995 flushed */
2996 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002997 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002998}
2999
Anthony Liguoric227f092009-10-01 16:12:16 -05003000static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003001 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003002{
bellard3a7d9292005-08-21 09:26:42 +00003003 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003004 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003005 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3006#if !defined(CONFIG_USER_ONLY)
3007 tb_invalidate_phys_page_fast(ram_addr, 2);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003008 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003009#endif
3010 }
pbrook5579c7f2009-04-11 14:47:08 +00003011 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003012 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003013 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003014 /* we remove the notdirty callback only if the code has been
3015 flushed */
3016 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003017 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003018}
3019
Anthony Liguoric227f092009-10-01 16:12:16 -05003020static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003021 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003022{
bellard3a7d9292005-08-21 09:26:42 +00003023 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003024 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003025 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3026#if !defined(CONFIG_USER_ONLY)
3027 tb_invalidate_phys_page_fast(ram_addr, 4);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003028 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003029#endif
3030 }
pbrook5579c7f2009-04-11 14:47:08 +00003031 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003032 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003033 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003034 /* we remove the notdirty callback only if the code has been
3035 flushed */
3036 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003037 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003038}
3039
Blue Swirld60efc62009-08-25 18:29:31 +00003040static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00003041 NULL, /* never used */
3042 NULL, /* never used */
3043 NULL, /* never used */
3044};
3045
Blue Swirld60efc62009-08-25 18:29:31 +00003046static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003047 notdirty_mem_writeb,
3048 notdirty_mem_writew,
3049 notdirty_mem_writel,
3050};
3051
pbrook0f459d12008-06-09 00:20:13 +00003052/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003053static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003054{
3055 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003056 target_ulong pc, cs_base;
3057 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003058 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003059 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003060 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003061
aliguori06d55cc2008-11-18 20:24:06 +00003062 if (env->watchpoint_hit) {
3063 /* We re-entered the check after replacing the TB. Now raise
3064 * the debug interrupt so that is will trigger after the
3065 * current instruction. */
3066 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3067 return;
3068 }
pbrook2e70f6e2008-06-29 01:03:05 +00003069 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003070 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003071 if ((vaddr == (wp->vaddr & len_mask) ||
3072 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003073 wp->flags |= BP_WATCHPOINT_HIT;
3074 if (!env->watchpoint_hit) {
3075 env->watchpoint_hit = wp;
3076 tb = tb_find_pc(env->mem_io_pc);
3077 if (!tb) {
3078 cpu_abort(env, "check_watchpoint: could not find TB for "
3079 "pc=%p", (void *)env->mem_io_pc);
3080 }
3081 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3082 tb_phys_invalidate(tb, -1);
3083 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3084 env->exception_index = EXCP_DEBUG;
3085 } else {
3086 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3087 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3088 }
3089 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003090 }
aliguori6e140f22008-11-18 20:37:55 +00003091 } else {
3092 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003093 }
3094 }
3095}
3096
pbrook6658ffb2007-03-16 23:58:11 +00003097/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3098 so these check for a hit then pass through to the normal out-of-line
3099 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003100static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003101{
aliguorib4051332008-11-18 20:14:20 +00003102 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003103 return ldub_phys(addr);
3104}
3105
Anthony Liguoric227f092009-10-01 16:12:16 -05003106static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003107{
aliguorib4051332008-11-18 20:14:20 +00003108 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003109 return lduw_phys(addr);
3110}
3111
Anthony Liguoric227f092009-10-01 16:12:16 -05003112static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003113{
aliguorib4051332008-11-18 20:14:20 +00003114 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003115 return ldl_phys(addr);
3116}
3117
Anthony Liguoric227f092009-10-01 16:12:16 -05003118static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003119 uint32_t val)
3120{
aliguorib4051332008-11-18 20:14:20 +00003121 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003122 stb_phys(addr, val);
3123}
3124
Anthony Liguoric227f092009-10-01 16:12:16 -05003125static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003126 uint32_t val)
3127{
aliguorib4051332008-11-18 20:14:20 +00003128 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003129 stw_phys(addr, val);
3130}
3131
Anthony Liguoric227f092009-10-01 16:12:16 -05003132static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003133 uint32_t val)
3134{
aliguorib4051332008-11-18 20:14:20 +00003135 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003136 stl_phys(addr, val);
3137}
3138
Blue Swirld60efc62009-08-25 18:29:31 +00003139static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003140 watch_mem_readb,
3141 watch_mem_readw,
3142 watch_mem_readl,
3143};
3144
Blue Swirld60efc62009-08-25 18:29:31 +00003145static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003146 watch_mem_writeb,
3147 watch_mem_writew,
3148 watch_mem_writel,
3149};
pbrook6658ffb2007-03-16 23:58:11 +00003150
Anthony Liguoric227f092009-10-01 16:12:16 -05003151static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003152 unsigned int len)
3153{
blueswir1db7b5422007-05-26 17:36:03 +00003154 uint32_t ret;
3155 unsigned int idx;
3156
pbrook8da3ff12008-12-01 18:59:50 +00003157 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003158#if defined(DEBUG_SUBPAGE)
3159 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3160 mmio, len, addr, idx);
3161#endif
pbrook8da3ff12008-12-01 18:59:50 +00003162 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
3163 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00003164
3165 return ret;
3166}
3167
Anthony Liguoric227f092009-10-01 16:12:16 -05003168static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003169 uint32_t value, unsigned int len)
3170{
blueswir1db7b5422007-05-26 17:36:03 +00003171 unsigned int idx;
3172
pbrook8da3ff12008-12-01 18:59:50 +00003173 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003174#if defined(DEBUG_SUBPAGE)
3175 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
3176 mmio, len, addr, idx, value);
3177#endif
pbrook8da3ff12008-12-01 18:59:50 +00003178 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
3179 addr + mmio->region_offset[idx][1][len],
3180 value);
blueswir1db7b5422007-05-26 17:36:03 +00003181}
3182
Anthony Liguoric227f092009-10-01 16:12:16 -05003183static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003184{
3185#if defined(DEBUG_SUBPAGE)
3186 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3187#endif
3188
3189 return subpage_readlen(opaque, addr, 0);
3190}
3191
Anthony Liguoric227f092009-10-01 16:12:16 -05003192static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003193 uint32_t value)
3194{
3195#if defined(DEBUG_SUBPAGE)
3196 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3197#endif
3198 subpage_writelen(opaque, addr, value, 0);
3199}
3200
Anthony Liguoric227f092009-10-01 16:12:16 -05003201static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003202{
3203#if defined(DEBUG_SUBPAGE)
3204 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3205#endif
3206
3207 return subpage_readlen(opaque, addr, 1);
3208}
3209
Anthony Liguoric227f092009-10-01 16:12:16 -05003210static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003211 uint32_t value)
3212{
3213#if defined(DEBUG_SUBPAGE)
3214 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3215#endif
3216 subpage_writelen(opaque, addr, value, 1);
3217}
3218
Anthony Liguoric227f092009-10-01 16:12:16 -05003219static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003220{
3221#if defined(DEBUG_SUBPAGE)
3222 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3223#endif
3224
3225 return subpage_readlen(opaque, addr, 2);
3226}
3227
3228static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05003229 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003230{
3231#if defined(DEBUG_SUBPAGE)
3232 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3233#endif
3234 subpage_writelen(opaque, addr, value, 2);
3235}
3236
Blue Swirld60efc62009-08-25 18:29:31 +00003237static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003238 &subpage_readb,
3239 &subpage_readw,
3240 &subpage_readl,
3241};
3242
Blue Swirld60efc62009-08-25 18:29:31 +00003243static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003244 &subpage_writeb,
3245 &subpage_writew,
3246 &subpage_writel,
3247};
3248
Anthony Liguoric227f092009-10-01 16:12:16 -05003249static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3250 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003251{
3252 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00003253 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00003254
3255 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3256 return -1;
3257 idx = SUBPAGE_IDX(start);
3258 eidx = SUBPAGE_IDX(end);
3259#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003260 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003261 mmio, start, end, idx, eidx, memory);
3262#endif
3263 memory >>= IO_MEM_SHIFT;
3264 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00003265 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00003266 if (io_mem_read[memory][i]) {
3267 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
3268 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003269 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003270 }
3271 if (io_mem_write[memory][i]) {
3272 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
3273 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003274 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003275 }
blueswir14254fab2008-01-01 16:57:19 +00003276 }
blueswir1db7b5422007-05-26 17:36:03 +00003277 }
3278
3279 return 0;
3280}
3281
Anthony Liguoric227f092009-10-01 16:12:16 -05003282static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3283 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003284{
Anthony Liguoric227f092009-10-01 16:12:16 -05003285 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003286 int subpage_memory;
3287
Anthony Liguoric227f092009-10-01 16:12:16 -05003288 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003289
3290 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003291 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003292#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003293 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3294 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003295#endif
aliguori1eec6142009-02-05 22:06:18 +00003296 *phys = subpage_memory | IO_MEM_SUBPAGE;
3297 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003298 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003299
3300 return mmio;
3301}
3302
aliguori88715652009-02-11 15:20:58 +00003303static int get_free_io_mem_idx(void)
3304{
3305 int i;
3306
3307 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3308 if (!io_mem_used[i]) {
3309 io_mem_used[i] = 1;
3310 return i;
3311 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003312 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003313 return -1;
3314}
3315
bellard33417e72003-08-10 21:47:01 +00003316/* mem_read and mem_write are arrays of functions containing the
3317 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003318 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003319 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003320 modified. If it is zero, a new io zone is allocated. The return
3321 value can be used with cpu_register_physical_memory(). (-1) is
3322 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003323static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003324 CPUReadMemoryFunc * const *mem_read,
3325 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003326 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003327{
blueswir14254fab2008-01-01 16:57:19 +00003328 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003329
3330 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003331 io_index = get_free_io_mem_idx();
3332 if (io_index == -1)
3333 return io_index;
bellard33417e72003-08-10 21:47:01 +00003334 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003335 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003336 if (io_index >= IO_MEM_NB_ENTRIES)
3337 return -1;
3338 }
bellardb5ff1b32005-11-26 10:38:39 +00003339
bellard33417e72003-08-10 21:47:01 +00003340 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003341 if (!mem_read[i] || !mem_write[i])
3342 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003343 io_mem_read[io_index][i] = mem_read[i];
3344 io_mem_write[io_index][i] = mem_write[i];
3345 }
bellarda4193c82004-06-03 14:01:43 +00003346 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003347 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003348}
bellard61382a52003-10-27 21:22:23 +00003349
Blue Swirld60efc62009-08-25 18:29:31 +00003350int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3351 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003352 void *opaque)
3353{
3354 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3355}
3356
aliguori88715652009-02-11 15:20:58 +00003357void cpu_unregister_io_memory(int io_table_address)
3358{
3359 int i;
3360 int io_index = io_table_address >> IO_MEM_SHIFT;
3361
3362 for (i=0;i < 3; i++) {
3363 io_mem_read[io_index][i] = unassigned_mem_read[i];
3364 io_mem_write[io_index][i] = unassigned_mem_write[i];
3365 }
3366 io_mem_opaque[io_index] = NULL;
3367 io_mem_used[io_index] = 0;
3368}
3369
Avi Kivitye9179ce2009-06-14 11:38:52 +03003370static void io_mem_init(void)
3371{
3372 int i;
3373
3374 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3375 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3376 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3377 for (i=0; i<5; i++)
3378 io_mem_used[i] = 1;
3379
3380 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3381 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003382}
3383
pbrooke2eef172008-06-08 01:09:01 +00003384#endif /* !defined(CONFIG_USER_ONLY) */
3385
bellard13eb76e2004-01-24 15:23:36 +00003386/* physical memory access (slow version, mainly for debug) */
3387#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003388int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3389 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003390{
3391 int l, flags;
3392 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003393 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003394
3395 while (len > 0) {
3396 page = addr & TARGET_PAGE_MASK;
3397 l = (page + TARGET_PAGE_SIZE) - addr;
3398 if (l > len)
3399 l = len;
3400 flags = page_get_flags(page);
3401 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003402 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003403 if (is_write) {
3404 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003405 return -1;
bellard579a97f2007-11-11 14:26:47 +00003406 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003407 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003408 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003409 memcpy(p, buf, l);
3410 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003411 } else {
3412 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003413 return -1;
bellard579a97f2007-11-11 14:26:47 +00003414 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003415 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003416 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003417 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003418 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003419 }
3420 len -= l;
3421 buf += l;
3422 addr += l;
3423 }
Paul Brooka68fe892010-03-01 00:08:59 +00003424 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003425}
bellard8df1cd02005-01-28 22:37:22 +00003426
bellard13eb76e2004-01-24 15:23:36 +00003427#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003428void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003429 int len, int is_write)
3430{
3431 int l, io_index;
3432 uint8_t *ptr;
3433 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003434 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003435 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003436 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003437
bellard13eb76e2004-01-24 15:23:36 +00003438 while (len > 0) {
3439 page = addr & TARGET_PAGE_MASK;
3440 l = (page + TARGET_PAGE_SIZE) - addr;
3441 if (l > len)
3442 l = len;
bellard92e873b2004-05-21 14:52:29 +00003443 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003444 if (!p) {
3445 pd = IO_MEM_UNASSIGNED;
3446 } else {
3447 pd = p->phys_offset;
3448 }
ths3b46e622007-09-17 08:09:54 +00003449
bellard13eb76e2004-01-24 15:23:36 +00003450 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003451 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003452 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003453 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003454 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003455 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003456 /* XXX: could force cpu_single_env to NULL to avoid
3457 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003458 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003459 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003460 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003461 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003462 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003463 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003464 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003465 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003466 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003467 l = 2;
3468 } else {
bellard1c213d12005-09-03 10:49:04 +00003469 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003470 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003471 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003472 l = 1;
3473 }
3474 } else {
bellardb448f2f2004-02-25 23:24:04 +00003475 unsigned long addr1;
3476 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003477 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003478 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003479 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003480 if (!cpu_physical_memory_is_dirty(addr1)) {
3481 /* invalidate code */
3482 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3483 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003484 cpu_physical_memory_set_dirty_flags(
3485 addr1, (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003486 }
bellard13eb76e2004-01-24 15:23:36 +00003487 }
3488 } else {
ths5fafdf22007-09-16 21:08:06 +00003489 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003490 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003491 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003492 /* I/O case */
3493 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003494 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003495 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3496 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003497 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003498 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003499 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003500 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003501 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003502 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003503 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003504 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003505 l = 2;
3506 } else {
bellard1c213d12005-09-03 10:49:04 +00003507 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003508 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003509 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003510 l = 1;
3511 }
3512 } else {
3513 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003514 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003515 (addr & ~TARGET_PAGE_MASK);
3516 memcpy(buf, ptr, l);
3517 }
3518 }
3519 len -= l;
3520 buf += l;
3521 addr += l;
3522 }
3523}
bellard8df1cd02005-01-28 22:37:22 +00003524
bellardd0ecd2a2006-04-23 17:14:48 +00003525/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003526void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003527 const uint8_t *buf, int len)
3528{
3529 int l;
3530 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003531 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003532 unsigned long pd;
3533 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003534
bellardd0ecd2a2006-04-23 17:14:48 +00003535 while (len > 0) {
3536 page = addr & TARGET_PAGE_MASK;
3537 l = (page + TARGET_PAGE_SIZE) - addr;
3538 if (l > len)
3539 l = len;
3540 p = phys_page_find(page >> TARGET_PAGE_BITS);
3541 if (!p) {
3542 pd = IO_MEM_UNASSIGNED;
3543 } else {
3544 pd = p->phys_offset;
3545 }
ths3b46e622007-09-17 08:09:54 +00003546
bellardd0ecd2a2006-04-23 17:14:48 +00003547 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003548 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3549 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003550 /* do nothing */
3551 } else {
3552 unsigned long addr1;
3553 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3554 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003555 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003556 memcpy(ptr, buf, l);
3557 }
3558 len -= l;
3559 buf += l;
3560 addr += l;
3561 }
3562}
3563
aliguori6d16c2f2009-01-22 16:59:11 +00003564typedef struct {
3565 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003566 target_phys_addr_t addr;
3567 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003568} BounceBuffer;
3569
3570static BounceBuffer bounce;
3571
aliguoriba223c22009-01-22 16:59:16 +00003572typedef struct MapClient {
3573 void *opaque;
3574 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003575 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003576} MapClient;
3577
Blue Swirl72cf2d42009-09-12 07:36:22 +00003578static QLIST_HEAD(map_client_list, MapClient) map_client_list
3579 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003580
3581void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3582{
3583 MapClient *client = qemu_malloc(sizeof(*client));
3584
3585 client->opaque = opaque;
3586 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003587 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003588 return client;
3589}
3590
3591void cpu_unregister_map_client(void *_client)
3592{
3593 MapClient *client = (MapClient *)_client;
3594
Blue Swirl72cf2d42009-09-12 07:36:22 +00003595 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003596 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003597}
3598
3599static void cpu_notify_map_clients(void)
3600{
3601 MapClient *client;
3602
Blue Swirl72cf2d42009-09-12 07:36:22 +00003603 while (!QLIST_EMPTY(&map_client_list)) {
3604 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003605 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003606 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003607 }
3608}
3609
aliguori6d16c2f2009-01-22 16:59:11 +00003610/* Map a physical memory region into a host virtual address.
3611 * May map a subset of the requested range, given by and returned in *plen.
3612 * May return NULL if resources needed to perform the mapping are exhausted.
3613 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003614 * Use cpu_register_map_client() to know when retrying the map operation is
3615 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003616 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003617void *cpu_physical_memory_map(target_phys_addr_t addr,
3618 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003619 int is_write)
3620{
Anthony Liguoric227f092009-10-01 16:12:16 -05003621 target_phys_addr_t len = *plen;
3622 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003623 int l;
3624 uint8_t *ret = NULL;
3625 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003626 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003627 unsigned long pd;
3628 PhysPageDesc *p;
3629 unsigned long addr1;
3630
3631 while (len > 0) {
3632 page = addr & TARGET_PAGE_MASK;
3633 l = (page + TARGET_PAGE_SIZE) - addr;
3634 if (l > len)
3635 l = len;
3636 p = phys_page_find(page >> TARGET_PAGE_BITS);
3637 if (!p) {
3638 pd = IO_MEM_UNASSIGNED;
3639 } else {
3640 pd = p->phys_offset;
3641 }
3642
3643 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3644 if (done || bounce.buffer) {
3645 break;
3646 }
3647 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3648 bounce.addr = addr;
3649 bounce.len = l;
3650 if (!is_write) {
3651 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3652 }
3653 ptr = bounce.buffer;
3654 } else {
3655 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003656 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003657 }
3658 if (!done) {
3659 ret = ptr;
3660 } else if (ret + done != ptr) {
3661 break;
3662 }
3663
3664 len -= l;
3665 addr += l;
3666 done += l;
3667 }
3668 *plen = done;
3669 return ret;
3670}
3671
3672/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3673 * Will also mark the memory as dirty if is_write == 1. access_len gives
3674 * the amount of memory that was actually read or written by the caller.
3675 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003676void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3677 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003678{
3679 if (buffer != bounce.buffer) {
3680 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003681 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003682 while (access_len) {
3683 unsigned l;
3684 l = TARGET_PAGE_SIZE;
3685 if (l > access_len)
3686 l = access_len;
3687 if (!cpu_physical_memory_is_dirty(addr1)) {
3688 /* invalidate code */
3689 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3690 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003691 cpu_physical_memory_set_dirty_flags(
3692 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori6d16c2f2009-01-22 16:59:11 +00003693 }
3694 addr1 += l;
3695 access_len -= l;
3696 }
3697 }
3698 return;
3699 }
3700 if (is_write) {
3701 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3702 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003703 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003704 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003705 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003706}
bellardd0ecd2a2006-04-23 17:14:48 +00003707
bellard8df1cd02005-01-28 22:37:22 +00003708/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003709uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003710{
3711 int io_index;
3712 uint8_t *ptr;
3713 uint32_t val;
3714 unsigned long pd;
3715 PhysPageDesc *p;
3716
3717 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3718 if (!p) {
3719 pd = IO_MEM_UNASSIGNED;
3720 } else {
3721 pd = p->phys_offset;
3722 }
ths3b46e622007-09-17 08:09:54 +00003723
ths5fafdf22007-09-16 21:08:06 +00003724 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003725 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003726 /* I/O case */
3727 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003728 if (p)
3729 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003730 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3731 } else {
3732 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003733 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003734 (addr & ~TARGET_PAGE_MASK);
3735 val = ldl_p(ptr);
3736 }
3737 return val;
3738}
3739
bellard84b7b8e2005-11-28 21:19:04 +00003740/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003741uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003742{
3743 int io_index;
3744 uint8_t *ptr;
3745 uint64_t val;
3746 unsigned long pd;
3747 PhysPageDesc *p;
3748
3749 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3750 if (!p) {
3751 pd = IO_MEM_UNASSIGNED;
3752 } else {
3753 pd = p->phys_offset;
3754 }
ths3b46e622007-09-17 08:09:54 +00003755
bellard2a4188a2006-06-25 21:54:59 +00003756 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3757 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003758 /* I/O case */
3759 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003760 if (p)
3761 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003762#ifdef TARGET_WORDS_BIGENDIAN
3763 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3764 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3765#else
3766 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3767 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3768#endif
3769 } else {
3770 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003771 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003772 (addr & ~TARGET_PAGE_MASK);
3773 val = ldq_p(ptr);
3774 }
3775 return val;
3776}
3777
bellardaab33092005-10-30 20:48:42 +00003778/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003779uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003780{
3781 uint8_t val;
3782 cpu_physical_memory_read(addr, &val, 1);
3783 return val;
3784}
3785
3786/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003787uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003788{
3789 uint16_t val;
3790 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3791 return tswap16(val);
3792}
3793
bellard8df1cd02005-01-28 22:37:22 +00003794/* warning: addr must be aligned. The ram page is not masked as dirty
3795 and the code inside is not invalidated. It is useful if the dirty
3796 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003797void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003798{
3799 int io_index;
3800 uint8_t *ptr;
3801 unsigned long pd;
3802 PhysPageDesc *p;
3803
3804 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3805 if (!p) {
3806 pd = IO_MEM_UNASSIGNED;
3807 } else {
3808 pd = p->phys_offset;
3809 }
ths3b46e622007-09-17 08:09:54 +00003810
bellard3a7d9292005-08-21 09:26:42 +00003811 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003812 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003813 if (p)
3814 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003815 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3816 } else {
aliguori74576192008-10-06 14:02:03 +00003817 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003818 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003819 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003820
3821 if (unlikely(in_migration)) {
3822 if (!cpu_physical_memory_is_dirty(addr1)) {
3823 /* invalidate code */
3824 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3825 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003826 cpu_physical_memory_set_dirty_flags(
3827 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003828 }
3829 }
bellard8df1cd02005-01-28 22:37:22 +00003830 }
3831}
3832
Anthony Liguoric227f092009-10-01 16:12:16 -05003833void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003834{
3835 int io_index;
3836 uint8_t *ptr;
3837 unsigned long pd;
3838 PhysPageDesc *p;
3839
3840 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3841 if (!p) {
3842 pd = IO_MEM_UNASSIGNED;
3843 } else {
3844 pd = p->phys_offset;
3845 }
ths3b46e622007-09-17 08:09:54 +00003846
j_mayerbc98a7e2007-04-04 07:55:12 +00003847 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3848 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003849 if (p)
3850 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003851#ifdef TARGET_WORDS_BIGENDIAN
3852 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3853 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3854#else
3855 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3856 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3857#endif
3858 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003859 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003860 (addr & ~TARGET_PAGE_MASK);
3861 stq_p(ptr, val);
3862 }
3863}
3864
bellard8df1cd02005-01-28 22:37:22 +00003865/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003866void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003867{
3868 int io_index;
3869 uint8_t *ptr;
3870 unsigned long pd;
3871 PhysPageDesc *p;
3872
3873 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3874 if (!p) {
3875 pd = IO_MEM_UNASSIGNED;
3876 } else {
3877 pd = p->phys_offset;
3878 }
ths3b46e622007-09-17 08:09:54 +00003879
bellard3a7d9292005-08-21 09:26:42 +00003880 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003881 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003882 if (p)
3883 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003884 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3885 } else {
3886 unsigned long addr1;
3887 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3888 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003889 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003890 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003891 if (!cpu_physical_memory_is_dirty(addr1)) {
3892 /* invalidate code */
3893 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3894 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003895 cpu_physical_memory_set_dirty_flags(addr1,
3896 (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003897 }
bellard8df1cd02005-01-28 22:37:22 +00003898 }
3899}
3900
bellardaab33092005-10-30 20:48:42 +00003901/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003902void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003903{
3904 uint8_t v = val;
3905 cpu_physical_memory_write(addr, &v, 1);
3906}
3907
3908/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003909void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003910{
3911 uint16_t v = tswap16(val);
3912 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3913}
3914
3915/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003916void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003917{
3918 val = tswap64(val);
3919 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3920}
3921
aliguori5e2972f2009-03-28 17:51:36 +00003922/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003923int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003924 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003925{
3926 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003927 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003928 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003929
3930 while (len > 0) {
3931 page = addr & TARGET_PAGE_MASK;
3932 phys_addr = cpu_get_phys_page_debug(env, page);
3933 /* if no physical page mapped, return an error */
3934 if (phys_addr == -1)
3935 return -1;
3936 l = (page + TARGET_PAGE_SIZE) - addr;
3937 if (l > len)
3938 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003939 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003940 if (is_write)
3941 cpu_physical_memory_write_rom(phys_addr, buf, l);
3942 else
aliguori5e2972f2009-03-28 17:51:36 +00003943 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003944 len -= l;
3945 buf += l;
3946 addr += l;
3947 }
3948 return 0;
3949}
Paul Brooka68fe892010-03-01 00:08:59 +00003950#endif
bellard13eb76e2004-01-24 15:23:36 +00003951
pbrook2e70f6e2008-06-29 01:03:05 +00003952/* in deterministic execution mode, instructions doing device I/Os
3953 must be at the end of the TB */
3954void cpu_io_recompile(CPUState *env, void *retaddr)
3955{
3956 TranslationBlock *tb;
3957 uint32_t n, cflags;
3958 target_ulong pc, cs_base;
3959 uint64_t flags;
3960
3961 tb = tb_find_pc((unsigned long)retaddr);
3962 if (!tb) {
3963 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3964 retaddr);
3965 }
3966 n = env->icount_decr.u16.low + tb->icount;
3967 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3968 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003969 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003970 n = n - env->icount_decr.u16.low;
3971 /* Generate a new TB ending on the I/O insn. */
3972 n++;
3973 /* On MIPS and SH, delay slot instructions can only be restarted if
3974 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003975 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003976 branch. */
3977#if defined(TARGET_MIPS)
3978 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3979 env->active_tc.PC -= 4;
3980 env->icount_decr.u16.low++;
3981 env->hflags &= ~MIPS_HFLAG_BMASK;
3982 }
3983#elif defined(TARGET_SH4)
3984 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3985 && n > 1) {
3986 env->pc -= 2;
3987 env->icount_decr.u16.low++;
3988 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3989 }
3990#endif
3991 /* This should never happen. */
3992 if (n > CF_COUNT_MASK)
3993 cpu_abort(env, "TB too big during recompile");
3994
3995 cflags = n | CF_LAST_IO;
3996 pc = tb->pc;
3997 cs_base = tb->cs_base;
3998 flags = tb->flags;
3999 tb_phys_invalidate(tb, -1);
4000 /* FIXME: In theory this could raise an exception. In practice
4001 we have already translated the block once so it's probably ok. */
4002 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004003 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004004 the first in the TB) then we end up generating a whole new TB and
4005 repeating the fault, which is horribly inefficient.
4006 Better would be to execute just this insn uncached, or generate a
4007 second new TB. */
4008 cpu_resume_from_signal(env, NULL);
4009}
4010
Paul Brookb3755a92010-03-12 16:54:58 +00004011#if !defined(CONFIG_USER_ONLY)
4012
bellarde3db7222005-01-26 22:00:47 +00004013void dump_exec_info(FILE *f,
4014 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
4015{
4016 int i, target_code_size, max_target_code_size;
4017 int direct_jmp_count, direct_jmp2_count, cross_page;
4018 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004019
bellarde3db7222005-01-26 22:00:47 +00004020 target_code_size = 0;
4021 max_target_code_size = 0;
4022 cross_page = 0;
4023 direct_jmp_count = 0;
4024 direct_jmp2_count = 0;
4025 for(i = 0; i < nb_tbs; i++) {
4026 tb = &tbs[i];
4027 target_code_size += tb->size;
4028 if (tb->size > max_target_code_size)
4029 max_target_code_size = tb->size;
4030 if (tb->page_addr[1] != -1)
4031 cross_page++;
4032 if (tb->tb_next_offset[0] != 0xffff) {
4033 direct_jmp_count++;
4034 if (tb->tb_next_offset[1] != 0xffff) {
4035 direct_jmp2_count++;
4036 }
4037 }
4038 }
4039 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004040 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00004041 cpu_fprintf(f, "gen code size %ld/%ld\n",
4042 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4043 cpu_fprintf(f, "TB count %d/%d\n",
4044 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004045 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004046 nb_tbs ? target_code_size / nb_tbs : 0,
4047 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00004048 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004049 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4050 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004051 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4052 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004053 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4054 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004055 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004056 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4057 direct_jmp2_count,
4058 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004059 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004060 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4061 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4062 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004063 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004064}
4065
bellard61382a52003-10-27 21:22:23 +00004066#define MMUSUFFIX _cmmu
4067#define GETPC() NULL
4068#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004069#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004070
4071#define SHIFT 0
4072#include "softmmu_template.h"
4073
4074#define SHIFT 1
4075#include "softmmu_template.h"
4076
4077#define SHIFT 2
4078#include "softmmu_template.h"
4079
4080#define SHIFT 3
4081#include "softmmu_template.h"
4082
4083#undef env
4084
4085#endif