blob: 68b8a6a2ba75f42177cca3c7fab74ff8ee5272b5 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Avi Kivity67d95c12011-12-15 15:25:22 +020060#define WANT_EXEC_OBSOLETE
61#include "exec-obsolete.h"
62
bellardfd6ce8f2003-05-14 19:00:11 +000063//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000064//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000065//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
70//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000071
ths1196be32007-03-17 15:17:58 +000072//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000073//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000074
pbrook99773bd2006-04-16 15:14:59 +000075#if !defined(CONFIG_USER_ONLY)
76/* TB consistency checks only implemented for usermode emulation. */
77#undef DEBUG_TB_CHECK
78#endif
79
bellard9fa3e852004-01-04 18:06:42 +000080#define SMC_BITMAP_USE_THRESHOLD 10
81
blueswir1bdaf78e2008-10-04 07:24:27 +000082static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020083static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000084TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000085static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000086/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050087spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000088
blueswir1141ac462008-07-26 15:05:57 +000089#if defined(__arm__) || defined(__sparc_v9__)
90/* The prologue must be reachable with a direct jump. ARM and Sparc64
91 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000092 section close to code segment. */
93#define code_gen_section \
94 __attribute__((__section__(".gen_code"))) \
95 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020096#elif defined(_WIN32)
97/* Maximum alignment for Win32 is 16. */
98#define code_gen_section \
99 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +0000100#else
101#define code_gen_section \
102 __attribute__((aligned (32)))
103#endif
104
105uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static uint8_t *code_gen_buffer;
107static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000108/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000109static unsigned long code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200110static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000111
pbrooke2eef172008-06-08 01:09:01 +0000112#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000113int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000114static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000115
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200116RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300117
118static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300119static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300120
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200121MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200122static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200123
pbrooke2eef172008-06-08 01:09:01 +0000124#endif
bellard9fa3e852004-01-04 18:06:42 +0000125
Andreas Färber9349b4f2012-03-14 01:38:32 +0100126CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000127/* current CPU in the current thread. It is only valid inside
128 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100129DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000130/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000131 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000132 2 = Adaptive rate instruction counting. */
133int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000134
bellard54936002003-05-13 00:25:15 +0000135typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000136 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000137 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000138 /* in order to optimize self modifying code, we count the number
139 of lookups we do to a given page to use a bitmap */
140 unsigned int code_write_count;
141 uint8_t *code_bitmap;
142#if defined(CONFIG_USER_ONLY)
143 unsigned long flags;
144#endif
bellard54936002003-05-13 00:25:15 +0000145} PageDesc;
146
Paul Brook41c1b1c2010-03-12 16:54:58 +0000147/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800148 while in user mode we want it to be based on virtual addresses. */
149#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000150#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
151# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
152#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800153# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000154#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000155#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800156# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000157#endif
bellard54936002003-05-13 00:25:15 +0000158
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800159/* Size of the L2 (and L3, etc) page tables. */
160#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000161#define L2_SIZE (1 << L2_BITS)
162
Avi Kivity3eef53d2012-02-10 14:57:31 +0200163#define P_L2_LEVELS \
164 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
165
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800166/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800167#define V_L1_BITS_REM \
168 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170#if V_L1_BITS_REM < 4
171#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
172#else
173#define V_L1_BITS V_L1_BITS_REM
174#endif
175
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800176#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
177
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800178#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
179
bellard83fb7ad2004-07-05 21:25:26 +0000180unsigned long qemu_real_host_page_size;
bellard83fb7ad2004-07-05 21:25:26 +0000181unsigned long qemu_host_page_size;
182unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000183
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800184/* This is a multi-level map on the virtual address space.
185 The bottom level has pointers to PageDesc. */
186static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000187
pbrooke2eef172008-06-08 01:09:01 +0000188#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200189typedef struct PhysPageEntry PhysPageEntry;
190
Avi Kivity5312bd82012-02-12 18:32:55 +0200191static MemoryRegionSection *phys_sections;
192static unsigned phys_sections_nb, phys_sections_nb_alloc;
193static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200194static uint16_t phys_section_notdirty;
195static uint16_t phys_section_rom;
196static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200197
Avi Kivity4346ae32012-02-10 17:00:01 +0200198struct PhysPageEntry {
Avi Kivity07f07b32012-02-13 20:45:32 +0200199 uint16_t is_leaf : 1;
200 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
201 uint16_t ptr : 15;
Avi Kivity4346ae32012-02-10 17:00:01 +0200202};
203
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200204/* Simple allocator for PhysPageEntry nodes */
205static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
206static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
207
Avi Kivity07f07b32012-02-13 20:45:32 +0200208#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800210/* This is a multi-level map on the physical address space.
Avi Kivity06ef3522012-02-13 16:11:22 +0200211 The bottom level has pointers to MemoryRegionSections. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200212static PhysPageEntry phys_map = { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
Paul Brook6d9a1302010-02-28 23:55:53 +0000213
pbrooke2eef172008-06-08 01:09:01 +0000214static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300215static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000216
Avi Kivity1ec9b902012-01-02 12:47:48 +0200217static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000218#endif
bellard33417e72003-08-10 21:47:01 +0000219
bellard34865132003-10-05 14:28:56 +0000220/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200221#ifdef WIN32
222static const char *logfilename = "qemu.log";
223#else
blueswir1d9b630f2008-10-05 09:57:08 +0000224static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200225#endif
bellard34865132003-10-05 14:28:56 +0000226FILE *logfile;
227int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000228static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000229
bellarde3db7222005-01-26 22:00:47 +0000230/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000231#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000232static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000233#endif
bellarde3db7222005-01-26 22:00:47 +0000234static int tb_flush_count;
235static int tb_phys_invalidate_count;
236
bellard7cb69ca2008-05-10 10:55:51 +0000237#ifdef _WIN32
238static void map_exec(void *addr, long size)
239{
240 DWORD old_protect;
241 VirtualProtect(addr, size,
242 PAGE_EXECUTE_READWRITE, &old_protect);
243
244}
245#else
246static void map_exec(void *addr, long size)
247{
bellard43694152008-05-29 09:35:57 +0000248 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000249
bellard43694152008-05-29 09:35:57 +0000250 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000251 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000252 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000253
254 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000255 end += page_size - 1;
256 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000257
258 mprotect((void *)start, end - start,
259 PROT_READ | PROT_WRITE | PROT_EXEC);
260}
261#endif
262
bellardb346ff42003-06-15 20:05:50 +0000263static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000264{
bellard83fb7ad2004-07-05 21:25:26 +0000265 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000266 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000267#ifdef _WIN32
268 {
269 SYSTEM_INFO system_info;
270
271 GetSystemInfo(&system_info);
272 qemu_real_host_page_size = system_info.dwPageSize;
273 }
274#else
275 qemu_real_host_page_size = getpagesize();
276#endif
bellard83fb7ad2004-07-05 21:25:26 +0000277 if (qemu_host_page_size == 0)
278 qemu_host_page_size = qemu_real_host_page_size;
279 if (qemu_host_page_size < TARGET_PAGE_SIZE)
280 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000281 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000282
Paul Brook2e9a5712010-05-05 16:32:59 +0100283#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000284 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100285#ifdef HAVE_KINFO_GETVMMAP
286 struct kinfo_vmentry *freep;
287 int i, cnt;
288
289 freep = kinfo_getvmmap(getpid(), &cnt);
290 if (freep) {
291 mmap_lock();
292 for (i = 0; i < cnt; i++) {
293 unsigned long startaddr, endaddr;
294
295 startaddr = freep[i].kve_start;
296 endaddr = freep[i].kve_end;
297 if (h2g_valid(startaddr)) {
298 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
299
300 if (h2g_valid(endaddr)) {
301 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200302 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100303 } else {
304#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
305 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200306 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100307#endif
308 }
309 }
310 }
311 free(freep);
312 mmap_unlock();
313 }
314#else
balrog50a95692007-12-12 01:16:23 +0000315 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000316
pbrook07765902008-05-31 16:33:53 +0000317 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800318
Aurelien Jarnofd436902010-04-10 17:20:36 +0200319 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000320 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800321 mmap_lock();
322
balrog50a95692007-12-12 01:16:23 +0000323 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800324 unsigned long startaddr, endaddr;
325 int n;
326
327 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
328
329 if (n == 2 && h2g_valid(startaddr)) {
330 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
331
332 if (h2g_valid(endaddr)) {
333 endaddr = h2g(endaddr);
334 } else {
335 endaddr = ~0ul;
336 }
337 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000338 }
339 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800340
balrog50a95692007-12-12 01:16:23 +0000341 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800342 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000343 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100344#endif
balrog50a95692007-12-12 01:16:23 +0000345 }
346#endif
bellard54936002003-05-13 00:25:15 +0000347}
348
Paul Brook41c1b1c2010-03-12 16:54:58 +0000349static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000350{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000351 PageDesc *pd;
352 void **lp;
353 int i;
354
pbrook17e23772008-06-09 13:47:45 +0000355#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500356 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800357# define ALLOC(P, SIZE) \
358 do { \
359 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
360 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800361 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000362#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800363# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500364 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000365#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800366
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800367 /* Level 1. Always allocated. */
368 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
369
370 /* Level 2..N-1. */
371 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
372 void **p = *lp;
373
374 if (p == NULL) {
375 if (!alloc) {
376 return NULL;
377 }
378 ALLOC(p, sizeof(void *) * L2_SIZE);
379 *lp = p;
380 }
381
382 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000383 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800384
385 pd = *lp;
386 if (pd == NULL) {
387 if (!alloc) {
388 return NULL;
389 }
390 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
391 *lp = pd;
392 }
393
394#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800395
396 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000397}
398
Paul Brook41c1b1c2010-03-12 16:54:58 +0000399static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000400{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800401 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000402}
403
Paul Brook6d9a1302010-02-28 23:55:53 +0000404#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200405
Avi Kivityf7bf5462012-02-13 20:12:05 +0200406static void phys_map_node_reserve(unsigned nodes)
407{
408 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
409 typedef PhysPageEntry Node[L2_SIZE];
410 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
411 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
412 phys_map_nodes_nb + nodes);
413 phys_map_nodes = g_renew(Node, phys_map_nodes,
414 phys_map_nodes_nb_alloc);
415 }
416}
417
418static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200419{
420 unsigned i;
421 uint16_t ret;
422
Avi Kivityf7bf5462012-02-13 20:12:05 +0200423 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200424 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200425 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200426 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200427 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200428 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200429 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200430 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200431}
432
433static void phys_map_nodes_reset(void)
434{
435 phys_map_nodes_nb = 0;
436}
437
Avi Kivityf7bf5462012-02-13 20:12:05 +0200438
Avi Kivity29990972012-02-13 20:21:20 +0200439static void phys_page_set_level(PhysPageEntry *lp, target_phys_addr_t *index,
440 target_phys_addr_t *nb, uint16_t leaf,
441 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200442{
443 PhysPageEntry *p;
444 int i;
Avi Kivity07f07b32012-02-13 20:45:32 +0200445 target_phys_addr_t step = (target_phys_addr_t)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200446
Avi Kivity07f07b32012-02-13 20:45:32 +0200447 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200448 lp->ptr = phys_map_node_alloc();
449 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200450 if (level == 0) {
451 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200452 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200453 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200454 }
455 }
456 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200457 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200458 }
Avi Kivity29990972012-02-13 20:21:20 +0200459 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200460
Avi Kivity29990972012-02-13 20:21:20 +0200461 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200462 if ((*index & (step - 1)) == 0 && *nb >= step) {
463 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200464 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200465 *index += step;
466 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200467 } else {
468 phys_page_set_level(lp, index, nb, leaf, level - 1);
469 }
470 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200471 }
472}
473
Avi Kivity29990972012-02-13 20:21:20 +0200474static void phys_page_set(target_phys_addr_t index, target_phys_addr_t nb,
475 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000476{
Avi Kivity29990972012-02-13 20:21:20 +0200477 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200478 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000479
Avi Kivity29990972012-02-13 20:21:20 +0200480 phys_page_set_level(&phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000481}
482
Avi Kivityf3705d52012-03-08 16:16:34 +0200483static MemoryRegionSection *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000484{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200485 PhysPageEntry lp = phys_map;
486 PhysPageEntry *p;
487 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200488 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200489
Avi Kivity07f07b32012-02-13 20:45:32 +0200490 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200491 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200492 goto not_found;
493 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200494 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200495 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200496 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200497
Avi Kivityc19e8802012-02-13 20:25:31 +0200498 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200499not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200500 return &phys_sections[s_index];
501}
502
503static target_phys_addr_t section_addr(MemoryRegionSection *section,
504 target_phys_addr_t addr)
505{
506 addr -= section->offset_within_address_space;
507 addr += section->offset_within_region;
508 return addr;
bellard92e873b2004-05-21 14:52:29 +0000509}
510
Anthony Liguoric227f092009-10-01 16:12:16 -0500511static void tlb_protect_code(ram_addr_t ram_addr);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100512static void tlb_unprotect_code_phys(CPUArchState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000513 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000514#define mmap_lock() do { } while(0)
515#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000516#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000517
bellard43694152008-05-29 09:35:57 +0000518#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
519
520#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100521/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000522 user mode. It will change when a dedicated libc will be used */
523#define USE_STATIC_CODE_GEN_BUFFER
524#endif
525
526#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200527static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
528 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000529#endif
530
blueswir18fcd3692008-08-17 20:26:25 +0000531static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000532{
bellard43694152008-05-29 09:35:57 +0000533#ifdef USE_STATIC_CODE_GEN_BUFFER
534 code_gen_buffer = static_code_gen_buffer;
535 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
536 map_exec(code_gen_buffer, code_gen_buffer_size);
537#else
bellard26a5f132008-05-28 12:30:31 +0000538 code_gen_buffer_size = tb_size;
539 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000540#if defined(CONFIG_USER_ONLY)
bellard43694152008-05-29 09:35:57 +0000541 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
542#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100543 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000544 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000545#endif
bellard26a5f132008-05-28 12:30:31 +0000546 }
547 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
548 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
549 /* The code gen buffer location may have constraints depending on
550 the host cpu and OS */
551#if defined(__linux__)
552 {
553 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000554 void *start = NULL;
555
bellard26a5f132008-05-28 12:30:31 +0000556 flags = MAP_PRIVATE | MAP_ANONYMOUS;
557#if defined(__x86_64__)
558 flags |= MAP_32BIT;
559 /* Cannot map more than that */
560 if (code_gen_buffer_size > (800 * 1024 * 1024))
561 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000562#elif defined(__sparc_v9__)
563 // Map the buffer below 2G, so we can use direct calls and branches
564 flags |= MAP_FIXED;
565 start = (void *) 0x60000000UL;
566 if (code_gen_buffer_size > (512 * 1024 * 1024))
567 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000568#elif defined(__arm__)
Aurelien Jarno5c84bd92012-01-07 21:00:25 +0100569 /* Keep the buffer no bigger than 16MB to branch between blocks */
balrog1cb06612008-12-01 02:10:17 +0000570 if (code_gen_buffer_size > 16 * 1024 * 1024)
571 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700572#elif defined(__s390x__)
573 /* Map the buffer so that we can use direct calls and branches. */
574 /* We have a +- 4GB range on the branches; leave some slop. */
575 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
576 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
577 }
578 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000579#endif
blueswir1141ac462008-07-26 15:05:57 +0000580 code_gen_buffer = mmap(start, code_gen_buffer_size,
581 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000582 flags, -1, 0);
583 if (code_gen_buffer == MAP_FAILED) {
584 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
585 exit(1);
586 }
587 }
Bradcbb608a2010-12-20 21:25:40 -0500588#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
Tobias Nygren9f4b09a2011-08-07 09:57:05 +0000589 || defined(__DragonFly__) || defined(__OpenBSD__) \
590 || defined(__NetBSD__)
aliguori06e67a82008-09-27 15:32:41 +0000591 {
592 int flags;
593 void *addr = NULL;
594 flags = MAP_PRIVATE | MAP_ANONYMOUS;
595#if defined(__x86_64__)
596 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
597 * 0x40000000 is free */
598 flags |= MAP_FIXED;
599 addr = (void *)0x40000000;
600 /* Cannot map more than that */
601 if (code_gen_buffer_size > (800 * 1024 * 1024))
602 code_gen_buffer_size = (800 * 1024 * 1024);
Blue Swirl4cd31ad2011-01-16 08:32:27 +0000603#elif defined(__sparc_v9__)
604 // Map the buffer below 2G, so we can use direct calls and branches
605 flags |= MAP_FIXED;
606 addr = (void *) 0x60000000UL;
607 if (code_gen_buffer_size > (512 * 1024 * 1024)) {
608 code_gen_buffer_size = (512 * 1024 * 1024);
609 }
aliguori06e67a82008-09-27 15:32:41 +0000610#endif
611 code_gen_buffer = mmap(addr, code_gen_buffer_size,
612 PROT_WRITE | PROT_READ | PROT_EXEC,
613 flags, -1, 0);
614 if (code_gen_buffer == MAP_FAILED) {
615 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
616 exit(1);
617 }
618 }
bellard26a5f132008-05-28 12:30:31 +0000619#else
Anthony Liguori7267c092011-08-20 22:09:37 -0500620 code_gen_buffer = g_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000621 map_exec(code_gen_buffer, code_gen_buffer_size);
622#endif
bellard43694152008-05-29 09:35:57 +0000623#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000624 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
Peter Maydella884da82011-06-22 11:58:25 +0100625 code_gen_buffer_max_size = code_gen_buffer_size -
626 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000627 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500628 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000629}
630
631/* Must be called before using the QEMU cpus. 'tb_size' is the size
632 (in bytes) allocated to the translation buffer. Zero means default
633 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200634void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000635{
bellard26a5f132008-05-28 12:30:31 +0000636 cpu_gen_init();
637 code_gen_alloc(tb_size);
638 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700639 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000640 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700641#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
642 /* There's no guest base to take into account, so go ahead and
643 initialize the prologue now. */
644 tcg_prologue_init(&tcg_ctx);
645#endif
bellard26a5f132008-05-28 12:30:31 +0000646}
647
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200648bool tcg_enabled(void)
649{
650 return code_gen_buffer != NULL;
651}
652
653void cpu_exec_init_all(void)
654{
655#if !defined(CONFIG_USER_ONLY)
656 memory_map_init();
657 io_mem_init();
658#endif
659}
660
pbrook9656f322008-07-01 20:01:19 +0000661#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
662
Juan Quintelae59fb372009-09-29 22:48:21 +0200663static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200664{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100665 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200666
aurel323098dba2009-03-07 21:28:24 +0000667 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
668 version_id is increased. */
669 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000670 tlb_flush(env, 1);
671
672 return 0;
673}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200674
675static const VMStateDescription vmstate_cpu_common = {
676 .name = "cpu_common",
677 .version_id = 1,
678 .minimum_version_id = 1,
679 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200680 .post_load = cpu_common_post_load,
681 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100682 VMSTATE_UINT32(halted, CPUArchState),
683 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200684 VMSTATE_END_OF_LIST()
685 }
686};
pbrook9656f322008-07-01 20:01:19 +0000687#endif
688
Andreas Färber9349b4f2012-03-14 01:38:32 +0100689CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400690{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100691 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400692
693 while (env) {
694 if (env->cpu_index == cpu)
695 break;
696 env = env->next_cpu;
697 }
698
699 return env;
700}
701
Andreas Färber9349b4f2012-03-14 01:38:32 +0100702void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000703{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100704 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000705 int cpu_index;
706
pbrookc2764712009-03-07 15:24:59 +0000707#if defined(CONFIG_USER_ONLY)
708 cpu_list_lock();
709#endif
bellard6a00d602005-11-21 23:25:50 +0000710 env->next_cpu = NULL;
711 penv = &first_cpu;
712 cpu_index = 0;
713 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700714 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000715 cpu_index++;
716 }
717 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000718 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000719 QTAILQ_INIT(&env->breakpoints);
720 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100721#ifndef CONFIG_USER_ONLY
722 env->thread_id = qemu_get_thread_id();
723#endif
bellard6a00d602005-11-21 23:25:50 +0000724 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000725#if defined(CONFIG_USER_ONLY)
726 cpu_list_unlock();
727#endif
pbrookb3c77242008-06-30 16:31:04 +0000728#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600729 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
730 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000731 cpu_save, cpu_load, env);
732#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000733}
734
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100735/* Allocate a new translation block. Flush the translation buffer if
736 too many translation blocks or too much generated code. */
737static TranslationBlock *tb_alloc(target_ulong pc)
738{
739 TranslationBlock *tb;
740
741 if (nb_tbs >= code_gen_max_blocks ||
742 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
743 return NULL;
744 tb = &tbs[nb_tbs++];
745 tb->pc = pc;
746 tb->cflags = 0;
747 return tb;
748}
749
750void tb_free(TranslationBlock *tb)
751{
752 /* In practice this is mostly used for single use temporary TB
753 Ignore the hard cases and just back up if this TB happens to
754 be the last one generated. */
755 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
756 code_gen_ptr = tb->tc_ptr;
757 nb_tbs--;
758 }
759}
760
bellard9fa3e852004-01-04 18:06:42 +0000761static inline void invalidate_page_bitmap(PageDesc *p)
762{
763 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500764 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000765 p->code_bitmap = NULL;
766 }
767 p->code_write_count = 0;
768}
769
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800770/* Set to NULL all the 'first_tb' fields in all PageDescs. */
771
772static void page_flush_tb_1 (int level, void **lp)
773{
774 int i;
775
776 if (*lp == NULL) {
777 return;
778 }
779 if (level == 0) {
780 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000781 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800782 pd[i].first_tb = NULL;
783 invalidate_page_bitmap(pd + i);
784 }
785 } else {
786 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000787 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800788 page_flush_tb_1 (level - 1, pp + i);
789 }
790 }
791}
792
bellardfd6ce8f2003-05-14 19:00:11 +0000793static void page_flush_tb(void)
794{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800795 int i;
796 for (i = 0; i < V_L1_SIZE; i++) {
797 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000798 }
799}
800
801/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000802/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100803void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000804{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100805 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000806#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000807 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
808 (unsigned long)(code_gen_ptr - code_gen_buffer),
809 nb_tbs, nb_tbs > 0 ?
810 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000811#endif
bellard26a5f132008-05-28 12:30:31 +0000812 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000813 cpu_abort(env1, "Internal error: code buffer overflow\n");
814
bellardfd6ce8f2003-05-14 19:00:11 +0000815 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000816
bellard6a00d602005-11-21 23:25:50 +0000817 for(env = first_cpu; env != NULL; env = env->next_cpu) {
818 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
819 }
bellard9fa3e852004-01-04 18:06:42 +0000820
bellard8a8a6082004-10-03 13:36:49 +0000821 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000822 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000823
bellardfd6ce8f2003-05-14 19:00:11 +0000824 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000825 /* XXX: flush processor icache at this point if cache flush is
826 expensive */
bellarde3db7222005-01-26 22:00:47 +0000827 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000828}
829
830#ifdef DEBUG_TB_CHECK
831
j_mayerbc98a7e2007-04-04 07:55:12 +0000832static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000833{
834 TranslationBlock *tb;
835 int i;
836 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000837 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
838 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000839 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
840 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000841 printf("ERROR invalidate: address=" TARGET_FMT_lx
842 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000843 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000844 }
845 }
846 }
847}
848
849/* verify that all the pages have correct rights for code */
850static void tb_page_check(void)
851{
852 TranslationBlock *tb;
853 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000854
pbrook99773bd2006-04-16 15:14:59 +0000855 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
856 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000857 flags1 = page_get_flags(tb->pc);
858 flags2 = page_get_flags(tb->pc + tb->size - 1);
859 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
860 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000861 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000862 }
863 }
864 }
865}
866
867#endif
868
869/* invalidate one TB */
870static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
871 int next_offset)
872{
873 TranslationBlock *tb1;
874 for(;;) {
875 tb1 = *ptb;
876 if (tb1 == tb) {
877 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
878 break;
879 }
880 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
881 }
882}
883
bellard9fa3e852004-01-04 18:06:42 +0000884static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
885{
886 TranslationBlock *tb1;
887 unsigned int n1;
888
889 for(;;) {
890 tb1 = *ptb;
891 n1 = (long)tb1 & 3;
892 tb1 = (TranslationBlock *)((long)tb1 & ~3);
893 if (tb1 == tb) {
894 *ptb = tb1->page_next[n1];
895 break;
896 }
897 ptb = &tb1->page_next[n1];
898 }
899}
900
bellardd4e81642003-05-25 16:46:15 +0000901static inline void tb_jmp_remove(TranslationBlock *tb, int n)
902{
903 TranslationBlock *tb1, **ptb;
904 unsigned int n1;
905
906 ptb = &tb->jmp_next[n];
907 tb1 = *ptb;
908 if (tb1) {
909 /* find tb(n) in circular list */
910 for(;;) {
911 tb1 = *ptb;
912 n1 = (long)tb1 & 3;
913 tb1 = (TranslationBlock *)((long)tb1 & ~3);
914 if (n1 == n && tb1 == tb)
915 break;
916 if (n1 == 2) {
917 ptb = &tb1->jmp_first;
918 } else {
919 ptb = &tb1->jmp_next[n1];
920 }
921 }
922 /* now we can suppress tb(n) from the list */
923 *ptb = tb->jmp_next[n];
924
925 tb->jmp_next[n] = NULL;
926 }
927}
928
929/* reset the jump entry 'n' of a TB so that it is not chained to
930 another TB */
931static inline void tb_reset_jump(TranslationBlock *tb, int n)
932{
933 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
934}
935
Paul Brook41c1b1c2010-03-12 16:54:58 +0000936void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000937{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100938 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000939 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000940 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000941 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000942 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000943
bellard9fa3e852004-01-04 18:06:42 +0000944 /* remove the TB from the hash list */
945 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
946 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000947 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000948 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000949
bellard9fa3e852004-01-04 18:06:42 +0000950 /* remove the TB from the page list */
951 if (tb->page_addr[0] != page_addr) {
952 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
953 tb_page_remove(&p->first_tb, tb);
954 invalidate_page_bitmap(p);
955 }
956 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
957 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
958 tb_page_remove(&p->first_tb, tb);
959 invalidate_page_bitmap(p);
960 }
961
bellard8a40a182005-11-20 10:35:40 +0000962 tb_invalidated_flag = 1;
963
964 /* remove the TB from the hash list */
965 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000966 for(env = first_cpu; env != NULL; env = env->next_cpu) {
967 if (env->tb_jmp_cache[h] == tb)
968 env->tb_jmp_cache[h] = NULL;
969 }
bellard8a40a182005-11-20 10:35:40 +0000970
971 /* suppress this TB from the two jump lists */
972 tb_jmp_remove(tb, 0);
973 tb_jmp_remove(tb, 1);
974
975 /* suppress any remaining jumps to this TB */
976 tb1 = tb->jmp_first;
977 for(;;) {
978 n1 = (long)tb1 & 3;
979 if (n1 == 2)
980 break;
981 tb1 = (TranslationBlock *)((long)tb1 & ~3);
982 tb2 = tb1->jmp_next[n1];
983 tb_reset_jump(tb1, n1);
984 tb1->jmp_next[n1] = NULL;
985 tb1 = tb2;
986 }
987 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
988
bellarde3db7222005-01-26 22:00:47 +0000989 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000990}
991
992static inline void set_bits(uint8_t *tab, int start, int len)
993{
994 int end, mask, end1;
995
996 end = start + len;
997 tab += start >> 3;
998 mask = 0xff << (start & 7);
999 if ((start & ~7) == (end & ~7)) {
1000 if (start < end) {
1001 mask &= ~(0xff << (end & 7));
1002 *tab |= mask;
1003 }
1004 } else {
1005 *tab++ |= mask;
1006 start = (start + 8) & ~7;
1007 end1 = end & ~7;
1008 while (start < end1) {
1009 *tab++ = 0xff;
1010 start += 8;
1011 }
1012 if (start < end) {
1013 mask = ~(0xff << (end & 7));
1014 *tab |= mask;
1015 }
1016 }
1017}
1018
1019static void build_page_bitmap(PageDesc *p)
1020{
1021 int n, tb_start, tb_end;
1022 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001023
Anthony Liguori7267c092011-08-20 22:09:37 -05001024 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001025
1026 tb = p->first_tb;
1027 while (tb != NULL) {
1028 n = (long)tb & 3;
1029 tb = (TranslationBlock *)((long)tb & ~3);
1030 /* NOTE: this is subtle as a TB may span two physical pages */
1031 if (n == 0) {
1032 /* NOTE: tb_end may be after the end of the page, but
1033 it is not a problem */
1034 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1035 tb_end = tb_start + tb->size;
1036 if (tb_end > TARGET_PAGE_SIZE)
1037 tb_end = TARGET_PAGE_SIZE;
1038 } else {
1039 tb_start = 0;
1040 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1041 }
1042 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1043 tb = tb->page_next[n];
1044 }
1045}
1046
Andreas Färber9349b4f2012-03-14 01:38:32 +01001047TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001048 target_ulong pc, target_ulong cs_base,
1049 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001050{
1051 TranslationBlock *tb;
1052 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001053 tb_page_addr_t phys_pc, phys_page2;
1054 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001055 int code_gen_size;
1056
Paul Brook41c1b1c2010-03-12 16:54:58 +00001057 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001058 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001059 if (!tb) {
1060 /* flush must be done */
1061 tb_flush(env);
1062 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001063 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001064 /* Don't forget to invalidate previous TB info. */
1065 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001066 }
1067 tc_ptr = code_gen_ptr;
1068 tb->tc_ptr = tc_ptr;
1069 tb->cs_base = cs_base;
1070 tb->flags = flags;
1071 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001072 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +00001073 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001074
bellardd720b932004-04-25 17:57:43 +00001075 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001076 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001077 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001078 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001079 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001080 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001081 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001082 return tb;
bellardd720b932004-04-25 17:57:43 +00001083}
ths3b46e622007-09-17 08:09:54 +00001084
bellard9fa3e852004-01-04 18:06:42 +00001085/* invalidate all TBs which intersect with the target physical page
1086 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +00001087 the same physical page. 'is_cpu_write_access' should be true if called
1088 from a real cpu write access: the virtual CPU will exit the current
1089 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001090void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001091 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001092{
aliguori6b917542008-11-18 19:46:41 +00001093 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001094 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001095 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001096 PageDesc *p;
1097 int n;
1098#ifdef TARGET_HAS_PRECISE_SMC
1099 int current_tb_not_found = is_cpu_write_access;
1100 TranslationBlock *current_tb = NULL;
1101 int current_tb_modified = 0;
1102 target_ulong current_pc = 0;
1103 target_ulong current_cs_base = 0;
1104 int current_flags = 0;
1105#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001106
1107 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001108 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001109 return;
ths5fafdf22007-09-16 21:08:06 +00001110 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001111 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1112 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001113 /* build code bitmap */
1114 build_page_bitmap(p);
1115 }
1116
1117 /* we remove all the TBs in the range [start, end[ */
1118 /* XXX: see if in some cases it could be faster to invalidate all the code */
1119 tb = p->first_tb;
1120 while (tb != NULL) {
1121 n = (long)tb & 3;
1122 tb = (TranslationBlock *)((long)tb & ~3);
1123 tb_next = tb->page_next[n];
1124 /* NOTE: this is subtle as a TB may span two physical pages */
1125 if (n == 0) {
1126 /* NOTE: tb_end may be after the end of the page, but
1127 it is not a problem */
1128 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1129 tb_end = tb_start + tb->size;
1130 } else {
1131 tb_start = tb->page_addr[1];
1132 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1133 }
1134 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001135#ifdef TARGET_HAS_PRECISE_SMC
1136 if (current_tb_not_found) {
1137 current_tb_not_found = 0;
1138 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001139 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001140 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001141 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001142 }
1143 }
1144 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001145 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001146 /* If we are modifying the current TB, we must stop
1147 its execution. We could be more precise by checking
1148 that the modification is after the current PC, but it
1149 would require a specialized function to partially
1150 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001151
bellardd720b932004-04-25 17:57:43 +00001152 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001153 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001154 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1155 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001156 }
1157#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001158 /* we need to do that to handle the case where a signal
1159 occurs while doing tb_phys_invalidate() */
1160 saved_tb = NULL;
1161 if (env) {
1162 saved_tb = env->current_tb;
1163 env->current_tb = NULL;
1164 }
bellard9fa3e852004-01-04 18:06:42 +00001165 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001166 if (env) {
1167 env->current_tb = saved_tb;
1168 if (env->interrupt_request && env->current_tb)
1169 cpu_interrupt(env, env->interrupt_request);
1170 }
bellard9fa3e852004-01-04 18:06:42 +00001171 }
1172 tb = tb_next;
1173 }
1174#if !defined(CONFIG_USER_ONLY)
1175 /* if no code remaining, no need to continue to use slow writes */
1176 if (!p->first_tb) {
1177 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001178 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001179 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001180 }
1181 }
1182#endif
1183#ifdef TARGET_HAS_PRECISE_SMC
1184 if (current_tb_modified) {
1185 /* we generate a block containing just the instruction
1186 modifying the memory. It will ensure that it cannot modify
1187 itself */
bellardea1c1802004-06-14 18:56:36 +00001188 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001189 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001190 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001191 }
1192#endif
1193}
1194
1195/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001196static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001197{
1198 PageDesc *p;
1199 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001200#if 0
bellarda4193c82004-06-03 14:01:43 +00001201 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001202 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1203 cpu_single_env->mem_io_vaddr, len,
1204 cpu_single_env->eip,
1205 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001206 }
1207#endif
bellard9fa3e852004-01-04 18:06:42 +00001208 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001209 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001210 return;
1211 if (p->code_bitmap) {
1212 offset = start & ~TARGET_PAGE_MASK;
1213 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1214 if (b & ((1 << len) - 1))
1215 goto do_invalidate;
1216 } else {
1217 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001218 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001219 }
1220}
1221
bellard9fa3e852004-01-04 18:06:42 +00001222#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001223static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001224 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001225{
aliguori6b917542008-11-18 19:46:41 +00001226 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001227 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001228 int n;
bellardd720b932004-04-25 17:57:43 +00001229#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001230 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001231 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001232 int current_tb_modified = 0;
1233 target_ulong current_pc = 0;
1234 target_ulong current_cs_base = 0;
1235 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001236#endif
bellard9fa3e852004-01-04 18:06:42 +00001237
1238 addr &= TARGET_PAGE_MASK;
1239 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001240 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001241 return;
1242 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001243#ifdef TARGET_HAS_PRECISE_SMC
1244 if (tb && pc != 0) {
1245 current_tb = tb_find_pc(pc);
1246 }
1247#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001248 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001249 n = (long)tb & 3;
1250 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001251#ifdef TARGET_HAS_PRECISE_SMC
1252 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001253 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001254 /* If we are modifying the current TB, we must stop
1255 its execution. We could be more precise by checking
1256 that the modification is after the current PC, but it
1257 would require a specialized function to partially
1258 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001259
bellardd720b932004-04-25 17:57:43 +00001260 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001261 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001262 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1263 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001264 }
1265#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001266 tb_phys_invalidate(tb, addr);
1267 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001268 }
1269 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001270#ifdef TARGET_HAS_PRECISE_SMC
1271 if (current_tb_modified) {
1272 /* we generate a block containing just the instruction
1273 modifying the memory. It will ensure that it cannot modify
1274 itself */
bellardea1c1802004-06-14 18:56:36 +00001275 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001276 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001277 cpu_resume_from_signal(env, puc);
1278 }
1279#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001280}
bellard9fa3e852004-01-04 18:06:42 +00001281#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001282
1283/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001284static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001285 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001286{
1287 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001288#ifndef CONFIG_USER_ONLY
1289 bool page_already_protected;
1290#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001291
bellard9fa3e852004-01-04 18:06:42 +00001292 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001293 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001294 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001295#ifndef CONFIG_USER_ONLY
1296 page_already_protected = p->first_tb != NULL;
1297#endif
bellard9fa3e852004-01-04 18:06:42 +00001298 p->first_tb = (TranslationBlock *)((long)tb | n);
1299 invalidate_page_bitmap(p);
1300
bellard107db442004-06-22 18:48:46 +00001301#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001302
bellard9fa3e852004-01-04 18:06:42 +00001303#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001304 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001305 target_ulong addr;
1306 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001307 int prot;
1308
bellardfd6ce8f2003-05-14 19:00:11 +00001309 /* force the host page as non writable (writes will have a
1310 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001311 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001312 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001313 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1314 addr += TARGET_PAGE_SIZE) {
1315
1316 p2 = page_find (addr >> TARGET_PAGE_BITS);
1317 if (!p2)
1318 continue;
1319 prot |= p2->flags;
1320 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001321 }
ths5fafdf22007-09-16 21:08:06 +00001322 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001323 (prot & PAGE_BITS) & ~PAGE_WRITE);
1324#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001325 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001326 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001327#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001328 }
bellard9fa3e852004-01-04 18:06:42 +00001329#else
1330 /* if some code is already present, then the pages are already
1331 protected. So we handle the case where only the first TB is
1332 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001333 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001334 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001335 }
1336#endif
bellardd720b932004-04-25 17:57:43 +00001337
1338#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001339}
1340
bellard9fa3e852004-01-04 18:06:42 +00001341/* add a new TB and link it to the physical page tables. phys_page2 is
1342 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001343void tb_link_page(TranslationBlock *tb,
1344 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001345{
bellard9fa3e852004-01-04 18:06:42 +00001346 unsigned int h;
1347 TranslationBlock **ptb;
1348
pbrookc8a706f2008-06-02 16:16:42 +00001349 /* Grab the mmap lock to stop another thread invalidating this TB
1350 before we are done. */
1351 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001352 /* add in the physical hash table */
1353 h = tb_phys_hash_func(phys_pc);
1354 ptb = &tb_phys_hash[h];
1355 tb->phys_hash_next = *ptb;
1356 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001357
1358 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001359 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1360 if (phys_page2 != -1)
1361 tb_alloc_page(tb, 1, phys_page2);
1362 else
1363 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001364
bellardd4e81642003-05-25 16:46:15 +00001365 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1366 tb->jmp_next[0] = NULL;
1367 tb->jmp_next[1] = NULL;
1368
1369 /* init original jump addresses */
1370 if (tb->tb_next_offset[0] != 0xffff)
1371 tb_reset_jump(tb, 0);
1372 if (tb->tb_next_offset[1] != 0xffff)
1373 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001374
1375#ifdef DEBUG_TB_CHECK
1376 tb_page_check();
1377#endif
pbrookc8a706f2008-06-02 16:16:42 +00001378 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001379}
1380
bellarda513fe12003-05-27 23:29:48 +00001381/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1382 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001383TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001384{
1385 int m_min, m_max, m;
1386 unsigned long v;
1387 TranslationBlock *tb;
1388
1389 if (nb_tbs <= 0)
1390 return NULL;
1391 if (tc_ptr < (unsigned long)code_gen_buffer ||
1392 tc_ptr >= (unsigned long)code_gen_ptr)
1393 return NULL;
1394 /* binary search (cf Knuth) */
1395 m_min = 0;
1396 m_max = nb_tbs - 1;
1397 while (m_min <= m_max) {
1398 m = (m_min + m_max) >> 1;
1399 tb = &tbs[m];
1400 v = (unsigned long)tb->tc_ptr;
1401 if (v == tc_ptr)
1402 return tb;
1403 else if (tc_ptr < v) {
1404 m_max = m - 1;
1405 } else {
1406 m_min = m + 1;
1407 }
ths5fafdf22007-09-16 21:08:06 +00001408 }
bellarda513fe12003-05-27 23:29:48 +00001409 return &tbs[m_max];
1410}
bellard75012672003-06-21 13:11:07 +00001411
bellardea041c02003-06-25 16:16:50 +00001412static void tb_reset_jump_recursive(TranslationBlock *tb);
1413
1414static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1415{
1416 TranslationBlock *tb1, *tb_next, **ptb;
1417 unsigned int n1;
1418
1419 tb1 = tb->jmp_next[n];
1420 if (tb1 != NULL) {
1421 /* find head of list */
1422 for(;;) {
1423 n1 = (long)tb1 & 3;
1424 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1425 if (n1 == 2)
1426 break;
1427 tb1 = tb1->jmp_next[n1];
1428 }
1429 /* we are now sure now that tb jumps to tb1 */
1430 tb_next = tb1;
1431
1432 /* remove tb from the jmp_first list */
1433 ptb = &tb_next->jmp_first;
1434 for(;;) {
1435 tb1 = *ptb;
1436 n1 = (long)tb1 & 3;
1437 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1438 if (n1 == n && tb1 == tb)
1439 break;
1440 ptb = &tb1->jmp_next[n1];
1441 }
1442 *ptb = tb->jmp_next[n];
1443 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001444
bellardea041c02003-06-25 16:16:50 +00001445 /* suppress the jump to next tb in generated code */
1446 tb_reset_jump(tb, n);
1447
bellard01243112004-01-04 15:48:17 +00001448 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001449 tb_reset_jump_recursive(tb_next);
1450 }
1451}
1452
1453static void tb_reset_jump_recursive(TranslationBlock *tb)
1454{
1455 tb_reset_jump_recursive2(tb, 0);
1456 tb_reset_jump_recursive2(tb, 1);
1457}
1458
bellard1fddef42005-04-17 19:16:13 +00001459#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001460#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001461static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001462{
1463 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1464}
1465#else
Max Filippov1e7855a2012-04-10 02:48:17 +04001466void tb_invalidate_phys_addr(target_phys_addr_t addr)
bellardd720b932004-04-25 17:57:43 +00001467{
Anthony Liguoric227f092009-10-01 16:12:16 -05001468 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001469 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001470
Avi Kivity06ef3522012-02-13 16:11:22 +02001471 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001472 if (!(memory_region_is_ram(section->mr)
1473 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001474 return;
1475 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001476 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
1477 + section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001478 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001479}
Max Filippov1e7855a2012-04-10 02:48:17 +04001480
1481static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1482{
1483 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc));
1484}
bellardc27004e2005-01-03 23:35:10 +00001485#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001486#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001487
Paul Brookc527ee82010-03-01 03:31:14 +00001488#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001489void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001490
1491{
1492}
1493
Andreas Färber9349b4f2012-03-14 01:38:32 +01001494int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001495 int flags, CPUWatchpoint **watchpoint)
1496{
1497 return -ENOSYS;
1498}
1499#else
pbrook6658ffb2007-03-16 23:58:11 +00001500/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001501int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001502 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001503{
aliguorib4051332008-11-18 20:14:20 +00001504 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001505 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001506
aliguorib4051332008-11-18 20:14:20 +00001507 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001508 if ((len & (len - 1)) || (addr & ~len_mask) ||
1509 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001510 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1511 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1512 return -EINVAL;
1513 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001514 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001515
aliguoria1d1bb32008-11-18 20:07:32 +00001516 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001517 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001518 wp->flags = flags;
1519
aliguori2dc9f412008-11-18 20:56:59 +00001520 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001521 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001522 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001523 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001524 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001525
pbrook6658ffb2007-03-16 23:58:11 +00001526 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001527
1528 if (watchpoint)
1529 *watchpoint = wp;
1530 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001531}
1532
aliguoria1d1bb32008-11-18 20:07:32 +00001533/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001534int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001535 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001536{
aliguorib4051332008-11-18 20:14:20 +00001537 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001538 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001539
Blue Swirl72cf2d42009-09-12 07:36:22 +00001540 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001541 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001542 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001543 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001544 return 0;
1545 }
1546 }
aliguoria1d1bb32008-11-18 20:07:32 +00001547 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001548}
1549
aliguoria1d1bb32008-11-18 20:07:32 +00001550/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001551void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001552{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001553 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001554
aliguoria1d1bb32008-11-18 20:07:32 +00001555 tlb_flush_page(env, watchpoint->vaddr);
1556
Anthony Liguori7267c092011-08-20 22:09:37 -05001557 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001558}
1559
aliguoria1d1bb32008-11-18 20:07:32 +00001560/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001561void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001562{
aliguoric0ce9982008-11-25 22:13:57 +00001563 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001564
Blue Swirl72cf2d42009-09-12 07:36:22 +00001565 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001566 if (wp->flags & mask)
1567 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001568 }
aliguoria1d1bb32008-11-18 20:07:32 +00001569}
Paul Brookc527ee82010-03-01 03:31:14 +00001570#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001571
1572/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001573int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001574 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001575{
bellard1fddef42005-04-17 19:16:13 +00001576#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001577 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001578
Anthony Liguori7267c092011-08-20 22:09:37 -05001579 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001580
1581 bp->pc = pc;
1582 bp->flags = flags;
1583
aliguori2dc9f412008-11-18 20:56:59 +00001584 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001585 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001586 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001587 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001588 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001589
1590 breakpoint_invalidate(env, pc);
1591
1592 if (breakpoint)
1593 *breakpoint = bp;
1594 return 0;
1595#else
1596 return -ENOSYS;
1597#endif
1598}
1599
1600/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001601int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001602{
1603#if defined(TARGET_HAS_ICE)
1604 CPUBreakpoint *bp;
1605
Blue Swirl72cf2d42009-09-12 07:36:22 +00001606 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001607 if (bp->pc == pc && bp->flags == flags) {
1608 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001609 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001610 }
bellard4c3a88a2003-07-26 12:06:08 +00001611 }
aliguoria1d1bb32008-11-18 20:07:32 +00001612 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001613#else
aliguoria1d1bb32008-11-18 20:07:32 +00001614 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001615#endif
1616}
1617
aliguoria1d1bb32008-11-18 20:07:32 +00001618/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001619void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001620{
bellard1fddef42005-04-17 19:16:13 +00001621#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001622 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001623
aliguoria1d1bb32008-11-18 20:07:32 +00001624 breakpoint_invalidate(env, breakpoint->pc);
1625
Anthony Liguori7267c092011-08-20 22:09:37 -05001626 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001627#endif
1628}
1629
1630/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001631void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001632{
1633#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001634 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001635
Blue Swirl72cf2d42009-09-12 07:36:22 +00001636 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001637 if (bp->flags & mask)
1638 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001639 }
bellard4c3a88a2003-07-26 12:06:08 +00001640#endif
1641}
1642
bellardc33a3462003-07-29 20:50:33 +00001643/* enable or disable single step mode. EXCP_DEBUG is returned by the
1644 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001645void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001646{
bellard1fddef42005-04-17 19:16:13 +00001647#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001648 if (env->singlestep_enabled != enabled) {
1649 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001650 if (kvm_enabled())
1651 kvm_update_guest_debug(env, 0);
1652 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001653 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001654 /* XXX: only flush what is necessary */
1655 tb_flush(env);
1656 }
bellardc33a3462003-07-29 20:50:33 +00001657 }
1658#endif
1659}
1660
bellard34865132003-10-05 14:28:56 +00001661/* enable or disable low levels log */
1662void cpu_set_log(int log_flags)
1663{
1664 loglevel = log_flags;
1665 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001666 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001667 if (!logfile) {
1668 perror(logfilename);
1669 _exit(1);
1670 }
bellard9fa3e852004-01-04 18:06:42 +00001671#if !defined(CONFIG_SOFTMMU)
1672 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1673 {
blueswir1b55266b2008-09-20 08:07:15 +00001674 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001675 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1676 }
Stefan Weildaf767b2011-12-03 22:32:37 +01001677#elif defined(_WIN32)
1678 /* Win32 doesn't support line-buffering, so use unbuffered output. */
1679 setvbuf(logfile, NULL, _IONBF, 0);
1680#else
bellard34865132003-10-05 14:28:56 +00001681 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001682#endif
pbrooke735b912007-06-30 13:53:24 +00001683 log_append = 1;
1684 }
1685 if (!loglevel && logfile) {
1686 fclose(logfile);
1687 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001688 }
1689}
1690
1691void cpu_set_log_filename(const char *filename)
1692{
1693 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001694 if (logfile) {
1695 fclose(logfile);
1696 logfile = NULL;
1697 }
1698 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001699}
bellardc33a3462003-07-29 20:50:33 +00001700
Andreas Färber9349b4f2012-03-14 01:38:32 +01001701static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001702{
pbrookd5975362008-06-07 20:50:51 +00001703 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1704 problem and hope the cpu will stop of its own accord. For userspace
1705 emulation this often isn't actually as bad as it sounds. Often
1706 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001707 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001708 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001709
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001710 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001711 tb = env->current_tb;
1712 /* if the cpu is currently executing code, we must unlink it and
1713 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001714 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001715 env->current_tb = NULL;
1716 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001717 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001718 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001719}
1720
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001721#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001722/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001723static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001724{
1725 int old_mask;
1726
1727 old_mask = env->interrupt_request;
1728 env->interrupt_request |= mask;
1729
aliguori8edac962009-04-24 18:03:45 +00001730 /*
1731 * If called from iothread context, wake the target cpu in
1732 * case its halted.
1733 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001734 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001735 qemu_cpu_kick(env);
1736 return;
1737 }
aliguori8edac962009-04-24 18:03:45 +00001738
pbrook2e70f6e2008-06-29 01:03:05 +00001739 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001740 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001741 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001742 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001743 cpu_abort(env, "Raised interrupt while not in I/O function");
1744 }
pbrook2e70f6e2008-06-29 01:03:05 +00001745 } else {
aurel323098dba2009-03-07 21:28:24 +00001746 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001747 }
1748}
1749
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001750CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1751
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001752#else /* CONFIG_USER_ONLY */
1753
Andreas Färber9349b4f2012-03-14 01:38:32 +01001754void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001755{
1756 env->interrupt_request |= mask;
1757 cpu_unlink_tb(env);
1758}
1759#endif /* CONFIG_USER_ONLY */
1760
Andreas Färber9349b4f2012-03-14 01:38:32 +01001761void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001762{
1763 env->interrupt_request &= ~mask;
1764}
1765
Andreas Färber9349b4f2012-03-14 01:38:32 +01001766void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001767{
1768 env->exit_request = 1;
1769 cpu_unlink_tb(env);
1770}
1771
blueswir1c7cd6a32008-10-02 18:27:46 +00001772const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001773 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001774 "show generated host assembly code for each compiled TB" },
1775 { CPU_LOG_TB_IN_ASM, "in_asm",
1776 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001777 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001778 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001779 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001780 "show micro ops "
1781#ifdef TARGET_I386
1782 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001783#endif
blueswir1e01a1152008-03-14 17:37:11 +00001784 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001785 { CPU_LOG_INT, "int",
1786 "show interrupts/exceptions in short format" },
1787 { CPU_LOG_EXEC, "exec",
1788 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001789 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001790 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001791#ifdef TARGET_I386
1792 { CPU_LOG_PCALL, "pcall",
1793 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001794 { CPU_LOG_RESET, "cpu_reset",
1795 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001796#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001797#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001798 { CPU_LOG_IOPORT, "ioport",
1799 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001800#endif
bellardf193c792004-03-21 17:06:25 +00001801 { 0, NULL, NULL },
1802};
1803
1804static int cmp1(const char *s1, int n, const char *s2)
1805{
1806 if (strlen(s2) != n)
1807 return 0;
1808 return memcmp(s1, s2, n) == 0;
1809}
ths3b46e622007-09-17 08:09:54 +00001810
bellardf193c792004-03-21 17:06:25 +00001811/* takes a comma separated list of log masks. Return 0 if error. */
1812int cpu_str_to_log_mask(const char *str)
1813{
blueswir1c7cd6a32008-10-02 18:27:46 +00001814 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001815 int mask;
1816 const char *p, *p1;
1817
1818 p = str;
1819 mask = 0;
1820 for(;;) {
1821 p1 = strchr(p, ',');
1822 if (!p1)
1823 p1 = p + strlen(p);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001824 if(cmp1(p,p1-p,"all")) {
1825 for(item = cpu_log_items; item->mask != 0; item++) {
1826 mask |= item->mask;
1827 }
1828 } else {
1829 for(item = cpu_log_items; item->mask != 0; item++) {
1830 if (cmp1(p, p1 - p, item->name))
1831 goto found;
1832 }
1833 return 0;
bellardf193c792004-03-21 17:06:25 +00001834 }
bellardf193c792004-03-21 17:06:25 +00001835 found:
1836 mask |= item->mask;
1837 if (*p1 != ',')
1838 break;
1839 p = p1 + 1;
1840 }
1841 return mask;
1842}
bellardea041c02003-06-25 16:16:50 +00001843
Andreas Färber9349b4f2012-03-14 01:38:32 +01001844void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001845{
1846 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001847 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001848
1849 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001850 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001851 fprintf(stderr, "qemu: fatal: ");
1852 vfprintf(stderr, fmt, ap);
1853 fprintf(stderr, "\n");
1854#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001855 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1856#else
1857 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001858#endif
aliguori93fcfe32009-01-15 22:34:14 +00001859 if (qemu_log_enabled()) {
1860 qemu_log("qemu: fatal: ");
1861 qemu_log_vprintf(fmt, ap2);
1862 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001863#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001864 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001865#else
aliguori93fcfe32009-01-15 22:34:14 +00001866 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001867#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001868 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001869 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001870 }
pbrook493ae1f2007-11-23 16:53:59 +00001871 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001872 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001873#if defined(CONFIG_USER_ONLY)
1874 {
1875 struct sigaction act;
1876 sigfillset(&act.sa_mask);
1877 act.sa_handler = SIG_DFL;
1878 sigaction(SIGABRT, &act, NULL);
1879 }
1880#endif
bellard75012672003-06-21 13:11:07 +00001881 abort();
1882}
1883
Andreas Färber9349b4f2012-03-14 01:38:32 +01001884CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001885{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001886 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1887 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001888 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001889#if defined(TARGET_HAS_ICE)
1890 CPUBreakpoint *bp;
1891 CPUWatchpoint *wp;
1892#endif
1893
Andreas Färber9349b4f2012-03-14 01:38:32 +01001894 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001895
1896 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001897 new_env->next_cpu = next_cpu;
1898 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001899
1900 /* Clone all break/watchpoints.
1901 Note: Once we support ptrace with hw-debug register access, make sure
1902 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001903 QTAILQ_INIT(&env->breakpoints);
1904 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001905#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001906 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001907 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1908 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001909 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001910 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1911 wp->flags, NULL);
1912 }
1913#endif
1914
thsc5be9f02007-02-28 20:20:53 +00001915 return new_env;
1916}
1917
bellard01243112004-01-04 15:48:17 +00001918#if !defined(CONFIG_USER_ONLY)
1919
Andreas Färber9349b4f2012-03-14 01:38:32 +01001920static inline void tlb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001921{
1922 unsigned int i;
1923
1924 /* Discard jump cache entries for any tb which might potentially
1925 overlap the flushed page. */
1926 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1927 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001928 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001929
1930 i = tb_jmp_cache_hash_page(addr);
1931 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001932 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001933}
1934
Igor Kovalenko08738982009-07-12 02:15:40 +04001935static CPUTLBEntry s_cputlb_empty_entry = {
1936 .addr_read = -1,
1937 .addr_write = -1,
1938 .addr_code = -1,
1939 .addend = -1,
1940};
1941
Peter Maydell771124e2012-01-17 13:23:13 +00001942/* NOTE:
1943 * If flush_global is true (the usual case), flush all tlb entries.
1944 * If flush_global is false, flush (at least) all tlb entries not
1945 * marked global.
1946 *
1947 * Since QEMU doesn't currently implement a global/not-global flag
1948 * for tlb entries, at the moment tlb_flush() will also flush all
1949 * tlb entries in the flush_global == false case. This is OK because
1950 * CPU architectures generally permit an implementation to drop
1951 * entries from the TLB at any time, so flushing more entries than
1952 * required is only an efficiency issue, not a correctness issue.
1953 */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001954void tlb_flush(CPUArchState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001955{
bellard33417e72003-08-10 21:47:01 +00001956 int i;
bellard01243112004-01-04 15:48:17 +00001957
bellard9fa3e852004-01-04 18:06:42 +00001958#if defined(DEBUG_TLB)
1959 printf("tlb_flush:\n");
1960#endif
bellard01243112004-01-04 15:48:17 +00001961 /* must reset current TB so that interrupts cannot modify the
1962 links while we are modifying them */
1963 env->current_tb = NULL;
1964
bellard33417e72003-08-10 21:47:01 +00001965 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001966 int mmu_idx;
1967 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001968 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001969 }
bellard33417e72003-08-10 21:47:01 +00001970 }
bellard9fa3e852004-01-04 18:06:42 +00001971
bellard8a40a182005-11-20 10:35:40 +00001972 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001973
Paul Brookd4c430a2010-03-17 02:14:28 +00001974 env->tlb_flush_addr = -1;
1975 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001976 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001977}
1978
bellard274da6b2004-05-20 21:56:27 +00001979static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001980{
ths5fafdf22007-09-16 21:08:06 +00001981 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001982 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001983 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001984 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001985 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001986 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001987 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001988 }
bellard61382a52003-10-27 21:22:23 +00001989}
1990
Andreas Färber9349b4f2012-03-14 01:38:32 +01001991void tlb_flush_page(CPUArchState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001992{
bellard8a40a182005-11-20 10:35:40 +00001993 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001994 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001995
bellard9fa3e852004-01-04 18:06:42 +00001996#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001997 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001998#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001999 /* Check if we need to flush due to large pages. */
2000 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
2001#if defined(DEBUG_TLB)
2002 printf("tlb_flush_page: forced full flush ("
2003 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
2004 env->tlb_flush_addr, env->tlb_flush_mask);
2005#endif
2006 tlb_flush(env, 1);
2007 return;
2008 }
bellard01243112004-01-04 15:48:17 +00002009 /* must reset current TB so that interrupts cannot modify the
2010 links while we are modifying them */
2011 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00002012
bellard61382a52003-10-27 21:22:23 +00002013 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00002014 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002015 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2016 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00002017
edgar_igl5c751e92008-05-06 08:44:21 +00002018 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00002019}
2020
bellard9fa3e852004-01-04 18:06:42 +00002021/* update the TLBs so that writes to code in the virtual page 'addr'
2022 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05002023static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00002024{
ths5fafdf22007-09-16 21:08:06 +00002025 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00002026 ram_addr + TARGET_PAGE_SIZE,
2027 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00002028}
2029
bellard9fa3e852004-01-04 18:06:42 +00002030/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00002031 tested for self modifying code */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002032static void tlb_unprotect_code_phys(CPUArchState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00002033 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002034{
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002035 cpu_physical_memory_set_dirty_flags(ram_addr, CODE_DIRTY_FLAG);
bellard1ccde1c2004-02-06 19:46:14 +00002036}
2037
Avi Kivity7859cc62012-03-14 16:19:39 +02002038static bool tlb_is_dirty_ram(CPUTLBEntry *tlbe)
2039{
2040 return (tlbe->addr_write & (TLB_INVALID_MASK|TLB_MMIO|TLB_NOTDIRTY)) == 0;
2041}
2042
ths5fafdf22007-09-16 21:08:06 +00002043static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002044 unsigned long start, unsigned long length)
2045{
2046 unsigned long addr;
Avi Kivity7859cc62012-03-14 16:19:39 +02002047 if (tlb_is_dirty_ram(tlb_entry)) {
bellard84b7b8e2005-11-28 21:19:04 +00002048 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002049 if ((addr - start) < length) {
Avi Kivity7859cc62012-03-14 16:19:39 +02002050 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002051 }
2052 }
2053}
2054
pbrook5579c7f2009-04-11 14:47:08 +00002055/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002056void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002057 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002058{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002059 CPUArchState *env;
bellard4f2ac232004-04-26 19:44:02 +00002060 unsigned long length, start1;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002061 int i;
bellard1ccde1c2004-02-06 19:46:14 +00002062
2063 start &= TARGET_PAGE_MASK;
2064 end = TARGET_PAGE_ALIGN(end);
2065
2066 length = end - start;
2067 if (length == 0)
2068 return;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002069 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002070
bellard1ccde1c2004-02-06 19:46:14 +00002071 /* we modify the TLB cache so that the dirty bit will be set again
2072 when accessing the range */
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002073 start1 = (unsigned long)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02002074 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00002075 address comparisons below. */
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002076 if ((unsigned long)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00002077 != (end - 1) - start) {
2078 abort();
2079 }
2080
bellard6a00d602005-11-21 23:25:50 +00002081 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002082 int mmu_idx;
2083 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2084 for(i = 0; i < CPU_TLB_SIZE; i++)
2085 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2086 start1, length);
2087 }
bellard6a00d602005-11-21 23:25:50 +00002088 }
bellard1ccde1c2004-02-06 19:46:14 +00002089}
2090
aliguori74576192008-10-06 14:02:03 +00002091int cpu_physical_memory_set_dirty_tracking(int enable)
2092{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002093 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002094 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002095 return ret;
aliguori74576192008-10-06 14:02:03 +00002096}
2097
bellard3a7d9292005-08-21 09:26:42 +00002098static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2099{
Anthony Liguoric227f092009-10-01 16:12:16 -05002100 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002101 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002102
Avi Kivity7859cc62012-03-14 16:19:39 +02002103 if (tlb_is_dirty_ram(tlb_entry)) {
pbrook5579c7f2009-04-11 14:47:08 +00002104 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2105 + tlb_entry->addend);
Marcelo Tosattie8902612010-10-11 15:31:19 -03002106 ram_addr = qemu_ram_addr_from_host_nofail(p);
bellard3a7d9292005-08-21 09:26:42 +00002107 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002108 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002109 }
2110 }
2111}
2112
2113/* update the TLB according to the current state of the dirty bits */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002114void cpu_tlb_update_dirty(CPUArchState *env)
bellard3a7d9292005-08-21 09:26:42 +00002115{
2116 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002117 int mmu_idx;
2118 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2119 for(i = 0; i < CPU_TLB_SIZE; i++)
2120 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2121 }
bellard3a7d9292005-08-21 09:26:42 +00002122}
2123
pbrook0f459d12008-06-09 00:20:13 +00002124static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002125{
pbrook0f459d12008-06-09 00:20:13 +00002126 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2127 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002128}
2129
pbrook0f459d12008-06-09 00:20:13 +00002130/* update the TLB corresponding to virtual page vaddr
2131 so that it is no longer dirty */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002132static inline void tlb_set_dirty(CPUArchState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002133{
bellard1ccde1c2004-02-06 19:46:14 +00002134 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002135 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002136
pbrook0f459d12008-06-09 00:20:13 +00002137 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002138 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002139 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2140 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002141}
2142
Paul Brookd4c430a2010-03-17 02:14:28 +00002143/* Our TLB does not support large pages, so remember the area covered by
2144 large pages and trigger a full TLB flush if these are invalidated. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002145static void tlb_add_large_page(CPUArchState *env, target_ulong vaddr,
Paul Brookd4c430a2010-03-17 02:14:28 +00002146 target_ulong size)
2147{
2148 target_ulong mask = ~(size - 1);
2149
2150 if (env->tlb_flush_addr == (target_ulong)-1) {
2151 env->tlb_flush_addr = vaddr & mask;
2152 env->tlb_flush_mask = mask;
2153 return;
2154 }
2155 /* Extend the existing region to include the new page.
2156 This is a compromise between unnecessary flushes and the cost
2157 of maintaining a full variable size TLB. */
2158 mask &= env->tlb_flush_mask;
2159 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2160 mask <<= 1;
2161 }
2162 env->tlb_flush_addr &= mask;
2163 env->tlb_flush_mask = mask;
2164}
2165
Avi Kivity06ef3522012-02-13 16:11:22 +02002166static bool is_ram_rom(MemoryRegionSection *s)
Avi Kivity1d393fa2012-01-01 21:15:42 +02002167{
Avi Kivity06ef3522012-02-13 16:11:22 +02002168 return memory_region_is_ram(s->mr);
Avi Kivity1d393fa2012-01-01 21:15:42 +02002169}
2170
Avi Kivity06ef3522012-02-13 16:11:22 +02002171static bool is_romd(MemoryRegionSection *s)
Avi Kivity75c578d2012-01-02 15:40:52 +02002172{
Avi Kivity06ef3522012-02-13 16:11:22 +02002173 MemoryRegion *mr = s->mr;
Avi Kivity75c578d2012-01-02 15:40:52 +02002174
Avi Kivity75c578d2012-01-02 15:40:52 +02002175 return mr->rom_device && mr->readable;
2176}
2177
Avi Kivity06ef3522012-02-13 16:11:22 +02002178static bool is_ram_rom_romd(MemoryRegionSection *s)
Avi Kivity1d393fa2012-01-01 21:15:42 +02002179{
Avi Kivity06ef3522012-02-13 16:11:22 +02002180 return is_ram_rom(s) || is_romd(s);
Avi Kivity1d393fa2012-01-01 21:15:42 +02002181}
2182
Paul Brookd4c430a2010-03-17 02:14:28 +00002183/* Add a new TLB entry. At most one entry for a given virtual address
2184 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2185 supplied size is only used by tlb_flush_page. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002186void tlb_set_page(CPUArchState *env, target_ulong vaddr,
Paul Brookd4c430a2010-03-17 02:14:28 +00002187 target_phys_addr_t paddr, int prot,
2188 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002189{
Avi Kivityf3705d52012-03-08 16:16:34 +02002190 MemoryRegionSection *section;
bellard9fa3e852004-01-04 18:06:42 +00002191 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002192 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002193 target_ulong code_address;
Paul Brook355b1942010-04-05 00:28:53 +01002194 unsigned long addend;
bellard84b7b8e2005-11-28 21:19:04 +00002195 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002196 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002197 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002198
Paul Brookd4c430a2010-03-17 02:14:28 +00002199 assert(size >= TARGET_PAGE_SIZE);
2200 if (size != TARGET_PAGE_SIZE) {
2201 tlb_add_large_page(env, vaddr, size);
2202 }
Avi Kivity06ef3522012-02-13 16:11:22 +02002203 section = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002204#if defined(DEBUG_TLB)
Stefan Weil7fd3f492010-09-30 22:39:51 +02002205 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x" TARGET_FMT_plx
2206 " prot=%x idx=%d pd=0x%08lx\n",
2207 vaddr, paddr, prot, mmu_idx, pd);
bellard9fa3e852004-01-04 18:06:42 +00002208#endif
2209
pbrook0f459d12008-06-09 00:20:13 +00002210 address = vaddr;
Avi Kivityf3705d52012-03-08 16:16:34 +02002211 if (!is_ram_rom_romd(section)) {
pbrook0f459d12008-06-09 00:20:13 +00002212 /* IO memory case (romd handled later) */
2213 address |= TLB_MMIO;
2214 }
Avi Kivityf3705d52012-03-08 16:16:34 +02002215 if (is_ram_rom_romd(section)) {
2216 addend = (unsigned long)memory_region_get_ram_ptr(section->mr)
2217 + section_addr(section, paddr);
Avi Kivity06ef3522012-02-13 16:11:22 +02002218 } else {
2219 addend = 0;
2220 }
Avi Kivityf3705d52012-03-08 16:16:34 +02002221 if (is_ram_rom(section)) {
pbrook0f459d12008-06-09 00:20:13 +00002222 /* Normal RAM. */
Avi Kivityf3705d52012-03-08 16:16:34 +02002223 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
2224 + section_addr(section, paddr);
2225 if (!section->readonly)
Avi Kivityaa102232012-03-08 17:06:55 +02002226 iotlb |= phys_section_notdirty;
pbrook0f459d12008-06-09 00:20:13 +00002227 else
Avi Kivityaa102232012-03-08 17:06:55 +02002228 iotlb |= phys_section_rom;
pbrook0f459d12008-06-09 00:20:13 +00002229 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002230 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002231 It would be nice to pass an offset from the base address
2232 of that region. This would avoid having to special case RAM,
2233 and avoid full address decoding in every device.
2234 We can't use the high bits of pd for this because
2235 IO_MEM_ROMD uses these as a ram address. */
Avi Kivityaa102232012-03-08 17:06:55 +02002236 iotlb = section - phys_sections;
Avi Kivityf3705d52012-03-08 16:16:34 +02002237 iotlb += section_addr(section, paddr);
pbrook0f459d12008-06-09 00:20:13 +00002238 }
pbrook6658ffb2007-03-16 23:58:11 +00002239
pbrook0f459d12008-06-09 00:20:13 +00002240 code_address = address;
2241 /* Make accesses to pages with watchpoints go via the
2242 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002243 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002244 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
Jun Koibf298f82010-05-06 14:36:59 +09002245 /* Avoid trapping reads of pages with a write breakpoint. */
2246 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Avi Kivityaa102232012-03-08 17:06:55 +02002247 iotlb = phys_section_watch + paddr;
Jun Koibf298f82010-05-06 14:36:59 +09002248 address |= TLB_MMIO;
2249 break;
2250 }
pbrook6658ffb2007-03-16 23:58:11 +00002251 }
pbrook0f459d12008-06-09 00:20:13 +00002252 }
balrogd79acba2007-06-26 20:01:13 +00002253
pbrook0f459d12008-06-09 00:20:13 +00002254 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2255 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2256 te = &env->tlb_table[mmu_idx][index];
2257 te->addend = addend - vaddr;
2258 if (prot & PAGE_READ) {
2259 te->addr_read = address;
2260 } else {
2261 te->addr_read = -1;
2262 }
edgar_igl5c751e92008-05-06 08:44:21 +00002263
pbrook0f459d12008-06-09 00:20:13 +00002264 if (prot & PAGE_EXEC) {
2265 te->addr_code = code_address;
2266 } else {
2267 te->addr_code = -1;
2268 }
2269 if (prot & PAGE_WRITE) {
Avi Kivityf3705d52012-03-08 16:16:34 +02002270 if ((memory_region_is_ram(section->mr) && section->readonly)
2271 || is_romd(section)) {
pbrook0f459d12008-06-09 00:20:13 +00002272 /* Write access calls the I/O callback. */
2273 te->addr_write = address | TLB_MMIO;
Avi Kivityf3705d52012-03-08 16:16:34 +02002274 } else if (memory_region_is_ram(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002275 && !cpu_physical_memory_is_dirty(
Avi Kivityf3705d52012-03-08 16:16:34 +02002276 section->mr->ram_addr
2277 + section_addr(section, paddr))) {
pbrook0f459d12008-06-09 00:20:13 +00002278 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002279 } else {
pbrook0f459d12008-06-09 00:20:13 +00002280 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002281 }
pbrook0f459d12008-06-09 00:20:13 +00002282 } else {
2283 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002284 }
bellard9fa3e852004-01-04 18:06:42 +00002285}
2286
bellard01243112004-01-04 15:48:17 +00002287#else
2288
Andreas Färber9349b4f2012-03-14 01:38:32 +01002289void tlb_flush(CPUArchState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002290{
2291}
2292
Andreas Färber9349b4f2012-03-14 01:38:32 +01002293void tlb_flush_page(CPUArchState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002294{
2295}
2296
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002297/*
2298 * Walks guest process memory "regions" one by one
2299 * and calls callback function 'fn' for each region.
2300 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002301
2302struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002303{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002304 walk_memory_regions_fn fn;
2305 void *priv;
2306 unsigned long start;
2307 int prot;
2308};
bellard9fa3e852004-01-04 18:06:42 +00002309
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002310static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002311 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002312{
2313 if (data->start != -1ul) {
2314 int rc = data->fn(data->priv, data->start, end, data->prot);
2315 if (rc != 0) {
2316 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002317 }
bellard33417e72003-08-10 21:47:01 +00002318 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002319
2320 data->start = (new_prot ? end : -1ul);
2321 data->prot = new_prot;
2322
2323 return 0;
2324}
2325
2326static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002327 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002328{
Paul Brookb480d9b2010-03-12 23:23:29 +00002329 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002330 int i, rc;
2331
2332 if (*lp == NULL) {
2333 return walk_memory_regions_end(data, base, 0);
2334 }
2335
2336 if (level == 0) {
2337 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002338 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002339 int prot = pd[i].flags;
2340
2341 pa = base | (i << TARGET_PAGE_BITS);
2342 if (prot != data->prot) {
2343 rc = walk_memory_regions_end(data, pa, prot);
2344 if (rc != 0) {
2345 return rc;
2346 }
2347 }
2348 }
2349 } else {
2350 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002351 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002352 pa = base | ((abi_ulong)i <<
2353 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002354 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2355 if (rc != 0) {
2356 return rc;
2357 }
2358 }
2359 }
2360
2361 return 0;
2362}
2363
2364int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2365{
2366 struct walk_memory_regions_data data;
2367 unsigned long i;
2368
2369 data.fn = fn;
2370 data.priv = priv;
2371 data.start = -1ul;
2372 data.prot = 0;
2373
2374 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002375 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002376 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2377 if (rc != 0) {
2378 return rc;
2379 }
2380 }
2381
2382 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002383}
2384
Paul Brookb480d9b2010-03-12 23:23:29 +00002385static int dump_region(void *priv, abi_ulong start,
2386 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002387{
2388 FILE *f = (FILE *)priv;
2389
Paul Brookb480d9b2010-03-12 23:23:29 +00002390 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2391 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002392 start, end, end - start,
2393 ((prot & PAGE_READ) ? 'r' : '-'),
2394 ((prot & PAGE_WRITE) ? 'w' : '-'),
2395 ((prot & PAGE_EXEC) ? 'x' : '-'));
2396
2397 return (0);
2398}
2399
2400/* dump memory mappings */
2401void page_dump(FILE *f)
2402{
2403 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2404 "start", "end", "size", "prot");
2405 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002406}
2407
pbrook53a59602006-03-25 19:31:22 +00002408int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002409{
bellard9fa3e852004-01-04 18:06:42 +00002410 PageDesc *p;
2411
2412 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002413 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002414 return 0;
2415 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002416}
2417
Richard Henderson376a7902010-03-10 15:57:04 -08002418/* Modify the flags of a page and invalidate the code if necessary.
2419 The flag PAGE_WRITE_ORG is positioned automatically depending
2420 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002421void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002422{
Richard Henderson376a7902010-03-10 15:57:04 -08002423 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002424
Richard Henderson376a7902010-03-10 15:57:04 -08002425 /* This function should never be called with addresses outside the
2426 guest address space. If this assert fires, it probably indicates
2427 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002428#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2429 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002430#endif
2431 assert(start < end);
2432
bellard9fa3e852004-01-04 18:06:42 +00002433 start = start & TARGET_PAGE_MASK;
2434 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002435
2436 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002437 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002438 }
2439
2440 for (addr = start, len = end - start;
2441 len != 0;
2442 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2443 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2444
2445 /* If the write protection bit is set, then we invalidate
2446 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002447 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002448 (flags & PAGE_WRITE) &&
2449 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002450 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002451 }
2452 p->flags = flags;
2453 }
bellard9fa3e852004-01-04 18:06:42 +00002454}
2455
ths3d97b402007-11-02 19:02:07 +00002456int page_check_range(target_ulong start, target_ulong len, int flags)
2457{
2458 PageDesc *p;
2459 target_ulong end;
2460 target_ulong addr;
2461
Richard Henderson376a7902010-03-10 15:57:04 -08002462 /* This function should never be called with addresses outside the
2463 guest address space. If this assert fires, it probably indicates
2464 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002465#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2466 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002467#endif
2468
Richard Henderson3e0650a2010-03-29 10:54:42 -07002469 if (len == 0) {
2470 return 0;
2471 }
Richard Henderson376a7902010-03-10 15:57:04 -08002472 if (start + len - 1 < start) {
2473 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002474 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002475 }
balrog55f280c2008-10-28 10:24:11 +00002476
ths3d97b402007-11-02 19:02:07 +00002477 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2478 start = start & TARGET_PAGE_MASK;
2479
Richard Henderson376a7902010-03-10 15:57:04 -08002480 for (addr = start, len = end - start;
2481 len != 0;
2482 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002483 p = page_find(addr >> TARGET_PAGE_BITS);
2484 if( !p )
2485 return -1;
2486 if( !(p->flags & PAGE_VALID) )
2487 return -1;
2488
bellarddae32702007-11-14 10:51:00 +00002489 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002490 return -1;
bellarddae32702007-11-14 10:51:00 +00002491 if (flags & PAGE_WRITE) {
2492 if (!(p->flags & PAGE_WRITE_ORG))
2493 return -1;
2494 /* unprotect the page if it was put read-only because it
2495 contains translated code */
2496 if (!(p->flags & PAGE_WRITE)) {
2497 if (!page_unprotect(addr, 0, NULL))
2498 return -1;
2499 }
2500 return 0;
2501 }
ths3d97b402007-11-02 19:02:07 +00002502 }
2503 return 0;
2504}
2505
bellard9fa3e852004-01-04 18:06:42 +00002506/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002507 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002508int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002509{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002510 unsigned int prot;
2511 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002512 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002513
pbrookc8a706f2008-06-02 16:16:42 +00002514 /* Technically this isn't safe inside a signal handler. However we
2515 know this only ever happens in a synchronous SEGV handler, so in
2516 practice it seems to be ok. */
2517 mmap_lock();
2518
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002519 p = page_find(address >> TARGET_PAGE_BITS);
2520 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002521 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002522 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002523 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002524
bellard9fa3e852004-01-04 18:06:42 +00002525 /* if the page was really writable, then we change its
2526 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002527 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2528 host_start = address & qemu_host_page_mask;
2529 host_end = host_start + qemu_host_page_size;
2530
2531 prot = 0;
2532 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2533 p = page_find(addr >> TARGET_PAGE_BITS);
2534 p->flags |= PAGE_WRITE;
2535 prot |= p->flags;
2536
bellard9fa3e852004-01-04 18:06:42 +00002537 /* and since the content will be modified, we must invalidate
2538 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002539 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002540#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002541 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002542#endif
bellard9fa3e852004-01-04 18:06:42 +00002543 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002544 mprotect((void *)g2h(host_start), qemu_host_page_size,
2545 prot & PAGE_BITS);
2546
2547 mmap_unlock();
2548 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002549 }
pbrookc8a706f2008-06-02 16:16:42 +00002550 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002551 return 0;
2552}
2553
Andreas Färber9349b4f2012-03-14 01:38:32 +01002554static inline void tlb_set_dirty(CPUArchState *env,
bellard6a00d602005-11-21 23:25:50 +00002555 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002556{
2557}
bellard9fa3e852004-01-04 18:06:42 +00002558#endif /* defined(CONFIG_USER_ONLY) */
2559
pbrooke2eef172008-06-08 01:09:01 +00002560#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002561
Paul Brookc04b2b72010-03-01 03:31:14 +00002562#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2563typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002564 MemoryRegion iomem;
Paul Brookc04b2b72010-03-01 03:31:14 +00002565 target_phys_addr_t base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002566 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002567} subpage_t;
2568
Anthony Liguoric227f092009-10-01 16:12:16 -05002569static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002570 uint16_t section);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002571static subpage_t *subpage_init(target_phys_addr_t base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002572static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002573{
Avi Kivity5312bd82012-02-12 18:32:55 +02002574 MemoryRegionSection *section = &phys_sections[section_index];
2575 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002576
2577 if (mr->subpage) {
2578 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2579 memory_region_destroy(&subpage->iomem);
2580 g_free(subpage);
2581 }
2582}
2583
Avi Kivity4346ae32012-02-10 17:00:01 +02002584static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002585{
2586 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002587 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002588
Avi Kivityc19e8802012-02-13 20:25:31 +02002589 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002590 return;
2591 }
2592
Avi Kivityc19e8802012-02-13 20:25:31 +02002593 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002594 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002595 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002596 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002597 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002598 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002599 }
Avi Kivity54688b12012-02-09 17:34:32 +02002600 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002601 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002602 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002603}
2604
2605static void destroy_all_mappings(void)
2606{
Avi Kivity3eef53d2012-02-10 14:57:31 +02002607 destroy_l2_mapping(&phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002608 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002609}
2610
Avi Kivity5312bd82012-02-12 18:32:55 +02002611static uint16_t phys_section_add(MemoryRegionSection *section)
2612{
2613 if (phys_sections_nb == phys_sections_nb_alloc) {
2614 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2615 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2616 phys_sections_nb_alloc);
2617 }
2618 phys_sections[phys_sections_nb] = *section;
2619 return phys_sections_nb++;
2620}
2621
2622static void phys_sections_clear(void)
2623{
2624 phys_sections_nb = 0;
2625}
2626
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002627/* register physical memory.
2628 For RAM, 'size' must be a multiple of the target page size.
2629 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002630 io memory page. The address used when calling the IO function is
2631 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002632 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002633 before calculating this offset. This should not be a problem unless
2634 the low bits of start_addr and region_offset differ. */
Avi Kivity0f0cb162012-02-13 17:14:32 +02002635static void register_subpage(MemoryRegionSection *section)
2636{
2637 subpage_t *subpage;
2638 target_phys_addr_t base = section->offset_within_address_space
2639 & TARGET_PAGE_MASK;
Avi Kivityf3705d52012-03-08 16:16:34 +02002640 MemoryRegionSection *existing = phys_page_find(base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002641 MemoryRegionSection subsection = {
2642 .offset_within_address_space = base,
2643 .size = TARGET_PAGE_SIZE,
2644 };
Avi Kivity0f0cb162012-02-13 17:14:32 +02002645 target_phys_addr_t start, end;
2646
Avi Kivityf3705d52012-03-08 16:16:34 +02002647 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002648
Avi Kivityf3705d52012-03-08 16:16:34 +02002649 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002650 subpage = subpage_init(base);
2651 subsection.mr = &subpage->iomem;
Avi Kivity29990972012-02-13 20:21:20 +02002652 phys_page_set(base >> TARGET_PAGE_BITS, 1,
2653 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002654 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002655 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002656 }
2657 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
2658 end = start + section->size;
2659 subpage_register(subpage, start, end, phys_section_add(section));
2660}
2661
2662
2663static void register_multipage(MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002664{
Avi Kivitydd811242012-01-02 12:17:03 +02002665 target_phys_addr_t start_addr = section->offset_within_address_space;
2666 ram_addr_t size = section->size;
Avi Kivity29990972012-02-13 20:21:20 +02002667 target_phys_addr_t addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002668 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002669
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002670 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002671
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002672 addr = start_addr;
Avi Kivity29990972012-02-13 20:21:20 +02002673 phys_page_set(addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
2674 section_index);
bellard33417e72003-08-10 21:47:01 +00002675}
2676
Avi Kivity0f0cb162012-02-13 17:14:32 +02002677void cpu_register_physical_memory_log(MemoryRegionSection *section,
2678 bool readonly)
2679{
2680 MemoryRegionSection now = *section, remain = *section;
2681
2682 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2683 || (now.size < TARGET_PAGE_SIZE)) {
2684 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2685 - now.offset_within_address_space,
2686 now.size);
2687 register_subpage(&now);
2688 remain.size -= now.size;
2689 remain.offset_within_address_space += now.size;
2690 remain.offset_within_region += now.size;
2691 }
2692 now = remain;
2693 now.size &= TARGET_PAGE_MASK;
2694 if (now.size) {
2695 register_multipage(&now);
2696 remain.size -= now.size;
2697 remain.offset_within_address_space += now.size;
2698 remain.offset_within_region += now.size;
2699 }
2700 now = remain;
2701 if (now.size) {
2702 register_subpage(&now);
2703 }
2704}
2705
2706
Anthony Liguoric227f092009-10-01 16:12:16 -05002707void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002708{
2709 if (kvm_enabled())
2710 kvm_coalesce_mmio_region(addr, size);
2711}
2712
Anthony Liguoric227f092009-10-01 16:12:16 -05002713void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002714{
2715 if (kvm_enabled())
2716 kvm_uncoalesce_mmio_region(addr, size);
2717}
2718
Sheng Yang62a27442010-01-26 19:21:16 +08002719void qemu_flush_coalesced_mmio_buffer(void)
2720{
2721 if (kvm_enabled())
2722 kvm_flush_coalesced_mmio_buffer();
2723}
2724
Marcelo Tosattic9027602010-03-01 20:25:08 -03002725#if defined(__linux__) && !defined(TARGET_S390X)
2726
2727#include <sys/vfs.h>
2728
2729#define HUGETLBFS_MAGIC 0x958458f6
2730
2731static long gethugepagesize(const char *path)
2732{
2733 struct statfs fs;
2734 int ret;
2735
2736 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002737 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002738 } while (ret != 0 && errno == EINTR);
2739
2740 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002741 perror(path);
2742 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002743 }
2744
2745 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002746 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002747
2748 return fs.f_bsize;
2749}
2750
Alex Williamson04b16652010-07-02 11:13:17 -06002751static void *file_ram_alloc(RAMBlock *block,
2752 ram_addr_t memory,
2753 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002754{
2755 char *filename;
2756 void *area;
2757 int fd;
2758#ifdef MAP_POPULATE
2759 int flags;
2760#endif
2761 unsigned long hpagesize;
2762
2763 hpagesize = gethugepagesize(path);
2764 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002765 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002766 }
2767
2768 if (memory < hpagesize) {
2769 return NULL;
2770 }
2771
2772 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2773 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2774 return NULL;
2775 }
2776
2777 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002778 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002779 }
2780
2781 fd = mkstemp(filename);
2782 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002783 perror("unable to create backing store for hugepages");
2784 free(filename);
2785 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002786 }
2787 unlink(filename);
2788 free(filename);
2789
2790 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2791
2792 /*
2793 * ftruncate is not supported by hugetlbfs in older
2794 * hosts, so don't bother bailing out on errors.
2795 * If anything goes wrong with it under other filesystems,
2796 * mmap will fail.
2797 */
2798 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002799 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002800
2801#ifdef MAP_POPULATE
2802 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2803 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2804 * to sidestep this quirk.
2805 */
2806 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2807 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2808#else
2809 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2810#endif
2811 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002812 perror("file_ram_alloc: can't mmap RAM pages");
2813 close(fd);
2814 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002815 }
Alex Williamson04b16652010-07-02 11:13:17 -06002816 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002817 return area;
2818}
2819#endif
2820
Alex Williamsond17b5282010-06-25 11:08:38 -06002821static ram_addr_t find_ram_offset(ram_addr_t size)
2822{
Alex Williamson04b16652010-07-02 11:13:17 -06002823 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002824 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002825
2826 if (QLIST_EMPTY(&ram_list.blocks))
2827 return 0;
2828
2829 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002830 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002831
2832 end = block->offset + block->length;
2833
2834 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2835 if (next_block->offset >= end) {
2836 next = MIN(next, next_block->offset);
2837 }
2838 }
2839 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002840 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002841 mingap = next - end;
2842 }
2843 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002844
2845 if (offset == RAM_ADDR_MAX) {
2846 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2847 (uint64_t)size);
2848 abort();
2849 }
2850
Alex Williamson04b16652010-07-02 11:13:17 -06002851 return offset;
2852}
2853
2854static ram_addr_t last_ram_offset(void)
2855{
Alex Williamsond17b5282010-06-25 11:08:38 -06002856 RAMBlock *block;
2857 ram_addr_t last = 0;
2858
2859 QLIST_FOREACH(block, &ram_list.blocks, next)
2860 last = MAX(last, block->offset + block->length);
2861
2862 return last;
2863}
2864
Avi Kivityc5705a72011-12-20 15:59:12 +02002865void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002866{
2867 RAMBlock *new_block, *block;
2868
Avi Kivityc5705a72011-12-20 15:59:12 +02002869 new_block = NULL;
2870 QLIST_FOREACH(block, &ram_list.blocks, next) {
2871 if (block->offset == addr) {
2872 new_block = block;
2873 break;
2874 }
2875 }
2876 assert(new_block);
2877 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002878
2879 if (dev && dev->parent_bus && dev->parent_bus->info->get_dev_path) {
2880 char *id = dev->parent_bus->info->get_dev_path(dev);
2881 if (id) {
2882 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002883 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002884 }
2885 }
2886 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2887
2888 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002889 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002890 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2891 new_block->idstr);
2892 abort();
2893 }
2894 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002895}
2896
2897ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2898 MemoryRegion *mr)
2899{
2900 RAMBlock *new_block;
2901
2902 size = TARGET_PAGE_ALIGN(size);
2903 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002904
Avi Kivity7c637362011-12-21 13:09:49 +02002905 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002906 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002907 if (host) {
2908 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002909 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002910 } else {
2911 if (mem_path) {
2912#if defined (__linux__) && !defined(TARGET_S390X)
2913 new_block->host = file_ram_alloc(new_block, size, mem_path);
2914 if (!new_block->host) {
2915 new_block->host = qemu_vmalloc(size);
Andreas Färbere78815a2010-09-25 11:26:05 +00002916 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002917 }
2918#else
2919 fprintf(stderr, "-mem-path option unsupported\n");
2920 exit(1);
2921#endif
2922 } else {
2923#if defined(TARGET_S390X) && defined(CONFIG_KVM)
Christian Borntraegerff836782011-05-10 14:49:10 +02002924 /* S390 KVM requires the topmost vma of the RAM to be smaller than
2925 an system defined value, which is at least 256GB. Larger systems
2926 have larger values. We put the guest between the end of data
2927 segment (system break) and this value. We use 32GB as a base to
2928 have enough room for the system break to grow. */
2929 new_block->host = mmap((void*)0x800000000, size,
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002930 PROT_EXEC|PROT_READ|PROT_WRITE,
Christian Borntraegerff836782011-05-10 14:49:10 +02002931 MAP_SHARED | MAP_ANONYMOUS | MAP_FIXED, -1, 0);
Alexander Graffb8b2732011-05-20 17:33:28 +02002932 if (new_block->host == MAP_FAILED) {
2933 fprintf(stderr, "Allocating RAM failed\n");
2934 abort();
2935 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002936#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002937 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002938 xen_ram_alloc(new_block->offset, size, mr);
Jun Nakajima432d2682010-08-31 16:41:25 +01002939 } else {
2940 new_block->host = qemu_vmalloc(size);
2941 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002942#endif
Andreas Färbere78815a2010-09-25 11:26:05 +00002943 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002944 }
2945 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002946 new_block->length = size;
2947
2948 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2949
Anthony Liguori7267c092011-08-20 22:09:37 -05002950 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002951 last_ram_offset() >> TARGET_PAGE_BITS);
2952 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2953 0xff, size >> TARGET_PAGE_BITS);
2954
2955 if (kvm_enabled())
2956 kvm_setup_guest_memory(new_block->host, size);
2957
2958 return new_block->offset;
2959}
2960
Avi Kivityc5705a72011-12-20 15:59:12 +02002961ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002962{
Avi Kivityc5705a72011-12-20 15:59:12 +02002963 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002964}
bellarde9a1ab12007-02-08 23:08:38 +00002965
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002966void qemu_ram_free_from_ptr(ram_addr_t addr)
2967{
2968 RAMBlock *block;
2969
2970 QLIST_FOREACH(block, &ram_list.blocks, next) {
2971 if (addr == block->offset) {
2972 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002973 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002974 return;
2975 }
2976 }
2977}
2978
Anthony Liguoric227f092009-10-01 16:12:16 -05002979void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002980{
Alex Williamson04b16652010-07-02 11:13:17 -06002981 RAMBlock *block;
2982
2983 QLIST_FOREACH(block, &ram_list.blocks, next) {
2984 if (addr == block->offset) {
2985 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002986 if (block->flags & RAM_PREALLOC_MASK) {
2987 ;
2988 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002989#if defined (__linux__) && !defined(TARGET_S390X)
2990 if (block->fd) {
2991 munmap(block->host, block->length);
2992 close(block->fd);
2993 } else {
2994 qemu_vfree(block->host);
2995 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002996#else
2997 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002998#endif
2999 } else {
3000#if defined(TARGET_S390X) && defined(CONFIG_KVM)
3001 munmap(block->host, block->length);
3002#else
Jan Kiszka868bb332011-06-21 22:59:09 +02003003 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003004 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01003005 } else {
3006 qemu_vfree(block->host);
3007 }
Alex Williamson04b16652010-07-02 11:13:17 -06003008#endif
3009 }
Anthony Liguori7267c092011-08-20 22:09:37 -05003010 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06003011 return;
3012 }
3013 }
3014
bellarde9a1ab12007-02-08 23:08:38 +00003015}
3016
Huang Yingcd19cfa2011-03-02 08:56:19 +01003017#ifndef _WIN32
3018void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
3019{
3020 RAMBlock *block;
3021 ram_addr_t offset;
3022 int flags;
3023 void *area, *vaddr;
3024
3025 QLIST_FOREACH(block, &ram_list.blocks, next) {
3026 offset = addr - block->offset;
3027 if (offset < block->length) {
3028 vaddr = block->host + offset;
3029 if (block->flags & RAM_PREALLOC_MASK) {
3030 ;
3031 } else {
3032 flags = MAP_FIXED;
3033 munmap(vaddr, length);
3034 if (mem_path) {
3035#if defined(__linux__) && !defined(TARGET_S390X)
3036 if (block->fd) {
3037#ifdef MAP_POPULATE
3038 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
3039 MAP_PRIVATE;
3040#else
3041 flags |= MAP_PRIVATE;
3042#endif
3043 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
3044 flags, block->fd, offset);
3045 } else {
3046 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
3047 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
3048 flags, -1, 0);
3049 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01003050#else
3051 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01003052#endif
3053 } else {
3054#if defined(TARGET_S390X) && defined(CONFIG_KVM)
3055 flags |= MAP_SHARED | MAP_ANONYMOUS;
3056 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
3057 flags, -1, 0);
3058#else
3059 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
3060 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
3061 flags, -1, 0);
3062#endif
3063 }
3064 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003065 fprintf(stderr, "Could not remap addr: "
3066 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01003067 length, addr);
3068 exit(1);
3069 }
3070 qemu_madvise(vaddr, length, QEMU_MADV_MERGEABLE);
3071 }
3072 return;
3073 }
3074 }
3075}
3076#endif /* !_WIN32 */
3077
pbrookdc828ca2009-04-09 22:21:07 +00003078/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00003079 With the exception of the softmmu code in this file, this should
3080 only be used for local memory (e.g. video ram) that the device owns,
3081 and knows it isn't going to access beyond the end of the block.
3082
3083 It should not be used for general purpose DMA.
3084 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
3085 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003086void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00003087{
pbrook94a6b542009-04-11 17:15:54 +00003088 RAMBlock *block;
3089
Alex Williamsonf471a172010-06-11 11:11:42 -06003090 QLIST_FOREACH(block, &ram_list.blocks, next) {
3091 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05003092 /* Move this entry to to start of the list. */
3093 if (block != QLIST_FIRST(&ram_list.blocks)) {
3094 QLIST_REMOVE(block, next);
3095 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
3096 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003097 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01003098 /* We need to check if the requested address is in the RAM
3099 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01003100 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01003101 */
3102 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003103 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01003104 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003105 block->host =
3106 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01003107 }
3108 }
Alex Williamsonf471a172010-06-11 11:11:42 -06003109 return block->host + (addr - block->offset);
3110 }
pbrook94a6b542009-04-11 17:15:54 +00003111 }
Alex Williamsonf471a172010-06-11 11:11:42 -06003112
3113 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
3114 abort();
3115
3116 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00003117}
3118
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02003119/* Return a host pointer to ram allocated with qemu_ram_alloc.
3120 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
3121 */
3122void *qemu_safe_ram_ptr(ram_addr_t addr)
3123{
3124 RAMBlock *block;
3125
3126 QLIST_FOREACH(block, &ram_list.blocks, next) {
3127 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02003128 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01003129 /* We need to check if the requested address is in the RAM
3130 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01003131 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01003132 */
3133 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003134 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01003135 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003136 block->host =
3137 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01003138 }
3139 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02003140 return block->host + (addr - block->offset);
3141 }
3142 }
3143
3144 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
3145 abort();
3146
3147 return NULL;
3148}
3149
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003150/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
3151 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003152void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003153{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003154 if (*size == 0) {
3155 return NULL;
3156 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003157 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003158 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02003159 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003160 RAMBlock *block;
3161
3162 QLIST_FOREACH(block, &ram_list.blocks, next) {
3163 if (addr - block->offset < block->length) {
3164 if (addr - block->offset + *size > block->length)
3165 *size = block->length - addr + block->offset;
3166 return block->host + (addr - block->offset);
3167 }
3168 }
3169
3170 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
3171 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003172 }
3173}
3174
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003175void qemu_put_ram_ptr(void *addr)
3176{
3177 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003178}
3179
Marcelo Tosattie8902612010-10-11 15:31:19 -03003180int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00003181{
pbrook94a6b542009-04-11 17:15:54 +00003182 RAMBlock *block;
3183 uint8_t *host = ptr;
3184
Jan Kiszka868bb332011-06-21 22:59:09 +02003185 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003186 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01003187 return 0;
3188 }
3189
Alex Williamsonf471a172010-06-11 11:11:42 -06003190 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01003191 /* This case append when the block is not mapped. */
3192 if (block->host == NULL) {
3193 continue;
3194 }
Alex Williamsonf471a172010-06-11 11:11:42 -06003195 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003196 *ram_addr = block->offset + (host - block->host);
3197 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06003198 }
pbrook94a6b542009-04-11 17:15:54 +00003199 }
Jun Nakajima432d2682010-08-31 16:41:25 +01003200
Marcelo Tosattie8902612010-10-11 15:31:19 -03003201 return -1;
3202}
Alex Williamsonf471a172010-06-11 11:11:42 -06003203
Marcelo Tosattie8902612010-10-11 15:31:19 -03003204/* Some of the softmmu routines need to translate from a host pointer
3205 (typically a TLB entry) back to a ram offset. */
3206ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
3207{
3208 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06003209
Marcelo Tosattie8902612010-10-11 15:31:19 -03003210 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
3211 fprintf(stderr, "Bad ram pointer %p\n", ptr);
3212 abort();
3213 }
3214 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00003215}
3216
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003217static uint64_t unassigned_mem_read(void *opaque, target_phys_addr_t addr,
3218 unsigned size)
bellard33417e72003-08-10 21:47:01 +00003219{
pbrook67d3b952006-12-18 05:03:52 +00003220#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00003221 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00003222#endif
Richard Henderson5b450402011-04-18 16:13:12 -07003223#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003224 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00003225#endif
3226 return 0;
3227}
3228
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003229static void unassigned_mem_write(void *opaque, target_phys_addr_t addr,
3230 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00003231{
3232#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003233 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00003234#endif
Richard Henderson5b450402011-04-18 16:13:12 -07003235#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003236 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00003237#endif
3238}
3239
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003240static const MemoryRegionOps unassigned_mem_ops = {
3241 .read = unassigned_mem_read,
3242 .write = unassigned_mem_write,
3243 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00003244};
3245
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003246static uint64_t error_mem_read(void *opaque, target_phys_addr_t addr,
3247 unsigned size)
3248{
3249 abort();
3250}
3251
3252static void error_mem_write(void *opaque, target_phys_addr_t addr,
3253 uint64_t value, unsigned size)
3254{
3255 abort();
3256}
3257
3258static const MemoryRegionOps error_mem_ops = {
3259 .read = error_mem_read,
3260 .write = error_mem_write,
3261 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00003262};
3263
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003264static const MemoryRegionOps rom_mem_ops = {
3265 .read = error_mem_read,
3266 .write = unassigned_mem_write,
3267 .endianness = DEVICE_NATIVE_ENDIAN,
3268};
3269
3270static void notdirty_mem_write(void *opaque, target_phys_addr_t ram_addr,
3271 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00003272{
bellard3a7d9292005-08-21 09:26:42 +00003273 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003274 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003275 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3276#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003277 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003278 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003279#endif
3280 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003281 switch (size) {
3282 case 1:
3283 stb_p(qemu_get_ram_ptr(ram_addr), val);
3284 break;
3285 case 2:
3286 stw_p(qemu_get_ram_ptr(ram_addr), val);
3287 break;
3288 case 4:
3289 stl_p(qemu_get_ram_ptr(ram_addr), val);
3290 break;
3291 default:
3292 abort();
3293 }
bellardf23db162005-08-21 19:12:28 +00003294 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003295 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003296 /* we remove the notdirty callback only if the code has been
3297 flushed */
3298 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003299 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003300}
3301
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003302static const MemoryRegionOps notdirty_mem_ops = {
3303 .read = error_mem_read,
3304 .write = notdirty_mem_write,
3305 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00003306};
3307
pbrook0f459d12008-06-09 00:20:13 +00003308/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003309static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003310{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003311 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003312 target_ulong pc, cs_base;
3313 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003314 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003315 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003316 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003317
aliguori06d55cc2008-11-18 20:24:06 +00003318 if (env->watchpoint_hit) {
3319 /* We re-entered the check after replacing the TB. Now raise
3320 * the debug interrupt so that is will trigger after the
3321 * current instruction. */
3322 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3323 return;
3324 }
pbrook2e70f6e2008-06-29 01:03:05 +00003325 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003326 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003327 if ((vaddr == (wp->vaddr & len_mask) ||
3328 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003329 wp->flags |= BP_WATCHPOINT_HIT;
3330 if (!env->watchpoint_hit) {
3331 env->watchpoint_hit = wp;
3332 tb = tb_find_pc(env->mem_io_pc);
3333 if (!tb) {
3334 cpu_abort(env, "check_watchpoint: could not find TB for "
3335 "pc=%p", (void *)env->mem_io_pc);
3336 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00003337 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00003338 tb_phys_invalidate(tb, -1);
3339 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3340 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04003341 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00003342 } else {
3343 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3344 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04003345 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00003346 }
aliguori06d55cc2008-11-18 20:24:06 +00003347 }
aliguori6e140f22008-11-18 20:37:55 +00003348 } else {
3349 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003350 }
3351 }
3352}
3353
pbrook6658ffb2007-03-16 23:58:11 +00003354/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3355 so these check for a hit then pass through to the normal out-of-line
3356 phys routines. */
Avi Kivity1ec9b902012-01-02 12:47:48 +02003357static uint64_t watch_mem_read(void *opaque, target_phys_addr_t addr,
3358 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00003359{
Avi Kivity1ec9b902012-01-02 12:47:48 +02003360 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
3361 switch (size) {
3362 case 1: return ldub_phys(addr);
3363 case 2: return lduw_phys(addr);
3364 case 4: return ldl_phys(addr);
3365 default: abort();
3366 }
pbrook6658ffb2007-03-16 23:58:11 +00003367}
3368
Avi Kivity1ec9b902012-01-02 12:47:48 +02003369static void watch_mem_write(void *opaque, target_phys_addr_t addr,
3370 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00003371{
Avi Kivity1ec9b902012-01-02 12:47:48 +02003372 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
3373 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04003374 case 1:
3375 stb_phys(addr, val);
3376 break;
3377 case 2:
3378 stw_phys(addr, val);
3379 break;
3380 case 4:
3381 stl_phys(addr, val);
3382 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003383 default: abort();
3384 }
pbrook6658ffb2007-03-16 23:58:11 +00003385}
3386
Avi Kivity1ec9b902012-01-02 12:47:48 +02003387static const MemoryRegionOps watch_mem_ops = {
3388 .read = watch_mem_read,
3389 .write = watch_mem_write,
3390 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003391};
pbrook6658ffb2007-03-16 23:58:11 +00003392
Avi Kivity70c68e42012-01-02 12:32:48 +02003393static uint64_t subpage_read(void *opaque, target_phys_addr_t addr,
3394 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003395{
Avi Kivity70c68e42012-01-02 12:32:48 +02003396 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003397 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003398 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003399#if defined(DEBUG_SUBPAGE)
3400 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3401 mmio, len, addr, idx);
3402#endif
blueswir1db7b5422007-05-26 17:36:03 +00003403
Avi Kivity5312bd82012-02-12 18:32:55 +02003404 section = &phys_sections[mmio->sub_section[idx]];
3405 addr += mmio->base;
3406 addr -= section->offset_within_address_space;
3407 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003408 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003409}
3410
Avi Kivity70c68e42012-01-02 12:32:48 +02003411static void subpage_write(void *opaque, target_phys_addr_t addr,
3412 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003413{
Avi Kivity70c68e42012-01-02 12:32:48 +02003414 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003415 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003416 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003417#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003418 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3419 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003420 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003421#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003422
Avi Kivity5312bd82012-02-12 18:32:55 +02003423 section = &phys_sections[mmio->sub_section[idx]];
3424 addr += mmio->base;
3425 addr -= section->offset_within_address_space;
3426 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003427 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003428}
3429
Avi Kivity70c68e42012-01-02 12:32:48 +02003430static const MemoryRegionOps subpage_ops = {
3431 .read = subpage_read,
3432 .write = subpage_write,
3433 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003434};
3435
Avi Kivityde712f92012-01-02 12:41:07 +02003436static uint64_t subpage_ram_read(void *opaque, target_phys_addr_t addr,
3437 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003438{
3439 ram_addr_t raddr = addr;
3440 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003441 switch (size) {
3442 case 1: return ldub_p(ptr);
3443 case 2: return lduw_p(ptr);
3444 case 4: return ldl_p(ptr);
3445 default: abort();
3446 }
Andreas Färber56384e82011-11-30 16:26:21 +01003447}
3448
Avi Kivityde712f92012-01-02 12:41:07 +02003449static void subpage_ram_write(void *opaque, target_phys_addr_t addr,
3450 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003451{
3452 ram_addr_t raddr = addr;
3453 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003454 switch (size) {
3455 case 1: return stb_p(ptr, value);
3456 case 2: return stw_p(ptr, value);
3457 case 4: return stl_p(ptr, value);
3458 default: abort();
3459 }
Andreas Färber56384e82011-11-30 16:26:21 +01003460}
3461
Avi Kivityde712f92012-01-02 12:41:07 +02003462static const MemoryRegionOps subpage_ram_ops = {
3463 .read = subpage_ram_read,
3464 .write = subpage_ram_write,
3465 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003466};
3467
Anthony Liguoric227f092009-10-01 16:12:16 -05003468static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003469 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003470{
3471 int idx, eidx;
3472
3473 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3474 return -1;
3475 idx = SUBPAGE_IDX(start);
3476 eidx = SUBPAGE_IDX(end);
3477#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003478 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003479 mmio, start, end, idx, eidx, memory);
3480#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003481 if (memory_region_is_ram(phys_sections[section].mr)) {
3482 MemoryRegionSection new_section = phys_sections[section];
3483 new_section.mr = &io_mem_subpage_ram;
3484 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003485 }
blueswir1db7b5422007-05-26 17:36:03 +00003486 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003487 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003488 }
3489
3490 return 0;
3491}
3492
Avi Kivity0f0cb162012-02-13 17:14:32 +02003493static subpage_t *subpage_init(target_phys_addr_t base)
blueswir1db7b5422007-05-26 17:36:03 +00003494{
Anthony Liguoric227f092009-10-01 16:12:16 -05003495 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003496
Anthony Liguori7267c092011-08-20 22:09:37 -05003497 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003498
3499 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003500 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3501 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003502 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003503#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003504 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3505 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003506#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003507 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003508
3509 return mmio;
3510}
3511
Avi Kivity5312bd82012-02-12 18:32:55 +02003512static uint16_t dummy_section(MemoryRegion *mr)
3513{
3514 MemoryRegionSection section = {
3515 .mr = mr,
3516 .offset_within_address_space = 0,
3517 .offset_within_region = 0,
3518 .size = UINT64_MAX,
3519 };
3520
3521 return phys_section_add(&section);
3522}
3523
Avi Kivity37ec01d2012-03-08 18:08:35 +02003524MemoryRegion *iotlb_to_region(target_phys_addr_t index)
Avi Kivityaa102232012-03-08 17:06:55 +02003525{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003526 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003527}
3528
Avi Kivitye9179ce2009-06-14 11:38:52 +03003529static void io_mem_init(void)
3530{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003531 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003532 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3533 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3534 "unassigned", UINT64_MAX);
3535 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3536 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003537 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3538 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003539 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3540 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003541}
3542
Avi Kivity50c1e142012-02-08 21:36:02 +02003543static void core_begin(MemoryListener *listener)
3544{
Avi Kivity54688b12012-02-09 17:34:32 +02003545 destroy_all_mappings();
Avi Kivity5312bd82012-02-12 18:32:55 +02003546 phys_sections_clear();
Avi Kivityc19e8802012-02-13 20:25:31 +02003547 phys_map.ptr = PHYS_MAP_NODE_NIL;
Avi Kivity5312bd82012-02-12 18:32:55 +02003548 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003549 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3550 phys_section_rom = dummy_section(&io_mem_rom);
3551 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003552}
3553
3554static void core_commit(MemoryListener *listener)
3555{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003556 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003557
3558 /* since each CPU stores ram addresses in its TLB cache, we must
3559 reset the modified entries */
3560 /* XXX: slow ! */
3561 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3562 tlb_flush(env, 1);
3563 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003564}
3565
Avi Kivity93632742012-02-08 16:54:16 +02003566static void core_region_add(MemoryListener *listener,
3567 MemoryRegionSection *section)
3568{
Avi Kivity4855d412012-02-08 21:16:05 +02003569 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity93632742012-02-08 16:54:16 +02003570}
3571
3572static void core_region_del(MemoryListener *listener,
3573 MemoryRegionSection *section)
3574{
Avi Kivity93632742012-02-08 16:54:16 +02003575}
3576
Avi Kivity50c1e142012-02-08 21:36:02 +02003577static void core_region_nop(MemoryListener *listener,
3578 MemoryRegionSection *section)
3579{
Avi Kivity54688b12012-02-09 17:34:32 +02003580 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity50c1e142012-02-08 21:36:02 +02003581}
3582
Avi Kivity93632742012-02-08 16:54:16 +02003583static void core_log_start(MemoryListener *listener,
3584 MemoryRegionSection *section)
3585{
3586}
3587
3588static void core_log_stop(MemoryListener *listener,
3589 MemoryRegionSection *section)
3590{
3591}
3592
3593static void core_log_sync(MemoryListener *listener,
3594 MemoryRegionSection *section)
3595{
3596}
3597
3598static void core_log_global_start(MemoryListener *listener)
3599{
3600 cpu_physical_memory_set_dirty_tracking(1);
3601}
3602
3603static void core_log_global_stop(MemoryListener *listener)
3604{
3605 cpu_physical_memory_set_dirty_tracking(0);
3606}
3607
3608static void core_eventfd_add(MemoryListener *listener,
3609 MemoryRegionSection *section,
3610 bool match_data, uint64_t data, int fd)
3611{
3612}
3613
3614static void core_eventfd_del(MemoryListener *listener,
3615 MemoryRegionSection *section,
3616 bool match_data, uint64_t data, int fd)
3617{
3618}
3619
Avi Kivity50c1e142012-02-08 21:36:02 +02003620static void io_begin(MemoryListener *listener)
3621{
3622}
3623
3624static void io_commit(MemoryListener *listener)
3625{
3626}
3627
Avi Kivity4855d412012-02-08 21:16:05 +02003628static void io_region_add(MemoryListener *listener,
3629 MemoryRegionSection *section)
3630{
Avi Kivitya2d33522012-03-05 17:40:12 +02003631 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3632
3633 mrio->mr = section->mr;
3634 mrio->offset = section->offset_within_region;
3635 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003636 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003637 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003638}
3639
3640static void io_region_del(MemoryListener *listener,
3641 MemoryRegionSection *section)
3642{
3643 isa_unassign_ioport(section->offset_within_address_space, section->size);
3644}
3645
Avi Kivity50c1e142012-02-08 21:36:02 +02003646static void io_region_nop(MemoryListener *listener,
3647 MemoryRegionSection *section)
3648{
3649}
3650
Avi Kivity4855d412012-02-08 21:16:05 +02003651static void io_log_start(MemoryListener *listener,
3652 MemoryRegionSection *section)
3653{
3654}
3655
3656static void io_log_stop(MemoryListener *listener,
3657 MemoryRegionSection *section)
3658{
3659}
3660
3661static void io_log_sync(MemoryListener *listener,
3662 MemoryRegionSection *section)
3663{
3664}
3665
3666static void io_log_global_start(MemoryListener *listener)
3667{
3668}
3669
3670static void io_log_global_stop(MemoryListener *listener)
3671{
3672}
3673
3674static void io_eventfd_add(MemoryListener *listener,
3675 MemoryRegionSection *section,
3676 bool match_data, uint64_t data, int fd)
3677{
3678}
3679
3680static void io_eventfd_del(MemoryListener *listener,
3681 MemoryRegionSection *section,
3682 bool match_data, uint64_t data, int fd)
3683{
3684}
3685
Avi Kivity93632742012-02-08 16:54:16 +02003686static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003687 .begin = core_begin,
3688 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02003689 .region_add = core_region_add,
3690 .region_del = core_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003691 .region_nop = core_region_nop,
Avi Kivity93632742012-02-08 16:54:16 +02003692 .log_start = core_log_start,
3693 .log_stop = core_log_stop,
3694 .log_sync = core_log_sync,
3695 .log_global_start = core_log_global_start,
3696 .log_global_stop = core_log_global_stop,
3697 .eventfd_add = core_eventfd_add,
3698 .eventfd_del = core_eventfd_del,
3699 .priority = 0,
3700};
3701
Avi Kivity4855d412012-02-08 21:16:05 +02003702static MemoryListener io_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003703 .begin = io_begin,
3704 .commit = io_commit,
Avi Kivity4855d412012-02-08 21:16:05 +02003705 .region_add = io_region_add,
3706 .region_del = io_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003707 .region_nop = io_region_nop,
Avi Kivity4855d412012-02-08 21:16:05 +02003708 .log_start = io_log_start,
3709 .log_stop = io_log_stop,
3710 .log_sync = io_log_sync,
3711 .log_global_start = io_log_global_start,
3712 .log_global_stop = io_log_global_stop,
3713 .eventfd_add = io_eventfd_add,
3714 .eventfd_del = io_eventfd_del,
3715 .priority = 0,
3716};
3717
Avi Kivity62152b82011-07-26 14:26:14 +03003718static void memory_map_init(void)
3719{
Anthony Liguori7267c092011-08-20 22:09:37 -05003720 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003721 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity62152b82011-07-26 14:26:14 +03003722 set_system_memory_map(system_memory);
Avi Kivity309cb472011-08-08 16:09:03 +03003723
Anthony Liguori7267c092011-08-20 22:09:37 -05003724 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003725 memory_region_init(system_io, "io", 65536);
3726 set_system_io_map(system_io);
Avi Kivity93632742012-02-08 16:54:16 +02003727
Avi Kivity4855d412012-02-08 21:16:05 +02003728 memory_listener_register(&core_memory_listener, system_memory);
3729 memory_listener_register(&io_memory_listener, system_io);
Avi Kivity62152b82011-07-26 14:26:14 +03003730}
3731
3732MemoryRegion *get_system_memory(void)
3733{
3734 return system_memory;
3735}
3736
Avi Kivity309cb472011-08-08 16:09:03 +03003737MemoryRegion *get_system_io(void)
3738{
3739 return system_io;
3740}
3741
pbrooke2eef172008-06-08 01:09:01 +00003742#endif /* !defined(CONFIG_USER_ONLY) */
3743
bellard13eb76e2004-01-24 15:23:36 +00003744/* physical memory access (slow version, mainly for debug) */
3745#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003746int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003747 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003748{
3749 int l, flags;
3750 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003751 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003752
3753 while (len > 0) {
3754 page = addr & TARGET_PAGE_MASK;
3755 l = (page + TARGET_PAGE_SIZE) - addr;
3756 if (l > len)
3757 l = len;
3758 flags = page_get_flags(page);
3759 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003760 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003761 if (is_write) {
3762 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003763 return -1;
bellard579a97f2007-11-11 14:26:47 +00003764 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003765 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003766 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003767 memcpy(p, buf, l);
3768 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003769 } else {
3770 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003771 return -1;
bellard579a97f2007-11-11 14:26:47 +00003772 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003773 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003774 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003775 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003776 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003777 }
3778 len -= l;
3779 buf += l;
3780 addr += l;
3781 }
Paul Brooka68fe892010-03-01 00:08:59 +00003782 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003783}
bellard8df1cd02005-01-28 22:37:22 +00003784
bellard13eb76e2004-01-24 15:23:36 +00003785#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003786void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003787 int len, int is_write)
3788{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003789 int l;
bellard13eb76e2004-01-24 15:23:36 +00003790 uint8_t *ptr;
3791 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003792 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003793 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003794
bellard13eb76e2004-01-24 15:23:36 +00003795 while (len > 0) {
3796 page = addr & TARGET_PAGE_MASK;
3797 l = (page + TARGET_PAGE_SIZE) - addr;
3798 if (l > len)
3799 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003800 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003801
bellard13eb76e2004-01-24 15:23:36 +00003802 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003803 if (!memory_region_is_ram(section->mr)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003804 target_phys_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003805 addr1 = section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003806 /* XXX: could force cpu_single_env to NULL to avoid
3807 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003808 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003809 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003810 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003811 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003812 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003813 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003814 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003815 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003816 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003817 l = 2;
3818 } else {
bellard1c213d12005-09-03 10:49:04 +00003819 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003820 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003821 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003822 l = 1;
3823 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003824 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003825 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003826 addr1 = memory_region_get_ram_addr(section->mr)
3827 + section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003828 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003829 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003830 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003831 if (!cpu_physical_memory_is_dirty(addr1)) {
3832 /* invalidate code */
3833 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3834 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003835 cpu_physical_memory_set_dirty_flags(
3836 addr1, (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003837 }
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003838 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003839 }
3840 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003841 if (!is_ram_rom_romd(section)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003842 target_phys_addr_t addr1;
bellard13eb76e2004-01-24 15:23:36 +00003843 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003844 addr1 = section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003845 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003846 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003847 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003848 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003849 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003850 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003851 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003852 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003853 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003854 l = 2;
3855 } else {
bellard1c213d12005-09-03 10:49:04 +00003856 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003857 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003858 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003859 l = 1;
3860 }
3861 } else {
3862 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003863 ptr = qemu_get_ram_ptr(section->mr->ram_addr
3864 + section_addr(section, addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003865 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003866 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003867 }
3868 }
3869 len -= l;
3870 buf += l;
3871 addr += l;
3872 }
3873}
bellard8df1cd02005-01-28 22:37:22 +00003874
bellardd0ecd2a2006-04-23 17:14:48 +00003875/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003876void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003877 const uint8_t *buf, int len)
3878{
3879 int l;
3880 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003881 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003882 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003883
bellardd0ecd2a2006-04-23 17:14:48 +00003884 while (len > 0) {
3885 page = addr & TARGET_PAGE_MASK;
3886 l = (page + TARGET_PAGE_SIZE) - addr;
3887 if (l > len)
3888 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003889 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003890
Avi Kivityf3705d52012-03-08 16:16:34 +02003891 if (!is_ram_rom_romd(section)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003892 /* do nothing */
3893 } else {
3894 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003895 addr1 = memory_region_get_ram_addr(section->mr)
3896 + section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003897 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003898 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003899 memcpy(ptr, buf, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003900 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003901 }
3902 len -= l;
3903 buf += l;
3904 addr += l;
3905 }
3906}
3907
aliguori6d16c2f2009-01-22 16:59:11 +00003908typedef struct {
3909 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003910 target_phys_addr_t addr;
3911 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003912} BounceBuffer;
3913
3914static BounceBuffer bounce;
3915
aliguoriba223c22009-01-22 16:59:16 +00003916typedef struct MapClient {
3917 void *opaque;
3918 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003919 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003920} MapClient;
3921
Blue Swirl72cf2d42009-09-12 07:36:22 +00003922static QLIST_HEAD(map_client_list, MapClient) map_client_list
3923 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003924
3925void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3926{
Anthony Liguori7267c092011-08-20 22:09:37 -05003927 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003928
3929 client->opaque = opaque;
3930 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003931 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003932 return client;
3933}
3934
3935void cpu_unregister_map_client(void *_client)
3936{
3937 MapClient *client = (MapClient *)_client;
3938
Blue Swirl72cf2d42009-09-12 07:36:22 +00003939 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003940 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003941}
3942
3943static void cpu_notify_map_clients(void)
3944{
3945 MapClient *client;
3946
Blue Swirl72cf2d42009-09-12 07:36:22 +00003947 while (!QLIST_EMPTY(&map_client_list)) {
3948 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003949 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003950 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003951 }
3952}
3953
aliguori6d16c2f2009-01-22 16:59:11 +00003954/* Map a physical memory region into a host virtual address.
3955 * May map a subset of the requested range, given by and returned in *plen.
3956 * May return NULL if resources needed to perform the mapping are exhausted.
3957 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003958 * Use cpu_register_map_client() to know when retrying the map operation is
3959 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003960 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003961void *cpu_physical_memory_map(target_phys_addr_t addr,
3962 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003963 int is_write)
3964{
Anthony Liguoric227f092009-10-01 16:12:16 -05003965 target_phys_addr_t len = *plen;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003966 target_phys_addr_t todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003967 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003968 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003969 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003970 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003971 ram_addr_t rlen;
3972 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003973
3974 while (len > 0) {
3975 page = addr & TARGET_PAGE_MASK;
3976 l = (page + TARGET_PAGE_SIZE) - addr;
3977 if (l > len)
3978 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003979 section = phys_page_find(page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003980
Avi Kivityf3705d52012-03-08 16:16:34 +02003981 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003982 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003983 break;
3984 }
3985 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3986 bounce.addr = addr;
3987 bounce.len = l;
3988 if (!is_write) {
Stefan Weil54f7b4a2011-04-10 18:23:39 +02003989 cpu_physical_memory_read(addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003990 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003991
3992 *plen = l;
3993 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003994 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003995 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003996 raddr = memory_region_get_ram_addr(section->mr)
3997 + section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003998 }
aliguori6d16c2f2009-01-22 16:59:11 +00003999
4000 len -= l;
4001 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01004002 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00004003 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01004004 rlen = todo;
4005 ret = qemu_ram_ptr_length(raddr, &rlen);
4006 *plen = rlen;
4007 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00004008}
4009
4010/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
4011 * Will also mark the memory as dirty if is_write == 1. access_len gives
4012 * the amount of memory that was actually read or written by the caller.
4013 */
Anthony Liguoric227f092009-10-01 16:12:16 -05004014void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
4015 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00004016{
4017 if (buffer != bounce.buffer) {
4018 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03004019 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00004020 while (access_len) {
4021 unsigned l;
4022 l = TARGET_PAGE_SIZE;
4023 if (l > access_len)
4024 l = access_len;
4025 if (!cpu_physical_memory_is_dirty(addr1)) {
4026 /* invalidate code */
4027 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
4028 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004029 cpu_physical_memory_set_dirty_flags(
4030 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori6d16c2f2009-01-22 16:59:11 +00004031 }
4032 addr1 += l;
4033 access_len -= l;
4034 }
4035 }
Jan Kiszka868bb332011-06-21 22:59:09 +02004036 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02004037 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01004038 }
aliguori6d16c2f2009-01-22 16:59:11 +00004039 return;
4040 }
4041 if (is_write) {
4042 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
4043 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00004044 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00004045 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00004046 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00004047}
bellardd0ecd2a2006-04-23 17:14:48 +00004048
bellard8df1cd02005-01-28 22:37:22 +00004049/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004050static inline uint32_t ldl_phys_internal(target_phys_addr_t addr,
4051 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00004052{
bellard8df1cd02005-01-28 22:37:22 +00004053 uint8_t *ptr;
4054 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02004055 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00004056
Avi Kivity06ef3522012-02-13 16:11:22 +02004057 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004058
Avi Kivityf3705d52012-03-08 16:16:34 +02004059 if (!is_ram_rom_romd(section)) {
bellard8df1cd02005-01-28 22:37:22 +00004060 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004061 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004062 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004063#if defined(TARGET_WORDS_BIGENDIAN)
4064 if (endian == DEVICE_LITTLE_ENDIAN) {
4065 val = bswap32(val);
4066 }
4067#else
4068 if (endian == DEVICE_BIG_ENDIAN) {
4069 val = bswap32(val);
4070 }
4071#endif
bellard8df1cd02005-01-28 22:37:22 +00004072 } else {
4073 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004074 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004075 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004076 + section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004077 switch (endian) {
4078 case DEVICE_LITTLE_ENDIAN:
4079 val = ldl_le_p(ptr);
4080 break;
4081 case DEVICE_BIG_ENDIAN:
4082 val = ldl_be_p(ptr);
4083 break;
4084 default:
4085 val = ldl_p(ptr);
4086 break;
4087 }
bellard8df1cd02005-01-28 22:37:22 +00004088 }
4089 return val;
4090}
4091
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004092uint32_t ldl_phys(target_phys_addr_t addr)
4093{
4094 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
4095}
4096
4097uint32_t ldl_le_phys(target_phys_addr_t addr)
4098{
4099 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
4100}
4101
4102uint32_t ldl_be_phys(target_phys_addr_t addr)
4103{
4104 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
4105}
4106
bellard84b7b8e2005-11-28 21:19:04 +00004107/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004108static inline uint64_t ldq_phys_internal(target_phys_addr_t addr,
4109 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00004110{
bellard84b7b8e2005-11-28 21:19:04 +00004111 uint8_t *ptr;
4112 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02004113 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00004114
Avi Kivity06ef3522012-02-13 16:11:22 +02004115 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004116
Avi Kivityf3705d52012-03-08 16:16:34 +02004117 if (!is_ram_rom_romd(section)) {
bellard84b7b8e2005-11-28 21:19:04 +00004118 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004119 addr = section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004120
4121 /* XXX This is broken when device endian != cpu endian.
4122 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00004123#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02004124 val = io_mem_read(section->mr, addr, 4) << 32;
4125 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00004126#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02004127 val = io_mem_read(section->mr, addr, 4);
4128 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00004129#endif
4130 } else {
4131 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004132 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004133 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004134 + section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004135 switch (endian) {
4136 case DEVICE_LITTLE_ENDIAN:
4137 val = ldq_le_p(ptr);
4138 break;
4139 case DEVICE_BIG_ENDIAN:
4140 val = ldq_be_p(ptr);
4141 break;
4142 default:
4143 val = ldq_p(ptr);
4144 break;
4145 }
bellard84b7b8e2005-11-28 21:19:04 +00004146 }
4147 return val;
4148}
4149
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004150uint64_t ldq_phys(target_phys_addr_t addr)
4151{
4152 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
4153}
4154
4155uint64_t ldq_le_phys(target_phys_addr_t addr)
4156{
4157 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
4158}
4159
4160uint64_t ldq_be_phys(target_phys_addr_t addr)
4161{
4162 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
4163}
4164
bellardaab33092005-10-30 20:48:42 +00004165/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004166uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00004167{
4168 uint8_t val;
4169 cpu_physical_memory_read(addr, &val, 1);
4170 return val;
4171}
4172
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004173/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004174static inline uint32_t lduw_phys_internal(target_phys_addr_t addr,
4175 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00004176{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004177 uint8_t *ptr;
4178 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02004179 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004180
Avi Kivity06ef3522012-02-13 16:11:22 +02004181 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004182
Avi Kivityf3705d52012-03-08 16:16:34 +02004183 if (!is_ram_rom_romd(section)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004184 /* I/O case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004185 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004186 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004187#if defined(TARGET_WORDS_BIGENDIAN)
4188 if (endian == DEVICE_LITTLE_ENDIAN) {
4189 val = bswap16(val);
4190 }
4191#else
4192 if (endian == DEVICE_BIG_ENDIAN) {
4193 val = bswap16(val);
4194 }
4195#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004196 } else {
4197 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02004198 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004199 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004200 + section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004201 switch (endian) {
4202 case DEVICE_LITTLE_ENDIAN:
4203 val = lduw_le_p(ptr);
4204 break;
4205 case DEVICE_BIG_ENDIAN:
4206 val = lduw_be_p(ptr);
4207 break;
4208 default:
4209 val = lduw_p(ptr);
4210 break;
4211 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004212 }
4213 return val;
bellardaab33092005-10-30 20:48:42 +00004214}
4215
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004216uint32_t lduw_phys(target_phys_addr_t addr)
4217{
4218 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
4219}
4220
4221uint32_t lduw_le_phys(target_phys_addr_t addr)
4222{
4223 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
4224}
4225
4226uint32_t lduw_be_phys(target_phys_addr_t addr)
4227{
4228 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
4229}
4230
bellard8df1cd02005-01-28 22:37:22 +00004231/* warning: addr must be aligned. The ram page is not masked as dirty
4232 and the code inside is not invalidated. It is useful if the dirty
4233 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05004234void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00004235{
bellard8df1cd02005-01-28 22:37:22 +00004236 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004237 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00004238
Avi Kivity06ef3522012-02-13 16:11:22 +02004239 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004240
Avi Kivityf3705d52012-03-08 16:16:34 +02004241 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004242 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004243 if (memory_region_is_ram(section->mr)) {
4244 section = &phys_sections[phys_section_rom];
4245 }
4246 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00004247 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02004248 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004249 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004250 + section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00004251 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00004252 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00004253
4254 if (unlikely(in_migration)) {
4255 if (!cpu_physical_memory_is_dirty(addr1)) {
4256 /* invalidate code */
4257 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4258 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004259 cpu_physical_memory_set_dirty_flags(
4260 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00004261 }
4262 }
bellard8df1cd02005-01-28 22:37:22 +00004263 }
4264}
4265
Anthony Liguoric227f092009-10-01 16:12:16 -05004266void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00004267{
j_mayerbc98a7e2007-04-04 07:55:12 +00004268 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004269 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00004270
Avi Kivity06ef3522012-02-13 16:11:22 +02004271 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004272
Avi Kivityf3705d52012-03-08 16:16:34 +02004273 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004274 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004275 if (memory_region_is_ram(section->mr)) {
4276 section = &phys_sections[phys_section_rom];
4277 }
j_mayerbc98a7e2007-04-04 07:55:12 +00004278#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02004279 io_mem_write(section->mr, addr, val >> 32, 4);
4280 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00004281#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02004282 io_mem_write(section->mr, addr, (uint32_t)val, 4);
4283 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00004284#endif
4285 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02004286 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02004287 & TARGET_PAGE_MASK)
Avi Kivityf3705d52012-03-08 16:16:34 +02004288 + section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00004289 stq_p(ptr, val);
4290 }
4291}
4292
bellard8df1cd02005-01-28 22:37:22 +00004293/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004294static inline void stl_phys_internal(target_phys_addr_t addr, uint32_t val,
4295 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00004296{
bellard8df1cd02005-01-28 22:37:22 +00004297 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004298 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00004299
Avi Kivity06ef3522012-02-13 16:11:22 +02004300 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00004301
Avi Kivityf3705d52012-03-08 16:16:34 +02004302 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004303 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004304 if (memory_region_is_ram(section->mr)) {
4305 section = &phys_sections[phys_section_rom];
4306 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004307#if defined(TARGET_WORDS_BIGENDIAN)
4308 if (endian == DEVICE_LITTLE_ENDIAN) {
4309 val = bswap32(val);
4310 }
4311#else
4312 if (endian == DEVICE_BIG_ENDIAN) {
4313 val = bswap32(val);
4314 }
4315#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02004316 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00004317 } else {
4318 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02004319 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
4320 + section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00004321 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00004322 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004323 switch (endian) {
4324 case DEVICE_LITTLE_ENDIAN:
4325 stl_le_p(ptr, val);
4326 break;
4327 case DEVICE_BIG_ENDIAN:
4328 stl_be_p(ptr, val);
4329 break;
4330 default:
4331 stl_p(ptr, val);
4332 break;
4333 }
bellard3a7d9292005-08-21 09:26:42 +00004334 if (!cpu_physical_memory_is_dirty(addr1)) {
4335 /* invalidate code */
4336 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4337 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004338 cpu_physical_memory_set_dirty_flags(addr1,
4339 (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00004340 }
bellard8df1cd02005-01-28 22:37:22 +00004341 }
4342}
4343
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004344void stl_phys(target_phys_addr_t addr, uint32_t val)
4345{
4346 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4347}
4348
4349void stl_le_phys(target_phys_addr_t addr, uint32_t val)
4350{
4351 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4352}
4353
4354void stl_be_phys(target_phys_addr_t addr, uint32_t val)
4355{
4356 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4357}
4358
bellardaab33092005-10-30 20:48:42 +00004359/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004360void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004361{
4362 uint8_t v = val;
4363 cpu_physical_memory_write(addr, &v, 1);
4364}
4365
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004366/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004367static inline void stw_phys_internal(target_phys_addr_t addr, uint32_t val,
4368 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00004369{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004370 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004371 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004372
Avi Kivity06ef3522012-02-13 16:11:22 +02004373 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004374
Avi Kivityf3705d52012-03-08 16:16:34 +02004375 if (!memory_region_is_ram(section->mr) || section->readonly) {
Avi Kivityf3705d52012-03-08 16:16:34 +02004376 addr = section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004377 if (memory_region_is_ram(section->mr)) {
4378 section = &phys_sections[phys_section_rom];
4379 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004380#if defined(TARGET_WORDS_BIGENDIAN)
4381 if (endian == DEVICE_LITTLE_ENDIAN) {
4382 val = bswap16(val);
4383 }
4384#else
4385 if (endian == DEVICE_BIG_ENDIAN) {
4386 val = bswap16(val);
4387 }
4388#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02004389 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004390 } else {
4391 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02004392 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
4393 + section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004394 /* RAM case */
4395 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004396 switch (endian) {
4397 case DEVICE_LITTLE_ENDIAN:
4398 stw_le_p(ptr, val);
4399 break;
4400 case DEVICE_BIG_ENDIAN:
4401 stw_be_p(ptr, val);
4402 break;
4403 default:
4404 stw_p(ptr, val);
4405 break;
4406 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004407 if (!cpu_physical_memory_is_dirty(addr1)) {
4408 /* invalidate code */
4409 tb_invalidate_phys_page_range(addr1, addr1 + 2, 0);
4410 /* set dirty bit */
4411 cpu_physical_memory_set_dirty_flags(addr1,
4412 (0xff & ~CODE_DIRTY_FLAG));
4413 }
4414 }
bellardaab33092005-10-30 20:48:42 +00004415}
4416
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004417void stw_phys(target_phys_addr_t addr, uint32_t val)
4418{
4419 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4420}
4421
4422void stw_le_phys(target_phys_addr_t addr, uint32_t val)
4423{
4424 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4425}
4426
4427void stw_be_phys(target_phys_addr_t addr, uint32_t val)
4428{
4429 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4430}
4431
bellardaab33092005-10-30 20:48:42 +00004432/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004433void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004434{
4435 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004436 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004437}
4438
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004439void stq_le_phys(target_phys_addr_t addr, uint64_t val)
4440{
4441 val = cpu_to_le64(val);
4442 cpu_physical_memory_write(addr, &val, 8);
4443}
4444
4445void stq_be_phys(target_phys_addr_t addr, uint64_t val)
4446{
4447 val = cpu_to_be64(val);
4448 cpu_physical_memory_write(addr, &val, 8);
4449}
4450
aliguori5e2972f2009-03-28 17:51:36 +00004451/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004452int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004453 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004454{
4455 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004456 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004457 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004458
4459 while (len > 0) {
4460 page = addr & TARGET_PAGE_MASK;
4461 phys_addr = cpu_get_phys_page_debug(env, page);
4462 /* if no physical page mapped, return an error */
4463 if (phys_addr == -1)
4464 return -1;
4465 l = (page + TARGET_PAGE_SIZE) - addr;
4466 if (l > len)
4467 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004468 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004469 if (is_write)
4470 cpu_physical_memory_write_rom(phys_addr, buf, l);
4471 else
aliguori5e2972f2009-03-28 17:51:36 +00004472 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004473 len -= l;
4474 buf += l;
4475 addr += l;
4476 }
4477 return 0;
4478}
Paul Brooka68fe892010-03-01 00:08:59 +00004479#endif
bellard13eb76e2004-01-24 15:23:36 +00004480
pbrook2e70f6e2008-06-29 01:03:05 +00004481/* in deterministic execution mode, instructions doing device I/Os
4482 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004483void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004484{
4485 TranslationBlock *tb;
4486 uint32_t n, cflags;
4487 target_ulong pc, cs_base;
4488 uint64_t flags;
4489
Blue Swirl20503962012-04-09 14:20:20 +00004490 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004491 if (!tb) {
4492 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004493 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004494 }
4495 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004496 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004497 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004498 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004499 n = n - env->icount_decr.u16.low;
4500 /* Generate a new TB ending on the I/O insn. */
4501 n++;
4502 /* On MIPS and SH, delay slot instructions can only be restarted if
4503 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004504 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004505 branch. */
4506#if defined(TARGET_MIPS)
4507 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4508 env->active_tc.PC -= 4;
4509 env->icount_decr.u16.low++;
4510 env->hflags &= ~MIPS_HFLAG_BMASK;
4511 }
4512#elif defined(TARGET_SH4)
4513 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4514 && n > 1) {
4515 env->pc -= 2;
4516 env->icount_decr.u16.low++;
4517 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4518 }
4519#endif
4520 /* This should never happen. */
4521 if (n > CF_COUNT_MASK)
4522 cpu_abort(env, "TB too big during recompile");
4523
4524 cflags = n | CF_LAST_IO;
4525 pc = tb->pc;
4526 cs_base = tb->cs_base;
4527 flags = tb->flags;
4528 tb_phys_invalidate(tb, -1);
4529 /* FIXME: In theory this could raise an exception. In practice
4530 we have already translated the block once so it's probably ok. */
4531 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004532 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004533 the first in the TB) then we end up generating a whole new TB and
4534 repeating the fault, which is horribly inefficient.
4535 Better would be to execute just this insn uncached, or generate a
4536 second new TB. */
4537 cpu_resume_from_signal(env, NULL);
4538}
4539
Paul Brookb3755a92010-03-12 16:54:58 +00004540#if !defined(CONFIG_USER_ONLY)
4541
Stefan Weil055403b2010-10-22 23:03:32 +02004542void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004543{
4544 int i, target_code_size, max_target_code_size;
4545 int direct_jmp_count, direct_jmp2_count, cross_page;
4546 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004547
bellarde3db7222005-01-26 22:00:47 +00004548 target_code_size = 0;
4549 max_target_code_size = 0;
4550 cross_page = 0;
4551 direct_jmp_count = 0;
4552 direct_jmp2_count = 0;
4553 for(i = 0; i < nb_tbs; i++) {
4554 tb = &tbs[i];
4555 target_code_size += tb->size;
4556 if (tb->size > max_target_code_size)
4557 max_target_code_size = tb->size;
4558 if (tb->page_addr[1] != -1)
4559 cross_page++;
4560 if (tb->tb_next_offset[0] != 0xffff) {
4561 direct_jmp_count++;
4562 if (tb->tb_next_offset[1] != 0xffff) {
4563 direct_jmp2_count++;
4564 }
4565 }
4566 }
4567 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004568 cpu_fprintf(f, "Translation buffer state:\n");
Stefan Weil055403b2010-10-22 23:03:32 +02004569 cpu_fprintf(f, "gen code size %td/%ld\n",
bellard26a5f132008-05-28 12:30:31 +00004570 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4571 cpu_fprintf(f, "TB count %d/%d\n",
4572 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004573 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004574 nb_tbs ? target_code_size / nb_tbs : 0,
4575 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004576 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004577 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4578 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004579 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4580 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004581 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4582 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004583 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004584 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4585 direct_jmp2_count,
4586 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004587 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004588 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4589 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4590 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004591 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004592}
4593
Avi Kivityd39e8222012-01-01 23:35:10 +02004594/* NOTE: this function can trigger an exception */
4595/* NOTE2: the returned address is not exactly the physical address: it
4596 is the offset relative to phys_ram_base */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004597tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
Avi Kivityd39e8222012-01-01 23:35:10 +02004598{
4599 int mmu_idx, page_index, pd;
4600 void *p;
Avi Kivity37ec01d2012-03-08 18:08:35 +02004601 MemoryRegion *mr;
Avi Kivityd39e8222012-01-01 23:35:10 +02004602
4603 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
4604 mmu_idx = cpu_mmu_index(env1);
4605 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
4606 (addr & TARGET_PAGE_MASK))) {
Blue Swirle141ab52011-09-18 14:55:46 +00004607#ifdef CONFIG_TCG_PASS_AREG0
4608 cpu_ldub_code(env1, addr);
4609#else
Avi Kivityd39e8222012-01-01 23:35:10 +02004610 ldub_code(addr);
Blue Swirle141ab52011-09-18 14:55:46 +00004611#endif
Avi Kivityd39e8222012-01-01 23:35:10 +02004612 }
Avi Kivityce5d64c2012-03-08 18:50:18 +02004613 pd = env1->iotlb[mmu_idx][page_index] & ~TARGET_PAGE_MASK;
Avi Kivity37ec01d2012-03-08 18:08:35 +02004614 mr = iotlb_to_region(pd);
4615 if (mr != &io_mem_ram && mr != &io_mem_rom
Avi Kivity32b08982012-03-18 18:31:13 +02004616 && mr != &io_mem_notdirty && !mr->rom_device
4617 && mr != &io_mem_watch) {
Avi Kivityd39e8222012-01-01 23:35:10 +02004618#if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
4619 cpu_unassigned_access(env1, addr, 0, 1, 0, 4);
4620#else
4621 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
4622#endif
4623 }
4624 p = (void *)((uintptr_t)addr + env1->tlb_table[mmu_idx][page_index].addend);
4625 return qemu_ram_addr_from_host_nofail(p);
4626}
4627
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004628/*
4629 * A helper function for the _utterly broken_ virtio device model to find out if
4630 * it's running on a big endian machine. Don't do this at home kids!
4631 */
4632bool virtio_is_big_endian(void);
4633bool virtio_is_big_endian(void)
4634{
4635#if defined(TARGET_WORDS_BIGENDIAN)
4636 return true;
4637#else
4638 return false;
4639#endif
4640}
4641
bellard61382a52003-10-27 21:22:23 +00004642#define MMUSUFFIX _cmmu
Blue Swirl39171492011-09-21 18:13:16 +00004643#undef GETPC
Blue Swirl20503962012-04-09 14:20:20 +00004644#define GETPC() ((uintptr_t)0)
bellard61382a52003-10-27 21:22:23 +00004645#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004646#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004647
4648#define SHIFT 0
4649#include "softmmu_template.h"
4650
4651#define SHIFT 1
4652#include "softmmu_template.h"
4653
4654#define SHIFT 2
4655#include "softmmu_template.h"
4656
4657#define SHIFT 3
4658#include "softmmu_template.h"
4659
4660#undef env
4661
4662#endif