blob: 49c28b160e0f76698348d65e16206d8b0a9f8066 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
29#include "exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000030#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000031#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000033#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000034#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000036#if defined(CONFIG_USER_ONLY)
37#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020038#include <signal.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010039#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
40#include <sys/param.h>
41#if __FreeBSD_version >= 700104
42#define HAVE_KINFO_GETVMMAP
43#define sigqueue sigqueue_freebsd /* avoid redefinition */
44#include <sys/time.h>
45#include <sys/proc.h>
46#include <machine/profile.h>
47#define _KERNEL
48#include <sys/user.h>
49#undef _KERNEL
50#undef sigqueue
51#include <libutil.h>
52#endif
53#endif
pbrook53a59602006-03-25 19:31:22 +000054#endif
bellard54936002003-05-13 00:25:15 +000055
bellardfd6ce8f2003-05-14 19:00:11 +000056//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000057//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000058//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000059//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000060
61/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000062//#define DEBUG_TB_CHECK
63//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000064
ths1196be32007-03-17 15:17:58 +000065//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
69/* TB consistency checks only implemented for usermode emulation. */
70#undef DEBUG_TB_CHECK
71#endif
72
bellard9fa3e852004-01-04 18:06:42 +000073#define SMC_BITMAP_USE_THRESHOLD 10
74
blueswir1bdaf78e2008-10-04 07:24:27 +000075static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020076static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000077TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000078static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000079/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050080spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000081
blueswir1141ac462008-07-26 15:05:57 +000082#if defined(__arm__) || defined(__sparc_v9__)
83/* The prologue must be reachable with a direct jump. ARM and Sparc64
84 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000085 section close to code segment. */
86#define code_gen_section \
87 __attribute__((__section__(".gen_code"))) \
88 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020089#elif defined(_WIN32)
90/* Maximum alignment for Win32 is 16. */
91#define code_gen_section \
92 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000093#else
94#define code_gen_section \
95 __attribute__((aligned (32)))
96#endif
97
98uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +000099static uint8_t *code_gen_buffer;
100static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000101/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000102static unsigned long code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200103static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000104
pbrooke2eef172008-06-08 01:09:01 +0000105#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000106int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000107static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000108
Alex Williamsonf471a172010-06-11 11:11:42 -0600109RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list) };
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
bellard6a00d602005-11-21 23:25:50 +0000112CPUState *first_cpu;
113/* current CPU in the current thread. It is only valid inside
114 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000115CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000116/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000117 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000118 2 = Adaptive rate instruction counting. */
119int use_icount = 0;
120/* Current instruction counter. While executing translated code this may
121 include some instructions that have not yet been executed. */
122int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000123
bellard54936002003-05-13 00:25:15 +0000124typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000125 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000126 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000127 /* in order to optimize self modifying code, we count the number
128 of lookups we do to a given page to use a bitmap */
129 unsigned int code_write_count;
130 uint8_t *code_bitmap;
131#if defined(CONFIG_USER_ONLY)
132 unsigned long flags;
133#endif
bellard54936002003-05-13 00:25:15 +0000134} PageDesc;
135
Paul Brook41c1b1c2010-03-12 16:54:58 +0000136/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800137 while in user mode we want it to be based on virtual addresses. */
138#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
140# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
141#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800142# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000143#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000144#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800145# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000146#endif
bellard54936002003-05-13 00:25:15 +0000147
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800148/* Size of the L2 (and L3, etc) page tables. */
149#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000150#define L2_SIZE (1 << L2_BITS)
151
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152/* The bits remaining after N lower levels of page tables. */
153#define P_L1_BITS_REM \
154 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
155#define V_L1_BITS_REM \
156 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
157
158/* Size of the L1 page table. Avoid silly small sizes. */
159#if P_L1_BITS_REM < 4
160#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
161#else
162#define P_L1_BITS P_L1_BITS_REM
163#endif
164
165#if V_L1_BITS_REM < 4
166#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
167#else
168#define V_L1_BITS V_L1_BITS_REM
169#endif
170
171#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
172#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
173
174#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
175#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
176
bellard83fb7ad2004-07-05 21:25:26 +0000177unsigned long qemu_real_host_page_size;
178unsigned long qemu_host_page_bits;
179unsigned long qemu_host_page_size;
180unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000181
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800182/* This is a multi-level map on the virtual address space.
183 The bottom level has pointers to PageDesc. */
184static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000185
pbrooke2eef172008-06-08 01:09:01 +0000186#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000187typedef struct PhysPageDesc {
188 /* offset in host memory of the page + io_index in the low bits */
189 ram_addr_t phys_offset;
190 ram_addr_t region_offset;
191} PhysPageDesc;
192
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800193/* This is a multi-level map on the physical address space.
194 The bottom level has pointers to PhysPageDesc. */
195static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000196
pbrooke2eef172008-06-08 01:09:01 +0000197static void io_mem_init(void);
198
bellard33417e72003-08-10 21:47:01 +0000199/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000200CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
201CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000202void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000203static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000204static int io_mem_watch;
205#endif
bellard33417e72003-08-10 21:47:01 +0000206
bellard34865132003-10-05 14:28:56 +0000207/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200208#ifdef WIN32
209static const char *logfilename = "qemu.log";
210#else
blueswir1d9b630f2008-10-05 09:57:08 +0000211static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200212#endif
bellard34865132003-10-05 14:28:56 +0000213FILE *logfile;
214int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000215static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000216
bellarde3db7222005-01-26 22:00:47 +0000217/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000218#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000219static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000220#endif
bellarde3db7222005-01-26 22:00:47 +0000221static int tb_flush_count;
222static int tb_phys_invalidate_count;
223
bellard7cb69ca2008-05-10 10:55:51 +0000224#ifdef _WIN32
225static void map_exec(void *addr, long size)
226{
227 DWORD old_protect;
228 VirtualProtect(addr, size,
229 PAGE_EXECUTE_READWRITE, &old_protect);
230
231}
232#else
233static void map_exec(void *addr, long size)
234{
bellard43694152008-05-29 09:35:57 +0000235 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000236
bellard43694152008-05-29 09:35:57 +0000237 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000238 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000239 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000240
241 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000242 end += page_size - 1;
243 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000244
245 mprotect((void *)start, end - start,
246 PROT_READ | PROT_WRITE | PROT_EXEC);
247}
248#endif
249
bellardb346ff42003-06-15 20:05:50 +0000250static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000251{
bellard83fb7ad2004-07-05 21:25:26 +0000252 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000253 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000254#ifdef _WIN32
255 {
256 SYSTEM_INFO system_info;
257
258 GetSystemInfo(&system_info);
259 qemu_real_host_page_size = system_info.dwPageSize;
260 }
261#else
262 qemu_real_host_page_size = getpagesize();
263#endif
bellard83fb7ad2004-07-05 21:25:26 +0000264 if (qemu_host_page_size == 0)
265 qemu_host_page_size = qemu_real_host_page_size;
266 if (qemu_host_page_size < TARGET_PAGE_SIZE)
267 qemu_host_page_size = TARGET_PAGE_SIZE;
268 qemu_host_page_bits = 0;
269 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
270 qemu_host_page_bits++;
271 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000272
Paul Brook2e9a5712010-05-05 16:32:59 +0100273#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000274 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100275#ifdef HAVE_KINFO_GETVMMAP
276 struct kinfo_vmentry *freep;
277 int i, cnt;
278
279 freep = kinfo_getvmmap(getpid(), &cnt);
280 if (freep) {
281 mmap_lock();
282 for (i = 0; i < cnt; i++) {
283 unsigned long startaddr, endaddr;
284
285 startaddr = freep[i].kve_start;
286 endaddr = freep[i].kve_end;
287 if (h2g_valid(startaddr)) {
288 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
289
290 if (h2g_valid(endaddr)) {
291 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200292 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100293 } else {
294#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
295 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200296 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100297#endif
298 }
299 }
300 }
301 free(freep);
302 mmap_unlock();
303 }
304#else
balrog50a95692007-12-12 01:16:23 +0000305 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000306
pbrook07765902008-05-31 16:33:53 +0000307 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800308
Aurelien Jarnofd436902010-04-10 17:20:36 +0200309 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000310 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800311 mmap_lock();
312
balrog50a95692007-12-12 01:16:23 +0000313 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800314 unsigned long startaddr, endaddr;
315 int n;
316
317 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
318
319 if (n == 2 && h2g_valid(startaddr)) {
320 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
321
322 if (h2g_valid(endaddr)) {
323 endaddr = h2g(endaddr);
324 } else {
325 endaddr = ~0ul;
326 }
327 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000328 }
329 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800330
balrog50a95692007-12-12 01:16:23 +0000331 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800332 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000333 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100334#endif
balrog50a95692007-12-12 01:16:23 +0000335 }
336#endif
bellard54936002003-05-13 00:25:15 +0000337}
338
Paul Brook41c1b1c2010-03-12 16:54:58 +0000339static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000340{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000341 PageDesc *pd;
342 void **lp;
343 int i;
344
pbrook17e23772008-06-09 13:47:45 +0000345#if defined(CONFIG_USER_ONLY)
Paul Brook2e9a5712010-05-05 16:32:59 +0100346 /* We can't use qemu_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800347# define ALLOC(P, SIZE) \
348 do { \
349 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
350 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800351 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000352#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800353# define ALLOC(P, SIZE) \
354 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000355#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800356
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800357 /* Level 1. Always allocated. */
358 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
359
360 /* Level 2..N-1. */
361 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
362 void **p = *lp;
363
364 if (p == NULL) {
365 if (!alloc) {
366 return NULL;
367 }
368 ALLOC(p, sizeof(void *) * L2_SIZE);
369 *lp = p;
370 }
371
372 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000373 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800374
375 pd = *lp;
376 if (pd == NULL) {
377 if (!alloc) {
378 return NULL;
379 }
380 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
381 *lp = pd;
382 }
383
384#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800385
386 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000387}
388
Paul Brook41c1b1c2010-03-12 16:54:58 +0000389static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000390{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800391 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000392}
393
Paul Brook6d9a1302010-02-28 23:55:53 +0000394#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500395static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000396{
pbrooke3f4e2a2006-04-08 20:02:06 +0000397 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800398 void **lp;
399 int i;
bellard92e873b2004-05-21 14:52:29 +0000400
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800401 /* Level 1. Always allocated. */
402 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000403
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800404 /* Level 2..N-1. */
405 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
406 void **p = *lp;
407 if (p == NULL) {
408 if (!alloc) {
409 return NULL;
410 }
411 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
412 }
413 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000414 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800415
pbrooke3f4e2a2006-04-08 20:02:06 +0000416 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800417 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000418 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800419
420 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000421 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800422 }
423
424 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
425
pbrook67c4d232009-02-23 13:16:07 +0000426 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800427 pd[i].phys_offset = IO_MEM_UNASSIGNED;
428 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000429 }
bellard92e873b2004-05-21 14:52:29 +0000430 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800431
432 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000433}
434
Anthony Liguoric227f092009-10-01 16:12:16 -0500435static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000436{
bellard108c49b2005-07-24 12:55:09 +0000437 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000438}
439
Anthony Liguoric227f092009-10-01 16:12:16 -0500440static void tlb_protect_code(ram_addr_t ram_addr);
441static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000442 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000443#define mmap_lock() do { } while(0)
444#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000445#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000446
bellard43694152008-05-29 09:35:57 +0000447#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
448
449#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100450/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000451 user mode. It will change when a dedicated libc will be used */
452#define USE_STATIC_CODE_GEN_BUFFER
453#endif
454
455#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200456static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
457 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000458#endif
459
blueswir18fcd3692008-08-17 20:26:25 +0000460static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000461{
bellard43694152008-05-29 09:35:57 +0000462#ifdef USE_STATIC_CODE_GEN_BUFFER
463 code_gen_buffer = static_code_gen_buffer;
464 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
465 map_exec(code_gen_buffer, code_gen_buffer_size);
466#else
bellard26a5f132008-05-28 12:30:31 +0000467 code_gen_buffer_size = tb_size;
468 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000469#if defined(CONFIG_USER_ONLY)
470 /* in user mode, phys_ram_size is not meaningful */
471 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
472#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100473 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000474 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000475#endif
bellard26a5f132008-05-28 12:30:31 +0000476 }
477 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
478 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
479 /* The code gen buffer location may have constraints depending on
480 the host cpu and OS */
481#if defined(__linux__)
482 {
483 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000484 void *start = NULL;
485
bellard26a5f132008-05-28 12:30:31 +0000486 flags = MAP_PRIVATE | MAP_ANONYMOUS;
487#if defined(__x86_64__)
488 flags |= MAP_32BIT;
489 /* Cannot map more than that */
490 if (code_gen_buffer_size > (800 * 1024 * 1024))
491 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000492#elif defined(__sparc_v9__)
493 // Map the buffer below 2G, so we can use direct calls and branches
494 flags |= MAP_FIXED;
495 start = (void *) 0x60000000UL;
496 if (code_gen_buffer_size > (512 * 1024 * 1024))
497 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000498#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000499 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000500 flags |= MAP_FIXED;
501 start = (void *) 0x01000000UL;
502 if (code_gen_buffer_size > 16 * 1024 * 1024)
503 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700504#elif defined(__s390x__)
505 /* Map the buffer so that we can use direct calls and branches. */
506 /* We have a +- 4GB range on the branches; leave some slop. */
507 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
508 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
509 }
510 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000511#endif
blueswir1141ac462008-07-26 15:05:57 +0000512 code_gen_buffer = mmap(start, code_gen_buffer_size,
513 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000514 flags, -1, 0);
515 if (code_gen_buffer == MAP_FAILED) {
516 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
517 exit(1);
518 }
519 }
Bradcbb608a2010-12-20 21:25:40 -0500520#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
521 || defined(__DragonFly__) || defined(__OpenBSD__)
aliguori06e67a82008-09-27 15:32:41 +0000522 {
523 int flags;
524 void *addr = NULL;
525 flags = MAP_PRIVATE | MAP_ANONYMOUS;
526#if defined(__x86_64__)
527 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
528 * 0x40000000 is free */
529 flags |= MAP_FIXED;
530 addr = (void *)0x40000000;
531 /* Cannot map more than that */
532 if (code_gen_buffer_size > (800 * 1024 * 1024))
533 code_gen_buffer_size = (800 * 1024 * 1024);
534#endif
535 code_gen_buffer = mmap(addr, code_gen_buffer_size,
536 PROT_WRITE | PROT_READ | PROT_EXEC,
537 flags, -1, 0);
538 if (code_gen_buffer == MAP_FAILED) {
539 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
540 exit(1);
541 }
542 }
bellard26a5f132008-05-28 12:30:31 +0000543#else
544 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000545 map_exec(code_gen_buffer, code_gen_buffer_size);
546#endif
bellard43694152008-05-29 09:35:57 +0000547#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000548 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
549 code_gen_buffer_max_size = code_gen_buffer_size -
Aurelien Jarno239fda32010-06-03 19:29:31 +0200550 (TCG_MAX_OP_SIZE * OPC_MAX_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000551 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
552 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
553}
554
555/* Must be called before using the QEMU cpus. 'tb_size' is the size
556 (in bytes) allocated to the translation buffer. Zero means default
557 size. */
558void cpu_exec_init_all(unsigned long tb_size)
559{
bellard26a5f132008-05-28 12:30:31 +0000560 cpu_gen_init();
561 code_gen_alloc(tb_size);
562 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000563 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000564#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000565 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000566#endif
Richard Henderson9002ec72010-05-06 08:50:41 -0700567#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
568 /* There's no guest base to take into account, so go ahead and
569 initialize the prologue now. */
570 tcg_prologue_init(&tcg_ctx);
571#endif
bellard26a5f132008-05-28 12:30:31 +0000572}
573
pbrook9656f322008-07-01 20:01:19 +0000574#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
575
Juan Quintelae59fb372009-09-29 22:48:21 +0200576static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200577{
578 CPUState *env = opaque;
579
aurel323098dba2009-03-07 21:28:24 +0000580 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
581 version_id is increased. */
582 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000583 tlb_flush(env, 1);
584
585 return 0;
586}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200587
588static const VMStateDescription vmstate_cpu_common = {
589 .name = "cpu_common",
590 .version_id = 1,
591 .minimum_version_id = 1,
592 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200593 .post_load = cpu_common_post_load,
594 .fields = (VMStateField []) {
595 VMSTATE_UINT32(halted, CPUState),
596 VMSTATE_UINT32(interrupt_request, CPUState),
597 VMSTATE_END_OF_LIST()
598 }
599};
pbrook9656f322008-07-01 20:01:19 +0000600#endif
601
Glauber Costa950f1472009-06-09 12:15:18 -0400602CPUState *qemu_get_cpu(int cpu)
603{
604 CPUState *env = first_cpu;
605
606 while (env) {
607 if (env->cpu_index == cpu)
608 break;
609 env = env->next_cpu;
610 }
611
612 return env;
613}
614
bellard6a00d602005-11-21 23:25:50 +0000615void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000616{
bellard6a00d602005-11-21 23:25:50 +0000617 CPUState **penv;
618 int cpu_index;
619
pbrookc2764712009-03-07 15:24:59 +0000620#if defined(CONFIG_USER_ONLY)
621 cpu_list_lock();
622#endif
bellard6a00d602005-11-21 23:25:50 +0000623 env->next_cpu = NULL;
624 penv = &first_cpu;
625 cpu_index = 0;
626 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700627 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000628 cpu_index++;
629 }
630 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000631 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000632 QTAILQ_INIT(&env->breakpoints);
633 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000634 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000635#if defined(CONFIG_USER_ONLY)
636 cpu_list_unlock();
637#endif
pbrookb3c77242008-06-30 16:31:04 +0000638#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600639 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
640 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000641 cpu_save, cpu_load, env);
642#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000643}
644
bellard9fa3e852004-01-04 18:06:42 +0000645static inline void invalidate_page_bitmap(PageDesc *p)
646{
647 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000648 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000649 p->code_bitmap = NULL;
650 }
651 p->code_write_count = 0;
652}
653
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800654/* Set to NULL all the 'first_tb' fields in all PageDescs. */
655
656static void page_flush_tb_1 (int level, void **lp)
657{
658 int i;
659
660 if (*lp == NULL) {
661 return;
662 }
663 if (level == 0) {
664 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000665 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800666 pd[i].first_tb = NULL;
667 invalidate_page_bitmap(pd + i);
668 }
669 } else {
670 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000671 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800672 page_flush_tb_1 (level - 1, pp + i);
673 }
674 }
675}
676
bellardfd6ce8f2003-05-14 19:00:11 +0000677static void page_flush_tb(void)
678{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800679 int i;
680 for (i = 0; i < V_L1_SIZE; i++) {
681 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000682 }
683}
684
685/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000686/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000687void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000688{
bellard6a00d602005-11-21 23:25:50 +0000689 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000690#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000691 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
692 (unsigned long)(code_gen_ptr - code_gen_buffer),
693 nb_tbs, nb_tbs > 0 ?
694 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000695#endif
bellard26a5f132008-05-28 12:30:31 +0000696 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000697 cpu_abort(env1, "Internal error: code buffer overflow\n");
698
bellardfd6ce8f2003-05-14 19:00:11 +0000699 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000700
bellard6a00d602005-11-21 23:25:50 +0000701 for(env = first_cpu; env != NULL; env = env->next_cpu) {
702 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
703 }
bellard9fa3e852004-01-04 18:06:42 +0000704
bellard8a8a6082004-10-03 13:36:49 +0000705 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000706 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000707
bellardfd6ce8f2003-05-14 19:00:11 +0000708 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000709 /* XXX: flush processor icache at this point if cache flush is
710 expensive */
bellarde3db7222005-01-26 22:00:47 +0000711 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000712}
713
714#ifdef DEBUG_TB_CHECK
715
j_mayerbc98a7e2007-04-04 07:55:12 +0000716static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000717{
718 TranslationBlock *tb;
719 int i;
720 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000721 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
722 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000723 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
724 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000725 printf("ERROR invalidate: address=" TARGET_FMT_lx
726 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000727 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000728 }
729 }
730 }
731}
732
733/* verify that all the pages have correct rights for code */
734static void tb_page_check(void)
735{
736 TranslationBlock *tb;
737 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000738
pbrook99773bd2006-04-16 15:14:59 +0000739 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
740 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000741 flags1 = page_get_flags(tb->pc);
742 flags2 = page_get_flags(tb->pc + tb->size - 1);
743 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
744 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000745 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000746 }
747 }
748 }
749}
750
751#endif
752
753/* invalidate one TB */
754static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
755 int next_offset)
756{
757 TranslationBlock *tb1;
758 for(;;) {
759 tb1 = *ptb;
760 if (tb1 == tb) {
761 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
762 break;
763 }
764 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
765 }
766}
767
bellard9fa3e852004-01-04 18:06:42 +0000768static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
769{
770 TranslationBlock *tb1;
771 unsigned int n1;
772
773 for(;;) {
774 tb1 = *ptb;
775 n1 = (long)tb1 & 3;
776 tb1 = (TranslationBlock *)((long)tb1 & ~3);
777 if (tb1 == tb) {
778 *ptb = tb1->page_next[n1];
779 break;
780 }
781 ptb = &tb1->page_next[n1];
782 }
783}
784
bellardd4e81642003-05-25 16:46:15 +0000785static inline void tb_jmp_remove(TranslationBlock *tb, int n)
786{
787 TranslationBlock *tb1, **ptb;
788 unsigned int n1;
789
790 ptb = &tb->jmp_next[n];
791 tb1 = *ptb;
792 if (tb1) {
793 /* find tb(n) in circular list */
794 for(;;) {
795 tb1 = *ptb;
796 n1 = (long)tb1 & 3;
797 tb1 = (TranslationBlock *)((long)tb1 & ~3);
798 if (n1 == n && tb1 == tb)
799 break;
800 if (n1 == 2) {
801 ptb = &tb1->jmp_first;
802 } else {
803 ptb = &tb1->jmp_next[n1];
804 }
805 }
806 /* now we can suppress tb(n) from the list */
807 *ptb = tb->jmp_next[n];
808
809 tb->jmp_next[n] = NULL;
810 }
811}
812
813/* reset the jump entry 'n' of a TB so that it is not chained to
814 another TB */
815static inline void tb_reset_jump(TranslationBlock *tb, int n)
816{
817 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
818}
819
Paul Brook41c1b1c2010-03-12 16:54:58 +0000820void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000821{
bellard6a00d602005-11-21 23:25:50 +0000822 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000823 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000824 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000825 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000826 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000827
bellard9fa3e852004-01-04 18:06:42 +0000828 /* remove the TB from the hash list */
829 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
830 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000831 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000832 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000833
bellard9fa3e852004-01-04 18:06:42 +0000834 /* remove the TB from the page list */
835 if (tb->page_addr[0] != page_addr) {
836 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
837 tb_page_remove(&p->first_tb, tb);
838 invalidate_page_bitmap(p);
839 }
840 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
841 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
842 tb_page_remove(&p->first_tb, tb);
843 invalidate_page_bitmap(p);
844 }
845
bellard8a40a182005-11-20 10:35:40 +0000846 tb_invalidated_flag = 1;
847
848 /* remove the TB from the hash list */
849 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000850 for(env = first_cpu; env != NULL; env = env->next_cpu) {
851 if (env->tb_jmp_cache[h] == tb)
852 env->tb_jmp_cache[h] = NULL;
853 }
bellard8a40a182005-11-20 10:35:40 +0000854
855 /* suppress this TB from the two jump lists */
856 tb_jmp_remove(tb, 0);
857 tb_jmp_remove(tb, 1);
858
859 /* suppress any remaining jumps to this TB */
860 tb1 = tb->jmp_first;
861 for(;;) {
862 n1 = (long)tb1 & 3;
863 if (n1 == 2)
864 break;
865 tb1 = (TranslationBlock *)((long)tb1 & ~3);
866 tb2 = tb1->jmp_next[n1];
867 tb_reset_jump(tb1, n1);
868 tb1->jmp_next[n1] = NULL;
869 tb1 = tb2;
870 }
871 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
872
bellarde3db7222005-01-26 22:00:47 +0000873 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000874}
875
876static inline void set_bits(uint8_t *tab, int start, int len)
877{
878 int end, mask, end1;
879
880 end = start + len;
881 tab += start >> 3;
882 mask = 0xff << (start & 7);
883 if ((start & ~7) == (end & ~7)) {
884 if (start < end) {
885 mask &= ~(0xff << (end & 7));
886 *tab |= mask;
887 }
888 } else {
889 *tab++ |= mask;
890 start = (start + 8) & ~7;
891 end1 = end & ~7;
892 while (start < end1) {
893 *tab++ = 0xff;
894 start += 8;
895 }
896 if (start < end) {
897 mask = ~(0xff << (end & 7));
898 *tab |= mask;
899 }
900 }
901}
902
903static void build_page_bitmap(PageDesc *p)
904{
905 int n, tb_start, tb_end;
906 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000907
pbrookb2a70812008-06-09 13:57:23 +0000908 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000909
910 tb = p->first_tb;
911 while (tb != NULL) {
912 n = (long)tb & 3;
913 tb = (TranslationBlock *)((long)tb & ~3);
914 /* NOTE: this is subtle as a TB may span two physical pages */
915 if (n == 0) {
916 /* NOTE: tb_end may be after the end of the page, but
917 it is not a problem */
918 tb_start = tb->pc & ~TARGET_PAGE_MASK;
919 tb_end = tb_start + tb->size;
920 if (tb_end > TARGET_PAGE_SIZE)
921 tb_end = TARGET_PAGE_SIZE;
922 } else {
923 tb_start = 0;
924 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
925 }
926 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
927 tb = tb->page_next[n];
928 }
929}
930
pbrook2e70f6e2008-06-29 01:03:05 +0000931TranslationBlock *tb_gen_code(CPUState *env,
932 target_ulong pc, target_ulong cs_base,
933 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000934{
935 TranslationBlock *tb;
936 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000937 tb_page_addr_t phys_pc, phys_page2;
938 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000939 int code_gen_size;
940
Paul Brook41c1b1c2010-03-12 16:54:58 +0000941 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000942 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000943 if (!tb) {
944 /* flush must be done */
945 tb_flush(env);
946 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000947 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000948 /* Don't forget to invalidate previous TB info. */
949 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000950 }
951 tc_ptr = code_gen_ptr;
952 tb->tc_ptr = tc_ptr;
953 tb->cs_base = cs_base;
954 tb->flags = flags;
955 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000956 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000957 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000958
bellardd720b932004-04-25 17:57:43 +0000959 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000960 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000961 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000962 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000963 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000964 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000965 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000966 return tb;
bellardd720b932004-04-25 17:57:43 +0000967}
ths3b46e622007-09-17 08:09:54 +0000968
bellard9fa3e852004-01-04 18:06:42 +0000969/* invalidate all TBs which intersect with the target physical page
970 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000971 the same physical page. 'is_cpu_write_access' should be true if called
972 from a real cpu write access: the virtual CPU will exit the current
973 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000974void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000975 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000976{
aliguori6b917542008-11-18 19:46:41 +0000977 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000978 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000979 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000980 PageDesc *p;
981 int n;
982#ifdef TARGET_HAS_PRECISE_SMC
983 int current_tb_not_found = is_cpu_write_access;
984 TranslationBlock *current_tb = NULL;
985 int current_tb_modified = 0;
986 target_ulong current_pc = 0;
987 target_ulong current_cs_base = 0;
988 int current_flags = 0;
989#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000990
991 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000992 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000993 return;
ths5fafdf22007-09-16 21:08:06 +0000994 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000995 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
996 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000997 /* build code bitmap */
998 build_page_bitmap(p);
999 }
1000
1001 /* we remove all the TBs in the range [start, end[ */
1002 /* XXX: see if in some cases it could be faster to invalidate all the code */
1003 tb = p->first_tb;
1004 while (tb != NULL) {
1005 n = (long)tb & 3;
1006 tb = (TranslationBlock *)((long)tb & ~3);
1007 tb_next = tb->page_next[n];
1008 /* NOTE: this is subtle as a TB may span two physical pages */
1009 if (n == 0) {
1010 /* NOTE: tb_end may be after the end of the page, but
1011 it is not a problem */
1012 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1013 tb_end = tb_start + tb->size;
1014 } else {
1015 tb_start = tb->page_addr[1];
1016 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1017 }
1018 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001019#ifdef TARGET_HAS_PRECISE_SMC
1020 if (current_tb_not_found) {
1021 current_tb_not_found = 0;
1022 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001023 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001024 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001025 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001026 }
1027 }
1028 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001029 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001030 /* If we are modifying the current TB, we must stop
1031 its execution. We could be more precise by checking
1032 that the modification is after the current PC, but it
1033 would require a specialized function to partially
1034 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001035
bellardd720b932004-04-25 17:57:43 +00001036 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001037 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001038 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001039 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1040 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001041 }
1042#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001043 /* we need to do that to handle the case where a signal
1044 occurs while doing tb_phys_invalidate() */
1045 saved_tb = NULL;
1046 if (env) {
1047 saved_tb = env->current_tb;
1048 env->current_tb = NULL;
1049 }
bellard9fa3e852004-01-04 18:06:42 +00001050 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001051 if (env) {
1052 env->current_tb = saved_tb;
1053 if (env->interrupt_request && env->current_tb)
1054 cpu_interrupt(env, env->interrupt_request);
1055 }
bellard9fa3e852004-01-04 18:06:42 +00001056 }
1057 tb = tb_next;
1058 }
1059#if !defined(CONFIG_USER_ONLY)
1060 /* if no code remaining, no need to continue to use slow writes */
1061 if (!p->first_tb) {
1062 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001063 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001064 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001065 }
1066 }
1067#endif
1068#ifdef TARGET_HAS_PRECISE_SMC
1069 if (current_tb_modified) {
1070 /* we generate a block containing just the instruction
1071 modifying the memory. It will ensure that it cannot modify
1072 itself */
bellardea1c1802004-06-14 18:56:36 +00001073 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001074 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001075 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001076 }
1077#endif
1078}
1079
1080/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001081static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001082{
1083 PageDesc *p;
1084 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001085#if 0
bellarda4193c82004-06-03 14:01:43 +00001086 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001087 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1088 cpu_single_env->mem_io_vaddr, len,
1089 cpu_single_env->eip,
1090 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001091 }
1092#endif
bellard9fa3e852004-01-04 18:06:42 +00001093 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001094 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001095 return;
1096 if (p->code_bitmap) {
1097 offset = start & ~TARGET_PAGE_MASK;
1098 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1099 if (b & ((1 << len) - 1))
1100 goto do_invalidate;
1101 } else {
1102 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001103 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001104 }
1105}
1106
bellard9fa3e852004-01-04 18:06:42 +00001107#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001108static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001109 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001110{
aliguori6b917542008-11-18 19:46:41 +00001111 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001112 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001113 int n;
bellardd720b932004-04-25 17:57:43 +00001114#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001115 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001116 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001117 int current_tb_modified = 0;
1118 target_ulong current_pc = 0;
1119 target_ulong current_cs_base = 0;
1120 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001121#endif
bellard9fa3e852004-01-04 18:06:42 +00001122
1123 addr &= TARGET_PAGE_MASK;
1124 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001125 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001126 return;
1127 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001128#ifdef TARGET_HAS_PRECISE_SMC
1129 if (tb && pc != 0) {
1130 current_tb = tb_find_pc(pc);
1131 }
1132#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001133 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001134 n = (long)tb & 3;
1135 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001136#ifdef TARGET_HAS_PRECISE_SMC
1137 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001138 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001139 /* If we are modifying the current TB, we must stop
1140 its execution. We could be more precise by checking
1141 that the modification is after the current PC, but it
1142 would require a specialized function to partially
1143 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001144
bellardd720b932004-04-25 17:57:43 +00001145 current_tb_modified = 1;
1146 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001147 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1148 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001149 }
1150#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001151 tb_phys_invalidate(tb, addr);
1152 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001153 }
1154 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001155#ifdef TARGET_HAS_PRECISE_SMC
1156 if (current_tb_modified) {
1157 /* we generate a block containing just the instruction
1158 modifying the memory. It will ensure that it cannot modify
1159 itself */
bellardea1c1802004-06-14 18:56:36 +00001160 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001161 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001162 cpu_resume_from_signal(env, puc);
1163 }
1164#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001165}
bellard9fa3e852004-01-04 18:06:42 +00001166#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001167
1168/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001169static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001170 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001171{
1172 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001173 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001174
bellard9fa3e852004-01-04 18:06:42 +00001175 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001176 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001177 tb->page_next[n] = p->first_tb;
1178 last_first_tb = p->first_tb;
1179 p->first_tb = (TranslationBlock *)((long)tb | n);
1180 invalidate_page_bitmap(p);
1181
bellard107db442004-06-22 18:48:46 +00001182#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001183
bellard9fa3e852004-01-04 18:06:42 +00001184#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001185 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001186 target_ulong addr;
1187 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001188 int prot;
1189
bellardfd6ce8f2003-05-14 19:00:11 +00001190 /* force the host page as non writable (writes will have a
1191 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001192 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001193 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001194 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1195 addr += TARGET_PAGE_SIZE) {
1196
1197 p2 = page_find (addr >> TARGET_PAGE_BITS);
1198 if (!p2)
1199 continue;
1200 prot |= p2->flags;
1201 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001202 }
ths5fafdf22007-09-16 21:08:06 +00001203 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001204 (prot & PAGE_BITS) & ~PAGE_WRITE);
1205#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001206 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001207 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001208#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001209 }
bellard9fa3e852004-01-04 18:06:42 +00001210#else
1211 /* if some code is already present, then the pages are already
1212 protected. So we handle the case where only the first TB is
1213 allocated in a physical page */
1214 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001215 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001216 }
1217#endif
bellardd720b932004-04-25 17:57:43 +00001218
1219#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001220}
1221
1222/* Allocate a new translation block. Flush the translation buffer if
1223 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001224TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001225{
1226 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001227
bellard26a5f132008-05-28 12:30:31 +00001228 if (nb_tbs >= code_gen_max_blocks ||
1229 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001230 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001231 tb = &tbs[nb_tbs++];
1232 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001233 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001234 return tb;
1235}
1236
pbrook2e70f6e2008-06-29 01:03:05 +00001237void tb_free(TranslationBlock *tb)
1238{
thsbf20dc02008-06-30 17:22:19 +00001239 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001240 Ignore the hard cases and just back up if this TB happens to
1241 be the last one generated. */
1242 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1243 code_gen_ptr = tb->tc_ptr;
1244 nb_tbs--;
1245 }
1246}
1247
bellard9fa3e852004-01-04 18:06:42 +00001248/* add a new TB and link it to the physical page tables. phys_page2 is
1249 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001250void tb_link_page(TranslationBlock *tb,
1251 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001252{
bellard9fa3e852004-01-04 18:06:42 +00001253 unsigned int h;
1254 TranslationBlock **ptb;
1255
pbrookc8a706f2008-06-02 16:16:42 +00001256 /* Grab the mmap lock to stop another thread invalidating this TB
1257 before we are done. */
1258 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001259 /* add in the physical hash table */
1260 h = tb_phys_hash_func(phys_pc);
1261 ptb = &tb_phys_hash[h];
1262 tb->phys_hash_next = *ptb;
1263 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001264
1265 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001266 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1267 if (phys_page2 != -1)
1268 tb_alloc_page(tb, 1, phys_page2);
1269 else
1270 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001271
bellardd4e81642003-05-25 16:46:15 +00001272 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1273 tb->jmp_next[0] = NULL;
1274 tb->jmp_next[1] = NULL;
1275
1276 /* init original jump addresses */
1277 if (tb->tb_next_offset[0] != 0xffff)
1278 tb_reset_jump(tb, 0);
1279 if (tb->tb_next_offset[1] != 0xffff)
1280 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001281
1282#ifdef DEBUG_TB_CHECK
1283 tb_page_check();
1284#endif
pbrookc8a706f2008-06-02 16:16:42 +00001285 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001286}
1287
bellarda513fe12003-05-27 23:29:48 +00001288/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1289 tb[1].tc_ptr. Return NULL if not found */
1290TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1291{
1292 int m_min, m_max, m;
1293 unsigned long v;
1294 TranslationBlock *tb;
1295
1296 if (nb_tbs <= 0)
1297 return NULL;
1298 if (tc_ptr < (unsigned long)code_gen_buffer ||
1299 tc_ptr >= (unsigned long)code_gen_ptr)
1300 return NULL;
1301 /* binary search (cf Knuth) */
1302 m_min = 0;
1303 m_max = nb_tbs - 1;
1304 while (m_min <= m_max) {
1305 m = (m_min + m_max) >> 1;
1306 tb = &tbs[m];
1307 v = (unsigned long)tb->tc_ptr;
1308 if (v == tc_ptr)
1309 return tb;
1310 else if (tc_ptr < v) {
1311 m_max = m - 1;
1312 } else {
1313 m_min = m + 1;
1314 }
ths5fafdf22007-09-16 21:08:06 +00001315 }
bellarda513fe12003-05-27 23:29:48 +00001316 return &tbs[m_max];
1317}
bellard75012672003-06-21 13:11:07 +00001318
bellardea041c02003-06-25 16:16:50 +00001319static void tb_reset_jump_recursive(TranslationBlock *tb);
1320
1321static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1322{
1323 TranslationBlock *tb1, *tb_next, **ptb;
1324 unsigned int n1;
1325
1326 tb1 = tb->jmp_next[n];
1327 if (tb1 != NULL) {
1328 /* find head of list */
1329 for(;;) {
1330 n1 = (long)tb1 & 3;
1331 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1332 if (n1 == 2)
1333 break;
1334 tb1 = tb1->jmp_next[n1];
1335 }
1336 /* we are now sure now that tb jumps to tb1 */
1337 tb_next = tb1;
1338
1339 /* remove tb from the jmp_first list */
1340 ptb = &tb_next->jmp_first;
1341 for(;;) {
1342 tb1 = *ptb;
1343 n1 = (long)tb1 & 3;
1344 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1345 if (n1 == n && tb1 == tb)
1346 break;
1347 ptb = &tb1->jmp_next[n1];
1348 }
1349 *ptb = tb->jmp_next[n];
1350 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001351
bellardea041c02003-06-25 16:16:50 +00001352 /* suppress the jump to next tb in generated code */
1353 tb_reset_jump(tb, n);
1354
bellard01243112004-01-04 15:48:17 +00001355 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001356 tb_reset_jump_recursive(tb_next);
1357 }
1358}
1359
1360static void tb_reset_jump_recursive(TranslationBlock *tb)
1361{
1362 tb_reset_jump_recursive2(tb, 0);
1363 tb_reset_jump_recursive2(tb, 1);
1364}
1365
bellard1fddef42005-04-17 19:16:13 +00001366#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001367#if defined(CONFIG_USER_ONLY)
1368static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1369{
1370 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1371}
1372#else
bellardd720b932004-04-25 17:57:43 +00001373static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1374{
Anthony Liguoric227f092009-10-01 16:12:16 -05001375 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001376 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001377 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001378 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001379
pbrookc2f07f82006-04-08 17:14:56 +00001380 addr = cpu_get_phys_page_debug(env, pc);
1381 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1382 if (!p) {
1383 pd = IO_MEM_UNASSIGNED;
1384 } else {
1385 pd = p->phys_offset;
1386 }
1387 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001388 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001389}
bellardc27004e2005-01-03 23:35:10 +00001390#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001391#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001392
Paul Brookc527ee82010-03-01 03:31:14 +00001393#if defined(CONFIG_USER_ONLY)
1394void cpu_watchpoint_remove_all(CPUState *env, int mask)
1395
1396{
1397}
1398
1399int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1400 int flags, CPUWatchpoint **watchpoint)
1401{
1402 return -ENOSYS;
1403}
1404#else
pbrook6658ffb2007-03-16 23:58:11 +00001405/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001406int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1407 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001408{
aliguorib4051332008-11-18 20:14:20 +00001409 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001410 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001411
aliguorib4051332008-11-18 20:14:20 +00001412 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1413 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1414 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1415 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1416 return -EINVAL;
1417 }
aliguoria1d1bb32008-11-18 20:07:32 +00001418 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001419
aliguoria1d1bb32008-11-18 20:07:32 +00001420 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001421 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001422 wp->flags = flags;
1423
aliguori2dc9f412008-11-18 20:56:59 +00001424 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001425 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001426 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001427 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001428 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001429
pbrook6658ffb2007-03-16 23:58:11 +00001430 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001431
1432 if (watchpoint)
1433 *watchpoint = wp;
1434 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001435}
1436
aliguoria1d1bb32008-11-18 20:07:32 +00001437/* Remove a specific watchpoint. */
1438int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1439 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001440{
aliguorib4051332008-11-18 20:14:20 +00001441 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001442 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001443
Blue Swirl72cf2d42009-09-12 07:36:22 +00001444 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001445 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001446 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001447 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001448 return 0;
1449 }
1450 }
aliguoria1d1bb32008-11-18 20:07:32 +00001451 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001452}
1453
aliguoria1d1bb32008-11-18 20:07:32 +00001454/* Remove a specific watchpoint by reference. */
1455void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1456{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001457 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001458
aliguoria1d1bb32008-11-18 20:07:32 +00001459 tlb_flush_page(env, watchpoint->vaddr);
1460
1461 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001462}
1463
aliguoria1d1bb32008-11-18 20:07:32 +00001464/* Remove all matching watchpoints. */
1465void cpu_watchpoint_remove_all(CPUState *env, int mask)
1466{
aliguoric0ce9982008-11-25 22:13:57 +00001467 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001468
Blue Swirl72cf2d42009-09-12 07:36:22 +00001469 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001470 if (wp->flags & mask)
1471 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001472 }
aliguoria1d1bb32008-11-18 20:07:32 +00001473}
Paul Brookc527ee82010-03-01 03:31:14 +00001474#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001475
1476/* Add a breakpoint. */
1477int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1478 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001479{
bellard1fddef42005-04-17 19:16:13 +00001480#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001481 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001482
aliguoria1d1bb32008-11-18 20:07:32 +00001483 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001484
1485 bp->pc = pc;
1486 bp->flags = flags;
1487
aliguori2dc9f412008-11-18 20:56:59 +00001488 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001489 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001490 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001491 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001492 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001493
1494 breakpoint_invalidate(env, pc);
1495
1496 if (breakpoint)
1497 *breakpoint = bp;
1498 return 0;
1499#else
1500 return -ENOSYS;
1501#endif
1502}
1503
1504/* Remove a specific breakpoint. */
1505int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1506{
1507#if defined(TARGET_HAS_ICE)
1508 CPUBreakpoint *bp;
1509
Blue Swirl72cf2d42009-09-12 07:36:22 +00001510 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001511 if (bp->pc == pc && bp->flags == flags) {
1512 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001513 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001514 }
bellard4c3a88a2003-07-26 12:06:08 +00001515 }
aliguoria1d1bb32008-11-18 20:07:32 +00001516 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001517#else
aliguoria1d1bb32008-11-18 20:07:32 +00001518 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001519#endif
1520}
1521
aliguoria1d1bb32008-11-18 20:07:32 +00001522/* Remove a specific breakpoint by reference. */
1523void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001524{
bellard1fddef42005-04-17 19:16:13 +00001525#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001526 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001527
aliguoria1d1bb32008-11-18 20:07:32 +00001528 breakpoint_invalidate(env, breakpoint->pc);
1529
1530 qemu_free(breakpoint);
1531#endif
1532}
1533
1534/* Remove all matching breakpoints. */
1535void cpu_breakpoint_remove_all(CPUState *env, int mask)
1536{
1537#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001538 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001539
Blue Swirl72cf2d42009-09-12 07:36:22 +00001540 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001541 if (bp->flags & mask)
1542 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001543 }
bellard4c3a88a2003-07-26 12:06:08 +00001544#endif
1545}
1546
bellardc33a3462003-07-29 20:50:33 +00001547/* enable or disable single step mode. EXCP_DEBUG is returned by the
1548 CPU loop after each instruction */
1549void cpu_single_step(CPUState *env, int enabled)
1550{
bellard1fddef42005-04-17 19:16:13 +00001551#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001552 if (env->singlestep_enabled != enabled) {
1553 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001554 if (kvm_enabled())
1555 kvm_update_guest_debug(env, 0);
1556 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001557 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001558 /* XXX: only flush what is necessary */
1559 tb_flush(env);
1560 }
bellardc33a3462003-07-29 20:50:33 +00001561 }
1562#endif
1563}
1564
bellard34865132003-10-05 14:28:56 +00001565/* enable or disable low levels log */
1566void cpu_set_log(int log_flags)
1567{
1568 loglevel = log_flags;
1569 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001570 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001571 if (!logfile) {
1572 perror(logfilename);
1573 _exit(1);
1574 }
bellard9fa3e852004-01-04 18:06:42 +00001575#if !defined(CONFIG_SOFTMMU)
1576 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1577 {
blueswir1b55266b2008-09-20 08:07:15 +00001578 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001579 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1580 }
Filip Navarabf65f532009-07-27 10:02:04 -05001581#elif !defined(_WIN32)
1582 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001583 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001584#endif
pbrooke735b912007-06-30 13:53:24 +00001585 log_append = 1;
1586 }
1587 if (!loglevel && logfile) {
1588 fclose(logfile);
1589 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001590 }
1591}
1592
1593void cpu_set_log_filename(const char *filename)
1594{
1595 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001596 if (logfile) {
1597 fclose(logfile);
1598 logfile = NULL;
1599 }
1600 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001601}
bellardc33a3462003-07-29 20:50:33 +00001602
aurel323098dba2009-03-07 21:28:24 +00001603static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001604{
pbrookd5975362008-06-07 20:50:51 +00001605 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1606 problem and hope the cpu will stop of its own accord. For userspace
1607 emulation this often isn't actually as bad as it sounds. Often
1608 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001609 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001610 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001611
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001612 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001613 tb = env->current_tb;
1614 /* if the cpu is currently executing code, we must unlink it and
1615 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001616 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001617 env->current_tb = NULL;
1618 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001619 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001620 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001621}
1622
1623/* mask must never be zero, except for A20 change call */
1624void cpu_interrupt(CPUState *env, int mask)
1625{
1626 int old_mask;
1627
1628 old_mask = env->interrupt_request;
1629 env->interrupt_request |= mask;
1630
aliguori8edac962009-04-24 18:03:45 +00001631#ifndef CONFIG_USER_ONLY
1632 /*
1633 * If called from iothread context, wake the target cpu in
1634 * case its halted.
1635 */
1636 if (!qemu_cpu_self(env)) {
1637 qemu_cpu_kick(env);
1638 return;
1639 }
1640#endif
1641
pbrook2e70f6e2008-06-29 01:03:05 +00001642 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001643 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001644#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001645 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001646 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001647 cpu_abort(env, "Raised interrupt while not in I/O function");
1648 }
1649#endif
1650 } else {
aurel323098dba2009-03-07 21:28:24 +00001651 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001652 }
1653}
1654
bellardb54ad042004-05-20 13:42:52 +00001655void cpu_reset_interrupt(CPUState *env, int mask)
1656{
1657 env->interrupt_request &= ~mask;
1658}
1659
aurel323098dba2009-03-07 21:28:24 +00001660void cpu_exit(CPUState *env)
1661{
1662 env->exit_request = 1;
1663 cpu_unlink_tb(env);
1664}
1665
blueswir1c7cd6a32008-10-02 18:27:46 +00001666const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001667 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001668 "show generated host assembly code for each compiled TB" },
1669 { CPU_LOG_TB_IN_ASM, "in_asm",
1670 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001671 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001672 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001673 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001674 "show micro ops "
1675#ifdef TARGET_I386
1676 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001677#endif
blueswir1e01a1152008-03-14 17:37:11 +00001678 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001679 { CPU_LOG_INT, "int",
1680 "show interrupts/exceptions in short format" },
1681 { CPU_LOG_EXEC, "exec",
1682 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001683 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001684 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001685#ifdef TARGET_I386
1686 { CPU_LOG_PCALL, "pcall",
1687 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001688 { CPU_LOG_RESET, "cpu_reset",
1689 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001690#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001691#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001692 { CPU_LOG_IOPORT, "ioport",
1693 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001694#endif
bellardf193c792004-03-21 17:06:25 +00001695 { 0, NULL, NULL },
1696};
1697
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001698#ifndef CONFIG_USER_ONLY
1699static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1700 = QLIST_HEAD_INITIALIZER(memory_client_list);
1701
1702static void cpu_notify_set_memory(target_phys_addr_t start_addr,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001703 ram_addr_t size,
1704 ram_addr_t phys_offset)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001705{
1706 CPUPhysMemoryClient *client;
1707 QLIST_FOREACH(client, &memory_client_list, list) {
1708 client->set_memory(client, start_addr, size, phys_offset);
1709 }
1710}
1711
1712static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001713 target_phys_addr_t end)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001714{
1715 CPUPhysMemoryClient *client;
1716 QLIST_FOREACH(client, &memory_client_list, list) {
1717 int r = client->sync_dirty_bitmap(client, start, end);
1718 if (r < 0)
1719 return r;
1720 }
1721 return 0;
1722}
1723
1724static int cpu_notify_migration_log(int enable)
1725{
1726 CPUPhysMemoryClient *client;
1727 QLIST_FOREACH(client, &memory_client_list, list) {
1728 int r = client->migration_log(client, enable);
1729 if (r < 0)
1730 return r;
1731 }
1732 return 0;
1733}
1734
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001735static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1736 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001737{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001738 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001739
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001740 if (*lp == NULL) {
1741 return;
1742 }
1743 if (level == 0) {
1744 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001745 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001746 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1747 client->set_memory(client, pd[i].region_offset,
1748 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001749 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001750 }
1751 } else {
1752 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001753 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001754 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001755 }
1756 }
1757}
1758
1759static void phys_page_for_each(CPUPhysMemoryClient *client)
1760{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001761 int i;
1762 for (i = 0; i < P_L1_SIZE; ++i) {
1763 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1764 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001765 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001766}
1767
1768void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1769{
1770 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1771 phys_page_for_each(client);
1772}
1773
1774void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1775{
1776 QLIST_REMOVE(client, list);
1777}
1778#endif
1779
bellardf193c792004-03-21 17:06:25 +00001780static int cmp1(const char *s1, int n, const char *s2)
1781{
1782 if (strlen(s2) != n)
1783 return 0;
1784 return memcmp(s1, s2, n) == 0;
1785}
ths3b46e622007-09-17 08:09:54 +00001786
bellardf193c792004-03-21 17:06:25 +00001787/* takes a comma separated list of log masks. Return 0 if error. */
1788int cpu_str_to_log_mask(const char *str)
1789{
blueswir1c7cd6a32008-10-02 18:27:46 +00001790 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001791 int mask;
1792 const char *p, *p1;
1793
1794 p = str;
1795 mask = 0;
1796 for(;;) {
1797 p1 = strchr(p, ',');
1798 if (!p1)
1799 p1 = p + strlen(p);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001800 if(cmp1(p,p1-p,"all")) {
1801 for(item = cpu_log_items; item->mask != 0; item++) {
1802 mask |= item->mask;
1803 }
1804 } else {
1805 for(item = cpu_log_items; item->mask != 0; item++) {
1806 if (cmp1(p, p1 - p, item->name))
1807 goto found;
1808 }
1809 return 0;
bellardf193c792004-03-21 17:06:25 +00001810 }
bellardf193c792004-03-21 17:06:25 +00001811 found:
1812 mask |= item->mask;
1813 if (*p1 != ',')
1814 break;
1815 p = p1 + 1;
1816 }
1817 return mask;
1818}
bellardea041c02003-06-25 16:16:50 +00001819
bellard75012672003-06-21 13:11:07 +00001820void cpu_abort(CPUState *env, const char *fmt, ...)
1821{
1822 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001823 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001824
1825 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001826 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001827 fprintf(stderr, "qemu: fatal: ");
1828 vfprintf(stderr, fmt, ap);
1829 fprintf(stderr, "\n");
1830#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001831 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1832#else
1833 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001834#endif
aliguori93fcfe32009-01-15 22:34:14 +00001835 if (qemu_log_enabled()) {
1836 qemu_log("qemu: fatal: ");
1837 qemu_log_vprintf(fmt, ap2);
1838 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001839#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001840 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001841#else
aliguori93fcfe32009-01-15 22:34:14 +00001842 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001843#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001844 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001845 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001846 }
pbrook493ae1f2007-11-23 16:53:59 +00001847 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001848 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001849#if defined(CONFIG_USER_ONLY)
1850 {
1851 struct sigaction act;
1852 sigfillset(&act.sa_mask);
1853 act.sa_handler = SIG_DFL;
1854 sigaction(SIGABRT, &act, NULL);
1855 }
1856#endif
bellard75012672003-06-21 13:11:07 +00001857 abort();
1858}
1859
thsc5be9f02007-02-28 20:20:53 +00001860CPUState *cpu_copy(CPUState *env)
1861{
ths01ba9812007-12-09 02:22:57 +00001862 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001863 CPUState *next_cpu = new_env->next_cpu;
1864 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001865#if defined(TARGET_HAS_ICE)
1866 CPUBreakpoint *bp;
1867 CPUWatchpoint *wp;
1868#endif
1869
thsc5be9f02007-02-28 20:20:53 +00001870 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001871
1872 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001873 new_env->next_cpu = next_cpu;
1874 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001875
1876 /* Clone all break/watchpoints.
1877 Note: Once we support ptrace with hw-debug register access, make sure
1878 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001879 QTAILQ_INIT(&env->breakpoints);
1880 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001881#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001882 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001883 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1884 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001885 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001886 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1887 wp->flags, NULL);
1888 }
1889#endif
1890
thsc5be9f02007-02-28 20:20:53 +00001891 return new_env;
1892}
1893
bellard01243112004-01-04 15:48:17 +00001894#if !defined(CONFIG_USER_ONLY)
1895
edgar_igl5c751e92008-05-06 08:44:21 +00001896static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1897{
1898 unsigned int i;
1899
1900 /* Discard jump cache entries for any tb which might potentially
1901 overlap the flushed page. */
1902 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1903 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001904 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001905
1906 i = tb_jmp_cache_hash_page(addr);
1907 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001908 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001909}
1910
Igor Kovalenko08738982009-07-12 02:15:40 +04001911static CPUTLBEntry s_cputlb_empty_entry = {
1912 .addr_read = -1,
1913 .addr_write = -1,
1914 .addr_code = -1,
1915 .addend = -1,
1916};
1917
bellardee8b7022004-02-03 23:35:10 +00001918/* NOTE: if flush_global is true, also flush global entries (not
1919 implemented yet) */
1920void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001921{
bellard33417e72003-08-10 21:47:01 +00001922 int i;
bellard01243112004-01-04 15:48:17 +00001923
bellard9fa3e852004-01-04 18:06:42 +00001924#if defined(DEBUG_TLB)
1925 printf("tlb_flush:\n");
1926#endif
bellard01243112004-01-04 15:48:17 +00001927 /* must reset current TB so that interrupts cannot modify the
1928 links while we are modifying them */
1929 env->current_tb = NULL;
1930
bellard33417e72003-08-10 21:47:01 +00001931 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001932 int mmu_idx;
1933 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001934 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001935 }
bellard33417e72003-08-10 21:47:01 +00001936 }
bellard9fa3e852004-01-04 18:06:42 +00001937
bellard8a40a182005-11-20 10:35:40 +00001938 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001939
Paul Brookd4c430a2010-03-17 02:14:28 +00001940 env->tlb_flush_addr = -1;
1941 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001942 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001943}
1944
bellard274da6b2004-05-20 21:56:27 +00001945static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001946{
ths5fafdf22007-09-16 21:08:06 +00001947 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001948 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001949 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001950 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001951 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001952 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001953 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001954 }
bellard61382a52003-10-27 21:22:23 +00001955}
1956
bellard2e126692004-04-25 21:28:44 +00001957void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001958{
bellard8a40a182005-11-20 10:35:40 +00001959 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001960 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001961
bellard9fa3e852004-01-04 18:06:42 +00001962#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001963 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001964#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001965 /* Check if we need to flush due to large pages. */
1966 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1967#if defined(DEBUG_TLB)
1968 printf("tlb_flush_page: forced full flush ("
1969 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
1970 env->tlb_flush_addr, env->tlb_flush_mask);
1971#endif
1972 tlb_flush(env, 1);
1973 return;
1974 }
bellard01243112004-01-04 15:48:17 +00001975 /* must reset current TB so that interrupts cannot modify the
1976 links while we are modifying them */
1977 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001978
bellard61382a52003-10-27 21:22:23 +00001979 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001980 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001981 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1982 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001983
edgar_igl5c751e92008-05-06 08:44:21 +00001984 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001985}
1986
bellard9fa3e852004-01-04 18:06:42 +00001987/* update the TLBs so that writes to code in the virtual page 'addr'
1988 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001989static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001990{
ths5fafdf22007-09-16 21:08:06 +00001991 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001992 ram_addr + TARGET_PAGE_SIZE,
1993 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001994}
1995
bellard9fa3e852004-01-04 18:06:42 +00001996/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001997 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001998static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001999 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002000{
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002001 cpu_physical_memory_set_dirty_flags(ram_addr, CODE_DIRTY_FLAG);
bellard1ccde1c2004-02-06 19:46:14 +00002002}
2003
ths5fafdf22007-09-16 21:08:06 +00002004static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002005 unsigned long start, unsigned long length)
2006{
2007 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00002008 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
2009 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002010 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00002011 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002012 }
2013 }
2014}
2015
pbrook5579c7f2009-04-11 14:47:08 +00002016/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002017void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002018 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002019{
2020 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002021 unsigned long length, start1;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002022 int i;
bellard1ccde1c2004-02-06 19:46:14 +00002023
2024 start &= TARGET_PAGE_MASK;
2025 end = TARGET_PAGE_ALIGN(end);
2026
2027 length = end - start;
2028 if (length == 0)
2029 return;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002030 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002031
bellard1ccde1c2004-02-06 19:46:14 +00002032 /* we modify the TLB cache so that the dirty bit will be set again
2033 when accessing the range */
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002034 start1 = (unsigned long)qemu_safe_ram_ptr(start);
pbrook5579c7f2009-04-11 14:47:08 +00002035 /* Chek that we don't span multiple blocks - this breaks the
2036 address comparisons below. */
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002037 if ((unsigned long)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00002038 != (end - 1) - start) {
2039 abort();
2040 }
2041
bellard6a00d602005-11-21 23:25:50 +00002042 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002043 int mmu_idx;
2044 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2045 for(i = 0; i < CPU_TLB_SIZE; i++)
2046 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2047 start1, length);
2048 }
bellard6a00d602005-11-21 23:25:50 +00002049 }
bellard1ccde1c2004-02-06 19:46:14 +00002050}
2051
aliguori74576192008-10-06 14:02:03 +00002052int cpu_physical_memory_set_dirty_tracking(int enable)
2053{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002054 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002055 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002056 ret = cpu_notify_migration_log(!!enable);
2057 return ret;
aliguori74576192008-10-06 14:02:03 +00002058}
2059
2060int cpu_physical_memory_get_dirty_tracking(void)
2061{
2062 return in_migration;
2063}
2064
Anthony Liguoric227f092009-10-01 16:12:16 -05002065int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2066 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002067{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002068 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002069
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002070 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002071 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002072}
2073
bellard3a7d9292005-08-21 09:26:42 +00002074static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2075{
Anthony Liguoric227f092009-10-01 16:12:16 -05002076 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002077 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002078
bellard84b7b8e2005-11-28 21:19:04 +00002079 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002080 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2081 + tlb_entry->addend);
Marcelo Tosattie8902612010-10-11 15:31:19 -03002082 ram_addr = qemu_ram_addr_from_host_nofail(p);
bellard3a7d9292005-08-21 09:26:42 +00002083 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002084 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002085 }
2086 }
2087}
2088
2089/* update the TLB according to the current state of the dirty bits */
2090void cpu_tlb_update_dirty(CPUState *env)
2091{
2092 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002093 int mmu_idx;
2094 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2095 for(i = 0; i < CPU_TLB_SIZE; i++)
2096 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2097 }
bellard3a7d9292005-08-21 09:26:42 +00002098}
2099
pbrook0f459d12008-06-09 00:20:13 +00002100static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002101{
pbrook0f459d12008-06-09 00:20:13 +00002102 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2103 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002104}
2105
pbrook0f459d12008-06-09 00:20:13 +00002106/* update the TLB corresponding to virtual page vaddr
2107 so that it is no longer dirty */
2108static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002109{
bellard1ccde1c2004-02-06 19:46:14 +00002110 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002111 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002112
pbrook0f459d12008-06-09 00:20:13 +00002113 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002114 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002115 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2116 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002117}
2118
Paul Brookd4c430a2010-03-17 02:14:28 +00002119/* Our TLB does not support large pages, so remember the area covered by
2120 large pages and trigger a full TLB flush if these are invalidated. */
2121static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2122 target_ulong size)
2123{
2124 target_ulong mask = ~(size - 1);
2125
2126 if (env->tlb_flush_addr == (target_ulong)-1) {
2127 env->tlb_flush_addr = vaddr & mask;
2128 env->tlb_flush_mask = mask;
2129 return;
2130 }
2131 /* Extend the existing region to include the new page.
2132 This is a compromise between unnecessary flushes and the cost
2133 of maintaining a full variable size TLB. */
2134 mask &= env->tlb_flush_mask;
2135 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2136 mask <<= 1;
2137 }
2138 env->tlb_flush_addr &= mask;
2139 env->tlb_flush_mask = mask;
2140}
2141
2142/* Add a new TLB entry. At most one entry for a given virtual address
2143 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2144 supplied size is only used by tlb_flush_page. */
2145void tlb_set_page(CPUState *env, target_ulong vaddr,
2146 target_phys_addr_t paddr, int prot,
2147 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002148{
bellard92e873b2004-05-21 14:52:29 +00002149 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002150 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002151 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002152 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002153 target_ulong code_address;
Paul Brook355b1942010-04-05 00:28:53 +01002154 unsigned long addend;
bellard84b7b8e2005-11-28 21:19:04 +00002155 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002156 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002157 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002158
Paul Brookd4c430a2010-03-17 02:14:28 +00002159 assert(size >= TARGET_PAGE_SIZE);
2160 if (size != TARGET_PAGE_SIZE) {
2161 tlb_add_large_page(env, vaddr, size);
2162 }
bellard92e873b2004-05-21 14:52:29 +00002163 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002164 if (!p) {
2165 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002166 } else {
2167 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002168 }
2169#if defined(DEBUG_TLB)
Stefan Weil7fd3f492010-09-30 22:39:51 +02002170 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x" TARGET_FMT_plx
2171 " prot=%x idx=%d pd=0x%08lx\n",
2172 vaddr, paddr, prot, mmu_idx, pd);
bellard9fa3e852004-01-04 18:06:42 +00002173#endif
2174
pbrook0f459d12008-06-09 00:20:13 +00002175 address = vaddr;
2176 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2177 /* IO memory case (romd handled later) */
2178 address |= TLB_MMIO;
2179 }
pbrook5579c7f2009-04-11 14:47:08 +00002180 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002181 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2182 /* Normal RAM. */
2183 iotlb = pd & TARGET_PAGE_MASK;
2184 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2185 iotlb |= IO_MEM_NOTDIRTY;
2186 else
2187 iotlb |= IO_MEM_ROM;
2188 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002189 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002190 It would be nice to pass an offset from the base address
2191 of that region. This would avoid having to special case RAM,
2192 and avoid full address decoding in every device.
2193 We can't use the high bits of pd for this because
2194 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002195 iotlb = (pd & ~TARGET_PAGE_MASK);
2196 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002197 iotlb += p->region_offset;
2198 } else {
2199 iotlb += paddr;
2200 }
pbrook0f459d12008-06-09 00:20:13 +00002201 }
pbrook6658ffb2007-03-16 23:58:11 +00002202
pbrook0f459d12008-06-09 00:20:13 +00002203 code_address = address;
2204 /* Make accesses to pages with watchpoints go via the
2205 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002206 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002207 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
Jun Koibf298f82010-05-06 14:36:59 +09002208 /* Avoid trapping reads of pages with a write breakpoint. */
2209 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
2210 iotlb = io_mem_watch + paddr;
2211 address |= TLB_MMIO;
2212 break;
2213 }
pbrook6658ffb2007-03-16 23:58:11 +00002214 }
pbrook0f459d12008-06-09 00:20:13 +00002215 }
balrogd79acba2007-06-26 20:01:13 +00002216
pbrook0f459d12008-06-09 00:20:13 +00002217 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2218 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2219 te = &env->tlb_table[mmu_idx][index];
2220 te->addend = addend - vaddr;
2221 if (prot & PAGE_READ) {
2222 te->addr_read = address;
2223 } else {
2224 te->addr_read = -1;
2225 }
edgar_igl5c751e92008-05-06 08:44:21 +00002226
pbrook0f459d12008-06-09 00:20:13 +00002227 if (prot & PAGE_EXEC) {
2228 te->addr_code = code_address;
2229 } else {
2230 te->addr_code = -1;
2231 }
2232 if (prot & PAGE_WRITE) {
2233 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2234 (pd & IO_MEM_ROMD)) {
2235 /* Write access calls the I/O callback. */
2236 te->addr_write = address | TLB_MMIO;
2237 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2238 !cpu_physical_memory_is_dirty(pd)) {
2239 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002240 } else {
pbrook0f459d12008-06-09 00:20:13 +00002241 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002242 }
pbrook0f459d12008-06-09 00:20:13 +00002243 } else {
2244 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002245 }
bellard9fa3e852004-01-04 18:06:42 +00002246}
2247
bellard01243112004-01-04 15:48:17 +00002248#else
2249
bellardee8b7022004-02-03 23:35:10 +00002250void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002251{
2252}
2253
bellard2e126692004-04-25 21:28:44 +00002254void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002255{
2256}
2257
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002258/*
2259 * Walks guest process memory "regions" one by one
2260 * and calls callback function 'fn' for each region.
2261 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002262
2263struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002264{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002265 walk_memory_regions_fn fn;
2266 void *priv;
2267 unsigned long start;
2268 int prot;
2269};
bellard9fa3e852004-01-04 18:06:42 +00002270
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002271static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002272 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002273{
2274 if (data->start != -1ul) {
2275 int rc = data->fn(data->priv, data->start, end, data->prot);
2276 if (rc != 0) {
2277 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002278 }
bellard33417e72003-08-10 21:47:01 +00002279 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002280
2281 data->start = (new_prot ? end : -1ul);
2282 data->prot = new_prot;
2283
2284 return 0;
2285}
2286
2287static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002288 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002289{
Paul Brookb480d9b2010-03-12 23:23:29 +00002290 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002291 int i, rc;
2292
2293 if (*lp == NULL) {
2294 return walk_memory_regions_end(data, base, 0);
2295 }
2296
2297 if (level == 0) {
2298 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002299 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002300 int prot = pd[i].flags;
2301
2302 pa = base | (i << TARGET_PAGE_BITS);
2303 if (prot != data->prot) {
2304 rc = walk_memory_regions_end(data, pa, prot);
2305 if (rc != 0) {
2306 return rc;
2307 }
2308 }
2309 }
2310 } else {
2311 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002312 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002313 pa = base | ((abi_ulong)i <<
2314 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002315 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2316 if (rc != 0) {
2317 return rc;
2318 }
2319 }
2320 }
2321
2322 return 0;
2323}
2324
2325int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2326{
2327 struct walk_memory_regions_data data;
2328 unsigned long i;
2329
2330 data.fn = fn;
2331 data.priv = priv;
2332 data.start = -1ul;
2333 data.prot = 0;
2334
2335 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002336 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002337 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2338 if (rc != 0) {
2339 return rc;
2340 }
2341 }
2342
2343 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002344}
2345
Paul Brookb480d9b2010-03-12 23:23:29 +00002346static int dump_region(void *priv, abi_ulong start,
2347 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002348{
2349 FILE *f = (FILE *)priv;
2350
Paul Brookb480d9b2010-03-12 23:23:29 +00002351 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2352 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002353 start, end, end - start,
2354 ((prot & PAGE_READ) ? 'r' : '-'),
2355 ((prot & PAGE_WRITE) ? 'w' : '-'),
2356 ((prot & PAGE_EXEC) ? 'x' : '-'));
2357
2358 return (0);
2359}
2360
2361/* dump memory mappings */
2362void page_dump(FILE *f)
2363{
2364 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2365 "start", "end", "size", "prot");
2366 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002367}
2368
pbrook53a59602006-03-25 19:31:22 +00002369int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002370{
bellard9fa3e852004-01-04 18:06:42 +00002371 PageDesc *p;
2372
2373 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002374 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002375 return 0;
2376 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002377}
2378
Richard Henderson376a7902010-03-10 15:57:04 -08002379/* Modify the flags of a page and invalidate the code if necessary.
2380 The flag PAGE_WRITE_ORG is positioned automatically depending
2381 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002382void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002383{
Richard Henderson376a7902010-03-10 15:57:04 -08002384 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002385
Richard Henderson376a7902010-03-10 15:57:04 -08002386 /* This function should never be called with addresses outside the
2387 guest address space. If this assert fires, it probably indicates
2388 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002389#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2390 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002391#endif
2392 assert(start < end);
2393
bellard9fa3e852004-01-04 18:06:42 +00002394 start = start & TARGET_PAGE_MASK;
2395 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002396
2397 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002398 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002399 }
2400
2401 for (addr = start, len = end - start;
2402 len != 0;
2403 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2404 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2405
2406 /* If the write protection bit is set, then we invalidate
2407 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002408 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002409 (flags & PAGE_WRITE) &&
2410 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002411 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002412 }
2413 p->flags = flags;
2414 }
bellard9fa3e852004-01-04 18:06:42 +00002415}
2416
ths3d97b402007-11-02 19:02:07 +00002417int page_check_range(target_ulong start, target_ulong len, int flags)
2418{
2419 PageDesc *p;
2420 target_ulong end;
2421 target_ulong addr;
2422
Richard Henderson376a7902010-03-10 15:57:04 -08002423 /* This function should never be called with addresses outside the
2424 guest address space. If this assert fires, it probably indicates
2425 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002426#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2427 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002428#endif
2429
Richard Henderson3e0650a2010-03-29 10:54:42 -07002430 if (len == 0) {
2431 return 0;
2432 }
Richard Henderson376a7902010-03-10 15:57:04 -08002433 if (start + len - 1 < start) {
2434 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002435 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002436 }
balrog55f280c2008-10-28 10:24:11 +00002437
ths3d97b402007-11-02 19:02:07 +00002438 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2439 start = start & TARGET_PAGE_MASK;
2440
Richard Henderson376a7902010-03-10 15:57:04 -08002441 for (addr = start, len = end - start;
2442 len != 0;
2443 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002444 p = page_find(addr >> TARGET_PAGE_BITS);
2445 if( !p )
2446 return -1;
2447 if( !(p->flags & PAGE_VALID) )
2448 return -1;
2449
bellarddae32702007-11-14 10:51:00 +00002450 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002451 return -1;
bellarddae32702007-11-14 10:51:00 +00002452 if (flags & PAGE_WRITE) {
2453 if (!(p->flags & PAGE_WRITE_ORG))
2454 return -1;
2455 /* unprotect the page if it was put read-only because it
2456 contains translated code */
2457 if (!(p->flags & PAGE_WRITE)) {
2458 if (!page_unprotect(addr, 0, NULL))
2459 return -1;
2460 }
2461 return 0;
2462 }
ths3d97b402007-11-02 19:02:07 +00002463 }
2464 return 0;
2465}
2466
bellard9fa3e852004-01-04 18:06:42 +00002467/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002468 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002469int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002470{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002471 unsigned int prot;
2472 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002473 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002474
pbrookc8a706f2008-06-02 16:16:42 +00002475 /* Technically this isn't safe inside a signal handler. However we
2476 know this only ever happens in a synchronous SEGV handler, so in
2477 practice it seems to be ok. */
2478 mmap_lock();
2479
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002480 p = page_find(address >> TARGET_PAGE_BITS);
2481 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002482 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002483 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002484 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002485
bellard9fa3e852004-01-04 18:06:42 +00002486 /* if the page was really writable, then we change its
2487 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002488 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2489 host_start = address & qemu_host_page_mask;
2490 host_end = host_start + qemu_host_page_size;
2491
2492 prot = 0;
2493 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2494 p = page_find(addr >> TARGET_PAGE_BITS);
2495 p->flags |= PAGE_WRITE;
2496 prot |= p->flags;
2497
bellard9fa3e852004-01-04 18:06:42 +00002498 /* and since the content will be modified, we must invalidate
2499 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002500 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002501#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002502 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002503#endif
bellard9fa3e852004-01-04 18:06:42 +00002504 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002505 mprotect((void *)g2h(host_start), qemu_host_page_size,
2506 prot & PAGE_BITS);
2507
2508 mmap_unlock();
2509 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002510 }
pbrookc8a706f2008-06-02 16:16:42 +00002511 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002512 return 0;
2513}
2514
bellard6a00d602005-11-21 23:25:50 +00002515static inline void tlb_set_dirty(CPUState *env,
2516 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002517{
2518}
bellard9fa3e852004-01-04 18:06:42 +00002519#endif /* defined(CONFIG_USER_ONLY) */
2520
pbrooke2eef172008-06-08 01:09:01 +00002521#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002522
Paul Brookc04b2b72010-03-01 03:31:14 +00002523#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2524typedef struct subpage_t {
2525 target_phys_addr_t base;
Richard Hendersonf6405242010-04-22 16:47:31 -07002526 ram_addr_t sub_io_index[TARGET_PAGE_SIZE];
2527 ram_addr_t region_offset[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002528} subpage_t;
2529
Anthony Liguoric227f092009-10-01 16:12:16 -05002530static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2531 ram_addr_t memory, ram_addr_t region_offset);
Richard Hendersonf6405242010-04-22 16:47:31 -07002532static subpage_t *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2533 ram_addr_t orig_memory,
2534 ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002535#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2536 need_subpage) \
2537 do { \
2538 if (addr > start_addr) \
2539 start_addr2 = 0; \
2540 else { \
2541 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2542 if (start_addr2 > 0) \
2543 need_subpage = 1; \
2544 } \
2545 \
blueswir149e9fba2007-05-30 17:25:06 +00002546 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002547 end_addr2 = TARGET_PAGE_SIZE - 1; \
2548 else { \
2549 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2550 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2551 need_subpage = 1; \
2552 } \
2553 } while (0)
2554
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002555/* register physical memory.
2556 For RAM, 'size' must be a multiple of the target page size.
2557 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002558 io memory page. The address used when calling the IO function is
2559 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002560 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002561 before calculating this offset. This should not be a problem unless
2562 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002563void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2564 ram_addr_t size,
2565 ram_addr_t phys_offset,
2566 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002567{
Anthony Liguoric227f092009-10-01 16:12:16 -05002568 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002569 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002570 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002571 ram_addr_t orig_size = size;
Richard Hendersonf6405242010-04-22 16:47:31 -07002572 subpage_t *subpage;
bellard33417e72003-08-10 21:47:01 +00002573
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002574 cpu_notify_set_memory(start_addr, size, phys_offset);
2575
pbrook67c4d232009-02-23 13:16:07 +00002576 if (phys_offset == IO_MEM_UNASSIGNED) {
2577 region_offset = start_addr;
2578 }
pbrook8da3ff12008-12-01 18:59:50 +00002579 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002580 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002581 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002582 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002583 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2584 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002585 ram_addr_t orig_memory = p->phys_offset;
2586 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002587 int need_subpage = 0;
2588
2589 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2590 need_subpage);
Richard Hendersonf6405242010-04-22 16:47:31 -07002591 if (need_subpage) {
blueswir1db7b5422007-05-26 17:36:03 +00002592 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2593 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002594 &p->phys_offset, orig_memory,
2595 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002596 } else {
2597 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2598 >> IO_MEM_SHIFT];
2599 }
pbrook8da3ff12008-12-01 18:59:50 +00002600 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2601 region_offset);
2602 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002603 } else {
2604 p->phys_offset = phys_offset;
2605 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2606 (phys_offset & IO_MEM_ROMD))
2607 phys_offset += TARGET_PAGE_SIZE;
2608 }
2609 } else {
2610 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2611 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002612 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002613 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002614 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002615 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002616 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002617 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002618 int need_subpage = 0;
2619
2620 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2621 end_addr2, need_subpage);
2622
Richard Hendersonf6405242010-04-22 16:47:31 -07002623 if (need_subpage) {
blueswir1db7b5422007-05-26 17:36:03 +00002624 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002625 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002626 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002627 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002628 phys_offset, region_offset);
2629 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002630 }
2631 }
2632 }
pbrook8da3ff12008-12-01 18:59:50 +00002633 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002634 }
ths3b46e622007-09-17 08:09:54 +00002635
bellard9d420372006-06-25 22:25:22 +00002636 /* since each CPU stores ram addresses in its TLB cache, we must
2637 reset the modified entries */
2638 /* XXX: slow ! */
2639 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2640 tlb_flush(env, 1);
2641 }
bellard33417e72003-08-10 21:47:01 +00002642}
2643
bellardba863452006-09-24 18:41:10 +00002644/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002645ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002646{
2647 PhysPageDesc *p;
2648
2649 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2650 if (!p)
2651 return IO_MEM_UNASSIGNED;
2652 return p->phys_offset;
2653}
2654
Anthony Liguoric227f092009-10-01 16:12:16 -05002655void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002656{
2657 if (kvm_enabled())
2658 kvm_coalesce_mmio_region(addr, size);
2659}
2660
Anthony Liguoric227f092009-10-01 16:12:16 -05002661void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002662{
2663 if (kvm_enabled())
2664 kvm_uncoalesce_mmio_region(addr, size);
2665}
2666
Sheng Yang62a27442010-01-26 19:21:16 +08002667void qemu_flush_coalesced_mmio_buffer(void)
2668{
2669 if (kvm_enabled())
2670 kvm_flush_coalesced_mmio_buffer();
2671}
2672
Marcelo Tosattic9027602010-03-01 20:25:08 -03002673#if defined(__linux__) && !defined(TARGET_S390X)
2674
2675#include <sys/vfs.h>
2676
2677#define HUGETLBFS_MAGIC 0x958458f6
2678
2679static long gethugepagesize(const char *path)
2680{
2681 struct statfs fs;
2682 int ret;
2683
2684 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002685 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002686 } while (ret != 0 && errno == EINTR);
2687
2688 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002689 perror(path);
2690 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002691 }
2692
2693 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002694 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002695
2696 return fs.f_bsize;
2697}
2698
Alex Williamson04b16652010-07-02 11:13:17 -06002699static void *file_ram_alloc(RAMBlock *block,
2700 ram_addr_t memory,
2701 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002702{
2703 char *filename;
2704 void *area;
2705 int fd;
2706#ifdef MAP_POPULATE
2707 int flags;
2708#endif
2709 unsigned long hpagesize;
2710
2711 hpagesize = gethugepagesize(path);
2712 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002713 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002714 }
2715
2716 if (memory < hpagesize) {
2717 return NULL;
2718 }
2719
2720 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2721 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2722 return NULL;
2723 }
2724
2725 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002726 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002727 }
2728
2729 fd = mkstemp(filename);
2730 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002731 perror("unable to create backing store for hugepages");
2732 free(filename);
2733 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002734 }
2735 unlink(filename);
2736 free(filename);
2737
2738 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2739
2740 /*
2741 * ftruncate is not supported by hugetlbfs in older
2742 * hosts, so don't bother bailing out on errors.
2743 * If anything goes wrong with it under other filesystems,
2744 * mmap will fail.
2745 */
2746 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002747 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002748
2749#ifdef MAP_POPULATE
2750 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2751 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2752 * to sidestep this quirk.
2753 */
2754 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2755 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2756#else
2757 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2758#endif
2759 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002760 perror("file_ram_alloc: can't mmap RAM pages");
2761 close(fd);
2762 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002763 }
Alex Williamson04b16652010-07-02 11:13:17 -06002764 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002765 return area;
2766}
2767#endif
2768
Alex Williamsond17b5282010-06-25 11:08:38 -06002769static ram_addr_t find_ram_offset(ram_addr_t size)
2770{
Alex Williamson04b16652010-07-02 11:13:17 -06002771 RAMBlock *block, *next_block;
Blue Swirl09d7ae92010-07-07 19:37:53 +00002772 ram_addr_t offset = 0, mingap = ULONG_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002773
2774 if (QLIST_EMPTY(&ram_list.blocks))
2775 return 0;
2776
2777 QLIST_FOREACH(block, &ram_list.blocks, next) {
2778 ram_addr_t end, next = ULONG_MAX;
2779
2780 end = block->offset + block->length;
2781
2782 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2783 if (next_block->offset >= end) {
2784 next = MIN(next, next_block->offset);
2785 }
2786 }
2787 if (next - end >= size && next - end < mingap) {
2788 offset = end;
2789 mingap = next - end;
2790 }
2791 }
2792 return offset;
2793}
2794
2795static ram_addr_t last_ram_offset(void)
2796{
Alex Williamsond17b5282010-06-25 11:08:38 -06002797 RAMBlock *block;
2798 ram_addr_t last = 0;
2799
2800 QLIST_FOREACH(block, &ram_list.blocks, next)
2801 last = MAX(last, block->offset + block->length);
2802
2803 return last;
2804}
2805
Cam Macdonell84b89d72010-07-26 18:10:57 -06002806ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002807 ram_addr_t size, void *host)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002808{
2809 RAMBlock *new_block, *block;
2810
2811 size = TARGET_PAGE_ALIGN(size);
2812 new_block = qemu_mallocz(sizeof(*new_block));
2813
2814 if (dev && dev->parent_bus && dev->parent_bus->info->get_dev_path) {
2815 char *id = dev->parent_bus->info->get_dev_path(dev);
2816 if (id) {
2817 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
2818 qemu_free(id);
2819 }
2820 }
2821 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2822
2823 QLIST_FOREACH(block, &ram_list.blocks, next) {
2824 if (!strcmp(block->idstr, new_block->idstr)) {
2825 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2826 new_block->idstr);
2827 abort();
2828 }
2829 }
2830
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002831 if (host) {
2832 new_block->host = host;
2833 } else {
2834 if (mem_path) {
2835#if defined (__linux__) && !defined(TARGET_S390X)
2836 new_block->host = file_ram_alloc(new_block, size, mem_path);
2837 if (!new_block->host) {
2838 new_block->host = qemu_vmalloc(size);
Andreas Färbere78815a2010-09-25 11:26:05 +00002839 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002840 }
2841#else
2842 fprintf(stderr, "-mem-path option unsupported\n");
2843 exit(1);
2844#endif
2845 } else {
2846#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2847 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2848 new_block->host = mmap((void*)0x1000000, size,
2849 PROT_EXEC|PROT_READ|PROT_WRITE,
2850 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2851#else
2852 new_block->host = qemu_vmalloc(size);
2853#endif
Andreas Färbere78815a2010-09-25 11:26:05 +00002854 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002855 }
2856 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002857
2858 new_block->offset = find_ram_offset(size);
2859 new_block->length = size;
2860
2861 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2862
2863 ram_list.phys_dirty = qemu_realloc(ram_list.phys_dirty,
2864 last_ram_offset() >> TARGET_PAGE_BITS);
2865 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2866 0xff, size >> TARGET_PAGE_BITS);
2867
2868 if (kvm_enabled())
2869 kvm_setup_guest_memory(new_block->host, size);
2870
2871 return new_block->offset;
2872}
2873
Alex Williamson1724f042010-06-25 11:09:35 -06002874ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002875{
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002876 return qemu_ram_alloc_from_ptr(dev, name, size, NULL);
pbrook94a6b542009-04-11 17:15:54 +00002877}
bellarde9a1ab12007-02-08 23:08:38 +00002878
Anthony Liguoric227f092009-10-01 16:12:16 -05002879void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002880{
Alex Williamson04b16652010-07-02 11:13:17 -06002881 RAMBlock *block;
2882
2883 QLIST_FOREACH(block, &ram_list.blocks, next) {
2884 if (addr == block->offset) {
2885 QLIST_REMOVE(block, next);
2886 if (mem_path) {
2887#if defined (__linux__) && !defined(TARGET_S390X)
2888 if (block->fd) {
2889 munmap(block->host, block->length);
2890 close(block->fd);
2891 } else {
2892 qemu_vfree(block->host);
2893 }
2894#endif
2895 } else {
2896#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2897 munmap(block->host, block->length);
2898#else
2899 qemu_vfree(block->host);
2900#endif
2901 }
2902 qemu_free(block);
2903 return;
2904 }
2905 }
2906
bellarde9a1ab12007-02-08 23:08:38 +00002907}
2908
pbrookdc828ca2009-04-09 22:21:07 +00002909/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002910 With the exception of the softmmu code in this file, this should
2911 only be used for local memory (e.g. video ram) that the device owns,
2912 and knows it isn't going to access beyond the end of the block.
2913
2914 It should not be used for general purpose DMA.
2915 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2916 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002917void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002918{
pbrook94a6b542009-04-11 17:15:54 +00002919 RAMBlock *block;
2920
Alex Williamsonf471a172010-06-11 11:11:42 -06002921 QLIST_FOREACH(block, &ram_list.blocks, next) {
2922 if (addr - block->offset < block->length) {
2923 QLIST_REMOVE(block, next);
2924 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2925 return block->host + (addr - block->offset);
2926 }
pbrook94a6b542009-04-11 17:15:54 +00002927 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002928
2929 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2930 abort();
2931
2932 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002933}
2934
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002935/* Return a host pointer to ram allocated with qemu_ram_alloc.
2936 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2937 */
2938void *qemu_safe_ram_ptr(ram_addr_t addr)
2939{
2940 RAMBlock *block;
2941
2942 QLIST_FOREACH(block, &ram_list.blocks, next) {
2943 if (addr - block->offset < block->length) {
2944 return block->host + (addr - block->offset);
2945 }
2946 }
2947
2948 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2949 abort();
2950
2951 return NULL;
2952}
2953
Marcelo Tosattie8902612010-10-11 15:31:19 -03002954int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002955{
pbrook94a6b542009-04-11 17:15:54 +00002956 RAMBlock *block;
2957 uint8_t *host = ptr;
2958
Alex Williamsonf471a172010-06-11 11:11:42 -06002959 QLIST_FOREACH(block, &ram_list.blocks, next) {
2960 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002961 *ram_addr = block->offset + (host - block->host);
2962 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002963 }
pbrook94a6b542009-04-11 17:15:54 +00002964 }
Marcelo Tosattie8902612010-10-11 15:31:19 -03002965 return -1;
2966}
Alex Williamsonf471a172010-06-11 11:11:42 -06002967
Marcelo Tosattie8902612010-10-11 15:31:19 -03002968/* Some of the softmmu routines need to translate from a host pointer
2969 (typically a TLB entry) back to a ram offset. */
2970ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2971{
2972 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002973
Marcelo Tosattie8902612010-10-11 15:31:19 -03002974 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2975 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2976 abort();
2977 }
2978 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002979}
2980
Anthony Liguoric227f092009-10-01 16:12:16 -05002981static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002982{
pbrook67d3b952006-12-18 05:03:52 +00002983#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002984 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002985#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002986#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002987 do_unassigned_access(addr, 0, 0, 0, 1);
2988#endif
2989 return 0;
2990}
2991
Anthony Liguoric227f092009-10-01 16:12:16 -05002992static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002993{
2994#ifdef DEBUG_UNASSIGNED
2995 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2996#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002997#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002998 do_unassigned_access(addr, 0, 0, 0, 2);
2999#endif
3000 return 0;
3001}
3002
Anthony Liguoric227f092009-10-01 16:12:16 -05003003static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00003004{
3005#ifdef DEBUG_UNASSIGNED
3006 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
3007#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003008#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003009 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00003010#endif
bellard33417e72003-08-10 21:47:01 +00003011 return 0;
3012}
3013
Anthony Liguoric227f092009-10-01 16:12:16 -05003014static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00003015{
pbrook67d3b952006-12-18 05:03:52 +00003016#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00003017 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00003018#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003019#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003020 do_unassigned_access(addr, 1, 0, 0, 1);
3021#endif
3022}
3023
Anthony Liguoric227f092009-10-01 16:12:16 -05003024static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00003025{
3026#ifdef DEBUG_UNASSIGNED
3027 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
3028#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003029#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003030 do_unassigned_access(addr, 1, 0, 0, 2);
3031#endif
3032}
3033
Anthony Liguoric227f092009-10-01 16:12:16 -05003034static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00003035{
3036#ifdef DEBUG_UNASSIGNED
3037 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
3038#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003039#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003040 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00003041#endif
bellard33417e72003-08-10 21:47:01 +00003042}
3043
Blue Swirld60efc62009-08-25 18:29:31 +00003044static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00003045 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00003046 unassigned_mem_readw,
3047 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00003048};
3049
Blue Swirld60efc62009-08-25 18:29:31 +00003050static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00003051 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00003052 unassigned_mem_writew,
3053 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00003054};
3055
Anthony Liguoric227f092009-10-01 16:12:16 -05003056static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003057 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003058{
bellard3a7d9292005-08-21 09:26:42 +00003059 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003060 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003061 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3062#if !defined(CONFIG_USER_ONLY)
3063 tb_invalidate_phys_page_fast(ram_addr, 1);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003064 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003065#endif
3066 }
pbrook5579c7f2009-04-11 14:47:08 +00003067 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003068 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003069 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003070 /* we remove the notdirty callback only if the code has been
3071 flushed */
3072 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003073 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003074}
3075
Anthony Liguoric227f092009-10-01 16:12:16 -05003076static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003077 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003078{
bellard3a7d9292005-08-21 09:26:42 +00003079 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003080 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003081 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3082#if !defined(CONFIG_USER_ONLY)
3083 tb_invalidate_phys_page_fast(ram_addr, 2);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003084 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003085#endif
3086 }
pbrook5579c7f2009-04-11 14:47:08 +00003087 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003088 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003089 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003090 /* we remove the notdirty callback only if the code has been
3091 flushed */
3092 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003093 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003094}
3095
Anthony Liguoric227f092009-10-01 16:12:16 -05003096static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003097 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003098{
bellard3a7d9292005-08-21 09:26:42 +00003099 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003100 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003101 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3102#if !defined(CONFIG_USER_ONLY)
3103 tb_invalidate_phys_page_fast(ram_addr, 4);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003104 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003105#endif
3106 }
pbrook5579c7f2009-04-11 14:47:08 +00003107 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003108 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003109 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003110 /* we remove the notdirty callback only if the code has been
3111 flushed */
3112 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003113 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003114}
3115
Blue Swirld60efc62009-08-25 18:29:31 +00003116static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00003117 NULL, /* never used */
3118 NULL, /* never used */
3119 NULL, /* never used */
3120};
3121
Blue Swirld60efc62009-08-25 18:29:31 +00003122static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003123 notdirty_mem_writeb,
3124 notdirty_mem_writew,
3125 notdirty_mem_writel,
3126};
3127
pbrook0f459d12008-06-09 00:20:13 +00003128/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003129static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003130{
3131 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003132 target_ulong pc, cs_base;
3133 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003134 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003135 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003136 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003137
aliguori06d55cc2008-11-18 20:24:06 +00003138 if (env->watchpoint_hit) {
3139 /* We re-entered the check after replacing the TB. Now raise
3140 * the debug interrupt so that is will trigger after the
3141 * current instruction. */
3142 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3143 return;
3144 }
pbrook2e70f6e2008-06-29 01:03:05 +00003145 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003146 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003147 if ((vaddr == (wp->vaddr & len_mask) ||
3148 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003149 wp->flags |= BP_WATCHPOINT_HIT;
3150 if (!env->watchpoint_hit) {
3151 env->watchpoint_hit = wp;
3152 tb = tb_find_pc(env->mem_io_pc);
3153 if (!tb) {
3154 cpu_abort(env, "check_watchpoint: could not find TB for "
3155 "pc=%p", (void *)env->mem_io_pc);
3156 }
3157 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3158 tb_phys_invalidate(tb, -1);
3159 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3160 env->exception_index = EXCP_DEBUG;
3161 } else {
3162 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3163 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3164 }
3165 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003166 }
aliguori6e140f22008-11-18 20:37:55 +00003167 } else {
3168 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003169 }
3170 }
3171}
3172
pbrook6658ffb2007-03-16 23:58:11 +00003173/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3174 so these check for a hit then pass through to the normal out-of-line
3175 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003176static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003177{
aliguorib4051332008-11-18 20:14:20 +00003178 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003179 return ldub_phys(addr);
3180}
3181
Anthony Liguoric227f092009-10-01 16:12:16 -05003182static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003183{
aliguorib4051332008-11-18 20:14:20 +00003184 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003185 return lduw_phys(addr);
3186}
3187
Anthony Liguoric227f092009-10-01 16:12:16 -05003188static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003189{
aliguorib4051332008-11-18 20:14:20 +00003190 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003191 return ldl_phys(addr);
3192}
3193
Anthony Liguoric227f092009-10-01 16:12:16 -05003194static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003195 uint32_t val)
3196{
aliguorib4051332008-11-18 20:14:20 +00003197 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003198 stb_phys(addr, val);
3199}
3200
Anthony Liguoric227f092009-10-01 16:12:16 -05003201static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003202 uint32_t val)
3203{
aliguorib4051332008-11-18 20:14:20 +00003204 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003205 stw_phys(addr, val);
3206}
3207
Anthony Liguoric227f092009-10-01 16:12:16 -05003208static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003209 uint32_t val)
3210{
aliguorib4051332008-11-18 20:14:20 +00003211 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003212 stl_phys(addr, val);
3213}
3214
Blue Swirld60efc62009-08-25 18:29:31 +00003215static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003216 watch_mem_readb,
3217 watch_mem_readw,
3218 watch_mem_readl,
3219};
3220
Blue Swirld60efc62009-08-25 18:29:31 +00003221static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003222 watch_mem_writeb,
3223 watch_mem_writew,
3224 watch_mem_writel,
3225};
pbrook6658ffb2007-03-16 23:58:11 +00003226
Richard Hendersonf6405242010-04-22 16:47:31 -07003227static inline uint32_t subpage_readlen (subpage_t *mmio,
3228 target_phys_addr_t addr,
3229 unsigned int len)
blueswir1db7b5422007-05-26 17:36:03 +00003230{
Richard Hendersonf6405242010-04-22 16:47:31 -07003231 unsigned int idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003232#if defined(DEBUG_SUBPAGE)
3233 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3234 mmio, len, addr, idx);
3235#endif
blueswir1db7b5422007-05-26 17:36:03 +00003236
Richard Hendersonf6405242010-04-22 16:47:31 -07003237 addr += mmio->region_offset[idx];
3238 idx = mmio->sub_io_index[idx];
3239 return io_mem_read[idx][len](io_mem_opaque[idx], addr);
blueswir1db7b5422007-05-26 17:36:03 +00003240}
3241
Anthony Liguoric227f092009-10-01 16:12:16 -05003242static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
Richard Hendersonf6405242010-04-22 16:47:31 -07003243 uint32_t value, unsigned int len)
blueswir1db7b5422007-05-26 17:36:03 +00003244{
Richard Hendersonf6405242010-04-22 16:47:31 -07003245 unsigned int idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003246#if defined(DEBUG_SUBPAGE)
Richard Hendersonf6405242010-04-22 16:47:31 -07003247 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n",
3248 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003249#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003250
3251 addr += mmio->region_offset[idx];
3252 idx = mmio->sub_io_index[idx];
3253 io_mem_write[idx][len](io_mem_opaque[idx], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00003254}
3255
Anthony Liguoric227f092009-10-01 16:12:16 -05003256static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003257{
blueswir1db7b5422007-05-26 17:36:03 +00003258 return subpage_readlen(opaque, addr, 0);
3259}
3260
Anthony Liguoric227f092009-10-01 16:12:16 -05003261static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003262 uint32_t value)
3263{
blueswir1db7b5422007-05-26 17:36:03 +00003264 subpage_writelen(opaque, addr, value, 0);
3265}
3266
Anthony Liguoric227f092009-10-01 16:12:16 -05003267static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003268{
blueswir1db7b5422007-05-26 17:36:03 +00003269 return subpage_readlen(opaque, addr, 1);
3270}
3271
Anthony Liguoric227f092009-10-01 16:12:16 -05003272static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003273 uint32_t value)
3274{
blueswir1db7b5422007-05-26 17:36:03 +00003275 subpage_writelen(opaque, addr, value, 1);
3276}
3277
Anthony Liguoric227f092009-10-01 16:12:16 -05003278static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003279{
blueswir1db7b5422007-05-26 17:36:03 +00003280 return subpage_readlen(opaque, addr, 2);
3281}
3282
Richard Hendersonf6405242010-04-22 16:47:31 -07003283static void subpage_writel (void *opaque, target_phys_addr_t addr,
3284 uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003285{
blueswir1db7b5422007-05-26 17:36:03 +00003286 subpage_writelen(opaque, addr, value, 2);
3287}
3288
Blue Swirld60efc62009-08-25 18:29:31 +00003289static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003290 &subpage_readb,
3291 &subpage_readw,
3292 &subpage_readl,
3293};
3294
Blue Swirld60efc62009-08-25 18:29:31 +00003295static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003296 &subpage_writeb,
3297 &subpage_writew,
3298 &subpage_writel,
3299};
3300
Anthony Liguoric227f092009-10-01 16:12:16 -05003301static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3302 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003303{
3304 int idx, eidx;
3305
3306 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3307 return -1;
3308 idx = SUBPAGE_IDX(start);
3309 eidx = SUBPAGE_IDX(end);
3310#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003311 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003312 mmio, start, end, idx, eidx, memory);
3313#endif
Gleb Natapov95c318f2010-07-29 10:41:45 +03003314 if ((memory & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
3315 memory = IO_MEM_UNASSIGNED;
Richard Hendersonf6405242010-04-22 16:47:31 -07003316 memory = (memory >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
blueswir1db7b5422007-05-26 17:36:03 +00003317 for (; idx <= eidx; idx++) {
Richard Hendersonf6405242010-04-22 16:47:31 -07003318 mmio->sub_io_index[idx] = memory;
3319 mmio->region_offset[idx] = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00003320 }
3321
3322 return 0;
3323}
3324
Richard Hendersonf6405242010-04-22 16:47:31 -07003325static subpage_t *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3326 ram_addr_t orig_memory,
3327 ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003328{
Anthony Liguoric227f092009-10-01 16:12:16 -05003329 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003330 int subpage_memory;
3331
Anthony Liguoric227f092009-10-01 16:12:16 -05003332 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003333
3334 mmio->base = base;
Alexander Graf2507c122010-12-08 12:05:37 +01003335 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio,
3336 DEVICE_NATIVE_ENDIAN);
blueswir1db7b5422007-05-26 17:36:03 +00003337#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003338 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3339 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003340#endif
aliguori1eec6142009-02-05 22:06:18 +00003341 *phys = subpage_memory | IO_MEM_SUBPAGE;
Richard Hendersonf6405242010-04-22 16:47:31 -07003342 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, orig_memory, region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003343
3344 return mmio;
3345}
3346
aliguori88715652009-02-11 15:20:58 +00003347static int get_free_io_mem_idx(void)
3348{
3349 int i;
3350
3351 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3352 if (!io_mem_used[i]) {
3353 io_mem_used[i] = 1;
3354 return i;
3355 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003356 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003357 return -1;
3358}
3359
Alexander Grafdd310532010-12-08 12:05:36 +01003360/*
3361 * Usually, devices operate in little endian mode. There are devices out
3362 * there that operate in big endian too. Each device gets byte swapped
3363 * mmio if plugged onto a CPU that does the other endianness.
3364 *
3365 * CPU Device swap?
3366 *
3367 * little little no
3368 * little big yes
3369 * big little yes
3370 * big big no
3371 */
3372
3373typedef struct SwapEndianContainer {
3374 CPUReadMemoryFunc *read[3];
3375 CPUWriteMemoryFunc *write[3];
3376 void *opaque;
3377} SwapEndianContainer;
3378
3379static uint32_t swapendian_mem_readb (void *opaque, target_phys_addr_t addr)
3380{
3381 uint32_t val;
3382 SwapEndianContainer *c = opaque;
3383 val = c->read[0](c->opaque, addr);
3384 return val;
3385}
3386
3387static uint32_t swapendian_mem_readw(void *opaque, target_phys_addr_t addr)
3388{
3389 uint32_t val;
3390 SwapEndianContainer *c = opaque;
3391 val = bswap16(c->read[1](c->opaque, addr));
3392 return val;
3393}
3394
3395static uint32_t swapendian_mem_readl(void *opaque, target_phys_addr_t addr)
3396{
3397 uint32_t val;
3398 SwapEndianContainer *c = opaque;
3399 val = bswap32(c->read[2](c->opaque, addr));
3400 return val;
3401}
3402
3403static CPUReadMemoryFunc * const swapendian_readfn[3]={
3404 swapendian_mem_readb,
3405 swapendian_mem_readw,
3406 swapendian_mem_readl
3407};
3408
3409static void swapendian_mem_writeb(void *opaque, target_phys_addr_t addr,
3410 uint32_t val)
3411{
3412 SwapEndianContainer *c = opaque;
3413 c->write[0](c->opaque, addr, val);
3414}
3415
3416static void swapendian_mem_writew(void *opaque, target_phys_addr_t addr,
3417 uint32_t val)
3418{
3419 SwapEndianContainer *c = opaque;
3420 c->write[1](c->opaque, addr, bswap16(val));
3421}
3422
3423static void swapendian_mem_writel(void *opaque, target_phys_addr_t addr,
3424 uint32_t val)
3425{
3426 SwapEndianContainer *c = opaque;
3427 c->write[2](c->opaque, addr, bswap32(val));
3428}
3429
3430static CPUWriteMemoryFunc * const swapendian_writefn[3]={
3431 swapendian_mem_writeb,
3432 swapendian_mem_writew,
3433 swapendian_mem_writel
3434};
3435
3436static void swapendian_init(int io_index)
3437{
3438 SwapEndianContainer *c = qemu_malloc(sizeof(SwapEndianContainer));
3439 int i;
3440
3441 /* Swap mmio for big endian targets */
3442 c->opaque = io_mem_opaque[io_index];
3443 for (i = 0; i < 3; i++) {
3444 c->read[i] = io_mem_read[io_index][i];
3445 c->write[i] = io_mem_write[io_index][i];
3446
3447 io_mem_read[io_index][i] = swapendian_readfn[i];
3448 io_mem_write[io_index][i] = swapendian_writefn[i];
3449 }
3450 io_mem_opaque[io_index] = c;
3451}
3452
3453static void swapendian_del(int io_index)
3454{
3455 if (io_mem_read[io_index][0] == swapendian_readfn[0]) {
3456 qemu_free(io_mem_opaque[io_index]);
3457 }
3458}
3459
bellard33417e72003-08-10 21:47:01 +00003460/* mem_read and mem_write are arrays of functions containing the
3461 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003462 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003463 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003464 modified. If it is zero, a new io zone is allocated. The return
3465 value can be used with cpu_register_physical_memory(). (-1) is
3466 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003467static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003468 CPUReadMemoryFunc * const *mem_read,
3469 CPUWriteMemoryFunc * const *mem_write,
Alexander Grafdd310532010-12-08 12:05:36 +01003470 void *opaque, enum device_endian endian)
bellard33417e72003-08-10 21:47:01 +00003471{
Richard Henderson3cab7212010-05-07 09:52:51 -07003472 int i;
3473
bellard33417e72003-08-10 21:47:01 +00003474 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003475 io_index = get_free_io_mem_idx();
3476 if (io_index == -1)
3477 return io_index;
bellard33417e72003-08-10 21:47:01 +00003478 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003479 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003480 if (io_index >= IO_MEM_NB_ENTRIES)
3481 return -1;
3482 }
bellardb5ff1b32005-11-26 10:38:39 +00003483
Richard Henderson3cab7212010-05-07 09:52:51 -07003484 for (i = 0; i < 3; ++i) {
3485 io_mem_read[io_index][i]
3486 = (mem_read[i] ? mem_read[i] : unassigned_mem_read[i]);
3487 }
3488 for (i = 0; i < 3; ++i) {
3489 io_mem_write[io_index][i]
3490 = (mem_write[i] ? mem_write[i] : unassigned_mem_write[i]);
3491 }
bellarda4193c82004-06-03 14:01:43 +00003492 io_mem_opaque[io_index] = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003493
Alexander Grafdd310532010-12-08 12:05:36 +01003494 switch (endian) {
3495 case DEVICE_BIG_ENDIAN:
3496#ifndef TARGET_WORDS_BIGENDIAN
3497 swapendian_init(io_index);
3498#endif
3499 break;
3500 case DEVICE_LITTLE_ENDIAN:
3501#ifdef TARGET_WORDS_BIGENDIAN
3502 swapendian_init(io_index);
3503#endif
3504 break;
3505 case DEVICE_NATIVE_ENDIAN:
3506 default:
3507 break;
3508 }
3509
Richard Hendersonf6405242010-04-22 16:47:31 -07003510 return (io_index << IO_MEM_SHIFT);
bellard33417e72003-08-10 21:47:01 +00003511}
bellard61382a52003-10-27 21:22:23 +00003512
Blue Swirld60efc62009-08-25 18:29:31 +00003513int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3514 CPUWriteMemoryFunc * const *mem_write,
Alexander Grafdd310532010-12-08 12:05:36 +01003515 void *opaque, enum device_endian endian)
Avi Kivity1eed09c2009-06-14 11:38:51 +03003516{
Alexander Graf2507c122010-12-08 12:05:37 +01003517 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque, endian);
Avi Kivity1eed09c2009-06-14 11:38:51 +03003518}
3519
aliguori88715652009-02-11 15:20:58 +00003520void cpu_unregister_io_memory(int io_table_address)
3521{
3522 int i;
3523 int io_index = io_table_address >> IO_MEM_SHIFT;
3524
Alexander Grafdd310532010-12-08 12:05:36 +01003525 swapendian_del(io_index);
3526
aliguori88715652009-02-11 15:20:58 +00003527 for (i=0;i < 3; i++) {
3528 io_mem_read[io_index][i] = unassigned_mem_read[i];
3529 io_mem_write[io_index][i] = unassigned_mem_write[i];
3530 }
3531 io_mem_opaque[io_index] = NULL;
3532 io_mem_used[io_index] = 0;
3533}
3534
Avi Kivitye9179ce2009-06-14 11:38:52 +03003535static void io_mem_init(void)
3536{
3537 int i;
3538
Alexander Graf2507c122010-12-08 12:05:37 +01003539 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read,
3540 unassigned_mem_write, NULL,
3541 DEVICE_NATIVE_ENDIAN);
3542 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read,
3543 unassigned_mem_write, NULL,
3544 DEVICE_NATIVE_ENDIAN);
3545 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read,
3546 notdirty_mem_write, NULL,
3547 DEVICE_NATIVE_ENDIAN);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003548 for (i=0; i<5; i++)
3549 io_mem_used[i] = 1;
3550
3551 io_mem_watch = cpu_register_io_memory(watch_mem_read,
Alexander Graf2507c122010-12-08 12:05:37 +01003552 watch_mem_write, NULL,
3553 DEVICE_NATIVE_ENDIAN);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003554}
3555
pbrooke2eef172008-06-08 01:09:01 +00003556#endif /* !defined(CONFIG_USER_ONLY) */
3557
bellard13eb76e2004-01-24 15:23:36 +00003558/* physical memory access (slow version, mainly for debug) */
3559#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003560int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3561 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003562{
3563 int l, flags;
3564 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003565 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003566
3567 while (len > 0) {
3568 page = addr & TARGET_PAGE_MASK;
3569 l = (page + TARGET_PAGE_SIZE) - addr;
3570 if (l > len)
3571 l = len;
3572 flags = page_get_flags(page);
3573 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003574 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003575 if (is_write) {
3576 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003577 return -1;
bellard579a97f2007-11-11 14:26:47 +00003578 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003579 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003580 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003581 memcpy(p, buf, l);
3582 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003583 } else {
3584 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003585 return -1;
bellard579a97f2007-11-11 14:26:47 +00003586 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003587 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003588 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003589 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003590 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003591 }
3592 len -= l;
3593 buf += l;
3594 addr += l;
3595 }
Paul Brooka68fe892010-03-01 00:08:59 +00003596 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003597}
bellard8df1cd02005-01-28 22:37:22 +00003598
bellard13eb76e2004-01-24 15:23:36 +00003599#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003600void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003601 int len, int is_write)
3602{
3603 int l, io_index;
3604 uint8_t *ptr;
3605 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003606 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003607 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003608 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003609
bellard13eb76e2004-01-24 15:23:36 +00003610 while (len > 0) {
3611 page = addr & TARGET_PAGE_MASK;
3612 l = (page + TARGET_PAGE_SIZE) - addr;
3613 if (l > len)
3614 l = len;
bellard92e873b2004-05-21 14:52:29 +00003615 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003616 if (!p) {
3617 pd = IO_MEM_UNASSIGNED;
3618 } else {
3619 pd = p->phys_offset;
3620 }
ths3b46e622007-09-17 08:09:54 +00003621
bellard13eb76e2004-01-24 15:23:36 +00003622 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003623 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003624 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003625 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003626 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003627 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003628 /* XXX: could force cpu_single_env to NULL to avoid
3629 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003630 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003631 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003632 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003633 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003634 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003635 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003636 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003637 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003638 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003639 l = 2;
3640 } else {
bellard1c213d12005-09-03 10:49:04 +00003641 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003642 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003643 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003644 l = 1;
3645 }
3646 } else {
bellardb448f2f2004-02-25 23:24:04 +00003647 unsigned long addr1;
3648 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003649 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003650 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003651 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003652 if (!cpu_physical_memory_is_dirty(addr1)) {
3653 /* invalidate code */
3654 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3655 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003656 cpu_physical_memory_set_dirty_flags(
3657 addr1, (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003658 }
bellard13eb76e2004-01-24 15:23:36 +00003659 }
3660 } else {
ths5fafdf22007-09-16 21:08:06 +00003661 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003662 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003663 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003664 /* I/O case */
3665 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003666 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003667 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3668 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003669 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003670 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003671 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003672 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003673 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003674 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003675 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003676 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003677 l = 2;
3678 } else {
bellard1c213d12005-09-03 10:49:04 +00003679 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003680 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003681 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003682 l = 1;
3683 }
3684 } else {
3685 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003686 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003687 (addr & ~TARGET_PAGE_MASK);
3688 memcpy(buf, ptr, l);
3689 }
3690 }
3691 len -= l;
3692 buf += l;
3693 addr += l;
3694 }
3695}
bellard8df1cd02005-01-28 22:37:22 +00003696
bellardd0ecd2a2006-04-23 17:14:48 +00003697/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003698void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003699 const uint8_t *buf, int len)
3700{
3701 int l;
3702 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003703 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003704 unsigned long pd;
3705 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003706
bellardd0ecd2a2006-04-23 17:14:48 +00003707 while (len > 0) {
3708 page = addr & TARGET_PAGE_MASK;
3709 l = (page + TARGET_PAGE_SIZE) - addr;
3710 if (l > len)
3711 l = len;
3712 p = phys_page_find(page >> TARGET_PAGE_BITS);
3713 if (!p) {
3714 pd = IO_MEM_UNASSIGNED;
3715 } else {
3716 pd = p->phys_offset;
3717 }
ths3b46e622007-09-17 08:09:54 +00003718
bellardd0ecd2a2006-04-23 17:14:48 +00003719 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003720 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3721 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003722 /* do nothing */
3723 } else {
3724 unsigned long addr1;
3725 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3726 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003727 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003728 memcpy(ptr, buf, l);
3729 }
3730 len -= l;
3731 buf += l;
3732 addr += l;
3733 }
3734}
3735
aliguori6d16c2f2009-01-22 16:59:11 +00003736typedef struct {
3737 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003738 target_phys_addr_t addr;
3739 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003740} BounceBuffer;
3741
3742static BounceBuffer bounce;
3743
aliguoriba223c22009-01-22 16:59:16 +00003744typedef struct MapClient {
3745 void *opaque;
3746 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003747 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003748} MapClient;
3749
Blue Swirl72cf2d42009-09-12 07:36:22 +00003750static QLIST_HEAD(map_client_list, MapClient) map_client_list
3751 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003752
3753void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3754{
3755 MapClient *client = qemu_malloc(sizeof(*client));
3756
3757 client->opaque = opaque;
3758 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003759 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003760 return client;
3761}
3762
3763void cpu_unregister_map_client(void *_client)
3764{
3765 MapClient *client = (MapClient *)_client;
3766
Blue Swirl72cf2d42009-09-12 07:36:22 +00003767 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003768 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003769}
3770
3771static void cpu_notify_map_clients(void)
3772{
3773 MapClient *client;
3774
Blue Swirl72cf2d42009-09-12 07:36:22 +00003775 while (!QLIST_EMPTY(&map_client_list)) {
3776 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003777 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003778 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003779 }
3780}
3781
aliguori6d16c2f2009-01-22 16:59:11 +00003782/* Map a physical memory region into a host virtual address.
3783 * May map a subset of the requested range, given by and returned in *plen.
3784 * May return NULL if resources needed to perform the mapping are exhausted.
3785 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003786 * Use cpu_register_map_client() to know when retrying the map operation is
3787 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003788 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003789void *cpu_physical_memory_map(target_phys_addr_t addr,
3790 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003791 int is_write)
3792{
Anthony Liguoric227f092009-10-01 16:12:16 -05003793 target_phys_addr_t len = *plen;
3794 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003795 int l;
3796 uint8_t *ret = NULL;
3797 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003798 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003799 unsigned long pd;
3800 PhysPageDesc *p;
3801 unsigned long addr1;
3802
3803 while (len > 0) {
3804 page = addr & TARGET_PAGE_MASK;
3805 l = (page + TARGET_PAGE_SIZE) - addr;
3806 if (l > len)
3807 l = len;
3808 p = phys_page_find(page >> TARGET_PAGE_BITS);
3809 if (!p) {
3810 pd = IO_MEM_UNASSIGNED;
3811 } else {
3812 pd = p->phys_offset;
3813 }
3814
3815 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3816 if (done || bounce.buffer) {
3817 break;
3818 }
3819 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3820 bounce.addr = addr;
3821 bounce.len = l;
3822 if (!is_write) {
3823 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3824 }
3825 ptr = bounce.buffer;
3826 } else {
3827 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003828 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003829 }
3830 if (!done) {
3831 ret = ptr;
3832 } else if (ret + done != ptr) {
3833 break;
3834 }
3835
3836 len -= l;
3837 addr += l;
3838 done += l;
3839 }
3840 *plen = done;
3841 return ret;
3842}
3843
3844/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3845 * Will also mark the memory as dirty if is_write == 1. access_len gives
3846 * the amount of memory that was actually read or written by the caller.
3847 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003848void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3849 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003850{
3851 if (buffer != bounce.buffer) {
3852 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003853 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003854 while (access_len) {
3855 unsigned l;
3856 l = TARGET_PAGE_SIZE;
3857 if (l > access_len)
3858 l = access_len;
3859 if (!cpu_physical_memory_is_dirty(addr1)) {
3860 /* invalidate code */
3861 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3862 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003863 cpu_physical_memory_set_dirty_flags(
3864 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori6d16c2f2009-01-22 16:59:11 +00003865 }
3866 addr1 += l;
3867 access_len -= l;
3868 }
3869 }
3870 return;
3871 }
3872 if (is_write) {
3873 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3874 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003875 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003876 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003877 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003878}
bellardd0ecd2a2006-04-23 17:14:48 +00003879
bellard8df1cd02005-01-28 22:37:22 +00003880/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003881uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003882{
3883 int io_index;
3884 uint8_t *ptr;
3885 uint32_t val;
3886 unsigned long pd;
3887 PhysPageDesc *p;
3888
3889 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3890 if (!p) {
3891 pd = IO_MEM_UNASSIGNED;
3892 } else {
3893 pd = p->phys_offset;
3894 }
ths3b46e622007-09-17 08:09:54 +00003895
ths5fafdf22007-09-16 21:08:06 +00003896 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003897 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003898 /* I/O case */
3899 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003900 if (p)
3901 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003902 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3903 } else {
3904 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003905 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003906 (addr & ~TARGET_PAGE_MASK);
3907 val = ldl_p(ptr);
3908 }
3909 return val;
3910}
3911
bellard84b7b8e2005-11-28 21:19:04 +00003912/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003913uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003914{
3915 int io_index;
3916 uint8_t *ptr;
3917 uint64_t val;
3918 unsigned long pd;
3919 PhysPageDesc *p;
3920
3921 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3922 if (!p) {
3923 pd = IO_MEM_UNASSIGNED;
3924 } else {
3925 pd = p->phys_offset;
3926 }
ths3b46e622007-09-17 08:09:54 +00003927
bellard2a4188a2006-06-25 21:54:59 +00003928 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3929 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003930 /* I/O case */
3931 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003932 if (p)
3933 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003934#ifdef TARGET_WORDS_BIGENDIAN
3935 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3936 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3937#else
3938 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3939 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3940#endif
3941 } else {
3942 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003943 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003944 (addr & ~TARGET_PAGE_MASK);
3945 val = ldq_p(ptr);
3946 }
3947 return val;
3948}
3949
bellardaab33092005-10-30 20:48:42 +00003950/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003951uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003952{
3953 uint8_t val;
3954 cpu_physical_memory_read(addr, &val, 1);
3955 return val;
3956}
3957
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003958/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003959uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003960{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003961 int io_index;
3962 uint8_t *ptr;
3963 uint64_t val;
3964 unsigned long pd;
3965 PhysPageDesc *p;
3966
3967 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3968 if (!p) {
3969 pd = IO_MEM_UNASSIGNED;
3970 } else {
3971 pd = p->phys_offset;
3972 }
3973
3974 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3975 !(pd & IO_MEM_ROMD)) {
3976 /* I/O case */
3977 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3978 if (p)
3979 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3980 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
3981 } else {
3982 /* RAM case */
3983 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
3984 (addr & ~TARGET_PAGE_MASK);
3985 val = lduw_p(ptr);
3986 }
3987 return val;
bellardaab33092005-10-30 20:48:42 +00003988}
3989
bellard8df1cd02005-01-28 22:37:22 +00003990/* warning: addr must be aligned. The ram page is not masked as dirty
3991 and the code inside is not invalidated. It is useful if the dirty
3992 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003993void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003994{
3995 int io_index;
3996 uint8_t *ptr;
3997 unsigned long pd;
3998 PhysPageDesc *p;
3999
4000 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4001 if (!p) {
4002 pd = IO_MEM_UNASSIGNED;
4003 } else {
4004 pd = p->phys_offset;
4005 }
ths3b46e622007-09-17 08:09:54 +00004006
bellard3a7d9292005-08-21 09:26:42 +00004007 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00004008 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00004009 if (p)
4010 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00004011 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
4012 } else {
aliguori74576192008-10-06 14:02:03 +00004013 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00004014 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00004015 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00004016
4017 if (unlikely(in_migration)) {
4018 if (!cpu_physical_memory_is_dirty(addr1)) {
4019 /* invalidate code */
4020 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4021 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004022 cpu_physical_memory_set_dirty_flags(
4023 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00004024 }
4025 }
bellard8df1cd02005-01-28 22:37:22 +00004026 }
4027}
4028
Anthony Liguoric227f092009-10-01 16:12:16 -05004029void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00004030{
4031 int io_index;
4032 uint8_t *ptr;
4033 unsigned long pd;
4034 PhysPageDesc *p;
4035
4036 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4037 if (!p) {
4038 pd = IO_MEM_UNASSIGNED;
4039 } else {
4040 pd = p->phys_offset;
4041 }
ths3b46e622007-09-17 08:09:54 +00004042
j_mayerbc98a7e2007-04-04 07:55:12 +00004043 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
4044 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00004045 if (p)
4046 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00004047#ifdef TARGET_WORDS_BIGENDIAN
4048 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
4049 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
4050#else
4051 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
4052 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
4053#endif
4054 } else {
pbrook5579c7f2009-04-11 14:47:08 +00004055 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00004056 (addr & ~TARGET_PAGE_MASK);
4057 stq_p(ptr, val);
4058 }
4059}
4060
bellard8df1cd02005-01-28 22:37:22 +00004061/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05004062void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00004063{
4064 int io_index;
4065 uint8_t *ptr;
4066 unsigned long pd;
4067 PhysPageDesc *p;
4068
4069 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4070 if (!p) {
4071 pd = IO_MEM_UNASSIGNED;
4072 } else {
4073 pd = p->phys_offset;
4074 }
ths3b46e622007-09-17 08:09:54 +00004075
bellard3a7d9292005-08-21 09:26:42 +00004076 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00004077 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00004078 if (p)
4079 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00004080 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
4081 } else {
4082 unsigned long addr1;
4083 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
4084 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00004085 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00004086 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00004087 if (!cpu_physical_memory_is_dirty(addr1)) {
4088 /* invalidate code */
4089 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4090 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004091 cpu_physical_memory_set_dirty_flags(addr1,
4092 (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00004093 }
bellard8df1cd02005-01-28 22:37:22 +00004094 }
4095}
4096
bellardaab33092005-10-30 20:48:42 +00004097/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004098void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004099{
4100 uint8_t v = val;
4101 cpu_physical_memory_write(addr, &v, 1);
4102}
4103
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004104/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05004105void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004106{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004107 int io_index;
4108 uint8_t *ptr;
4109 unsigned long pd;
4110 PhysPageDesc *p;
4111
4112 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4113 if (!p) {
4114 pd = IO_MEM_UNASSIGNED;
4115 } else {
4116 pd = p->phys_offset;
4117 }
4118
4119 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
4120 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
4121 if (p)
4122 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
4123 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
4124 } else {
4125 unsigned long addr1;
4126 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
4127 /* RAM case */
4128 ptr = qemu_get_ram_ptr(addr1);
4129 stw_p(ptr, val);
4130 if (!cpu_physical_memory_is_dirty(addr1)) {
4131 /* invalidate code */
4132 tb_invalidate_phys_page_range(addr1, addr1 + 2, 0);
4133 /* set dirty bit */
4134 cpu_physical_memory_set_dirty_flags(addr1,
4135 (0xff & ~CODE_DIRTY_FLAG));
4136 }
4137 }
bellardaab33092005-10-30 20:48:42 +00004138}
4139
4140/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004141void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004142{
4143 val = tswap64(val);
4144 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
4145}
4146
aliguori5e2972f2009-03-28 17:51:36 +00004147/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00004148int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004149 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004150{
4151 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004152 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004153 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004154
4155 while (len > 0) {
4156 page = addr & TARGET_PAGE_MASK;
4157 phys_addr = cpu_get_phys_page_debug(env, page);
4158 /* if no physical page mapped, return an error */
4159 if (phys_addr == -1)
4160 return -1;
4161 l = (page + TARGET_PAGE_SIZE) - addr;
4162 if (l > len)
4163 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004164 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004165 if (is_write)
4166 cpu_physical_memory_write_rom(phys_addr, buf, l);
4167 else
aliguori5e2972f2009-03-28 17:51:36 +00004168 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004169 len -= l;
4170 buf += l;
4171 addr += l;
4172 }
4173 return 0;
4174}
Paul Brooka68fe892010-03-01 00:08:59 +00004175#endif
bellard13eb76e2004-01-24 15:23:36 +00004176
pbrook2e70f6e2008-06-29 01:03:05 +00004177/* in deterministic execution mode, instructions doing device I/Os
4178 must be at the end of the TB */
4179void cpu_io_recompile(CPUState *env, void *retaddr)
4180{
4181 TranslationBlock *tb;
4182 uint32_t n, cflags;
4183 target_ulong pc, cs_base;
4184 uint64_t flags;
4185
4186 tb = tb_find_pc((unsigned long)retaddr);
4187 if (!tb) {
4188 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
4189 retaddr);
4190 }
4191 n = env->icount_decr.u16.low + tb->icount;
4192 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
4193 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004194 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004195 n = n - env->icount_decr.u16.low;
4196 /* Generate a new TB ending on the I/O insn. */
4197 n++;
4198 /* On MIPS and SH, delay slot instructions can only be restarted if
4199 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004200 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004201 branch. */
4202#if defined(TARGET_MIPS)
4203 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4204 env->active_tc.PC -= 4;
4205 env->icount_decr.u16.low++;
4206 env->hflags &= ~MIPS_HFLAG_BMASK;
4207 }
4208#elif defined(TARGET_SH4)
4209 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4210 && n > 1) {
4211 env->pc -= 2;
4212 env->icount_decr.u16.low++;
4213 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4214 }
4215#endif
4216 /* This should never happen. */
4217 if (n > CF_COUNT_MASK)
4218 cpu_abort(env, "TB too big during recompile");
4219
4220 cflags = n | CF_LAST_IO;
4221 pc = tb->pc;
4222 cs_base = tb->cs_base;
4223 flags = tb->flags;
4224 tb_phys_invalidate(tb, -1);
4225 /* FIXME: In theory this could raise an exception. In practice
4226 we have already translated the block once so it's probably ok. */
4227 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004228 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004229 the first in the TB) then we end up generating a whole new TB and
4230 repeating the fault, which is horribly inefficient.
4231 Better would be to execute just this insn uncached, or generate a
4232 second new TB. */
4233 cpu_resume_from_signal(env, NULL);
4234}
4235
Paul Brookb3755a92010-03-12 16:54:58 +00004236#if !defined(CONFIG_USER_ONLY)
4237
Stefan Weil055403b2010-10-22 23:03:32 +02004238void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004239{
4240 int i, target_code_size, max_target_code_size;
4241 int direct_jmp_count, direct_jmp2_count, cross_page;
4242 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004243
bellarde3db7222005-01-26 22:00:47 +00004244 target_code_size = 0;
4245 max_target_code_size = 0;
4246 cross_page = 0;
4247 direct_jmp_count = 0;
4248 direct_jmp2_count = 0;
4249 for(i = 0; i < nb_tbs; i++) {
4250 tb = &tbs[i];
4251 target_code_size += tb->size;
4252 if (tb->size > max_target_code_size)
4253 max_target_code_size = tb->size;
4254 if (tb->page_addr[1] != -1)
4255 cross_page++;
4256 if (tb->tb_next_offset[0] != 0xffff) {
4257 direct_jmp_count++;
4258 if (tb->tb_next_offset[1] != 0xffff) {
4259 direct_jmp2_count++;
4260 }
4261 }
4262 }
4263 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004264 cpu_fprintf(f, "Translation buffer state:\n");
Stefan Weil055403b2010-10-22 23:03:32 +02004265 cpu_fprintf(f, "gen code size %td/%ld\n",
bellard26a5f132008-05-28 12:30:31 +00004266 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4267 cpu_fprintf(f, "TB count %d/%d\n",
4268 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004269 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004270 nb_tbs ? target_code_size / nb_tbs : 0,
4271 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004272 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004273 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4274 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004275 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4276 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004277 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4278 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004279 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004280 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4281 direct_jmp2_count,
4282 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004283 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004284 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4285 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4286 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004287 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004288}
4289
bellard61382a52003-10-27 21:22:23 +00004290#define MMUSUFFIX _cmmu
4291#define GETPC() NULL
4292#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004293#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004294
4295#define SHIFT 0
4296#include "softmmu_template.h"
4297
4298#define SHIFT 1
4299#include "softmmu_template.h"
4300
4301#define SHIFT 2
4302#include "softmmu_template.h"
4303
4304#define SHIFT 3
4305#include "softmmu_template.h"
4306
4307#undef env
4308
4309#endif