blob: dfddd853deba48cb34afadda472a43ad3605d964 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Peter Maydell9e119082012-10-29 11:34:32 +100066DMAContext dma_context_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020067
Paolo Bonzini0844e002013-05-24 14:37:28 +020068MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020069static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020070
pbrooke2eef172008-06-08 01:09:01 +000071#endif
bellard9fa3e852004-01-04 18:06:42 +000072
Andreas Färber9349b4f2012-03-14 01:38:32 +010073CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000074/* current CPU in the current thread. It is only valid inside
75 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010076DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000077/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000078 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000079 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010080int use_icount;
bellard6a00d602005-11-21 23:25:50 +000081
pbrooke2eef172008-06-08 01:09:01 +000082#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020083
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020084typedef struct PhysPageEntry PhysPageEntry;
85
86struct PhysPageEntry {
87 uint16_t is_leaf : 1;
88 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
89 uint16_t ptr : 15;
90};
91
92struct AddressSpaceDispatch {
93 /* This is a multi-level map on the physical address space.
94 * The bottom level has pointers to MemoryRegionSections.
95 */
96 PhysPageEntry phys_map;
97 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020098 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099};
100
Jan Kiszka90260c62013-05-26 21:46:51 +0200101#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
102typedef struct subpage_t {
103 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200104 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200105 hwaddr base;
106 uint16_t sub_section[TARGET_PAGE_SIZE];
107} subpage_t;
108
Avi Kivity5312bd82012-02-12 18:32:55 +0200109static MemoryRegionSection *phys_sections;
110static unsigned phys_sections_nb, phys_sections_nb_alloc;
111static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200112static uint16_t phys_section_notdirty;
113static uint16_t phys_section_rom;
114static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200116/* Simple allocator for PhysPageEntry nodes */
117static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
118static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
119
Avi Kivity07f07b32012-02-13 20:45:32 +0200120#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200121
pbrooke2eef172008-06-08 01:09:01 +0000122static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300123static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000124static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000125
Avi Kivity1ec9b902012-01-02 12:47:48 +0200126static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000127#endif
bellard54936002003-05-13 00:25:15 +0000128
Paul Brook6d9a1302010-02-28 23:55:53 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200130
Avi Kivityf7bf5462012-02-13 20:12:05 +0200131static void phys_map_node_reserve(unsigned nodes)
132{
133 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
134 typedef PhysPageEntry Node[L2_SIZE];
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
136 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
137 phys_map_nodes_nb + nodes);
138 phys_map_nodes = g_renew(Node, phys_map_nodes,
139 phys_map_nodes_nb_alloc);
140 }
141}
142
143static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200144{
145 unsigned i;
146 uint16_t ret;
147
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200149 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200150 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200152 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200153 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200154 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200155 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156}
157
158static void phys_map_nodes_reset(void)
159{
160 phys_map_nodes_nb = 0;
161}
162
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163
Avi Kivitya8170e52012-10-23 12:30:10 +0200164static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
165 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200166 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
168 PhysPageEntry *p;
169 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200170 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171
Avi Kivity07f07b32012-02-13 20:45:32 +0200172 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200173 lp->ptr = phys_map_node_alloc();
174 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175 if (level == 0) {
176 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200177 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200178 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179 }
180 }
181 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 }
Avi Kivity29990972012-02-13 20:21:20 +0200184 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185
Avi Kivity29990972012-02-13 20:21:20 +0200186 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200187 if ((*index & (step - 1)) == 0 && *nb >= step) {
188 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200189 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200190 *index += step;
191 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200192 } else {
193 phys_page_set_level(lp, index, nb, leaf, level - 1);
194 }
195 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200200 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200201 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000202{
Avi Kivity29990972012-02-13 20:21:20 +0200203 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000207}
208
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200209static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000210{
Avi Kivityac1970f2012-10-03 16:22:53 +0200211 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200212 PhysPageEntry *p;
213 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214
Avi Kivity07f07b32012-02-13 20:45:32 +0200215 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200217 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200218 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200219 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200221 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200222 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200223}
224
Blue Swirle5548612012-04-21 13:08:33 +0000225bool memory_region_is_unassigned(MemoryRegion *mr)
226{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200227 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000228 && mr != &io_mem_watch;
229}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200230
Jan Kiszka9f029602013-05-06 16:48:02 +0200231static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200232 hwaddr addr,
233 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200234{
Jan Kiszka90260c62013-05-26 21:46:51 +0200235 MemoryRegionSection *section;
236 subpage_t *subpage;
237
238 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
239 if (resolve_subpage && section->mr->subpage) {
240 subpage = container_of(section->mr, subpage_t, iomem);
241 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
242 }
243 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200244}
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246static MemoryRegionSection *
247address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
248 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200249{
250 MemoryRegionSection *section;
251 Int128 diff;
252
Jan Kiszka90260c62013-05-26 21:46:51 +0200253 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200254 /* Compute offset within MemoryRegionSection */
255 addr -= section->offset_within_address_space;
256
257 /* Compute offset within MemoryRegion */
258 *xlat = addr + section->offset_within_region;
259
260 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100261 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200262 return section;
263}
Jan Kiszka90260c62013-05-26 21:46:51 +0200264
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200265MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
266 hwaddr *xlat, hwaddr *plen,
267 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200268{
Avi Kivity30951152012-10-30 13:47:46 +0200269 IOMMUTLBEntry iotlb;
270 MemoryRegionSection *section;
271 MemoryRegion *mr;
272 hwaddr len = *plen;
273
274 for (;;) {
275 section = address_space_translate_internal(as, addr, &addr, plen, true);
276 mr = section->mr;
277
278 if (!mr->iommu_ops) {
279 break;
280 }
281
282 iotlb = mr->iommu_ops->translate(mr, addr);
283 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
284 | (addr & iotlb.addr_mask));
285 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
286 if (!(iotlb.perm & (1 << is_write))) {
287 mr = &io_mem_unassigned;
288 break;
289 }
290
291 as = iotlb.target_as;
292 }
293
294 *plen = len;
295 *xlat = addr;
296 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200297}
298
299MemoryRegionSection *
300address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
301 hwaddr *plen)
302{
Avi Kivity30951152012-10-30 13:47:46 +0200303 MemoryRegionSection *section;
304 section = address_space_translate_internal(as, addr, xlat, plen, false);
305
306 assert(!section->mr->iommu_ops);
307 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200308}
bellard9fa3e852004-01-04 18:06:42 +0000309#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000310
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200311void cpu_exec_init_all(void)
312{
313#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700314 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200315 memory_map_init();
316 io_mem_init();
317#endif
318}
319
Andreas Färberb170fce2013-01-20 20:23:22 +0100320#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000321
Juan Quintelae59fb372009-09-29 22:48:21 +0200322static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200323{
Andreas Färber259186a2013-01-17 18:51:17 +0100324 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200325
aurel323098dba2009-03-07 21:28:24 +0000326 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
327 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100328 cpu->interrupt_request &= ~0x01;
329 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000330
331 return 0;
332}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200333
334static const VMStateDescription vmstate_cpu_common = {
335 .name = "cpu_common",
336 .version_id = 1,
337 .minimum_version_id = 1,
338 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200339 .post_load = cpu_common_post_load,
340 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100341 VMSTATE_UINT32(halted, CPUState),
342 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200343 VMSTATE_END_OF_LIST()
344 }
345};
Andreas Färberb170fce2013-01-20 20:23:22 +0100346#else
347#define vmstate_cpu_common vmstate_dummy
pbrook9656f322008-07-01 20:01:19 +0000348#endif
349
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100350CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400351{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100352 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100353 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400354
355 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100356 cpu = ENV_GET_CPU(env);
357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Glauber Costa950f1472009-06-09 12:15:18 -0400360 env = env->next_cpu;
361 }
362
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100363 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
368 CPUArchState *env = first_cpu;
369
370 while (env) {
371 func(ENV_GET_CPU(env), data);
372 env = env->next_cpu;
373 }
374}
375
Andreas Färber9349b4f2012-03-14 01:38:32 +0100376void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000377{
Andreas Färber9f09e182012-05-03 06:59:07 +0200378 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100379 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100380 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000381 int cpu_index;
382
pbrookc2764712009-03-07 15:24:59 +0000383#if defined(CONFIG_USER_ONLY)
384 cpu_list_lock();
385#endif
bellard6a00d602005-11-21 23:25:50 +0000386 env->next_cpu = NULL;
387 penv = &first_cpu;
388 cpu_index = 0;
389 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700390 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000391 cpu_index++;
392 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100393 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100394 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000395 QTAILQ_INIT(&env->breakpoints);
396 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100397#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200398 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100399#endif
bellard6a00d602005-11-21 23:25:50 +0000400 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000401#if defined(CONFIG_USER_ONLY)
402 cpu_list_unlock();
403#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100404 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000405#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600406 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000407 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100408 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000409#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100410 if (cc->vmsd != NULL) {
411 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
412 }
bellardfd6ce8f2003-05-14 19:00:11 +0000413}
414
bellard1fddef42005-04-17 19:16:13 +0000415#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000416#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100417static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000418{
419 tb_invalidate_phys_page_range(pc, pc + 1, 0);
420}
421#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400422static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
423{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400424 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
425 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400426}
bellardc27004e2005-01-03 23:35:10 +0000427#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000428#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000429
Paul Brookc527ee82010-03-01 03:31:14 +0000430#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100431void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000432
433{
434}
435
Andreas Färber9349b4f2012-03-14 01:38:32 +0100436int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000437 int flags, CPUWatchpoint **watchpoint)
438{
439 return -ENOSYS;
440}
441#else
pbrook6658ffb2007-03-16 23:58:11 +0000442/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100443int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000444 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000445{
aliguorib4051332008-11-18 20:14:20 +0000446 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000447 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000448
aliguorib4051332008-11-18 20:14:20 +0000449 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400450 if ((len & (len - 1)) || (addr & ~len_mask) ||
451 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000452 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
453 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
454 return -EINVAL;
455 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500456 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000457
aliguoria1d1bb32008-11-18 20:07:32 +0000458 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000459 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000460 wp->flags = flags;
461
aliguori2dc9f412008-11-18 20:56:59 +0000462 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000463 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000465 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000466 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000467
pbrook6658ffb2007-03-16 23:58:11 +0000468 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000469
470 if (watchpoint)
471 *watchpoint = wp;
472 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000473}
474
aliguoria1d1bb32008-11-18 20:07:32 +0000475/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100476int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000477 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000478{
aliguorib4051332008-11-18 20:14:20 +0000479 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000480 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000481
Blue Swirl72cf2d42009-09-12 07:36:22 +0000482 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000483 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000484 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000485 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000486 return 0;
487 }
488 }
aliguoria1d1bb32008-11-18 20:07:32 +0000489 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000490}
491
aliguoria1d1bb32008-11-18 20:07:32 +0000492/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100493void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000494{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000495 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000496
aliguoria1d1bb32008-11-18 20:07:32 +0000497 tlb_flush_page(env, watchpoint->vaddr);
498
Anthony Liguori7267c092011-08-20 22:09:37 -0500499 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000500}
501
aliguoria1d1bb32008-11-18 20:07:32 +0000502/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100503void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000504{
aliguoric0ce9982008-11-25 22:13:57 +0000505 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000506
Blue Swirl72cf2d42009-09-12 07:36:22 +0000507 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000508 if (wp->flags & mask)
509 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000510 }
aliguoria1d1bb32008-11-18 20:07:32 +0000511}
Paul Brookc527ee82010-03-01 03:31:14 +0000512#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000513
514/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100515int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000516 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000517{
bellard1fddef42005-04-17 19:16:13 +0000518#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000519 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000520
Anthony Liguori7267c092011-08-20 22:09:37 -0500521 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000522
523 bp->pc = pc;
524 bp->flags = flags;
525
aliguori2dc9f412008-11-18 20:56:59 +0000526 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000527 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000528 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000529 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000530 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000531
532 breakpoint_invalidate(env, pc);
533
534 if (breakpoint)
535 *breakpoint = bp;
536 return 0;
537#else
538 return -ENOSYS;
539#endif
540}
541
542/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100543int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000544{
545#if defined(TARGET_HAS_ICE)
546 CPUBreakpoint *bp;
547
Blue Swirl72cf2d42009-09-12 07:36:22 +0000548 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000549 if (bp->pc == pc && bp->flags == flags) {
550 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000551 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000552 }
bellard4c3a88a2003-07-26 12:06:08 +0000553 }
aliguoria1d1bb32008-11-18 20:07:32 +0000554 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000555#else
aliguoria1d1bb32008-11-18 20:07:32 +0000556 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000557#endif
558}
559
aliguoria1d1bb32008-11-18 20:07:32 +0000560/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100561void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000562{
bellard1fddef42005-04-17 19:16:13 +0000563#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000564 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000565
aliguoria1d1bb32008-11-18 20:07:32 +0000566 breakpoint_invalidate(env, breakpoint->pc);
567
Anthony Liguori7267c092011-08-20 22:09:37 -0500568 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000569#endif
570}
571
572/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100573void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000574{
575#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000576 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000577
Blue Swirl72cf2d42009-09-12 07:36:22 +0000578 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000579 if (bp->flags & mask)
580 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000581 }
bellard4c3a88a2003-07-26 12:06:08 +0000582#endif
583}
584
bellardc33a3462003-07-29 20:50:33 +0000585/* enable or disable single step mode. EXCP_DEBUG is returned by the
586 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100587void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000588{
bellard1fddef42005-04-17 19:16:13 +0000589#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000590 if (env->singlestep_enabled != enabled) {
591 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000592 if (kvm_enabled())
593 kvm_update_guest_debug(env, 0);
594 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100595 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000596 /* XXX: only flush what is necessary */
597 tb_flush(env);
598 }
bellardc33a3462003-07-29 20:50:33 +0000599 }
600#endif
601}
602
Andreas Färber9349b4f2012-03-14 01:38:32 +0100603void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +0000604{
Andreas Färberfcd7d002012-12-17 08:02:44 +0100605 CPUState *cpu = ENV_GET_CPU(env);
606
607 cpu->exit_request = 1;
Peter Maydell378df4b2013-02-22 18:10:03 +0000608 cpu->tcg_exit_req = 1;
aurel323098dba2009-03-07 21:28:24 +0000609}
610
Andreas Färber9349b4f2012-03-14 01:38:32 +0100611void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000612{
613 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000614 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000615
616 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000617 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000618 fprintf(stderr, "qemu: fatal: ");
619 vfprintf(stderr, fmt, ap);
620 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100621 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000622 if (qemu_log_enabled()) {
623 qemu_log("qemu: fatal: ");
624 qemu_log_vprintf(fmt, ap2);
625 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100626 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000627 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000628 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000629 }
pbrook493ae1f2007-11-23 16:53:59 +0000630 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000631 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200632#if defined(CONFIG_USER_ONLY)
633 {
634 struct sigaction act;
635 sigfillset(&act.sa_mask);
636 act.sa_handler = SIG_DFL;
637 sigaction(SIGABRT, &act, NULL);
638 }
639#endif
bellard75012672003-06-21 13:11:07 +0000640 abort();
641}
642
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000644{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100645 CPUArchState *new_env = cpu_init(env->cpu_model_str);
646 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000647#if defined(TARGET_HAS_ICE)
648 CPUBreakpoint *bp;
649 CPUWatchpoint *wp;
650#endif
651
Andreas Färber9349b4f2012-03-14 01:38:32 +0100652 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000653
Andreas Färber55e5c282012-12-17 06:18:02 +0100654 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000655 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000656
657 /* Clone all break/watchpoints.
658 Note: Once we support ptrace with hw-debug register access, make sure
659 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000660 QTAILQ_INIT(&env->breakpoints);
661 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000662#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000663 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000664 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
665 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000666 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000667 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
668 wp->flags, NULL);
669 }
670#endif
671
thsc5be9f02007-02-28 20:20:53 +0000672 return new_env;
673}
674
bellard01243112004-01-04 15:48:17 +0000675#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200676static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
677 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000678{
Juan Quintelad24981d2012-05-22 00:42:40 +0200679 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000680
bellard1ccde1c2004-02-06 19:46:14 +0000681 /* we modify the TLB cache so that the dirty bit will be set again
682 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200683 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200684 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000685 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200686 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000687 != (end - 1) - start) {
688 abort();
689 }
Blue Swirle5548612012-04-21 13:08:33 +0000690 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200691
692}
693
694/* Note: start and end must be within the same ram block. */
695void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
696 int dirty_flags)
697{
698 uintptr_t length;
699
700 start &= TARGET_PAGE_MASK;
701 end = TARGET_PAGE_ALIGN(end);
702
703 length = end - start;
704 if (length == 0)
705 return;
706 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
707
708 if (tcg_enabled()) {
709 tlb_reset_dirty_range_all(start, end, length);
710 }
bellard1ccde1c2004-02-06 19:46:14 +0000711}
712
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000713static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000714{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200715 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000716 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200717 return ret;
aliguori74576192008-10-06 14:02:03 +0000718}
719
Avi Kivitya8170e52012-10-23 12:30:10 +0200720hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200721 MemoryRegionSection *section,
722 target_ulong vaddr,
723 hwaddr paddr, hwaddr xlat,
724 int prot,
725 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000726{
Avi Kivitya8170e52012-10-23 12:30:10 +0200727 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000728 CPUWatchpoint *wp;
729
Blue Swirlcc5bea62012-04-14 14:56:48 +0000730 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000731 /* Normal RAM. */
732 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200733 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000734 if (!section->readonly) {
735 iotlb |= phys_section_notdirty;
736 } else {
737 iotlb |= phys_section_rom;
738 }
739 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000740 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200741 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000742 }
743
744 /* Make accesses to pages with watchpoints go via the
745 watchpoint trap routines. */
746 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
747 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
748 /* Avoid trapping reads of pages with a write breakpoint. */
749 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
750 iotlb = phys_section_watch + paddr;
751 *address |= TLB_MMIO;
752 break;
753 }
754 }
755 }
756
757 return iotlb;
758}
bellard9fa3e852004-01-04 18:06:42 +0000759#endif /* defined(CONFIG_USER_ONLY) */
760
pbrooke2eef172008-06-08 01:09:01 +0000761#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000762
Anthony Liguoric227f092009-10-01 16:12:16 -0500763static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200764 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200765static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200766static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200767{
Avi Kivity5312bd82012-02-12 18:32:55 +0200768 MemoryRegionSection *section = &phys_sections[section_index];
769 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200770
771 if (mr->subpage) {
772 subpage_t *subpage = container_of(mr, subpage_t, iomem);
773 memory_region_destroy(&subpage->iomem);
774 g_free(subpage);
775 }
776}
777
Avi Kivity4346ae32012-02-10 17:00:01 +0200778static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200779{
780 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200781 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200782
Avi Kivityc19e8802012-02-13 20:25:31 +0200783 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200784 return;
785 }
786
Avi Kivityc19e8802012-02-13 20:25:31 +0200787 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200788 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200789 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200790 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200791 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200792 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200793 }
Avi Kivity54688b12012-02-09 17:34:32 +0200794 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200795 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200796 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200797}
798
Avi Kivityac1970f2012-10-03 16:22:53 +0200799static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200800{
Avi Kivityac1970f2012-10-03 16:22:53 +0200801 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200802 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200803}
804
Avi Kivity5312bd82012-02-12 18:32:55 +0200805static uint16_t phys_section_add(MemoryRegionSection *section)
806{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200807 /* The physical section number is ORed with a page-aligned
808 * pointer to produce the iotlb entries. Thus it should
809 * never overflow into the page-aligned value.
810 */
811 assert(phys_sections_nb < TARGET_PAGE_SIZE);
812
Avi Kivity5312bd82012-02-12 18:32:55 +0200813 if (phys_sections_nb == phys_sections_nb_alloc) {
814 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
815 phys_sections = g_renew(MemoryRegionSection, phys_sections,
816 phys_sections_nb_alloc);
817 }
818 phys_sections[phys_sections_nb] = *section;
819 return phys_sections_nb++;
820}
821
822static void phys_sections_clear(void)
823{
824 phys_sections_nb = 0;
825}
826
Avi Kivityac1970f2012-10-03 16:22:53 +0200827static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828{
829 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200830 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200831 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200832 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200833 MemoryRegionSection subsection = {
834 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200835 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200836 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200837 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200838
Avi Kivityf3705d52012-03-08 16:16:34 +0200839 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200840
Avi Kivityf3705d52012-03-08 16:16:34 +0200841 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200842 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200843 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200844 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200845 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200846 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200847 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200848 }
849 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200851 subpage_register(subpage, start, end, phys_section_add(section));
852}
853
854
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855static void register_multipage(AddressSpaceDispatch *d,
856 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000857{
Avi Kivitya8170e52012-10-23 12:30:10 +0200858 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200859 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 uint64_t num_pages = int128_get64(int128_rshift(section->size,
861 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200862
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200863 assert(num_pages);
864 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000865}
866
Avi Kivityac1970f2012-10-03 16:22:53 +0200867static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200868{
Avi Kivityac1970f2012-10-03 16:22:53 +0200869 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200870 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200871 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200872
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200873 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
874 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
875 - now.offset_within_address_space;
876
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200877 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200878 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200879 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200880 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200881 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200882 while (int128_ne(remain.size, now.size)) {
883 remain.size = int128_sub(remain.size, now.size);
884 remain.offset_within_address_space += int128_get64(now.size);
885 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400886 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200887 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200888 register_subpage(d, &now);
889 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200890 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200891 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400892 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200893 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200894 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400895 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200896 }
897}
898
Sheng Yang62a27442010-01-26 19:21:16 +0800899void qemu_flush_coalesced_mmio_buffer(void)
900{
901 if (kvm_enabled())
902 kvm_flush_coalesced_mmio_buffer();
903}
904
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700905void qemu_mutex_lock_ramlist(void)
906{
907 qemu_mutex_lock(&ram_list.mutex);
908}
909
910void qemu_mutex_unlock_ramlist(void)
911{
912 qemu_mutex_unlock(&ram_list.mutex);
913}
914
Marcelo Tosattic9027602010-03-01 20:25:08 -0300915#if defined(__linux__) && !defined(TARGET_S390X)
916
917#include <sys/vfs.h>
918
919#define HUGETLBFS_MAGIC 0x958458f6
920
921static long gethugepagesize(const char *path)
922{
923 struct statfs fs;
924 int ret;
925
926 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900927 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300928 } while (ret != 0 && errno == EINTR);
929
930 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900931 perror(path);
932 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300933 }
934
935 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900936 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300937
938 return fs.f_bsize;
939}
940
Alex Williamson04b16652010-07-02 11:13:17 -0600941static void *file_ram_alloc(RAMBlock *block,
942 ram_addr_t memory,
943 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300944{
945 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500946 char *sanitized_name;
947 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300948 void *area;
949 int fd;
950#ifdef MAP_POPULATE
951 int flags;
952#endif
953 unsigned long hpagesize;
954
955 hpagesize = gethugepagesize(path);
956 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900957 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300958 }
959
960 if (memory < hpagesize) {
961 return NULL;
962 }
963
964 if (kvm_enabled() && !kvm_has_sync_mmu()) {
965 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
966 return NULL;
967 }
968
Peter Feiner8ca761f2013-03-04 13:54:25 -0500969 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
970 sanitized_name = g_strdup(block->mr->name);
971 for (c = sanitized_name; *c != '\0'; c++) {
972 if (*c == '/')
973 *c = '_';
974 }
975
976 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
977 sanitized_name);
978 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300979
980 fd = mkstemp(filename);
981 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900982 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100983 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900984 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300985 }
986 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100987 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300988
989 memory = (memory+hpagesize-1) & ~(hpagesize-1);
990
991 /*
992 * ftruncate is not supported by hugetlbfs in older
993 * hosts, so don't bother bailing out on errors.
994 * If anything goes wrong with it under other filesystems,
995 * mmap will fail.
996 */
997 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900998 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300999
1000#ifdef MAP_POPULATE
1001 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
1002 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
1003 * to sidestep this quirk.
1004 */
1005 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
1006 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
1007#else
1008 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
1009#endif
1010 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001011 perror("file_ram_alloc: can't mmap RAM pages");
1012 close(fd);
1013 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001014 }
Alex Williamson04b16652010-07-02 11:13:17 -06001015 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001016 return area;
1017}
1018#endif
1019
Alex Williamsond17b5282010-06-25 11:08:38 -06001020static ram_addr_t find_ram_offset(ram_addr_t size)
1021{
Alex Williamson04b16652010-07-02 11:13:17 -06001022 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001023 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001024
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001025 assert(size != 0); /* it would hand out same offset multiple times */
1026
Paolo Bonzinia3161032012-11-14 15:54:48 +01001027 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001028 return 0;
1029
Paolo Bonzinia3161032012-11-14 15:54:48 +01001030 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001031 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001032
1033 end = block->offset + block->length;
1034
Paolo Bonzinia3161032012-11-14 15:54:48 +01001035 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001036 if (next_block->offset >= end) {
1037 next = MIN(next, next_block->offset);
1038 }
1039 }
1040 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001041 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001042 mingap = next - end;
1043 }
1044 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001045
1046 if (offset == RAM_ADDR_MAX) {
1047 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1048 (uint64_t)size);
1049 abort();
1050 }
1051
Alex Williamson04b16652010-07-02 11:13:17 -06001052 return offset;
1053}
1054
Juan Quintela652d7ec2012-07-20 10:37:54 +02001055ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001056{
Alex Williamsond17b5282010-06-25 11:08:38 -06001057 RAMBlock *block;
1058 ram_addr_t last = 0;
1059
Paolo Bonzinia3161032012-11-14 15:54:48 +01001060 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001061 last = MAX(last, block->offset + block->length);
1062
1063 return last;
1064}
1065
Jason Baronddb97f12012-08-02 15:44:16 -04001066static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1067{
1068 int ret;
1069 QemuOpts *machine_opts;
1070
1071 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1072 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1073 if (machine_opts &&
1074 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1075 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1076 if (ret) {
1077 perror("qemu_madvise");
1078 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1079 "but dump_guest_core=off specified\n");
1080 }
1081 }
1082}
1083
Avi Kivityc5705a72011-12-20 15:59:12 +02001084void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001085{
1086 RAMBlock *new_block, *block;
1087
Avi Kivityc5705a72011-12-20 15:59:12 +02001088 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001089 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001090 if (block->offset == addr) {
1091 new_block = block;
1092 break;
1093 }
1094 }
1095 assert(new_block);
1096 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001097
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001098 if (dev) {
1099 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001100 if (id) {
1101 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001102 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001103 }
1104 }
1105 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1106
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001107 /* This assumes the iothread lock is taken here too. */
1108 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001109 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001110 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001111 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1112 new_block->idstr);
1113 abort();
1114 }
1115 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001116 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001117}
1118
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001119static int memory_try_enable_merging(void *addr, size_t len)
1120{
1121 QemuOpts *opts;
1122
1123 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1124 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1125 /* disabled by the user */
1126 return 0;
1127 }
1128
1129 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1130}
1131
Avi Kivityc5705a72011-12-20 15:59:12 +02001132ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1133 MemoryRegion *mr)
1134{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001135 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001136
1137 size = TARGET_PAGE_ALIGN(size);
1138 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001139
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001140 /* This assumes the iothread lock is taken here too. */
1141 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001142 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001143 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001144 if (host) {
1145 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001146 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001147 } else {
1148 if (mem_path) {
1149#if defined (__linux__) && !defined(TARGET_S390X)
1150 new_block->host = file_ram_alloc(new_block, size, mem_path);
1151 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001152 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001153 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001154 }
1155#else
1156 fprintf(stderr, "-mem-path option unsupported\n");
1157 exit(1);
1158#endif
1159 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001160 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001161 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001162 } else if (kvm_enabled()) {
1163 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001164 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001165 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001166 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001167 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001168 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001169 }
1170 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001171 new_block->length = size;
1172
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001173 /* Keep the list sorted from biggest to smallest block. */
1174 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1175 if (block->length < new_block->length) {
1176 break;
1177 }
1178 }
1179 if (block) {
1180 QTAILQ_INSERT_BEFORE(block, new_block, next);
1181 } else {
1182 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1183 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001184 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001185
Umesh Deshpandef798b072011-08-18 11:41:17 -07001186 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001187 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001188
Anthony Liguori7267c092011-08-20 22:09:37 -05001189 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001190 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001191 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1192 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001193 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001194
Jason Baronddb97f12012-08-02 15:44:16 -04001195 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001196 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001197
Cam Macdonell84b89d72010-07-26 18:10:57 -06001198 if (kvm_enabled())
1199 kvm_setup_guest_memory(new_block->host, size);
1200
1201 return new_block->offset;
1202}
1203
Avi Kivityc5705a72011-12-20 15:59:12 +02001204ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001205{
Avi Kivityc5705a72011-12-20 15:59:12 +02001206 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001207}
bellarde9a1ab12007-02-08 23:08:38 +00001208
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001209void qemu_ram_free_from_ptr(ram_addr_t addr)
1210{
1211 RAMBlock *block;
1212
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001213 /* This assumes the iothread lock is taken here too. */
1214 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001215 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001216 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001217 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001218 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001219 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001220 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001221 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001222 }
1223 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001224 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001225}
1226
Anthony Liguoric227f092009-10-01 16:12:16 -05001227void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001228{
Alex Williamson04b16652010-07-02 11:13:17 -06001229 RAMBlock *block;
1230
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001231 /* This assumes the iothread lock is taken here too. */
1232 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001233 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001234 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001235 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001236 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001237 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001238 if (block->flags & RAM_PREALLOC_MASK) {
1239 ;
1240 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001241#if defined (__linux__) && !defined(TARGET_S390X)
1242 if (block->fd) {
1243 munmap(block->host, block->length);
1244 close(block->fd);
1245 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001246 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001247 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001248#else
1249 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001250#endif
1251 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001252 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001253 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001254 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001255 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001256 }
Alex Williamson04b16652010-07-02 11:13:17 -06001257 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001258 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001259 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001260 }
1261 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001262 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001263
bellarde9a1ab12007-02-08 23:08:38 +00001264}
1265
Huang Yingcd19cfa2011-03-02 08:56:19 +01001266#ifndef _WIN32
1267void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1268{
1269 RAMBlock *block;
1270 ram_addr_t offset;
1271 int flags;
1272 void *area, *vaddr;
1273
Paolo Bonzinia3161032012-11-14 15:54:48 +01001274 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001275 offset = addr - block->offset;
1276 if (offset < block->length) {
1277 vaddr = block->host + offset;
1278 if (block->flags & RAM_PREALLOC_MASK) {
1279 ;
1280 } else {
1281 flags = MAP_FIXED;
1282 munmap(vaddr, length);
1283 if (mem_path) {
1284#if defined(__linux__) && !defined(TARGET_S390X)
1285 if (block->fd) {
1286#ifdef MAP_POPULATE
1287 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1288 MAP_PRIVATE;
1289#else
1290 flags |= MAP_PRIVATE;
1291#endif
1292 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1293 flags, block->fd, offset);
1294 } else {
1295 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1296 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1297 flags, -1, 0);
1298 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001299#else
1300 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001301#endif
1302 } else {
1303#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1304 flags |= MAP_SHARED | MAP_ANONYMOUS;
1305 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1306 flags, -1, 0);
1307#else
1308 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1309 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1310 flags, -1, 0);
1311#endif
1312 }
1313 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001314 fprintf(stderr, "Could not remap addr: "
1315 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001316 length, addr);
1317 exit(1);
1318 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001319 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001320 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001321 }
1322 return;
1323 }
1324 }
1325}
1326#endif /* !_WIN32 */
1327
pbrookdc828ca2009-04-09 22:21:07 +00001328/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001329 With the exception of the softmmu code in this file, this should
1330 only be used for local memory (e.g. video ram) that the device owns,
1331 and knows it isn't going to access beyond the end of the block.
1332
1333 It should not be used for general purpose DMA.
1334 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1335 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001336void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001337{
pbrook94a6b542009-04-11 17:15:54 +00001338 RAMBlock *block;
1339
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001340 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001341 block = ram_list.mru_block;
1342 if (block && addr - block->offset < block->length) {
1343 goto found;
1344 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001345 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001346 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001347 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001348 }
pbrook94a6b542009-04-11 17:15:54 +00001349 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001350
1351 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1352 abort();
1353
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001354found:
1355 ram_list.mru_block = block;
1356 if (xen_enabled()) {
1357 /* We need to check if the requested address is in the RAM
1358 * because we don't want to map the entire memory in QEMU.
1359 * In that case just map until the end of the page.
1360 */
1361 if (block->offset == 0) {
1362 return xen_map_cache(addr, 0, 0);
1363 } else if (block->host == NULL) {
1364 block->host =
1365 xen_map_cache(block->offset, block->length, 1);
1366 }
1367 }
1368 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001369}
1370
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001371/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1372 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1373 *
1374 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001375 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001376static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001377{
1378 RAMBlock *block;
1379
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001380 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001381 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001382 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001383 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001384 /* We need to check if the requested address is in the RAM
1385 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001386 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001387 */
1388 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001389 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001390 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001391 block->host =
1392 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001393 }
1394 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001395 return block->host + (addr - block->offset);
1396 }
1397 }
1398
1399 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1400 abort();
1401
1402 return NULL;
1403}
1404
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001405/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1406 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001407static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001408{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001409 if (*size == 0) {
1410 return NULL;
1411 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001412 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001413 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001414 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001415 RAMBlock *block;
1416
Paolo Bonzinia3161032012-11-14 15:54:48 +01001417 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001418 if (addr - block->offset < block->length) {
1419 if (addr - block->offset + *size > block->length)
1420 *size = block->length - addr + block->offset;
1421 return block->host + (addr - block->offset);
1422 }
1423 }
1424
1425 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1426 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001427 }
1428}
1429
Marcelo Tosattie8902612010-10-11 15:31:19 -03001430int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001431{
pbrook94a6b542009-04-11 17:15:54 +00001432 RAMBlock *block;
1433 uint8_t *host = ptr;
1434
Jan Kiszka868bb332011-06-21 22:59:09 +02001435 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001436 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001437 return 0;
1438 }
1439
Paolo Bonzinia3161032012-11-14 15:54:48 +01001440 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001441 /* This case append when the block is not mapped. */
1442 if (block->host == NULL) {
1443 continue;
1444 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001445 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001446 *ram_addr = block->offset + (host - block->host);
1447 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001448 }
pbrook94a6b542009-04-11 17:15:54 +00001449 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001450
Marcelo Tosattie8902612010-10-11 15:31:19 -03001451 return -1;
1452}
Alex Williamsonf471a172010-06-11 11:11:42 -06001453
Marcelo Tosattie8902612010-10-11 15:31:19 -03001454/* Some of the softmmu routines need to translate from a host pointer
1455 (typically a TLB entry) back to a ram offset. */
1456ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1457{
1458 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001459
Marcelo Tosattie8902612010-10-11 15:31:19 -03001460 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1461 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1462 abort();
1463 }
1464 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001465}
1466
Avi Kivitya8170e52012-10-23 12:30:10 +02001467static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001468 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001469{
bellard3a7d9292005-08-21 09:26:42 +00001470 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001471 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001472 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001473 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001474 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001475 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001476 switch (size) {
1477 case 1:
1478 stb_p(qemu_get_ram_ptr(ram_addr), val);
1479 break;
1480 case 2:
1481 stw_p(qemu_get_ram_ptr(ram_addr), val);
1482 break;
1483 case 4:
1484 stl_p(qemu_get_ram_ptr(ram_addr), val);
1485 break;
1486 default:
1487 abort();
1488 }
bellardf23db162005-08-21 19:12:28 +00001489 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001490 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001491 /* we remove the notdirty callback only if the code has been
1492 flushed */
1493 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001494 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001495}
1496
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001497static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1498 unsigned size, bool is_write)
1499{
1500 return is_write;
1501}
1502
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001503static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001504 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001505 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001506 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001507};
1508
pbrook0f459d12008-06-09 00:20:13 +00001509/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001510static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001511{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001512 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001513 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001514 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001515 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001516 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001517
aliguori06d55cc2008-11-18 20:24:06 +00001518 if (env->watchpoint_hit) {
1519 /* We re-entered the check after replacing the TB. Now raise
1520 * the debug interrupt so that is will trigger after the
1521 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001522 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001523 return;
1524 }
pbrook2e70f6e2008-06-29 01:03:05 +00001525 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001526 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001527 if ((vaddr == (wp->vaddr & len_mask) ||
1528 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001529 wp->flags |= BP_WATCHPOINT_HIT;
1530 if (!env->watchpoint_hit) {
1531 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001532 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001533 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1534 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001535 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001536 } else {
1537 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1538 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001539 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001540 }
aliguori06d55cc2008-11-18 20:24:06 +00001541 }
aliguori6e140f22008-11-18 20:37:55 +00001542 } else {
1543 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001544 }
1545 }
1546}
1547
pbrook6658ffb2007-03-16 23:58:11 +00001548/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1549 so these check for a hit then pass through to the normal out-of-line
1550 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001551static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001552 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001553{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001554 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1555 switch (size) {
1556 case 1: return ldub_phys(addr);
1557 case 2: return lduw_phys(addr);
1558 case 4: return ldl_phys(addr);
1559 default: abort();
1560 }
pbrook6658ffb2007-03-16 23:58:11 +00001561}
1562
Avi Kivitya8170e52012-10-23 12:30:10 +02001563static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001564 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001565{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001566 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1567 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001568 case 1:
1569 stb_phys(addr, val);
1570 break;
1571 case 2:
1572 stw_phys(addr, val);
1573 break;
1574 case 4:
1575 stl_phys(addr, val);
1576 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001577 default: abort();
1578 }
pbrook6658ffb2007-03-16 23:58:11 +00001579}
1580
Avi Kivity1ec9b902012-01-02 12:47:48 +02001581static const MemoryRegionOps watch_mem_ops = {
1582 .read = watch_mem_read,
1583 .write = watch_mem_write,
1584 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001585};
pbrook6658ffb2007-03-16 23:58:11 +00001586
Avi Kivitya8170e52012-10-23 12:30:10 +02001587static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001588 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001589{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001590 subpage_t *subpage = opaque;
1591 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001592
blueswir1db7b5422007-05-26 17:36:03 +00001593#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001594 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1595 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001596#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001597 address_space_read(subpage->as, addr + subpage->base, buf, len);
1598 switch (len) {
1599 case 1:
1600 return ldub_p(buf);
1601 case 2:
1602 return lduw_p(buf);
1603 case 4:
1604 return ldl_p(buf);
1605 default:
1606 abort();
1607 }
blueswir1db7b5422007-05-26 17:36:03 +00001608}
1609
Avi Kivitya8170e52012-10-23 12:30:10 +02001610static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001611 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001612{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001613 subpage_t *subpage = opaque;
1614 uint8_t buf[4];
1615
blueswir1db7b5422007-05-26 17:36:03 +00001616#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001617 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001618 " value %"PRIx64"\n",
1619 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001620#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001621 switch (len) {
1622 case 1:
1623 stb_p(buf, value);
1624 break;
1625 case 2:
1626 stw_p(buf, value);
1627 break;
1628 case 4:
1629 stl_p(buf, value);
1630 break;
1631 default:
1632 abort();
1633 }
1634 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001635}
1636
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001637static bool subpage_accepts(void *opaque, hwaddr addr,
1638 unsigned size, bool is_write)
1639{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001640 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001641#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001642 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1643 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001644#endif
1645
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001646 return address_space_access_valid(subpage->as, addr + subpage->base,
1647 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001648}
1649
Avi Kivity70c68e42012-01-02 12:32:48 +02001650static const MemoryRegionOps subpage_ops = {
1651 .read = subpage_read,
1652 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001653 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001654 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001655};
1656
Anthony Liguoric227f092009-10-01 16:12:16 -05001657static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001658 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001659{
1660 int idx, eidx;
1661
1662 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1663 return -1;
1664 idx = SUBPAGE_IDX(start);
1665 eidx = SUBPAGE_IDX(end);
1666#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001667 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001668 mmio, start, end, idx, eidx, memory);
1669#endif
blueswir1db7b5422007-05-26 17:36:03 +00001670 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001671 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001672 }
1673
1674 return 0;
1675}
1676
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001677static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001678{
Anthony Liguoric227f092009-10-01 16:12:16 -05001679 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001680
Anthony Liguori7267c092011-08-20 22:09:37 -05001681 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001682
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001683 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001684 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001685 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1686 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001687 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001688#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001689 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1690 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001691#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001692 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001693
1694 return mmio;
1695}
1696
Avi Kivity5312bd82012-02-12 18:32:55 +02001697static uint16_t dummy_section(MemoryRegion *mr)
1698{
1699 MemoryRegionSection section = {
1700 .mr = mr,
1701 .offset_within_address_space = 0,
1702 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001703 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001704 };
1705
1706 return phys_section_add(&section);
1707}
1708
Avi Kivitya8170e52012-10-23 12:30:10 +02001709MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001710{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001711 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001712}
1713
Avi Kivitye9179ce2009-06-14 11:38:52 +03001714static void io_mem_init(void)
1715{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001716 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001717 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1718 "unassigned", UINT64_MAX);
1719 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1720 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001721 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1722 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001723}
1724
Avi Kivityac1970f2012-10-03 16:22:53 +02001725static void mem_begin(MemoryListener *listener)
1726{
1727 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1728
1729 destroy_all_mappings(d);
1730 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1731}
1732
Avi Kivity50c1e142012-02-08 21:36:02 +02001733static void core_begin(MemoryListener *listener)
1734{
Avi Kivity5312bd82012-02-12 18:32:55 +02001735 phys_sections_clear();
1736 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001737 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1738 phys_section_rom = dummy_section(&io_mem_rom);
1739 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001740}
1741
Avi Kivity1d711482012-10-02 18:54:45 +02001742static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001743{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001744 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001745
1746 /* since each CPU stores ram addresses in its TLB cache, we must
1747 reset the modified entries */
1748 /* XXX: slow ! */
1749 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1750 tlb_flush(env, 1);
1751 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001752}
1753
Avi Kivity93632742012-02-08 16:54:16 +02001754static void core_log_global_start(MemoryListener *listener)
1755{
1756 cpu_physical_memory_set_dirty_tracking(1);
1757}
1758
1759static void core_log_global_stop(MemoryListener *listener)
1760{
1761 cpu_physical_memory_set_dirty_tracking(0);
1762}
1763
Avi Kivity4855d412012-02-08 21:16:05 +02001764static void io_region_add(MemoryListener *listener,
1765 MemoryRegionSection *section)
1766{
Avi Kivitya2d33522012-03-05 17:40:12 +02001767 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1768
1769 mrio->mr = section->mr;
1770 mrio->offset = section->offset_within_region;
1771 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001772 section->offset_within_address_space,
1773 int128_get64(section->size));
Avi Kivitya2d33522012-03-05 17:40:12 +02001774 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001775}
1776
1777static void io_region_del(MemoryListener *listener,
1778 MemoryRegionSection *section)
1779{
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001780 isa_unassign_ioport(section->offset_within_address_space,
1781 int128_get64(section->size));
Avi Kivity4855d412012-02-08 21:16:05 +02001782}
1783
Avi Kivity93632742012-02-08 16:54:16 +02001784static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001785 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001786 .log_global_start = core_log_global_start,
1787 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001788 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001789};
1790
Avi Kivity4855d412012-02-08 21:16:05 +02001791static MemoryListener io_memory_listener = {
1792 .region_add = io_region_add,
1793 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001794 .priority = 0,
1795};
1796
Avi Kivity1d711482012-10-02 18:54:45 +02001797static MemoryListener tcg_memory_listener = {
1798 .commit = tcg_commit,
1799};
1800
Avi Kivityac1970f2012-10-03 16:22:53 +02001801void address_space_init_dispatch(AddressSpace *as)
1802{
1803 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1804
1805 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1806 d->listener = (MemoryListener) {
1807 .begin = mem_begin,
1808 .region_add = mem_add,
1809 .region_nop = mem_add,
1810 .priority = 0,
1811 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001812 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001813 as->dispatch = d;
1814 memory_listener_register(&d->listener, as);
1815}
1816
Avi Kivity83f3c252012-10-07 12:59:55 +02001817void address_space_destroy_dispatch(AddressSpace *as)
1818{
1819 AddressSpaceDispatch *d = as->dispatch;
1820
1821 memory_listener_unregister(&d->listener);
1822 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1823 g_free(d);
1824 as->dispatch = NULL;
1825}
1826
Avi Kivity62152b82011-07-26 14:26:14 +03001827static void memory_map_init(void)
1828{
Anthony Liguori7267c092011-08-20 22:09:37 -05001829 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001830 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001831 address_space_init(&address_space_memory, system_memory);
1832 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03001833
Anthony Liguori7267c092011-08-20 22:09:37 -05001834 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001835 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001836 address_space_init(&address_space_io, system_io);
1837 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02001838
Avi Kivityf6790af2012-10-02 20:13:51 +02001839 memory_listener_register(&core_memory_listener, &address_space_memory);
1840 memory_listener_register(&io_memory_listener, &address_space_io);
1841 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Peter Maydell9e119082012-10-29 11:34:32 +10001842
1843 dma_context_init(&dma_context_memory, &address_space_memory,
1844 NULL, NULL, NULL);
Avi Kivity62152b82011-07-26 14:26:14 +03001845}
1846
1847MemoryRegion *get_system_memory(void)
1848{
1849 return system_memory;
1850}
1851
Avi Kivity309cb472011-08-08 16:09:03 +03001852MemoryRegion *get_system_io(void)
1853{
1854 return system_io;
1855}
1856
pbrooke2eef172008-06-08 01:09:01 +00001857#endif /* !defined(CONFIG_USER_ONLY) */
1858
bellard13eb76e2004-01-24 15:23:36 +00001859/* physical memory access (slow version, mainly for debug) */
1860#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001861int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001862 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001863{
1864 int l, flags;
1865 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001866 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001867
1868 while (len > 0) {
1869 page = addr & TARGET_PAGE_MASK;
1870 l = (page + TARGET_PAGE_SIZE) - addr;
1871 if (l > len)
1872 l = len;
1873 flags = page_get_flags(page);
1874 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001875 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001876 if (is_write) {
1877 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001878 return -1;
bellard579a97f2007-11-11 14:26:47 +00001879 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001880 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001881 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001882 memcpy(p, buf, l);
1883 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001884 } else {
1885 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001886 return -1;
bellard579a97f2007-11-11 14:26:47 +00001887 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001888 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001889 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001890 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001891 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001892 }
1893 len -= l;
1894 buf += l;
1895 addr += l;
1896 }
Paul Brooka68fe892010-03-01 00:08:59 +00001897 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001898}
bellard8df1cd02005-01-28 22:37:22 +00001899
bellard13eb76e2004-01-24 15:23:36 +00001900#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001901
Avi Kivitya8170e52012-10-23 12:30:10 +02001902static void invalidate_and_set_dirty(hwaddr addr,
1903 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001904{
1905 if (!cpu_physical_memory_is_dirty(addr)) {
1906 /* invalidate code */
1907 tb_invalidate_phys_page_range(addr, addr + length, 0);
1908 /* set dirty bit */
1909 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1910 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001911 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001912}
1913
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001914static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1915{
1916 if (memory_region_is_ram(mr)) {
1917 return !(is_write && mr->readonly);
1918 }
1919 if (memory_region_is_romd(mr)) {
1920 return !is_write;
1921 }
1922
1923 return false;
1924}
1925
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001926static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001927{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001928 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001929 return 4;
1930 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001931 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001932 return 2;
1933 }
1934 return 1;
1935}
1936
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001937bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001938 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001939{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001940 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001941 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001942 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001943 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001944 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001945 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001946
bellard13eb76e2004-01-24 15:23:36 +00001947 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001948 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001949 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001950
bellard13eb76e2004-01-24 15:23:36 +00001951 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001952 if (!memory_access_is_direct(mr, is_write)) {
1953 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001954 /* XXX: could force cpu_single_env to NULL to avoid
1955 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001956 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001957 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001958 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001959 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001960 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001961 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001962 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001963 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001964 } else {
bellard1c213d12005-09-03 10:49:04 +00001965 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001966 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001967 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001968 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001969 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001970 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001971 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001972 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001973 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001974 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001975 }
1976 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001977 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001978 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001979 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001980 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001981 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001982 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001983 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001984 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001985 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001986 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001987 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001988 } else {
bellard1c213d12005-09-03 10:49:04 +00001989 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001990 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001991 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001992 }
1993 } else {
1994 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001995 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001996 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001997 }
1998 }
1999 len -= l;
2000 buf += l;
2001 addr += l;
2002 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002003
2004 return error;
bellard13eb76e2004-01-24 15:23:36 +00002005}
bellard8df1cd02005-01-28 22:37:22 +00002006
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002007bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002008 const uint8_t *buf, int len)
2009{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002010 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002011}
2012
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002013bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002014{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002015 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002016}
2017
2018
Avi Kivitya8170e52012-10-23 12:30:10 +02002019void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002020 int len, int is_write)
2021{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002022 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002023}
2024
bellardd0ecd2a2006-04-23 17:14:48 +00002025/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002026void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002027 const uint8_t *buf, int len)
2028{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002029 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002030 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002031 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002032 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002033
bellardd0ecd2a2006-04-23 17:14:48 +00002034 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002035 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002036 mr = address_space_translate(&address_space_memory,
2037 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002038
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002039 if (!(memory_region_is_ram(mr) ||
2040 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002041 /* do nothing */
2042 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002043 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002044 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002045 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002046 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002047 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002048 }
2049 len -= l;
2050 buf += l;
2051 addr += l;
2052 }
2053}
2054
aliguori6d16c2f2009-01-22 16:59:11 +00002055typedef struct {
2056 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002057 hwaddr addr;
2058 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002059} BounceBuffer;
2060
2061static BounceBuffer bounce;
2062
aliguoriba223c22009-01-22 16:59:16 +00002063typedef struct MapClient {
2064 void *opaque;
2065 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002066 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002067} MapClient;
2068
Blue Swirl72cf2d42009-09-12 07:36:22 +00002069static QLIST_HEAD(map_client_list, MapClient) map_client_list
2070 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002071
2072void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2073{
Anthony Liguori7267c092011-08-20 22:09:37 -05002074 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002075
2076 client->opaque = opaque;
2077 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002078 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002079 return client;
2080}
2081
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002082static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002083{
2084 MapClient *client = (MapClient *)_client;
2085
Blue Swirl72cf2d42009-09-12 07:36:22 +00002086 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002087 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002088}
2089
2090static void cpu_notify_map_clients(void)
2091{
2092 MapClient *client;
2093
Blue Swirl72cf2d42009-09-12 07:36:22 +00002094 while (!QLIST_EMPTY(&map_client_list)) {
2095 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002096 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002097 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002098 }
2099}
2100
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002101bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2102{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002103 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002104 hwaddr l, xlat;
2105
2106 while (len > 0) {
2107 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002108 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2109 if (!memory_access_is_direct(mr, is_write)) {
2110 l = memory_access_size(mr, l, addr);
2111 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002112 return false;
2113 }
2114 }
2115
2116 len -= l;
2117 addr += l;
2118 }
2119 return true;
2120}
2121
aliguori6d16c2f2009-01-22 16:59:11 +00002122/* Map a physical memory region into a host virtual address.
2123 * May map a subset of the requested range, given by and returned in *plen.
2124 * May return NULL if resources needed to perform the mapping are exhausted.
2125 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002126 * Use cpu_register_map_client() to know when retrying the map operation is
2127 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002128 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002129void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002130 hwaddr addr,
2131 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002132 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002133{
Avi Kivitya8170e52012-10-23 12:30:10 +02002134 hwaddr len = *plen;
2135 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002136 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002137 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002138 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002139 ram_addr_t rlen;
2140 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002141
2142 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002143 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002144 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002145
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002146 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002147 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002148 break;
2149 }
2150 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2151 bounce.addr = addr;
2152 bounce.len = l;
2153 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002154 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002155 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002156
2157 *plen = l;
2158 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002159 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002160 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002161 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002162 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002163 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002164 break;
2165 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002166 }
aliguori6d16c2f2009-01-22 16:59:11 +00002167
2168 len -= l;
2169 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002170 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002171 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002172 rlen = todo;
2173 ret = qemu_ram_ptr_length(raddr, &rlen);
2174 *plen = rlen;
2175 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002176}
2177
Avi Kivityac1970f2012-10-03 16:22:53 +02002178/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002179 * Will also mark the memory as dirty if is_write == 1. access_len gives
2180 * the amount of memory that was actually read or written by the caller.
2181 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002182void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2183 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002184{
2185 if (buffer != bounce.buffer) {
2186 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002187 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002188 while (access_len) {
2189 unsigned l;
2190 l = TARGET_PAGE_SIZE;
2191 if (l > access_len)
2192 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002193 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002194 addr1 += l;
2195 access_len -= l;
2196 }
2197 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002198 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002199 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002200 }
aliguori6d16c2f2009-01-22 16:59:11 +00002201 return;
2202 }
2203 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002204 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002205 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002206 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002207 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002208 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002209}
bellardd0ecd2a2006-04-23 17:14:48 +00002210
Avi Kivitya8170e52012-10-23 12:30:10 +02002211void *cpu_physical_memory_map(hwaddr addr,
2212 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002213 int is_write)
2214{
2215 return address_space_map(&address_space_memory, addr, plen, is_write);
2216}
2217
Avi Kivitya8170e52012-10-23 12:30:10 +02002218void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2219 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002220{
2221 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2222}
2223
bellard8df1cd02005-01-28 22:37:22 +00002224/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002225static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002226 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002227{
bellard8df1cd02005-01-28 22:37:22 +00002228 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002229 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002230 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002231 hwaddr l = 4;
2232 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002233
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002234 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2235 false);
2236 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002237 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002238 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002239#if defined(TARGET_WORDS_BIGENDIAN)
2240 if (endian == DEVICE_LITTLE_ENDIAN) {
2241 val = bswap32(val);
2242 }
2243#else
2244 if (endian == DEVICE_BIG_ENDIAN) {
2245 val = bswap32(val);
2246 }
2247#endif
bellard8df1cd02005-01-28 22:37:22 +00002248 } else {
2249 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002250 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002251 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002252 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002253 switch (endian) {
2254 case DEVICE_LITTLE_ENDIAN:
2255 val = ldl_le_p(ptr);
2256 break;
2257 case DEVICE_BIG_ENDIAN:
2258 val = ldl_be_p(ptr);
2259 break;
2260 default:
2261 val = ldl_p(ptr);
2262 break;
2263 }
bellard8df1cd02005-01-28 22:37:22 +00002264 }
2265 return val;
2266}
2267
Avi Kivitya8170e52012-10-23 12:30:10 +02002268uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002269{
2270 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2271}
2272
Avi Kivitya8170e52012-10-23 12:30:10 +02002273uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002274{
2275 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2276}
2277
Avi Kivitya8170e52012-10-23 12:30:10 +02002278uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002279{
2280 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2281}
2282
bellard84b7b8e2005-11-28 21:19:04 +00002283/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002284static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002285 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002286{
bellard84b7b8e2005-11-28 21:19:04 +00002287 uint8_t *ptr;
2288 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002289 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002290 hwaddr l = 8;
2291 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002292
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002293 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2294 false);
2295 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002296 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002297 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002298#if defined(TARGET_WORDS_BIGENDIAN)
2299 if (endian == DEVICE_LITTLE_ENDIAN) {
2300 val = bswap64(val);
2301 }
2302#else
2303 if (endian == DEVICE_BIG_ENDIAN) {
2304 val = bswap64(val);
2305 }
2306#endif
bellard84b7b8e2005-11-28 21:19:04 +00002307 } else {
2308 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002309 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002310 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002311 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002312 switch (endian) {
2313 case DEVICE_LITTLE_ENDIAN:
2314 val = ldq_le_p(ptr);
2315 break;
2316 case DEVICE_BIG_ENDIAN:
2317 val = ldq_be_p(ptr);
2318 break;
2319 default:
2320 val = ldq_p(ptr);
2321 break;
2322 }
bellard84b7b8e2005-11-28 21:19:04 +00002323 }
2324 return val;
2325}
2326
Avi Kivitya8170e52012-10-23 12:30:10 +02002327uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002328{
2329 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2330}
2331
Avi Kivitya8170e52012-10-23 12:30:10 +02002332uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002333{
2334 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2335}
2336
Avi Kivitya8170e52012-10-23 12:30:10 +02002337uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002338{
2339 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2340}
2341
bellardaab33092005-10-30 20:48:42 +00002342/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002343uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002344{
2345 uint8_t val;
2346 cpu_physical_memory_read(addr, &val, 1);
2347 return val;
2348}
2349
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002350/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002351static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002352 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002353{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002354 uint8_t *ptr;
2355 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002356 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002357 hwaddr l = 2;
2358 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002359
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002360 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2361 false);
2362 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002363 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002364 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002365#if defined(TARGET_WORDS_BIGENDIAN)
2366 if (endian == DEVICE_LITTLE_ENDIAN) {
2367 val = bswap16(val);
2368 }
2369#else
2370 if (endian == DEVICE_BIG_ENDIAN) {
2371 val = bswap16(val);
2372 }
2373#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002374 } else {
2375 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002376 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002377 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002378 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002379 switch (endian) {
2380 case DEVICE_LITTLE_ENDIAN:
2381 val = lduw_le_p(ptr);
2382 break;
2383 case DEVICE_BIG_ENDIAN:
2384 val = lduw_be_p(ptr);
2385 break;
2386 default:
2387 val = lduw_p(ptr);
2388 break;
2389 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002390 }
2391 return val;
bellardaab33092005-10-30 20:48:42 +00002392}
2393
Avi Kivitya8170e52012-10-23 12:30:10 +02002394uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002395{
2396 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2397}
2398
Avi Kivitya8170e52012-10-23 12:30:10 +02002399uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002400{
2401 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2402}
2403
Avi Kivitya8170e52012-10-23 12:30:10 +02002404uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002405{
2406 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2407}
2408
bellard8df1cd02005-01-28 22:37:22 +00002409/* warning: addr must be aligned. The ram page is not masked as dirty
2410 and the code inside is not invalidated. It is useful if the dirty
2411 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002412void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002413{
bellard8df1cd02005-01-28 22:37:22 +00002414 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002415 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002416 hwaddr l = 4;
2417 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002418
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002419 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2420 true);
2421 if (l < 4 || !memory_access_is_direct(mr, true)) {
2422 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002423 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002424 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002425 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002426 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002427
2428 if (unlikely(in_migration)) {
2429 if (!cpu_physical_memory_is_dirty(addr1)) {
2430 /* invalidate code */
2431 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2432 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002433 cpu_physical_memory_set_dirty_flags(
2434 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002435 }
2436 }
bellard8df1cd02005-01-28 22:37:22 +00002437 }
2438}
2439
2440/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002441static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002442 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002443{
bellard8df1cd02005-01-28 22:37:22 +00002444 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002445 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002446 hwaddr l = 4;
2447 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002448
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002449 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2450 true);
2451 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002452#if defined(TARGET_WORDS_BIGENDIAN)
2453 if (endian == DEVICE_LITTLE_ENDIAN) {
2454 val = bswap32(val);
2455 }
2456#else
2457 if (endian == DEVICE_BIG_ENDIAN) {
2458 val = bswap32(val);
2459 }
2460#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002461 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002462 } else {
bellard8df1cd02005-01-28 22:37:22 +00002463 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002464 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002465 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002466 switch (endian) {
2467 case DEVICE_LITTLE_ENDIAN:
2468 stl_le_p(ptr, val);
2469 break;
2470 case DEVICE_BIG_ENDIAN:
2471 stl_be_p(ptr, val);
2472 break;
2473 default:
2474 stl_p(ptr, val);
2475 break;
2476 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002477 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002478 }
2479}
2480
Avi Kivitya8170e52012-10-23 12:30:10 +02002481void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002482{
2483 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2484}
2485
Avi Kivitya8170e52012-10-23 12:30:10 +02002486void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002487{
2488 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2489}
2490
Avi Kivitya8170e52012-10-23 12:30:10 +02002491void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002492{
2493 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2494}
2495
bellardaab33092005-10-30 20:48:42 +00002496/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002497void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002498{
2499 uint8_t v = val;
2500 cpu_physical_memory_write(addr, &v, 1);
2501}
2502
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002503/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002504static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002505 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002506{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002507 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002508 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002509 hwaddr l = 2;
2510 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002511
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002512 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2513 true);
2514 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002515#if defined(TARGET_WORDS_BIGENDIAN)
2516 if (endian == DEVICE_LITTLE_ENDIAN) {
2517 val = bswap16(val);
2518 }
2519#else
2520 if (endian == DEVICE_BIG_ENDIAN) {
2521 val = bswap16(val);
2522 }
2523#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002524 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002525 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002526 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002527 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002528 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002529 switch (endian) {
2530 case DEVICE_LITTLE_ENDIAN:
2531 stw_le_p(ptr, val);
2532 break;
2533 case DEVICE_BIG_ENDIAN:
2534 stw_be_p(ptr, val);
2535 break;
2536 default:
2537 stw_p(ptr, val);
2538 break;
2539 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002540 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002541 }
bellardaab33092005-10-30 20:48:42 +00002542}
2543
Avi Kivitya8170e52012-10-23 12:30:10 +02002544void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545{
2546 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2547}
2548
Avi Kivitya8170e52012-10-23 12:30:10 +02002549void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002550{
2551 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2552}
2553
Avi Kivitya8170e52012-10-23 12:30:10 +02002554void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002555{
2556 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2557}
2558
bellardaab33092005-10-30 20:48:42 +00002559/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002560void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002561{
2562 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002563 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002564}
2565
Avi Kivitya8170e52012-10-23 12:30:10 +02002566void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002567{
2568 val = cpu_to_le64(val);
2569 cpu_physical_memory_write(addr, &val, 8);
2570}
2571
Avi Kivitya8170e52012-10-23 12:30:10 +02002572void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002573{
2574 val = cpu_to_be64(val);
2575 cpu_physical_memory_write(addr, &val, 8);
2576}
2577
aliguori5e2972f2009-03-28 17:51:36 +00002578/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002579int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002580 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002581{
2582 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002583 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002584 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002585
2586 while (len > 0) {
2587 page = addr & TARGET_PAGE_MASK;
2588 phys_addr = cpu_get_phys_page_debug(env, page);
2589 /* if no physical page mapped, return an error */
2590 if (phys_addr == -1)
2591 return -1;
2592 l = (page + TARGET_PAGE_SIZE) - addr;
2593 if (l > len)
2594 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002595 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002596 if (is_write)
2597 cpu_physical_memory_write_rom(phys_addr, buf, l);
2598 else
aliguori5e2972f2009-03-28 17:51:36 +00002599 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002600 len -= l;
2601 buf += l;
2602 addr += l;
2603 }
2604 return 0;
2605}
Paul Brooka68fe892010-03-01 00:08:59 +00002606#endif
bellard13eb76e2004-01-24 15:23:36 +00002607
Blue Swirl8e4a4242013-01-06 18:30:17 +00002608#if !defined(CONFIG_USER_ONLY)
2609
2610/*
2611 * A helper function for the _utterly broken_ virtio device model to find out if
2612 * it's running on a big endian machine. Don't do this at home kids!
2613 */
2614bool virtio_is_big_endian(void);
2615bool virtio_is_big_endian(void)
2616{
2617#if defined(TARGET_WORDS_BIGENDIAN)
2618 return true;
2619#else
2620 return false;
2621#endif
2622}
2623
2624#endif
2625
Wen Congyang76f35532012-05-07 12:04:18 +08002626#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002627bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002628{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002629 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002630 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002631
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002632 mr = address_space_translate(&address_space_memory,
2633 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002634
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002635 return !(memory_region_is_ram(mr) ||
2636 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002637}
2638#endif