blob: 3a8ef42e3ec8e938fb0d62a415afd650182ffb4b [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Peter Maydell9e119082012-10-29 11:34:32 +100066DMAContext dma_context_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020067
Paolo Bonzini0844e002013-05-24 14:37:28 +020068MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020069static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020070
pbrooke2eef172008-06-08 01:09:01 +000071#endif
bellard9fa3e852004-01-04 18:06:42 +000072
Andreas Färber9349b4f2012-03-14 01:38:32 +010073CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000074/* current CPU in the current thread. It is only valid inside
75 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010076DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000077/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000078 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000079 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010080int use_icount;
bellard6a00d602005-11-21 23:25:50 +000081
pbrooke2eef172008-06-08 01:09:01 +000082#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020083
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020084typedef struct PhysPageEntry PhysPageEntry;
85
86struct PhysPageEntry {
87 uint16_t is_leaf : 1;
88 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
89 uint16_t ptr : 15;
90};
91
92struct AddressSpaceDispatch {
93 /* This is a multi-level map on the physical address space.
94 * The bottom level has pointers to MemoryRegionSections.
95 */
96 PhysPageEntry phys_map;
97 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020098 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099};
100
Jan Kiszka90260c62013-05-26 21:46:51 +0200101#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
102typedef struct subpage_t {
103 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200104 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200105 hwaddr base;
106 uint16_t sub_section[TARGET_PAGE_SIZE];
107} subpage_t;
108
Avi Kivity5312bd82012-02-12 18:32:55 +0200109static MemoryRegionSection *phys_sections;
110static unsigned phys_sections_nb, phys_sections_nb_alloc;
111static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200112static uint16_t phys_section_notdirty;
113static uint16_t phys_section_rom;
114static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200116/* Simple allocator for PhysPageEntry nodes */
117static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
118static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
119
Avi Kivity07f07b32012-02-13 20:45:32 +0200120#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200121
pbrooke2eef172008-06-08 01:09:01 +0000122static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300123static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000124static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000125
Avi Kivity1ec9b902012-01-02 12:47:48 +0200126static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000127#endif
bellard54936002003-05-13 00:25:15 +0000128
Paul Brook6d9a1302010-02-28 23:55:53 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200130
Avi Kivityf7bf5462012-02-13 20:12:05 +0200131static void phys_map_node_reserve(unsigned nodes)
132{
133 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
134 typedef PhysPageEntry Node[L2_SIZE];
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
136 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
137 phys_map_nodes_nb + nodes);
138 phys_map_nodes = g_renew(Node, phys_map_nodes,
139 phys_map_nodes_nb_alloc);
140 }
141}
142
143static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200144{
145 unsigned i;
146 uint16_t ret;
147
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200149 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200150 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200152 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200153 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200154 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200155 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156}
157
158static void phys_map_nodes_reset(void)
159{
160 phys_map_nodes_nb = 0;
161}
162
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163
Avi Kivitya8170e52012-10-23 12:30:10 +0200164static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
165 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200166 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
168 PhysPageEntry *p;
169 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200170 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171
Avi Kivity07f07b32012-02-13 20:45:32 +0200172 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200173 lp->ptr = phys_map_node_alloc();
174 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175 if (level == 0) {
176 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200177 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200178 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179 }
180 }
181 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 }
Avi Kivity29990972012-02-13 20:21:20 +0200184 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185
Avi Kivity29990972012-02-13 20:21:20 +0200186 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200187 if ((*index & (step - 1)) == 0 && *nb >= step) {
188 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200189 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200190 *index += step;
191 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200192 } else {
193 phys_page_set_level(lp, index, nb, leaf, level - 1);
194 }
195 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200200 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200201 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000202{
Avi Kivity29990972012-02-13 20:21:20 +0200203 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000207}
208
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200209static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000210{
Avi Kivityac1970f2012-10-03 16:22:53 +0200211 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200212 PhysPageEntry *p;
213 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214
Avi Kivity07f07b32012-02-13 20:45:32 +0200215 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200217 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200218 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200219 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200221 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200222 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200223}
224
Blue Swirle5548612012-04-21 13:08:33 +0000225bool memory_region_is_unassigned(MemoryRegion *mr)
226{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200227 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000228 && mr != &io_mem_watch;
229}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200230
Jan Kiszka9f029602013-05-06 16:48:02 +0200231static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200232 hwaddr addr,
233 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200234{
Jan Kiszka90260c62013-05-26 21:46:51 +0200235 MemoryRegionSection *section;
236 subpage_t *subpage;
237
238 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
239 if (resolve_subpage && section->mr->subpage) {
240 subpage = container_of(section->mr, subpage_t, iomem);
241 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
242 }
243 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200244}
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246static MemoryRegionSection *
247address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
248 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200249{
250 MemoryRegionSection *section;
251 Int128 diff;
252
Jan Kiszka90260c62013-05-26 21:46:51 +0200253 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200254 /* Compute offset within MemoryRegionSection */
255 addr -= section->offset_within_address_space;
256
257 /* Compute offset within MemoryRegion */
258 *xlat = addr + section->offset_within_region;
259
260 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100261 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200262 return section;
263}
Jan Kiszka90260c62013-05-26 21:46:51 +0200264
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200265MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
266 hwaddr *xlat, hwaddr *plen,
267 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200268{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200269 return address_space_translate_internal(as, addr, xlat, plen, true)->mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200270}
271
272MemoryRegionSection *
273address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
274 hwaddr *plen)
275{
276 return address_space_translate_internal(as, addr, xlat, plen, false);
277}
bellard9fa3e852004-01-04 18:06:42 +0000278#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000279
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200280void cpu_exec_init_all(void)
281{
282#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700283 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200284 memory_map_init();
285 io_mem_init();
286#endif
287}
288
Andreas Färberb170fce2013-01-20 20:23:22 +0100289#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000290
Juan Quintelae59fb372009-09-29 22:48:21 +0200291static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200292{
Andreas Färber259186a2013-01-17 18:51:17 +0100293 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200294
aurel323098dba2009-03-07 21:28:24 +0000295 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
296 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100297 cpu->interrupt_request &= ~0x01;
298 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000299
300 return 0;
301}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200302
303static const VMStateDescription vmstate_cpu_common = {
304 .name = "cpu_common",
305 .version_id = 1,
306 .minimum_version_id = 1,
307 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200308 .post_load = cpu_common_post_load,
309 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100310 VMSTATE_UINT32(halted, CPUState),
311 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200312 VMSTATE_END_OF_LIST()
313 }
314};
Andreas Färberb170fce2013-01-20 20:23:22 +0100315#else
316#define vmstate_cpu_common vmstate_dummy
pbrook9656f322008-07-01 20:01:19 +0000317#endif
318
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100319CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400320{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100321 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100322 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400323
324 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100325 cpu = ENV_GET_CPU(env);
326 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400327 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100328 }
Glauber Costa950f1472009-06-09 12:15:18 -0400329 env = env->next_cpu;
330 }
331
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100332 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400333}
334
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200335void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
336{
337 CPUArchState *env = first_cpu;
338
339 while (env) {
340 func(ENV_GET_CPU(env), data);
341 env = env->next_cpu;
342 }
343}
344
Andreas Färber9349b4f2012-03-14 01:38:32 +0100345void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000346{
Andreas Färber9f09e182012-05-03 06:59:07 +0200347 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100348 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100349 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000350 int cpu_index;
351
pbrookc2764712009-03-07 15:24:59 +0000352#if defined(CONFIG_USER_ONLY)
353 cpu_list_lock();
354#endif
bellard6a00d602005-11-21 23:25:50 +0000355 env->next_cpu = NULL;
356 penv = &first_cpu;
357 cpu_index = 0;
358 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700359 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000360 cpu_index++;
361 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100362 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100363 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000364 QTAILQ_INIT(&env->breakpoints);
365 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100366#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100368#endif
bellard6a00d602005-11-21 23:25:50 +0000369 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000370#if defined(CONFIG_USER_ONLY)
371 cpu_list_unlock();
372#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100373 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000374#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600375 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000376 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000378#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100379 if (cc->vmsd != NULL) {
380 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
381 }
bellardfd6ce8f2003-05-14 19:00:11 +0000382}
383
bellard1fddef42005-04-17 19:16:13 +0000384#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000385#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100386static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000387{
388 tb_invalidate_phys_page_range(pc, pc + 1, 0);
389}
390#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400391static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
392{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400393 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
394 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400395}
bellardc27004e2005-01-03 23:35:10 +0000396#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000397#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000398
Paul Brookc527ee82010-03-01 03:31:14 +0000399#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100400void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000401
402{
403}
404
Andreas Färber9349b4f2012-03-14 01:38:32 +0100405int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000406 int flags, CPUWatchpoint **watchpoint)
407{
408 return -ENOSYS;
409}
410#else
pbrook6658ffb2007-03-16 23:58:11 +0000411/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100412int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000413 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000414{
aliguorib4051332008-11-18 20:14:20 +0000415 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000416 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000417
aliguorib4051332008-11-18 20:14:20 +0000418 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400419 if ((len & (len - 1)) || (addr & ~len_mask) ||
420 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000421 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
422 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
423 return -EINVAL;
424 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500425 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000426
aliguoria1d1bb32008-11-18 20:07:32 +0000427 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000428 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000429 wp->flags = flags;
430
aliguori2dc9f412008-11-18 20:56:59 +0000431 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000432 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000433 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000434 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000435 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000436
pbrook6658ffb2007-03-16 23:58:11 +0000437 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000438
439 if (watchpoint)
440 *watchpoint = wp;
441 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000442}
443
aliguoria1d1bb32008-11-18 20:07:32 +0000444/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100445int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000446 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000447{
aliguorib4051332008-11-18 20:14:20 +0000448 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000449 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000450
Blue Swirl72cf2d42009-09-12 07:36:22 +0000451 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000452 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000453 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000454 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000455 return 0;
456 }
457 }
aliguoria1d1bb32008-11-18 20:07:32 +0000458 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000459}
460
aliguoria1d1bb32008-11-18 20:07:32 +0000461/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100462void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000463{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000465
aliguoria1d1bb32008-11-18 20:07:32 +0000466 tlb_flush_page(env, watchpoint->vaddr);
467
Anthony Liguori7267c092011-08-20 22:09:37 -0500468 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000469}
470
aliguoria1d1bb32008-11-18 20:07:32 +0000471/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100472void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000473{
aliguoric0ce9982008-11-25 22:13:57 +0000474 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000475
Blue Swirl72cf2d42009-09-12 07:36:22 +0000476 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000477 if (wp->flags & mask)
478 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000479 }
aliguoria1d1bb32008-11-18 20:07:32 +0000480}
Paul Brookc527ee82010-03-01 03:31:14 +0000481#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000482
483/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100484int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000485 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000486{
bellard1fddef42005-04-17 19:16:13 +0000487#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000488 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000489
Anthony Liguori7267c092011-08-20 22:09:37 -0500490 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000491
492 bp->pc = pc;
493 bp->flags = flags;
494
aliguori2dc9f412008-11-18 20:56:59 +0000495 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000496 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000497 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000498 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000500
501 breakpoint_invalidate(env, pc);
502
503 if (breakpoint)
504 *breakpoint = bp;
505 return 0;
506#else
507 return -ENOSYS;
508#endif
509}
510
511/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100512int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000513{
514#if defined(TARGET_HAS_ICE)
515 CPUBreakpoint *bp;
516
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000518 if (bp->pc == pc && bp->flags == flags) {
519 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000520 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000521 }
bellard4c3a88a2003-07-26 12:06:08 +0000522 }
aliguoria1d1bb32008-11-18 20:07:32 +0000523 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000524#else
aliguoria1d1bb32008-11-18 20:07:32 +0000525 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000526#endif
527}
528
aliguoria1d1bb32008-11-18 20:07:32 +0000529/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000531{
bellard1fddef42005-04-17 19:16:13 +0000532#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000533 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000534
aliguoria1d1bb32008-11-18 20:07:32 +0000535 breakpoint_invalidate(env, breakpoint->pc);
536
Anthony Liguori7267c092011-08-20 22:09:37 -0500537 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000538#endif
539}
540
541/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100542void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000543{
544#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000545 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000546
Blue Swirl72cf2d42009-09-12 07:36:22 +0000547 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000548 if (bp->flags & mask)
549 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551#endif
552}
553
bellardc33a3462003-07-29 20:50:33 +0000554/* enable or disable single step mode. EXCP_DEBUG is returned by the
555 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100556void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000557{
bellard1fddef42005-04-17 19:16:13 +0000558#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000559 if (env->singlestep_enabled != enabled) {
560 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000561 if (kvm_enabled())
562 kvm_update_guest_debug(env, 0);
563 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100564 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000565 /* XXX: only flush what is necessary */
566 tb_flush(env);
567 }
bellardc33a3462003-07-29 20:50:33 +0000568 }
569#endif
570}
571
Andreas Färber9349b4f2012-03-14 01:38:32 +0100572void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +0000573{
Andreas Färberfcd7d002012-12-17 08:02:44 +0100574 CPUState *cpu = ENV_GET_CPU(env);
575
576 cpu->exit_request = 1;
Peter Maydell378df4b2013-02-22 18:10:03 +0000577 cpu->tcg_exit_req = 1;
aurel323098dba2009-03-07 21:28:24 +0000578}
579
Andreas Färber9349b4f2012-03-14 01:38:32 +0100580void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000581{
582 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000583 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000584
585 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000586 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000587 fprintf(stderr, "qemu: fatal: ");
588 vfprintf(stderr, fmt, ap);
589 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100590 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000591 if (qemu_log_enabled()) {
592 qemu_log("qemu: fatal: ");
593 qemu_log_vprintf(fmt, ap2);
594 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100595 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000596 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000597 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000598 }
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000600 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200601#if defined(CONFIG_USER_ONLY)
602 {
603 struct sigaction act;
604 sigfillset(&act.sa_mask);
605 act.sa_handler = SIG_DFL;
606 sigaction(SIGABRT, &act, NULL);
607 }
608#endif
bellard75012672003-06-21 13:11:07 +0000609 abort();
610}
611
Andreas Färber9349b4f2012-03-14 01:38:32 +0100612CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000613{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100614 CPUArchState *new_env = cpu_init(env->cpu_model_str);
615 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000616#if defined(TARGET_HAS_ICE)
617 CPUBreakpoint *bp;
618 CPUWatchpoint *wp;
619#endif
620
Andreas Färber9349b4f2012-03-14 01:38:32 +0100621 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000622
Andreas Färber55e5c282012-12-17 06:18:02 +0100623 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000624 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000625
626 /* Clone all break/watchpoints.
627 Note: Once we support ptrace with hw-debug register access, make sure
628 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000629 QTAILQ_INIT(&env->breakpoints);
630 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000632 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000633 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
634 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000635 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000636 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
637 wp->flags, NULL);
638 }
639#endif
640
thsc5be9f02007-02-28 20:20:53 +0000641 return new_env;
642}
643
bellard01243112004-01-04 15:48:17 +0000644#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200645static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
646 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000647{
Juan Quintelad24981d2012-05-22 00:42:40 +0200648 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000649
bellard1ccde1c2004-02-06 19:46:14 +0000650 /* we modify the TLB cache so that the dirty bit will be set again
651 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200652 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200653 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000654 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200655 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000656 != (end - 1) - start) {
657 abort();
658 }
Blue Swirle5548612012-04-21 13:08:33 +0000659 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200660
661}
662
663/* Note: start and end must be within the same ram block. */
664void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
665 int dirty_flags)
666{
667 uintptr_t length;
668
669 start &= TARGET_PAGE_MASK;
670 end = TARGET_PAGE_ALIGN(end);
671
672 length = end - start;
673 if (length == 0)
674 return;
675 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
676
677 if (tcg_enabled()) {
678 tlb_reset_dirty_range_all(start, end, length);
679 }
bellard1ccde1c2004-02-06 19:46:14 +0000680}
681
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000682static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000683{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200684 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000685 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200686 return ret;
aliguori74576192008-10-06 14:02:03 +0000687}
688
Avi Kivitya8170e52012-10-23 12:30:10 +0200689hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200690 MemoryRegionSection *section,
691 target_ulong vaddr,
692 hwaddr paddr, hwaddr xlat,
693 int prot,
694 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000695{
Avi Kivitya8170e52012-10-23 12:30:10 +0200696 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000697 CPUWatchpoint *wp;
698
Blue Swirlcc5bea62012-04-14 14:56:48 +0000699 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000700 /* Normal RAM. */
701 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200702 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000703 if (!section->readonly) {
704 iotlb |= phys_section_notdirty;
705 } else {
706 iotlb |= phys_section_rom;
707 }
708 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000709 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200710 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000711 }
712
713 /* Make accesses to pages with watchpoints go via the
714 watchpoint trap routines. */
715 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
716 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
717 /* Avoid trapping reads of pages with a write breakpoint. */
718 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
719 iotlb = phys_section_watch + paddr;
720 *address |= TLB_MMIO;
721 break;
722 }
723 }
724 }
725
726 return iotlb;
727}
bellard9fa3e852004-01-04 18:06:42 +0000728#endif /* defined(CONFIG_USER_ONLY) */
729
pbrooke2eef172008-06-08 01:09:01 +0000730#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000731
Anthony Liguoric227f092009-10-01 16:12:16 -0500732static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200733 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200734static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200735static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200736{
Avi Kivity5312bd82012-02-12 18:32:55 +0200737 MemoryRegionSection *section = &phys_sections[section_index];
738 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200739
740 if (mr->subpage) {
741 subpage_t *subpage = container_of(mr, subpage_t, iomem);
742 memory_region_destroy(&subpage->iomem);
743 g_free(subpage);
744 }
745}
746
Avi Kivity4346ae32012-02-10 17:00:01 +0200747static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200748{
749 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200750 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivityc19e8802012-02-13 20:25:31 +0200752 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200753 return;
754 }
755
Avi Kivityc19e8802012-02-13 20:25:31 +0200756 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200757 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200758 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200759 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200760 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200761 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200762 }
Avi Kivity54688b12012-02-09 17:34:32 +0200763 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200764 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200765 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200766}
767
Avi Kivityac1970f2012-10-03 16:22:53 +0200768static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200769{
Avi Kivityac1970f2012-10-03 16:22:53 +0200770 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200771 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200772}
773
Avi Kivity5312bd82012-02-12 18:32:55 +0200774static uint16_t phys_section_add(MemoryRegionSection *section)
775{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200776 /* The physical section number is ORed with a page-aligned
777 * pointer to produce the iotlb entries. Thus it should
778 * never overflow into the page-aligned value.
779 */
780 assert(phys_sections_nb < TARGET_PAGE_SIZE);
781
Avi Kivity5312bd82012-02-12 18:32:55 +0200782 if (phys_sections_nb == phys_sections_nb_alloc) {
783 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
784 phys_sections = g_renew(MemoryRegionSection, phys_sections,
785 phys_sections_nb_alloc);
786 }
787 phys_sections[phys_sections_nb] = *section;
788 return phys_sections_nb++;
789}
790
791static void phys_sections_clear(void)
792{
793 phys_sections_nb = 0;
794}
795
Avi Kivityac1970f2012-10-03 16:22:53 +0200796static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200797{
798 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200799 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200801 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200802 MemoryRegionSection subsection = {
803 .offset_within_address_space = base,
804 .size = TARGET_PAGE_SIZE,
805 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200806 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807
Avi Kivityf3705d52012-03-08 16:16:34 +0200808 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809
Avi Kivityf3705d52012-03-08 16:16:34 +0200810 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200811 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200813 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200814 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200816 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817 }
818 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -0400819 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 subpage_register(subpage, start, end, phys_section_add(section));
821}
822
823
Avi Kivityac1970f2012-10-03 16:22:53 +0200824static void register_multipage(AddressSpaceDispatch *d, MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000825{
Avi Kivitya8170e52012-10-23 12:30:10 +0200826 hwaddr start_addr = section->offset_within_address_space;
Avi Kivitydd811242012-01-02 12:17:03 +0200827 ram_addr_t size = section->size;
Avi Kivitya8170e52012-10-23 12:30:10 +0200828 hwaddr addr;
Avi Kivity5312bd82012-02-12 18:32:55 +0200829 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +0200830
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +0200831 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200832
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +0200833 addr = start_addr;
Avi Kivityac1970f2012-10-03 16:22:53 +0200834 phys_page_set(d, addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
Avi Kivity29990972012-02-13 20:21:20 +0200835 section_index);
bellard33417e72003-08-10 21:47:01 +0000836}
837
Avi Kivity86a86232012-10-30 13:47:45 +0200838QEMU_BUILD_BUG_ON(TARGET_PHYS_ADDR_SPACE_BITS > MAX_PHYS_ADDR_SPACE_BITS)
839
840static MemoryRegionSection limit(MemoryRegionSection section)
841{
842 section.size = MIN(section.offset_within_address_space + section.size,
843 MAX_PHYS_ADDR + 1)
844 - section.offset_within_address_space;
845
846 return section;
847}
848
Avi Kivityac1970f2012-10-03 16:22:53 +0200849static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200850{
Avi Kivityac1970f2012-10-03 16:22:53 +0200851 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Avi Kivity86a86232012-10-30 13:47:45 +0200852 MemoryRegionSection now = limit(*section), remain = limit(*section);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200853
854 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
855 || (now.size < TARGET_PAGE_SIZE)) {
856 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
857 - now.offset_within_address_space,
858 now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200859 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200860 remain.size -= now.size;
861 remain.offset_within_address_space += now.size;
862 remain.offset_within_region += now.size;
863 }
Tyler Hall69b67642012-07-25 18:45:04 -0400864 while (remain.size >= TARGET_PAGE_SIZE) {
865 now = remain;
866 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
867 now.size = TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +0200868 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400869 } else {
870 now.size &= TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200871 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400872 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200873 remain.size -= now.size;
874 remain.offset_within_address_space += now.size;
875 remain.offset_within_region += now.size;
876 }
877 now = remain;
878 if (now.size) {
Avi Kivityac1970f2012-10-03 16:22:53 +0200879 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200880 }
881}
882
Sheng Yang62a27442010-01-26 19:21:16 +0800883void qemu_flush_coalesced_mmio_buffer(void)
884{
885 if (kvm_enabled())
886 kvm_flush_coalesced_mmio_buffer();
887}
888
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700889void qemu_mutex_lock_ramlist(void)
890{
891 qemu_mutex_lock(&ram_list.mutex);
892}
893
894void qemu_mutex_unlock_ramlist(void)
895{
896 qemu_mutex_unlock(&ram_list.mutex);
897}
898
Marcelo Tosattic9027602010-03-01 20:25:08 -0300899#if defined(__linux__) && !defined(TARGET_S390X)
900
901#include <sys/vfs.h>
902
903#define HUGETLBFS_MAGIC 0x958458f6
904
905static long gethugepagesize(const char *path)
906{
907 struct statfs fs;
908 int ret;
909
910 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900911 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300912 } while (ret != 0 && errno == EINTR);
913
914 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900915 perror(path);
916 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300917 }
918
919 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900920 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300921
922 return fs.f_bsize;
923}
924
Alex Williamson04b16652010-07-02 11:13:17 -0600925static void *file_ram_alloc(RAMBlock *block,
926 ram_addr_t memory,
927 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300928{
929 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500930 char *sanitized_name;
931 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300932 void *area;
933 int fd;
934#ifdef MAP_POPULATE
935 int flags;
936#endif
937 unsigned long hpagesize;
938
939 hpagesize = gethugepagesize(path);
940 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900941 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300942 }
943
944 if (memory < hpagesize) {
945 return NULL;
946 }
947
948 if (kvm_enabled() && !kvm_has_sync_mmu()) {
949 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
950 return NULL;
951 }
952
Peter Feiner8ca761f2013-03-04 13:54:25 -0500953 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
954 sanitized_name = g_strdup(block->mr->name);
955 for (c = sanitized_name; *c != '\0'; c++) {
956 if (*c == '/')
957 *c = '_';
958 }
959
960 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
961 sanitized_name);
962 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300963
964 fd = mkstemp(filename);
965 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900966 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100967 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900968 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300969 }
970 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100971 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300972
973 memory = (memory+hpagesize-1) & ~(hpagesize-1);
974
975 /*
976 * ftruncate is not supported by hugetlbfs in older
977 * hosts, so don't bother bailing out on errors.
978 * If anything goes wrong with it under other filesystems,
979 * mmap will fail.
980 */
981 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900982 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300983
984#ifdef MAP_POPULATE
985 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
986 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
987 * to sidestep this quirk.
988 */
989 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
990 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
991#else
992 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
993#endif
994 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900995 perror("file_ram_alloc: can't mmap RAM pages");
996 close(fd);
997 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300998 }
Alex Williamson04b16652010-07-02 11:13:17 -0600999 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001000 return area;
1001}
1002#endif
1003
Alex Williamsond17b5282010-06-25 11:08:38 -06001004static ram_addr_t find_ram_offset(ram_addr_t size)
1005{
Alex Williamson04b16652010-07-02 11:13:17 -06001006 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001007 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001008
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001009 assert(size != 0); /* it would hand out same offset multiple times */
1010
Paolo Bonzinia3161032012-11-14 15:54:48 +01001011 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001012 return 0;
1013
Paolo Bonzinia3161032012-11-14 15:54:48 +01001014 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001015 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001016
1017 end = block->offset + block->length;
1018
Paolo Bonzinia3161032012-11-14 15:54:48 +01001019 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001020 if (next_block->offset >= end) {
1021 next = MIN(next, next_block->offset);
1022 }
1023 }
1024 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001025 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001026 mingap = next - end;
1027 }
1028 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001029
1030 if (offset == RAM_ADDR_MAX) {
1031 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1032 (uint64_t)size);
1033 abort();
1034 }
1035
Alex Williamson04b16652010-07-02 11:13:17 -06001036 return offset;
1037}
1038
Juan Quintela652d7ec2012-07-20 10:37:54 +02001039ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001040{
Alex Williamsond17b5282010-06-25 11:08:38 -06001041 RAMBlock *block;
1042 ram_addr_t last = 0;
1043
Paolo Bonzinia3161032012-11-14 15:54:48 +01001044 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001045 last = MAX(last, block->offset + block->length);
1046
1047 return last;
1048}
1049
Jason Baronddb97f12012-08-02 15:44:16 -04001050static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1051{
1052 int ret;
1053 QemuOpts *machine_opts;
1054
1055 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1056 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1057 if (machine_opts &&
1058 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1059 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1060 if (ret) {
1061 perror("qemu_madvise");
1062 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1063 "but dump_guest_core=off specified\n");
1064 }
1065 }
1066}
1067
Avi Kivityc5705a72011-12-20 15:59:12 +02001068void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001069{
1070 RAMBlock *new_block, *block;
1071
Avi Kivityc5705a72011-12-20 15:59:12 +02001072 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001073 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001074 if (block->offset == addr) {
1075 new_block = block;
1076 break;
1077 }
1078 }
1079 assert(new_block);
1080 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001081
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001082 if (dev) {
1083 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001084 if (id) {
1085 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001086 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001087 }
1088 }
1089 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1090
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001091 /* This assumes the iothread lock is taken here too. */
1092 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001093 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001094 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001095 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1096 new_block->idstr);
1097 abort();
1098 }
1099 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001100 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001101}
1102
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001103static int memory_try_enable_merging(void *addr, size_t len)
1104{
1105 QemuOpts *opts;
1106
1107 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1108 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1109 /* disabled by the user */
1110 return 0;
1111 }
1112
1113 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1114}
1115
Avi Kivityc5705a72011-12-20 15:59:12 +02001116ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1117 MemoryRegion *mr)
1118{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001119 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001120
1121 size = TARGET_PAGE_ALIGN(size);
1122 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001123
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001124 /* This assumes the iothread lock is taken here too. */
1125 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001126 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001127 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001128 if (host) {
1129 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001130 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001131 } else {
1132 if (mem_path) {
1133#if defined (__linux__) && !defined(TARGET_S390X)
1134 new_block->host = file_ram_alloc(new_block, size, mem_path);
1135 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001136 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001137 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001138 }
1139#else
1140 fprintf(stderr, "-mem-path option unsupported\n");
1141 exit(1);
1142#endif
1143 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001144 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001145 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001146 } else if (kvm_enabled()) {
1147 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001148 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001149 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001150 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001151 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001152 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001153 }
1154 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001155 new_block->length = size;
1156
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001157 /* Keep the list sorted from biggest to smallest block. */
1158 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1159 if (block->length < new_block->length) {
1160 break;
1161 }
1162 }
1163 if (block) {
1164 QTAILQ_INSERT_BEFORE(block, new_block, next);
1165 } else {
1166 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1167 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001168 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001169
Umesh Deshpandef798b072011-08-18 11:41:17 -07001170 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001171 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001172
Anthony Liguori7267c092011-08-20 22:09:37 -05001173 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001174 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001175 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1176 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001177 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001178
Jason Baronddb97f12012-08-02 15:44:16 -04001179 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001180 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001181
Cam Macdonell84b89d72010-07-26 18:10:57 -06001182 if (kvm_enabled())
1183 kvm_setup_guest_memory(new_block->host, size);
1184
1185 return new_block->offset;
1186}
1187
Avi Kivityc5705a72011-12-20 15:59:12 +02001188ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001189{
Avi Kivityc5705a72011-12-20 15:59:12 +02001190 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001191}
bellarde9a1ab12007-02-08 23:08:38 +00001192
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001193void qemu_ram_free_from_ptr(ram_addr_t addr)
1194{
1195 RAMBlock *block;
1196
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 /* This assumes the iothread lock is taken here too. */
1198 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001199 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001200 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001201 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001202 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001203 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001204 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001205 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001206 }
1207 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001208 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001209}
1210
Anthony Liguoric227f092009-10-01 16:12:16 -05001211void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001212{
Alex Williamson04b16652010-07-02 11:13:17 -06001213 RAMBlock *block;
1214
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001215 /* This assumes the iothread lock is taken here too. */
1216 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001217 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001218 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001219 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001220 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001221 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001222 if (block->flags & RAM_PREALLOC_MASK) {
1223 ;
1224 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001225#if defined (__linux__) && !defined(TARGET_S390X)
1226 if (block->fd) {
1227 munmap(block->host, block->length);
1228 close(block->fd);
1229 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001230 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001231 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001232#else
1233 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001234#endif
1235 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001236 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001237 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001238 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001239 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001240 }
Alex Williamson04b16652010-07-02 11:13:17 -06001241 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001242 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001243 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001244 }
1245 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001246 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001247
bellarde9a1ab12007-02-08 23:08:38 +00001248}
1249
Huang Yingcd19cfa2011-03-02 08:56:19 +01001250#ifndef _WIN32
1251void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1252{
1253 RAMBlock *block;
1254 ram_addr_t offset;
1255 int flags;
1256 void *area, *vaddr;
1257
Paolo Bonzinia3161032012-11-14 15:54:48 +01001258 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001259 offset = addr - block->offset;
1260 if (offset < block->length) {
1261 vaddr = block->host + offset;
1262 if (block->flags & RAM_PREALLOC_MASK) {
1263 ;
1264 } else {
1265 flags = MAP_FIXED;
1266 munmap(vaddr, length);
1267 if (mem_path) {
1268#if defined(__linux__) && !defined(TARGET_S390X)
1269 if (block->fd) {
1270#ifdef MAP_POPULATE
1271 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1272 MAP_PRIVATE;
1273#else
1274 flags |= MAP_PRIVATE;
1275#endif
1276 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1277 flags, block->fd, offset);
1278 } else {
1279 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1280 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1281 flags, -1, 0);
1282 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001283#else
1284 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001285#endif
1286 } else {
1287#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1288 flags |= MAP_SHARED | MAP_ANONYMOUS;
1289 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1290 flags, -1, 0);
1291#else
1292 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1293 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1294 flags, -1, 0);
1295#endif
1296 }
1297 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001298 fprintf(stderr, "Could not remap addr: "
1299 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001300 length, addr);
1301 exit(1);
1302 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001303 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001304 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001305 }
1306 return;
1307 }
1308 }
1309}
1310#endif /* !_WIN32 */
1311
pbrookdc828ca2009-04-09 22:21:07 +00001312/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001313 With the exception of the softmmu code in this file, this should
1314 only be used for local memory (e.g. video ram) that the device owns,
1315 and knows it isn't going to access beyond the end of the block.
1316
1317 It should not be used for general purpose DMA.
1318 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1319 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001320void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001321{
pbrook94a6b542009-04-11 17:15:54 +00001322 RAMBlock *block;
1323
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001324 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001325 block = ram_list.mru_block;
1326 if (block && addr - block->offset < block->length) {
1327 goto found;
1328 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001329 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001330 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001331 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001332 }
pbrook94a6b542009-04-11 17:15:54 +00001333 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001334
1335 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1336 abort();
1337
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001338found:
1339 ram_list.mru_block = block;
1340 if (xen_enabled()) {
1341 /* We need to check if the requested address is in the RAM
1342 * because we don't want to map the entire memory in QEMU.
1343 * In that case just map until the end of the page.
1344 */
1345 if (block->offset == 0) {
1346 return xen_map_cache(addr, 0, 0);
1347 } else if (block->host == NULL) {
1348 block->host =
1349 xen_map_cache(block->offset, block->length, 1);
1350 }
1351 }
1352 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001353}
1354
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001355/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1356 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1357 *
1358 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001359 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001360static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001361{
1362 RAMBlock *block;
1363
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001364 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001365 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001366 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001367 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001368 /* We need to check if the requested address is in the RAM
1369 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001370 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001371 */
1372 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001373 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001374 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001375 block->host =
1376 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001377 }
1378 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001379 return block->host + (addr - block->offset);
1380 }
1381 }
1382
1383 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1384 abort();
1385
1386 return NULL;
1387}
1388
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001389/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1390 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001391static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001392{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001393 if (*size == 0) {
1394 return NULL;
1395 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001396 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001397 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001398 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001399 RAMBlock *block;
1400
Paolo Bonzinia3161032012-11-14 15:54:48 +01001401 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001402 if (addr - block->offset < block->length) {
1403 if (addr - block->offset + *size > block->length)
1404 *size = block->length - addr + block->offset;
1405 return block->host + (addr - block->offset);
1406 }
1407 }
1408
1409 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1410 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001411 }
1412}
1413
Marcelo Tosattie8902612010-10-11 15:31:19 -03001414int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001415{
pbrook94a6b542009-04-11 17:15:54 +00001416 RAMBlock *block;
1417 uint8_t *host = ptr;
1418
Jan Kiszka868bb332011-06-21 22:59:09 +02001419 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001420 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001421 return 0;
1422 }
1423
Paolo Bonzinia3161032012-11-14 15:54:48 +01001424 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001425 /* This case append when the block is not mapped. */
1426 if (block->host == NULL) {
1427 continue;
1428 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001429 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001430 *ram_addr = block->offset + (host - block->host);
1431 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001432 }
pbrook94a6b542009-04-11 17:15:54 +00001433 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001434
Marcelo Tosattie8902612010-10-11 15:31:19 -03001435 return -1;
1436}
Alex Williamsonf471a172010-06-11 11:11:42 -06001437
Marcelo Tosattie8902612010-10-11 15:31:19 -03001438/* Some of the softmmu routines need to translate from a host pointer
1439 (typically a TLB entry) back to a ram offset. */
1440ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1441{
1442 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001443
Marcelo Tosattie8902612010-10-11 15:31:19 -03001444 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1445 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1446 abort();
1447 }
1448 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001449}
1450
Avi Kivitya8170e52012-10-23 12:30:10 +02001451static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001452 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001453{
bellard3a7d9292005-08-21 09:26:42 +00001454 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001455 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001456 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001457 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001458 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001459 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001460 switch (size) {
1461 case 1:
1462 stb_p(qemu_get_ram_ptr(ram_addr), val);
1463 break;
1464 case 2:
1465 stw_p(qemu_get_ram_ptr(ram_addr), val);
1466 break;
1467 case 4:
1468 stl_p(qemu_get_ram_ptr(ram_addr), val);
1469 break;
1470 default:
1471 abort();
1472 }
bellardf23db162005-08-21 19:12:28 +00001473 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001474 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001475 /* we remove the notdirty callback only if the code has been
1476 flushed */
1477 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001478 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001479}
1480
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001481static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1482 unsigned size, bool is_write)
1483{
1484 return is_write;
1485}
1486
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001487static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001488 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001489 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001490 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001491};
1492
pbrook0f459d12008-06-09 00:20:13 +00001493/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001494static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001495{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001496 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001497 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001498 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001499 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001500 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001501
aliguori06d55cc2008-11-18 20:24:06 +00001502 if (env->watchpoint_hit) {
1503 /* We re-entered the check after replacing the TB. Now raise
1504 * the debug interrupt so that is will trigger after the
1505 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001506 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001507 return;
1508 }
pbrook2e70f6e2008-06-29 01:03:05 +00001509 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001510 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001511 if ((vaddr == (wp->vaddr & len_mask) ||
1512 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001513 wp->flags |= BP_WATCHPOINT_HIT;
1514 if (!env->watchpoint_hit) {
1515 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001516 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001517 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1518 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001519 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001520 } else {
1521 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1522 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001523 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001524 }
aliguori06d55cc2008-11-18 20:24:06 +00001525 }
aliguori6e140f22008-11-18 20:37:55 +00001526 } else {
1527 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001528 }
1529 }
1530}
1531
pbrook6658ffb2007-03-16 23:58:11 +00001532/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1533 so these check for a hit then pass through to the normal out-of-line
1534 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001535static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001536 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001537{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001538 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1539 switch (size) {
1540 case 1: return ldub_phys(addr);
1541 case 2: return lduw_phys(addr);
1542 case 4: return ldl_phys(addr);
1543 default: abort();
1544 }
pbrook6658ffb2007-03-16 23:58:11 +00001545}
1546
Avi Kivitya8170e52012-10-23 12:30:10 +02001547static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001548 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001549{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1551 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001552 case 1:
1553 stb_phys(addr, val);
1554 break;
1555 case 2:
1556 stw_phys(addr, val);
1557 break;
1558 case 4:
1559 stl_phys(addr, val);
1560 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001561 default: abort();
1562 }
pbrook6658ffb2007-03-16 23:58:11 +00001563}
1564
Avi Kivity1ec9b902012-01-02 12:47:48 +02001565static const MemoryRegionOps watch_mem_ops = {
1566 .read = watch_mem_read,
1567 .write = watch_mem_write,
1568 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001569};
pbrook6658ffb2007-03-16 23:58:11 +00001570
Avi Kivitya8170e52012-10-23 12:30:10 +02001571static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001572 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001573{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001574 subpage_t *subpage = opaque;
1575 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001576
blueswir1db7b5422007-05-26 17:36:03 +00001577#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001578 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1579 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001580#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001581 address_space_read(subpage->as, addr + subpage->base, buf, len);
1582 switch (len) {
1583 case 1:
1584 return ldub_p(buf);
1585 case 2:
1586 return lduw_p(buf);
1587 case 4:
1588 return ldl_p(buf);
1589 default:
1590 abort();
1591 }
blueswir1db7b5422007-05-26 17:36:03 +00001592}
1593
Avi Kivitya8170e52012-10-23 12:30:10 +02001594static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001595 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001596{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001597 subpage_t *subpage = opaque;
1598 uint8_t buf[4];
1599
blueswir1db7b5422007-05-26 17:36:03 +00001600#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001601 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001602 " value %"PRIx64"\n",
1603 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001604#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001605 switch (len) {
1606 case 1:
1607 stb_p(buf, value);
1608 break;
1609 case 2:
1610 stw_p(buf, value);
1611 break;
1612 case 4:
1613 stl_p(buf, value);
1614 break;
1615 default:
1616 abort();
1617 }
1618 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001619}
1620
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001621static bool subpage_accepts(void *opaque, hwaddr addr,
1622 unsigned size, bool is_write)
1623{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001624 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001625#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001626 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1627 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001628#endif
1629
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001630 return address_space_access_valid(subpage->as, addr + subpage->base,
1631 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001632}
1633
Avi Kivity70c68e42012-01-02 12:32:48 +02001634static const MemoryRegionOps subpage_ops = {
1635 .read = subpage_read,
1636 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001637 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001638 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001639};
1640
Anthony Liguoric227f092009-10-01 16:12:16 -05001641static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001642 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001643{
1644 int idx, eidx;
1645
1646 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1647 return -1;
1648 idx = SUBPAGE_IDX(start);
1649 eidx = SUBPAGE_IDX(end);
1650#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001651 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001652 mmio, start, end, idx, eidx, memory);
1653#endif
blueswir1db7b5422007-05-26 17:36:03 +00001654 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001655 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001656 }
1657
1658 return 0;
1659}
1660
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001661static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001662{
Anthony Liguoric227f092009-10-01 16:12:16 -05001663 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001664
Anthony Liguori7267c092011-08-20 22:09:37 -05001665 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001666
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001667 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001668 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001669 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1670 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001671 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001672#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001673 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1674 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001675#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001676 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001677
1678 return mmio;
1679}
1680
Avi Kivity5312bd82012-02-12 18:32:55 +02001681static uint16_t dummy_section(MemoryRegion *mr)
1682{
1683 MemoryRegionSection section = {
1684 .mr = mr,
1685 .offset_within_address_space = 0,
1686 .offset_within_region = 0,
1687 .size = UINT64_MAX,
1688 };
1689
1690 return phys_section_add(&section);
1691}
1692
Avi Kivitya8170e52012-10-23 12:30:10 +02001693MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001694{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001695 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001696}
1697
Avi Kivitye9179ce2009-06-14 11:38:52 +03001698static void io_mem_init(void)
1699{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001700 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001701 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1702 "unassigned", UINT64_MAX);
1703 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1704 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001705 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1706 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001707}
1708
Avi Kivityac1970f2012-10-03 16:22:53 +02001709static void mem_begin(MemoryListener *listener)
1710{
1711 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1712
1713 destroy_all_mappings(d);
1714 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1715}
1716
Avi Kivity50c1e142012-02-08 21:36:02 +02001717static void core_begin(MemoryListener *listener)
1718{
Avi Kivity5312bd82012-02-12 18:32:55 +02001719 phys_sections_clear();
1720 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001721 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1722 phys_section_rom = dummy_section(&io_mem_rom);
1723 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001724}
1725
Avi Kivity1d711482012-10-02 18:54:45 +02001726static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001727{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001728 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001729
1730 /* since each CPU stores ram addresses in its TLB cache, we must
1731 reset the modified entries */
1732 /* XXX: slow ! */
1733 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1734 tlb_flush(env, 1);
1735 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001736}
1737
Avi Kivity93632742012-02-08 16:54:16 +02001738static void core_log_global_start(MemoryListener *listener)
1739{
1740 cpu_physical_memory_set_dirty_tracking(1);
1741}
1742
1743static void core_log_global_stop(MemoryListener *listener)
1744{
1745 cpu_physical_memory_set_dirty_tracking(0);
1746}
1747
Avi Kivity4855d412012-02-08 21:16:05 +02001748static void io_region_add(MemoryListener *listener,
1749 MemoryRegionSection *section)
1750{
Avi Kivitya2d33522012-03-05 17:40:12 +02001751 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1752
1753 mrio->mr = section->mr;
1754 mrio->offset = section->offset_within_region;
1755 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02001756 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02001757 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001758}
1759
1760static void io_region_del(MemoryListener *listener,
1761 MemoryRegionSection *section)
1762{
1763 isa_unassign_ioport(section->offset_within_address_space, section->size);
1764}
1765
Avi Kivity93632742012-02-08 16:54:16 +02001766static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001767 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001768 .log_global_start = core_log_global_start,
1769 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001770 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001771};
1772
Avi Kivity4855d412012-02-08 21:16:05 +02001773static MemoryListener io_memory_listener = {
1774 .region_add = io_region_add,
1775 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001776 .priority = 0,
1777};
1778
Avi Kivity1d711482012-10-02 18:54:45 +02001779static MemoryListener tcg_memory_listener = {
1780 .commit = tcg_commit,
1781};
1782
Avi Kivityac1970f2012-10-03 16:22:53 +02001783void address_space_init_dispatch(AddressSpace *as)
1784{
1785 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1786
1787 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1788 d->listener = (MemoryListener) {
1789 .begin = mem_begin,
1790 .region_add = mem_add,
1791 .region_nop = mem_add,
1792 .priority = 0,
1793 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001794 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001795 as->dispatch = d;
1796 memory_listener_register(&d->listener, as);
1797}
1798
Avi Kivity83f3c252012-10-07 12:59:55 +02001799void address_space_destroy_dispatch(AddressSpace *as)
1800{
1801 AddressSpaceDispatch *d = as->dispatch;
1802
1803 memory_listener_unregister(&d->listener);
1804 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1805 g_free(d);
1806 as->dispatch = NULL;
1807}
1808
Avi Kivity62152b82011-07-26 14:26:14 +03001809static void memory_map_init(void)
1810{
Anthony Liguori7267c092011-08-20 22:09:37 -05001811 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001812 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001813 address_space_init(&address_space_memory, system_memory);
1814 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03001815
Anthony Liguori7267c092011-08-20 22:09:37 -05001816 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001817 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001818 address_space_init(&address_space_io, system_io);
1819 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02001820
Avi Kivityf6790af2012-10-02 20:13:51 +02001821 memory_listener_register(&core_memory_listener, &address_space_memory);
1822 memory_listener_register(&io_memory_listener, &address_space_io);
1823 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Peter Maydell9e119082012-10-29 11:34:32 +10001824
1825 dma_context_init(&dma_context_memory, &address_space_memory,
1826 NULL, NULL, NULL);
Avi Kivity62152b82011-07-26 14:26:14 +03001827}
1828
1829MemoryRegion *get_system_memory(void)
1830{
1831 return system_memory;
1832}
1833
Avi Kivity309cb472011-08-08 16:09:03 +03001834MemoryRegion *get_system_io(void)
1835{
1836 return system_io;
1837}
1838
pbrooke2eef172008-06-08 01:09:01 +00001839#endif /* !defined(CONFIG_USER_ONLY) */
1840
bellard13eb76e2004-01-24 15:23:36 +00001841/* physical memory access (slow version, mainly for debug) */
1842#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001843int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001844 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001845{
1846 int l, flags;
1847 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001848 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001849
1850 while (len > 0) {
1851 page = addr & TARGET_PAGE_MASK;
1852 l = (page + TARGET_PAGE_SIZE) - addr;
1853 if (l > len)
1854 l = len;
1855 flags = page_get_flags(page);
1856 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001857 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001858 if (is_write) {
1859 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001860 return -1;
bellard579a97f2007-11-11 14:26:47 +00001861 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001862 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001863 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001864 memcpy(p, buf, l);
1865 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001866 } else {
1867 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001868 return -1;
bellard579a97f2007-11-11 14:26:47 +00001869 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001870 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001871 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001872 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001873 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001874 }
1875 len -= l;
1876 buf += l;
1877 addr += l;
1878 }
Paul Brooka68fe892010-03-01 00:08:59 +00001879 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001880}
bellard8df1cd02005-01-28 22:37:22 +00001881
bellard13eb76e2004-01-24 15:23:36 +00001882#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001883
Avi Kivitya8170e52012-10-23 12:30:10 +02001884static void invalidate_and_set_dirty(hwaddr addr,
1885 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001886{
1887 if (!cpu_physical_memory_is_dirty(addr)) {
1888 /* invalidate code */
1889 tb_invalidate_phys_page_range(addr, addr + length, 0);
1890 /* set dirty bit */
1891 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1892 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001893 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001894}
1895
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001896static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1897{
1898 if (memory_region_is_ram(mr)) {
1899 return !(is_write && mr->readonly);
1900 }
1901 if (memory_region_is_romd(mr)) {
1902 return !is_write;
1903 }
1904
1905 return false;
1906}
1907
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001908static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001909{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001910 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001911 return 4;
1912 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001913 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001914 return 2;
1915 }
1916 return 1;
1917}
1918
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001919bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001920 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001921{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001922 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001923 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001924 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001925 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001926 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001927 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001928
bellard13eb76e2004-01-24 15:23:36 +00001929 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001930 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001931 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001932
bellard13eb76e2004-01-24 15:23:36 +00001933 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001934 if (!memory_access_is_direct(mr, is_write)) {
1935 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001936 /* XXX: could force cpu_single_env to NULL to avoid
1937 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001938 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001939 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001940 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001942 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001943 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001944 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001946 } else {
bellard1c213d12005-09-03 10:49:04 +00001947 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001948 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001949 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001950 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001951 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001952 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001953 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001954 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001955 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001956 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001957 }
1958 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001959 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001960 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001961 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001962 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001963 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001964 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001965 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001966 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001967 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001968 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001969 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001970 } else {
bellard1c213d12005-09-03 10:49:04 +00001971 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001972 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001973 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001974 }
1975 } else {
1976 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001977 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001978 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001979 }
1980 }
1981 len -= l;
1982 buf += l;
1983 addr += l;
1984 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001985
1986 return error;
bellard13eb76e2004-01-24 15:23:36 +00001987}
bellard8df1cd02005-01-28 22:37:22 +00001988
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001989bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001990 const uint8_t *buf, int len)
1991{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001992 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001993}
1994
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001995bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001996{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001997 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001998}
1999
2000
Avi Kivitya8170e52012-10-23 12:30:10 +02002001void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002002 int len, int is_write)
2003{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002004 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002005}
2006
bellardd0ecd2a2006-04-23 17:14:48 +00002007/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002008void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002009 const uint8_t *buf, int len)
2010{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002011 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002012 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002013 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002014 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002015
bellardd0ecd2a2006-04-23 17:14:48 +00002016 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002017 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002018 mr = address_space_translate(&address_space_memory,
2019 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002020
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002021 if (!(memory_region_is_ram(mr) ||
2022 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002023 /* do nothing */
2024 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002025 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002026 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002027 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002028 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002029 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002030 }
2031 len -= l;
2032 buf += l;
2033 addr += l;
2034 }
2035}
2036
aliguori6d16c2f2009-01-22 16:59:11 +00002037typedef struct {
2038 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002039 hwaddr addr;
2040 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002041} BounceBuffer;
2042
2043static BounceBuffer bounce;
2044
aliguoriba223c22009-01-22 16:59:16 +00002045typedef struct MapClient {
2046 void *opaque;
2047 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002048 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002049} MapClient;
2050
Blue Swirl72cf2d42009-09-12 07:36:22 +00002051static QLIST_HEAD(map_client_list, MapClient) map_client_list
2052 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002053
2054void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2055{
Anthony Liguori7267c092011-08-20 22:09:37 -05002056 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002057
2058 client->opaque = opaque;
2059 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002060 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002061 return client;
2062}
2063
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002064static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002065{
2066 MapClient *client = (MapClient *)_client;
2067
Blue Swirl72cf2d42009-09-12 07:36:22 +00002068 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002069 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002070}
2071
2072static void cpu_notify_map_clients(void)
2073{
2074 MapClient *client;
2075
Blue Swirl72cf2d42009-09-12 07:36:22 +00002076 while (!QLIST_EMPTY(&map_client_list)) {
2077 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002078 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002079 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002080 }
2081}
2082
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002083bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2084{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002085 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002086 hwaddr l, xlat;
2087
2088 while (len > 0) {
2089 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002090 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2091 if (!memory_access_is_direct(mr, is_write)) {
2092 l = memory_access_size(mr, l, addr);
2093 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002094 return false;
2095 }
2096 }
2097
2098 len -= l;
2099 addr += l;
2100 }
2101 return true;
2102}
2103
aliguori6d16c2f2009-01-22 16:59:11 +00002104/* Map a physical memory region into a host virtual address.
2105 * May map a subset of the requested range, given by and returned in *plen.
2106 * May return NULL if resources needed to perform the mapping are exhausted.
2107 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002108 * Use cpu_register_map_client() to know when retrying the map operation is
2109 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002110 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002111void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002112 hwaddr addr,
2113 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002114 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002115{
Avi Kivitya8170e52012-10-23 12:30:10 +02002116 hwaddr len = *plen;
2117 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002118 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002119 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002120 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002121 ram_addr_t rlen;
2122 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002123
2124 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002125 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002126 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002127
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002128 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002129 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002130 break;
2131 }
2132 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2133 bounce.addr = addr;
2134 bounce.len = l;
2135 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002136 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002137 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002138
2139 *plen = l;
2140 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002141 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002142 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002143 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002144 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002145 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002146 break;
2147 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002148 }
aliguori6d16c2f2009-01-22 16:59:11 +00002149
2150 len -= l;
2151 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002152 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002153 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002154 rlen = todo;
2155 ret = qemu_ram_ptr_length(raddr, &rlen);
2156 *plen = rlen;
2157 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002158}
2159
Avi Kivityac1970f2012-10-03 16:22:53 +02002160/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002161 * Will also mark the memory as dirty if is_write == 1. access_len gives
2162 * the amount of memory that was actually read or written by the caller.
2163 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002164void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2165 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002166{
2167 if (buffer != bounce.buffer) {
2168 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002169 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002170 while (access_len) {
2171 unsigned l;
2172 l = TARGET_PAGE_SIZE;
2173 if (l > access_len)
2174 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002175 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002176 addr1 += l;
2177 access_len -= l;
2178 }
2179 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002180 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002181 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002182 }
aliguori6d16c2f2009-01-22 16:59:11 +00002183 return;
2184 }
2185 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002186 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002187 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002188 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002189 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002190 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002191}
bellardd0ecd2a2006-04-23 17:14:48 +00002192
Avi Kivitya8170e52012-10-23 12:30:10 +02002193void *cpu_physical_memory_map(hwaddr addr,
2194 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002195 int is_write)
2196{
2197 return address_space_map(&address_space_memory, addr, plen, is_write);
2198}
2199
Avi Kivitya8170e52012-10-23 12:30:10 +02002200void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2201 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002202{
2203 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2204}
2205
bellard8df1cd02005-01-28 22:37:22 +00002206/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002207static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002208 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002209{
bellard8df1cd02005-01-28 22:37:22 +00002210 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002211 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002212 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002213 hwaddr l = 4;
2214 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002215
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002216 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2217 false);
2218 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002219 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002220 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002221#if defined(TARGET_WORDS_BIGENDIAN)
2222 if (endian == DEVICE_LITTLE_ENDIAN) {
2223 val = bswap32(val);
2224 }
2225#else
2226 if (endian == DEVICE_BIG_ENDIAN) {
2227 val = bswap32(val);
2228 }
2229#endif
bellard8df1cd02005-01-28 22:37:22 +00002230 } else {
2231 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002232 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002233 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002234 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002235 switch (endian) {
2236 case DEVICE_LITTLE_ENDIAN:
2237 val = ldl_le_p(ptr);
2238 break;
2239 case DEVICE_BIG_ENDIAN:
2240 val = ldl_be_p(ptr);
2241 break;
2242 default:
2243 val = ldl_p(ptr);
2244 break;
2245 }
bellard8df1cd02005-01-28 22:37:22 +00002246 }
2247 return val;
2248}
2249
Avi Kivitya8170e52012-10-23 12:30:10 +02002250uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002251{
2252 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2253}
2254
Avi Kivitya8170e52012-10-23 12:30:10 +02002255uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002256{
2257 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2258}
2259
Avi Kivitya8170e52012-10-23 12:30:10 +02002260uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002261{
2262 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2263}
2264
bellard84b7b8e2005-11-28 21:19:04 +00002265/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002266static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002267 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002268{
bellard84b7b8e2005-11-28 21:19:04 +00002269 uint8_t *ptr;
2270 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002271 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002272 hwaddr l = 8;
2273 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002274
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002275 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2276 false);
2277 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002278 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002279 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002280#if defined(TARGET_WORDS_BIGENDIAN)
2281 if (endian == DEVICE_LITTLE_ENDIAN) {
2282 val = bswap64(val);
2283 }
2284#else
2285 if (endian == DEVICE_BIG_ENDIAN) {
2286 val = bswap64(val);
2287 }
2288#endif
bellard84b7b8e2005-11-28 21:19:04 +00002289 } else {
2290 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002291 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002292 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002293 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002294 switch (endian) {
2295 case DEVICE_LITTLE_ENDIAN:
2296 val = ldq_le_p(ptr);
2297 break;
2298 case DEVICE_BIG_ENDIAN:
2299 val = ldq_be_p(ptr);
2300 break;
2301 default:
2302 val = ldq_p(ptr);
2303 break;
2304 }
bellard84b7b8e2005-11-28 21:19:04 +00002305 }
2306 return val;
2307}
2308
Avi Kivitya8170e52012-10-23 12:30:10 +02002309uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002310{
2311 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2312}
2313
Avi Kivitya8170e52012-10-23 12:30:10 +02002314uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002315{
2316 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2317}
2318
Avi Kivitya8170e52012-10-23 12:30:10 +02002319uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002320{
2321 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2322}
2323
bellardaab33092005-10-30 20:48:42 +00002324/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002325uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002326{
2327 uint8_t val;
2328 cpu_physical_memory_read(addr, &val, 1);
2329 return val;
2330}
2331
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002332/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002333static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002334 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002335{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002336 uint8_t *ptr;
2337 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002338 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002339 hwaddr l = 2;
2340 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002341
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002342 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2343 false);
2344 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002345 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002346 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002347#if defined(TARGET_WORDS_BIGENDIAN)
2348 if (endian == DEVICE_LITTLE_ENDIAN) {
2349 val = bswap16(val);
2350 }
2351#else
2352 if (endian == DEVICE_BIG_ENDIAN) {
2353 val = bswap16(val);
2354 }
2355#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002356 } else {
2357 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002358 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002359 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002360 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002361 switch (endian) {
2362 case DEVICE_LITTLE_ENDIAN:
2363 val = lduw_le_p(ptr);
2364 break;
2365 case DEVICE_BIG_ENDIAN:
2366 val = lduw_be_p(ptr);
2367 break;
2368 default:
2369 val = lduw_p(ptr);
2370 break;
2371 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002372 }
2373 return val;
bellardaab33092005-10-30 20:48:42 +00002374}
2375
Avi Kivitya8170e52012-10-23 12:30:10 +02002376uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002377{
2378 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2379}
2380
Avi Kivitya8170e52012-10-23 12:30:10 +02002381uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002382{
2383 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2384}
2385
Avi Kivitya8170e52012-10-23 12:30:10 +02002386uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002387{
2388 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2389}
2390
bellard8df1cd02005-01-28 22:37:22 +00002391/* warning: addr must be aligned. The ram page is not masked as dirty
2392 and the code inside is not invalidated. It is useful if the dirty
2393 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002394void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002395{
bellard8df1cd02005-01-28 22:37:22 +00002396 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002397 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002398 hwaddr l = 4;
2399 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002400
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002401 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2402 true);
2403 if (l < 4 || !memory_access_is_direct(mr, true)) {
2404 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002405 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002406 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002407 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002408 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002409
2410 if (unlikely(in_migration)) {
2411 if (!cpu_physical_memory_is_dirty(addr1)) {
2412 /* invalidate code */
2413 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2414 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002415 cpu_physical_memory_set_dirty_flags(
2416 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002417 }
2418 }
bellard8df1cd02005-01-28 22:37:22 +00002419 }
2420}
2421
2422/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002423static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002424 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002425{
bellard8df1cd02005-01-28 22:37:22 +00002426 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002427 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002428 hwaddr l = 4;
2429 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002430
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002431 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2432 true);
2433 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002434#if defined(TARGET_WORDS_BIGENDIAN)
2435 if (endian == DEVICE_LITTLE_ENDIAN) {
2436 val = bswap32(val);
2437 }
2438#else
2439 if (endian == DEVICE_BIG_ENDIAN) {
2440 val = bswap32(val);
2441 }
2442#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002443 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002444 } else {
bellard8df1cd02005-01-28 22:37:22 +00002445 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002446 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002447 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002448 switch (endian) {
2449 case DEVICE_LITTLE_ENDIAN:
2450 stl_le_p(ptr, val);
2451 break;
2452 case DEVICE_BIG_ENDIAN:
2453 stl_be_p(ptr, val);
2454 break;
2455 default:
2456 stl_p(ptr, val);
2457 break;
2458 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002459 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002460 }
2461}
2462
Avi Kivitya8170e52012-10-23 12:30:10 +02002463void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002464{
2465 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2466}
2467
Avi Kivitya8170e52012-10-23 12:30:10 +02002468void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002469{
2470 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2471}
2472
Avi Kivitya8170e52012-10-23 12:30:10 +02002473void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002474{
2475 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2476}
2477
bellardaab33092005-10-30 20:48:42 +00002478/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002479void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002480{
2481 uint8_t v = val;
2482 cpu_physical_memory_write(addr, &v, 1);
2483}
2484
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002485/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002486static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002487 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002488{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002489 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002490 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002491 hwaddr l = 2;
2492 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002493
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002494 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2495 true);
2496 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002497#if defined(TARGET_WORDS_BIGENDIAN)
2498 if (endian == DEVICE_LITTLE_ENDIAN) {
2499 val = bswap16(val);
2500 }
2501#else
2502 if (endian == DEVICE_BIG_ENDIAN) {
2503 val = bswap16(val);
2504 }
2505#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002506 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002507 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002508 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002509 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002510 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002511 switch (endian) {
2512 case DEVICE_LITTLE_ENDIAN:
2513 stw_le_p(ptr, val);
2514 break;
2515 case DEVICE_BIG_ENDIAN:
2516 stw_be_p(ptr, val);
2517 break;
2518 default:
2519 stw_p(ptr, val);
2520 break;
2521 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002522 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002523 }
bellardaab33092005-10-30 20:48:42 +00002524}
2525
Avi Kivitya8170e52012-10-23 12:30:10 +02002526void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002527{
2528 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2529}
2530
Avi Kivitya8170e52012-10-23 12:30:10 +02002531void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002532{
2533 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2534}
2535
Avi Kivitya8170e52012-10-23 12:30:10 +02002536void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002537{
2538 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2539}
2540
bellardaab33092005-10-30 20:48:42 +00002541/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002542void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002543{
2544 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002545 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002546}
2547
Avi Kivitya8170e52012-10-23 12:30:10 +02002548void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002549{
2550 val = cpu_to_le64(val);
2551 cpu_physical_memory_write(addr, &val, 8);
2552}
2553
Avi Kivitya8170e52012-10-23 12:30:10 +02002554void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002555{
2556 val = cpu_to_be64(val);
2557 cpu_physical_memory_write(addr, &val, 8);
2558}
2559
aliguori5e2972f2009-03-28 17:51:36 +00002560/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002561int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002562 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002563{
2564 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002565 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002566 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002567
2568 while (len > 0) {
2569 page = addr & TARGET_PAGE_MASK;
2570 phys_addr = cpu_get_phys_page_debug(env, page);
2571 /* if no physical page mapped, return an error */
2572 if (phys_addr == -1)
2573 return -1;
2574 l = (page + TARGET_PAGE_SIZE) - addr;
2575 if (l > len)
2576 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002577 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002578 if (is_write)
2579 cpu_physical_memory_write_rom(phys_addr, buf, l);
2580 else
aliguori5e2972f2009-03-28 17:51:36 +00002581 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002582 len -= l;
2583 buf += l;
2584 addr += l;
2585 }
2586 return 0;
2587}
Paul Brooka68fe892010-03-01 00:08:59 +00002588#endif
bellard13eb76e2004-01-24 15:23:36 +00002589
Blue Swirl8e4a4242013-01-06 18:30:17 +00002590#if !defined(CONFIG_USER_ONLY)
2591
2592/*
2593 * A helper function for the _utterly broken_ virtio device model to find out if
2594 * it's running on a big endian machine. Don't do this at home kids!
2595 */
2596bool virtio_is_big_endian(void);
2597bool virtio_is_big_endian(void)
2598{
2599#if defined(TARGET_WORDS_BIGENDIAN)
2600 return true;
2601#else
2602 return false;
2603#endif
2604}
2605
2606#endif
2607
Wen Congyang76f35532012-05-07 12:04:18 +08002608#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002609bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002610{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002611 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002612 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002613
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002614 mr = address_space_translate(&address_space_memory,
2615 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002616
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002617 return !(memory_region_is_ram(mr) ||
2618 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002619}
2620#endif