blob: df6793812fe9af3668b2ba4628e4521e9bf692b7 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Blue Swirl0cac1b62012-04-09 16:50:52 +000060#include "cputlb.h"
61
Avi Kivity7762c2c2012-09-20 16:02:51 +030062#include "memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020063
bellardfd6ce8f2003-05-14 19:00:11 +000064//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000065//#define DEBUG_FLUSH
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020082static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
Richard Henderson4438c8a2012-10-16 17:30:13 +100088uint8_t *code_gen_prologue;
blueswir1bdaf78e2008-10-04 07:24:27 +000089static uint8_t *code_gen_buffer;
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +100090static size_t code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +000091/* threshold to flush the translated code buffer */
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +100092static size_t code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +020093static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +000094
pbrooke2eef172008-06-08 01:09:01 +000095#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000096int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000097static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000098
Paolo Bonzini85d59fe2011-08-12 13:18:14 +020099RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300100
101static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300102static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300103
Avi Kivityf6790af2012-10-02 20:13:51 +0200104AddressSpace address_space_io;
105AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +0200106
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200107MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200108static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200109
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Andreas Färber9349b4f2012-03-14 01:38:32 +0100112CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000113/* current CPU in the current thread. It is only valid inside
114 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100115DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000116/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000117 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000118 2 = Adaptive rate instruction counting. */
119int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000120
bellard54936002003-05-13 00:25:15 +0000121typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000122 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000123 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000124 /* in order to optimize self modifying code, we count the number
125 of lookups we do to a given page to use a bitmap */
126 unsigned int code_write_count;
127 uint8_t *code_bitmap;
128#if defined(CONFIG_USER_ONLY)
129 unsigned long flags;
130#endif
bellard54936002003-05-13 00:25:15 +0000131} PageDesc;
132
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800134 while in user mode we want it to be based on virtual addresses. */
135#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000136#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
137# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
138#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800139# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000140#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000141#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800142# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800145/* Size of the L2 (and L3, etc) page tables. */
146#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000147#define L2_SIZE (1 << L2_BITS)
148
Avi Kivity3eef53d2012-02-10 14:57:31 +0200149#define P_L2_LEVELS \
150 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
151
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800153#define V_L1_BITS_REM \
154 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
155
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800156#if V_L1_BITS_REM < 4
157#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
158#else
159#define V_L1_BITS V_L1_BITS_REM
160#endif
161
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800162#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
163
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800164#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
165
Stefan Weilc6d50672012-03-16 20:23:49 +0100166uintptr_t qemu_real_host_page_size;
167uintptr_t qemu_host_page_size;
168uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170/* This is a multi-level map on the virtual address space.
171 The bottom level has pointers to PageDesc. */
172static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000173
pbrooke2eef172008-06-08 01:09:01 +0000174#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200175
Avi Kivity5312bd82012-02-12 18:32:55 +0200176static MemoryRegionSection *phys_sections;
177static unsigned phys_sections_nb, phys_sections_nb_alloc;
178static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200179static uint16_t phys_section_notdirty;
180static uint16_t phys_section_rom;
181static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200182
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183/* Simple allocator for PhysPageEntry nodes */
184static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
185static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
186
Avi Kivity07f07b32012-02-13 20:45:32 +0200187#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200188
pbrooke2eef172008-06-08 01:09:01 +0000189static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300190static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000191
Avi Kivity1ec9b902012-01-02 12:47:48 +0200192static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000193#endif
bellard33417e72003-08-10 21:47:01 +0000194
bellarde3db7222005-01-26 22:00:47 +0000195/* statistics */
bellarde3db7222005-01-26 22:00:47 +0000196static int tb_flush_count;
197static int tb_phys_invalidate_count;
198
bellard7cb69ca2008-05-10 10:55:51 +0000199#ifdef _WIN32
Richard Henderson4438c8a2012-10-16 17:30:13 +1000200static inline void map_exec(void *addr, long size)
bellard7cb69ca2008-05-10 10:55:51 +0000201{
202 DWORD old_protect;
203 VirtualProtect(addr, size,
204 PAGE_EXECUTE_READWRITE, &old_protect);
205
206}
207#else
Richard Henderson4438c8a2012-10-16 17:30:13 +1000208static inline void map_exec(void *addr, long size)
bellard7cb69ca2008-05-10 10:55:51 +0000209{
bellard43694152008-05-29 09:35:57 +0000210 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000211
bellard43694152008-05-29 09:35:57 +0000212 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000213 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000214 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000215
216 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000217 end += page_size - 1;
218 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000219
220 mprotect((void *)start, end - start,
221 PROT_READ | PROT_WRITE | PROT_EXEC);
222}
223#endif
224
bellardb346ff42003-06-15 20:05:50 +0000225static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000226{
bellard83fb7ad2004-07-05 21:25:26 +0000227 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000228 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000229#ifdef _WIN32
230 {
231 SYSTEM_INFO system_info;
232
233 GetSystemInfo(&system_info);
234 qemu_real_host_page_size = system_info.dwPageSize;
235 }
236#else
237 qemu_real_host_page_size = getpagesize();
238#endif
bellard83fb7ad2004-07-05 21:25:26 +0000239 if (qemu_host_page_size == 0)
240 qemu_host_page_size = qemu_real_host_page_size;
241 if (qemu_host_page_size < TARGET_PAGE_SIZE)
242 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000243 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000244
Paul Brook2e9a5712010-05-05 16:32:59 +0100245#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000246 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100247#ifdef HAVE_KINFO_GETVMMAP
248 struct kinfo_vmentry *freep;
249 int i, cnt;
250
251 freep = kinfo_getvmmap(getpid(), &cnt);
252 if (freep) {
253 mmap_lock();
254 for (i = 0; i < cnt; i++) {
255 unsigned long startaddr, endaddr;
256
257 startaddr = freep[i].kve_start;
258 endaddr = freep[i].kve_end;
259 if (h2g_valid(startaddr)) {
260 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
261
262 if (h2g_valid(endaddr)) {
263 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200264 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100265 } else {
266#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
267 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200268 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100269#endif
270 }
271 }
272 }
273 free(freep);
274 mmap_unlock();
275 }
276#else
balrog50a95692007-12-12 01:16:23 +0000277 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000278
pbrook07765902008-05-31 16:33:53 +0000279 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800280
Aurelien Jarnofd436902010-04-10 17:20:36 +0200281 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000282 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800283 mmap_lock();
284
balrog50a95692007-12-12 01:16:23 +0000285 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800286 unsigned long startaddr, endaddr;
287 int n;
288
289 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
290
291 if (n == 2 && h2g_valid(startaddr)) {
292 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
293
294 if (h2g_valid(endaddr)) {
295 endaddr = h2g(endaddr);
296 } else {
297 endaddr = ~0ul;
298 }
299 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000300 }
301 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800302
balrog50a95692007-12-12 01:16:23 +0000303 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800304 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000305 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100306#endif
balrog50a95692007-12-12 01:16:23 +0000307 }
308#endif
bellard54936002003-05-13 00:25:15 +0000309}
310
Paul Brook41c1b1c2010-03-12 16:54:58 +0000311static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000312{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000313 PageDesc *pd;
314 void **lp;
315 int i;
316
pbrook17e23772008-06-09 13:47:45 +0000317#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500318 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800319# define ALLOC(P, SIZE) \
320 do { \
321 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
322 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800323 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000324#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800325# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500326 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000327#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800328
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800329 /* Level 1. Always allocated. */
330 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
331
332 /* Level 2..N-1. */
333 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
334 void **p = *lp;
335
336 if (p == NULL) {
337 if (!alloc) {
338 return NULL;
339 }
340 ALLOC(p, sizeof(void *) * L2_SIZE);
341 *lp = p;
342 }
343
344 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000345 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800346
347 pd = *lp;
348 if (pd == NULL) {
349 if (!alloc) {
350 return NULL;
351 }
352 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
353 *lp = pd;
354 }
355
356#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800357
358 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000359}
360
Paul Brook41c1b1c2010-03-12 16:54:58 +0000361static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000362{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800363 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000364}
365
Paul Brook6d9a1302010-02-28 23:55:53 +0000366#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200367
Avi Kivityf7bf5462012-02-13 20:12:05 +0200368static void phys_map_node_reserve(unsigned nodes)
369{
370 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
371 typedef PhysPageEntry Node[L2_SIZE];
372 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
373 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
374 phys_map_nodes_nb + nodes);
375 phys_map_nodes = g_renew(Node, phys_map_nodes,
376 phys_map_nodes_nb_alloc);
377 }
378}
379
380static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200381{
382 unsigned i;
383 uint16_t ret;
384
Avi Kivityf7bf5462012-02-13 20:12:05 +0200385 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200386 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200387 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200388 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200389 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200390 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200391 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200392 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200393}
394
395static void phys_map_nodes_reset(void)
396{
397 phys_map_nodes_nb = 0;
398}
399
Avi Kivityf7bf5462012-02-13 20:12:05 +0200400
Avi Kivitya8170e52012-10-23 12:30:10 +0200401static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
402 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200403 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200404{
405 PhysPageEntry *p;
406 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200407 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200408
Avi Kivity07f07b32012-02-13 20:45:32 +0200409 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200410 lp->ptr = phys_map_node_alloc();
411 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200412 if (level == 0) {
413 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200414 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200415 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200416 }
417 }
418 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200419 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200420 }
Avi Kivity29990972012-02-13 20:21:20 +0200421 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200422
Avi Kivity29990972012-02-13 20:21:20 +0200423 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200424 if ((*index & (step - 1)) == 0 && *nb >= step) {
425 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200426 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200427 *index += step;
428 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200429 } else {
430 phys_page_set_level(lp, index, nb, leaf, level - 1);
431 }
432 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200433 }
434}
435
Avi Kivityac1970f2012-10-03 16:22:53 +0200436static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200437 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200438 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000439{
Avi Kivity29990972012-02-13 20:21:20 +0200440 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200441 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000442
Avi Kivityac1970f2012-10-03 16:22:53 +0200443 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000444}
445
Avi Kivitya8170e52012-10-23 12:30:10 +0200446MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000447{
Avi Kivityac1970f2012-10-03 16:22:53 +0200448 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200449 PhysPageEntry *p;
450 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200451 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200452
Avi Kivity07f07b32012-02-13 20:45:32 +0200453 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200454 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200455 goto not_found;
456 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200457 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200458 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200459 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200460
Avi Kivityc19e8802012-02-13 20:25:31 +0200461 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200462not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200463 return &phys_sections[s_index];
464}
465
Blue Swirle5548612012-04-21 13:08:33 +0000466bool memory_region_is_unassigned(MemoryRegion *mr)
467{
468 return mr != &io_mem_ram && mr != &io_mem_rom
469 && mr != &io_mem_notdirty && !mr->rom_device
470 && mr != &io_mem_watch;
471}
472
pbrookc8a706f2008-06-02 16:16:42 +0000473#define mmap_lock() do { } while(0)
474#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000475#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000476
bellard43694152008-05-29 09:35:57 +0000477#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100478/* Currently it is not recommended to allocate big chunks of data in
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000479 user mode. It will change when a dedicated libc will be used. */
480/* ??? 64-bit hosts ought to have no problem mmaping data outside the
481 region in which the guest needs to run. Revisit this. */
bellard43694152008-05-29 09:35:57 +0000482#define USE_STATIC_CODE_GEN_BUFFER
483#endif
484
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000485/* ??? Should configure for this, not list operating systems here. */
486#if (defined(__linux__) \
487 || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
488 || defined(__DragonFly__) || defined(__OpenBSD__) \
489 || defined(__NetBSD__))
490# define USE_MMAP
491#endif
492
Richard Henderson74d590c2012-10-16 17:30:14 +1000493/* Minimum size of the code gen buffer. This number is randomly chosen,
494 but not so small that we can't have a fair number of TB's live. */
495#define MIN_CODE_GEN_BUFFER_SIZE (1024u * 1024)
496
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000497/* Maximum size of the code gen buffer we'd like to use. Unless otherwise
498 indicated, this is constrained by the range of direct branches on the
499 host cpu, as used by the TCG implementation of goto_tb. */
500#if defined(__x86_64__)
501# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
502#elif defined(__sparc__)
503# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
504#elif defined(__arm__)
505# define MAX_CODE_GEN_BUFFER_SIZE (16u * 1024 * 1024)
506#elif defined(__s390x__)
507 /* We have a +- 4GB range on the branches; leave some slop. */
508# define MAX_CODE_GEN_BUFFER_SIZE (3ul * 1024 * 1024 * 1024)
509#else
510# define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
511#endif
512
Richard Henderson3d85a722012-10-16 17:30:11 +1000513#define DEFAULT_CODE_GEN_BUFFER_SIZE_1 (32u * 1024 * 1024)
514
515#define DEFAULT_CODE_GEN_BUFFER_SIZE \
516 (DEFAULT_CODE_GEN_BUFFER_SIZE_1 < MAX_CODE_GEN_BUFFER_SIZE \
517 ? DEFAULT_CODE_GEN_BUFFER_SIZE_1 : MAX_CODE_GEN_BUFFER_SIZE)
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000518
519static inline size_t size_code_gen_buffer(size_t tb_size)
520{
521 /* Size the buffer. */
522 if (tb_size == 0) {
523#ifdef USE_STATIC_CODE_GEN_BUFFER
524 tb_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
525#else
526 /* ??? Needs adjustments. */
527 /* ??? If we relax the requirement that CONFIG_USER_ONLY use the
528 static buffer, we could size this on RESERVED_VA, on the text
529 segment size of the executable, or continue to use the default. */
530 tb_size = (unsigned long)(ram_size / 4);
531#endif
532 }
533 if (tb_size < MIN_CODE_GEN_BUFFER_SIZE) {
534 tb_size = MIN_CODE_GEN_BUFFER_SIZE;
535 }
536 if (tb_size > MAX_CODE_GEN_BUFFER_SIZE) {
537 tb_size = MAX_CODE_GEN_BUFFER_SIZE;
538 }
539 code_gen_buffer_size = tb_size;
540 return tb_size;
541}
542
bellard43694152008-05-29 09:35:57 +0000543#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200544static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000545 __attribute__((aligned(CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000546
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000547static inline void *alloc_code_gen_buffer(void)
bellard26a5f132008-05-28 12:30:31 +0000548{
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000549 map_exec(static_code_gen_buffer, code_gen_buffer_size);
550 return static_code_gen_buffer;
551}
552#elif defined(USE_MMAP)
553static inline void *alloc_code_gen_buffer(void)
554{
555 int flags = MAP_PRIVATE | MAP_ANONYMOUS;
556 uintptr_t start = 0;
557 void *buf;
blueswir1141ac462008-07-26 15:05:57 +0000558
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000559 /* Constrain the position of the buffer based on the host cpu.
560 Note that these addresses are chosen in concert with the
561 addresses assigned in the relevant linker script file. */
Richard Henderson405def12012-10-16 17:30:12 +1000562# if defined(__PIE__) || defined(__PIC__)
563 /* Don't bother setting a preferred location if we're building
564 a position-independent executable. We're more likely to get
565 an address near the main executable if we let the kernel
566 choose the address. */
567# elif defined(__x86_64__) && defined(MAP_32BIT)
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000568 /* Force the memory down into low memory with the executable.
569 Leave the choice of exact location with the kernel. */
570 flags |= MAP_32BIT;
571 /* Cannot expect to map more than 800MB in low memory. */
572 if (code_gen_buffer_size > 800u * 1024 * 1024) {
573 code_gen_buffer_size = 800u * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000574 }
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000575# elif defined(__sparc__)
576 start = 0x40000000ul;
577# elif defined(__s390x__)
578 start = 0x90000000ul;
579# endif
580
581 buf = mmap((void *)start, code_gen_buffer_size,
582 PROT_WRITE | PROT_READ | PROT_EXEC, flags, -1, 0);
583 return buf == MAP_FAILED ? NULL : buf;
584}
bellard26a5f132008-05-28 12:30:31 +0000585#else
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000586static inline void *alloc_code_gen_buffer(void)
587{
588 void *buf = g_malloc(code_gen_buffer_size);
589 if (buf) {
590 map_exec(buf, code_gen_buffer_size);
591 }
592 return buf;
593}
594#endif /* USE_STATIC_CODE_GEN_BUFFER, USE_MMAP */
595
596static inline void code_gen_alloc(size_t tb_size)
597{
598 code_gen_buffer_size = size_code_gen_buffer(tb_size);
599 code_gen_buffer = alloc_code_gen_buffer();
600 if (code_gen_buffer == NULL) {
601 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
602 exit(1);
603 }
604
Richard Henderson4438c8a2012-10-16 17:30:13 +1000605 /* Steal room for the prologue at the end of the buffer. This ensures
606 (via the MAX_CODE_GEN_BUFFER_SIZE limits above) that direct branches
607 from TB's to the prologue are going to be in range. It also means
608 that we don't need to mark (additional) portions of the data segment
609 as executable. */
610 code_gen_prologue = code_gen_buffer + code_gen_buffer_size - 1024;
611 code_gen_buffer_size -= 1024;
612
Peter Maydella884da82011-06-22 11:58:25 +0100613 code_gen_buffer_max_size = code_gen_buffer_size -
614 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000615 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500616 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000617}
618
619/* Must be called before using the QEMU cpus. 'tb_size' is the size
620 (in bytes) allocated to the translation buffer. Zero means default
621 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200622void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000623{
bellard26a5f132008-05-28 12:30:31 +0000624 cpu_gen_init();
625 code_gen_alloc(tb_size);
626 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700627 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000628 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700629#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
630 /* There's no guest base to take into account, so go ahead and
631 initialize the prologue now. */
632 tcg_prologue_init(&tcg_ctx);
633#endif
bellard26a5f132008-05-28 12:30:31 +0000634}
635
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200636bool tcg_enabled(void)
637{
638 return code_gen_buffer != NULL;
639}
640
641void cpu_exec_init_all(void)
642{
643#if !defined(CONFIG_USER_ONLY)
644 memory_map_init();
645 io_mem_init();
646#endif
647}
648
pbrook9656f322008-07-01 20:01:19 +0000649#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
650
Juan Quintelae59fb372009-09-29 22:48:21 +0200651static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200652{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100653 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200654
aurel323098dba2009-03-07 21:28:24 +0000655 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
656 version_id is increased. */
657 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000658 tlb_flush(env, 1);
659
660 return 0;
661}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200662
663static const VMStateDescription vmstate_cpu_common = {
664 .name = "cpu_common",
665 .version_id = 1,
666 .minimum_version_id = 1,
667 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200668 .post_load = cpu_common_post_load,
669 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100670 VMSTATE_UINT32(halted, CPUArchState),
671 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200672 VMSTATE_END_OF_LIST()
673 }
674};
pbrook9656f322008-07-01 20:01:19 +0000675#endif
676
Andreas Färber9349b4f2012-03-14 01:38:32 +0100677CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400678{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100679 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400680
681 while (env) {
682 if (env->cpu_index == cpu)
683 break;
684 env = env->next_cpu;
685 }
686
687 return env;
688}
689
Andreas Färber9349b4f2012-03-14 01:38:32 +0100690void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000691{
Andreas Färber9f09e182012-05-03 06:59:07 +0200692#ifndef CONFIG_USER_ONLY
693 CPUState *cpu = ENV_GET_CPU(env);
694#endif
Andreas Färber9349b4f2012-03-14 01:38:32 +0100695 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000696 int cpu_index;
697
pbrookc2764712009-03-07 15:24:59 +0000698#if defined(CONFIG_USER_ONLY)
699 cpu_list_lock();
700#endif
bellard6a00d602005-11-21 23:25:50 +0000701 env->next_cpu = NULL;
702 penv = &first_cpu;
703 cpu_index = 0;
704 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700705 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000706 cpu_index++;
707 }
708 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000709 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000710 QTAILQ_INIT(&env->breakpoints);
711 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100712#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200713 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100714#endif
bellard6a00d602005-11-21 23:25:50 +0000715 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000716#if defined(CONFIG_USER_ONLY)
717 cpu_list_unlock();
718#endif
pbrookb3c77242008-06-30 16:31:04 +0000719#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600720 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
721 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000722 cpu_save, cpu_load, env);
723#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000724}
725
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100726/* Allocate a new translation block. Flush the translation buffer if
727 too many translation blocks or too much generated code. */
728static TranslationBlock *tb_alloc(target_ulong pc)
729{
730 TranslationBlock *tb;
731
732 if (nb_tbs >= code_gen_max_blocks ||
733 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
734 return NULL;
735 tb = &tbs[nb_tbs++];
736 tb->pc = pc;
737 tb->cflags = 0;
738 return tb;
739}
740
741void tb_free(TranslationBlock *tb)
742{
743 /* In practice this is mostly used for single use temporary TB
744 Ignore the hard cases and just back up if this TB happens to
745 be the last one generated. */
746 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
747 code_gen_ptr = tb->tc_ptr;
748 nb_tbs--;
749 }
750}
751
bellard9fa3e852004-01-04 18:06:42 +0000752static inline void invalidate_page_bitmap(PageDesc *p)
753{
754 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500755 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000756 p->code_bitmap = NULL;
757 }
758 p->code_write_count = 0;
759}
760
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800761/* Set to NULL all the 'first_tb' fields in all PageDescs. */
762
763static void page_flush_tb_1 (int level, void **lp)
764{
765 int i;
766
767 if (*lp == NULL) {
768 return;
769 }
770 if (level == 0) {
771 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000772 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800773 pd[i].first_tb = NULL;
774 invalidate_page_bitmap(pd + i);
775 }
776 } else {
777 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000778 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800779 page_flush_tb_1 (level - 1, pp + i);
780 }
781 }
782}
783
bellardfd6ce8f2003-05-14 19:00:11 +0000784static void page_flush_tb(void)
785{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800786 int i;
787 for (i = 0; i < V_L1_SIZE; i++) {
788 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000789 }
790}
791
792/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000793/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100794void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000795{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100796 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000797#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000798 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
799 (unsigned long)(code_gen_ptr - code_gen_buffer),
800 nb_tbs, nb_tbs > 0 ?
801 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000802#endif
bellard26a5f132008-05-28 12:30:31 +0000803 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000804 cpu_abort(env1, "Internal error: code buffer overflow\n");
805
bellardfd6ce8f2003-05-14 19:00:11 +0000806 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000807
bellard6a00d602005-11-21 23:25:50 +0000808 for(env = first_cpu; env != NULL; env = env->next_cpu) {
809 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
810 }
bellard9fa3e852004-01-04 18:06:42 +0000811
bellard8a8a6082004-10-03 13:36:49 +0000812 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000813 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000814
bellardfd6ce8f2003-05-14 19:00:11 +0000815 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000816 /* XXX: flush processor icache at this point if cache flush is
817 expensive */
bellarde3db7222005-01-26 22:00:47 +0000818 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000819}
820
821#ifdef DEBUG_TB_CHECK
822
j_mayerbc98a7e2007-04-04 07:55:12 +0000823static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000824{
825 TranslationBlock *tb;
826 int i;
827 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000828 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
829 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000830 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
831 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000832 printf("ERROR invalidate: address=" TARGET_FMT_lx
833 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000834 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000835 }
836 }
837 }
838}
839
840/* verify that all the pages have correct rights for code */
841static void tb_page_check(void)
842{
843 TranslationBlock *tb;
844 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000845
pbrook99773bd2006-04-16 15:14:59 +0000846 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
847 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000848 flags1 = page_get_flags(tb->pc);
849 flags2 = page_get_flags(tb->pc + tb->size - 1);
850 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
851 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000852 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000853 }
854 }
855 }
856}
857
858#endif
859
860/* invalidate one TB */
861static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
862 int next_offset)
863{
864 TranslationBlock *tb1;
865 for(;;) {
866 tb1 = *ptb;
867 if (tb1 == tb) {
868 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
869 break;
870 }
871 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
872 }
873}
874
bellard9fa3e852004-01-04 18:06:42 +0000875static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
876{
877 TranslationBlock *tb1;
878 unsigned int n1;
879
880 for(;;) {
881 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200882 n1 = (uintptr_t)tb1 & 3;
883 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000884 if (tb1 == tb) {
885 *ptb = tb1->page_next[n1];
886 break;
887 }
888 ptb = &tb1->page_next[n1];
889 }
890}
891
bellardd4e81642003-05-25 16:46:15 +0000892static inline void tb_jmp_remove(TranslationBlock *tb, int n)
893{
894 TranslationBlock *tb1, **ptb;
895 unsigned int n1;
896
897 ptb = &tb->jmp_next[n];
898 tb1 = *ptb;
899 if (tb1) {
900 /* find tb(n) in circular list */
901 for(;;) {
902 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200903 n1 = (uintptr_t)tb1 & 3;
904 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000905 if (n1 == n && tb1 == tb)
906 break;
907 if (n1 == 2) {
908 ptb = &tb1->jmp_first;
909 } else {
910 ptb = &tb1->jmp_next[n1];
911 }
912 }
913 /* now we can suppress tb(n) from the list */
914 *ptb = tb->jmp_next[n];
915
916 tb->jmp_next[n] = NULL;
917 }
918}
919
920/* reset the jump entry 'n' of a TB so that it is not chained to
921 another TB */
922static inline void tb_reset_jump(TranslationBlock *tb, int n)
923{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200924 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000925}
926
Paul Brook41c1b1c2010-03-12 16:54:58 +0000927void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000928{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100929 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000930 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000931 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000932 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000933 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000934
bellard9fa3e852004-01-04 18:06:42 +0000935 /* remove the TB from the hash list */
936 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
937 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000938 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000939 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000940
bellard9fa3e852004-01-04 18:06:42 +0000941 /* remove the TB from the page list */
942 if (tb->page_addr[0] != page_addr) {
943 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
944 tb_page_remove(&p->first_tb, tb);
945 invalidate_page_bitmap(p);
946 }
947 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
948 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
949 tb_page_remove(&p->first_tb, tb);
950 invalidate_page_bitmap(p);
951 }
952
bellard8a40a182005-11-20 10:35:40 +0000953 tb_invalidated_flag = 1;
954
955 /* remove the TB from the hash list */
956 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000957 for(env = first_cpu; env != NULL; env = env->next_cpu) {
958 if (env->tb_jmp_cache[h] == tb)
959 env->tb_jmp_cache[h] = NULL;
960 }
bellard8a40a182005-11-20 10:35:40 +0000961
962 /* suppress this TB from the two jump lists */
963 tb_jmp_remove(tb, 0);
964 tb_jmp_remove(tb, 1);
965
966 /* suppress any remaining jumps to this TB */
967 tb1 = tb->jmp_first;
968 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200969 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000970 if (n1 == 2)
971 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200972 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000973 tb2 = tb1->jmp_next[n1];
974 tb_reset_jump(tb1, n1);
975 tb1->jmp_next[n1] = NULL;
976 tb1 = tb2;
977 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200978 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000979
bellarde3db7222005-01-26 22:00:47 +0000980 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000981}
982
983static inline void set_bits(uint8_t *tab, int start, int len)
984{
985 int end, mask, end1;
986
987 end = start + len;
988 tab += start >> 3;
989 mask = 0xff << (start & 7);
990 if ((start & ~7) == (end & ~7)) {
991 if (start < end) {
992 mask &= ~(0xff << (end & 7));
993 *tab |= mask;
994 }
995 } else {
996 *tab++ |= mask;
997 start = (start + 8) & ~7;
998 end1 = end & ~7;
999 while (start < end1) {
1000 *tab++ = 0xff;
1001 start += 8;
1002 }
1003 if (start < end) {
1004 mask = ~(0xff << (end & 7));
1005 *tab |= mask;
1006 }
1007 }
1008}
1009
1010static void build_page_bitmap(PageDesc *p)
1011{
1012 int n, tb_start, tb_end;
1013 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001014
Anthony Liguori7267c092011-08-20 22:09:37 -05001015 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001016
1017 tb = p->first_tb;
1018 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001019 n = (uintptr_t)tb & 3;
1020 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001021 /* NOTE: this is subtle as a TB may span two physical pages */
1022 if (n == 0) {
1023 /* NOTE: tb_end may be after the end of the page, but
1024 it is not a problem */
1025 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1026 tb_end = tb_start + tb->size;
1027 if (tb_end > TARGET_PAGE_SIZE)
1028 tb_end = TARGET_PAGE_SIZE;
1029 } else {
1030 tb_start = 0;
1031 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1032 }
1033 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1034 tb = tb->page_next[n];
1035 }
1036}
1037
Andreas Färber9349b4f2012-03-14 01:38:32 +01001038TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001039 target_ulong pc, target_ulong cs_base,
1040 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001041{
1042 TranslationBlock *tb;
1043 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001044 tb_page_addr_t phys_pc, phys_page2;
1045 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001046 int code_gen_size;
1047
Paul Brook41c1b1c2010-03-12 16:54:58 +00001048 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001049 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001050 if (!tb) {
1051 /* flush must be done */
1052 tb_flush(env);
1053 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001054 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001055 /* Don't forget to invalidate previous TB info. */
1056 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001057 }
1058 tc_ptr = code_gen_ptr;
1059 tb->tc_ptr = tc_ptr;
1060 tb->cs_base = cs_base;
1061 tb->flags = flags;
1062 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001063 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001064 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1065 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001066
bellardd720b932004-04-25 17:57:43 +00001067 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001068 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001069 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001070 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001071 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001072 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001073 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001074 return tb;
bellardd720b932004-04-25 17:57:43 +00001075}
ths3b46e622007-09-17 08:09:54 +00001076
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001077/*
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001078 * Invalidate all TBs which intersect with the target physical address range
1079 * [start;end[. NOTE: start and end may refer to *different* physical pages.
1080 * 'is_cpu_write_access' should be true if called from a real cpu write
1081 * access: the virtual CPU will exit the current TB if code is modified inside
1082 * this TB.
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001083 */
1084void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
1085 int is_cpu_write_access)
1086{
1087 while (start < end) {
1088 tb_invalidate_phys_page_range(start, end, is_cpu_write_access);
1089 start &= TARGET_PAGE_MASK;
1090 start += TARGET_PAGE_SIZE;
1091 }
1092}
1093
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001094/*
1095 * Invalidate all TBs which intersect with the target physical address range
1096 * [start;end[. NOTE: start and end must refer to the *same* physical page.
1097 * 'is_cpu_write_access' should be true if called from a real cpu write
1098 * access: the virtual CPU will exit the current TB if code is modified inside
1099 * this TB.
1100 */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001101void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001102 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001103{
aliguori6b917542008-11-18 19:46:41 +00001104 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001105 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001106 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001107 PageDesc *p;
1108 int n;
1109#ifdef TARGET_HAS_PRECISE_SMC
1110 int current_tb_not_found = is_cpu_write_access;
1111 TranslationBlock *current_tb = NULL;
1112 int current_tb_modified = 0;
1113 target_ulong current_pc = 0;
1114 target_ulong current_cs_base = 0;
1115 int current_flags = 0;
1116#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001117
1118 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001119 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001120 return;
ths5fafdf22007-09-16 21:08:06 +00001121 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001122 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1123 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001124 /* build code bitmap */
1125 build_page_bitmap(p);
1126 }
1127
1128 /* we remove all the TBs in the range [start, end[ */
1129 /* XXX: see if in some cases it could be faster to invalidate all the code */
1130 tb = p->first_tb;
1131 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001132 n = (uintptr_t)tb & 3;
1133 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001134 tb_next = tb->page_next[n];
1135 /* NOTE: this is subtle as a TB may span two physical pages */
1136 if (n == 0) {
1137 /* NOTE: tb_end may be after the end of the page, but
1138 it is not a problem */
1139 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1140 tb_end = tb_start + tb->size;
1141 } else {
1142 tb_start = tb->page_addr[1];
1143 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1144 }
1145 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001146#ifdef TARGET_HAS_PRECISE_SMC
1147 if (current_tb_not_found) {
1148 current_tb_not_found = 0;
1149 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001150 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001151 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001152 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001153 }
1154 }
1155 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001156 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001157 /* If we are modifying the current TB, we must stop
1158 its execution. We could be more precise by checking
1159 that the modification is after the current PC, but it
1160 would require a specialized function to partially
1161 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001162
bellardd720b932004-04-25 17:57:43 +00001163 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001164 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001165 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1166 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001167 }
1168#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001169 /* we need to do that to handle the case where a signal
1170 occurs while doing tb_phys_invalidate() */
1171 saved_tb = NULL;
1172 if (env) {
1173 saved_tb = env->current_tb;
1174 env->current_tb = NULL;
1175 }
bellard9fa3e852004-01-04 18:06:42 +00001176 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001177 if (env) {
1178 env->current_tb = saved_tb;
1179 if (env->interrupt_request && env->current_tb)
1180 cpu_interrupt(env, env->interrupt_request);
1181 }
bellard9fa3e852004-01-04 18:06:42 +00001182 }
1183 tb = tb_next;
1184 }
1185#if !defined(CONFIG_USER_ONLY)
1186 /* if no code remaining, no need to continue to use slow writes */
1187 if (!p->first_tb) {
1188 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001189 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001190 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001191 }
1192 }
1193#endif
1194#ifdef TARGET_HAS_PRECISE_SMC
1195 if (current_tb_modified) {
1196 /* we generate a block containing just the instruction
1197 modifying the memory. It will ensure that it cannot modify
1198 itself */
bellardea1c1802004-06-14 18:56:36 +00001199 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001200 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001201 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001202 }
1203#endif
1204}
1205
1206/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001207static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001208{
1209 PageDesc *p;
1210 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001211#if 0
bellarda4193c82004-06-03 14:01:43 +00001212 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001213 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1214 cpu_single_env->mem_io_vaddr, len,
1215 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001216 cpu_single_env->eip +
1217 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001218 }
1219#endif
bellard9fa3e852004-01-04 18:06:42 +00001220 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001221 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001222 return;
1223 if (p->code_bitmap) {
1224 offset = start & ~TARGET_PAGE_MASK;
1225 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1226 if (b & ((1 << len) - 1))
1227 goto do_invalidate;
1228 } else {
1229 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001230 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001231 }
1232}
1233
bellard9fa3e852004-01-04 18:06:42 +00001234#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001235static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001236 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001237{
aliguori6b917542008-11-18 19:46:41 +00001238 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001239 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001240 int n;
bellardd720b932004-04-25 17:57:43 +00001241#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001242 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001243 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001244 int current_tb_modified = 0;
1245 target_ulong current_pc = 0;
1246 target_ulong current_cs_base = 0;
1247 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001248#endif
bellard9fa3e852004-01-04 18:06:42 +00001249
1250 addr &= TARGET_PAGE_MASK;
1251 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001252 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001253 return;
1254 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001255#ifdef TARGET_HAS_PRECISE_SMC
1256 if (tb && pc != 0) {
1257 current_tb = tb_find_pc(pc);
1258 }
1259#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001260 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001261 n = (uintptr_t)tb & 3;
1262 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001263#ifdef TARGET_HAS_PRECISE_SMC
1264 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001265 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001266 /* If we are modifying the current TB, we must stop
1267 its execution. We could be more precise by checking
1268 that the modification is after the current PC, but it
1269 would require a specialized function to partially
1270 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001271
bellardd720b932004-04-25 17:57:43 +00001272 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001273 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001274 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1275 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001276 }
1277#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001278 tb_phys_invalidate(tb, addr);
1279 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001280 }
1281 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001282#ifdef TARGET_HAS_PRECISE_SMC
1283 if (current_tb_modified) {
1284 /* we generate a block containing just the instruction
1285 modifying the memory. It will ensure that it cannot modify
1286 itself */
bellardea1c1802004-06-14 18:56:36 +00001287 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001288 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001289 cpu_resume_from_signal(env, puc);
1290 }
1291#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001292}
bellard9fa3e852004-01-04 18:06:42 +00001293#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001294
1295/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001296static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001297 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001298{
1299 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001300#ifndef CONFIG_USER_ONLY
1301 bool page_already_protected;
1302#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001303
bellard9fa3e852004-01-04 18:06:42 +00001304 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001305 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001306 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001307#ifndef CONFIG_USER_ONLY
1308 page_already_protected = p->first_tb != NULL;
1309#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001310 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001311 invalidate_page_bitmap(p);
1312
bellard107db442004-06-22 18:48:46 +00001313#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001314
bellard9fa3e852004-01-04 18:06:42 +00001315#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001316 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001317 target_ulong addr;
1318 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001319 int prot;
1320
bellardfd6ce8f2003-05-14 19:00:11 +00001321 /* force the host page as non writable (writes will have a
1322 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001323 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001324 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001325 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1326 addr += TARGET_PAGE_SIZE) {
1327
1328 p2 = page_find (addr >> TARGET_PAGE_BITS);
1329 if (!p2)
1330 continue;
1331 prot |= p2->flags;
1332 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001333 }
ths5fafdf22007-09-16 21:08:06 +00001334 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001335 (prot & PAGE_BITS) & ~PAGE_WRITE);
1336#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001337 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001338 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001339#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001340 }
bellard9fa3e852004-01-04 18:06:42 +00001341#else
1342 /* if some code is already present, then the pages are already
1343 protected. So we handle the case where only the first TB is
1344 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001345 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001346 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001347 }
1348#endif
bellardd720b932004-04-25 17:57:43 +00001349
1350#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001351}
1352
bellard9fa3e852004-01-04 18:06:42 +00001353/* add a new TB and link it to the physical page tables. phys_page2 is
1354 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001355void tb_link_page(TranslationBlock *tb,
1356 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001357{
bellard9fa3e852004-01-04 18:06:42 +00001358 unsigned int h;
1359 TranslationBlock **ptb;
1360
pbrookc8a706f2008-06-02 16:16:42 +00001361 /* Grab the mmap lock to stop another thread invalidating this TB
1362 before we are done. */
1363 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001364 /* add in the physical hash table */
1365 h = tb_phys_hash_func(phys_pc);
1366 ptb = &tb_phys_hash[h];
1367 tb->phys_hash_next = *ptb;
1368 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001369
1370 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001371 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1372 if (phys_page2 != -1)
1373 tb_alloc_page(tb, 1, phys_page2);
1374 else
1375 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001376
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001377 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001378 tb->jmp_next[0] = NULL;
1379 tb->jmp_next[1] = NULL;
1380
1381 /* init original jump addresses */
1382 if (tb->tb_next_offset[0] != 0xffff)
1383 tb_reset_jump(tb, 0);
1384 if (tb->tb_next_offset[1] != 0xffff)
1385 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001386
1387#ifdef DEBUG_TB_CHECK
1388 tb_page_check();
1389#endif
pbrookc8a706f2008-06-02 16:16:42 +00001390 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001391}
1392
bellarda513fe12003-05-27 23:29:48 +00001393/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1394 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001395TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001396{
1397 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001398 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001399 TranslationBlock *tb;
1400
1401 if (nb_tbs <= 0)
1402 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001403 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1404 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001405 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001406 }
bellarda513fe12003-05-27 23:29:48 +00001407 /* binary search (cf Knuth) */
1408 m_min = 0;
1409 m_max = nb_tbs - 1;
1410 while (m_min <= m_max) {
1411 m = (m_min + m_max) >> 1;
1412 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001413 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001414 if (v == tc_ptr)
1415 return tb;
1416 else if (tc_ptr < v) {
1417 m_max = m - 1;
1418 } else {
1419 m_min = m + 1;
1420 }
ths5fafdf22007-09-16 21:08:06 +00001421 }
bellarda513fe12003-05-27 23:29:48 +00001422 return &tbs[m_max];
1423}
bellard75012672003-06-21 13:11:07 +00001424
bellardea041c02003-06-25 16:16:50 +00001425static void tb_reset_jump_recursive(TranslationBlock *tb);
1426
1427static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1428{
1429 TranslationBlock *tb1, *tb_next, **ptb;
1430 unsigned int n1;
1431
1432 tb1 = tb->jmp_next[n];
1433 if (tb1 != NULL) {
1434 /* find head of list */
1435 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001436 n1 = (uintptr_t)tb1 & 3;
1437 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001438 if (n1 == 2)
1439 break;
1440 tb1 = tb1->jmp_next[n1];
1441 }
1442 /* we are now sure now that tb jumps to tb1 */
1443 tb_next = tb1;
1444
1445 /* remove tb from the jmp_first list */
1446 ptb = &tb_next->jmp_first;
1447 for(;;) {
1448 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001449 n1 = (uintptr_t)tb1 & 3;
1450 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001451 if (n1 == n && tb1 == tb)
1452 break;
1453 ptb = &tb1->jmp_next[n1];
1454 }
1455 *ptb = tb->jmp_next[n];
1456 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001457
bellardea041c02003-06-25 16:16:50 +00001458 /* suppress the jump to next tb in generated code */
1459 tb_reset_jump(tb, n);
1460
bellard01243112004-01-04 15:48:17 +00001461 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001462 tb_reset_jump_recursive(tb_next);
1463 }
1464}
1465
1466static void tb_reset_jump_recursive(TranslationBlock *tb)
1467{
1468 tb_reset_jump_recursive2(tb, 0);
1469 tb_reset_jump_recursive2(tb, 1);
1470}
1471
bellard1fddef42005-04-17 19:16:13 +00001472#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001473#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001474static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001475{
1476 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1477}
1478#else
Avi Kivitya8170e52012-10-23 12:30:10 +02001479void tb_invalidate_phys_addr(hwaddr addr)
bellardd720b932004-04-25 17:57:43 +00001480{
Anthony Liguoric227f092009-10-01 16:12:16 -05001481 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001482 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001483
Avi Kivityac1970f2012-10-03 16:22:53 +02001484 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001485 if (!(memory_region_is_ram(section->mr)
1486 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001487 return;
1488 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001489 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001490 + memory_region_section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001491 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001492}
Max Filippov1e7855a2012-04-10 02:48:17 +04001493
1494static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1495{
Max Filippov9d70c4b2012-05-27 20:21:08 +04001496 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
1497 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +04001498}
bellardc27004e2005-01-03 23:35:10 +00001499#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001500#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001501
Paul Brookc527ee82010-03-01 03:31:14 +00001502#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001503void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001504
1505{
1506}
1507
Andreas Färber9349b4f2012-03-14 01:38:32 +01001508int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001509 int flags, CPUWatchpoint **watchpoint)
1510{
1511 return -ENOSYS;
1512}
1513#else
pbrook6658ffb2007-03-16 23:58:11 +00001514/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001515int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001516 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001517{
aliguorib4051332008-11-18 20:14:20 +00001518 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001519 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001520
aliguorib4051332008-11-18 20:14:20 +00001521 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001522 if ((len & (len - 1)) || (addr & ~len_mask) ||
1523 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001524 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1525 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1526 return -EINVAL;
1527 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001528 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001529
aliguoria1d1bb32008-11-18 20:07:32 +00001530 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001531 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001532 wp->flags = flags;
1533
aliguori2dc9f412008-11-18 20:56:59 +00001534 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001535 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001536 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001537 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001538 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001539
pbrook6658ffb2007-03-16 23:58:11 +00001540 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001541
1542 if (watchpoint)
1543 *watchpoint = wp;
1544 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001545}
1546
aliguoria1d1bb32008-11-18 20:07:32 +00001547/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001548int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001549 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001550{
aliguorib4051332008-11-18 20:14:20 +00001551 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001552 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001553
Blue Swirl72cf2d42009-09-12 07:36:22 +00001554 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001555 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001556 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001557 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001558 return 0;
1559 }
1560 }
aliguoria1d1bb32008-11-18 20:07:32 +00001561 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001562}
1563
aliguoria1d1bb32008-11-18 20:07:32 +00001564/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001565void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001566{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001567 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001568
aliguoria1d1bb32008-11-18 20:07:32 +00001569 tlb_flush_page(env, watchpoint->vaddr);
1570
Anthony Liguori7267c092011-08-20 22:09:37 -05001571 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001572}
1573
aliguoria1d1bb32008-11-18 20:07:32 +00001574/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001575void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001576{
aliguoric0ce9982008-11-25 22:13:57 +00001577 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001578
Blue Swirl72cf2d42009-09-12 07:36:22 +00001579 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001580 if (wp->flags & mask)
1581 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001582 }
aliguoria1d1bb32008-11-18 20:07:32 +00001583}
Paul Brookc527ee82010-03-01 03:31:14 +00001584#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001585
1586/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001587int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001588 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001589{
bellard1fddef42005-04-17 19:16:13 +00001590#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001591 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001592
Anthony Liguori7267c092011-08-20 22:09:37 -05001593 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001594
1595 bp->pc = pc;
1596 bp->flags = flags;
1597
aliguori2dc9f412008-11-18 20:56:59 +00001598 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001599 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001600 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001601 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001602 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001603
1604 breakpoint_invalidate(env, pc);
1605
1606 if (breakpoint)
1607 *breakpoint = bp;
1608 return 0;
1609#else
1610 return -ENOSYS;
1611#endif
1612}
1613
1614/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001615int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001616{
1617#if defined(TARGET_HAS_ICE)
1618 CPUBreakpoint *bp;
1619
Blue Swirl72cf2d42009-09-12 07:36:22 +00001620 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001621 if (bp->pc == pc && bp->flags == flags) {
1622 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001623 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001624 }
bellard4c3a88a2003-07-26 12:06:08 +00001625 }
aliguoria1d1bb32008-11-18 20:07:32 +00001626 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001627#else
aliguoria1d1bb32008-11-18 20:07:32 +00001628 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001629#endif
1630}
1631
aliguoria1d1bb32008-11-18 20:07:32 +00001632/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001633void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001634{
bellard1fddef42005-04-17 19:16:13 +00001635#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001636 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001637
aliguoria1d1bb32008-11-18 20:07:32 +00001638 breakpoint_invalidate(env, breakpoint->pc);
1639
Anthony Liguori7267c092011-08-20 22:09:37 -05001640 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001641#endif
1642}
1643
1644/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001645void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001646{
1647#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001648 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001649
Blue Swirl72cf2d42009-09-12 07:36:22 +00001650 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001651 if (bp->flags & mask)
1652 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001653 }
bellard4c3a88a2003-07-26 12:06:08 +00001654#endif
1655}
1656
bellardc33a3462003-07-29 20:50:33 +00001657/* enable or disable single step mode. EXCP_DEBUG is returned by the
1658 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001659void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001660{
bellard1fddef42005-04-17 19:16:13 +00001661#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001662 if (env->singlestep_enabled != enabled) {
1663 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001664 if (kvm_enabled())
1665 kvm_update_guest_debug(env, 0);
1666 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001667 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001668 /* XXX: only flush what is necessary */
1669 tb_flush(env);
1670 }
bellardc33a3462003-07-29 20:50:33 +00001671 }
1672#endif
1673}
1674
Andreas Färber9349b4f2012-03-14 01:38:32 +01001675static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001676{
pbrookd5975362008-06-07 20:50:51 +00001677 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1678 problem and hope the cpu will stop of its own accord. For userspace
1679 emulation this often isn't actually as bad as it sounds. Often
1680 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001681 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001682 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001683
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001684 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001685 tb = env->current_tb;
1686 /* if the cpu is currently executing code, we must unlink it and
1687 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001688 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001689 env->current_tb = NULL;
1690 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001691 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001692 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001693}
1694
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001695#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001696/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001697static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001698{
Andreas Färber60e82572012-05-02 22:23:49 +02001699 CPUState *cpu = ENV_GET_CPU(env);
aurel323098dba2009-03-07 21:28:24 +00001700 int old_mask;
1701
1702 old_mask = env->interrupt_request;
1703 env->interrupt_request |= mask;
1704
aliguori8edac962009-04-24 18:03:45 +00001705 /*
1706 * If called from iothread context, wake the target cpu in
1707 * case its halted.
1708 */
Andreas Färber60e82572012-05-02 22:23:49 +02001709 if (!qemu_cpu_is_self(cpu)) {
Andreas Färberc08d7422012-05-03 04:34:15 +02001710 qemu_cpu_kick(cpu);
aliguori8edac962009-04-24 18:03:45 +00001711 return;
1712 }
aliguori8edac962009-04-24 18:03:45 +00001713
pbrook2e70f6e2008-06-29 01:03:05 +00001714 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001715 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001716 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001717 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001718 cpu_abort(env, "Raised interrupt while not in I/O function");
1719 }
pbrook2e70f6e2008-06-29 01:03:05 +00001720 } else {
aurel323098dba2009-03-07 21:28:24 +00001721 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001722 }
1723}
1724
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001725CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1726
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001727#else /* CONFIG_USER_ONLY */
1728
Andreas Färber9349b4f2012-03-14 01:38:32 +01001729void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001730{
1731 env->interrupt_request |= mask;
1732 cpu_unlink_tb(env);
1733}
1734#endif /* CONFIG_USER_ONLY */
1735
Andreas Färber9349b4f2012-03-14 01:38:32 +01001736void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001737{
1738 env->interrupt_request &= ~mask;
1739}
1740
Andreas Färber9349b4f2012-03-14 01:38:32 +01001741void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001742{
1743 env->exit_request = 1;
1744 cpu_unlink_tb(env);
1745}
1746
Andreas Färber9349b4f2012-03-14 01:38:32 +01001747void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001748{
1749 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001750 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001751
1752 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001753 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001754 fprintf(stderr, "qemu: fatal: ");
1755 vfprintf(stderr, fmt, ap);
1756 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001757 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +00001758 if (qemu_log_enabled()) {
1759 qemu_log("qemu: fatal: ");
1760 qemu_log_vprintf(fmt, ap2);
1761 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001762 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001763 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001764 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001765 }
pbrook493ae1f2007-11-23 16:53:59 +00001766 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001767 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001768#if defined(CONFIG_USER_ONLY)
1769 {
1770 struct sigaction act;
1771 sigfillset(&act.sa_mask);
1772 act.sa_handler = SIG_DFL;
1773 sigaction(SIGABRT, &act, NULL);
1774 }
1775#endif
bellard75012672003-06-21 13:11:07 +00001776 abort();
1777}
1778
Andreas Färber9349b4f2012-03-14 01:38:32 +01001779CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001780{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001781 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1782 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001783 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001784#if defined(TARGET_HAS_ICE)
1785 CPUBreakpoint *bp;
1786 CPUWatchpoint *wp;
1787#endif
1788
Andreas Färber9349b4f2012-03-14 01:38:32 +01001789 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001790
1791 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001792 new_env->next_cpu = next_cpu;
1793 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001794
1795 /* Clone all break/watchpoints.
1796 Note: Once we support ptrace with hw-debug register access, make sure
1797 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001798 QTAILQ_INIT(&env->breakpoints);
1799 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001800#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001801 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001802 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1803 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001804 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001805 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1806 wp->flags, NULL);
1807 }
1808#endif
1809
thsc5be9f02007-02-28 20:20:53 +00001810 return new_env;
1811}
1812
bellard01243112004-01-04 15:48:17 +00001813#if !defined(CONFIG_USER_ONLY)
Blue Swirl0cac1b62012-04-09 16:50:52 +00001814void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001815{
1816 unsigned int i;
1817
1818 /* Discard jump cache entries for any tb which might potentially
1819 overlap the flushed page. */
1820 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1821 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001822 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001823
1824 i = tb_jmp_cache_hash_page(addr);
1825 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001826 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001827}
1828
Juan Quintelad24981d2012-05-22 00:42:40 +02001829static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
1830 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001831{
Juan Quintelad24981d2012-05-22 00:42:40 +02001832 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +00001833
bellard1ccde1c2004-02-06 19:46:14 +00001834 /* we modify the TLB cache so that the dirty bit will be set again
1835 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001836 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02001837 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00001838 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001839 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00001840 != (end - 1) - start) {
1841 abort();
1842 }
Blue Swirle5548612012-04-21 13:08:33 +00001843 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001844
1845}
1846
1847/* Note: start and end must be within the same ram block. */
1848void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
1849 int dirty_flags)
1850{
1851 uintptr_t length;
1852
1853 start &= TARGET_PAGE_MASK;
1854 end = TARGET_PAGE_ALIGN(end);
1855
1856 length = end - start;
1857 if (length == 0)
1858 return;
1859 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
1860
1861 if (tcg_enabled()) {
1862 tlb_reset_dirty_range_all(start, end, length);
1863 }
bellard1ccde1c2004-02-06 19:46:14 +00001864}
1865
aliguori74576192008-10-06 14:02:03 +00001866int cpu_physical_memory_set_dirty_tracking(int enable)
1867{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001868 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001869 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001870 return ret;
aliguori74576192008-10-06 14:02:03 +00001871}
1872
Avi Kivitya8170e52012-10-23 12:30:10 +02001873hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Blue Swirle5548612012-04-21 13:08:33 +00001874 MemoryRegionSection *section,
1875 target_ulong vaddr,
Avi Kivitya8170e52012-10-23 12:30:10 +02001876 hwaddr paddr,
Blue Swirle5548612012-04-21 13:08:33 +00001877 int prot,
1878 target_ulong *address)
1879{
Avi Kivitya8170e52012-10-23 12:30:10 +02001880 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001881 CPUWatchpoint *wp;
1882
Blue Swirlcc5bea62012-04-14 14:56:48 +00001883 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001884 /* Normal RAM. */
1885 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001886 + memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001887 if (!section->readonly) {
1888 iotlb |= phys_section_notdirty;
1889 } else {
1890 iotlb |= phys_section_rom;
1891 }
1892 } else {
1893 /* IO handlers are currently passed a physical address.
1894 It would be nice to pass an offset from the base address
1895 of that region. This would avoid having to special case RAM,
1896 and avoid full address decoding in every device.
1897 We can't use the high bits of pd for this because
1898 IO_MEM_ROMD uses these as a ram address. */
1899 iotlb = section - phys_sections;
Blue Swirlcc5bea62012-04-14 14:56:48 +00001900 iotlb += memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001901 }
1902
1903 /* Make accesses to pages with watchpoints go via the
1904 watchpoint trap routines. */
1905 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
1906 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
1907 /* Avoid trapping reads of pages with a write breakpoint. */
1908 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1909 iotlb = phys_section_watch + paddr;
1910 *address |= TLB_MMIO;
1911 break;
1912 }
1913 }
1914 }
1915
1916 return iotlb;
1917}
1918
bellard01243112004-01-04 15:48:17 +00001919#else
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001920/*
1921 * Walks guest process memory "regions" one by one
1922 * and calls callback function 'fn' for each region.
1923 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001924
1925struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00001926{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001927 walk_memory_regions_fn fn;
1928 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001929 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001930 int prot;
1931};
bellard9fa3e852004-01-04 18:06:42 +00001932
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001933static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001934 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001935{
1936 if (data->start != -1ul) {
1937 int rc = data->fn(data->priv, data->start, end, data->prot);
1938 if (rc != 0) {
1939 return rc;
bellard9fa3e852004-01-04 18:06:42 +00001940 }
bellard33417e72003-08-10 21:47:01 +00001941 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001942
1943 data->start = (new_prot ? end : -1ul);
1944 data->prot = new_prot;
1945
1946 return 0;
1947}
1948
1949static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001950 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001951{
Paul Brookb480d9b2010-03-12 23:23:29 +00001952 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001953 int i, rc;
1954
1955 if (*lp == NULL) {
1956 return walk_memory_regions_end(data, base, 0);
1957 }
1958
1959 if (level == 0) {
1960 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001961 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001962 int prot = pd[i].flags;
1963
1964 pa = base | (i << TARGET_PAGE_BITS);
1965 if (prot != data->prot) {
1966 rc = walk_memory_regions_end(data, pa, prot);
1967 if (rc != 0) {
1968 return rc;
1969 }
1970 }
1971 }
1972 } else {
1973 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001974 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001975 pa = base | ((abi_ulong)i <<
1976 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001977 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
1978 if (rc != 0) {
1979 return rc;
1980 }
1981 }
1982 }
1983
1984 return 0;
1985}
1986
1987int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
1988{
1989 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001990 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001991
1992 data.fn = fn;
1993 data.priv = priv;
1994 data.start = -1ul;
1995 data.prot = 0;
1996
1997 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001998 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001999 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2000 if (rc != 0) {
2001 return rc;
2002 }
2003 }
2004
2005 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002006}
2007
Paul Brookb480d9b2010-03-12 23:23:29 +00002008static int dump_region(void *priv, abi_ulong start,
2009 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002010{
2011 FILE *f = (FILE *)priv;
2012
Paul Brookb480d9b2010-03-12 23:23:29 +00002013 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2014 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002015 start, end, end - start,
2016 ((prot & PAGE_READ) ? 'r' : '-'),
2017 ((prot & PAGE_WRITE) ? 'w' : '-'),
2018 ((prot & PAGE_EXEC) ? 'x' : '-'));
2019
2020 return (0);
2021}
2022
2023/* dump memory mappings */
2024void page_dump(FILE *f)
2025{
2026 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2027 "start", "end", "size", "prot");
2028 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002029}
2030
pbrook53a59602006-03-25 19:31:22 +00002031int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002032{
bellard9fa3e852004-01-04 18:06:42 +00002033 PageDesc *p;
2034
2035 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002036 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002037 return 0;
2038 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002039}
2040
Richard Henderson376a7902010-03-10 15:57:04 -08002041/* Modify the flags of a page and invalidate the code if necessary.
2042 The flag PAGE_WRITE_ORG is positioned automatically depending
2043 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002044void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002045{
Richard Henderson376a7902010-03-10 15:57:04 -08002046 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002047
Richard Henderson376a7902010-03-10 15:57:04 -08002048 /* This function should never be called with addresses outside the
2049 guest address space. If this assert fires, it probably indicates
2050 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002051#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2052 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002053#endif
2054 assert(start < end);
2055
bellard9fa3e852004-01-04 18:06:42 +00002056 start = start & TARGET_PAGE_MASK;
2057 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002058
2059 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002060 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002061 }
2062
2063 for (addr = start, len = end - start;
2064 len != 0;
2065 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2066 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2067
2068 /* If the write protection bit is set, then we invalidate
2069 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002070 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002071 (flags & PAGE_WRITE) &&
2072 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002073 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002074 }
2075 p->flags = flags;
2076 }
bellard9fa3e852004-01-04 18:06:42 +00002077}
2078
ths3d97b402007-11-02 19:02:07 +00002079int page_check_range(target_ulong start, target_ulong len, int flags)
2080{
2081 PageDesc *p;
2082 target_ulong end;
2083 target_ulong addr;
2084
Richard Henderson376a7902010-03-10 15:57:04 -08002085 /* This function should never be called with addresses outside the
2086 guest address space. If this assert fires, it probably indicates
2087 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002088#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2089 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002090#endif
2091
Richard Henderson3e0650a2010-03-29 10:54:42 -07002092 if (len == 0) {
2093 return 0;
2094 }
Richard Henderson376a7902010-03-10 15:57:04 -08002095 if (start + len - 1 < start) {
2096 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002097 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002098 }
balrog55f280c2008-10-28 10:24:11 +00002099
ths3d97b402007-11-02 19:02:07 +00002100 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2101 start = start & TARGET_PAGE_MASK;
2102
Richard Henderson376a7902010-03-10 15:57:04 -08002103 for (addr = start, len = end - start;
2104 len != 0;
2105 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002106 p = page_find(addr >> TARGET_PAGE_BITS);
2107 if( !p )
2108 return -1;
2109 if( !(p->flags & PAGE_VALID) )
2110 return -1;
2111
bellarddae32702007-11-14 10:51:00 +00002112 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002113 return -1;
bellarddae32702007-11-14 10:51:00 +00002114 if (flags & PAGE_WRITE) {
2115 if (!(p->flags & PAGE_WRITE_ORG))
2116 return -1;
2117 /* unprotect the page if it was put read-only because it
2118 contains translated code */
2119 if (!(p->flags & PAGE_WRITE)) {
2120 if (!page_unprotect(addr, 0, NULL))
2121 return -1;
2122 }
2123 return 0;
2124 }
ths3d97b402007-11-02 19:02:07 +00002125 }
2126 return 0;
2127}
2128
bellard9fa3e852004-01-04 18:06:42 +00002129/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002130 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002131int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002132{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002133 unsigned int prot;
2134 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002135 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002136
pbrookc8a706f2008-06-02 16:16:42 +00002137 /* Technically this isn't safe inside a signal handler. However we
2138 know this only ever happens in a synchronous SEGV handler, so in
2139 practice it seems to be ok. */
2140 mmap_lock();
2141
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002142 p = page_find(address >> TARGET_PAGE_BITS);
2143 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002144 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002145 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002146 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002147
bellard9fa3e852004-01-04 18:06:42 +00002148 /* if the page was really writable, then we change its
2149 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002150 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2151 host_start = address & qemu_host_page_mask;
2152 host_end = host_start + qemu_host_page_size;
2153
2154 prot = 0;
2155 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2156 p = page_find(addr >> TARGET_PAGE_BITS);
2157 p->flags |= PAGE_WRITE;
2158 prot |= p->flags;
2159
bellard9fa3e852004-01-04 18:06:42 +00002160 /* and since the content will be modified, we must invalidate
2161 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002162 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002163#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002164 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002165#endif
bellard9fa3e852004-01-04 18:06:42 +00002166 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002167 mprotect((void *)g2h(host_start), qemu_host_page_size,
2168 prot & PAGE_BITS);
2169
2170 mmap_unlock();
2171 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002172 }
pbrookc8a706f2008-06-02 16:16:42 +00002173 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002174 return 0;
2175}
bellard9fa3e852004-01-04 18:06:42 +00002176#endif /* defined(CONFIG_USER_ONLY) */
2177
pbrooke2eef172008-06-08 01:09:01 +00002178#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002179
Paul Brookc04b2b72010-03-01 03:31:14 +00002180#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2181typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002182 MemoryRegion iomem;
Avi Kivitya8170e52012-10-23 12:30:10 +02002183 hwaddr base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002184 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002185} subpage_t;
2186
Anthony Liguoric227f092009-10-01 16:12:16 -05002187static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002188 uint16_t section);
Avi Kivitya8170e52012-10-23 12:30:10 +02002189static subpage_t *subpage_init(hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002190static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002191{
Avi Kivity5312bd82012-02-12 18:32:55 +02002192 MemoryRegionSection *section = &phys_sections[section_index];
2193 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002194
2195 if (mr->subpage) {
2196 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2197 memory_region_destroy(&subpage->iomem);
2198 g_free(subpage);
2199 }
2200}
2201
Avi Kivity4346ae32012-02-10 17:00:01 +02002202static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002203{
2204 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002205 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002206
Avi Kivityc19e8802012-02-13 20:25:31 +02002207 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002208 return;
2209 }
2210
Avi Kivityc19e8802012-02-13 20:25:31 +02002211 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002212 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002213 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002214 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002215 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002216 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002217 }
Avi Kivity54688b12012-02-09 17:34:32 +02002218 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002219 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002220 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002221}
2222
Avi Kivityac1970f2012-10-03 16:22:53 +02002223static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +02002224{
Avi Kivityac1970f2012-10-03 16:22:53 +02002225 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002226 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002227}
2228
Avi Kivity5312bd82012-02-12 18:32:55 +02002229static uint16_t phys_section_add(MemoryRegionSection *section)
2230{
2231 if (phys_sections_nb == phys_sections_nb_alloc) {
2232 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2233 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2234 phys_sections_nb_alloc);
2235 }
2236 phys_sections[phys_sections_nb] = *section;
2237 return phys_sections_nb++;
2238}
2239
2240static void phys_sections_clear(void)
2241{
2242 phys_sections_nb = 0;
2243}
2244
Avi Kivityac1970f2012-10-03 16:22:53 +02002245static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02002246{
2247 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02002248 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02002249 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +02002250 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002251 MemoryRegionSection subsection = {
2252 .offset_within_address_space = base,
2253 .size = TARGET_PAGE_SIZE,
2254 };
Avi Kivitya8170e52012-10-23 12:30:10 +02002255 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002256
Avi Kivityf3705d52012-03-08 16:16:34 +02002257 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002258
Avi Kivityf3705d52012-03-08 16:16:34 +02002259 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002260 subpage = subpage_init(base);
2261 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02002262 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +02002263 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002264 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002265 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002266 }
2267 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -04002268 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002269 subpage_register(subpage, start, end, phys_section_add(section));
2270}
2271
2272
Avi Kivityac1970f2012-10-03 16:22:53 +02002273static void register_multipage(AddressSpaceDispatch *d, MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002274{
Avi Kivitya8170e52012-10-23 12:30:10 +02002275 hwaddr start_addr = section->offset_within_address_space;
Avi Kivitydd811242012-01-02 12:17:03 +02002276 ram_addr_t size = section->size;
Avi Kivitya8170e52012-10-23 12:30:10 +02002277 hwaddr addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002278 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002279
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002280 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002281
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002282 addr = start_addr;
Avi Kivityac1970f2012-10-03 16:22:53 +02002283 phys_page_set(d, addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
Avi Kivity29990972012-02-13 20:21:20 +02002284 section_index);
bellard33417e72003-08-10 21:47:01 +00002285}
2286
Avi Kivityac1970f2012-10-03 16:22:53 +02002287static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02002288{
Avi Kivityac1970f2012-10-03 16:22:53 +02002289 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002290 MemoryRegionSection now = *section, remain = *section;
2291
2292 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2293 || (now.size < TARGET_PAGE_SIZE)) {
2294 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2295 - now.offset_within_address_space,
2296 now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02002297 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002298 remain.size -= now.size;
2299 remain.offset_within_address_space += now.size;
2300 remain.offset_within_region += now.size;
2301 }
Tyler Hall69b67642012-07-25 18:45:04 -04002302 while (remain.size >= TARGET_PAGE_SIZE) {
2303 now = remain;
2304 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
2305 now.size = TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +02002306 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04002307 } else {
2308 now.size &= TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +02002309 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04002310 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02002311 remain.size -= now.size;
2312 remain.offset_within_address_space += now.size;
2313 remain.offset_within_region += now.size;
2314 }
2315 now = remain;
2316 if (now.size) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002317 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002318 }
2319}
2320
Sheng Yang62a27442010-01-26 19:21:16 +08002321void qemu_flush_coalesced_mmio_buffer(void)
2322{
2323 if (kvm_enabled())
2324 kvm_flush_coalesced_mmio_buffer();
2325}
2326
Marcelo Tosattic9027602010-03-01 20:25:08 -03002327#if defined(__linux__) && !defined(TARGET_S390X)
2328
2329#include <sys/vfs.h>
2330
2331#define HUGETLBFS_MAGIC 0x958458f6
2332
2333static long gethugepagesize(const char *path)
2334{
2335 struct statfs fs;
2336 int ret;
2337
2338 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002339 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002340 } while (ret != 0 && errno == EINTR);
2341
2342 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002343 perror(path);
2344 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002345 }
2346
2347 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002348 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002349
2350 return fs.f_bsize;
2351}
2352
Alex Williamson04b16652010-07-02 11:13:17 -06002353static void *file_ram_alloc(RAMBlock *block,
2354 ram_addr_t memory,
2355 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002356{
2357 char *filename;
2358 void *area;
2359 int fd;
2360#ifdef MAP_POPULATE
2361 int flags;
2362#endif
2363 unsigned long hpagesize;
2364
2365 hpagesize = gethugepagesize(path);
2366 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002367 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002368 }
2369
2370 if (memory < hpagesize) {
2371 return NULL;
2372 }
2373
2374 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2375 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2376 return NULL;
2377 }
2378
2379 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002380 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002381 }
2382
2383 fd = mkstemp(filename);
2384 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002385 perror("unable to create backing store for hugepages");
2386 free(filename);
2387 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002388 }
2389 unlink(filename);
2390 free(filename);
2391
2392 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2393
2394 /*
2395 * ftruncate is not supported by hugetlbfs in older
2396 * hosts, so don't bother bailing out on errors.
2397 * If anything goes wrong with it under other filesystems,
2398 * mmap will fail.
2399 */
2400 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002401 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002402
2403#ifdef MAP_POPULATE
2404 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2405 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2406 * to sidestep this quirk.
2407 */
2408 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2409 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2410#else
2411 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2412#endif
2413 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002414 perror("file_ram_alloc: can't mmap RAM pages");
2415 close(fd);
2416 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002417 }
Alex Williamson04b16652010-07-02 11:13:17 -06002418 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002419 return area;
2420}
2421#endif
2422
Alex Williamsond17b5282010-06-25 11:08:38 -06002423static ram_addr_t find_ram_offset(ram_addr_t size)
2424{
Alex Williamson04b16652010-07-02 11:13:17 -06002425 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002426 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002427
2428 if (QLIST_EMPTY(&ram_list.blocks))
2429 return 0;
2430
2431 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002432 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002433
2434 end = block->offset + block->length;
2435
2436 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2437 if (next_block->offset >= end) {
2438 next = MIN(next, next_block->offset);
2439 }
2440 }
2441 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002442 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002443 mingap = next - end;
2444 }
2445 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002446
2447 if (offset == RAM_ADDR_MAX) {
2448 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2449 (uint64_t)size);
2450 abort();
2451 }
2452
Alex Williamson04b16652010-07-02 11:13:17 -06002453 return offset;
2454}
2455
Juan Quintela652d7ec2012-07-20 10:37:54 +02002456ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002457{
Alex Williamsond17b5282010-06-25 11:08:38 -06002458 RAMBlock *block;
2459 ram_addr_t last = 0;
2460
2461 QLIST_FOREACH(block, &ram_list.blocks, next)
2462 last = MAX(last, block->offset + block->length);
2463
2464 return last;
2465}
2466
Jason Baronddb97f12012-08-02 15:44:16 -04002467static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2468{
2469 int ret;
2470 QemuOpts *machine_opts;
2471
2472 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2473 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2474 if (machine_opts &&
2475 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
2476 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2477 if (ret) {
2478 perror("qemu_madvise");
2479 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2480 "but dump_guest_core=off specified\n");
2481 }
2482 }
2483}
2484
Avi Kivityc5705a72011-12-20 15:59:12 +02002485void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002486{
2487 RAMBlock *new_block, *block;
2488
Avi Kivityc5705a72011-12-20 15:59:12 +02002489 new_block = NULL;
2490 QLIST_FOREACH(block, &ram_list.blocks, next) {
2491 if (block->offset == addr) {
2492 new_block = block;
2493 break;
2494 }
2495 }
2496 assert(new_block);
2497 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002498
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002499 if (dev) {
2500 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002501 if (id) {
2502 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002503 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002504 }
2505 }
2506 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2507
2508 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002509 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002510 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2511 new_block->idstr);
2512 abort();
2513 }
2514 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002515}
2516
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002517static int memory_try_enable_merging(void *addr, size_t len)
2518{
2519 QemuOpts *opts;
2520
2521 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2522 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
2523 /* disabled by the user */
2524 return 0;
2525 }
2526
2527 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2528}
2529
Avi Kivityc5705a72011-12-20 15:59:12 +02002530ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2531 MemoryRegion *mr)
2532{
2533 RAMBlock *new_block;
2534
2535 size = TARGET_PAGE_ALIGN(size);
2536 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002537
Avi Kivity7c637362011-12-21 13:09:49 +02002538 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002539 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002540 if (host) {
2541 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002542 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002543 } else {
2544 if (mem_path) {
2545#if defined (__linux__) && !defined(TARGET_S390X)
2546 new_block->host = file_ram_alloc(new_block, size, mem_path);
2547 if (!new_block->host) {
2548 new_block->host = qemu_vmalloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002549 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002550 }
2551#else
2552 fprintf(stderr, "-mem-path option unsupported\n");
2553 exit(1);
2554#endif
2555 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02002556 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002557 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00002558 } else if (kvm_enabled()) {
2559 /* some s390/kvm configurations have special constraints */
2560 new_block->host = kvm_vmalloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01002561 } else {
2562 new_block->host = qemu_vmalloc(size);
2563 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002564 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002565 }
2566 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002567 new_block->length = size;
2568
2569 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2570
Anthony Liguori7267c092011-08-20 22:09:37 -05002571 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002572 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04002573 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2574 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02002575 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002576
Jason Baronddb97f12012-08-02 15:44:16 -04002577 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03002578 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04002579
Cam Macdonell84b89d72010-07-26 18:10:57 -06002580 if (kvm_enabled())
2581 kvm_setup_guest_memory(new_block->host, size);
2582
2583 return new_block->offset;
2584}
2585
Avi Kivityc5705a72011-12-20 15:59:12 +02002586ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002587{
Avi Kivityc5705a72011-12-20 15:59:12 +02002588 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002589}
bellarde9a1ab12007-02-08 23:08:38 +00002590
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002591void qemu_ram_free_from_ptr(ram_addr_t addr)
2592{
2593 RAMBlock *block;
2594
2595 QLIST_FOREACH(block, &ram_list.blocks, next) {
2596 if (addr == block->offset) {
2597 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002598 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002599 return;
2600 }
2601 }
2602}
2603
Anthony Liguoric227f092009-10-01 16:12:16 -05002604void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002605{
Alex Williamson04b16652010-07-02 11:13:17 -06002606 RAMBlock *block;
2607
2608 QLIST_FOREACH(block, &ram_list.blocks, next) {
2609 if (addr == block->offset) {
2610 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002611 if (block->flags & RAM_PREALLOC_MASK) {
2612 ;
2613 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002614#if defined (__linux__) && !defined(TARGET_S390X)
2615 if (block->fd) {
2616 munmap(block->host, block->length);
2617 close(block->fd);
2618 } else {
2619 qemu_vfree(block->host);
2620 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002621#else
2622 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002623#endif
2624 } else {
2625#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2626 munmap(block->host, block->length);
2627#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002628 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002629 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01002630 } else {
2631 qemu_vfree(block->host);
2632 }
Alex Williamson04b16652010-07-02 11:13:17 -06002633#endif
2634 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002635 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06002636 return;
2637 }
2638 }
2639
bellarde9a1ab12007-02-08 23:08:38 +00002640}
2641
Huang Yingcd19cfa2011-03-02 08:56:19 +01002642#ifndef _WIN32
2643void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2644{
2645 RAMBlock *block;
2646 ram_addr_t offset;
2647 int flags;
2648 void *area, *vaddr;
2649
2650 QLIST_FOREACH(block, &ram_list.blocks, next) {
2651 offset = addr - block->offset;
2652 if (offset < block->length) {
2653 vaddr = block->host + offset;
2654 if (block->flags & RAM_PREALLOC_MASK) {
2655 ;
2656 } else {
2657 flags = MAP_FIXED;
2658 munmap(vaddr, length);
2659 if (mem_path) {
2660#if defined(__linux__) && !defined(TARGET_S390X)
2661 if (block->fd) {
2662#ifdef MAP_POPULATE
2663 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
2664 MAP_PRIVATE;
2665#else
2666 flags |= MAP_PRIVATE;
2667#endif
2668 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2669 flags, block->fd, offset);
2670 } else {
2671 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2672 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2673 flags, -1, 0);
2674 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002675#else
2676 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002677#endif
2678 } else {
2679#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2680 flags |= MAP_SHARED | MAP_ANONYMOUS;
2681 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
2682 flags, -1, 0);
2683#else
2684 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2685 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2686 flags, -1, 0);
2687#endif
2688 }
2689 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002690 fprintf(stderr, "Could not remap addr: "
2691 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002692 length, addr);
2693 exit(1);
2694 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002695 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002696 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002697 }
2698 return;
2699 }
2700 }
2701}
2702#endif /* !_WIN32 */
2703
pbrookdc828ca2009-04-09 22:21:07 +00002704/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002705 With the exception of the softmmu code in this file, this should
2706 only be used for local memory (e.g. video ram) that the device owns,
2707 and knows it isn't going to access beyond the end of the block.
2708
2709 It should not be used for general purpose DMA.
2710 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2711 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002712void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002713{
pbrook94a6b542009-04-11 17:15:54 +00002714 RAMBlock *block;
2715
Alex Williamsonf471a172010-06-11 11:11:42 -06002716 QLIST_FOREACH(block, &ram_list.blocks, next) {
2717 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05002718 /* Move this entry to to start of the list. */
2719 if (block != QLIST_FIRST(&ram_list.blocks)) {
2720 QLIST_REMOVE(block, next);
2721 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2722 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002723 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002724 /* We need to check if the requested address is in the RAM
2725 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002726 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002727 */
2728 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002729 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002730 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002731 block->host =
2732 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002733 }
2734 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002735 return block->host + (addr - block->offset);
2736 }
pbrook94a6b542009-04-11 17:15:54 +00002737 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002738
2739 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2740 abort();
2741
2742 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002743}
2744
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002745/* Return a host pointer to ram allocated with qemu_ram_alloc.
2746 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2747 */
2748void *qemu_safe_ram_ptr(ram_addr_t addr)
2749{
2750 RAMBlock *block;
2751
2752 QLIST_FOREACH(block, &ram_list.blocks, next) {
2753 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02002754 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002755 /* We need to check if the requested address is in the RAM
2756 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002757 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002758 */
2759 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002760 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002761 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002762 block->host =
2763 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002764 }
2765 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002766 return block->host + (addr - block->offset);
2767 }
2768 }
2769
2770 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2771 abort();
2772
2773 return NULL;
2774}
2775
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002776/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
2777 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002778void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002779{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002780 if (*size == 0) {
2781 return NULL;
2782 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002783 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002784 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02002785 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002786 RAMBlock *block;
2787
2788 QLIST_FOREACH(block, &ram_list.blocks, next) {
2789 if (addr - block->offset < block->length) {
2790 if (addr - block->offset + *size > block->length)
2791 *size = block->length - addr + block->offset;
2792 return block->host + (addr - block->offset);
2793 }
2794 }
2795
2796 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2797 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002798 }
2799}
2800
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002801void qemu_put_ram_ptr(void *addr)
2802{
2803 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002804}
2805
Marcelo Tosattie8902612010-10-11 15:31:19 -03002806int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002807{
pbrook94a6b542009-04-11 17:15:54 +00002808 RAMBlock *block;
2809 uint8_t *host = ptr;
2810
Jan Kiszka868bb332011-06-21 22:59:09 +02002811 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002812 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002813 return 0;
2814 }
2815
Alex Williamsonf471a172010-06-11 11:11:42 -06002816 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002817 /* This case append when the block is not mapped. */
2818 if (block->host == NULL) {
2819 continue;
2820 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002821 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002822 *ram_addr = block->offset + (host - block->host);
2823 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002824 }
pbrook94a6b542009-04-11 17:15:54 +00002825 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002826
Marcelo Tosattie8902612010-10-11 15:31:19 -03002827 return -1;
2828}
Alex Williamsonf471a172010-06-11 11:11:42 -06002829
Marcelo Tosattie8902612010-10-11 15:31:19 -03002830/* Some of the softmmu routines need to translate from a host pointer
2831 (typically a TLB entry) back to a ram offset. */
2832ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2833{
2834 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002835
Marcelo Tosattie8902612010-10-11 15:31:19 -03002836 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2837 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2838 abort();
2839 }
2840 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002841}
2842
Avi Kivitya8170e52012-10-23 12:30:10 +02002843static uint64_t unassigned_mem_read(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002844 unsigned size)
bellard33417e72003-08-10 21:47:01 +00002845{
pbrook67d3b952006-12-18 05:03:52 +00002846#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002847 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002848#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002849#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002850 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002851#endif
2852 return 0;
2853}
2854
Avi Kivitya8170e52012-10-23 12:30:10 +02002855static void unassigned_mem_write(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002856 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00002857{
2858#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002859 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00002860#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002861#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002862 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002863#endif
2864}
2865
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002866static const MemoryRegionOps unassigned_mem_ops = {
2867 .read = unassigned_mem_read,
2868 .write = unassigned_mem_write,
2869 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002870};
2871
Avi Kivitya8170e52012-10-23 12:30:10 +02002872static uint64_t error_mem_read(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002873 unsigned size)
2874{
2875 abort();
2876}
2877
Avi Kivitya8170e52012-10-23 12:30:10 +02002878static void error_mem_write(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002879 uint64_t value, unsigned size)
2880{
2881 abort();
2882}
2883
2884static const MemoryRegionOps error_mem_ops = {
2885 .read = error_mem_read,
2886 .write = error_mem_write,
2887 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002888};
2889
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002890static const MemoryRegionOps rom_mem_ops = {
2891 .read = error_mem_read,
2892 .write = unassigned_mem_write,
2893 .endianness = DEVICE_NATIVE_ENDIAN,
2894};
2895
Avi Kivitya8170e52012-10-23 12:30:10 +02002896static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002897 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002898{
bellard3a7d9292005-08-21 09:26:42 +00002899 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002900 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002901 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2902#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002903 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002904 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002905#endif
2906 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002907 switch (size) {
2908 case 1:
2909 stb_p(qemu_get_ram_ptr(ram_addr), val);
2910 break;
2911 case 2:
2912 stw_p(qemu_get_ram_ptr(ram_addr), val);
2913 break;
2914 case 4:
2915 stl_p(qemu_get_ram_ptr(ram_addr), val);
2916 break;
2917 default:
2918 abort();
2919 }
bellardf23db162005-08-21 19:12:28 +00002920 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002921 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002922 /* we remove the notdirty callback only if the code has been
2923 flushed */
2924 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002925 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002926}
2927
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002928static const MemoryRegionOps notdirty_mem_ops = {
2929 .read = error_mem_read,
2930 .write = notdirty_mem_write,
2931 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002932};
2933
pbrook0f459d12008-06-09 00:20:13 +00002934/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002935static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002936{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002937 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002938 target_ulong pc, cs_base;
2939 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002940 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002941 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002942 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002943
aliguori06d55cc2008-11-18 20:24:06 +00002944 if (env->watchpoint_hit) {
2945 /* We re-entered the check after replacing the TB. Now raise
2946 * the debug interrupt so that is will trigger after the
2947 * current instruction. */
2948 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2949 return;
2950 }
pbrook2e70f6e2008-06-29 01:03:05 +00002951 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002952 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002953 if ((vaddr == (wp->vaddr & len_mask) ||
2954 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002955 wp->flags |= BP_WATCHPOINT_HIT;
2956 if (!env->watchpoint_hit) {
2957 env->watchpoint_hit = wp;
2958 tb = tb_find_pc(env->mem_io_pc);
2959 if (!tb) {
2960 cpu_abort(env, "check_watchpoint: could not find TB for "
2961 "pc=%p", (void *)env->mem_io_pc);
2962 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00002963 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00002964 tb_phys_invalidate(tb, -1);
2965 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2966 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04002967 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00002968 } else {
2969 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2970 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04002971 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002972 }
aliguori06d55cc2008-11-18 20:24:06 +00002973 }
aliguori6e140f22008-11-18 20:37:55 +00002974 } else {
2975 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002976 }
2977 }
2978}
2979
pbrook6658ffb2007-03-16 23:58:11 +00002980/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2981 so these check for a hit then pass through to the normal out-of-line
2982 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002983static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002984 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002985{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002986 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
2987 switch (size) {
2988 case 1: return ldub_phys(addr);
2989 case 2: return lduw_phys(addr);
2990 case 4: return ldl_phys(addr);
2991 default: abort();
2992 }
pbrook6658ffb2007-03-16 23:58:11 +00002993}
2994
Avi Kivitya8170e52012-10-23 12:30:10 +02002995static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002996 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002997{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002998 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
2999 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04003000 case 1:
3001 stb_phys(addr, val);
3002 break;
3003 case 2:
3004 stw_phys(addr, val);
3005 break;
3006 case 4:
3007 stl_phys(addr, val);
3008 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003009 default: abort();
3010 }
pbrook6658ffb2007-03-16 23:58:11 +00003011}
3012
Avi Kivity1ec9b902012-01-02 12:47:48 +02003013static const MemoryRegionOps watch_mem_ops = {
3014 .read = watch_mem_read,
3015 .write = watch_mem_write,
3016 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003017};
pbrook6658ffb2007-03-16 23:58:11 +00003018
Avi Kivitya8170e52012-10-23 12:30:10 +02003019static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02003020 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003021{
Avi Kivity70c68e42012-01-02 12:32:48 +02003022 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003023 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003024 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003025#if defined(DEBUG_SUBPAGE)
3026 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3027 mmio, len, addr, idx);
3028#endif
blueswir1db7b5422007-05-26 17:36:03 +00003029
Avi Kivity5312bd82012-02-12 18:32:55 +02003030 section = &phys_sections[mmio->sub_section[idx]];
3031 addr += mmio->base;
3032 addr -= section->offset_within_address_space;
3033 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003034 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003035}
3036
Avi Kivitya8170e52012-10-23 12:30:10 +02003037static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02003038 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003039{
Avi Kivity70c68e42012-01-02 12:32:48 +02003040 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003041 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003042 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003043#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003044 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3045 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003046 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003047#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003048
Avi Kivity5312bd82012-02-12 18:32:55 +02003049 section = &phys_sections[mmio->sub_section[idx]];
3050 addr += mmio->base;
3051 addr -= section->offset_within_address_space;
3052 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003053 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003054}
3055
Avi Kivity70c68e42012-01-02 12:32:48 +02003056static const MemoryRegionOps subpage_ops = {
3057 .read = subpage_read,
3058 .write = subpage_write,
3059 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003060};
3061
Avi Kivitya8170e52012-10-23 12:30:10 +02003062static uint64_t subpage_ram_read(void *opaque, hwaddr addr,
Avi Kivityde712f92012-01-02 12:41:07 +02003063 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003064{
3065 ram_addr_t raddr = addr;
3066 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003067 switch (size) {
3068 case 1: return ldub_p(ptr);
3069 case 2: return lduw_p(ptr);
3070 case 4: return ldl_p(ptr);
3071 default: abort();
3072 }
Andreas Färber56384e82011-11-30 16:26:21 +01003073}
3074
Avi Kivitya8170e52012-10-23 12:30:10 +02003075static void subpage_ram_write(void *opaque, hwaddr addr,
Avi Kivityde712f92012-01-02 12:41:07 +02003076 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003077{
3078 ram_addr_t raddr = addr;
3079 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003080 switch (size) {
3081 case 1: return stb_p(ptr, value);
3082 case 2: return stw_p(ptr, value);
3083 case 4: return stl_p(ptr, value);
3084 default: abort();
3085 }
Andreas Färber56384e82011-11-30 16:26:21 +01003086}
3087
Avi Kivityde712f92012-01-02 12:41:07 +02003088static const MemoryRegionOps subpage_ram_ops = {
3089 .read = subpage_ram_read,
3090 .write = subpage_ram_write,
3091 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003092};
3093
Anthony Liguoric227f092009-10-01 16:12:16 -05003094static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003095 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003096{
3097 int idx, eidx;
3098
3099 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3100 return -1;
3101 idx = SUBPAGE_IDX(start);
3102 eidx = SUBPAGE_IDX(end);
3103#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003104 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003105 mmio, start, end, idx, eidx, memory);
3106#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003107 if (memory_region_is_ram(phys_sections[section].mr)) {
3108 MemoryRegionSection new_section = phys_sections[section];
3109 new_section.mr = &io_mem_subpage_ram;
3110 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003111 }
blueswir1db7b5422007-05-26 17:36:03 +00003112 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003113 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003114 }
3115
3116 return 0;
3117}
3118
Avi Kivitya8170e52012-10-23 12:30:10 +02003119static subpage_t *subpage_init(hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003120{
Anthony Liguoric227f092009-10-01 16:12:16 -05003121 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003122
Anthony Liguori7267c092011-08-20 22:09:37 -05003123 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003124
3125 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003126 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3127 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003128 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003129#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003130 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3131 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003132#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003133 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003134
3135 return mmio;
3136}
3137
Avi Kivity5312bd82012-02-12 18:32:55 +02003138static uint16_t dummy_section(MemoryRegion *mr)
3139{
3140 MemoryRegionSection section = {
3141 .mr = mr,
3142 .offset_within_address_space = 0,
3143 .offset_within_region = 0,
3144 .size = UINT64_MAX,
3145 };
3146
3147 return phys_section_add(&section);
3148}
3149
Avi Kivitya8170e52012-10-23 12:30:10 +02003150MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02003151{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003152 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003153}
3154
Avi Kivitye9179ce2009-06-14 11:38:52 +03003155static void io_mem_init(void)
3156{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003157 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003158 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3159 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3160 "unassigned", UINT64_MAX);
3161 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3162 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003163 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3164 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003165 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3166 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003167}
3168
Avi Kivityac1970f2012-10-03 16:22:53 +02003169static void mem_begin(MemoryListener *listener)
3170{
3171 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
3172
3173 destroy_all_mappings(d);
3174 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
3175}
3176
Avi Kivity50c1e142012-02-08 21:36:02 +02003177static void core_begin(MemoryListener *listener)
3178{
Avi Kivity5312bd82012-02-12 18:32:55 +02003179 phys_sections_clear();
3180 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003181 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3182 phys_section_rom = dummy_section(&io_mem_rom);
3183 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003184}
3185
Avi Kivity1d711482012-10-02 18:54:45 +02003186static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003187{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003188 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003189
3190 /* since each CPU stores ram addresses in its TLB cache, we must
3191 reset the modified entries */
3192 /* XXX: slow ! */
3193 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3194 tlb_flush(env, 1);
3195 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003196}
3197
Avi Kivity93632742012-02-08 16:54:16 +02003198static void core_log_global_start(MemoryListener *listener)
3199{
3200 cpu_physical_memory_set_dirty_tracking(1);
3201}
3202
3203static void core_log_global_stop(MemoryListener *listener)
3204{
3205 cpu_physical_memory_set_dirty_tracking(0);
3206}
3207
Avi Kivity4855d412012-02-08 21:16:05 +02003208static void io_region_add(MemoryListener *listener,
3209 MemoryRegionSection *section)
3210{
Avi Kivitya2d33522012-03-05 17:40:12 +02003211 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3212
3213 mrio->mr = section->mr;
3214 mrio->offset = section->offset_within_region;
3215 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003216 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003217 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003218}
3219
3220static void io_region_del(MemoryListener *listener,
3221 MemoryRegionSection *section)
3222{
3223 isa_unassign_ioport(section->offset_within_address_space, section->size);
3224}
3225
Avi Kivity93632742012-02-08 16:54:16 +02003226static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003227 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02003228 .log_global_start = core_log_global_start,
3229 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02003230 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02003231};
3232
Avi Kivity4855d412012-02-08 21:16:05 +02003233static MemoryListener io_memory_listener = {
3234 .region_add = io_region_add,
3235 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02003236 .priority = 0,
3237};
3238
Avi Kivity1d711482012-10-02 18:54:45 +02003239static MemoryListener tcg_memory_listener = {
3240 .commit = tcg_commit,
3241};
3242
Avi Kivityac1970f2012-10-03 16:22:53 +02003243void address_space_init_dispatch(AddressSpace *as)
3244{
3245 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
3246
3247 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
3248 d->listener = (MemoryListener) {
3249 .begin = mem_begin,
3250 .region_add = mem_add,
3251 .region_nop = mem_add,
3252 .priority = 0,
3253 };
3254 as->dispatch = d;
3255 memory_listener_register(&d->listener, as);
3256}
3257
Avi Kivity83f3c252012-10-07 12:59:55 +02003258void address_space_destroy_dispatch(AddressSpace *as)
3259{
3260 AddressSpaceDispatch *d = as->dispatch;
3261
3262 memory_listener_unregister(&d->listener);
3263 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
3264 g_free(d);
3265 as->dispatch = NULL;
3266}
3267
Avi Kivity62152b82011-07-26 14:26:14 +03003268static void memory_map_init(void)
3269{
Anthony Liguori7267c092011-08-20 22:09:37 -05003270 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003271 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003272 address_space_init(&address_space_memory, system_memory);
3273 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03003274
Anthony Liguori7267c092011-08-20 22:09:37 -05003275 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003276 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003277 address_space_init(&address_space_io, system_io);
3278 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02003279
Avi Kivityf6790af2012-10-02 20:13:51 +02003280 memory_listener_register(&core_memory_listener, &address_space_memory);
3281 memory_listener_register(&io_memory_listener, &address_space_io);
3282 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03003283}
3284
3285MemoryRegion *get_system_memory(void)
3286{
3287 return system_memory;
3288}
3289
Avi Kivity309cb472011-08-08 16:09:03 +03003290MemoryRegion *get_system_io(void)
3291{
3292 return system_io;
3293}
3294
pbrooke2eef172008-06-08 01:09:01 +00003295#endif /* !defined(CONFIG_USER_ONLY) */
3296
bellard13eb76e2004-01-24 15:23:36 +00003297/* physical memory access (slow version, mainly for debug) */
3298#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003299int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003300 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003301{
3302 int l, flags;
3303 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003304 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003305
3306 while (len > 0) {
3307 page = addr & TARGET_PAGE_MASK;
3308 l = (page + TARGET_PAGE_SIZE) - addr;
3309 if (l > len)
3310 l = len;
3311 flags = page_get_flags(page);
3312 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003313 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003314 if (is_write) {
3315 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003316 return -1;
bellard579a97f2007-11-11 14:26:47 +00003317 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003318 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003319 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003320 memcpy(p, buf, l);
3321 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003322 } else {
3323 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003324 return -1;
bellard579a97f2007-11-11 14:26:47 +00003325 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003326 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003327 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003328 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003329 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003330 }
3331 len -= l;
3332 buf += l;
3333 addr += l;
3334 }
Paul Brooka68fe892010-03-01 00:08:59 +00003335 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003336}
bellard8df1cd02005-01-28 22:37:22 +00003337
bellard13eb76e2004-01-24 15:23:36 +00003338#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003339
Avi Kivitya8170e52012-10-23 12:30:10 +02003340static void invalidate_and_set_dirty(hwaddr addr,
3341 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003342{
3343 if (!cpu_physical_memory_is_dirty(addr)) {
3344 /* invalidate code */
3345 tb_invalidate_phys_page_range(addr, addr + length, 0);
3346 /* set dirty bit */
3347 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
3348 }
Anthony PERARDe2269392012-10-03 13:49:22 +00003349 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003350}
3351
Avi Kivitya8170e52012-10-23 12:30:10 +02003352void address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003353 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00003354{
Avi Kivityac1970f2012-10-03 16:22:53 +02003355 AddressSpaceDispatch *d = as->dispatch;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003356 int l;
bellard13eb76e2004-01-24 15:23:36 +00003357 uint8_t *ptr;
3358 uint32_t val;
Avi Kivitya8170e52012-10-23 12:30:10 +02003359 hwaddr page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003360 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003361
bellard13eb76e2004-01-24 15:23:36 +00003362 while (len > 0) {
3363 page = addr & TARGET_PAGE_MASK;
3364 l = (page + TARGET_PAGE_SIZE) - addr;
3365 if (l > len)
3366 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003367 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003368
bellard13eb76e2004-01-24 15:23:36 +00003369 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003370 if (!memory_region_is_ram(section->mr)) {
Avi Kivitya8170e52012-10-23 12:30:10 +02003371 hwaddr addr1;
Blue Swirlcc5bea62012-04-14 14:56:48 +00003372 addr1 = memory_region_section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003373 /* XXX: could force cpu_single_env to NULL to avoid
3374 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003375 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003376 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003377 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003378 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003379 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003380 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003381 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003382 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003383 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003384 l = 2;
3385 } else {
bellard1c213d12005-09-03 10:49:04 +00003386 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003387 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003388 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003389 l = 1;
3390 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003391 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003392 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003393 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003394 + memory_region_section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003395 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003396 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003397 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003398 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003399 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003400 }
3401 } else {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003402 if (!(memory_region_is_ram(section->mr) ||
3403 memory_region_is_romd(section->mr))) {
Avi Kivitya8170e52012-10-23 12:30:10 +02003404 hwaddr addr1;
bellard13eb76e2004-01-24 15:23:36 +00003405 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003406 addr1 = memory_region_section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003407 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003408 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003409 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003410 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003411 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003412 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003413 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003414 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003415 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003416 l = 2;
3417 } else {
bellard1c213d12005-09-03 10:49:04 +00003418 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003419 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003420 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003421 l = 1;
3422 }
3423 } else {
3424 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003425 ptr = qemu_get_ram_ptr(section->mr->ram_addr
Blue Swirlcc5bea62012-04-14 14:56:48 +00003426 + memory_region_section_addr(section,
3427 addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003428 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003429 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003430 }
3431 }
3432 len -= l;
3433 buf += l;
3434 addr += l;
3435 }
3436}
bellard8df1cd02005-01-28 22:37:22 +00003437
Avi Kivitya8170e52012-10-23 12:30:10 +02003438void address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02003439 const uint8_t *buf, int len)
3440{
3441 address_space_rw(as, addr, (uint8_t *)buf, len, true);
3442}
3443
3444/**
3445 * address_space_read: read from an address space.
3446 *
3447 * @as: #AddressSpace to be accessed
3448 * @addr: address within that address space
3449 * @buf: buffer with the data transferred
3450 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003451void address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003452{
3453 address_space_rw(as, addr, buf, len, false);
3454}
3455
3456
Avi Kivitya8170e52012-10-23 12:30:10 +02003457void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003458 int len, int is_write)
3459{
3460 return address_space_rw(&address_space_memory, addr, buf, len, is_write);
3461}
3462
bellardd0ecd2a2006-04-23 17:14:48 +00003463/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02003464void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003465 const uint8_t *buf, int len)
3466{
Avi Kivityac1970f2012-10-03 16:22:53 +02003467 AddressSpaceDispatch *d = address_space_memory.dispatch;
bellardd0ecd2a2006-04-23 17:14:48 +00003468 int l;
3469 uint8_t *ptr;
Avi Kivitya8170e52012-10-23 12:30:10 +02003470 hwaddr page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003471 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003472
bellardd0ecd2a2006-04-23 17:14:48 +00003473 while (len > 0) {
3474 page = addr & TARGET_PAGE_MASK;
3475 l = (page + TARGET_PAGE_SIZE) - addr;
3476 if (l > len)
3477 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003478 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003479
Blue Swirlcc5bea62012-04-14 14:56:48 +00003480 if (!(memory_region_is_ram(section->mr) ||
3481 memory_region_is_romd(section->mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00003482 /* do nothing */
3483 } else {
3484 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003485 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003486 + memory_region_section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003487 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003488 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003489 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003490 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003491 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003492 }
3493 len -= l;
3494 buf += l;
3495 addr += l;
3496 }
3497}
3498
aliguori6d16c2f2009-01-22 16:59:11 +00003499typedef struct {
3500 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003501 hwaddr addr;
3502 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00003503} BounceBuffer;
3504
3505static BounceBuffer bounce;
3506
aliguoriba223c22009-01-22 16:59:16 +00003507typedef struct MapClient {
3508 void *opaque;
3509 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003510 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003511} MapClient;
3512
Blue Swirl72cf2d42009-09-12 07:36:22 +00003513static QLIST_HEAD(map_client_list, MapClient) map_client_list
3514 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003515
3516void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3517{
Anthony Liguori7267c092011-08-20 22:09:37 -05003518 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003519
3520 client->opaque = opaque;
3521 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003522 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003523 return client;
3524}
3525
3526void cpu_unregister_map_client(void *_client)
3527{
3528 MapClient *client = (MapClient *)_client;
3529
Blue Swirl72cf2d42009-09-12 07:36:22 +00003530 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003531 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003532}
3533
3534static void cpu_notify_map_clients(void)
3535{
3536 MapClient *client;
3537
Blue Swirl72cf2d42009-09-12 07:36:22 +00003538 while (!QLIST_EMPTY(&map_client_list)) {
3539 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003540 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003541 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003542 }
3543}
3544
aliguori6d16c2f2009-01-22 16:59:11 +00003545/* Map a physical memory region into a host virtual address.
3546 * May map a subset of the requested range, given by and returned in *plen.
3547 * May return NULL if resources needed to perform the mapping are exhausted.
3548 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003549 * Use cpu_register_map_client() to know when retrying the map operation is
3550 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003551 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003552void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003553 hwaddr addr,
3554 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003555 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00003556{
Avi Kivityac1970f2012-10-03 16:22:53 +02003557 AddressSpaceDispatch *d = as->dispatch;
Avi Kivitya8170e52012-10-23 12:30:10 +02003558 hwaddr len = *plen;
3559 hwaddr todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003560 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003561 hwaddr page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003562 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003563 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003564 ram_addr_t rlen;
3565 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003566
3567 while (len > 0) {
3568 page = addr & TARGET_PAGE_MASK;
3569 l = (page + TARGET_PAGE_SIZE) - addr;
3570 if (l > len)
3571 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003572 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003573
Avi Kivityf3705d52012-03-08 16:16:34 +02003574 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003575 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003576 break;
3577 }
3578 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3579 bounce.addr = addr;
3580 bounce.len = l;
3581 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02003582 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003583 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003584
3585 *plen = l;
3586 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003587 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003588 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003589 raddr = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003590 + memory_region_section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003591 }
aliguori6d16c2f2009-01-22 16:59:11 +00003592
3593 len -= l;
3594 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003595 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00003596 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003597 rlen = todo;
3598 ret = qemu_ram_ptr_length(raddr, &rlen);
3599 *plen = rlen;
3600 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003601}
3602
Avi Kivityac1970f2012-10-03 16:22:53 +02003603/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003604 * Will also mark the memory as dirty if is_write == 1. access_len gives
3605 * the amount of memory that was actually read or written by the caller.
3606 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003607void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3608 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003609{
3610 if (buffer != bounce.buffer) {
3611 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003612 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003613 while (access_len) {
3614 unsigned l;
3615 l = TARGET_PAGE_SIZE;
3616 if (l > access_len)
3617 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003618 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003619 addr1 += l;
3620 access_len -= l;
3621 }
3622 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003623 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003624 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003625 }
aliguori6d16c2f2009-01-22 16:59:11 +00003626 return;
3627 }
3628 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02003629 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003630 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003631 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003632 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003633 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003634}
bellardd0ecd2a2006-04-23 17:14:48 +00003635
Avi Kivitya8170e52012-10-23 12:30:10 +02003636void *cpu_physical_memory_map(hwaddr addr,
3637 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003638 int is_write)
3639{
3640 return address_space_map(&address_space_memory, addr, plen, is_write);
3641}
3642
Avi Kivitya8170e52012-10-23 12:30:10 +02003643void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3644 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003645{
3646 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3647}
3648
bellard8df1cd02005-01-28 22:37:22 +00003649/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003650static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003651 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003652{
bellard8df1cd02005-01-28 22:37:22 +00003653 uint8_t *ptr;
3654 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003655 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003656
Avi Kivityac1970f2012-10-03 16:22:53 +02003657 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003658
Blue Swirlcc5bea62012-04-14 14:56:48 +00003659 if (!(memory_region_is_ram(section->mr) ||
3660 memory_region_is_romd(section->mr))) {
bellard8df1cd02005-01-28 22:37:22 +00003661 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003662 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003663 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003664#if defined(TARGET_WORDS_BIGENDIAN)
3665 if (endian == DEVICE_LITTLE_ENDIAN) {
3666 val = bswap32(val);
3667 }
3668#else
3669 if (endian == DEVICE_BIG_ENDIAN) {
3670 val = bswap32(val);
3671 }
3672#endif
bellard8df1cd02005-01-28 22:37:22 +00003673 } else {
3674 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003675 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003676 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003677 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003678 switch (endian) {
3679 case DEVICE_LITTLE_ENDIAN:
3680 val = ldl_le_p(ptr);
3681 break;
3682 case DEVICE_BIG_ENDIAN:
3683 val = ldl_be_p(ptr);
3684 break;
3685 default:
3686 val = ldl_p(ptr);
3687 break;
3688 }
bellard8df1cd02005-01-28 22:37:22 +00003689 }
3690 return val;
3691}
3692
Avi Kivitya8170e52012-10-23 12:30:10 +02003693uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003694{
3695 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3696}
3697
Avi Kivitya8170e52012-10-23 12:30:10 +02003698uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003699{
3700 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3701}
3702
Avi Kivitya8170e52012-10-23 12:30:10 +02003703uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003704{
3705 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
3706}
3707
bellard84b7b8e2005-11-28 21:19:04 +00003708/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003709static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003710 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003711{
bellard84b7b8e2005-11-28 21:19:04 +00003712 uint8_t *ptr;
3713 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003714 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00003715
Avi Kivityac1970f2012-10-03 16:22:53 +02003716 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003717
Blue Swirlcc5bea62012-04-14 14:56:48 +00003718 if (!(memory_region_is_ram(section->mr) ||
3719 memory_region_is_romd(section->mr))) {
bellard84b7b8e2005-11-28 21:19:04 +00003720 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003721 addr = memory_region_section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003722
3723 /* XXX This is broken when device endian != cpu endian.
3724 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00003725#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003726 val = io_mem_read(section->mr, addr, 4) << 32;
3727 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00003728#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003729 val = io_mem_read(section->mr, addr, 4);
3730 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00003731#endif
3732 } else {
3733 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003734 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003735 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003736 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003737 switch (endian) {
3738 case DEVICE_LITTLE_ENDIAN:
3739 val = ldq_le_p(ptr);
3740 break;
3741 case DEVICE_BIG_ENDIAN:
3742 val = ldq_be_p(ptr);
3743 break;
3744 default:
3745 val = ldq_p(ptr);
3746 break;
3747 }
bellard84b7b8e2005-11-28 21:19:04 +00003748 }
3749 return val;
3750}
3751
Avi Kivitya8170e52012-10-23 12:30:10 +02003752uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003753{
3754 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3755}
3756
Avi Kivitya8170e52012-10-23 12:30:10 +02003757uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003758{
3759 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3760}
3761
Avi Kivitya8170e52012-10-23 12:30:10 +02003762uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003763{
3764 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
3765}
3766
bellardaab33092005-10-30 20:48:42 +00003767/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02003768uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00003769{
3770 uint8_t val;
3771 cpu_physical_memory_read(addr, &val, 1);
3772 return val;
3773}
3774
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003775/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003776static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003777 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003778{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003779 uint8_t *ptr;
3780 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003781 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003782
Avi Kivityac1970f2012-10-03 16:22:53 +02003783 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003784
Blue Swirlcc5bea62012-04-14 14:56:48 +00003785 if (!(memory_region_is_ram(section->mr) ||
3786 memory_region_is_romd(section->mr))) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003787 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003788 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003789 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003790#if defined(TARGET_WORDS_BIGENDIAN)
3791 if (endian == DEVICE_LITTLE_ENDIAN) {
3792 val = bswap16(val);
3793 }
3794#else
3795 if (endian == DEVICE_BIG_ENDIAN) {
3796 val = bswap16(val);
3797 }
3798#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003799 } else {
3800 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003801 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003802 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003803 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003804 switch (endian) {
3805 case DEVICE_LITTLE_ENDIAN:
3806 val = lduw_le_p(ptr);
3807 break;
3808 case DEVICE_BIG_ENDIAN:
3809 val = lduw_be_p(ptr);
3810 break;
3811 default:
3812 val = lduw_p(ptr);
3813 break;
3814 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003815 }
3816 return val;
bellardaab33092005-10-30 20:48:42 +00003817}
3818
Avi Kivitya8170e52012-10-23 12:30:10 +02003819uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003820{
3821 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3822}
3823
Avi Kivitya8170e52012-10-23 12:30:10 +02003824uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003825{
3826 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3827}
3828
Avi Kivitya8170e52012-10-23 12:30:10 +02003829uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003830{
3831 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
3832}
3833
bellard8df1cd02005-01-28 22:37:22 +00003834/* warning: addr must be aligned. The ram page is not masked as dirty
3835 and the code inside is not invalidated. It is useful if the dirty
3836 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02003837void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003838{
bellard8df1cd02005-01-28 22:37:22 +00003839 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003840 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003841
Avi Kivityac1970f2012-10-03 16:22:53 +02003842 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003843
Avi Kivityf3705d52012-03-08 16:16:34 +02003844 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003845 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003846 if (memory_region_is_ram(section->mr)) {
3847 section = &phys_sections[phys_section_rom];
3848 }
3849 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003850 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003851 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003852 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003853 + memory_region_section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00003854 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003855 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003856
3857 if (unlikely(in_migration)) {
3858 if (!cpu_physical_memory_is_dirty(addr1)) {
3859 /* invalidate code */
3860 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3861 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003862 cpu_physical_memory_set_dirty_flags(
3863 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003864 }
3865 }
bellard8df1cd02005-01-28 22:37:22 +00003866 }
3867}
3868
Avi Kivitya8170e52012-10-23 12:30:10 +02003869void stq_phys_notdirty(hwaddr addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003870{
j_mayerbc98a7e2007-04-04 07:55:12 +00003871 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003872 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00003873
Avi Kivityac1970f2012-10-03 16:22:53 +02003874 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003875
Avi Kivityf3705d52012-03-08 16:16:34 +02003876 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003877 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003878 if (memory_region_is_ram(section->mr)) {
3879 section = &phys_sections[phys_section_rom];
3880 }
j_mayerbc98a7e2007-04-04 07:55:12 +00003881#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003882 io_mem_write(section->mr, addr, val >> 32, 4);
3883 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003884#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003885 io_mem_write(section->mr, addr, (uint32_t)val, 4);
3886 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003887#endif
3888 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003889 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003890 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003891 + memory_region_section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00003892 stq_p(ptr, val);
3893 }
3894}
3895
bellard8df1cd02005-01-28 22:37:22 +00003896/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003897static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003898 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003899{
bellard8df1cd02005-01-28 22:37:22 +00003900 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003901 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003902
Avi Kivityac1970f2012-10-03 16:22:53 +02003903 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003904
Avi Kivityf3705d52012-03-08 16:16:34 +02003905 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003906 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003907 if (memory_region_is_ram(section->mr)) {
3908 section = &phys_sections[phys_section_rom];
3909 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003910#if defined(TARGET_WORDS_BIGENDIAN)
3911 if (endian == DEVICE_LITTLE_ENDIAN) {
3912 val = bswap32(val);
3913 }
3914#else
3915 if (endian == DEVICE_BIG_ENDIAN) {
3916 val = bswap32(val);
3917 }
3918#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003919 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003920 } else {
3921 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003922 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003923 + memory_region_section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00003924 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003925 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003926 switch (endian) {
3927 case DEVICE_LITTLE_ENDIAN:
3928 stl_le_p(ptr, val);
3929 break;
3930 case DEVICE_BIG_ENDIAN:
3931 stl_be_p(ptr, val);
3932 break;
3933 default:
3934 stl_p(ptr, val);
3935 break;
3936 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003937 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00003938 }
3939}
3940
Avi Kivitya8170e52012-10-23 12:30:10 +02003941void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003942{
3943 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3944}
3945
Avi Kivitya8170e52012-10-23 12:30:10 +02003946void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003947{
3948 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3949}
3950
Avi Kivitya8170e52012-10-23 12:30:10 +02003951void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003952{
3953 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3954}
3955
bellardaab33092005-10-30 20:48:42 +00003956/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02003957void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003958{
3959 uint8_t v = val;
3960 cpu_physical_memory_write(addr, &v, 1);
3961}
3962
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003963/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003964static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003965 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003966{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003967 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003968 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003969
Avi Kivityac1970f2012-10-03 16:22:53 +02003970 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003971
Avi Kivityf3705d52012-03-08 16:16:34 +02003972 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003973 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003974 if (memory_region_is_ram(section->mr)) {
3975 section = &phys_sections[phys_section_rom];
3976 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003977#if defined(TARGET_WORDS_BIGENDIAN)
3978 if (endian == DEVICE_LITTLE_ENDIAN) {
3979 val = bswap16(val);
3980 }
3981#else
3982 if (endian == DEVICE_BIG_ENDIAN) {
3983 val = bswap16(val);
3984 }
3985#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003986 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003987 } else {
3988 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003989 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003990 + memory_region_section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003991 /* RAM case */
3992 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003993 switch (endian) {
3994 case DEVICE_LITTLE_ENDIAN:
3995 stw_le_p(ptr, val);
3996 break;
3997 case DEVICE_BIG_ENDIAN:
3998 stw_be_p(ptr, val);
3999 break;
4000 default:
4001 stw_p(ptr, val);
4002 break;
4003 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00004004 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004005 }
bellardaab33092005-10-30 20:48:42 +00004006}
4007
Avi Kivitya8170e52012-10-23 12:30:10 +02004008void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004009{
4010 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4011}
4012
Avi Kivitya8170e52012-10-23 12:30:10 +02004013void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004014{
4015 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4016}
4017
Avi Kivitya8170e52012-10-23 12:30:10 +02004018void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004019{
4020 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4021}
4022
bellardaab33092005-10-30 20:48:42 +00004023/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02004024void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004025{
4026 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004027 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004028}
4029
Avi Kivitya8170e52012-10-23 12:30:10 +02004030void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004031{
4032 val = cpu_to_le64(val);
4033 cpu_physical_memory_write(addr, &val, 8);
4034}
4035
Avi Kivitya8170e52012-10-23 12:30:10 +02004036void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004037{
4038 val = cpu_to_be64(val);
4039 cpu_physical_memory_write(addr, &val, 8);
4040}
4041
aliguori5e2972f2009-03-28 17:51:36 +00004042/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004043int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004044 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004045{
4046 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02004047 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004048 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004049
4050 while (len > 0) {
4051 page = addr & TARGET_PAGE_MASK;
4052 phys_addr = cpu_get_phys_page_debug(env, page);
4053 /* if no physical page mapped, return an error */
4054 if (phys_addr == -1)
4055 return -1;
4056 l = (page + TARGET_PAGE_SIZE) - addr;
4057 if (l > len)
4058 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004059 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004060 if (is_write)
4061 cpu_physical_memory_write_rom(phys_addr, buf, l);
4062 else
aliguori5e2972f2009-03-28 17:51:36 +00004063 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004064 len -= l;
4065 buf += l;
4066 addr += l;
4067 }
4068 return 0;
4069}
Paul Brooka68fe892010-03-01 00:08:59 +00004070#endif
bellard13eb76e2004-01-24 15:23:36 +00004071
pbrook2e70f6e2008-06-29 01:03:05 +00004072/* in deterministic execution mode, instructions doing device I/Os
4073 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004074void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004075{
4076 TranslationBlock *tb;
4077 uint32_t n, cflags;
4078 target_ulong pc, cs_base;
4079 uint64_t flags;
4080
Blue Swirl20503962012-04-09 14:20:20 +00004081 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004082 if (!tb) {
4083 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004084 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004085 }
4086 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004087 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004088 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004089 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004090 n = n - env->icount_decr.u16.low;
4091 /* Generate a new TB ending on the I/O insn. */
4092 n++;
4093 /* On MIPS and SH, delay slot instructions can only be restarted if
4094 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004095 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004096 branch. */
4097#if defined(TARGET_MIPS)
4098 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4099 env->active_tc.PC -= 4;
4100 env->icount_decr.u16.low++;
4101 env->hflags &= ~MIPS_HFLAG_BMASK;
4102 }
4103#elif defined(TARGET_SH4)
4104 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4105 && n > 1) {
4106 env->pc -= 2;
4107 env->icount_decr.u16.low++;
4108 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4109 }
4110#endif
4111 /* This should never happen. */
4112 if (n > CF_COUNT_MASK)
4113 cpu_abort(env, "TB too big during recompile");
4114
4115 cflags = n | CF_LAST_IO;
4116 pc = tb->pc;
4117 cs_base = tb->cs_base;
4118 flags = tb->flags;
4119 tb_phys_invalidate(tb, -1);
4120 /* FIXME: In theory this could raise an exception. In practice
4121 we have already translated the block once so it's probably ok. */
4122 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004123 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004124 the first in the TB) then we end up generating a whole new TB and
4125 repeating the fault, which is horribly inefficient.
4126 Better would be to execute just this insn uncached, or generate a
4127 second new TB. */
4128 cpu_resume_from_signal(env, NULL);
4129}
4130
Paul Brookb3755a92010-03-12 16:54:58 +00004131#if !defined(CONFIG_USER_ONLY)
4132
Stefan Weil055403b2010-10-22 23:03:32 +02004133void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004134{
4135 int i, target_code_size, max_target_code_size;
4136 int direct_jmp_count, direct_jmp2_count, cross_page;
4137 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004138
bellarde3db7222005-01-26 22:00:47 +00004139 target_code_size = 0;
4140 max_target_code_size = 0;
4141 cross_page = 0;
4142 direct_jmp_count = 0;
4143 direct_jmp2_count = 0;
4144 for(i = 0; i < nb_tbs; i++) {
4145 tb = &tbs[i];
4146 target_code_size += tb->size;
4147 if (tb->size > max_target_code_size)
4148 max_target_code_size = tb->size;
4149 if (tb->page_addr[1] != -1)
4150 cross_page++;
4151 if (tb->tb_next_offset[0] != 0xffff) {
4152 direct_jmp_count++;
4153 if (tb->tb_next_offset[1] != 0xffff) {
4154 direct_jmp2_count++;
4155 }
4156 }
4157 }
4158 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004159 cpu_fprintf(f, "Translation buffer state:\n");
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +10004160 cpu_fprintf(f, "gen code size %td/%zd\n",
bellard26a5f132008-05-28 12:30:31 +00004161 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4162 cpu_fprintf(f, "TB count %d/%d\n",
4163 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004164 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004165 nb_tbs ? target_code_size / nb_tbs : 0,
4166 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004167 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004168 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4169 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004170 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4171 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004172 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4173 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004174 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004175 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4176 direct_jmp2_count,
4177 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004178 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004179 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4180 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4181 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004182 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004183}
4184
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004185/*
4186 * A helper function for the _utterly broken_ virtio device model to find out if
4187 * it's running on a big endian machine. Don't do this at home kids!
4188 */
4189bool virtio_is_big_endian(void);
4190bool virtio_is_big_endian(void)
4191{
4192#if defined(TARGET_WORDS_BIGENDIAN)
4193 return true;
4194#else
4195 return false;
4196#endif
4197}
4198
bellard61382a52003-10-27 21:22:23 +00004199#endif
Wen Congyang76f35532012-05-07 12:04:18 +08004200
4201#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004202bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004203{
4204 MemoryRegionSection *section;
4205
Avi Kivityac1970f2012-10-03 16:22:53 +02004206 section = phys_page_find(address_space_memory.dispatch,
4207 phys_addr >> TARGET_PAGE_BITS);
Wen Congyang76f35532012-05-07 12:04:18 +08004208
4209 return !(memory_region_is_ram(section->mr) ||
4210 memory_region_is_romd(section->mr));
4211}
4212#endif