blob: 42cc0975e61b2005b3124a0f87b2e0c48581ab6c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Blue Swirl0cac1b62012-04-09 16:50:52 +000060#include "cputlb.h"
61
Avi Kivity7762c2c2012-09-20 16:02:51 +030062#include "memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020063
bellardfd6ce8f2003-05-14 19:00:11 +000064//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000065//#define DEBUG_FLUSH
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020082static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
Richard Henderson4438c8a2012-10-16 17:30:13 +100088uint8_t *code_gen_prologue;
blueswir1bdaf78e2008-10-04 07:24:27 +000089static uint8_t *code_gen_buffer;
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +100090static size_t code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +000091/* threshold to flush the translated code buffer */
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +100092static size_t code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +020093static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +000094
pbrooke2eef172008-06-08 01:09:01 +000095#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000096int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000097static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000098
Paolo Bonzini85d59fe2011-08-12 13:18:14 +020099RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300100
101static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300102static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300103
Avi Kivityf6790af2012-10-02 20:13:51 +0200104AddressSpace address_space_io;
105AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +0200106
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200107MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200108static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200109
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Andreas Färber9349b4f2012-03-14 01:38:32 +0100112CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000113/* current CPU in the current thread. It is only valid inside
114 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100115DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000116/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000117 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000118 2 = Adaptive rate instruction counting. */
119int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000120
bellard54936002003-05-13 00:25:15 +0000121typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000122 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000123 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000124 /* in order to optimize self modifying code, we count the number
125 of lookups we do to a given page to use a bitmap */
126 unsigned int code_write_count;
127 uint8_t *code_bitmap;
128#if defined(CONFIG_USER_ONLY)
129 unsigned long flags;
130#endif
bellard54936002003-05-13 00:25:15 +0000131} PageDesc;
132
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800134 while in user mode we want it to be based on virtual addresses. */
135#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000136#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
137# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
138#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800139# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000140#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000141#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800142# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800145/* Size of the L2 (and L3, etc) page tables. */
146#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000147#define L2_SIZE (1 << L2_BITS)
148
Avi Kivity3eef53d2012-02-10 14:57:31 +0200149#define P_L2_LEVELS \
150 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
151
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800153#define V_L1_BITS_REM \
154 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
155
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800156#if V_L1_BITS_REM < 4
157#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
158#else
159#define V_L1_BITS V_L1_BITS_REM
160#endif
161
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800162#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
163
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800164#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
165
Stefan Weilc6d50672012-03-16 20:23:49 +0100166uintptr_t qemu_real_host_page_size;
167uintptr_t qemu_host_page_size;
168uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170/* This is a multi-level map on the virtual address space.
171 The bottom level has pointers to PageDesc. */
172static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000173
pbrooke2eef172008-06-08 01:09:01 +0000174#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200175
Avi Kivity5312bd82012-02-12 18:32:55 +0200176static MemoryRegionSection *phys_sections;
177static unsigned phys_sections_nb, phys_sections_nb_alloc;
178static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200179static uint16_t phys_section_notdirty;
180static uint16_t phys_section_rom;
181static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200182
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183/* Simple allocator for PhysPageEntry nodes */
184static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
185static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
186
Avi Kivity07f07b32012-02-13 20:45:32 +0200187#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200188
pbrooke2eef172008-06-08 01:09:01 +0000189static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300190static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000191static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000192
Avi Kivity1ec9b902012-01-02 12:47:48 +0200193static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000194#endif
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000195static void tb_link_page(TranslationBlock *tb, tb_page_addr_t phys_pc,
196 tb_page_addr_t phys_page2);
bellard33417e72003-08-10 21:47:01 +0000197
bellarde3db7222005-01-26 22:00:47 +0000198/* statistics */
bellarde3db7222005-01-26 22:00:47 +0000199static int tb_flush_count;
200static int tb_phys_invalidate_count;
201
bellard7cb69ca2008-05-10 10:55:51 +0000202#ifdef _WIN32
Richard Henderson4438c8a2012-10-16 17:30:13 +1000203static inline void map_exec(void *addr, long size)
bellard7cb69ca2008-05-10 10:55:51 +0000204{
205 DWORD old_protect;
206 VirtualProtect(addr, size,
207 PAGE_EXECUTE_READWRITE, &old_protect);
208
209}
210#else
Richard Henderson4438c8a2012-10-16 17:30:13 +1000211static inline void map_exec(void *addr, long size)
bellard7cb69ca2008-05-10 10:55:51 +0000212{
bellard43694152008-05-29 09:35:57 +0000213 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000214
bellard43694152008-05-29 09:35:57 +0000215 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000216 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000217 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000218
219 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000220 end += page_size - 1;
221 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000222
223 mprotect((void *)start, end - start,
224 PROT_READ | PROT_WRITE | PROT_EXEC);
225}
226#endif
227
bellardb346ff42003-06-15 20:05:50 +0000228static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000229{
bellard83fb7ad2004-07-05 21:25:26 +0000230 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000231 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000232#ifdef _WIN32
233 {
234 SYSTEM_INFO system_info;
235
236 GetSystemInfo(&system_info);
237 qemu_real_host_page_size = system_info.dwPageSize;
238 }
239#else
240 qemu_real_host_page_size = getpagesize();
241#endif
bellard83fb7ad2004-07-05 21:25:26 +0000242 if (qemu_host_page_size == 0)
243 qemu_host_page_size = qemu_real_host_page_size;
244 if (qemu_host_page_size < TARGET_PAGE_SIZE)
245 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000246 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000247
Paul Brook2e9a5712010-05-05 16:32:59 +0100248#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000249 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100250#ifdef HAVE_KINFO_GETVMMAP
251 struct kinfo_vmentry *freep;
252 int i, cnt;
253
254 freep = kinfo_getvmmap(getpid(), &cnt);
255 if (freep) {
256 mmap_lock();
257 for (i = 0; i < cnt; i++) {
258 unsigned long startaddr, endaddr;
259
260 startaddr = freep[i].kve_start;
261 endaddr = freep[i].kve_end;
262 if (h2g_valid(startaddr)) {
263 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
264
265 if (h2g_valid(endaddr)) {
266 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200267 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100268 } else {
269#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
270 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200271 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100272#endif
273 }
274 }
275 }
276 free(freep);
277 mmap_unlock();
278 }
279#else
balrog50a95692007-12-12 01:16:23 +0000280 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000281
pbrook07765902008-05-31 16:33:53 +0000282 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800283
Aurelien Jarnofd436902010-04-10 17:20:36 +0200284 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000285 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800286 mmap_lock();
287
balrog50a95692007-12-12 01:16:23 +0000288 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800289 unsigned long startaddr, endaddr;
290 int n;
291
292 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
293
294 if (n == 2 && h2g_valid(startaddr)) {
295 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
296
297 if (h2g_valid(endaddr)) {
298 endaddr = h2g(endaddr);
299 } else {
300 endaddr = ~0ul;
301 }
302 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000303 }
304 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800305
balrog50a95692007-12-12 01:16:23 +0000306 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800307 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000308 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100309#endif
balrog50a95692007-12-12 01:16:23 +0000310 }
311#endif
bellard54936002003-05-13 00:25:15 +0000312}
313
Paul Brook41c1b1c2010-03-12 16:54:58 +0000314static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000315{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000316 PageDesc *pd;
317 void **lp;
318 int i;
319
pbrook17e23772008-06-09 13:47:45 +0000320#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500321 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800322# define ALLOC(P, SIZE) \
323 do { \
324 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
325 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800326 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000327#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800328# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500329 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000330#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800331
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800332 /* Level 1. Always allocated. */
333 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
334
335 /* Level 2..N-1. */
336 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
337 void **p = *lp;
338
339 if (p == NULL) {
340 if (!alloc) {
341 return NULL;
342 }
343 ALLOC(p, sizeof(void *) * L2_SIZE);
344 *lp = p;
345 }
346
347 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000348 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800349
350 pd = *lp;
351 if (pd == NULL) {
352 if (!alloc) {
353 return NULL;
354 }
355 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
356 *lp = pd;
357 }
358
359#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800360
361 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000362}
363
Paul Brook41c1b1c2010-03-12 16:54:58 +0000364static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000365{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800366 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000367}
368
Paul Brook6d9a1302010-02-28 23:55:53 +0000369#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200370
Avi Kivityf7bf5462012-02-13 20:12:05 +0200371static void phys_map_node_reserve(unsigned nodes)
372{
373 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
374 typedef PhysPageEntry Node[L2_SIZE];
375 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
376 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
377 phys_map_nodes_nb + nodes);
378 phys_map_nodes = g_renew(Node, phys_map_nodes,
379 phys_map_nodes_nb_alloc);
380 }
381}
382
383static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200384{
385 unsigned i;
386 uint16_t ret;
387
Avi Kivityf7bf5462012-02-13 20:12:05 +0200388 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200389 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200390 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200391 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200392 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200393 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200394 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200395 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200396}
397
398static void phys_map_nodes_reset(void)
399{
400 phys_map_nodes_nb = 0;
401}
402
Avi Kivityf7bf5462012-02-13 20:12:05 +0200403
Avi Kivitya8170e52012-10-23 12:30:10 +0200404static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
405 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200406 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200407{
408 PhysPageEntry *p;
409 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200410 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200411
Avi Kivity07f07b32012-02-13 20:45:32 +0200412 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200413 lp->ptr = phys_map_node_alloc();
414 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200415 if (level == 0) {
416 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200417 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200418 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200419 }
420 }
421 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200422 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200423 }
Avi Kivity29990972012-02-13 20:21:20 +0200424 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200425
Avi Kivity29990972012-02-13 20:21:20 +0200426 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200427 if ((*index & (step - 1)) == 0 && *nb >= step) {
428 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200429 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200430 *index += step;
431 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200432 } else {
433 phys_page_set_level(lp, index, nb, leaf, level - 1);
434 }
435 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200436 }
437}
438
Avi Kivityac1970f2012-10-03 16:22:53 +0200439static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200440 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200441 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000442{
Avi Kivity29990972012-02-13 20:21:20 +0200443 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200444 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000445
Avi Kivityac1970f2012-10-03 16:22:53 +0200446 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000447}
448
Avi Kivitya8170e52012-10-23 12:30:10 +0200449MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000450{
Avi Kivityac1970f2012-10-03 16:22:53 +0200451 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200452 PhysPageEntry *p;
453 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200454 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200455
Avi Kivity07f07b32012-02-13 20:45:32 +0200456 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200457 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200458 goto not_found;
459 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200460 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200461 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200462 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200463
Avi Kivityc19e8802012-02-13 20:25:31 +0200464 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200465not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200466 return &phys_sections[s_index];
467}
468
Blue Swirle5548612012-04-21 13:08:33 +0000469bool memory_region_is_unassigned(MemoryRegion *mr)
470{
471 return mr != &io_mem_ram && mr != &io_mem_rom
472 && mr != &io_mem_notdirty && !mr->rom_device
473 && mr != &io_mem_watch;
474}
475
pbrookc8a706f2008-06-02 16:16:42 +0000476#define mmap_lock() do { } while(0)
477#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000478#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000479
bellard43694152008-05-29 09:35:57 +0000480#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100481/* Currently it is not recommended to allocate big chunks of data in
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000482 user mode. It will change when a dedicated libc will be used. */
483/* ??? 64-bit hosts ought to have no problem mmaping data outside the
484 region in which the guest needs to run. Revisit this. */
bellard43694152008-05-29 09:35:57 +0000485#define USE_STATIC_CODE_GEN_BUFFER
486#endif
487
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000488/* ??? Should configure for this, not list operating systems here. */
489#if (defined(__linux__) \
490 || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
491 || defined(__DragonFly__) || defined(__OpenBSD__) \
492 || defined(__NetBSD__))
493# define USE_MMAP
494#endif
495
Richard Henderson74d590c2012-10-16 17:30:14 +1000496/* Minimum size of the code gen buffer. This number is randomly chosen,
497 but not so small that we can't have a fair number of TB's live. */
498#define MIN_CODE_GEN_BUFFER_SIZE (1024u * 1024)
499
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000500/* Maximum size of the code gen buffer we'd like to use. Unless otherwise
501 indicated, this is constrained by the range of direct branches on the
502 host cpu, as used by the TCG implementation of goto_tb. */
503#if defined(__x86_64__)
504# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
505#elif defined(__sparc__)
506# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
507#elif defined(__arm__)
508# define MAX_CODE_GEN_BUFFER_SIZE (16u * 1024 * 1024)
509#elif defined(__s390x__)
510 /* We have a +- 4GB range on the branches; leave some slop. */
511# define MAX_CODE_GEN_BUFFER_SIZE (3ul * 1024 * 1024 * 1024)
512#else
513# define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
514#endif
515
Richard Henderson3d85a722012-10-16 17:30:11 +1000516#define DEFAULT_CODE_GEN_BUFFER_SIZE_1 (32u * 1024 * 1024)
517
518#define DEFAULT_CODE_GEN_BUFFER_SIZE \
519 (DEFAULT_CODE_GEN_BUFFER_SIZE_1 < MAX_CODE_GEN_BUFFER_SIZE \
520 ? DEFAULT_CODE_GEN_BUFFER_SIZE_1 : MAX_CODE_GEN_BUFFER_SIZE)
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000521
522static inline size_t size_code_gen_buffer(size_t tb_size)
523{
524 /* Size the buffer. */
525 if (tb_size == 0) {
526#ifdef USE_STATIC_CODE_GEN_BUFFER
527 tb_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
528#else
529 /* ??? Needs adjustments. */
530 /* ??? If we relax the requirement that CONFIG_USER_ONLY use the
531 static buffer, we could size this on RESERVED_VA, on the text
532 segment size of the executable, or continue to use the default. */
533 tb_size = (unsigned long)(ram_size / 4);
534#endif
535 }
536 if (tb_size < MIN_CODE_GEN_BUFFER_SIZE) {
537 tb_size = MIN_CODE_GEN_BUFFER_SIZE;
538 }
539 if (tb_size > MAX_CODE_GEN_BUFFER_SIZE) {
540 tb_size = MAX_CODE_GEN_BUFFER_SIZE;
541 }
542 code_gen_buffer_size = tb_size;
543 return tb_size;
544}
545
bellard43694152008-05-29 09:35:57 +0000546#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200547static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000548 __attribute__((aligned(CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000549
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000550static inline void *alloc_code_gen_buffer(void)
bellard26a5f132008-05-28 12:30:31 +0000551{
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000552 map_exec(static_code_gen_buffer, code_gen_buffer_size);
553 return static_code_gen_buffer;
554}
555#elif defined(USE_MMAP)
556static inline void *alloc_code_gen_buffer(void)
557{
558 int flags = MAP_PRIVATE | MAP_ANONYMOUS;
559 uintptr_t start = 0;
560 void *buf;
blueswir1141ac462008-07-26 15:05:57 +0000561
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000562 /* Constrain the position of the buffer based on the host cpu.
563 Note that these addresses are chosen in concert with the
564 addresses assigned in the relevant linker script file. */
Richard Henderson405def12012-10-16 17:30:12 +1000565# if defined(__PIE__) || defined(__PIC__)
566 /* Don't bother setting a preferred location if we're building
567 a position-independent executable. We're more likely to get
568 an address near the main executable if we let the kernel
569 choose the address. */
570# elif defined(__x86_64__) && defined(MAP_32BIT)
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000571 /* Force the memory down into low memory with the executable.
572 Leave the choice of exact location with the kernel. */
573 flags |= MAP_32BIT;
574 /* Cannot expect to map more than 800MB in low memory. */
575 if (code_gen_buffer_size > 800u * 1024 * 1024) {
576 code_gen_buffer_size = 800u * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000577 }
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000578# elif defined(__sparc__)
579 start = 0x40000000ul;
580# elif defined(__s390x__)
581 start = 0x90000000ul;
582# endif
583
584 buf = mmap((void *)start, code_gen_buffer_size,
585 PROT_WRITE | PROT_READ | PROT_EXEC, flags, -1, 0);
586 return buf == MAP_FAILED ? NULL : buf;
587}
bellard26a5f132008-05-28 12:30:31 +0000588#else
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000589static inline void *alloc_code_gen_buffer(void)
590{
591 void *buf = g_malloc(code_gen_buffer_size);
592 if (buf) {
593 map_exec(buf, code_gen_buffer_size);
594 }
595 return buf;
596}
597#endif /* USE_STATIC_CODE_GEN_BUFFER, USE_MMAP */
598
599static inline void code_gen_alloc(size_t tb_size)
600{
601 code_gen_buffer_size = size_code_gen_buffer(tb_size);
602 code_gen_buffer = alloc_code_gen_buffer();
603 if (code_gen_buffer == NULL) {
604 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
605 exit(1);
606 }
607
Richard Henderson4438c8a2012-10-16 17:30:13 +1000608 /* Steal room for the prologue at the end of the buffer. This ensures
609 (via the MAX_CODE_GEN_BUFFER_SIZE limits above) that direct branches
610 from TB's to the prologue are going to be in range. It also means
611 that we don't need to mark (additional) portions of the data segment
612 as executable. */
613 code_gen_prologue = code_gen_buffer + code_gen_buffer_size - 1024;
614 code_gen_buffer_size -= 1024;
615
Peter Maydella884da82011-06-22 11:58:25 +0100616 code_gen_buffer_max_size = code_gen_buffer_size -
617 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000618 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500619 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000620}
621
622/* Must be called before using the QEMU cpus. 'tb_size' is the size
623 (in bytes) allocated to the translation buffer. Zero means default
624 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200625void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000626{
bellard26a5f132008-05-28 12:30:31 +0000627 cpu_gen_init();
628 code_gen_alloc(tb_size);
629 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700630 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000631 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700632#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
633 /* There's no guest base to take into account, so go ahead and
634 initialize the prologue now. */
635 tcg_prologue_init(&tcg_ctx);
636#endif
bellard26a5f132008-05-28 12:30:31 +0000637}
638
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200639bool tcg_enabled(void)
640{
641 return code_gen_buffer != NULL;
642}
643
644void cpu_exec_init_all(void)
645{
646#if !defined(CONFIG_USER_ONLY)
647 memory_map_init();
648 io_mem_init();
649#endif
650}
651
pbrook9656f322008-07-01 20:01:19 +0000652#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
653
Juan Quintelae59fb372009-09-29 22:48:21 +0200654static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200655{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100656 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200657
aurel323098dba2009-03-07 21:28:24 +0000658 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
659 version_id is increased. */
660 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000661 tlb_flush(env, 1);
662
663 return 0;
664}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200665
666static const VMStateDescription vmstate_cpu_common = {
667 .name = "cpu_common",
668 .version_id = 1,
669 .minimum_version_id = 1,
670 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200671 .post_load = cpu_common_post_load,
672 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100673 VMSTATE_UINT32(halted, CPUArchState),
674 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200675 VMSTATE_END_OF_LIST()
676 }
677};
pbrook9656f322008-07-01 20:01:19 +0000678#endif
679
Andreas Färber9349b4f2012-03-14 01:38:32 +0100680CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400681{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100682 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400683
684 while (env) {
685 if (env->cpu_index == cpu)
686 break;
687 env = env->next_cpu;
688 }
689
690 return env;
691}
692
Andreas Färber9349b4f2012-03-14 01:38:32 +0100693void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000694{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100695 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000696 int cpu_index;
697
pbrookc2764712009-03-07 15:24:59 +0000698#if defined(CONFIG_USER_ONLY)
699 cpu_list_lock();
700#endif
bellard6a00d602005-11-21 23:25:50 +0000701 env->next_cpu = NULL;
702 penv = &first_cpu;
703 cpu_index = 0;
704 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700705 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000706 cpu_index++;
707 }
708 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000709 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000710 QTAILQ_INIT(&env->breakpoints);
711 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100712#ifndef CONFIG_USER_ONLY
713 env->thread_id = qemu_get_thread_id();
714#endif
bellard6a00d602005-11-21 23:25:50 +0000715 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000716#if defined(CONFIG_USER_ONLY)
717 cpu_list_unlock();
718#endif
pbrookb3c77242008-06-30 16:31:04 +0000719#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600720 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
721 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000722 cpu_save, cpu_load, env);
723#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000724}
725
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100726/* Allocate a new translation block. Flush the translation buffer if
727 too many translation blocks or too much generated code. */
728static TranslationBlock *tb_alloc(target_ulong pc)
729{
730 TranslationBlock *tb;
731
732 if (nb_tbs >= code_gen_max_blocks ||
733 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
734 return NULL;
735 tb = &tbs[nb_tbs++];
736 tb->pc = pc;
737 tb->cflags = 0;
738 return tb;
739}
740
741void tb_free(TranslationBlock *tb)
742{
743 /* In practice this is mostly used for single use temporary TB
744 Ignore the hard cases and just back up if this TB happens to
745 be the last one generated. */
746 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
747 code_gen_ptr = tb->tc_ptr;
748 nb_tbs--;
749 }
750}
751
bellard9fa3e852004-01-04 18:06:42 +0000752static inline void invalidate_page_bitmap(PageDesc *p)
753{
754 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500755 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000756 p->code_bitmap = NULL;
757 }
758 p->code_write_count = 0;
759}
760
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800761/* Set to NULL all the 'first_tb' fields in all PageDescs. */
762
763static void page_flush_tb_1 (int level, void **lp)
764{
765 int i;
766
767 if (*lp == NULL) {
768 return;
769 }
770 if (level == 0) {
771 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000772 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800773 pd[i].first_tb = NULL;
774 invalidate_page_bitmap(pd + i);
775 }
776 } else {
777 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000778 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800779 page_flush_tb_1 (level - 1, pp + i);
780 }
781 }
782}
783
bellardfd6ce8f2003-05-14 19:00:11 +0000784static void page_flush_tb(void)
785{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800786 int i;
787 for (i = 0; i < V_L1_SIZE; i++) {
788 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000789 }
790}
791
792/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000793/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100794void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000795{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100796 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000797#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000798 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
799 (unsigned long)(code_gen_ptr - code_gen_buffer),
800 nb_tbs, nb_tbs > 0 ?
801 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000802#endif
bellard26a5f132008-05-28 12:30:31 +0000803 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000804 cpu_abort(env1, "Internal error: code buffer overflow\n");
805
bellardfd6ce8f2003-05-14 19:00:11 +0000806 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000807
bellard6a00d602005-11-21 23:25:50 +0000808 for(env = first_cpu; env != NULL; env = env->next_cpu) {
809 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
810 }
bellard9fa3e852004-01-04 18:06:42 +0000811
bellard8a8a6082004-10-03 13:36:49 +0000812 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000813 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000814
bellardfd6ce8f2003-05-14 19:00:11 +0000815 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000816 /* XXX: flush processor icache at this point if cache flush is
817 expensive */
bellarde3db7222005-01-26 22:00:47 +0000818 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000819}
820
821#ifdef DEBUG_TB_CHECK
822
j_mayerbc98a7e2007-04-04 07:55:12 +0000823static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000824{
825 TranslationBlock *tb;
826 int i;
827 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000828 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
829 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000830 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
831 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000832 printf("ERROR invalidate: address=" TARGET_FMT_lx
833 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000834 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000835 }
836 }
837 }
838}
839
840/* verify that all the pages have correct rights for code */
841static void tb_page_check(void)
842{
843 TranslationBlock *tb;
844 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000845
pbrook99773bd2006-04-16 15:14:59 +0000846 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
847 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000848 flags1 = page_get_flags(tb->pc);
849 flags2 = page_get_flags(tb->pc + tb->size - 1);
850 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
851 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000852 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000853 }
854 }
855 }
856}
857
858#endif
859
860/* invalidate one TB */
861static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
862 int next_offset)
863{
864 TranslationBlock *tb1;
865 for(;;) {
866 tb1 = *ptb;
867 if (tb1 == tb) {
868 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
869 break;
870 }
871 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
872 }
873}
874
bellard9fa3e852004-01-04 18:06:42 +0000875static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
876{
877 TranslationBlock *tb1;
878 unsigned int n1;
879
880 for(;;) {
881 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200882 n1 = (uintptr_t)tb1 & 3;
883 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000884 if (tb1 == tb) {
885 *ptb = tb1->page_next[n1];
886 break;
887 }
888 ptb = &tb1->page_next[n1];
889 }
890}
891
bellardd4e81642003-05-25 16:46:15 +0000892static inline void tb_jmp_remove(TranslationBlock *tb, int n)
893{
894 TranslationBlock *tb1, **ptb;
895 unsigned int n1;
896
897 ptb = &tb->jmp_next[n];
898 tb1 = *ptb;
899 if (tb1) {
900 /* find tb(n) in circular list */
901 for(;;) {
902 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200903 n1 = (uintptr_t)tb1 & 3;
904 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000905 if (n1 == n && tb1 == tb)
906 break;
907 if (n1 == 2) {
908 ptb = &tb1->jmp_first;
909 } else {
910 ptb = &tb1->jmp_next[n1];
911 }
912 }
913 /* now we can suppress tb(n) from the list */
914 *ptb = tb->jmp_next[n];
915
916 tb->jmp_next[n] = NULL;
917 }
918}
919
920/* reset the jump entry 'n' of a TB so that it is not chained to
921 another TB */
922static inline void tb_reset_jump(TranslationBlock *tb, int n)
923{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200924 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000925}
926
Paul Brook41c1b1c2010-03-12 16:54:58 +0000927void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000928{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100929 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000930 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000931 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000932 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000933 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000934
bellard9fa3e852004-01-04 18:06:42 +0000935 /* remove the TB from the hash list */
936 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
937 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000938 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000939 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000940
bellard9fa3e852004-01-04 18:06:42 +0000941 /* remove the TB from the page list */
942 if (tb->page_addr[0] != page_addr) {
943 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
944 tb_page_remove(&p->first_tb, tb);
945 invalidate_page_bitmap(p);
946 }
947 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
948 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
949 tb_page_remove(&p->first_tb, tb);
950 invalidate_page_bitmap(p);
951 }
952
bellard8a40a182005-11-20 10:35:40 +0000953 tb_invalidated_flag = 1;
954
955 /* remove the TB from the hash list */
956 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000957 for(env = first_cpu; env != NULL; env = env->next_cpu) {
958 if (env->tb_jmp_cache[h] == tb)
959 env->tb_jmp_cache[h] = NULL;
960 }
bellard8a40a182005-11-20 10:35:40 +0000961
962 /* suppress this TB from the two jump lists */
963 tb_jmp_remove(tb, 0);
964 tb_jmp_remove(tb, 1);
965
966 /* suppress any remaining jumps to this TB */
967 tb1 = tb->jmp_first;
968 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200969 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000970 if (n1 == 2)
971 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200972 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000973 tb2 = tb1->jmp_next[n1];
974 tb_reset_jump(tb1, n1);
975 tb1->jmp_next[n1] = NULL;
976 tb1 = tb2;
977 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200978 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000979
bellarde3db7222005-01-26 22:00:47 +0000980 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000981}
982
983static inline void set_bits(uint8_t *tab, int start, int len)
984{
985 int end, mask, end1;
986
987 end = start + len;
988 tab += start >> 3;
989 mask = 0xff << (start & 7);
990 if ((start & ~7) == (end & ~7)) {
991 if (start < end) {
992 mask &= ~(0xff << (end & 7));
993 *tab |= mask;
994 }
995 } else {
996 *tab++ |= mask;
997 start = (start + 8) & ~7;
998 end1 = end & ~7;
999 while (start < end1) {
1000 *tab++ = 0xff;
1001 start += 8;
1002 }
1003 if (start < end) {
1004 mask = ~(0xff << (end & 7));
1005 *tab |= mask;
1006 }
1007 }
1008}
1009
1010static void build_page_bitmap(PageDesc *p)
1011{
1012 int n, tb_start, tb_end;
1013 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001014
Anthony Liguori7267c092011-08-20 22:09:37 -05001015 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001016
1017 tb = p->first_tb;
1018 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001019 n = (uintptr_t)tb & 3;
1020 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001021 /* NOTE: this is subtle as a TB may span two physical pages */
1022 if (n == 0) {
1023 /* NOTE: tb_end may be after the end of the page, but
1024 it is not a problem */
1025 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1026 tb_end = tb_start + tb->size;
1027 if (tb_end > TARGET_PAGE_SIZE)
1028 tb_end = TARGET_PAGE_SIZE;
1029 } else {
1030 tb_start = 0;
1031 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1032 }
1033 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1034 tb = tb->page_next[n];
1035 }
1036}
1037
Andreas Färber9349b4f2012-03-14 01:38:32 +01001038TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001039 target_ulong pc, target_ulong cs_base,
1040 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001041{
1042 TranslationBlock *tb;
1043 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001044 tb_page_addr_t phys_pc, phys_page2;
1045 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001046 int code_gen_size;
1047
Paul Brook41c1b1c2010-03-12 16:54:58 +00001048 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001049 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001050 if (!tb) {
1051 /* flush must be done */
1052 tb_flush(env);
1053 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001054 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001055 /* Don't forget to invalidate previous TB info. */
1056 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001057 }
1058 tc_ptr = code_gen_ptr;
1059 tb->tc_ptr = tc_ptr;
1060 tb->cs_base = cs_base;
1061 tb->flags = flags;
1062 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001063 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001064 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1065 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001066
bellardd720b932004-04-25 17:57:43 +00001067 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001068 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001069 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001070 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001071 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001072 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001073 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001074 return tb;
bellardd720b932004-04-25 17:57:43 +00001075}
ths3b46e622007-09-17 08:09:54 +00001076
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001077/*
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001078 * Invalidate all TBs which intersect with the target physical address range
1079 * [start;end[. NOTE: start and end may refer to *different* physical pages.
1080 * 'is_cpu_write_access' should be true if called from a real cpu write
1081 * access: the virtual CPU will exit the current TB if code is modified inside
1082 * this TB.
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001083 */
1084void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
1085 int is_cpu_write_access)
1086{
1087 while (start < end) {
1088 tb_invalidate_phys_page_range(start, end, is_cpu_write_access);
1089 start &= TARGET_PAGE_MASK;
1090 start += TARGET_PAGE_SIZE;
1091 }
1092}
1093
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001094/*
1095 * Invalidate all TBs which intersect with the target physical address range
1096 * [start;end[. NOTE: start and end must refer to the *same* physical page.
1097 * 'is_cpu_write_access' should be true if called from a real cpu write
1098 * access: the virtual CPU will exit the current TB if code is modified inside
1099 * this TB.
1100 */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001101void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001102 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001103{
aliguori6b917542008-11-18 19:46:41 +00001104 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001105 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001106 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001107 PageDesc *p;
1108 int n;
1109#ifdef TARGET_HAS_PRECISE_SMC
1110 int current_tb_not_found = is_cpu_write_access;
1111 TranslationBlock *current_tb = NULL;
1112 int current_tb_modified = 0;
1113 target_ulong current_pc = 0;
1114 target_ulong current_cs_base = 0;
1115 int current_flags = 0;
1116#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001117
1118 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001119 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001120 return;
ths5fafdf22007-09-16 21:08:06 +00001121 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001122 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1123 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001124 /* build code bitmap */
1125 build_page_bitmap(p);
1126 }
1127
1128 /* we remove all the TBs in the range [start, end[ */
1129 /* XXX: see if in some cases it could be faster to invalidate all the code */
1130 tb = p->first_tb;
1131 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001132 n = (uintptr_t)tb & 3;
1133 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001134 tb_next = tb->page_next[n];
1135 /* NOTE: this is subtle as a TB may span two physical pages */
1136 if (n == 0) {
1137 /* NOTE: tb_end may be after the end of the page, but
1138 it is not a problem */
1139 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1140 tb_end = tb_start + tb->size;
1141 } else {
1142 tb_start = tb->page_addr[1];
1143 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1144 }
1145 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001146#ifdef TARGET_HAS_PRECISE_SMC
1147 if (current_tb_not_found) {
1148 current_tb_not_found = 0;
1149 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001150 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001151 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001152 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001153 }
1154 }
1155 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001156 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001157 /* If we are modifying the current TB, we must stop
1158 its execution. We could be more precise by checking
1159 that the modification is after the current PC, but it
1160 would require a specialized function to partially
1161 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001162
bellardd720b932004-04-25 17:57:43 +00001163 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001164 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001165 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1166 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001167 }
1168#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001169 /* we need to do that to handle the case where a signal
1170 occurs while doing tb_phys_invalidate() */
1171 saved_tb = NULL;
1172 if (env) {
1173 saved_tb = env->current_tb;
1174 env->current_tb = NULL;
1175 }
bellard9fa3e852004-01-04 18:06:42 +00001176 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001177 if (env) {
1178 env->current_tb = saved_tb;
1179 if (env->interrupt_request && env->current_tb)
1180 cpu_interrupt(env, env->interrupt_request);
1181 }
bellard9fa3e852004-01-04 18:06:42 +00001182 }
1183 tb = tb_next;
1184 }
1185#if !defined(CONFIG_USER_ONLY)
1186 /* if no code remaining, no need to continue to use slow writes */
1187 if (!p->first_tb) {
1188 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001189 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001190 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001191 }
1192 }
1193#endif
1194#ifdef TARGET_HAS_PRECISE_SMC
1195 if (current_tb_modified) {
1196 /* we generate a block containing just the instruction
1197 modifying the memory. It will ensure that it cannot modify
1198 itself */
bellardea1c1802004-06-14 18:56:36 +00001199 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001200 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001201 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001202 }
1203#endif
1204}
1205
1206/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001207static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001208{
1209 PageDesc *p;
1210 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001211#if 0
bellarda4193c82004-06-03 14:01:43 +00001212 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001213 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1214 cpu_single_env->mem_io_vaddr, len,
1215 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001216 cpu_single_env->eip +
1217 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001218 }
1219#endif
bellard9fa3e852004-01-04 18:06:42 +00001220 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001221 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001222 return;
1223 if (p->code_bitmap) {
1224 offset = start & ~TARGET_PAGE_MASK;
1225 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1226 if (b & ((1 << len) - 1))
1227 goto do_invalidate;
1228 } else {
1229 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001230 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001231 }
1232}
1233
bellard9fa3e852004-01-04 18:06:42 +00001234#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001235static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001236 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001237{
aliguori6b917542008-11-18 19:46:41 +00001238 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001239 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001240 int n;
bellardd720b932004-04-25 17:57:43 +00001241#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001242 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001243 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001244 int current_tb_modified = 0;
1245 target_ulong current_pc = 0;
1246 target_ulong current_cs_base = 0;
1247 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001248#endif
bellard9fa3e852004-01-04 18:06:42 +00001249
1250 addr &= TARGET_PAGE_MASK;
1251 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001252 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001253 return;
1254 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001255#ifdef TARGET_HAS_PRECISE_SMC
1256 if (tb && pc != 0) {
1257 current_tb = tb_find_pc(pc);
1258 }
1259#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001260 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001261 n = (uintptr_t)tb & 3;
1262 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001263#ifdef TARGET_HAS_PRECISE_SMC
1264 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001265 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001266 /* If we are modifying the current TB, we must stop
1267 its execution. We could be more precise by checking
1268 that the modification is after the current PC, but it
1269 would require a specialized function to partially
1270 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001271
bellardd720b932004-04-25 17:57:43 +00001272 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001273 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001274 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1275 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001276 }
1277#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001278 tb_phys_invalidate(tb, addr);
1279 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001280 }
1281 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001282#ifdef TARGET_HAS_PRECISE_SMC
1283 if (current_tb_modified) {
1284 /* we generate a block containing just the instruction
1285 modifying the memory. It will ensure that it cannot modify
1286 itself */
bellardea1c1802004-06-14 18:56:36 +00001287 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001288 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001289 cpu_resume_from_signal(env, puc);
1290 }
1291#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001292}
bellard9fa3e852004-01-04 18:06:42 +00001293#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001294
1295/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001296static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001297 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001298{
1299 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001300#ifndef CONFIG_USER_ONLY
1301 bool page_already_protected;
1302#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001303
bellard9fa3e852004-01-04 18:06:42 +00001304 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001305 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001306 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001307#ifndef CONFIG_USER_ONLY
1308 page_already_protected = p->first_tb != NULL;
1309#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001310 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001311 invalidate_page_bitmap(p);
1312
bellard107db442004-06-22 18:48:46 +00001313#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001314
bellard9fa3e852004-01-04 18:06:42 +00001315#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001316 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001317 target_ulong addr;
1318 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001319 int prot;
1320
bellardfd6ce8f2003-05-14 19:00:11 +00001321 /* force the host page as non writable (writes will have a
1322 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001323 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001324 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001325 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1326 addr += TARGET_PAGE_SIZE) {
1327
1328 p2 = page_find (addr >> TARGET_PAGE_BITS);
1329 if (!p2)
1330 continue;
1331 prot |= p2->flags;
1332 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001333 }
ths5fafdf22007-09-16 21:08:06 +00001334 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001335 (prot & PAGE_BITS) & ~PAGE_WRITE);
1336#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001337 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001338 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001339#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001340 }
bellard9fa3e852004-01-04 18:06:42 +00001341#else
1342 /* if some code is already present, then the pages are already
1343 protected. So we handle the case where only the first TB is
1344 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001345 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001346 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001347 }
1348#endif
bellardd720b932004-04-25 17:57:43 +00001349
1350#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001351}
1352
bellard9fa3e852004-01-04 18:06:42 +00001353/* add a new TB and link it to the physical page tables. phys_page2 is
1354 (-1) to indicate that only one page contains the TB. */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001355static void tb_link_page(TranslationBlock *tb, tb_page_addr_t phys_pc,
1356 tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001357{
bellard9fa3e852004-01-04 18:06:42 +00001358 unsigned int h;
1359 TranslationBlock **ptb;
1360
pbrookc8a706f2008-06-02 16:16:42 +00001361 /* Grab the mmap lock to stop another thread invalidating this TB
1362 before we are done. */
1363 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001364 /* add in the physical hash table */
1365 h = tb_phys_hash_func(phys_pc);
1366 ptb = &tb_phys_hash[h];
1367 tb->phys_hash_next = *ptb;
1368 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001369
1370 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001371 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1372 if (phys_page2 != -1)
1373 tb_alloc_page(tb, 1, phys_page2);
1374 else
1375 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001376
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001377 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001378 tb->jmp_next[0] = NULL;
1379 tb->jmp_next[1] = NULL;
1380
1381 /* init original jump addresses */
1382 if (tb->tb_next_offset[0] != 0xffff)
1383 tb_reset_jump(tb, 0);
1384 if (tb->tb_next_offset[1] != 0xffff)
1385 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001386
1387#ifdef DEBUG_TB_CHECK
1388 tb_page_check();
1389#endif
pbrookc8a706f2008-06-02 16:16:42 +00001390 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001391}
1392
bellarda513fe12003-05-27 23:29:48 +00001393/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1394 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001395TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001396{
1397 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001398 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001399 TranslationBlock *tb;
1400
1401 if (nb_tbs <= 0)
1402 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001403 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1404 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001405 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001406 }
bellarda513fe12003-05-27 23:29:48 +00001407 /* binary search (cf Knuth) */
1408 m_min = 0;
1409 m_max = nb_tbs - 1;
1410 while (m_min <= m_max) {
1411 m = (m_min + m_max) >> 1;
1412 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001413 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001414 if (v == tc_ptr)
1415 return tb;
1416 else if (tc_ptr < v) {
1417 m_max = m - 1;
1418 } else {
1419 m_min = m + 1;
1420 }
ths5fafdf22007-09-16 21:08:06 +00001421 }
bellarda513fe12003-05-27 23:29:48 +00001422 return &tbs[m_max];
1423}
bellard75012672003-06-21 13:11:07 +00001424
bellardea041c02003-06-25 16:16:50 +00001425static void tb_reset_jump_recursive(TranslationBlock *tb);
1426
1427static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1428{
1429 TranslationBlock *tb1, *tb_next, **ptb;
1430 unsigned int n1;
1431
1432 tb1 = tb->jmp_next[n];
1433 if (tb1 != NULL) {
1434 /* find head of list */
1435 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001436 n1 = (uintptr_t)tb1 & 3;
1437 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001438 if (n1 == 2)
1439 break;
1440 tb1 = tb1->jmp_next[n1];
1441 }
1442 /* we are now sure now that tb jumps to tb1 */
1443 tb_next = tb1;
1444
1445 /* remove tb from the jmp_first list */
1446 ptb = &tb_next->jmp_first;
1447 for(;;) {
1448 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001449 n1 = (uintptr_t)tb1 & 3;
1450 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001451 if (n1 == n && tb1 == tb)
1452 break;
1453 ptb = &tb1->jmp_next[n1];
1454 }
1455 *ptb = tb->jmp_next[n];
1456 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001457
bellardea041c02003-06-25 16:16:50 +00001458 /* suppress the jump to next tb in generated code */
1459 tb_reset_jump(tb, n);
1460
bellard01243112004-01-04 15:48:17 +00001461 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001462 tb_reset_jump_recursive(tb_next);
1463 }
1464}
1465
1466static void tb_reset_jump_recursive(TranslationBlock *tb)
1467{
1468 tb_reset_jump_recursive2(tb, 0);
1469 tb_reset_jump_recursive2(tb, 1);
1470}
1471
bellard1fddef42005-04-17 19:16:13 +00001472#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001473#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001474static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001475{
1476 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1477}
1478#else
Avi Kivitya8170e52012-10-23 12:30:10 +02001479void tb_invalidate_phys_addr(hwaddr addr)
bellardd720b932004-04-25 17:57:43 +00001480{
Anthony Liguoric227f092009-10-01 16:12:16 -05001481 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001482 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001483
Avi Kivityac1970f2012-10-03 16:22:53 +02001484 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001485 if (!(memory_region_is_ram(section->mr)
1486 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001487 return;
1488 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001489 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001490 + memory_region_section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001491 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001492}
Max Filippov1e7855a2012-04-10 02:48:17 +04001493
1494static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1495{
Max Filippov9d70c4b2012-05-27 20:21:08 +04001496 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
1497 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +04001498}
bellardc27004e2005-01-03 23:35:10 +00001499#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001500#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001501
Paul Brookc527ee82010-03-01 03:31:14 +00001502#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001503void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001504
1505{
1506}
1507
Andreas Färber9349b4f2012-03-14 01:38:32 +01001508int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001509 int flags, CPUWatchpoint **watchpoint)
1510{
1511 return -ENOSYS;
1512}
1513#else
pbrook6658ffb2007-03-16 23:58:11 +00001514/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001515int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001516 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001517{
aliguorib4051332008-11-18 20:14:20 +00001518 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001519 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001520
aliguorib4051332008-11-18 20:14:20 +00001521 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001522 if ((len & (len - 1)) || (addr & ~len_mask) ||
1523 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001524 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1525 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1526 return -EINVAL;
1527 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001528 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001529
aliguoria1d1bb32008-11-18 20:07:32 +00001530 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001531 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001532 wp->flags = flags;
1533
aliguori2dc9f412008-11-18 20:56:59 +00001534 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001535 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001536 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001537 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001538 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001539
pbrook6658ffb2007-03-16 23:58:11 +00001540 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001541
1542 if (watchpoint)
1543 *watchpoint = wp;
1544 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001545}
1546
aliguoria1d1bb32008-11-18 20:07:32 +00001547/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001548int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001549 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001550{
aliguorib4051332008-11-18 20:14:20 +00001551 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001552 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001553
Blue Swirl72cf2d42009-09-12 07:36:22 +00001554 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001555 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001556 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001557 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001558 return 0;
1559 }
1560 }
aliguoria1d1bb32008-11-18 20:07:32 +00001561 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001562}
1563
aliguoria1d1bb32008-11-18 20:07:32 +00001564/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001565void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001566{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001567 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001568
aliguoria1d1bb32008-11-18 20:07:32 +00001569 tlb_flush_page(env, watchpoint->vaddr);
1570
Anthony Liguori7267c092011-08-20 22:09:37 -05001571 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001572}
1573
aliguoria1d1bb32008-11-18 20:07:32 +00001574/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001575void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001576{
aliguoric0ce9982008-11-25 22:13:57 +00001577 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001578
Blue Swirl72cf2d42009-09-12 07:36:22 +00001579 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001580 if (wp->flags & mask)
1581 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001582 }
aliguoria1d1bb32008-11-18 20:07:32 +00001583}
Paul Brookc527ee82010-03-01 03:31:14 +00001584#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001585
1586/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001587int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001588 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001589{
bellard1fddef42005-04-17 19:16:13 +00001590#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001591 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001592
Anthony Liguori7267c092011-08-20 22:09:37 -05001593 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001594
1595 bp->pc = pc;
1596 bp->flags = flags;
1597
aliguori2dc9f412008-11-18 20:56:59 +00001598 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001599 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001600 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001601 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001602 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001603
1604 breakpoint_invalidate(env, pc);
1605
1606 if (breakpoint)
1607 *breakpoint = bp;
1608 return 0;
1609#else
1610 return -ENOSYS;
1611#endif
1612}
1613
1614/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001615int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001616{
1617#if defined(TARGET_HAS_ICE)
1618 CPUBreakpoint *bp;
1619
Blue Swirl72cf2d42009-09-12 07:36:22 +00001620 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001621 if (bp->pc == pc && bp->flags == flags) {
1622 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001623 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001624 }
bellard4c3a88a2003-07-26 12:06:08 +00001625 }
aliguoria1d1bb32008-11-18 20:07:32 +00001626 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001627#else
aliguoria1d1bb32008-11-18 20:07:32 +00001628 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001629#endif
1630}
1631
aliguoria1d1bb32008-11-18 20:07:32 +00001632/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001633void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001634{
bellard1fddef42005-04-17 19:16:13 +00001635#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001636 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001637
aliguoria1d1bb32008-11-18 20:07:32 +00001638 breakpoint_invalidate(env, breakpoint->pc);
1639
Anthony Liguori7267c092011-08-20 22:09:37 -05001640 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001641#endif
1642}
1643
1644/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001645void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001646{
1647#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001648 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001649
Blue Swirl72cf2d42009-09-12 07:36:22 +00001650 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001651 if (bp->flags & mask)
1652 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001653 }
bellard4c3a88a2003-07-26 12:06:08 +00001654#endif
1655}
1656
bellardc33a3462003-07-29 20:50:33 +00001657/* enable or disable single step mode. EXCP_DEBUG is returned by the
1658 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001659void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001660{
bellard1fddef42005-04-17 19:16:13 +00001661#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001662 if (env->singlestep_enabled != enabled) {
1663 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001664 if (kvm_enabled())
1665 kvm_update_guest_debug(env, 0);
1666 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001667 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001668 /* XXX: only flush what is necessary */
1669 tb_flush(env);
1670 }
bellardc33a3462003-07-29 20:50:33 +00001671 }
1672#endif
1673}
1674
Andreas Färber9349b4f2012-03-14 01:38:32 +01001675static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001676{
pbrookd5975362008-06-07 20:50:51 +00001677 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1678 problem and hope the cpu will stop of its own accord. For userspace
1679 emulation this often isn't actually as bad as it sounds. Often
1680 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001681 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001682 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001683
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001684 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001685 tb = env->current_tb;
1686 /* if the cpu is currently executing code, we must unlink it and
1687 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001688 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001689 env->current_tb = NULL;
1690 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001691 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001692 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001693}
1694
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001695#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001696/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001697static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001698{
1699 int old_mask;
1700
1701 old_mask = env->interrupt_request;
1702 env->interrupt_request |= mask;
1703
aliguori8edac962009-04-24 18:03:45 +00001704 /*
1705 * If called from iothread context, wake the target cpu in
1706 * case its halted.
1707 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001708 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001709 qemu_cpu_kick(env);
1710 return;
1711 }
aliguori8edac962009-04-24 18:03:45 +00001712
pbrook2e70f6e2008-06-29 01:03:05 +00001713 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001714 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001715 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001716 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001717 cpu_abort(env, "Raised interrupt while not in I/O function");
1718 }
pbrook2e70f6e2008-06-29 01:03:05 +00001719 } else {
aurel323098dba2009-03-07 21:28:24 +00001720 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001721 }
1722}
1723
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001724CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1725
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001726#else /* CONFIG_USER_ONLY */
1727
Andreas Färber9349b4f2012-03-14 01:38:32 +01001728void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001729{
1730 env->interrupt_request |= mask;
1731 cpu_unlink_tb(env);
1732}
1733#endif /* CONFIG_USER_ONLY */
1734
Andreas Färber9349b4f2012-03-14 01:38:32 +01001735void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001736{
1737 env->interrupt_request &= ~mask;
1738}
1739
Andreas Färber9349b4f2012-03-14 01:38:32 +01001740void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001741{
1742 env->exit_request = 1;
1743 cpu_unlink_tb(env);
1744}
1745
Andreas Färber9349b4f2012-03-14 01:38:32 +01001746void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001747{
1748 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001749 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001750
1751 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001752 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001753 fprintf(stderr, "qemu: fatal: ");
1754 vfprintf(stderr, fmt, ap);
1755 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001756 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +00001757 if (qemu_log_enabled()) {
1758 qemu_log("qemu: fatal: ");
1759 qemu_log_vprintf(fmt, ap2);
1760 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001761 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001762 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001763 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001764 }
pbrook493ae1f2007-11-23 16:53:59 +00001765 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001766 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001767#if defined(CONFIG_USER_ONLY)
1768 {
1769 struct sigaction act;
1770 sigfillset(&act.sa_mask);
1771 act.sa_handler = SIG_DFL;
1772 sigaction(SIGABRT, &act, NULL);
1773 }
1774#endif
bellard75012672003-06-21 13:11:07 +00001775 abort();
1776}
1777
Andreas Färber9349b4f2012-03-14 01:38:32 +01001778CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001779{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001780 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1781 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001782 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001783#if defined(TARGET_HAS_ICE)
1784 CPUBreakpoint *bp;
1785 CPUWatchpoint *wp;
1786#endif
1787
Andreas Färber9349b4f2012-03-14 01:38:32 +01001788 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001789
1790 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001791 new_env->next_cpu = next_cpu;
1792 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001793
1794 /* Clone all break/watchpoints.
1795 Note: Once we support ptrace with hw-debug register access, make sure
1796 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001797 QTAILQ_INIT(&env->breakpoints);
1798 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001799#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001800 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001801 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1802 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001803 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001804 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1805 wp->flags, NULL);
1806 }
1807#endif
1808
thsc5be9f02007-02-28 20:20:53 +00001809 return new_env;
1810}
1811
bellard01243112004-01-04 15:48:17 +00001812#if !defined(CONFIG_USER_ONLY)
Blue Swirl0cac1b62012-04-09 16:50:52 +00001813void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001814{
1815 unsigned int i;
1816
1817 /* Discard jump cache entries for any tb which might potentially
1818 overlap the flushed page. */
1819 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1820 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001821 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001822
1823 i = tb_jmp_cache_hash_page(addr);
1824 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001825 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001826}
1827
Juan Quintelad24981d2012-05-22 00:42:40 +02001828static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
1829 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001830{
Juan Quintelad24981d2012-05-22 00:42:40 +02001831 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +00001832
bellard1ccde1c2004-02-06 19:46:14 +00001833 /* we modify the TLB cache so that the dirty bit will be set again
1834 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001835 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02001836 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00001837 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001838 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00001839 != (end - 1) - start) {
1840 abort();
1841 }
Blue Swirle5548612012-04-21 13:08:33 +00001842 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001843
1844}
1845
1846/* Note: start and end must be within the same ram block. */
1847void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
1848 int dirty_flags)
1849{
1850 uintptr_t length;
1851
1852 start &= TARGET_PAGE_MASK;
1853 end = TARGET_PAGE_ALIGN(end);
1854
1855 length = end - start;
1856 if (length == 0)
1857 return;
1858 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
1859
1860 if (tcg_enabled()) {
1861 tlb_reset_dirty_range_all(start, end, length);
1862 }
bellard1ccde1c2004-02-06 19:46:14 +00001863}
1864
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001865static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +00001866{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001867 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001868 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001869 return ret;
aliguori74576192008-10-06 14:02:03 +00001870}
1871
Avi Kivitya8170e52012-10-23 12:30:10 +02001872hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Blue Swirle5548612012-04-21 13:08:33 +00001873 MemoryRegionSection *section,
1874 target_ulong vaddr,
Avi Kivitya8170e52012-10-23 12:30:10 +02001875 hwaddr paddr,
Blue Swirle5548612012-04-21 13:08:33 +00001876 int prot,
1877 target_ulong *address)
1878{
Avi Kivitya8170e52012-10-23 12:30:10 +02001879 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001880 CPUWatchpoint *wp;
1881
Blue Swirlcc5bea62012-04-14 14:56:48 +00001882 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001883 /* Normal RAM. */
1884 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001885 + memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001886 if (!section->readonly) {
1887 iotlb |= phys_section_notdirty;
1888 } else {
1889 iotlb |= phys_section_rom;
1890 }
1891 } else {
1892 /* IO handlers are currently passed a physical address.
1893 It would be nice to pass an offset from the base address
1894 of that region. This would avoid having to special case RAM,
1895 and avoid full address decoding in every device.
1896 We can't use the high bits of pd for this because
1897 IO_MEM_ROMD uses these as a ram address. */
1898 iotlb = section - phys_sections;
Blue Swirlcc5bea62012-04-14 14:56:48 +00001899 iotlb += memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001900 }
1901
1902 /* Make accesses to pages with watchpoints go via the
1903 watchpoint trap routines. */
1904 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
1905 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
1906 /* Avoid trapping reads of pages with a write breakpoint. */
1907 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1908 iotlb = phys_section_watch + paddr;
1909 *address |= TLB_MMIO;
1910 break;
1911 }
1912 }
1913 }
1914
1915 return iotlb;
1916}
1917
bellard01243112004-01-04 15:48:17 +00001918#else
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001919/*
1920 * Walks guest process memory "regions" one by one
1921 * and calls callback function 'fn' for each region.
1922 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001923
1924struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00001925{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001926 walk_memory_regions_fn fn;
1927 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001928 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001929 int prot;
1930};
bellard9fa3e852004-01-04 18:06:42 +00001931
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001932static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001933 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001934{
1935 if (data->start != -1ul) {
1936 int rc = data->fn(data->priv, data->start, end, data->prot);
1937 if (rc != 0) {
1938 return rc;
bellard9fa3e852004-01-04 18:06:42 +00001939 }
bellard33417e72003-08-10 21:47:01 +00001940 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001941
1942 data->start = (new_prot ? end : -1ul);
1943 data->prot = new_prot;
1944
1945 return 0;
1946}
1947
1948static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001949 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001950{
Paul Brookb480d9b2010-03-12 23:23:29 +00001951 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001952 int i, rc;
1953
1954 if (*lp == NULL) {
1955 return walk_memory_regions_end(data, base, 0);
1956 }
1957
1958 if (level == 0) {
1959 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001960 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001961 int prot = pd[i].flags;
1962
1963 pa = base | (i << TARGET_PAGE_BITS);
1964 if (prot != data->prot) {
1965 rc = walk_memory_regions_end(data, pa, prot);
1966 if (rc != 0) {
1967 return rc;
1968 }
1969 }
1970 }
1971 } else {
1972 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001973 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001974 pa = base | ((abi_ulong)i <<
1975 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001976 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
1977 if (rc != 0) {
1978 return rc;
1979 }
1980 }
1981 }
1982
1983 return 0;
1984}
1985
1986int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
1987{
1988 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001989 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001990
1991 data.fn = fn;
1992 data.priv = priv;
1993 data.start = -1ul;
1994 data.prot = 0;
1995
1996 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001997 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001998 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
1999 if (rc != 0) {
2000 return rc;
2001 }
2002 }
2003
2004 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002005}
2006
Paul Brookb480d9b2010-03-12 23:23:29 +00002007static int dump_region(void *priv, abi_ulong start,
2008 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002009{
2010 FILE *f = (FILE *)priv;
2011
Paul Brookb480d9b2010-03-12 23:23:29 +00002012 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2013 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002014 start, end, end - start,
2015 ((prot & PAGE_READ) ? 'r' : '-'),
2016 ((prot & PAGE_WRITE) ? 'w' : '-'),
2017 ((prot & PAGE_EXEC) ? 'x' : '-'));
2018
2019 return (0);
2020}
2021
2022/* dump memory mappings */
2023void page_dump(FILE *f)
2024{
2025 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2026 "start", "end", "size", "prot");
2027 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002028}
2029
pbrook53a59602006-03-25 19:31:22 +00002030int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002031{
bellard9fa3e852004-01-04 18:06:42 +00002032 PageDesc *p;
2033
2034 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002035 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002036 return 0;
2037 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002038}
2039
Richard Henderson376a7902010-03-10 15:57:04 -08002040/* Modify the flags of a page and invalidate the code if necessary.
2041 The flag PAGE_WRITE_ORG is positioned automatically depending
2042 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002043void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002044{
Richard Henderson376a7902010-03-10 15:57:04 -08002045 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002046
Richard Henderson376a7902010-03-10 15:57:04 -08002047 /* This function should never be called with addresses outside the
2048 guest address space. If this assert fires, it probably indicates
2049 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002050#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2051 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002052#endif
2053 assert(start < end);
2054
bellard9fa3e852004-01-04 18:06:42 +00002055 start = start & TARGET_PAGE_MASK;
2056 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002057
2058 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002059 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002060 }
2061
2062 for (addr = start, len = end - start;
2063 len != 0;
2064 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2065 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2066
2067 /* If the write protection bit is set, then we invalidate
2068 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002069 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002070 (flags & PAGE_WRITE) &&
2071 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002072 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002073 }
2074 p->flags = flags;
2075 }
bellard9fa3e852004-01-04 18:06:42 +00002076}
2077
ths3d97b402007-11-02 19:02:07 +00002078int page_check_range(target_ulong start, target_ulong len, int flags)
2079{
2080 PageDesc *p;
2081 target_ulong end;
2082 target_ulong addr;
2083
Richard Henderson376a7902010-03-10 15:57:04 -08002084 /* This function should never be called with addresses outside the
2085 guest address space. If this assert fires, it probably indicates
2086 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002087#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2088 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002089#endif
2090
Richard Henderson3e0650a2010-03-29 10:54:42 -07002091 if (len == 0) {
2092 return 0;
2093 }
Richard Henderson376a7902010-03-10 15:57:04 -08002094 if (start + len - 1 < start) {
2095 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002096 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002097 }
balrog55f280c2008-10-28 10:24:11 +00002098
ths3d97b402007-11-02 19:02:07 +00002099 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2100 start = start & TARGET_PAGE_MASK;
2101
Richard Henderson376a7902010-03-10 15:57:04 -08002102 for (addr = start, len = end - start;
2103 len != 0;
2104 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002105 p = page_find(addr >> TARGET_PAGE_BITS);
2106 if( !p )
2107 return -1;
2108 if( !(p->flags & PAGE_VALID) )
2109 return -1;
2110
bellarddae32702007-11-14 10:51:00 +00002111 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002112 return -1;
bellarddae32702007-11-14 10:51:00 +00002113 if (flags & PAGE_WRITE) {
2114 if (!(p->flags & PAGE_WRITE_ORG))
2115 return -1;
2116 /* unprotect the page if it was put read-only because it
2117 contains translated code */
2118 if (!(p->flags & PAGE_WRITE)) {
2119 if (!page_unprotect(addr, 0, NULL))
2120 return -1;
2121 }
2122 return 0;
2123 }
ths3d97b402007-11-02 19:02:07 +00002124 }
2125 return 0;
2126}
2127
bellard9fa3e852004-01-04 18:06:42 +00002128/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002129 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002130int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002131{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002132 unsigned int prot;
2133 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002134 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002135
pbrookc8a706f2008-06-02 16:16:42 +00002136 /* Technically this isn't safe inside a signal handler. However we
2137 know this only ever happens in a synchronous SEGV handler, so in
2138 practice it seems to be ok. */
2139 mmap_lock();
2140
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002141 p = page_find(address >> TARGET_PAGE_BITS);
2142 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002143 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002144 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002145 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002146
bellard9fa3e852004-01-04 18:06:42 +00002147 /* if the page was really writable, then we change its
2148 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002149 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2150 host_start = address & qemu_host_page_mask;
2151 host_end = host_start + qemu_host_page_size;
2152
2153 prot = 0;
2154 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2155 p = page_find(addr >> TARGET_PAGE_BITS);
2156 p->flags |= PAGE_WRITE;
2157 prot |= p->flags;
2158
bellard9fa3e852004-01-04 18:06:42 +00002159 /* and since the content will be modified, we must invalidate
2160 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002161 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002162#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002163 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002164#endif
bellard9fa3e852004-01-04 18:06:42 +00002165 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002166 mprotect((void *)g2h(host_start), qemu_host_page_size,
2167 prot & PAGE_BITS);
2168
2169 mmap_unlock();
2170 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002171 }
pbrookc8a706f2008-06-02 16:16:42 +00002172 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002173 return 0;
2174}
bellard9fa3e852004-01-04 18:06:42 +00002175#endif /* defined(CONFIG_USER_ONLY) */
2176
pbrooke2eef172008-06-08 01:09:01 +00002177#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002178
Paul Brookc04b2b72010-03-01 03:31:14 +00002179#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2180typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002181 MemoryRegion iomem;
Avi Kivitya8170e52012-10-23 12:30:10 +02002182 hwaddr base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002183 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002184} subpage_t;
2185
Anthony Liguoric227f092009-10-01 16:12:16 -05002186static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002187 uint16_t section);
Avi Kivitya8170e52012-10-23 12:30:10 +02002188static subpage_t *subpage_init(hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002189static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002190{
Avi Kivity5312bd82012-02-12 18:32:55 +02002191 MemoryRegionSection *section = &phys_sections[section_index];
2192 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002193
2194 if (mr->subpage) {
2195 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2196 memory_region_destroy(&subpage->iomem);
2197 g_free(subpage);
2198 }
2199}
2200
Avi Kivity4346ae32012-02-10 17:00:01 +02002201static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002202{
2203 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002204 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002205
Avi Kivityc19e8802012-02-13 20:25:31 +02002206 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002207 return;
2208 }
2209
Avi Kivityc19e8802012-02-13 20:25:31 +02002210 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002211 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002212 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002213 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002214 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002215 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002216 }
Avi Kivity54688b12012-02-09 17:34:32 +02002217 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002218 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002219 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002220}
2221
Avi Kivityac1970f2012-10-03 16:22:53 +02002222static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +02002223{
Avi Kivityac1970f2012-10-03 16:22:53 +02002224 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002225 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002226}
2227
Avi Kivity5312bd82012-02-12 18:32:55 +02002228static uint16_t phys_section_add(MemoryRegionSection *section)
2229{
2230 if (phys_sections_nb == phys_sections_nb_alloc) {
2231 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2232 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2233 phys_sections_nb_alloc);
2234 }
2235 phys_sections[phys_sections_nb] = *section;
2236 return phys_sections_nb++;
2237}
2238
2239static void phys_sections_clear(void)
2240{
2241 phys_sections_nb = 0;
2242}
2243
Avi Kivityac1970f2012-10-03 16:22:53 +02002244static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02002245{
2246 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02002247 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02002248 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +02002249 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002250 MemoryRegionSection subsection = {
2251 .offset_within_address_space = base,
2252 .size = TARGET_PAGE_SIZE,
2253 };
Avi Kivitya8170e52012-10-23 12:30:10 +02002254 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002255
Avi Kivityf3705d52012-03-08 16:16:34 +02002256 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002257
Avi Kivityf3705d52012-03-08 16:16:34 +02002258 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002259 subpage = subpage_init(base);
2260 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02002261 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +02002262 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002263 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002264 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002265 }
2266 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -04002267 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002268 subpage_register(subpage, start, end, phys_section_add(section));
2269}
2270
2271
Avi Kivityac1970f2012-10-03 16:22:53 +02002272static void register_multipage(AddressSpaceDispatch *d, MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002273{
Avi Kivitya8170e52012-10-23 12:30:10 +02002274 hwaddr start_addr = section->offset_within_address_space;
Avi Kivitydd811242012-01-02 12:17:03 +02002275 ram_addr_t size = section->size;
Avi Kivitya8170e52012-10-23 12:30:10 +02002276 hwaddr addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002277 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002278
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002279 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002280
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002281 addr = start_addr;
Avi Kivityac1970f2012-10-03 16:22:53 +02002282 phys_page_set(d, addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
Avi Kivity29990972012-02-13 20:21:20 +02002283 section_index);
bellard33417e72003-08-10 21:47:01 +00002284}
2285
Avi Kivityac1970f2012-10-03 16:22:53 +02002286static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02002287{
Avi Kivityac1970f2012-10-03 16:22:53 +02002288 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002289 MemoryRegionSection now = *section, remain = *section;
2290
2291 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2292 || (now.size < TARGET_PAGE_SIZE)) {
2293 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2294 - now.offset_within_address_space,
2295 now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02002296 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002297 remain.size -= now.size;
2298 remain.offset_within_address_space += now.size;
2299 remain.offset_within_region += now.size;
2300 }
Tyler Hall69b67642012-07-25 18:45:04 -04002301 while (remain.size >= TARGET_PAGE_SIZE) {
2302 now = remain;
2303 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
2304 now.size = TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +02002305 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04002306 } else {
2307 now.size &= TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +02002308 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04002309 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02002310 remain.size -= now.size;
2311 remain.offset_within_address_space += now.size;
2312 remain.offset_within_region += now.size;
2313 }
2314 now = remain;
2315 if (now.size) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002316 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002317 }
2318}
2319
Sheng Yang62a27442010-01-26 19:21:16 +08002320void qemu_flush_coalesced_mmio_buffer(void)
2321{
2322 if (kvm_enabled())
2323 kvm_flush_coalesced_mmio_buffer();
2324}
2325
Marcelo Tosattic9027602010-03-01 20:25:08 -03002326#if defined(__linux__) && !defined(TARGET_S390X)
2327
2328#include <sys/vfs.h>
2329
2330#define HUGETLBFS_MAGIC 0x958458f6
2331
2332static long gethugepagesize(const char *path)
2333{
2334 struct statfs fs;
2335 int ret;
2336
2337 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002338 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002339 } while (ret != 0 && errno == EINTR);
2340
2341 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002342 perror(path);
2343 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002344 }
2345
2346 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002347 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002348
2349 return fs.f_bsize;
2350}
2351
Alex Williamson04b16652010-07-02 11:13:17 -06002352static void *file_ram_alloc(RAMBlock *block,
2353 ram_addr_t memory,
2354 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002355{
2356 char *filename;
2357 void *area;
2358 int fd;
2359#ifdef MAP_POPULATE
2360 int flags;
2361#endif
2362 unsigned long hpagesize;
2363
2364 hpagesize = gethugepagesize(path);
2365 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002366 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002367 }
2368
2369 if (memory < hpagesize) {
2370 return NULL;
2371 }
2372
2373 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2374 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2375 return NULL;
2376 }
2377
2378 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002379 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002380 }
2381
2382 fd = mkstemp(filename);
2383 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002384 perror("unable to create backing store for hugepages");
2385 free(filename);
2386 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002387 }
2388 unlink(filename);
2389 free(filename);
2390
2391 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2392
2393 /*
2394 * ftruncate is not supported by hugetlbfs in older
2395 * hosts, so don't bother bailing out on errors.
2396 * If anything goes wrong with it under other filesystems,
2397 * mmap will fail.
2398 */
2399 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002400 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002401
2402#ifdef MAP_POPULATE
2403 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2404 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2405 * to sidestep this quirk.
2406 */
2407 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2408 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2409#else
2410 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2411#endif
2412 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002413 perror("file_ram_alloc: can't mmap RAM pages");
2414 close(fd);
2415 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002416 }
Alex Williamson04b16652010-07-02 11:13:17 -06002417 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002418 return area;
2419}
2420#endif
2421
Alex Williamsond17b5282010-06-25 11:08:38 -06002422static ram_addr_t find_ram_offset(ram_addr_t size)
2423{
Alex Williamson04b16652010-07-02 11:13:17 -06002424 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002425 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002426
2427 if (QLIST_EMPTY(&ram_list.blocks))
2428 return 0;
2429
2430 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002431 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002432
2433 end = block->offset + block->length;
2434
2435 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2436 if (next_block->offset >= end) {
2437 next = MIN(next, next_block->offset);
2438 }
2439 }
2440 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002441 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002442 mingap = next - end;
2443 }
2444 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002445
2446 if (offset == RAM_ADDR_MAX) {
2447 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2448 (uint64_t)size);
2449 abort();
2450 }
2451
Alex Williamson04b16652010-07-02 11:13:17 -06002452 return offset;
2453}
2454
Juan Quintela652d7ec2012-07-20 10:37:54 +02002455ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002456{
Alex Williamsond17b5282010-06-25 11:08:38 -06002457 RAMBlock *block;
2458 ram_addr_t last = 0;
2459
2460 QLIST_FOREACH(block, &ram_list.blocks, next)
2461 last = MAX(last, block->offset + block->length);
2462
2463 return last;
2464}
2465
Jason Baronddb97f12012-08-02 15:44:16 -04002466static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2467{
2468 int ret;
2469 QemuOpts *machine_opts;
2470
2471 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2472 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2473 if (machine_opts &&
2474 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
2475 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2476 if (ret) {
2477 perror("qemu_madvise");
2478 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2479 "but dump_guest_core=off specified\n");
2480 }
2481 }
2482}
2483
Avi Kivityc5705a72011-12-20 15:59:12 +02002484void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002485{
2486 RAMBlock *new_block, *block;
2487
Avi Kivityc5705a72011-12-20 15:59:12 +02002488 new_block = NULL;
2489 QLIST_FOREACH(block, &ram_list.blocks, next) {
2490 if (block->offset == addr) {
2491 new_block = block;
2492 break;
2493 }
2494 }
2495 assert(new_block);
2496 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002497
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002498 if (dev) {
2499 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002500 if (id) {
2501 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002502 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002503 }
2504 }
2505 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2506
2507 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002508 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002509 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2510 new_block->idstr);
2511 abort();
2512 }
2513 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002514}
2515
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002516static int memory_try_enable_merging(void *addr, size_t len)
2517{
2518 QemuOpts *opts;
2519
2520 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2521 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
2522 /* disabled by the user */
2523 return 0;
2524 }
2525
2526 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2527}
2528
Avi Kivityc5705a72011-12-20 15:59:12 +02002529ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2530 MemoryRegion *mr)
2531{
2532 RAMBlock *new_block;
2533
2534 size = TARGET_PAGE_ALIGN(size);
2535 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002536
Avi Kivity7c637362011-12-21 13:09:49 +02002537 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002538 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002539 if (host) {
2540 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002541 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002542 } else {
2543 if (mem_path) {
2544#if defined (__linux__) && !defined(TARGET_S390X)
2545 new_block->host = file_ram_alloc(new_block, size, mem_path);
2546 if (!new_block->host) {
2547 new_block->host = qemu_vmalloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002548 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002549 }
2550#else
2551 fprintf(stderr, "-mem-path option unsupported\n");
2552 exit(1);
2553#endif
2554 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02002555 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002556 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00002557 } else if (kvm_enabled()) {
2558 /* some s390/kvm configurations have special constraints */
2559 new_block->host = kvm_vmalloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01002560 } else {
2561 new_block->host = qemu_vmalloc(size);
2562 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002563 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002564 }
2565 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002566 new_block->length = size;
2567
2568 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2569
Anthony Liguori7267c092011-08-20 22:09:37 -05002570 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002571 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04002572 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2573 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02002574 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002575
Jason Baronddb97f12012-08-02 15:44:16 -04002576 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03002577 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04002578
Cam Macdonell84b89d72010-07-26 18:10:57 -06002579 if (kvm_enabled())
2580 kvm_setup_guest_memory(new_block->host, size);
2581
2582 return new_block->offset;
2583}
2584
Avi Kivityc5705a72011-12-20 15:59:12 +02002585ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002586{
Avi Kivityc5705a72011-12-20 15:59:12 +02002587 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002588}
bellarde9a1ab12007-02-08 23:08:38 +00002589
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002590void qemu_ram_free_from_ptr(ram_addr_t addr)
2591{
2592 RAMBlock *block;
2593
2594 QLIST_FOREACH(block, &ram_list.blocks, next) {
2595 if (addr == block->offset) {
2596 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002597 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002598 return;
2599 }
2600 }
2601}
2602
Anthony Liguoric227f092009-10-01 16:12:16 -05002603void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002604{
Alex Williamson04b16652010-07-02 11:13:17 -06002605 RAMBlock *block;
2606
2607 QLIST_FOREACH(block, &ram_list.blocks, next) {
2608 if (addr == block->offset) {
2609 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002610 if (block->flags & RAM_PREALLOC_MASK) {
2611 ;
2612 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002613#if defined (__linux__) && !defined(TARGET_S390X)
2614 if (block->fd) {
2615 munmap(block->host, block->length);
2616 close(block->fd);
2617 } else {
2618 qemu_vfree(block->host);
2619 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002620#else
2621 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002622#endif
2623 } else {
2624#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2625 munmap(block->host, block->length);
2626#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002627 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002628 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01002629 } else {
2630 qemu_vfree(block->host);
2631 }
Alex Williamson04b16652010-07-02 11:13:17 -06002632#endif
2633 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002634 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06002635 return;
2636 }
2637 }
2638
bellarde9a1ab12007-02-08 23:08:38 +00002639}
2640
Huang Yingcd19cfa2011-03-02 08:56:19 +01002641#ifndef _WIN32
2642void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2643{
2644 RAMBlock *block;
2645 ram_addr_t offset;
2646 int flags;
2647 void *area, *vaddr;
2648
2649 QLIST_FOREACH(block, &ram_list.blocks, next) {
2650 offset = addr - block->offset;
2651 if (offset < block->length) {
2652 vaddr = block->host + offset;
2653 if (block->flags & RAM_PREALLOC_MASK) {
2654 ;
2655 } else {
2656 flags = MAP_FIXED;
2657 munmap(vaddr, length);
2658 if (mem_path) {
2659#if defined(__linux__) && !defined(TARGET_S390X)
2660 if (block->fd) {
2661#ifdef MAP_POPULATE
2662 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
2663 MAP_PRIVATE;
2664#else
2665 flags |= MAP_PRIVATE;
2666#endif
2667 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2668 flags, block->fd, offset);
2669 } else {
2670 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2671 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2672 flags, -1, 0);
2673 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002674#else
2675 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002676#endif
2677 } else {
2678#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2679 flags |= MAP_SHARED | MAP_ANONYMOUS;
2680 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
2681 flags, -1, 0);
2682#else
2683 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2684 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2685 flags, -1, 0);
2686#endif
2687 }
2688 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002689 fprintf(stderr, "Could not remap addr: "
2690 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002691 length, addr);
2692 exit(1);
2693 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002694 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002695 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002696 }
2697 return;
2698 }
2699 }
2700}
2701#endif /* !_WIN32 */
2702
pbrookdc828ca2009-04-09 22:21:07 +00002703/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002704 With the exception of the softmmu code in this file, this should
2705 only be used for local memory (e.g. video ram) that the device owns,
2706 and knows it isn't going to access beyond the end of the block.
2707
2708 It should not be used for general purpose DMA.
2709 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2710 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002711void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002712{
pbrook94a6b542009-04-11 17:15:54 +00002713 RAMBlock *block;
2714
Alex Williamsonf471a172010-06-11 11:11:42 -06002715 QLIST_FOREACH(block, &ram_list.blocks, next) {
2716 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05002717 /* Move this entry to to start of the list. */
2718 if (block != QLIST_FIRST(&ram_list.blocks)) {
2719 QLIST_REMOVE(block, next);
2720 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2721 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002722 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002723 /* We need to check if the requested address is in the RAM
2724 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002725 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002726 */
2727 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002728 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002729 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002730 block->host =
2731 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002732 }
2733 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002734 return block->host + (addr - block->offset);
2735 }
pbrook94a6b542009-04-11 17:15:54 +00002736 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002737
2738 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2739 abort();
2740
2741 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002742}
2743
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002744/* Return a host pointer to ram allocated with qemu_ram_alloc.
2745 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2746 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002747static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002748{
2749 RAMBlock *block;
2750
2751 QLIST_FOREACH(block, &ram_list.blocks, next) {
2752 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02002753 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002754 /* We need to check if the requested address is in the RAM
2755 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002756 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002757 */
2758 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002759 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002760 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002761 block->host =
2762 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002763 }
2764 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002765 return block->host + (addr - block->offset);
2766 }
2767 }
2768
2769 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2770 abort();
2771
2772 return NULL;
2773}
2774
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002775/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
2776 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002777static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002778{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002779 if (*size == 0) {
2780 return NULL;
2781 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002782 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002783 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02002784 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002785 RAMBlock *block;
2786
2787 QLIST_FOREACH(block, &ram_list.blocks, next) {
2788 if (addr - block->offset < block->length) {
2789 if (addr - block->offset + *size > block->length)
2790 *size = block->length - addr + block->offset;
2791 return block->host + (addr - block->offset);
2792 }
2793 }
2794
2795 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2796 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002797 }
2798}
2799
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002800void qemu_put_ram_ptr(void *addr)
2801{
2802 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002803}
2804
Marcelo Tosattie8902612010-10-11 15:31:19 -03002805int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002806{
pbrook94a6b542009-04-11 17:15:54 +00002807 RAMBlock *block;
2808 uint8_t *host = ptr;
2809
Jan Kiszka868bb332011-06-21 22:59:09 +02002810 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002811 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002812 return 0;
2813 }
2814
Alex Williamsonf471a172010-06-11 11:11:42 -06002815 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002816 /* This case append when the block is not mapped. */
2817 if (block->host == NULL) {
2818 continue;
2819 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002820 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002821 *ram_addr = block->offset + (host - block->host);
2822 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002823 }
pbrook94a6b542009-04-11 17:15:54 +00002824 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002825
Marcelo Tosattie8902612010-10-11 15:31:19 -03002826 return -1;
2827}
Alex Williamsonf471a172010-06-11 11:11:42 -06002828
Marcelo Tosattie8902612010-10-11 15:31:19 -03002829/* Some of the softmmu routines need to translate from a host pointer
2830 (typically a TLB entry) back to a ram offset. */
2831ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2832{
2833 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002834
Marcelo Tosattie8902612010-10-11 15:31:19 -03002835 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2836 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2837 abort();
2838 }
2839 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002840}
2841
Avi Kivitya8170e52012-10-23 12:30:10 +02002842static uint64_t unassigned_mem_read(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002843 unsigned size)
bellard33417e72003-08-10 21:47:01 +00002844{
pbrook67d3b952006-12-18 05:03:52 +00002845#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002846 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002847#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002848#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002849 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002850#endif
2851 return 0;
2852}
2853
Avi Kivitya8170e52012-10-23 12:30:10 +02002854static void unassigned_mem_write(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002855 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00002856{
2857#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002858 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00002859#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002860#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002861 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002862#endif
2863}
2864
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002865static const MemoryRegionOps unassigned_mem_ops = {
2866 .read = unassigned_mem_read,
2867 .write = unassigned_mem_write,
2868 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002869};
2870
Avi Kivitya8170e52012-10-23 12:30:10 +02002871static uint64_t error_mem_read(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002872 unsigned size)
2873{
2874 abort();
2875}
2876
Avi Kivitya8170e52012-10-23 12:30:10 +02002877static void error_mem_write(void *opaque, hwaddr addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002878 uint64_t value, unsigned size)
2879{
2880 abort();
2881}
2882
2883static const MemoryRegionOps error_mem_ops = {
2884 .read = error_mem_read,
2885 .write = error_mem_write,
2886 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002887};
2888
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002889static const MemoryRegionOps rom_mem_ops = {
2890 .read = error_mem_read,
2891 .write = unassigned_mem_write,
2892 .endianness = DEVICE_NATIVE_ENDIAN,
2893};
2894
Avi Kivitya8170e52012-10-23 12:30:10 +02002895static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002896 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002897{
bellard3a7d9292005-08-21 09:26:42 +00002898 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002899 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002900 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2901#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002902 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002903 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002904#endif
2905 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002906 switch (size) {
2907 case 1:
2908 stb_p(qemu_get_ram_ptr(ram_addr), val);
2909 break;
2910 case 2:
2911 stw_p(qemu_get_ram_ptr(ram_addr), val);
2912 break;
2913 case 4:
2914 stl_p(qemu_get_ram_ptr(ram_addr), val);
2915 break;
2916 default:
2917 abort();
2918 }
bellardf23db162005-08-21 19:12:28 +00002919 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002920 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002921 /* we remove the notdirty callback only if the code has been
2922 flushed */
2923 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002924 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002925}
2926
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002927static const MemoryRegionOps notdirty_mem_ops = {
2928 .read = error_mem_read,
2929 .write = notdirty_mem_write,
2930 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002931};
2932
pbrook0f459d12008-06-09 00:20:13 +00002933/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002934static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002935{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002936 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002937 target_ulong pc, cs_base;
2938 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002939 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002940 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002941 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002942
aliguori06d55cc2008-11-18 20:24:06 +00002943 if (env->watchpoint_hit) {
2944 /* We re-entered the check after replacing the TB. Now raise
2945 * the debug interrupt so that is will trigger after the
2946 * current instruction. */
2947 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2948 return;
2949 }
pbrook2e70f6e2008-06-29 01:03:05 +00002950 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002951 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002952 if ((vaddr == (wp->vaddr & len_mask) ||
2953 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002954 wp->flags |= BP_WATCHPOINT_HIT;
2955 if (!env->watchpoint_hit) {
2956 env->watchpoint_hit = wp;
2957 tb = tb_find_pc(env->mem_io_pc);
2958 if (!tb) {
2959 cpu_abort(env, "check_watchpoint: could not find TB for "
2960 "pc=%p", (void *)env->mem_io_pc);
2961 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00002962 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00002963 tb_phys_invalidate(tb, -1);
2964 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2965 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04002966 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00002967 } else {
2968 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2969 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04002970 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002971 }
aliguori06d55cc2008-11-18 20:24:06 +00002972 }
aliguori6e140f22008-11-18 20:37:55 +00002973 } else {
2974 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002975 }
2976 }
2977}
2978
pbrook6658ffb2007-03-16 23:58:11 +00002979/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2980 so these check for a hit then pass through to the normal out-of-line
2981 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002982static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002983 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002984{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002985 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
2986 switch (size) {
2987 case 1: return ldub_phys(addr);
2988 case 2: return lduw_phys(addr);
2989 case 4: return ldl_phys(addr);
2990 default: abort();
2991 }
pbrook6658ffb2007-03-16 23:58:11 +00002992}
2993
Avi Kivitya8170e52012-10-23 12:30:10 +02002994static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002995 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002996{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002997 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
2998 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002999 case 1:
3000 stb_phys(addr, val);
3001 break;
3002 case 2:
3003 stw_phys(addr, val);
3004 break;
3005 case 4:
3006 stl_phys(addr, val);
3007 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003008 default: abort();
3009 }
pbrook6658ffb2007-03-16 23:58:11 +00003010}
3011
Avi Kivity1ec9b902012-01-02 12:47:48 +02003012static const MemoryRegionOps watch_mem_ops = {
3013 .read = watch_mem_read,
3014 .write = watch_mem_write,
3015 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003016};
pbrook6658ffb2007-03-16 23:58:11 +00003017
Avi Kivitya8170e52012-10-23 12:30:10 +02003018static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02003019 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003020{
Avi Kivity70c68e42012-01-02 12:32:48 +02003021 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003022 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003023 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003024#if defined(DEBUG_SUBPAGE)
3025 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3026 mmio, len, addr, idx);
3027#endif
blueswir1db7b5422007-05-26 17:36:03 +00003028
Avi Kivity5312bd82012-02-12 18:32:55 +02003029 section = &phys_sections[mmio->sub_section[idx]];
3030 addr += mmio->base;
3031 addr -= section->offset_within_address_space;
3032 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003033 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003034}
3035
Avi Kivitya8170e52012-10-23 12:30:10 +02003036static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02003037 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003038{
Avi Kivity70c68e42012-01-02 12:32:48 +02003039 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003040 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003041 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003042#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003043 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3044 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003045 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003046#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003047
Avi Kivity5312bd82012-02-12 18:32:55 +02003048 section = &phys_sections[mmio->sub_section[idx]];
3049 addr += mmio->base;
3050 addr -= section->offset_within_address_space;
3051 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003052 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003053}
3054
Avi Kivity70c68e42012-01-02 12:32:48 +02003055static const MemoryRegionOps subpage_ops = {
3056 .read = subpage_read,
3057 .write = subpage_write,
3058 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003059};
3060
Avi Kivitya8170e52012-10-23 12:30:10 +02003061static uint64_t subpage_ram_read(void *opaque, hwaddr addr,
Avi Kivityde712f92012-01-02 12:41:07 +02003062 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003063{
3064 ram_addr_t raddr = addr;
3065 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003066 switch (size) {
3067 case 1: return ldub_p(ptr);
3068 case 2: return lduw_p(ptr);
3069 case 4: return ldl_p(ptr);
3070 default: abort();
3071 }
Andreas Färber56384e82011-11-30 16:26:21 +01003072}
3073
Avi Kivitya8170e52012-10-23 12:30:10 +02003074static void subpage_ram_write(void *opaque, hwaddr addr,
Avi Kivityde712f92012-01-02 12:41:07 +02003075 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003076{
3077 ram_addr_t raddr = addr;
3078 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003079 switch (size) {
3080 case 1: return stb_p(ptr, value);
3081 case 2: return stw_p(ptr, value);
3082 case 4: return stl_p(ptr, value);
3083 default: abort();
3084 }
Andreas Färber56384e82011-11-30 16:26:21 +01003085}
3086
Avi Kivityde712f92012-01-02 12:41:07 +02003087static const MemoryRegionOps subpage_ram_ops = {
3088 .read = subpage_ram_read,
3089 .write = subpage_ram_write,
3090 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003091};
3092
Anthony Liguoric227f092009-10-01 16:12:16 -05003093static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003094 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003095{
3096 int idx, eidx;
3097
3098 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3099 return -1;
3100 idx = SUBPAGE_IDX(start);
3101 eidx = SUBPAGE_IDX(end);
3102#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003103 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003104 mmio, start, end, idx, eidx, memory);
3105#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003106 if (memory_region_is_ram(phys_sections[section].mr)) {
3107 MemoryRegionSection new_section = phys_sections[section];
3108 new_section.mr = &io_mem_subpage_ram;
3109 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003110 }
blueswir1db7b5422007-05-26 17:36:03 +00003111 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003112 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003113 }
3114
3115 return 0;
3116}
3117
Avi Kivitya8170e52012-10-23 12:30:10 +02003118static subpage_t *subpage_init(hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003119{
Anthony Liguoric227f092009-10-01 16:12:16 -05003120 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003121
Anthony Liguori7267c092011-08-20 22:09:37 -05003122 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003123
3124 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003125 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3126 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003127 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003128#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003129 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3130 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003131#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003132 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003133
3134 return mmio;
3135}
3136
Avi Kivity5312bd82012-02-12 18:32:55 +02003137static uint16_t dummy_section(MemoryRegion *mr)
3138{
3139 MemoryRegionSection section = {
3140 .mr = mr,
3141 .offset_within_address_space = 0,
3142 .offset_within_region = 0,
3143 .size = UINT64_MAX,
3144 };
3145
3146 return phys_section_add(&section);
3147}
3148
Avi Kivitya8170e52012-10-23 12:30:10 +02003149MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02003150{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003151 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003152}
3153
Avi Kivitye9179ce2009-06-14 11:38:52 +03003154static void io_mem_init(void)
3155{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003156 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003157 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3158 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3159 "unassigned", UINT64_MAX);
3160 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3161 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003162 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3163 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003164 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3165 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003166}
3167
Avi Kivityac1970f2012-10-03 16:22:53 +02003168static void mem_begin(MemoryListener *listener)
3169{
3170 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
3171
3172 destroy_all_mappings(d);
3173 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
3174}
3175
Avi Kivity50c1e142012-02-08 21:36:02 +02003176static void core_begin(MemoryListener *listener)
3177{
Avi Kivity5312bd82012-02-12 18:32:55 +02003178 phys_sections_clear();
3179 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003180 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3181 phys_section_rom = dummy_section(&io_mem_rom);
3182 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003183}
3184
Avi Kivity1d711482012-10-02 18:54:45 +02003185static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003186{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003187 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003188
3189 /* since each CPU stores ram addresses in its TLB cache, we must
3190 reset the modified entries */
3191 /* XXX: slow ! */
3192 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3193 tlb_flush(env, 1);
3194 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003195}
3196
Avi Kivity93632742012-02-08 16:54:16 +02003197static void core_log_global_start(MemoryListener *listener)
3198{
3199 cpu_physical_memory_set_dirty_tracking(1);
3200}
3201
3202static void core_log_global_stop(MemoryListener *listener)
3203{
3204 cpu_physical_memory_set_dirty_tracking(0);
3205}
3206
Avi Kivity4855d412012-02-08 21:16:05 +02003207static void io_region_add(MemoryListener *listener,
3208 MemoryRegionSection *section)
3209{
Avi Kivitya2d33522012-03-05 17:40:12 +02003210 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3211
3212 mrio->mr = section->mr;
3213 mrio->offset = section->offset_within_region;
3214 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003215 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003216 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003217}
3218
3219static void io_region_del(MemoryListener *listener,
3220 MemoryRegionSection *section)
3221{
3222 isa_unassign_ioport(section->offset_within_address_space, section->size);
3223}
3224
Avi Kivity93632742012-02-08 16:54:16 +02003225static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003226 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02003227 .log_global_start = core_log_global_start,
3228 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02003229 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02003230};
3231
Avi Kivity4855d412012-02-08 21:16:05 +02003232static MemoryListener io_memory_listener = {
3233 .region_add = io_region_add,
3234 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02003235 .priority = 0,
3236};
3237
Avi Kivity1d711482012-10-02 18:54:45 +02003238static MemoryListener tcg_memory_listener = {
3239 .commit = tcg_commit,
3240};
3241
Avi Kivityac1970f2012-10-03 16:22:53 +02003242void address_space_init_dispatch(AddressSpace *as)
3243{
3244 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
3245
3246 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
3247 d->listener = (MemoryListener) {
3248 .begin = mem_begin,
3249 .region_add = mem_add,
3250 .region_nop = mem_add,
3251 .priority = 0,
3252 };
3253 as->dispatch = d;
3254 memory_listener_register(&d->listener, as);
3255}
3256
Avi Kivity83f3c252012-10-07 12:59:55 +02003257void address_space_destroy_dispatch(AddressSpace *as)
3258{
3259 AddressSpaceDispatch *d = as->dispatch;
3260
3261 memory_listener_unregister(&d->listener);
3262 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
3263 g_free(d);
3264 as->dispatch = NULL;
3265}
3266
Avi Kivity62152b82011-07-26 14:26:14 +03003267static void memory_map_init(void)
3268{
Anthony Liguori7267c092011-08-20 22:09:37 -05003269 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003270 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003271 address_space_init(&address_space_memory, system_memory);
3272 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03003273
Anthony Liguori7267c092011-08-20 22:09:37 -05003274 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003275 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003276 address_space_init(&address_space_io, system_io);
3277 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02003278
Avi Kivityf6790af2012-10-02 20:13:51 +02003279 memory_listener_register(&core_memory_listener, &address_space_memory);
3280 memory_listener_register(&io_memory_listener, &address_space_io);
3281 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03003282}
3283
3284MemoryRegion *get_system_memory(void)
3285{
3286 return system_memory;
3287}
3288
Avi Kivity309cb472011-08-08 16:09:03 +03003289MemoryRegion *get_system_io(void)
3290{
3291 return system_io;
3292}
3293
pbrooke2eef172008-06-08 01:09:01 +00003294#endif /* !defined(CONFIG_USER_ONLY) */
3295
bellard13eb76e2004-01-24 15:23:36 +00003296/* physical memory access (slow version, mainly for debug) */
3297#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003298int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003299 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003300{
3301 int l, flags;
3302 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003303 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003304
3305 while (len > 0) {
3306 page = addr & TARGET_PAGE_MASK;
3307 l = (page + TARGET_PAGE_SIZE) - addr;
3308 if (l > len)
3309 l = len;
3310 flags = page_get_flags(page);
3311 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003312 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003313 if (is_write) {
3314 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003315 return -1;
bellard579a97f2007-11-11 14:26:47 +00003316 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003317 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003318 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003319 memcpy(p, buf, l);
3320 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003321 } else {
3322 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003323 return -1;
bellard579a97f2007-11-11 14:26:47 +00003324 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003325 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003326 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003327 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003328 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003329 }
3330 len -= l;
3331 buf += l;
3332 addr += l;
3333 }
Paul Brooka68fe892010-03-01 00:08:59 +00003334 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003335}
bellard8df1cd02005-01-28 22:37:22 +00003336
bellard13eb76e2004-01-24 15:23:36 +00003337#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003338
Avi Kivitya8170e52012-10-23 12:30:10 +02003339static void invalidate_and_set_dirty(hwaddr addr,
3340 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003341{
3342 if (!cpu_physical_memory_is_dirty(addr)) {
3343 /* invalidate code */
3344 tb_invalidate_phys_page_range(addr, addr + length, 0);
3345 /* set dirty bit */
3346 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
3347 }
Anthony PERARDe2269392012-10-03 13:49:22 +00003348 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003349}
3350
Avi Kivitya8170e52012-10-23 12:30:10 +02003351void address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003352 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00003353{
Avi Kivityac1970f2012-10-03 16:22:53 +02003354 AddressSpaceDispatch *d = as->dispatch;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003355 int l;
bellard13eb76e2004-01-24 15:23:36 +00003356 uint8_t *ptr;
3357 uint32_t val;
Avi Kivitya8170e52012-10-23 12:30:10 +02003358 hwaddr page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003359 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003360
bellard13eb76e2004-01-24 15:23:36 +00003361 while (len > 0) {
3362 page = addr & TARGET_PAGE_MASK;
3363 l = (page + TARGET_PAGE_SIZE) - addr;
3364 if (l > len)
3365 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003366 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003367
bellard13eb76e2004-01-24 15:23:36 +00003368 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003369 if (!memory_region_is_ram(section->mr)) {
Avi Kivitya8170e52012-10-23 12:30:10 +02003370 hwaddr addr1;
Blue Swirlcc5bea62012-04-14 14:56:48 +00003371 addr1 = memory_region_section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003372 /* XXX: could force cpu_single_env to NULL to avoid
3373 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003374 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003375 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003376 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003377 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003378 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003379 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003380 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003381 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003382 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003383 l = 2;
3384 } else {
bellard1c213d12005-09-03 10:49:04 +00003385 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003386 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003387 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003388 l = 1;
3389 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003390 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003391 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003392 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003393 + memory_region_section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003394 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003395 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003396 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003397 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003398 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003399 }
3400 } else {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003401 if (!(memory_region_is_ram(section->mr) ||
3402 memory_region_is_romd(section->mr))) {
Avi Kivitya8170e52012-10-23 12:30:10 +02003403 hwaddr addr1;
bellard13eb76e2004-01-24 15:23:36 +00003404 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003405 addr1 = memory_region_section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003406 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003407 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003408 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003409 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003410 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003411 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003412 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003413 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003414 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003415 l = 2;
3416 } else {
bellard1c213d12005-09-03 10:49:04 +00003417 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003418 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003419 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003420 l = 1;
3421 }
3422 } else {
3423 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003424 ptr = qemu_get_ram_ptr(section->mr->ram_addr
Blue Swirlcc5bea62012-04-14 14:56:48 +00003425 + memory_region_section_addr(section,
3426 addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003427 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003428 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003429 }
3430 }
3431 len -= l;
3432 buf += l;
3433 addr += l;
3434 }
3435}
bellard8df1cd02005-01-28 22:37:22 +00003436
Avi Kivitya8170e52012-10-23 12:30:10 +02003437void address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02003438 const uint8_t *buf, int len)
3439{
3440 address_space_rw(as, addr, (uint8_t *)buf, len, true);
3441}
3442
3443/**
3444 * address_space_read: read from an address space.
3445 *
3446 * @as: #AddressSpace to be accessed
3447 * @addr: address within that address space
3448 * @buf: buffer with the data transferred
3449 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003450void address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003451{
3452 address_space_rw(as, addr, buf, len, false);
3453}
3454
3455
Avi Kivitya8170e52012-10-23 12:30:10 +02003456void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003457 int len, int is_write)
3458{
3459 return address_space_rw(&address_space_memory, addr, buf, len, is_write);
3460}
3461
bellardd0ecd2a2006-04-23 17:14:48 +00003462/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02003463void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003464 const uint8_t *buf, int len)
3465{
Avi Kivityac1970f2012-10-03 16:22:53 +02003466 AddressSpaceDispatch *d = address_space_memory.dispatch;
bellardd0ecd2a2006-04-23 17:14:48 +00003467 int l;
3468 uint8_t *ptr;
Avi Kivitya8170e52012-10-23 12:30:10 +02003469 hwaddr page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003470 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003471
bellardd0ecd2a2006-04-23 17:14:48 +00003472 while (len > 0) {
3473 page = addr & TARGET_PAGE_MASK;
3474 l = (page + TARGET_PAGE_SIZE) - addr;
3475 if (l > len)
3476 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003477 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003478
Blue Swirlcc5bea62012-04-14 14:56:48 +00003479 if (!(memory_region_is_ram(section->mr) ||
3480 memory_region_is_romd(section->mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00003481 /* do nothing */
3482 } else {
3483 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003484 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003485 + memory_region_section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003486 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003487 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003488 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003489 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003490 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003491 }
3492 len -= l;
3493 buf += l;
3494 addr += l;
3495 }
3496}
3497
aliguori6d16c2f2009-01-22 16:59:11 +00003498typedef struct {
3499 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003500 hwaddr addr;
3501 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00003502} BounceBuffer;
3503
3504static BounceBuffer bounce;
3505
aliguoriba223c22009-01-22 16:59:16 +00003506typedef struct MapClient {
3507 void *opaque;
3508 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003509 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003510} MapClient;
3511
Blue Swirl72cf2d42009-09-12 07:36:22 +00003512static QLIST_HEAD(map_client_list, MapClient) map_client_list
3513 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003514
3515void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3516{
Anthony Liguori7267c092011-08-20 22:09:37 -05003517 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003518
3519 client->opaque = opaque;
3520 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003521 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003522 return client;
3523}
3524
Blue Swirl8b9c99d2012-10-28 11:04:51 +00003525static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00003526{
3527 MapClient *client = (MapClient *)_client;
3528
Blue Swirl72cf2d42009-09-12 07:36:22 +00003529 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003530 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003531}
3532
3533static void cpu_notify_map_clients(void)
3534{
3535 MapClient *client;
3536
Blue Swirl72cf2d42009-09-12 07:36:22 +00003537 while (!QLIST_EMPTY(&map_client_list)) {
3538 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003539 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003540 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003541 }
3542}
3543
aliguori6d16c2f2009-01-22 16:59:11 +00003544/* Map a physical memory region into a host virtual address.
3545 * May map a subset of the requested range, given by and returned in *plen.
3546 * May return NULL if resources needed to perform the mapping are exhausted.
3547 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003548 * Use cpu_register_map_client() to know when retrying the map operation is
3549 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003550 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003551void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003552 hwaddr addr,
3553 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003554 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00003555{
Avi Kivityac1970f2012-10-03 16:22:53 +02003556 AddressSpaceDispatch *d = as->dispatch;
Avi Kivitya8170e52012-10-23 12:30:10 +02003557 hwaddr len = *plen;
3558 hwaddr todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003559 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003560 hwaddr page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003561 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003562 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003563 ram_addr_t rlen;
3564 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003565
3566 while (len > 0) {
3567 page = addr & TARGET_PAGE_MASK;
3568 l = (page + TARGET_PAGE_SIZE) - addr;
3569 if (l > len)
3570 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003571 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003572
Avi Kivityf3705d52012-03-08 16:16:34 +02003573 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003574 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003575 break;
3576 }
3577 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3578 bounce.addr = addr;
3579 bounce.len = l;
3580 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02003581 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003582 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003583
3584 *plen = l;
3585 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003586 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003587 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003588 raddr = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003589 + memory_region_section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003590 }
aliguori6d16c2f2009-01-22 16:59:11 +00003591
3592 len -= l;
3593 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003594 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00003595 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003596 rlen = todo;
3597 ret = qemu_ram_ptr_length(raddr, &rlen);
3598 *plen = rlen;
3599 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003600}
3601
Avi Kivityac1970f2012-10-03 16:22:53 +02003602/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003603 * Will also mark the memory as dirty if is_write == 1. access_len gives
3604 * the amount of memory that was actually read or written by the caller.
3605 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003606void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3607 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003608{
3609 if (buffer != bounce.buffer) {
3610 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003611 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003612 while (access_len) {
3613 unsigned l;
3614 l = TARGET_PAGE_SIZE;
3615 if (l > access_len)
3616 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003617 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003618 addr1 += l;
3619 access_len -= l;
3620 }
3621 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003622 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003623 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003624 }
aliguori6d16c2f2009-01-22 16:59:11 +00003625 return;
3626 }
3627 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02003628 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003629 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003630 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003631 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003632 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003633}
bellardd0ecd2a2006-04-23 17:14:48 +00003634
Avi Kivitya8170e52012-10-23 12:30:10 +02003635void *cpu_physical_memory_map(hwaddr addr,
3636 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003637 int is_write)
3638{
3639 return address_space_map(&address_space_memory, addr, plen, is_write);
3640}
3641
Avi Kivitya8170e52012-10-23 12:30:10 +02003642void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3643 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003644{
3645 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3646}
3647
bellard8df1cd02005-01-28 22:37:22 +00003648/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003649static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003650 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003651{
bellard8df1cd02005-01-28 22:37:22 +00003652 uint8_t *ptr;
3653 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003654 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003655
Avi Kivityac1970f2012-10-03 16:22:53 +02003656 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003657
Blue Swirlcc5bea62012-04-14 14:56:48 +00003658 if (!(memory_region_is_ram(section->mr) ||
3659 memory_region_is_romd(section->mr))) {
bellard8df1cd02005-01-28 22:37:22 +00003660 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003661 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003662 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003663#if defined(TARGET_WORDS_BIGENDIAN)
3664 if (endian == DEVICE_LITTLE_ENDIAN) {
3665 val = bswap32(val);
3666 }
3667#else
3668 if (endian == DEVICE_BIG_ENDIAN) {
3669 val = bswap32(val);
3670 }
3671#endif
bellard8df1cd02005-01-28 22:37:22 +00003672 } else {
3673 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003674 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003675 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003676 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003677 switch (endian) {
3678 case DEVICE_LITTLE_ENDIAN:
3679 val = ldl_le_p(ptr);
3680 break;
3681 case DEVICE_BIG_ENDIAN:
3682 val = ldl_be_p(ptr);
3683 break;
3684 default:
3685 val = ldl_p(ptr);
3686 break;
3687 }
bellard8df1cd02005-01-28 22:37:22 +00003688 }
3689 return val;
3690}
3691
Avi Kivitya8170e52012-10-23 12:30:10 +02003692uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003693{
3694 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3695}
3696
Avi Kivitya8170e52012-10-23 12:30:10 +02003697uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003698{
3699 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3700}
3701
Avi Kivitya8170e52012-10-23 12:30:10 +02003702uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003703{
3704 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
3705}
3706
bellard84b7b8e2005-11-28 21:19:04 +00003707/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003708static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003709 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003710{
bellard84b7b8e2005-11-28 21:19:04 +00003711 uint8_t *ptr;
3712 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003713 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00003714
Avi Kivityac1970f2012-10-03 16:22:53 +02003715 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003716
Blue Swirlcc5bea62012-04-14 14:56:48 +00003717 if (!(memory_region_is_ram(section->mr) ||
3718 memory_region_is_romd(section->mr))) {
bellard84b7b8e2005-11-28 21:19:04 +00003719 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003720 addr = memory_region_section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003721
3722 /* XXX This is broken when device endian != cpu endian.
3723 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00003724#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003725 val = io_mem_read(section->mr, addr, 4) << 32;
3726 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00003727#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003728 val = io_mem_read(section->mr, addr, 4);
3729 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00003730#endif
3731 } else {
3732 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003733 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003734 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003735 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003736 switch (endian) {
3737 case DEVICE_LITTLE_ENDIAN:
3738 val = ldq_le_p(ptr);
3739 break;
3740 case DEVICE_BIG_ENDIAN:
3741 val = ldq_be_p(ptr);
3742 break;
3743 default:
3744 val = ldq_p(ptr);
3745 break;
3746 }
bellard84b7b8e2005-11-28 21:19:04 +00003747 }
3748 return val;
3749}
3750
Avi Kivitya8170e52012-10-23 12:30:10 +02003751uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003752{
3753 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3754}
3755
Avi Kivitya8170e52012-10-23 12:30:10 +02003756uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003757{
3758 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3759}
3760
Avi Kivitya8170e52012-10-23 12:30:10 +02003761uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003762{
3763 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
3764}
3765
bellardaab33092005-10-30 20:48:42 +00003766/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02003767uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00003768{
3769 uint8_t val;
3770 cpu_physical_memory_read(addr, &val, 1);
3771 return val;
3772}
3773
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003774/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003775static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003776 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003777{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003778 uint8_t *ptr;
3779 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003780 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003781
Avi Kivityac1970f2012-10-03 16:22:53 +02003782 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003783
Blue Swirlcc5bea62012-04-14 14:56:48 +00003784 if (!(memory_region_is_ram(section->mr) ||
3785 memory_region_is_romd(section->mr))) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003786 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003787 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003788 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003789#if defined(TARGET_WORDS_BIGENDIAN)
3790 if (endian == DEVICE_LITTLE_ENDIAN) {
3791 val = bswap16(val);
3792 }
3793#else
3794 if (endian == DEVICE_BIG_ENDIAN) {
3795 val = bswap16(val);
3796 }
3797#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003798 } else {
3799 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003800 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003801 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003802 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003803 switch (endian) {
3804 case DEVICE_LITTLE_ENDIAN:
3805 val = lduw_le_p(ptr);
3806 break;
3807 case DEVICE_BIG_ENDIAN:
3808 val = lduw_be_p(ptr);
3809 break;
3810 default:
3811 val = lduw_p(ptr);
3812 break;
3813 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003814 }
3815 return val;
bellardaab33092005-10-30 20:48:42 +00003816}
3817
Avi Kivitya8170e52012-10-23 12:30:10 +02003818uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003819{
3820 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3821}
3822
Avi Kivitya8170e52012-10-23 12:30:10 +02003823uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003824{
3825 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3826}
3827
Avi Kivitya8170e52012-10-23 12:30:10 +02003828uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003829{
3830 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
3831}
3832
bellard8df1cd02005-01-28 22:37:22 +00003833/* warning: addr must be aligned. The ram page is not masked as dirty
3834 and the code inside is not invalidated. It is useful if the dirty
3835 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02003836void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003837{
bellard8df1cd02005-01-28 22:37:22 +00003838 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003839 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003840
Avi Kivityac1970f2012-10-03 16:22:53 +02003841 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003842
Avi Kivityf3705d52012-03-08 16:16:34 +02003843 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003844 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003845 if (memory_region_is_ram(section->mr)) {
3846 section = &phys_sections[phys_section_rom];
3847 }
3848 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003849 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003850 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003851 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003852 + memory_region_section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00003853 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003854 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003855
3856 if (unlikely(in_migration)) {
3857 if (!cpu_physical_memory_is_dirty(addr1)) {
3858 /* invalidate code */
3859 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3860 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003861 cpu_physical_memory_set_dirty_flags(
3862 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003863 }
3864 }
bellard8df1cd02005-01-28 22:37:22 +00003865 }
3866}
3867
Avi Kivitya8170e52012-10-23 12:30:10 +02003868void stq_phys_notdirty(hwaddr addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003869{
j_mayerbc98a7e2007-04-04 07:55:12 +00003870 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003871 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00003872
Avi Kivityac1970f2012-10-03 16:22:53 +02003873 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003874
Avi Kivityf3705d52012-03-08 16:16:34 +02003875 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003876 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003877 if (memory_region_is_ram(section->mr)) {
3878 section = &phys_sections[phys_section_rom];
3879 }
j_mayerbc98a7e2007-04-04 07:55:12 +00003880#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003881 io_mem_write(section->mr, addr, val >> 32, 4);
3882 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003883#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003884 io_mem_write(section->mr, addr, (uint32_t)val, 4);
3885 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003886#endif
3887 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003888 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003889 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003890 + memory_region_section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00003891 stq_p(ptr, val);
3892 }
3893}
3894
bellard8df1cd02005-01-28 22:37:22 +00003895/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003896static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003897 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003898{
bellard8df1cd02005-01-28 22:37:22 +00003899 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003900 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003901
Avi Kivityac1970f2012-10-03 16:22:53 +02003902 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003903
Avi Kivityf3705d52012-03-08 16:16:34 +02003904 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003905 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003906 if (memory_region_is_ram(section->mr)) {
3907 section = &phys_sections[phys_section_rom];
3908 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003909#if defined(TARGET_WORDS_BIGENDIAN)
3910 if (endian == DEVICE_LITTLE_ENDIAN) {
3911 val = bswap32(val);
3912 }
3913#else
3914 if (endian == DEVICE_BIG_ENDIAN) {
3915 val = bswap32(val);
3916 }
3917#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003918 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003919 } else {
3920 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003921 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003922 + memory_region_section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00003923 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003924 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003925 switch (endian) {
3926 case DEVICE_LITTLE_ENDIAN:
3927 stl_le_p(ptr, val);
3928 break;
3929 case DEVICE_BIG_ENDIAN:
3930 stl_be_p(ptr, val);
3931 break;
3932 default:
3933 stl_p(ptr, val);
3934 break;
3935 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003936 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00003937 }
3938}
3939
Avi Kivitya8170e52012-10-23 12:30:10 +02003940void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003941{
3942 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3943}
3944
Avi Kivitya8170e52012-10-23 12:30:10 +02003945void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003946{
3947 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3948}
3949
Avi Kivitya8170e52012-10-23 12:30:10 +02003950void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003951{
3952 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3953}
3954
bellardaab33092005-10-30 20:48:42 +00003955/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02003956void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003957{
3958 uint8_t v = val;
3959 cpu_physical_memory_write(addr, &v, 1);
3960}
3961
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003962/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02003963static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003964 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003965{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003966 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003967 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003968
Avi Kivityac1970f2012-10-03 16:22:53 +02003969 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003970
Avi Kivityf3705d52012-03-08 16:16:34 +02003971 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003972 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003973 if (memory_region_is_ram(section->mr)) {
3974 section = &phys_sections[phys_section_rom];
3975 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003976#if defined(TARGET_WORDS_BIGENDIAN)
3977 if (endian == DEVICE_LITTLE_ENDIAN) {
3978 val = bswap16(val);
3979 }
3980#else
3981 if (endian == DEVICE_BIG_ENDIAN) {
3982 val = bswap16(val);
3983 }
3984#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003985 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003986 } else {
3987 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003988 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003989 + memory_region_section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003990 /* RAM case */
3991 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003992 switch (endian) {
3993 case DEVICE_LITTLE_ENDIAN:
3994 stw_le_p(ptr, val);
3995 break;
3996 case DEVICE_BIG_ENDIAN:
3997 stw_be_p(ptr, val);
3998 break;
3999 default:
4000 stw_p(ptr, val);
4001 break;
4002 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00004003 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004004 }
bellardaab33092005-10-30 20:48:42 +00004005}
4006
Avi Kivitya8170e52012-10-23 12:30:10 +02004007void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004008{
4009 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4010}
4011
Avi Kivitya8170e52012-10-23 12:30:10 +02004012void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004013{
4014 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4015}
4016
Avi Kivitya8170e52012-10-23 12:30:10 +02004017void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004018{
4019 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4020}
4021
bellardaab33092005-10-30 20:48:42 +00004022/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02004023void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004024{
4025 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004026 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004027}
4028
Avi Kivitya8170e52012-10-23 12:30:10 +02004029void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004030{
4031 val = cpu_to_le64(val);
4032 cpu_physical_memory_write(addr, &val, 8);
4033}
4034
Avi Kivitya8170e52012-10-23 12:30:10 +02004035void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004036{
4037 val = cpu_to_be64(val);
4038 cpu_physical_memory_write(addr, &val, 8);
4039}
4040
aliguori5e2972f2009-03-28 17:51:36 +00004041/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004042int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004043 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004044{
4045 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02004046 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004047 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004048
4049 while (len > 0) {
4050 page = addr & TARGET_PAGE_MASK;
4051 phys_addr = cpu_get_phys_page_debug(env, page);
4052 /* if no physical page mapped, return an error */
4053 if (phys_addr == -1)
4054 return -1;
4055 l = (page + TARGET_PAGE_SIZE) - addr;
4056 if (l > len)
4057 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004058 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004059 if (is_write)
4060 cpu_physical_memory_write_rom(phys_addr, buf, l);
4061 else
aliguori5e2972f2009-03-28 17:51:36 +00004062 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004063 len -= l;
4064 buf += l;
4065 addr += l;
4066 }
4067 return 0;
4068}
Paul Brooka68fe892010-03-01 00:08:59 +00004069#endif
bellard13eb76e2004-01-24 15:23:36 +00004070
pbrook2e70f6e2008-06-29 01:03:05 +00004071/* in deterministic execution mode, instructions doing device I/Os
4072 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004073void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004074{
4075 TranslationBlock *tb;
4076 uint32_t n, cflags;
4077 target_ulong pc, cs_base;
4078 uint64_t flags;
4079
Blue Swirl20503962012-04-09 14:20:20 +00004080 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004081 if (!tb) {
4082 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004083 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004084 }
4085 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004086 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004087 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004088 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004089 n = n - env->icount_decr.u16.low;
4090 /* Generate a new TB ending on the I/O insn. */
4091 n++;
4092 /* On MIPS and SH, delay slot instructions can only be restarted if
4093 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004094 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004095 branch. */
4096#if defined(TARGET_MIPS)
4097 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4098 env->active_tc.PC -= 4;
4099 env->icount_decr.u16.low++;
4100 env->hflags &= ~MIPS_HFLAG_BMASK;
4101 }
4102#elif defined(TARGET_SH4)
4103 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4104 && n > 1) {
4105 env->pc -= 2;
4106 env->icount_decr.u16.low++;
4107 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4108 }
4109#endif
4110 /* This should never happen. */
4111 if (n > CF_COUNT_MASK)
4112 cpu_abort(env, "TB too big during recompile");
4113
4114 cflags = n | CF_LAST_IO;
4115 pc = tb->pc;
4116 cs_base = tb->cs_base;
4117 flags = tb->flags;
4118 tb_phys_invalidate(tb, -1);
4119 /* FIXME: In theory this could raise an exception. In practice
4120 we have already translated the block once so it's probably ok. */
4121 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004122 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004123 the first in the TB) then we end up generating a whole new TB and
4124 repeating the fault, which is horribly inefficient.
4125 Better would be to execute just this insn uncached, or generate a
4126 second new TB. */
4127 cpu_resume_from_signal(env, NULL);
4128}
4129
Paul Brookb3755a92010-03-12 16:54:58 +00004130#if !defined(CONFIG_USER_ONLY)
4131
Stefan Weil055403b2010-10-22 23:03:32 +02004132void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004133{
4134 int i, target_code_size, max_target_code_size;
4135 int direct_jmp_count, direct_jmp2_count, cross_page;
4136 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004137
bellarde3db7222005-01-26 22:00:47 +00004138 target_code_size = 0;
4139 max_target_code_size = 0;
4140 cross_page = 0;
4141 direct_jmp_count = 0;
4142 direct_jmp2_count = 0;
4143 for(i = 0; i < nb_tbs; i++) {
4144 tb = &tbs[i];
4145 target_code_size += tb->size;
4146 if (tb->size > max_target_code_size)
4147 max_target_code_size = tb->size;
4148 if (tb->page_addr[1] != -1)
4149 cross_page++;
4150 if (tb->tb_next_offset[0] != 0xffff) {
4151 direct_jmp_count++;
4152 if (tb->tb_next_offset[1] != 0xffff) {
4153 direct_jmp2_count++;
4154 }
4155 }
4156 }
4157 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004158 cpu_fprintf(f, "Translation buffer state:\n");
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +10004159 cpu_fprintf(f, "gen code size %td/%zd\n",
bellard26a5f132008-05-28 12:30:31 +00004160 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4161 cpu_fprintf(f, "TB count %d/%d\n",
4162 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004163 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004164 nb_tbs ? target_code_size / nb_tbs : 0,
4165 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004166 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004167 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4168 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004169 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4170 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004171 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4172 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004173 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004174 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4175 direct_jmp2_count,
4176 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004177 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004178 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4179 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4180 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004181 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004182}
4183
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004184/*
4185 * A helper function for the _utterly broken_ virtio device model to find out if
4186 * it's running on a big endian machine. Don't do this at home kids!
4187 */
4188bool virtio_is_big_endian(void);
4189bool virtio_is_big_endian(void)
4190{
4191#if defined(TARGET_WORDS_BIGENDIAN)
4192 return true;
4193#else
4194 return false;
4195#endif
4196}
4197
bellard61382a52003-10-27 21:22:23 +00004198#endif
Wen Congyang76f35532012-05-07 12:04:18 +08004199
4200#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004201bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004202{
4203 MemoryRegionSection *section;
4204
Avi Kivityac1970f2012-10-03 16:22:53 +02004205 section = phys_page_find(address_space_memory.dispatch,
4206 phys_addr >> TARGET_PAGE_BITS);
Wen Congyang76f35532012-05-07 12:04:18 +08004207
4208 return !(memory_region_is_ram(section->mr) ||
4209 memory_region_is_romd(section->mr));
4210}
4211#endif