blob: 77eedd8725ba5d16ee0e93abf09ab4ac230c8df3 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Peter Maydell9e119082012-10-29 11:34:32 +100066DMAContext dma_context_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020067
Paolo Bonzini0844e002013-05-24 14:37:28 +020068MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020069static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020070
pbrooke2eef172008-06-08 01:09:01 +000071#endif
bellard9fa3e852004-01-04 18:06:42 +000072
Andreas Färber9349b4f2012-03-14 01:38:32 +010073CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000074/* current CPU in the current thread. It is only valid inside
75 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010076DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000077/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000078 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000079 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010080int use_icount;
bellard6a00d602005-11-21 23:25:50 +000081
pbrooke2eef172008-06-08 01:09:01 +000082#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020083
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020084typedef struct PhysPageEntry PhysPageEntry;
85
86struct PhysPageEntry {
87 uint16_t is_leaf : 1;
88 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
89 uint16_t ptr : 15;
90};
91
92struct AddressSpaceDispatch {
93 /* This is a multi-level map on the physical address space.
94 * The bottom level has pointers to MemoryRegionSections.
95 */
96 PhysPageEntry phys_map;
97 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020098 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099};
100
Jan Kiszka90260c62013-05-26 21:46:51 +0200101#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
102typedef struct subpage_t {
103 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200104 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200105 hwaddr base;
106 uint16_t sub_section[TARGET_PAGE_SIZE];
107} subpage_t;
108
Avi Kivity5312bd82012-02-12 18:32:55 +0200109static MemoryRegionSection *phys_sections;
110static unsigned phys_sections_nb, phys_sections_nb_alloc;
111static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200112static uint16_t phys_section_notdirty;
113static uint16_t phys_section_rom;
114static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200116/* Simple allocator for PhysPageEntry nodes */
117static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
118static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
119
Avi Kivity07f07b32012-02-13 20:45:32 +0200120#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200121
pbrooke2eef172008-06-08 01:09:01 +0000122static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300123static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000124static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000125
Avi Kivity1ec9b902012-01-02 12:47:48 +0200126static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000127#endif
bellard54936002003-05-13 00:25:15 +0000128
Paul Brook6d9a1302010-02-28 23:55:53 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200130
Avi Kivityf7bf5462012-02-13 20:12:05 +0200131static void phys_map_node_reserve(unsigned nodes)
132{
133 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
134 typedef PhysPageEntry Node[L2_SIZE];
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
136 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
137 phys_map_nodes_nb + nodes);
138 phys_map_nodes = g_renew(Node, phys_map_nodes,
139 phys_map_nodes_nb_alloc);
140 }
141}
142
143static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200144{
145 unsigned i;
146 uint16_t ret;
147
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200149 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200150 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200152 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200153 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200154 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200155 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156}
157
158static void phys_map_nodes_reset(void)
159{
160 phys_map_nodes_nb = 0;
161}
162
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163
Avi Kivitya8170e52012-10-23 12:30:10 +0200164static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
165 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200166 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
168 PhysPageEntry *p;
169 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200170 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171
Avi Kivity07f07b32012-02-13 20:45:32 +0200172 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200173 lp->ptr = phys_map_node_alloc();
174 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175 if (level == 0) {
176 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200177 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200178 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179 }
180 }
181 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 }
Avi Kivity29990972012-02-13 20:21:20 +0200184 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185
Avi Kivity29990972012-02-13 20:21:20 +0200186 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200187 if ((*index & (step - 1)) == 0 && *nb >= step) {
188 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200189 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200190 *index += step;
191 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200192 } else {
193 phys_page_set_level(lp, index, nb, leaf, level - 1);
194 }
195 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200200 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200201 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000202{
Avi Kivity29990972012-02-13 20:21:20 +0200203 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000207}
208
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200209static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000210{
Avi Kivityac1970f2012-10-03 16:22:53 +0200211 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200212 PhysPageEntry *p;
213 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214
Avi Kivity07f07b32012-02-13 20:45:32 +0200215 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200217 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200218 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200219 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200221 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200222 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200223}
224
Blue Swirle5548612012-04-21 13:08:33 +0000225bool memory_region_is_unassigned(MemoryRegion *mr)
226{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200227 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000228 && mr != &io_mem_watch;
229}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200230
Jan Kiszka9f029602013-05-06 16:48:02 +0200231static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200232 hwaddr addr,
233 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200234{
Jan Kiszka90260c62013-05-26 21:46:51 +0200235 MemoryRegionSection *section;
236 subpage_t *subpage;
237
238 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
239 if (resolve_subpage && section->mr->subpage) {
240 subpage = container_of(section->mr, subpage_t, iomem);
241 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
242 }
243 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200244}
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246static MemoryRegionSection *
247address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
248 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200249{
250 MemoryRegionSection *section;
251 Int128 diff;
252
Jan Kiszka90260c62013-05-26 21:46:51 +0200253 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200254 /* Compute offset within MemoryRegionSection */
255 addr -= section->offset_within_address_space;
256
257 /* Compute offset within MemoryRegion */
258 *xlat = addr + section->offset_within_region;
259
260 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100261 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200262 return section;
263}
Jan Kiszka90260c62013-05-26 21:46:51 +0200264
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200265MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
266 hwaddr *xlat, hwaddr *plen,
267 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200268{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200269 return address_space_translate_internal(as, addr, xlat, plen, true)->mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200270}
271
272MemoryRegionSection *
273address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
274 hwaddr *plen)
275{
276 return address_space_translate_internal(as, addr, xlat, plen, false);
277}
bellard9fa3e852004-01-04 18:06:42 +0000278#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000279
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200280void cpu_exec_init_all(void)
281{
282#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700283 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200284 memory_map_init();
285 io_mem_init();
286#endif
287}
288
Andreas Färberb170fce2013-01-20 20:23:22 +0100289#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000290
Juan Quintelae59fb372009-09-29 22:48:21 +0200291static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200292{
Andreas Färber259186a2013-01-17 18:51:17 +0100293 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200294
aurel323098dba2009-03-07 21:28:24 +0000295 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
296 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100297 cpu->interrupt_request &= ~0x01;
298 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000299
300 return 0;
301}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200302
303static const VMStateDescription vmstate_cpu_common = {
304 .name = "cpu_common",
305 .version_id = 1,
306 .minimum_version_id = 1,
307 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200308 .post_load = cpu_common_post_load,
309 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100310 VMSTATE_UINT32(halted, CPUState),
311 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200312 VMSTATE_END_OF_LIST()
313 }
314};
Andreas Färberb170fce2013-01-20 20:23:22 +0100315#else
316#define vmstate_cpu_common vmstate_dummy
pbrook9656f322008-07-01 20:01:19 +0000317#endif
318
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100319CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400320{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100321 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100322 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400323
324 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100325 cpu = ENV_GET_CPU(env);
326 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400327 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100328 }
Glauber Costa950f1472009-06-09 12:15:18 -0400329 env = env->next_cpu;
330 }
331
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100332 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400333}
334
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200335void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
336{
337 CPUArchState *env = first_cpu;
338
339 while (env) {
340 func(ENV_GET_CPU(env), data);
341 env = env->next_cpu;
342 }
343}
344
Andreas Färber9349b4f2012-03-14 01:38:32 +0100345void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000346{
Andreas Färber9f09e182012-05-03 06:59:07 +0200347 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100348 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100349 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000350 int cpu_index;
351
pbrookc2764712009-03-07 15:24:59 +0000352#if defined(CONFIG_USER_ONLY)
353 cpu_list_lock();
354#endif
bellard6a00d602005-11-21 23:25:50 +0000355 env->next_cpu = NULL;
356 penv = &first_cpu;
357 cpu_index = 0;
358 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700359 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000360 cpu_index++;
361 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100362 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100363 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000364 QTAILQ_INIT(&env->breakpoints);
365 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100366#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100368#endif
bellard6a00d602005-11-21 23:25:50 +0000369 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000370#if defined(CONFIG_USER_ONLY)
371 cpu_list_unlock();
372#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100373 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000374#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600375 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000376 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000378#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100379 if (cc->vmsd != NULL) {
380 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
381 }
bellardfd6ce8f2003-05-14 19:00:11 +0000382}
383
bellard1fddef42005-04-17 19:16:13 +0000384#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000385#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100386static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000387{
388 tb_invalidate_phys_page_range(pc, pc + 1, 0);
389}
390#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400391static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
392{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400393 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
394 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400395}
bellardc27004e2005-01-03 23:35:10 +0000396#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000397#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000398
Paul Brookc527ee82010-03-01 03:31:14 +0000399#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100400void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000401
402{
403}
404
Andreas Färber9349b4f2012-03-14 01:38:32 +0100405int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000406 int flags, CPUWatchpoint **watchpoint)
407{
408 return -ENOSYS;
409}
410#else
pbrook6658ffb2007-03-16 23:58:11 +0000411/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100412int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000413 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000414{
aliguorib4051332008-11-18 20:14:20 +0000415 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000416 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000417
aliguorib4051332008-11-18 20:14:20 +0000418 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400419 if ((len & (len - 1)) || (addr & ~len_mask) ||
420 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000421 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
422 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
423 return -EINVAL;
424 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500425 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000426
aliguoria1d1bb32008-11-18 20:07:32 +0000427 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000428 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000429 wp->flags = flags;
430
aliguori2dc9f412008-11-18 20:56:59 +0000431 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000432 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000433 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000434 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000435 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000436
pbrook6658ffb2007-03-16 23:58:11 +0000437 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000438
439 if (watchpoint)
440 *watchpoint = wp;
441 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000442}
443
aliguoria1d1bb32008-11-18 20:07:32 +0000444/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100445int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000446 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000447{
aliguorib4051332008-11-18 20:14:20 +0000448 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000449 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000450
Blue Swirl72cf2d42009-09-12 07:36:22 +0000451 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000452 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000453 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000454 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000455 return 0;
456 }
457 }
aliguoria1d1bb32008-11-18 20:07:32 +0000458 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000459}
460
aliguoria1d1bb32008-11-18 20:07:32 +0000461/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100462void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000463{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000465
aliguoria1d1bb32008-11-18 20:07:32 +0000466 tlb_flush_page(env, watchpoint->vaddr);
467
Anthony Liguori7267c092011-08-20 22:09:37 -0500468 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000469}
470
aliguoria1d1bb32008-11-18 20:07:32 +0000471/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100472void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000473{
aliguoric0ce9982008-11-25 22:13:57 +0000474 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000475
Blue Swirl72cf2d42009-09-12 07:36:22 +0000476 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000477 if (wp->flags & mask)
478 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000479 }
aliguoria1d1bb32008-11-18 20:07:32 +0000480}
Paul Brookc527ee82010-03-01 03:31:14 +0000481#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000482
483/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100484int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000485 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000486{
bellard1fddef42005-04-17 19:16:13 +0000487#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000488 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000489
Anthony Liguori7267c092011-08-20 22:09:37 -0500490 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000491
492 bp->pc = pc;
493 bp->flags = flags;
494
aliguori2dc9f412008-11-18 20:56:59 +0000495 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000496 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000497 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000498 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000500
501 breakpoint_invalidate(env, pc);
502
503 if (breakpoint)
504 *breakpoint = bp;
505 return 0;
506#else
507 return -ENOSYS;
508#endif
509}
510
511/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100512int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000513{
514#if defined(TARGET_HAS_ICE)
515 CPUBreakpoint *bp;
516
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000518 if (bp->pc == pc && bp->flags == flags) {
519 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000520 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000521 }
bellard4c3a88a2003-07-26 12:06:08 +0000522 }
aliguoria1d1bb32008-11-18 20:07:32 +0000523 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000524#else
aliguoria1d1bb32008-11-18 20:07:32 +0000525 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000526#endif
527}
528
aliguoria1d1bb32008-11-18 20:07:32 +0000529/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000531{
bellard1fddef42005-04-17 19:16:13 +0000532#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000533 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000534
aliguoria1d1bb32008-11-18 20:07:32 +0000535 breakpoint_invalidate(env, breakpoint->pc);
536
Anthony Liguori7267c092011-08-20 22:09:37 -0500537 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000538#endif
539}
540
541/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100542void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000543{
544#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000545 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000546
Blue Swirl72cf2d42009-09-12 07:36:22 +0000547 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000548 if (bp->flags & mask)
549 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551#endif
552}
553
bellardc33a3462003-07-29 20:50:33 +0000554/* enable or disable single step mode. EXCP_DEBUG is returned by the
555 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100556void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000557{
bellard1fddef42005-04-17 19:16:13 +0000558#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000559 if (env->singlestep_enabled != enabled) {
560 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000561 if (kvm_enabled())
562 kvm_update_guest_debug(env, 0);
563 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100564 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000565 /* XXX: only flush what is necessary */
566 tb_flush(env);
567 }
bellardc33a3462003-07-29 20:50:33 +0000568 }
569#endif
570}
571
Andreas Färber9349b4f2012-03-14 01:38:32 +0100572void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +0000573{
Andreas Färberfcd7d002012-12-17 08:02:44 +0100574 CPUState *cpu = ENV_GET_CPU(env);
575
576 cpu->exit_request = 1;
Peter Maydell378df4b2013-02-22 18:10:03 +0000577 cpu->tcg_exit_req = 1;
aurel323098dba2009-03-07 21:28:24 +0000578}
579
Andreas Färber9349b4f2012-03-14 01:38:32 +0100580void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000581{
582 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000583 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000584
585 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000586 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000587 fprintf(stderr, "qemu: fatal: ");
588 vfprintf(stderr, fmt, ap);
589 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100590 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000591 if (qemu_log_enabled()) {
592 qemu_log("qemu: fatal: ");
593 qemu_log_vprintf(fmt, ap2);
594 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100595 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000596 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000597 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000598 }
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000600 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200601#if defined(CONFIG_USER_ONLY)
602 {
603 struct sigaction act;
604 sigfillset(&act.sa_mask);
605 act.sa_handler = SIG_DFL;
606 sigaction(SIGABRT, &act, NULL);
607 }
608#endif
bellard75012672003-06-21 13:11:07 +0000609 abort();
610}
611
Andreas Färber9349b4f2012-03-14 01:38:32 +0100612CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000613{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100614 CPUArchState *new_env = cpu_init(env->cpu_model_str);
615 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000616#if defined(TARGET_HAS_ICE)
617 CPUBreakpoint *bp;
618 CPUWatchpoint *wp;
619#endif
620
Andreas Färber9349b4f2012-03-14 01:38:32 +0100621 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000622
Andreas Färber55e5c282012-12-17 06:18:02 +0100623 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000624 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000625
626 /* Clone all break/watchpoints.
627 Note: Once we support ptrace with hw-debug register access, make sure
628 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000629 QTAILQ_INIT(&env->breakpoints);
630 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000632 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000633 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
634 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000635 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000636 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
637 wp->flags, NULL);
638 }
639#endif
640
thsc5be9f02007-02-28 20:20:53 +0000641 return new_env;
642}
643
bellard01243112004-01-04 15:48:17 +0000644#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200645static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
646 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000647{
Juan Quintelad24981d2012-05-22 00:42:40 +0200648 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000649
bellard1ccde1c2004-02-06 19:46:14 +0000650 /* we modify the TLB cache so that the dirty bit will be set again
651 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200652 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200653 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000654 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200655 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000656 != (end - 1) - start) {
657 abort();
658 }
Blue Swirle5548612012-04-21 13:08:33 +0000659 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200660
661}
662
663/* Note: start and end must be within the same ram block. */
664void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
665 int dirty_flags)
666{
667 uintptr_t length;
668
669 start &= TARGET_PAGE_MASK;
670 end = TARGET_PAGE_ALIGN(end);
671
672 length = end - start;
673 if (length == 0)
674 return;
675 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
676
677 if (tcg_enabled()) {
678 tlb_reset_dirty_range_all(start, end, length);
679 }
bellard1ccde1c2004-02-06 19:46:14 +0000680}
681
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000682static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000683{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200684 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000685 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200686 return ret;
aliguori74576192008-10-06 14:02:03 +0000687}
688
Avi Kivitya8170e52012-10-23 12:30:10 +0200689hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200690 MemoryRegionSection *section,
691 target_ulong vaddr,
692 hwaddr paddr, hwaddr xlat,
693 int prot,
694 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000695{
Avi Kivitya8170e52012-10-23 12:30:10 +0200696 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000697 CPUWatchpoint *wp;
698
Blue Swirlcc5bea62012-04-14 14:56:48 +0000699 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000700 /* Normal RAM. */
701 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200702 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000703 if (!section->readonly) {
704 iotlb |= phys_section_notdirty;
705 } else {
706 iotlb |= phys_section_rom;
707 }
708 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000709 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200710 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000711 }
712
713 /* Make accesses to pages with watchpoints go via the
714 watchpoint trap routines. */
715 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
716 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
717 /* Avoid trapping reads of pages with a write breakpoint. */
718 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
719 iotlb = phys_section_watch + paddr;
720 *address |= TLB_MMIO;
721 break;
722 }
723 }
724 }
725
726 return iotlb;
727}
bellard9fa3e852004-01-04 18:06:42 +0000728#endif /* defined(CONFIG_USER_ONLY) */
729
pbrooke2eef172008-06-08 01:09:01 +0000730#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000731
Anthony Liguoric227f092009-10-01 16:12:16 -0500732static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200733 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200734static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200735static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200736{
Avi Kivity5312bd82012-02-12 18:32:55 +0200737 MemoryRegionSection *section = &phys_sections[section_index];
738 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200739
740 if (mr->subpage) {
741 subpage_t *subpage = container_of(mr, subpage_t, iomem);
742 memory_region_destroy(&subpage->iomem);
743 g_free(subpage);
744 }
745}
746
Avi Kivity4346ae32012-02-10 17:00:01 +0200747static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200748{
749 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200750 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivityc19e8802012-02-13 20:25:31 +0200752 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200753 return;
754 }
755
Avi Kivityc19e8802012-02-13 20:25:31 +0200756 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200757 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200758 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200759 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200760 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200761 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200762 }
Avi Kivity54688b12012-02-09 17:34:32 +0200763 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200764 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200765 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200766}
767
Avi Kivityac1970f2012-10-03 16:22:53 +0200768static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200769{
Avi Kivityac1970f2012-10-03 16:22:53 +0200770 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200771 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200772}
773
Avi Kivity5312bd82012-02-12 18:32:55 +0200774static uint16_t phys_section_add(MemoryRegionSection *section)
775{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200776 /* The physical section number is ORed with a page-aligned
777 * pointer to produce the iotlb entries. Thus it should
778 * never overflow into the page-aligned value.
779 */
780 assert(phys_sections_nb < TARGET_PAGE_SIZE);
781
Avi Kivity5312bd82012-02-12 18:32:55 +0200782 if (phys_sections_nb == phys_sections_nb_alloc) {
783 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
784 phys_sections = g_renew(MemoryRegionSection, phys_sections,
785 phys_sections_nb_alloc);
786 }
787 phys_sections[phys_sections_nb] = *section;
788 return phys_sections_nb++;
789}
790
791static void phys_sections_clear(void)
792{
793 phys_sections_nb = 0;
794}
795
Avi Kivityac1970f2012-10-03 16:22:53 +0200796static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200797{
798 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200799 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200801 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200802 MemoryRegionSection subsection = {
803 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200804 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200805 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200806 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807
Avi Kivityf3705d52012-03-08 16:16:34 +0200808 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809
Avi Kivityf3705d52012-03-08 16:16:34 +0200810 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200811 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200813 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200814 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200816 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817 }
818 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200819 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 subpage_register(subpage, start, end, phys_section_add(section));
821}
822
823
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200824static void register_multipage(AddressSpaceDispatch *d,
825 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000826{
Avi Kivitya8170e52012-10-23 12:30:10 +0200827 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200828 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200829 uint64_t num_pages = int128_get64(int128_rshift(section->size,
830 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200831
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200832 assert(num_pages);
833 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000834}
835
Avi Kivityac1970f2012-10-03 16:22:53 +0200836static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200837{
Avi Kivityac1970f2012-10-03 16:22:53 +0200838 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200839 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200840 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200841
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200842 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
843 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
844 - now.offset_within_address_space;
845
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200846 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200847 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200848 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200849 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200850 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200851 while (int128_ne(remain.size, now.size)) {
852 remain.size = int128_sub(remain.size, now.size);
853 remain.offset_within_address_space += int128_get64(now.size);
854 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400855 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200856 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200857 register_subpage(d, &now);
858 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200859 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200860 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400861 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200862 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200863 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400864 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200865 }
866}
867
Sheng Yang62a27442010-01-26 19:21:16 +0800868void qemu_flush_coalesced_mmio_buffer(void)
869{
870 if (kvm_enabled())
871 kvm_flush_coalesced_mmio_buffer();
872}
873
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700874void qemu_mutex_lock_ramlist(void)
875{
876 qemu_mutex_lock(&ram_list.mutex);
877}
878
879void qemu_mutex_unlock_ramlist(void)
880{
881 qemu_mutex_unlock(&ram_list.mutex);
882}
883
Marcelo Tosattic9027602010-03-01 20:25:08 -0300884#if defined(__linux__) && !defined(TARGET_S390X)
885
886#include <sys/vfs.h>
887
888#define HUGETLBFS_MAGIC 0x958458f6
889
890static long gethugepagesize(const char *path)
891{
892 struct statfs fs;
893 int ret;
894
895 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900896 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300897 } while (ret != 0 && errno == EINTR);
898
899 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900900 perror(path);
901 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300902 }
903
904 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900905 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300906
907 return fs.f_bsize;
908}
909
Alex Williamson04b16652010-07-02 11:13:17 -0600910static void *file_ram_alloc(RAMBlock *block,
911 ram_addr_t memory,
912 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300913{
914 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500915 char *sanitized_name;
916 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300917 void *area;
918 int fd;
919#ifdef MAP_POPULATE
920 int flags;
921#endif
922 unsigned long hpagesize;
923
924 hpagesize = gethugepagesize(path);
925 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900926 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300927 }
928
929 if (memory < hpagesize) {
930 return NULL;
931 }
932
933 if (kvm_enabled() && !kvm_has_sync_mmu()) {
934 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
935 return NULL;
936 }
937
Peter Feiner8ca761f2013-03-04 13:54:25 -0500938 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
939 sanitized_name = g_strdup(block->mr->name);
940 for (c = sanitized_name; *c != '\0'; c++) {
941 if (*c == '/')
942 *c = '_';
943 }
944
945 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
946 sanitized_name);
947 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300948
949 fd = mkstemp(filename);
950 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900951 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100952 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900953 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300954 }
955 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100956 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300957
958 memory = (memory+hpagesize-1) & ~(hpagesize-1);
959
960 /*
961 * ftruncate is not supported by hugetlbfs in older
962 * hosts, so don't bother bailing out on errors.
963 * If anything goes wrong with it under other filesystems,
964 * mmap will fail.
965 */
966 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900967 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300968
969#ifdef MAP_POPULATE
970 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
971 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
972 * to sidestep this quirk.
973 */
974 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
975 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
976#else
977 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
978#endif
979 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900980 perror("file_ram_alloc: can't mmap RAM pages");
981 close(fd);
982 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300983 }
Alex Williamson04b16652010-07-02 11:13:17 -0600984 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300985 return area;
986}
987#endif
988
Alex Williamsond17b5282010-06-25 11:08:38 -0600989static ram_addr_t find_ram_offset(ram_addr_t size)
990{
Alex Williamson04b16652010-07-02 11:13:17 -0600991 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600992 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600993
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100994 assert(size != 0); /* it would hand out same offset multiple times */
995
Paolo Bonzinia3161032012-11-14 15:54:48 +0100996 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -0600997 return 0;
998
Paolo Bonzinia3161032012-11-14 15:54:48 +0100999 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001000 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001001
1002 end = block->offset + block->length;
1003
Paolo Bonzinia3161032012-11-14 15:54:48 +01001004 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001005 if (next_block->offset >= end) {
1006 next = MIN(next, next_block->offset);
1007 }
1008 }
1009 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001010 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001011 mingap = next - end;
1012 }
1013 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001014
1015 if (offset == RAM_ADDR_MAX) {
1016 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1017 (uint64_t)size);
1018 abort();
1019 }
1020
Alex Williamson04b16652010-07-02 11:13:17 -06001021 return offset;
1022}
1023
Juan Quintela652d7ec2012-07-20 10:37:54 +02001024ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001025{
Alex Williamsond17b5282010-06-25 11:08:38 -06001026 RAMBlock *block;
1027 ram_addr_t last = 0;
1028
Paolo Bonzinia3161032012-11-14 15:54:48 +01001029 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001030 last = MAX(last, block->offset + block->length);
1031
1032 return last;
1033}
1034
Jason Baronddb97f12012-08-02 15:44:16 -04001035static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1036{
1037 int ret;
1038 QemuOpts *machine_opts;
1039
1040 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1041 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1042 if (machine_opts &&
1043 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1044 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1045 if (ret) {
1046 perror("qemu_madvise");
1047 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1048 "but dump_guest_core=off specified\n");
1049 }
1050 }
1051}
1052
Avi Kivityc5705a72011-12-20 15:59:12 +02001053void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001054{
1055 RAMBlock *new_block, *block;
1056
Avi Kivityc5705a72011-12-20 15:59:12 +02001057 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001058 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001059 if (block->offset == addr) {
1060 new_block = block;
1061 break;
1062 }
1063 }
1064 assert(new_block);
1065 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001066
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001067 if (dev) {
1068 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001069 if (id) {
1070 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001071 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001072 }
1073 }
1074 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1075
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001076 /* This assumes the iothread lock is taken here too. */
1077 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001078 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001079 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001080 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1081 new_block->idstr);
1082 abort();
1083 }
1084 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001085 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001086}
1087
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001088static int memory_try_enable_merging(void *addr, size_t len)
1089{
1090 QemuOpts *opts;
1091
1092 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1093 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1094 /* disabled by the user */
1095 return 0;
1096 }
1097
1098 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1099}
1100
Avi Kivityc5705a72011-12-20 15:59:12 +02001101ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1102 MemoryRegion *mr)
1103{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001104 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001105
1106 size = TARGET_PAGE_ALIGN(size);
1107 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001108
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001109 /* This assumes the iothread lock is taken here too. */
1110 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001111 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001112 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001113 if (host) {
1114 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001115 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001116 } else {
1117 if (mem_path) {
1118#if defined (__linux__) && !defined(TARGET_S390X)
1119 new_block->host = file_ram_alloc(new_block, size, mem_path);
1120 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001121 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001122 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001123 }
1124#else
1125 fprintf(stderr, "-mem-path option unsupported\n");
1126 exit(1);
1127#endif
1128 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001129 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001130 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001131 } else if (kvm_enabled()) {
1132 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001133 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001134 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001135 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001136 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001137 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001138 }
1139 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001140 new_block->length = size;
1141
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001142 /* Keep the list sorted from biggest to smallest block. */
1143 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1144 if (block->length < new_block->length) {
1145 break;
1146 }
1147 }
1148 if (block) {
1149 QTAILQ_INSERT_BEFORE(block, new_block, next);
1150 } else {
1151 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1152 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001153 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001154
Umesh Deshpandef798b072011-08-18 11:41:17 -07001155 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001156 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001157
Anthony Liguori7267c092011-08-20 22:09:37 -05001158 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001159 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001160 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1161 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001162 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001163
Jason Baronddb97f12012-08-02 15:44:16 -04001164 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001165 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001166
Cam Macdonell84b89d72010-07-26 18:10:57 -06001167 if (kvm_enabled())
1168 kvm_setup_guest_memory(new_block->host, size);
1169
1170 return new_block->offset;
1171}
1172
Avi Kivityc5705a72011-12-20 15:59:12 +02001173ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001174{
Avi Kivityc5705a72011-12-20 15:59:12 +02001175 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001176}
bellarde9a1ab12007-02-08 23:08:38 +00001177
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001178void qemu_ram_free_from_ptr(ram_addr_t addr)
1179{
1180 RAMBlock *block;
1181
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001182 /* This assumes the iothread lock is taken here too. */
1183 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001184 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001185 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001186 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001187 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001188 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001189 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001190 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001191 }
1192 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001193 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001194}
1195
Anthony Liguoric227f092009-10-01 16:12:16 -05001196void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001197{
Alex Williamson04b16652010-07-02 11:13:17 -06001198 RAMBlock *block;
1199
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001200 /* This assumes the iothread lock is taken here too. */
1201 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001202 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001203 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001204 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001205 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001206 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001207 if (block->flags & RAM_PREALLOC_MASK) {
1208 ;
1209 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001210#if defined (__linux__) && !defined(TARGET_S390X)
1211 if (block->fd) {
1212 munmap(block->host, block->length);
1213 close(block->fd);
1214 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001215 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001216 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001217#else
1218 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001219#endif
1220 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001221 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001222 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001223 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001224 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001225 }
Alex Williamson04b16652010-07-02 11:13:17 -06001226 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001227 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001228 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001229 }
1230 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001231 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001232
bellarde9a1ab12007-02-08 23:08:38 +00001233}
1234
Huang Yingcd19cfa2011-03-02 08:56:19 +01001235#ifndef _WIN32
1236void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1237{
1238 RAMBlock *block;
1239 ram_addr_t offset;
1240 int flags;
1241 void *area, *vaddr;
1242
Paolo Bonzinia3161032012-11-14 15:54:48 +01001243 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001244 offset = addr - block->offset;
1245 if (offset < block->length) {
1246 vaddr = block->host + offset;
1247 if (block->flags & RAM_PREALLOC_MASK) {
1248 ;
1249 } else {
1250 flags = MAP_FIXED;
1251 munmap(vaddr, length);
1252 if (mem_path) {
1253#if defined(__linux__) && !defined(TARGET_S390X)
1254 if (block->fd) {
1255#ifdef MAP_POPULATE
1256 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1257 MAP_PRIVATE;
1258#else
1259 flags |= MAP_PRIVATE;
1260#endif
1261 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1262 flags, block->fd, offset);
1263 } else {
1264 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1265 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1266 flags, -1, 0);
1267 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001268#else
1269 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001270#endif
1271 } else {
1272#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1273 flags |= MAP_SHARED | MAP_ANONYMOUS;
1274 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1275 flags, -1, 0);
1276#else
1277 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1278 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1279 flags, -1, 0);
1280#endif
1281 }
1282 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001283 fprintf(stderr, "Could not remap addr: "
1284 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001285 length, addr);
1286 exit(1);
1287 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001288 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001289 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001290 }
1291 return;
1292 }
1293 }
1294}
1295#endif /* !_WIN32 */
1296
pbrookdc828ca2009-04-09 22:21:07 +00001297/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001298 With the exception of the softmmu code in this file, this should
1299 only be used for local memory (e.g. video ram) that the device owns,
1300 and knows it isn't going to access beyond the end of the block.
1301
1302 It should not be used for general purpose DMA.
1303 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1304 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001305void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001306{
pbrook94a6b542009-04-11 17:15:54 +00001307 RAMBlock *block;
1308
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001309 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001310 block = ram_list.mru_block;
1311 if (block && addr - block->offset < block->length) {
1312 goto found;
1313 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001314 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001315 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001316 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001317 }
pbrook94a6b542009-04-11 17:15:54 +00001318 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001319
1320 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1321 abort();
1322
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001323found:
1324 ram_list.mru_block = block;
1325 if (xen_enabled()) {
1326 /* We need to check if the requested address is in the RAM
1327 * because we don't want to map the entire memory in QEMU.
1328 * In that case just map until the end of the page.
1329 */
1330 if (block->offset == 0) {
1331 return xen_map_cache(addr, 0, 0);
1332 } else if (block->host == NULL) {
1333 block->host =
1334 xen_map_cache(block->offset, block->length, 1);
1335 }
1336 }
1337 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001338}
1339
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001340/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1341 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1342 *
1343 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001344 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001345static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001346{
1347 RAMBlock *block;
1348
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001349 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001350 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001351 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001352 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001353 /* We need to check if the requested address is in the RAM
1354 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001355 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001356 */
1357 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001358 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001359 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001360 block->host =
1361 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001362 }
1363 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001364 return block->host + (addr - block->offset);
1365 }
1366 }
1367
1368 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1369 abort();
1370
1371 return NULL;
1372}
1373
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001374/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1375 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001376static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001377{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001378 if (*size == 0) {
1379 return NULL;
1380 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001381 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001382 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001383 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001384 RAMBlock *block;
1385
Paolo Bonzinia3161032012-11-14 15:54:48 +01001386 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001387 if (addr - block->offset < block->length) {
1388 if (addr - block->offset + *size > block->length)
1389 *size = block->length - addr + block->offset;
1390 return block->host + (addr - block->offset);
1391 }
1392 }
1393
1394 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1395 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001396 }
1397}
1398
Marcelo Tosattie8902612010-10-11 15:31:19 -03001399int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001400{
pbrook94a6b542009-04-11 17:15:54 +00001401 RAMBlock *block;
1402 uint8_t *host = ptr;
1403
Jan Kiszka868bb332011-06-21 22:59:09 +02001404 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001405 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001406 return 0;
1407 }
1408
Paolo Bonzinia3161032012-11-14 15:54:48 +01001409 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001410 /* This case append when the block is not mapped. */
1411 if (block->host == NULL) {
1412 continue;
1413 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001414 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001415 *ram_addr = block->offset + (host - block->host);
1416 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001417 }
pbrook94a6b542009-04-11 17:15:54 +00001418 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001419
Marcelo Tosattie8902612010-10-11 15:31:19 -03001420 return -1;
1421}
Alex Williamsonf471a172010-06-11 11:11:42 -06001422
Marcelo Tosattie8902612010-10-11 15:31:19 -03001423/* Some of the softmmu routines need to translate from a host pointer
1424 (typically a TLB entry) back to a ram offset. */
1425ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1426{
1427 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001428
Marcelo Tosattie8902612010-10-11 15:31:19 -03001429 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1430 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1431 abort();
1432 }
1433 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001434}
1435
Avi Kivitya8170e52012-10-23 12:30:10 +02001436static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001437 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001438{
bellard3a7d9292005-08-21 09:26:42 +00001439 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001440 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001441 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001442 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001443 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001444 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001445 switch (size) {
1446 case 1:
1447 stb_p(qemu_get_ram_ptr(ram_addr), val);
1448 break;
1449 case 2:
1450 stw_p(qemu_get_ram_ptr(ram_addr), val);
1451 break;
1452 case 4:
1453 stl_p(qemu_get_ram_ptr(ram_addr), val);
1454 break;
1455 default:
1456 abort();
1457 }
bellardf23db162005-08-21 19:12:28 +00001458 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001459 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001460 /* we remove the notdirty callback only if the code has been
1461 flushed */
1462 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001463 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001464}
1465
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001466static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1467 unsigned size, bool is_write)
1468{
1469 return is_write;
1470}
1471
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001472static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001473 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001474 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001475 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001476};
1477
pbrook0f459d12008-06-09 00:20:13 +00001478/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001479static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001480{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001481 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001482 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001483 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001484 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001485 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001486
aliguori06d55cc2008-11-18 20:24:06 +00001487 if (env->watchpoint_hit) {
1488 /* We re-entered the check after replacing the TB. Now raise
1489 * the debug interrupt so that is will trigger after the
1490 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001491 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001492 return;
1493 }
pbrook2e70f6e2008-06-29 01:03:05 +00001494 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001495 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001496 if ((vaddr == (wp->vaddr & len_mask) ||
1497 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001498 wp->flags |= BP_WATCHPOINT_HIT;
1499 if (!env->watchpoint_hit) {
1500 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001501 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001502 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1503 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001504 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001505 } else {
1506 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1507 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001508 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001509 }
aliguori06d55cc2008-11-18 20:24:06 +00001510 }
aliguori6e140f22008-11-18 20:37:55 +00001511 } else {
1512 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001513 }
1514 }
1515}
1516
pbrook6658ffb2007-03-16 23:58:11 +00001517/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1518 so these check for a hit then pass through to the normal out-of-line
1519 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001520static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001521 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001522{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001523 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1524 switch (size) {
1525 case 1: return ldub_phys(addr);
1526 case 2: return lduw_phys(addr);
1527 case 4: return ldl_phys(addr);
1528 default: abort();
1529 }
pbrook6658ffb2007-03-16 23:58:11 +00001530}
1531
Avi Kivitya8170e52012-10-23 12:30:10 +02001532static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001533 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001534{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001535 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1536 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001537 case 1:
1538 stb_phys(addr, val);
1539 break;
1540 case 2:
1541 stw_phys(addr, val);
1542 break;
1543 case 4:
1544 stl_phys(addr, val);
1545 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001546 default: abort();
1547 }
pbrook6658ffb2007-03-16 23:58:11 +00001548}
1549
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550static const MemoryRegionOps watch_mem_ops = {
1551 .read = watch_mem_read,
1552 .write = watch_mem_write,
1553 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001554};
pbrook6658ffb2007-03-16 23:58:11 +00001555
Avi Kivitya8170e52012-10-23 12:30:10 +02001556static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001557 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001558{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001559 subpage_t *subpage = opaque;
1560 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001561
blueswir1db7b5422007-05-26 17:36:03 +00001562#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001563 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1564 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001565#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001566 address_space_read(subpage->as, addr + subpage->base, buf, len);
1567 switch (len) {
1568 case 1:
1569 return ldub_p(buf);
1570 case 2:
1571 return lduw_p(buf);
1572 case 4:
1573 return ldl_p(buf);
1574 default:
1575 abort();
1576 }
blueswir1db7b5422007-05-26 17:36:03 +00001577}
1578
Avi Kivitya8170e52012-10-23 12:30:10 +02001579static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001580 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001581{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001582 subpage_t *subpage = opaque;
1583 uint8_t buf[4];
1584
blueswir1db7b5422007-05-26 17:36:03 +00001585#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001586 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001587 " value %"PRIx64"\n",
1588 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001589#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001590 switch (len) {
1591 case 1:
1592 stb_p(buf, value);
1593 break;
1594 case 2:
1595 stw_p(buf, value);
1596 break;
1597 case 4:
1598 stl_p(buf, value);
1599 break;
1600 default:
1601 abort();
1602 }
1603 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001604}
1605
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001606static bool subpage_accepts(void *opaque, hwaddr addr,
1607 unsigned size, bool is_write)
1608{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001609 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001610#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001611 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1612 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001613#endif
1614
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001615 return address_space_access_valid(subpage->as, addr + subpage->base,
1616 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001617}
1618
Avi Kivity70c68e42012-01-02 12:32:48 +02001619static const MemoryRegionOps subpage_ops = {
1620 .read = subpage_read,
1621 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001622 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001623 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001624};
1625
Anthony Liguoric227f092009-10-01 16:12:16 -05001626static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001627 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001628{
1629 int idx, eidx;
1630
1631 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1632 return -1;
1633 idx = SUBPAGE_IDX(start);
1634 eidx = SUBPAGE_IDX(end);
1635#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001636 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001637 mmio, start, end, idx, eidx, memory);
1638#endif
blueswir1db7b5422007-05-26 17:36:03 +00001639 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001640 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001641 }
1642
1643 return 0;
1644}
1645
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001646static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001647{
Anthony Liguoric227f092009-10-01 16:12:16 -05001648 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001649
Anthony Liguori7267c092011-08-20 22:09:37 -05001650 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001651
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001652 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001653 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001654 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1655 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001656 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001657#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001658 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1659 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001660#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001661 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001662
1663 return mmio;
1664}
1665
Avi Kivity5312bd82012-02-12 18:32:55 +02001666static uint16_t dummy_section(MemoryRegion *mr)
1667{
1668 MemoryRegionSection section = {
1669 .mr = mr,
1670 .offset_within_address_space = 0,
1671 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001672 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001673 };
1674
1675 return phys_section_add(&section);
1676}
1677
Avi Kivitya8170e52012-10-23 12:30:10 +02001678MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001679{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001680 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001681}
1682
Avi Kivitye9179ce2009-06-14 11:38:52 +03001683static void io_mem_init(void)
1684{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001685 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001686 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1687 "unassigned", UINT64_MAX);
1688 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1689 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001690 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1691 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001692}
1693
Avi Kivityac1970f2012-10-03 16:22:53 +02001694static void mem_begin(MemoryListener *listener)
1695{
1696 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1697
1698 destroy_all_mappings(d);
1699 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1700}
1701
Avi Kivity50c1e142012-02-08 21:36:02 +02001702static void core_begin(MemoryListener *listener)
1703{
Avi Kivity5312bd82012-02-12 18:32:55 +02001704 phys_sections_clear();
1705 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001706 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1707 phys_section_rom = dummy_section(&io_mem_rom);
1708 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001709}
1710
Avi Kivity1d711482012-10-02 18:54:45 +02001711static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001712{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001713 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001714
1715 /* since each CPU stores ram addresses in its TLB cache, we must
1716 reset the modified entries */
1717 /* XXX: slow ! */
1718 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1719 tlb_flush(env, 1);
1720 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001721}
1722
Avi Kivity93632742012-02-08 16:54:16 +02001723static void core_log_global_start(MemoryListener *listener)
1724{
1725 cpu_physical_memory_set_dirty_tracking(1);
1726}
1727
1728static void core_log_global_stop(MemoryListener *listener)
1729{
1730 cpu_physical_memory_set_dirty_tracking(0);
1731}
1732
Avi Kivity4855d412012-02-08 21:16:05 +02001733static void io_region_add(MemoryListener *listener,
1734 MemoryRegionSection *section)
1735{
Avi Kivitya2d33522012-03-05 17:40:12 +02001736 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1737
1738 mrio->mr = section->mr;
1739 mrio->offset = section->offset_within_region;
1740 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001741 section->offset_within_address_space,
1742 int128_get64(section->size));
Avi Kivitya2d33522012-03-05 17:40:12 +02001743 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001744}
1745
1746static void io_region_del(MemoryListener *listener,
1747 MemoryRegionSection *section)
1748{
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001749 isa_unassign_ioport(section->offset_within_address_space,
1750 int128_get64(section->size));
Avi Kivity4855d412012-02-08 21:16:05 +02001751}
1752
Avi Kivity93632742012-02-08 16:54:16 +02001753static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001754 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001755 .log_global_start = core_log_global_start,
1756 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001757 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001758};
1759
Avi Kivity4855d412012-02-08 21:16:05 +02001760static MemoryListener io_memory_listener = {
1761 .region_add = io_region_add,
1762 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001763 .priority = 0,
1764};
1765
Avi Kivity1d711482012-10-02 18:54:45 +02001766static MemoryListener tcg_memory_listener = {
1767 .commit = tcg_commit,
1768};
1769
Avi Kivityac1970f2012-10-03 16:22:53 +02001770void address_space_init_dispatch(AddressSpace *as)
1771{
1772 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1773
1774 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1775 d->listener = (MemoryListener) {
1776 .begin = mem_begin,
1777 .region_add = mem_add,
1778 .region_nop = mem_add,
1779 .priority = 0,
1780 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001781 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001782 as->dispatch = d;
1783 memory_listener_register(&d->listener, as);
1784}
1785
Avi Kivity83f3c252012-10-07 12:59:55 +02001786void address_space_destroy_dispatch(AddressSpace *as)
1787{
1788 AddressSpaceDispatch *d = as->dispatch;
1789
1790 memory_listener_unregister(&d->listener);
1791 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1792 g_free(d);
1793 as->dispatch = NULL;
1794}
1795
Avi Kivity62152b82011-07-26 14:26:14 +03001796static void memory_map_init(void)
1797{
Anthony Liguori7267c092011-08-20 22:09:37 -05001798 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001799 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001800 address_space_init(&address_space_memory, system_memory);
1801 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03001802
Anthony Liguori7267c092011-08-20 22:09:37 -05001803 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001804 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001805 address_space_init(&address_space_io, system_io);
1806 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02001807
Avi Kivityf6790af2012-10-02 20:13:51 +02001808 memory_listener_register(&core_memory_listener, &address_space_memory);
1809 memory_listener_register(&io_memory_listener, &address_space_io);
1810 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Peter Maydell9e119082012-10-29 11:34:32 +10001811
1812 dma_context_init(&dma_context_memory, &address_space_memory,
1813 NULL, NULL, NULL);
Avi Kivity62152b82011-07-26 14:26:14 +03001814}
1815
1816MemoryRegion *get_system_memory(void)
1817{
1818 return system_memory;
1819}
1820
Avi Kivity309cb472011-08-08 16:09:03 +03001821MemoryRegion *get_system_io(void)
1822{
1823 return system_io;
1824}
1825
pbrooke2eef172008-06-08 01:09:01 +00001826#endif /* !defined(CONFIG_USER_ONLY) */
1827
bellard13eb76e2004-01-24 15:23:36 +00001828/* physical memory access (slow version, mainly for debug) */
1829#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001830int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001831 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001832{
1833 int l, flags;
1834 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001835 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001836
1837 while (len > 0) {
1838 page = addr & TARGET_PAGE_MASK;
1839 l = (page + TARGET_PAGE_SIZE) - addr;
1840 if (l > len)
1841 l = len;
1842 flags = page_get_flags(page);
1843 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001844 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001845 if (is_write) {
1846 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001847 return -1;
bellard579a97f2007-11-11 14:26:47 +00001848 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001849 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001850 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001851 memcpy(p, buf, l);
1852 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001853 } else {
1854 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001855 return -1;
bellard579a97f2007-11-11 14:26:47 +00001856 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001857 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001858 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001859 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001860 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001861 }
1862 len -= l;
1863 buf += l;
1864 addr += l;
1865 }
Paul Brooka68fe892010-03-01 00:08:59 +00001866 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001867}
bellard8df1cd02005-01-28 22:37:22 +00001868
bellard13eb76e2004-01-24 15:23:36 +00001869#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001870
Avi Kivitya8170e52012-10-23 12:30:10 +02001871static void invalidate_and_set_dirty(hwaddr addr,
1872 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001873{
1874 if (!cpu_physical_memory_is_dirty(addr)) {
1875 /* invalidate code */
1876 tb_invalidate_phys_page_range(addr, addr + length, 0);
1877 /* set dirty bit */
1878 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1879 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001880 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001881}
1882
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001883static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1884{
1885 if (memory_region_is_ram(mr)) {
1886 return !(is_write && mr->readonly);
1887 }
1888 if (memory_region_is_romd(mr)) {
1889 return !is_write;
1890 }
1891
1892 return false;
1893}
1894
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001895static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001896{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001897 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001898 return 4;
1899 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001900 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001901 return 2;
1902 }
1903 return 1;
1904}
1905
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001906bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001907 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001908{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001909 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001910 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001911 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001912 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001913 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001914 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001915
bellard13eb76e2004-01-24 15:23:36 +00001916 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001917 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001918 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001919
bellard13eb76e2004-01-24 15:23:36 +00001920 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001921 if (!memory_access_is_direct(mr, is_write)) {
1922 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001923 /* XXX: could force cpu_single_env to NULL to avoid
1924 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001925 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001926 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001927 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001928 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001929 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001930 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001931 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001932 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001933 } else {
bellard1c213d12005-09-03 10:49:04 +00001934 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001935 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001936 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001937 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001938 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001939 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001940 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001941 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001942 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001943 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001944 }
1945 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001946 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001947 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001949 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001950 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001951 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001952 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001953 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001954 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001955 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001956 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001957 } else {
bellard1c213d12005-09-03 10:49:04 +00001958 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001959 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001960 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001961 }
1962 } else {
1963 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001964 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001965 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001966 }
1967 }
1968 len -= l;
1969 buf += l;
1970 addr += l;
1971 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001972
1973 return error;
bellard13eb76e2004-01-24 15:23:36 +00001974}
bellard8df1cd02005-01-28 22:37:22 +00001975
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001976bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001977 const uint8_t *buf, int len)
1978{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001979 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001980}
1981
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001982bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001983{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001984 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001985}
1986
1987
Avi Kivitya8170e52012-10-23 12:30:10 +02001988void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001989 int len, int is_write)
1990{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001991 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001992}
1993
bellardd0ecd2a2006-04-23 17:14:48 +00001994/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001995void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001996 const uint8_t *buf, int len)
1997{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001998 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00001999 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002000 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002001 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002002
bellardd0ecd2a2006-04-23 17:14:48 +00002003 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002004 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002005 mr = address_space_translate(&address_space_memory,
2006 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002007
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002008 if (!(memory_region_is_ram(mr) ||
2009 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002010 /* do nothing */
2011 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002012 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002013 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002014 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002015 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002016 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002017 }
2018 len -= l;
2019 buf += l;
2020 addr += l;
2021 }
2022}
2023
aliguori6d16c2f2009-01-22 16:59:11 +00002024typedef struct {
2025 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002026 hwaddr addr;
2027 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002028} BounceBuffer;
2029
2030static BounceBuffer bounce;
2031
aliguoriba223c22009-01-22 16:59:16 +00002032typedef struct MapClient {
2033 void *opaque;
2034 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002035 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002036} MapClient;
2037
Blue Swirl72cf2d42009-09-12 07:36:22 +00002038static QLIST_HEAD(map_client_list, MapClient) map_client_list
2039 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002040
2041void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2042{
Anthony Liguori7267c092011-08-20 22:09:37 -05002043 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002044
2045 client->opaque = opaque;
2046 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002047 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002048 return client;
2049}
2050
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002051static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002052{
2053 MapClient *client = (MapClient *)_client;
2054
Blue Swirl72cf2d42009-09-12 07:36:22 +00002055 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002056 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002057}
2058
2059static void cpu_notify_map_clients(void)
2060{
2061 MapClient *client;
2062
Blue Swirl72cf2d42009-09-12 07:36:22 +00002063 while (!QLIST_EMPTY(&map_client_list)) {
2064 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002065 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002066 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002067 }
2068}
2069
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002070bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2071{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002072 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002073 hwaddr l, xlat;
2074
2075 while (len > 0) {
2076 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002077 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2078 if (!memory_access_is_direct(mr, is_write)) {
2079 l = memory_access_size(mr, l, addr);
2080 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002081 return false;
2082 }
2083 }
2084
2085 len -= l;
2086 addr += l;
2087 }
2088 return true;
2089}
2090
aliguori6d16c2f2009-01-22 16:59:11 +00002091/* Map a physical memory region into a host virtual address.
2092 * May map a subset of the requested range, given by and returned in *plen.
2093 * May return NULL if resources needed to perform the mapping are exhausted.
2094 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002095 * Use cpu_register_map_client() to know when retrying the map operation is
2096 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002097 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002098void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002099 hwaddr addr,
2100 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002101 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002102{
Avi Kivitya8170e52012-10-23 12:30:10 +02002103 hwaddr len = *plen;
2104 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002105 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002106 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002107 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002108 ram_addr_t rlen;
2109 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002110
2111 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002112 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002113 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002114
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002115 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002116 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002117 break;
2118 }
2119 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2120 bounce.addr = addr;
2121 bounce.len = l;
2122 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002123 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002124 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002125
2126 *plen = l;
2127 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002128 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002129 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002130 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002131 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002132 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002133 break;
2134 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002135 }
aliguori6d16c2f2009-01-22 16:59:11 +00002136
2137 len -= l;
2138 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002139 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002140 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002141 rlen = todo;
2142 ret = qemu_ram_ptr_length(raddr, &rlen);
2143 *plen = rlen;
2144 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002145}
2146
Avi Kivityac1970f2012-10-03 16:22:53 +02002147/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002148 * Will also mark the memory as dirty if is_write == 1. access_len gives
2149 * the amount of memory that was actually read or written by the caller.
2150 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002151void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2152 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002153{
2154 if (buffer != bounce.buffer) {
2155 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002156 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002157 while (access_len) {
2158 unsigned l;
2159 l = TARGET_PAGE_SIZE;
2160 if (l > access_len)
2161 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002162 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002163 addr1 += l;
2164 access_len -= l;
2165 }
2166 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002167 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002168 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002169 }
aliguori6d16c2f2009-01-22 16:59:11 +00002170 return;
2171 }
2172 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002173 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002174 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002175 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002176 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002177 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002178}
bellardd0ecd2a2006-04-23 17:14:48 +00002179
Avi Kivitya8170e52012-10-23 12:30:10 +02002180void *cpu_physical_memory_map(hwaddr addr,
2181 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002182 int is_write)
2183{
2184 return address_space_map(&address_space_memory, addr, plen, is_write);
2185}
2186
Avi Kivitya8170e52012-10-23 12:30:10 +02002187void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2188 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002189{
2190 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2191}
2192
bellard8df1cd02005-01-28 22:37:22 +00002193/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002194static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002195 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002196{
bellard8df1cd02005-01-28 22:37:22 +00002197 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002198 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002199 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002200 hwaddr l = 4;
2201 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002202
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002203 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2204 false);
2205 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002206 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002207 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002208#if defined(TARGET_WORDS_BIGENDIAN)
2209 if (endian == DEVICE_LITTLE_ENDIAN) {
2210 val = bswap32(val);
2211 }
2212#else
2213 if (endian == DEVICE_BIG_ENDIAN) {
2214 val = bswap32(val);
2215 }
2216#endif
bellard8df1cd02005-01-28 22:37:22 +00002217 } else {
2218 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002219 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002220 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002221 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002222 switch (endian) {
2223 case DEVICE_LITTLE_ENDIAN:
2224 val = ldl_le_p(ptr);
2225 break;
2226 case DEVICE_BIG_ENDIAN:
2227 val = ldl_be_p(ptr);
2228 break;
2229 default:
2230 val = ldl_p(ptr);
2231 break;
2232 }
bellard8df1cd02005-01-28 22:37:22 +00002233 }
2234 return val;
2235}
2236
Avi Kivitya8170e52012-10-23 12:30:10 +02002237uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002238{
2239 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2240}
2241
Avi Kivitya8170e52012-10-23 12:30:10 +02002242uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002243{
2244 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2245}
2246
Avi Kivitya8170e52012-10-23 12:30:10 +02002247uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002248{
2249 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2250}
2251
bellard84b7b8e2005-11-28 21:19:04 +00002252/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002253static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002254 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002255{
bellard84b7b8e2005-11-28 21:19:04 +00002256 uint8_t *ptr;
2257 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002258 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002259 hwaddr l = 8;
2260 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002261
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002262 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2263 false);
2264 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002265 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002266 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002267#if defined(TARGET_WORDS_BIGENDIAN)
2268 if (endian == DEVICE_LITTLE_ENDIAN) {
2269 val = bswap64(val);
2270 }
2271#else
2272 if (endian == DEVICE_BIG_ENDIAN) {
2273 val = bswap64(val);
2274 }
2275#endif
bellard84b7b8e2005-11-28 21:19:04 +00002276 } else {
2277 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002278 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002279 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002280 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002281 switch (endian) {
2282 case DEVICE_LITTLE_ENDIAN:
2283 val = ldq_le_p(ptr);
2284 break;
2285 case DEVICE_BIG_ENDIAN:
2286 val = ldq_be_p(ptr);
2287 break;
2288 default:
2289 val = ldq_p(ptr);
2290 break;
2291 }
bellard84b7b8e2005-11-28 21:19:04 +00002292 }
2293 return val;
2294}
2295
Avi Kivitya8170e52012-10-23 12:30:10 +02002296uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002297{
2298 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2299}
2300
Avi Kivitya8170e52012-10-23 12:30:10 +02002301uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002302{
2303 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2304}
2305
Avi Kivitya8170e52012-10-23 12:30:10 +02002306uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002307{
2308 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2309}
2310
bellardaab33092005-10-30 20:48:42 +00002311/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002312uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002313{
2314 uint8_t val;
2315 cpu_physical_memory_read(addr, &val, 1);
2316 return val;
2317}
2318
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002319/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002320static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002321 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002322{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002323 uint8_t *ptr;
2324 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002325 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002326 hwaddr l = 2;
2327 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002328
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002329 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2330 false);
2331 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002332 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002333 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002334#if defined(TARGET_WORDS_BIGENDIAN)
2335 if (endian == DEVICE_LITTLE_ENDIAN) {
2336 val = bswap16(val);
2337 }
2338#else
2339 if (endian == DEVICE_BIG_ENDIAN) {
2340 val = bswap16(val);
2341 }
2342#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002343 } else {
2344 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002345 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002346 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002347 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002348 switch (endian) {
2349 case DEVICE_LITTLE_ENDIAN:
2350 val = lduw_le_p(ptr);
2351 break;
2352 case DEVICE_BIG_ENDIAN:
2353 val = lduw_be_p(ptr);
2354 break;
2355 default:
2356 val = lduw_p(ptr);
2357 break;
2358 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002359 }
2360 return val;
bellardaab33092005-10-30 20:48:42 +00002361}
2362
Avi Kivitya8170e52012-10-23 12:30:10 +02002363uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002364{
2365 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2366}
2367
Avi Kivitya8170e52012-10-23 12:30:10 +02002368uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002369{
2370 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2371}
2372
Avi Kivitya8170e52012-10-23 12:30:10 +02002373uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002374{
2375 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2376}
2377
bellard8df1cd02005-01-28 22:37:22 +00002378/* warning: addr must be aligned. The ram page is not masked as dirty
2379 and the code inside is not invalidated. It is useful if the dirty
2380 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002381void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002382{
bellard8df1cd02005-01-28 22:37:22 +00002383 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002384 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002385 hwaddr l = 4;
2386 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002387
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002388 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2389 true);
2390 if (l < 4 || !memory_access_is_direct(mr, true)) {
2391 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002392 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002393 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002394 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002395 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002396
2397 if (unlikely(in_migration)) {
2398 if (!cpu_physical_memory_is_dirty(addr1)) {
2399 /* invalidate code */
2400 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2401 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002402 cpu_physical_memory_set_dirty_flags(
2403 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002404 }
2405 }
bellard8df1cd02005-01-28 22:37:22 +00002406 }
2407}
2408
2409/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002410static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002411 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002412{
bellard8df1cd02005-01-28 22:37:22 +00002413 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002414 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002415 hwaddr l = 4;
2416 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002417
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002418 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2419 true);
2420 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002421#if defined(TARGET_WORDS_BIGENDIAN)
2422 if (endian == DEVICE_LITTLE_ENDIAN) {
2423 val = bswap32(val);
2424 }
2425#else
2426 if (endian == DEVICE_BIG_ENDIAN) {
2427 val = bswap32(val);
2428 }
2429#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002430 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002431 } else {
bellard8df1cd02005-01-28 22:37:22 +00002432 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002433 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002434 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002435 switch (endian) {
2436 case DEVICE_LITTLE_ENDIAN:
2437 stl_le_p(ptr, val);
2438 break;
2439 case DEVICE_BIG_ENDIAN:
2440 stl_be_p(ptr, val);
2441 break;
2442 default:
2443 stl_p(ptr, val);
2444 break;
2445 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002446 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002447 }
2448}
2449
Avi Kivitya8170e52012-10-23 12:30:10 +02002450void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002451{
2452 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2453}
2454
Avi Kivitya8170e52012-10-23 12:30:10 +02002455void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002456{
2457 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2458}
2459
Avi Kivitya8170e52012-10-23 12:30:10 +02002460void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002461{
2462 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2463}
2464
bellardaab33092005-10-30 20:48:42 +00002465/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002466void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002467{
2468 uint8_t v = val;
2469 cpu_physical_memory_write(addr, &v, 1);
2470}
2471
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002472/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002473static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002474 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002475{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002476 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002477 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002478 hwaddr l = 2;
2479 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002480
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002481 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2482 true);
2483 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002484#if defined(TARGET_WORDS_BIGENDIAN)
2485 if (endian == DEVICE_LITTLE_ENDIAN) {
2486 val = bswap16(val);
2487 }
2488#else
2489 if (endian == DEVICE_BIG_ENDIAN) {
2490 val = bswap16(val);
2491 }
2492#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002493 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002494 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002495 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002496 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002498 switch (endian) {
2499 case DEVICE_LITTLE_ENDIAN:
2500 stw_le_p(ptr, val);
2501 break;
2502 case DEVICE_BIG_ENDIAN:
2503 stw_be_p(ptr, val);
2504 break;
2505 default:
2506 stw_p(ptr, val);
2507 break;
2508 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002509 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002510 }
bellardaab33092005-10-30 20:48:42 +00002511}
2512
Avi Kivitya8170e52012-10-23 12:30:10 +02002513void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002514{
2515 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2516}
2517
Avi Kivitya8170e52012-10-23 12:30:10 +02002518void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002519{
2520 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2521}
2522
Avi Kivitya8170e52012-10-23 12:30:10 +02002523void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002524{
2525 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2526}
2527
bellardaab33092005-10-30 20:48:42 +00002528/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002529void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002530{
2531 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002532 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002533}
2534
Avi Kivitya8170e52012-10-23 12:30:10 +02002535void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002536{
2537 val = cpu_to_le64(val);
2538 cpu_physical_memory_write(addr, &val, 8);
2539}
2540
Avi Kivitya8170e52012-10-23 12:30:10 +02002541void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002542{
2543 val = cpu_to_be64(val);
2544 cpu_physical_memory_write(addr, &val, 8);
2545}
2546
aliguori5e2972f2009-03-28 17:51:36 +00002547/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002548int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002549 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002550{
2551 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002552 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002553 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002554
2555 while (len > 0) {
2556 page = addr & TARGET_PAGE_MASK;
2557 phys_addr = cpu_get_phys_page_debug(env, page);
2558 /* if no physical page mapped, return an error */
2559 if (phys_addr == -1)
2560 return -1;
2561 l = (page + TARGET_PAGE_SIZE) - addr;
2562 if (l > len)
2563 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002564 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002565 if (is_write)
2566 cpu_physical_memory_write_rom(phys_addr, buf, l);
2567 else
aliguori5e2972f2009-03-28 17:51:36 +00002568 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002569 len -= l;
2570 buf += l;
2571 addr += l;
2572 }
2573 return 0;
2574}
Paul Brooka68fe892010-03-01 00:08:59 +00002575#endif
bellard13eb76e2004-01-24 15:23:36 +00002576
Blue Swirl8e4a4242013-01-06 18:30:17 +00002577#if !defined(CONFIG_USER_ONLY)
2578
2579/*
2580 * A helper function for the _utterly broken_ virtio device model to find out if
2581 * it's running on a big endian machine. Don't do this at home kids!
2582 */
2583bool virtio_is_big_endian(void);
2584bool virtio_is_big_endian(void)
2585{
2586#if defined(TARGET_WORDS_BIGENDIAN)
2587 return true;
2588#else
2589 return false;
2590#endif
2591}
2592
2593#endif
2594
Wen Congyang76f35532012-05-07 12:04:18 +08002595#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002596bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002597{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002598 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002599 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002600
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002601 mr = address_space_translate(&address_space_memory,
2602 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002603
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002604 return !(memory_region_is_ram(mr) ||
2605 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002606}
2607#endif