blob: b070b436d9e1f127dae4680cc1f93fc8ddb18fac [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Peter Maydell9e119082012-10-29 11:34:32 +100066DMAContext dma_context_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020067
Paolo Bonzini0844e002013-05-24 14:37:28 +020068MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020069static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020070
pbrooke2eef172008-06-08 01:09:01 +000071#endif
bellard9fa3e852004-01-04 18:06:42 +000072
Andreas Färber9349b4f2012-03-14 01:38:32 +010073CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000074/* current CPU in the current thread. It is only valid inside
75 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010076DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000077/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000078 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000079 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010080int use_icount;
bellard6a00d602005-11-21 23:25:50 +000081
pbrooke2eef172008-06-08 01:09:01 +000082#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020083
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020084typedef struct PhysPageEntry PhysPageEntry;
85
86struct PhysPageEntry {
87 uint16_t is_leaf : 1;
88 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
89 uint16_t ptr : 15;
90};
91
92struct AddressSpaceDispatch {
93 /* This is a multi-level map on the physical address space.
94 * The bottom level has pointers to MemoryRegionSections.
95 */
96 PhysPageEntry phys_map;
97 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020098 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099};
100
Jan Kiszka90260c62013-05-26 21:46:51 +0200101#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
102typedef struct subpage_t {
103 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200104 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200105 hwaddr base;
106 uint16_t sub_section[TARGET_PAGE_SIZE];
107} subpage_t;
108
Avi Kivity5312bd82012-02-12 18:32:55 +0200109static MemoryRegionSection *phys_sections;
110static unsigned phys_sections_nb, phys_sections_nb_alloc;
111static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200112static uint16_t phys_section_notdirty;
113static uint16_t phys_section_rom;
114static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200116/* Simple allocator for PhysPageEntry nodes */
117static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
118static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
119
Avi Kivity07f07b32012-02-13 20:45:32 +0200120#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200121
pbrooke2eef172008-06-08 01:09:01 +0000122static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300123static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000124static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000125
Avi Kivity1ec9b902012-01-02 12:47:48 +0200126static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000127#endif
bellard54936002003-05-13 00:25:15 +0000128
Paul Brook6d9a1302010-02-28 23:55:53 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200130
Avi Kivityf7bf5462012-02-13 20:12:05 +0200131static void phys_map_node_reserve(unsigned nodes)
132{
133 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
134 typedef PhysPageEntry Node[L2_SIZE];
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
136 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
137 phys_map_nodes_nb + nodes);
138 phys_map_nodes = g_renew(Node, phys_map_nodes,
139 phys_map_nodes_nb_alloc);
140 }
141}
142
143static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200144{
145 unsigned i;
146 uint16_t ret;
147
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200149 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200150 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200152 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200153 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200154 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200155 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156}
157
158static void phys_map_nodes_reset(void)
159{
160 phys_map_nodes_nb = 0;
161}
162
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163
Avi Kivitya8170e52012-10-23 12:30:10 +0200164static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
165 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200166 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
168 PhysPageEntry *p;
169 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200170 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171
Avi Kivity07f07b32012-02-13 20:45:32 +0200172 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200173 lp->ptr = phys_map_node_alloc();
174 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175 if (level == 0) {
176 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200177 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200178 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179 }
180 }
181 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 }
Avi Kivity29990972012-02-13 20:21:20 +0200184 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185
Avi Kivity29990972012-02-13 20:21:20 +0200186 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200187 if ((*index & (step - 1)) == 0 && *nb >= step) {
188 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200189 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200190 *index += step;
191 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200192 } else {
193 phys_page_set_level(lp, index, nb, leaf, level - 1);
194 }
195 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200200 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200201 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000202{
Avi Kivity29990972012-02-13 20:21:20 +0200203 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000207}
208
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200209static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000210{
Avi Kivityac1970f2012-10-03 16:22:53 +0200211 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200212 PhysPageEntry *p;
213 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214
Avi Kivity07f07b32012-02-13 20:45:32 +0200215 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200217 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200218 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200219 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200221 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200222 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200223}
224
Blue Swirle5548612012-04-21 13:08:33 +0000225bool memory_region_is_unassigned(MemoryRegion *mr)
226{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200227 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000228 && mr != &io_mem_watch;
229}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200230
Jan Kiszka9f029602013-05-06 16:48:02 +0200231static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200232 hwaddr addr,
233 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200234{
Jan Kiszka90260c62013-05-26 21:46:51 +0200235 MemoryRegionSection *section;
236 subpage_t *subpage;
237
238 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
239 if (resolve_subpage && section->mr->subpage) {
240 subpage = container_of(section->mr, subpage_t, iomem);
241 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
242 }
243 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200244}
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246static MemoryRegionSection *
247address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
248 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200249{
250 MemoryRegionSection *section;
251 Int128 diff;
252
Jan Kiszka90260c62013-05-26 21:46:51 +0200253 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200254 /* Compute offset within MemoryRegionSection */
255 addr -= section->offset_within_address_space;
256
257 /* Compute offset within MemoryRegion */
258 *xlat = addr + section->offset_within_region;
259
260 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100261 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200262 return section;
263}
Jan Kiszka90260c62013-05-26 21:46:51 +0200264
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200265MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
266 hwaddr *xlat, hwaddr *plen,
267 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200268{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200269 return address_space_translate_internal(as, addr, xlat, plen, true)->mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200270}
271
272MemoryRegionSection *
273address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
274 hwaddr *plen)
275{
276 return address_space_translate_internal(as, addr, xlat, plen, false);
277}
bellard9fa3e852004-01-04 18:06:42 +0000278#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000279
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200280void cpu_exec_init_all(void)
281{
282#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700283 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200284 memory_map_init();
285 io_mem_init();
286#endif
287}
288
Andreas Färberb170fce2013-01-20 20:23:22 +0100289#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000290
Juan Quintelae59fb372009-09-29 22:48:21 +0200291static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200292{
Andreas Färber259186a2013-01-17 18:51:17 +0100293 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200294
aurel323098dba2009-03-07 21:28:24 +0000295 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
296 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100297 cpu->interrupt_request &= ~0x01;
298 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000299
300 return 0;
301}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200302
303static const VMStateDescription vmstate_cpu_common = {
304 .name = "cpu_common",
305 .version_id = 1,
306 .minimum_version_id = 1,
307 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200308 .post_load = cpu_common_post_load,
309 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100310 VMSTATE_UINT32(halted, CPUState),
311 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200312 VMSTATE_END_OF_LIST()
313 }
314};
Andreas Färberb170fce2013-01-20 20:23:22 +0100315#else
316#define vmstate_cpu_common vmstate_dummy
pbrook9656f322008-07-01 20:01:19 +0000317#endif
318
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100319CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400320{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100321 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100322 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400323
324 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100325 cpu = ENV_GET_CPU(env);
326 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400327 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100328 }
Glauber Costa950f1472009-06-09 12:15:18 -0400329 env = env->next_cpu;
330 }
331
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100332 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400333}
334
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200335void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
336{
337 CPUArchState *env = first_cpu;
338
339 while (env) {
340 func(ENV_GET_CPU(env), data);
341 env = env->next_cpu;
342 }
343}
344
Andreas Färber9349b4f2012-03-14 01:38:32 +0100345void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000346{
Andreas Färber9f09e182012-05-03 06:59:07 +0200347 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100348 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100349 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000350 int cpu_index;
351
pbrookc2764712009-03-07 15:24:59 +0000352#if defined(CONFIG_USER_ONLY)
353 cpu_list_lock();
354#endif
bellard6a00d602005-11-21 23:25:50 +0000355 env->next_cpu = NULL;
356 penv = &first_cpu;
357 cpu_index = 0;
358 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700359 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000360 cpu_index++;
361 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100362 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100363 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000364 QTAILQ_INIT(&env->breakpoints);
365 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100366#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100368#endif
bellard6a00d602005-11-21 23:25:50 +0000369 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000370#if defined(CONFIG_USER_ONLY)
371 cpu_list_unlock();
372#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100373 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000374#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600375 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000376 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000378#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100379 if (cc->vmsd != NULL) {
380 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
381 }
bellardfd6ce8f2003-05-14 19:00:11 +0000382}
383
bellard1fddef42005-04-17 19:16:13 +0000384#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000385#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100386static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000387{
388 tb_invalidate_phys_page_range(pc, pc + 1, 0);
389}
390#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400391static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
392{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400393 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
394 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400395}
bellardc27004e2005-01-03 23:35:10 +0000396#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000397#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000398
Paul Brookc527ee82010-03-01 03:31:14 +0000399#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100400void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000401
402{
403}
404
Andreas Färber9349b4f2012-03-14 01:38:32 +0100405int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000406 int flags, CPUWatchpoint **watchpoint)
407{
408 return -ENOSYS;
409}
410#else
pbrook6658ffb2007-03-16 23:58:11 +0000411/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100412int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000413 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000414{
aliguorib4051332008-11-18 20:14:20 +0000415 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000416 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000417
aliguorib4051332008-11-18 20:14:20 +0000418 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400419 if ((len & (len - 1)) || (addr & ~len_mask) ||
420 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000421 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
422 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
423 return -EINVAL;
424 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500425 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000426
aliguoria1d1bb32008-11-18 20:07:32 +0000427 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000428 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000429 wp->flags = flags;
430
aliguori2dc9f412008-11-18 20:56:59 +0000431 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000432 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000433 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000434 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000435 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000436
pbrook6658ffb2007-03-16 23:58:11 +0000437 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000438
439 if (watchpoint)
440 *watchpoint = wp;
441 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000442}
443
aliguoria1d1bb32008-11-18 20:07:32 +0000444/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100445int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000446 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000447{
aliguorib4051332008-11-18 20:14:20 +0000448 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000449 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000450
Blue Swirl72cf2d42009-09-12 07:36:22 +0000451 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000452 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000453 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000454 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000455 return 0;
456 }
457 }
aliguoria1d1bb32008-11-18 20:07:32 +0000458 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000459}
460
aliguoria1d1bb32008-11-18 20:07:32 +0000461/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100462void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000463{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000465
aliguoria1d1bb32008-11-18 20:07:32 +0000466 tlb_flush_page(env, watchpoint->vaddr);
467
Anthony Liguori7267c092011-08-20 22:09:37 -0500468 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000469}
470
aliguoria1d1bb32008-11-18 20:07:32 +0000471/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100472void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000473{
aliguoric0ce9982008-11-25 22:13:57 +0000474 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000475
Blue Swirl72cf2d42009-09-12 07:36:22 +0000476 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000477 if (wp->flags & mask)
478 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000479 }
aliguoria1d1bb32008-11-18 20:07:32 +0000480}
Paul Brookc527ee82010-03-01 03:31:14 +0000481#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000482
483/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100484int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000485 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000486{
bellard1fddef42005-04-17 19:16:13 +0000487#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000488 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000489
Anthony Liguori7267c092011-08-20 22:09:37 -0500490 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000491
492 bp->pc = pc;
493 bp->flags = flags;
494
aliguori2dc9f412008-11-18 20:56:59 +0000495 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000496 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000497 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000498 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000500
501 breakpoint_invalidate(env, pc);
502
503 if (breakpoint)
504 *breakpoint = bp;
505 return 0;
506#else
507 return -ENOSYS;
508#endif
509}
510
511/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100512int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000513{
514#if defined(TARGET_HAS_ICE)
515 CPUBreakpoint *bp;
516
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000518 if (bp->pc == pc && bp->flags == flags) {
519 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000520 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000521 }
bellard4c3a88a2003-07-26 12:06:08 +0000522 }
aliguoria1d1bb32008-11-18 20:07:32 +0000523 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000524#else
aliguoria1d1bb32008-11-18 20:07:32 +0000525 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000526#endif
527}
528
aliguoria1d1bb32008-11-18 20:07:32 +0000529/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000531{
bellard1fddef42005-04-17 19:16:13 +0000532#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000533 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000534
aliguoria1d1bb32008-11-18 20:07:32 +0000535 breakpoint_invalidate(env, breakpoint->pc);
536
Anthony Liguori7267c092011-08-20 22:09:37 -0500537 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000538#endif
539}
540
541/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100542void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000543{
544#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000545 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000546
Blue Swirl72cf2d42009-09-12 07:36:22 +0000547 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000548 if (bp->flags & mask)
549 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551#endif
552}
553
bellardc33a3462003-07-29 20:50:33 +0000554/* enable or disable single step mode. EXCP_DEBUG is returned by the
555 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100556void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000557{
bellard1fddef42005-04-17 19:16:13 +0000558#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000559 if (env->singlestep_enabled != enabled) {
560 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000561 if (kvm_enabled())
562 kvm_update_guest_debug(env, 0);
563 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100564 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000565 /* XXX: only flush what is necessary */
566 tb_flush(env);
567 }
bellardc33a3462003-07-29 20:50:33 +0000568 }
569#endif
570}
571
Andreas Färber9349b4f2012-03-14 01:38:32 +0100572void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +0000573{
Andreas Färberfcd7d002012-12-17 08:02:44 +0100574 CPUState *cpu = ENV_GET_CPU(env);
575
576 cpu->exit_request = 1;
Peter Maydell378df4b2013-02-22 18:10:03 +0000577 cpu->tcg_exit_req = 1;
aurel323098dba2009-03-07 21:28:24 +0000578}
579
Andreas Färber9349b4f2012-03-14 01:38:32 +0100580void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000581{
582 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000583 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000584
585 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000586 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000587 fprintf(stderr, "qemu: fatal: ");
588 vfprintf(stderr, fmt, ap);
589 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100590 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000591 if (qemu_log_enabled()) {
592 qemu_log("qemu: fatal: ");
593 qemu_log_vprintf(fmt, ap2);
594 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100595 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000596 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000597 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000598 }
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000600 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200601#if defined(CONFIG_USER_ONLY)
602 {
603 struct sigaction act;
604 sigfillset(&act.sa_mask);
605 act.sa_handler = SIG_DFL;
606 sigaction(SIGABRT, &act, NULL);
607 }
608#endif
bellard75012672003-06-21 13:11:07 +0000609 abort();
610}
611
Andreas Färber9349b4f2012-03-14 01:38:32 +0100612CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000613{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100614 CPUArchState *new_env = cpu_init(env->cpu_model_str);
615 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000616#if defined(TARGET_HAS_ICE)
617 CPUBreakpoint *bp;
618 CPUWatchpoint *wp;
619#endif
620
Andreas Färber9349b4f2012-03-14 01:38:32 +0100621 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000622
Andreas Färber55e5c282012-12-17 06:18:02 +0100623 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000624 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000625
626 /* Clone all break/watchpoints.
627 Note: Once we support ptrace with hw-debug register access, make sure
628 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000629 QTAILQ_INIT(&env->breakpoints);
630 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000632 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000633 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
634 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000635 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000636 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
637 wp->flags, NULL);
638 }
639#endif
640
thsc5be9f02007-02-28 20:20:53 +0000641 return new_env;
642}
643
bellard01243112004-01-04 15:48:17 +0000644#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200645static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
646 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000647{
Juan Quintelad24981d2012-05-22 00:42:40 +0200648 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000649
bellard1ccde1c2004-02-06 19:46:14 +0000650 /* we modify the TLB cache so that the dirty bit will be set again
651 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200652 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200653 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000654 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200655 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000656 != (end - 1) - start) {
657 abort();
658 }
Blue Swirle5548612012-04-21 13:08:33 +0000659 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200660
661}
662
663/* Note: start and end must be within the same ram block. */
664void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
665 int dirty_flags)
666{
667 uintptr_t length;
668
669 start &= TARGET_PAGE_MASK;
670 end = TARGET_PAGE_ALIGN(end);
671
672 length = end - start;
673 if (length == 0)
674 return;
675 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
676
677 if (tcg_enabled()) {
678 tlb_reset_dirty_range_all(start, end, length);
679 }
bellard1ccde1c2004-02-06 19:46:14 +0000680}
681
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000682static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000683{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200684 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000685 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200686 return ret;
aliguori74576192008-10-06 14:02:03 +0000687}
688
Avi Kivitya8170e52012-10-23 12:30:10 +0200689hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200690 MemoryRegionSection *section,
691 target_ulong vaddr,
692 hwaddr paddr, hwaddr xlat,
693 int prot,
694 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000695{
Avi Kivitya8170e52012-10-23 12:30:10 +0200696 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000697 CPUWatchpoint *wp;
698
Blue Swirlcc5bea62012-04-14 14:56:48 +0000699 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000700 /* Normal RAM. */
701 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200702 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000703 if (!section->readonly) {
704 iotlb |= phys_section_notdirty;
705 } else {
706 iotlb |= phys_section_rom;
707 }
708 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000709 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200710 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000711 }
712
713 /* Make accesses to pages with watchpoints go via the
714 watchpoint trap routines. */
715 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
716 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
717 /* Avoid trapping reads of pages with a write breakpoint. */
718 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
719 iotlb = phys_section_watch + paddr;
720 *address |= TLB_MMIO;
721 break;
722 }
723 }
724 }
725
726 return iotlb;
727}
bellard9fa3e852004-01-04 18:06:42 +0000728#endif /* defined(CONFIG_USER_ONLY) */
729
pbrooke2eef172008-06-08 01:09:01 +0000730#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000731
Anthony Liguoric227f092009-10-01 16:12:16 -0500732static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200733 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200734static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200735static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200736{
Avi Kivity5312bd82012-02-12 18:32:55 +0200737 MemoryRegionSection *section = &phys_sections[section_index];
738 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200739
740 if (mr->subpage) {
741 subpage_t *subpage = container_of(mr, subpage_t, iomem);
742 memory_region_destroy(&subpage->iomem);
743 g_free(subpage);
744 }
745}
746
Avi Kivity4346ae32012-02-10 17:00:01 +0200747static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200748{
749 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200750 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivityc19e8802012-02-13 20:25:31 +0200752 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200753 return;
754 }
755
Avi Kivityc19e8802012-02-13 20:25:31 +0200756 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200757 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200758 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200759 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200760 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200761 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200762 }
Avi Kivity54688b12012-02-09 17:34:32 +0200763 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200764 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200765 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200766}
767
Avi Kivityac1970f2012-10-03 16:22:53 +0200768static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200769{
Avi Kivityac1970f2012-10-03 16:22:53 +0200770 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200771 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200772}
773
Avi Kivity5312bd82012-02-12 18:32:55 +0200774static uint16_t phys_section_add(MemoryRegionSection *section)
775{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200776 /* The physical section number is ORed with a page-aligned
777 * pointer to produce the iotlb entries. Thus it should
778 * never overflow into the page-aligned value.
779 */
780 assert(phys_sections_nb < TARGET_PAGE_SIZE);
781
Avi Kivity5312bd82012-02-12 18:32:55 +0200782 if (phys_sections_nb == phys_sections_nb_alloc) {
783 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
784 phys_sections = g_renew(MemoryRegionSection, phys_sections,
785 phys_sections_nb_alloc);
786 }
787 phys_sections[phys_sections_nb] = *section;
788 return phys_sections_nb++;
789}
790
791static void phys_sections_clear(void)
792{
793 phys_sections_nb = 0;
794}
795
Avi Kivityac1970f2012-10-03 16:22:53 +0200796static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200797{
798 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200799 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200801 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200802 MemoryRegionSection subsection = {
803 .offset_within_address_space = base,
804 .size = TARGET_PAGE_SIZE,
805 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200806 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807
Avi Kivityf3705d52012-03-08 16:16:34 +0200808 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809
Avi Kivityf3705d52012-03-08 16:16:34 +0200810 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200811 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200813 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200814 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200816 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817 }
818 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -0400819 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 subpage_register(subpage, start, end, phys_section_add(section));
821}
822
823
Avi Kivityac1970f2012-10-03 16:22:53 +0200824static void register_multipage(AddressSpaceDispatch *d, MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000825{
Avi Kivitya8170e52012-10-23 12:30:10 +0200826 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200827 uint16_t section_index = phys_section_add(section);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200828 uint64_t num_pages = section->size >> TARGET_PAGE_BITS;
Avi Kivitydd811242012-01-02 12:17:03 +0200829
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200830 assert(num_pages);
831 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000832}
833
Avi Kivityac1970f2012-10-03 16:22:53 +0200834static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200835{
Avi Kivityac1970f2012-10-03 16:22:53 +0200836 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200837 MemoryRegionSection now = *section, remain = *section;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200838
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200839 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
840 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
841 - now.offset_within_address_space;
842
843 now.size = MIN(left, now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200844 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200845 } else {
846 now.size = 0;
847 }
848 while (remain.size != now.size) {
Avi Kivity0f0cb162012-02-13 17:14:32 +0200849 remain.size -= now.size;
850 remain.offset_within_address_space += now.size;
851 remain.offset_within_region += now.size;
Tyler Hall69b67642012-07-25 18:45:04 -0400852 now = remain;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200853 if (remain.size < TARGET_PAGE_SIZE) {
854 register_subpage(d, &now);
855 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Tyler Hall69b67642012-07-25 18:45:04 -0400856 now.size = TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +0200857 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400858 } else {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200859 now.size &= -TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +0200860 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400861 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200862 }
863}
864
Sheng Yang62a27442010-01-26 19:21:16 +0800865void qemu_flush_coalesced_mmio_buffer(void)
866{
867 if (kvm_enabled())
868 kvm_flush_coalesced_mmio_buffer();
869}
870
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700871void qemu_mutex_lock_ramlist(void)
872{
873 qemu_mutex_lock(&ram_list.mutex);
874}
875
876void qemu_mutex_unlock_ramlist(void)
877{
878 qemu_mutex_unlock(&ram_list.mutex);
879}
880
Marcelo Tosattic9027602010-03-01 20:25:08 -0300881#if defined(__linux__) && !defined(TARGET_S390X)
882
883#include <sys/vfs.h>
884
885#define HUGETLBFS_MAGIC 0x958458f6
886
887static long gethugepagesize(const char *path)
888{
889 struct statfs fs;
890 int ret;
891
892 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900893 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300894 } while (ret != 0 && errno == EINTR);
895
896 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900897 perror(path);
898 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300899 }
900
901 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900902 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300903
904 return fs.f_bsize;
905}
906
Alex Williamson04b16652010-07-02 11:13:17 -0600907static void *file_ram_alloc(RAMBlock *block,
908 ram_addr_t memory,
909 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300910{
911 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500912 char *sanitized_name;
913 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300914 void *area;
915 int fd;
916#ifdef MAP_POPULATE
917 int flags;
918#endif
919 unsigned long hpagesize;
920
921 hpagesize = gethugepagesize(path);
922 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900923 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300924 }
925
926 if (memory < hpagesize) {
927 return NULL;
928 }
929
930 if (kvm_enabled() && !kvm_has_sync_mmu()) {
931 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
932 return NULL;
933 }
934
Peter Feiner8ca761f2013-03-04 13:54:25 -0500935 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
936 sanitized_name = g_strdup(block->mr->name);
937 for (c = sanitized_name; *c != '\0'; c++) {
938 if (*c == '/')
939 *c = '_';
940 }
941
942 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
943 sanitized_name);
944 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300945
946 fd = mkstemp(filename);
947 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900948 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100949 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900950 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300951 }
952 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100953 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300954
955 memory = (memory+hpagesize-1) & ~(hpagesize-1);
956
957 /*
958 * ftruncate is not supported by hugetlbfs in older
959 * hosts, so don't bother bailing out on errors.
960 * If anything goes wrong with it under other filesystems,
961 * mmap will fail.
962 */
963 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900964 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300965
966#ifdef MAP_POPULATE
967 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
968 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
969 * to sidestep this quirk.
970 */
971 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
972 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
973#else
974 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
975#endif
976 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900977 perror("file_ram_alloc: can't mmap RAM pages");
978 close(fd);
979 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300980 }
Alex Williamson04b16652010-07-02 11:13:17 -0600981 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300982 return area;
983}
984#endif
985
Alex Williamsond17b5282010-06-25 11:08:38 -0600986static ram_addr_t find_ram_offset(ram_addr_t size)
987{
Alex Williamson04b16652010-07-02 11:13:17 -0600988 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600989 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600990
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100991 assert(size != 0); /* it would hand out same offset multiple times */
992
Paolo Bonzinia3161032012-11-14 15:54:48 +0100993 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -0600994 return 0;
995
Paolo Bonzinia3161032012-11-14 15:54:48 +0100996 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +0000997 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600998
999 end = block->offset + block->length;
1000
Paolo Bonzinia3161032012-11-14 15:54:48 +01001001 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001002 if (next_block->offset >= end) {
1003 next = MIN(next, next_block->offset);
1004 }
1005 }
1006 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001007 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001008 mingap = next - end;
1009 }
1010 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001011
1012 if (offset == RAM_ADDR_MAX) {
1013 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1014 (uint64_t)size);
1015 abort();
1016 }
1017
Alex Williamson04b16652010-07-02 11:13:17 -06001018 return offset;
1019}
1020
Juan Quintela652d7ec2012-07-20 10:37:54 +02001021ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001022{
Alex Williamsond17b5282010-06-25 11:08:38 -06001023 RAMBlock *block;
1024 ram_addr_t last = 0;
1025
Paolo Bonzinia3161032012-11-14 15:54:48 +01001026 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001027 last = MAX(last, block->offset + block->length);
1028
1029 return last;
1030}
1031
Jason Baronddb97f12012-08-02 15:44:16 -04001032static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1033{
1034 int ret;
1035 QemuOpts *machine_opts;
1036
1037 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1038 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1039 if (machine_opts &&
1040 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1041 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1042 if (ret) {
1043 perror("qemu_madvise");
1044 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1045 "but dump_guest_core=off specified\n");
1046 }
1047 }
1048}
1049
Avi Kivityc5705a72011-12-20 15:59:12 +02001050void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001051{
1052 RAMBlock *new_block, *block;
1053
Avi Kivityc5705a72011-12-20 15:59:12 +02001054 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001055 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001056 if (block->offset == addr) {
1057 new_block = block;
1058 break;
1059 }
1060 }
1061 assert(new_block);
1062 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001064 if (dev) {
1065 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001066 if (id) {
1067 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001068 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001069 }
1070 }
1071 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1072
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001073 /* This assumes the iothread lock is taken here too. */
1074 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001075 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001076 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001077 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1078 new_block->idstr);
1079 abort();
1080 }
1081 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001082 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001083}
1084
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001085static int memory_try_enable_merging(void *addr, size_t len)
1086{
1087 QemuOpts *opts;
1088
1089 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1090 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1091 /* disabled by the user */
1092 return 0;
1093 }
1094
1095 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1096}
1097
Avi Kivityc5705a72011-12-20 15:59:12 +02001098ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1099 MemoryRegion *mr)
1100{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001101 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001102
1103 size = TARGET_PAGE_ALIGN(size);
1104 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001105
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001106 /* This assumes the iothread lock is taken here too. */
1107 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001108 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001109 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001110 if (host) {
1111 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001112 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001113 } else {
1114 if (mem_path) {
1115#if defined (__linux__) && !defined(TARGET_S390X)
1116 new_block->host = file_ram_alloc(new_block, size, mem_path);
1117 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001118 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001119 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001120 }
1121#else
1122 fprintf(stderr, "-mem-path option unsupported\n");
1123 exit(1);
1124#endif
1125 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001126 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001127 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001128 } else if (kvm_enabled()) {
1129 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001130 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001131 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001132 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001133 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001134 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001135 }
1136 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001137 new_block->length = size;
1138
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001139 /* Keep the list sorted from biggest to smallest block. */
1140 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1141 if (block->length < new_block->length) {
1142 break;
1143 }
1144 }
1145 if (block) {
1146 QTAILQ_INSERT_BEFORE(block, new_block, next);
1147 } else {
1148 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1149 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001150 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001151
Umesh Deshpandef798b072011-08-18 11:41:17 -07001152 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001153 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001154
Anthony Liguori7267c092011-08-20 22:09:37 -05001155 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001156 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001157 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1158 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001159 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001160
Jason Baronddb97f12012-08-02 15:44:16 -04001161 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001162 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001163
Cam Macdonell84b89d72010-07-26 18:10:57 -06001164 if (kvm_enabled())
1165 kvm_setup_guest_memory(new_block->host, size);
1166
1167 return new_block->offset;
1168}
1169
Avi Kivityc5705a72011-12-20 15:59:12 +02001170ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001171{
Avi Kivityc5705a72011-12-20 15:59:12 +02001172 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001173}
bellarde9a1ab12007-02-08 23:08:38 +00001174
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001175void qemu_ram_free_from_ptr(ram_addr_t addr)
1176{
1177 RAMBlock *block;
1178
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001179 /* This assumes the iothread lock is taken here too. */
1180 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001181 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001182 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001183 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001184 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001185 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001186 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001187 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001188 }
1189 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001190 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001191}
1192
Anthony Liguoric227f092009-10-01 16:12:16 -05001193void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001194{
Alex Williamson04b16652010-07-02 11:13:17 -06001195 RAMBlock *block;
1196
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 /* This assumes the iothread lock is taken here too. */
1198 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001199 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001200 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001201 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001202 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001203 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001204 if (block->flags & RAM_PREALLOC_MASK) {
1205 ;
1206 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001207#if defined (__linux__) && !defined(TARGET_S390X)
1208 if (block->fd) {
1209 munmap(block->host, block->length);
1210 close(block->fd);
1211 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001212 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001213 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001214#else
1215 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001216#endif
1217 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001218 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001219 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001220 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001221 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001222 }
Alex Williamson04b16652010-07-02 11:13:17 -06001223 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001224 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001225 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001226 }
1227 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001228 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001229
bellarde9a1ab12007-02-08 23:08:38 +00001230}
1231
Huang Yingcd19cfa2011-03-02 08:56:19 +01001232#ifndef _WIN32
1233void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1234{
1235 RAMBlock *block;
1236 ram_addr_t offset;
1237 int flags;
1238 void *area, *vaddr;
1239
Paolo Bonzinia3161032012-11-14 15:54:48 +01001240 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001241 offset = addr - block->offset;
1242 if (offset < block->length) {
1243 vaddr = block->host + offset;
1244 if (block->flags & RAM_PREALLOC_MASK) {
1245 ;
1246 } else {
1247 flags = MAP_FIXED;
1248 munmap(vaddr, length);
1249 if (mem_path) {
1250#if defined(__linux__) && !defined(TARGET_S390X)
1251 if (block->fd) {
1252#ifdef MAP_POPULATE
1253 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1254 MAP_PRIVATE;
1255#else
1256 flags |= MAP_PRIVATE;
1257#endif
1258 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1259 flags, block->fd, offset);
1260 } else {
1261 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1262 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1263 flags, -1, 0);
1264 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001265#else
1266 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001267#endif
1268 } else {
1269#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1270 flags |= MAP_SHARED | MAP_ANONYMOUS;
1271 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1272 flags, -1, 0);
1273#else
1274 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1275 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1276 flags, -1, 0);
1277#endif
1278 }
1279 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001280 fprintf(stderr, "Could not remap addr: "
1281 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001282 length, addr);
1283 exit(1);
1284 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001285 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001286 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001287 }
1288 return;
1289 }
1290 }
1291}
1292#endif /* !_WIN32 */
1293
pbrookdc828ca2009-04-09 22:21:07 +00001294/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001295 With the exception of the softmmu code in this file, this should
1296 only be used for local memory (e.g. video ram) that the device owns,
1297 and knows it isn't going to access beyond the end of the block.
1298
1299 It should not be used for general purpose DMA.
1300 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1301 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001302void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001303{
pbrook94a6b542009-04-11 17:15:54 +00001304 RAMBlock *block;
1305
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001306 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001307 block = ram_list.mru_block;
1308 if (block && addr - block->offset < block->length) {
1309 goto found;
1310 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001311 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001312 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001313 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001314 }
pbrook94a6b542009-04-11 17:15:54 +00001315 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001316
1317 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1318 abort();
1319
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001320found:
1321 ram_list.mru_block = block;
1322 if (xen_enabled()) {
1323 /* We need to check if the requested address is in the RAM
1324 * because we don't want to map the entire memory in QEMU.
1325 * In that case just map until the end of the page.
1326 */
1327 if (block->offset == 0) {
1328 return xen_map_cache(addr, 0, 0);
1329 } else if (block->host == NULL) {
1330 block->host =
1331 xen_map_cache(block->offset, block->length, 1);
1332 }
1333 }
1334 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001335}
1336
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001337/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1338 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1339 *
1340 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001341 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001342static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001343{
1344 RAMBlock *block;
1345
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001346 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001347 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001348 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001349 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001350 /* We need to check if the requested address is in the RAM
1351 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001352 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001353 */
1354 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001355 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001356 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001357 block->host =
1358 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001359 }
1360 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001361 return block->host + (addr - block->offset);
1362 }
1363 }
1364
1365 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1366 abort();
1367
1368 return NULL;
1369}
1370
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001371/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1372 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001373static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001374{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001375 if (*size == 0) {
1376 return NULL;
1377 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001378 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001379 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001380 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001381 RAMBlock *block;
1382
Paolo Bonzinia3161032012-11-14 15:54:48 +01001383 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001384 if (addr - block->offset < block->length) {
1385 if (addr - block->offset + *size > block->length)
1386 *size = block->length - addr + block->offset;
1387 return block->host + (addr - block->offset);
1388 }
1389 }
1390
1391 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1392 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001393 }
1394}
1395
Marcelo Tosattie8902612010-10-11 15:31:19 -03001396int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001397{
pbrook94a6b542009-04-11 17:15:54 +00001398 RAMBlock *block;
1399 uint8_t *host = ptr;
1400
Jan Kiszka868bb332011-06-21 22:59:09 +02001401 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001402 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001403 return 0;
1404 }
1405
Paolo Bonzinia3161032012-11-14 15:54:48 +01001406 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001407 /* This case append when the block is not mapped. */
1408 if (block->host == NULL) {
1409 continue;
1410 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001411 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001412 *ram_addr = block->offset + (host - block->host);
1413 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001414 }
pbrook94a6b542009-04-11 17:15:54 +00001415 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001416
Marcelo Tosattie8902612010-10-11 15:31:19 -03001417 return -1;
1418}
Alex Williamsonf471a172010-06-11 11:11:42 -06001419
Marcelo Tosattie8902612010-10-11 15:31:19 -03001420/* Some of the softmmu routines need to translate from a host pointer
1421 (typically a TLB entry) back to a ram offset. */
1422ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1423{
1424 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001425
Marcelo Tosattie8902612010-10-11 15:31:19 -03001426 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1427 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1428 abort();
1429 }
1430 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001431}
1432
Avi Kivitya8170e52012-10-23 12:30:10 +02001433static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001434 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001435{
bellard3a7d9292005-08-21 09:26:42 +00001436 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001437 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001438 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001439 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001440 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001441 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001442 switch (size) {
1443 case 1:
1444 stb_p(qemu_get_ram_ptr(ram_addr), val);
1445 break;
1446 case 2:
1447 stw_p(qemu_get_ram_ptr(ram_addr), val);
1448 break;
1449 case 4:
1450 stl_p(qemu_get_ram_ptr(ram_addr), val);
1451 break;
1452 default:
1453 abort();
1454 }
bellardf23db162005-08-21 19:12:28 +00001455 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001456 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001457 /* we remove the notdirty callback only if the code has been
1458 flushed */
1459 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001460 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001461}
1462
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001463static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1464 unsigned size, bool is_write)
1465{
1466 return is_write;
1467}
1468
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001469static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001470 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001471 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001472 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001473};
1474
pbrook0f459d12008-06-09 00:20:13 +00001475/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001476static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001477{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001478 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001479 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001480 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001481 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001482 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001483
aliguori06d55cc2008-11-18 20:24:06 +00001484 if (env->watchpoint_hit) {
1485 /* We re-entered the check after replacing the TB. Now raise
1486 * the debug interrupt so that is will trigger after the
1487 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001488 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001489 return;
1490 }
pbrook2e70f6e2008-06-29 01:03:05 +00001491 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001492 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001493 if ((vaddr == (wp->vaddr & len_mask) ||
1494 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001495 wp->flags |= BP_WATCHPOINT_HIT;
1496 if (!env->watchpoint_hit) {
1497 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001498 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001499 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1500 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001501 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001502 } else {
1503 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1504 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001505 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001506 }
aliguori06d55cc2008-11-18 20:24:06 +00001507 }
aliguori6e140f22008-11-18 20:37:55 +00001508 } else {
1509 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001510 }
1511 }
1512}
1513
pbrook6658ffb2007-03-16 23:58:11 +00001514/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1515 so these check for a hit then pass through to the normal out-of-line
1516 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001517static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001518 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001519{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001520 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1521 switch (size) {
1522 case 1: return ldub_phys(addr);
1523 case 2: return lduw_phys(addr);
1524 case 4: return ldl_phys(addr);
1525 default: abort();
1526 }
pbrook6658ffb2007-03-16 23:58:11 +00001527}
1528
Avi Kivitya8170e52012-10-23 12:30:10 +02001529static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001530 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001531{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001532 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1533 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001534 case 1:
1535 stb_phys(addr, val);
1536 break;
1537 case 2:
1538 stw_phys(addr, val);
1539 break;
1540 case 4:
1541 stl_phys(addr, val);
1542 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001543 default: abort();
1544 }
pbrook6658ffb2007-03-16 23:58:11 +00001545}
1546
Avi Kivity1ec9b902012-01-02 12:47:48 +02001547static const MemoryRegionOps watch_mem_ops = {
1548 .read = watch_mem_read,
1549 .write = watch_mem_write,
1550 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001551};
pbrook6658ffb2007-03-16 23:58:11 +00001552
Avi Kivitya8170e52012-10-23 12:30:10 +02001553static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001554 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001555{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001556 subpage_t *subpage = opaque;
1557 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001558
blueswir1db7b5422007-05-26 17:36:03 +00001559#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001560 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1561 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001562#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001563 address_space_read(subpage->as, addr + subpage->base, buf, len);
1564 switch (len) {
1565 case 1:
1566 return ldub_p(buf);
1567 case 2:
1568 return lduw_p(buf);
1569 case 4:
1570 return ldl_p(buf);
1571 default:
1572 abort();
1573 }
blueswir1db7b5422007-05-26 17:36:03 +00001574}
1575
Avi Kivitya8170e52012-10-23 12:30:10 +02001576static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001577 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001578{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001579 subpage_t *subpage = opaque;
1580 uint8_t buf[4];
1581
blueswir1db7b5422007-05-26 17:36:03 +00001582#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001583 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001584 " value %"PRIx64"\n",
1585 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001586#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001587 switch (len) {
1588 case 1:
1589 stb_p(buf, value);
1590 break;
1591 case 2:
1592 stw_p(buf, value);
1593 break;
1594 case 4:
1595 stl_p(buf, value);
1596 break;
1597 default:
1598 abort();
1599 }
1600 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001601}
1602
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001603static bool subpage_accepts(void *opaque, hwaddr addr,
1604 unsigned size, bool is_write)
1605{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001606 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001607#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001608 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1609 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001610#endif
1611
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001612 return address_space_access_valid(subpage->as, addr + subpage->base,
1613 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001614}
1615
Avi Kivity70c68e42012-01-02 12:32:48 +02001616static const MemoryRegionOps subpage_ops = {
1617 .read = subpage_read,
1618 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001619 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001620 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001621};
1622
Anthony Liguoric227f092009-10-01 16:12:16 -05001623static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001624 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001625{
1626 int idx, eidx;
1627
1628 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1629 return -1;
1630 idx = SUBPAGE_IDX(start);
1631 eidx = SUBPAGE_IDX(end);
1632#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001633 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001634 mmio, start, end, idx, eidx, memory);
1635#endif
blueswir1db7b5422007-05-26 17:36:03 +00001636 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001637 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001638 }
1639
1640 return 0;
1641}
1642
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001643static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001644{
Anthony Liguoric227f092009-10-01 16:12:16 -05001645 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001646
Anthony Liguori7267c092011-08-20 22:09:37 -05001647 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001648
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001649 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001650 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001651 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1652 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001653 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001654#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001655 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1656 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001657#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001658 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001659
1660 return mmio;
1661}
1662
Avi Kivity5312bd82012-02-12 18:32:55 +02001663static uint16_t dummy_section(MemoryRegion *mr)
1664{
1665 MemoryRegionSection section = {
1666 .mr = mr,
1667 .offset_within_address_space = 0,
1668 .offset_within_region = 0,
1669 .size = UINT64_MAX,
1670 };
1671
1672 return phys_section_add(&section);
1673}
1674
Avi Kivitya8170e52012-10-23 12:30:10 +02001675MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001676{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001677 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001678}
1679
Avi Kivitye9179ce2009-06-14 11:38:52 +03001680static void io_mem_init(void)
1681{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001682 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001683 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1684 "unassigned", UINT64_MAX);
1685 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1686 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001687 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1688 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001689}
1690
Avi Kivityac1970f2012-10-03 16:22:53 +02001691static void mem_begin(MemoryListener *listener)
1692{
1693 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1694
1695 destroy_all_mappings(d);
1696 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1697}
1698
Avi Kivity50c1e142012-02-08 21:36:02 +02001699static void core_begin(MemoryListener *listener)
1700{
Avi Kivity5312bd82012-02-12 18:32:55 +02001701 phys_sections_clear();
1702 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001703 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1704 phys_section_rom = dummy_section(&io_mem_rom);
1705 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001706}
1707
Avi Kivity1d711482012-10-02 18:54:45 +02001708static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001709{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001710 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001711
1712 /* since each CPU stores ram addresses in its TLB cache, we must
1713 reset the modified entries */
1714 /* XXX: slow ! */
1715 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1716 tlb_flush(env, 1);
1717 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001718}
1719
Avi Kivity93632742012-02-08 16:54:16 +02001720static void core_log_global_start(MemoryListener *listener)
1721{
1722 cpu_physical_memory_set_dirty_tracking(1);
1723}
1724
1725static void core_log_global_stop(MemoryListener *listener)
1726{
1727 cpu_physical_memory_set_dirty_tracking(0);
1728}
1729
Avi Kivity4855d412012-02-08 21:16:05 +02001730static void io_region_add(MemoryListener *listener,
1731 MemoryRegionSection *section)
1732{
Avi Kivitya2d33522012-03-05 17:40:12 +02001733 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1734
1735 mrio->mr = section->mr;
1736 mrio->offset = section->offset_within_region;
1737 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02001738 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02001739 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001740}
1741
1742static void io_region_del(MemoryListener *listener,
1743 MemoryRegionSection *section)
1744{
1745 isa_unassign_ioport(section->offset_within_address_space, section->size);
1746}
1747
Avi Kivity93632742012-02-08 16:54:16 +02001748static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001749 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001750 .log_global_start = core_log_global_start,
1751 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001752 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001753};
1754
Avi Kivity4855d412012-02-08 21:16:05 +02001755static MemoryListener io_memory_listener = {
1756 .region_add = io_region_add,
1757 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001758 .priority = 0,
1759};
1760
Avi Kivity1d711482012-10-02 18:54:45 +02001761static MemoryListener tcg_memory_listener = {
1762 .commit = tcg_commit,
1763};
1764
Avi Kivityac1970f2012-10-03 16:22:53 +02001765void address_space_init_dispatch(AddressSpace *as)
1766{
1767 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1768
1769 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1770 d->listener = (MemoryListener) {
1771 .begin = mem_begin,
1772 .region_add = mem_add,
1773 .region_nop = mem_add,
1774 .priority = 0,
1775 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001776 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001777 as->dispatch = d;
1778 memory_listener_register(&d->listener, as);
1779}
1780
Avi Kivity83f3c252012-10-07 12:59:55 +02001781void address_space_destroy_dispatch(AddressSpace *as)
1782{
1783 AddressSpaceDispatch *d = as->dispatch;
1784
1785 memory_listener_unregister(&d->listener);
1786 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1787 g_free(d);
1788 as->dispatch = NULL;
1789}
1790
Avi Kivity62152b82011-07-26 14:26:14 +03001791static void memory_map_init(void)
1792{
Anthony Liguori7267c092011-08-20 22:09:37 -05001793 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001794 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001795 address_space_init(&address_space_memory, system_memory);
1796 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03001797
Anthony Liguori7267c092011-08-20 22:09:37 -05001798 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001799 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001800 address_space_init(&address_space_io, system_io);
1801 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02001802
Avi Kivityf6790af2012-10-02 20:13:51 +02001803 memory_listener_register(&core_memory_listener, &address_space_memory);
1804 memory_listener_register(&io_memory_listener, &address_space_io);
1805 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Peter Maydell9e119082012-10-29 11:34:32 +10001806
1807 dma_context_init(&dma_context_memory, &address_space_memory,
1808 NULL, NULL, NULL);
Avi Kivity62152b82011-07-26 14:26:14 +03001809}
1810
1811MemoryRegion *get_system_memory(void)
1812{
1813 return system_memory;
1814}
1815
Avi Kivity309cb472011-08-08 16:09:03 +03001816MemoryRegion *get_system_io(void)
1817{
1818 return system_io;
1819}
1820
pbrooke2eef172008-06-08 01:09:01 +00001821#endif /* !defined(CONFIG_USER_ONLY) */
1822
bellard13eb76e2004-01-24 15:23:36 +00001823/* physical memory access (slow version, mainly for debug) */
1824#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001825int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001826 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001827{
1828 int l, flags;
1829 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001830 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001831
1832 while (len > 0) {
1833 page = addr & TARGET_PAGE_MASK;
1834 l = (page + TARGET_PAGE_SIZE) - addr;
1835 if (l > len)
1836 l = len;
1837 flags = page_get_flags(page);
1838 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001839 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001840 if (is_write) {
1841 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001842 return -1;
bellard579a97f2007-11-11 14:26:47 +00001843 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001844 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001845 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001846 memcpy(p, buf, l);
1847 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001848 } else {
1849 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001850 return -1;
bellard579a97f2007-11-11 14:26:47 +00001851 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001852 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001853 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001854 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001855 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001856 }
1857 len -= l;
1858 buf += l;
1859 addr += l;
1860 }
Paul Brooka68fe892010-03-01 00:08:59 +00001861 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001862}
bellard8df1cd02005-01-28 22:37:22 +00001863
bellard13eb76e2004-01-24 15:23:36 +00001864#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001865
Avi Kivitya8170e52012-10-23 12:30:10 +02001866static void invalidate_and_set_dirty(hwaddr addr,
1867 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001868{
1869 if (!cpu_physical_memory_is_dirty(addr)) {
1870 /* invalidate code */
1871 tb_invalidate_phys_page_range(addr, addr + length, 0);
1872 /* set dirty bit */
1873 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1874 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001875 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001876}
1877
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001878static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1879{
1880 if (memory_region_is_ram(mr)) {
1881 return !(is_write && mr->readonly);
1882 }
1883 if (memory_region_is_romd(mr)) {
1884 return !is_write;
1885 }
1886
1887 return false;
1888}
1889
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001890static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001891{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001892 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001893 return 4;
1894 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001895 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001896 return 2;
1897 }
1898 return 1;
1899}
1900
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001901bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001902 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001903{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001904 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001905 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001906 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001907 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001908 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001909 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001910
bellard13eb76e2004-01-24 15:23:36 +00001911 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001912 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001913 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001914
bellard13eb76e2004-01-24 15:23:36 +00001915 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001916 if (!memory_access_is_direct(mr, is_write)) {
1917 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001918 /* XXX: could force cpu_single_env to NULL to avoid
1919 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001920 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001921 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001922 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001923 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001924 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001925 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001926 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001927 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001928 } else {
bellard1c213d12005-09-03 10:49:04 +00001929 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001930 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001931 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001932 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001933 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001934 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001935 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001936 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001937 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001938 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001939 }
1940 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001942 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001943 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001944 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001945 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001946 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001947 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001948 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001949 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001950 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001951 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001952 } else {
bellard1c213d12005-09-03 10:49:04 +00001953 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001954 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001955 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001956 }
1957 } else {
1958 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001959 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001960 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001961 }
1962 }
1963 len -= l;
1964 buf += l;
1965 addr += l;
1966 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001967
1968 return error;
bellard13eb76e2004-01-24 15:23:36 +00001969}
bellard8df1cd02005-01-28 22:37:22 +00001970
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001971bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001972 const uint8_t *buf, int len)
1973{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001974 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001975}
1976
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001977bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001978{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001979 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001980}
1981
1982
Avi Kivitya8170e52012-10-23 12:30:10 +02001983void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001984 int len, int is_write)
1985{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001986 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001987}
1988
bellardd0ecd2a2006-04-23 17:14:48 +00001989/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001990void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001991 const uint8_t *buf, int len)
1992{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001993 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00001994 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001995 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001996 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00001997
bellardd0ecd2a2006-04-23 17:14:48 +00001998 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001999 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002000 mr = address_space_translate(&address_space_memory,
2001 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002002
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002003 if (!(memory_region_is_ram(mr) ||
2004 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002005 /* do nothing */
2006 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002007 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002008 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002009 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002010 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002011 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002012 }
2013 len -= l;
2014 buf += l;
2015 addr += l;
2016 }
2017}
2018
aliguori6d16c2f2009-01-22 16:59:11 +00002019typedef struct {
2020 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002021 hwaddr addr;
2022 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002023} BounceBuffer;
2024
2025static BounceBuffer bounce;
2026
aliguoriba223c22009-01-22 16:59:16 +00002027typedef struct MapClient {
2028 void *opaque;
2029 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002030 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002031} MapClient;
2032
Blue Swirl72cf2d42009-09-12 07:36:22 +00002033static QLIST_HEAD(map_client_list, MapClient) map_client_list
2034 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002035
2036void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2037{
Anthony Liguori7267c092011-08-20 22:09:37 -05002038 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002039
2040 client->opaque = opaque;
2041 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002042 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002043 return client;
2044}
2045
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002046static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002047{
2048 MapClient *client = (MapClient *)_client;
2049
Blue Swirl72cf2d42009-09-12 07:36:22 +00002050 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002051 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002052}
2053
2054static void cpu_notify_map_clients(void)
2055{
2056 MapClient *client;
2057
Blue Swirl72cf2d42009-09-12 07:36:22 +00002058 while (!QLIST_EMPTY(&map_client_list)) {
2059 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002060 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002061 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002062 }
2063}
2064
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002065bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2066{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002067 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002068 hwaddr l, xlat;
2069
2070 while (len > 0) {
2071 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002072 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2073 if (!memory_access_is_direct(mr, is_write)) {
2074 l = memory_access_size(mr, l, addr);
2075 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002076 return false;
2077 }
2078 }
2079
2080 len -= l;
2081 addr += l;
2082 }
2083 return true;
2084}
2085
aliguori6d16c2f2009-01-22 16:59:11 +00002086/* Map a physical memory region into a host virtual address.
2087 * May map a subset of the requested range, given by and returned in *plen.
2088 * May return NULL if resources needed to perform the mapping are exhausted.
2089 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002090 * Use cpu_register_map_client() to know when retrying the map operation is
2091 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002092 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002093void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002094 hwaddr addr,
2095 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002096 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002097{
Avi Kivitya8170e52012-10-23 12:30:10 +02002098 hwaddr len = *plen;
2099 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002100 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002101 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002102 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002103 ram_addr_t rlen;
2104 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002105
2106 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002107 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002108 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002109
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002110 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002111 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002112 break;
2113 }
2114 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2115 bounce.addr = addr;
2116 bounce.len = l;
2117 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002118 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002119 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002120
2121 *plen = l;
2122 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002123 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002124 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002125 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002126 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002127 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002128 break;
2129 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002130 }
aliguori6d16c2f2009-01-22 16:59:11 +00002131
2132 len -= l;
2133 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002134 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002135 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002136 rlen = todo;
2137 ret = qemu_ram_ptr_length(raddr, &rlen);
2138 *plen = rlen;
2139 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002140}
2141
Avi Kivityac1970f2012-10-03 16:22:53 +02002142/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002143 * Will also mark the memory as dirty if is_write == 1. access_len gives
2144 * the amount of memory that was actually read or written by the caller.
2145 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002146void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2147 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002148{
2149 if (buffer != bounce.buffer) {
2150 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002151 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002152 while (access_len) {
2153 unsigned l;
2154 l = TARGET_PAGE_SIZE;
2155 if (l > access_len)
2156 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002157 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002158 addr1 += l;
2159 access_len -= l;
2160 }
2161 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002162 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002163 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002164 }
aliguori6d16c2f2009-01-22 16:59:11 +00002165 return;
2166 }
2167 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002168 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002169 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002170 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002171 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002172 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002173}
bellardd0ecd2a2006-04-23 17:14:48 +00002174
Avi Kivitya8170e52012-10-23 12:30:10 +02002175void *cpu_physical_memory_map(hwaddr addr,
2176 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002177 int is_write)
2178{
2179 return address_space_map(&address_space_memory, addr, plen, is_write);
2180}
2181
Avi Kivitya8170e52012-10-23 12:30:10 +02002182void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2183 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002184{
2185 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2186}
2187
bellard8df1cd02005-01-28 22:37:22 +00002188/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002189static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002190 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002191{
bellard8df1cd02005-01-28 22:37:22 +00002192 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002193 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002194 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002195 hwaddr l = 4;
2196 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002197
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002198 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2199 false);
2200 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002201 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002202 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002203#if defined(TARGET_WORDS_BIGENDIAN)
2204 if (endian == DEVICE_LITTLE_ENDIAN) {
2205 val = bswap32(val);
2206 }
2207#else
2208 if (endian == DEVICE_BIG_ENDIAN) {
2209 val = bswap32(val);
2210 }
2211#endif
bellard8df1cd02005-01-28 22:37:22 +00002212 } else {
2213 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002214 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002215 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002216 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002217 switch (endian) {
2218 case DEVICE_LITTLE_ENDIAN:
2219 val = ldl_le_p(ptr);
2220 break;
2221 case DEVICE_BIG_ENDIAN:
2222 val = ldl_be_p(ptr);
2223 break;
2224 default:
2225 val = ldl_p(ptr);
2226 break;
2227 }
bellard8df1cd02005-01-28 22:37:22 +00002228 }
2229 return val;
2230}
2231
Avi Kivitya8170e52012-10-23 12:30:10 +02002232uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002233{
2234 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2235}
2236
Avi Kivitya8170e52012-10-23 12:30:10 +02002237uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002238{
2239 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2240}
2241
Avi Kivitya8170e52012-10-23 12:30:10 +02002242uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002243{
2244 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2245}
2246
bellard84b7b8e2005-11-28 21:19:04 +00002247/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002248static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002249 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002250{
bellard84b7b8e2005-11-28 21:19:04 +00002251 uint8_t *ptr;
2252 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002253 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002254 hwaddr l = 8;
2255 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002256
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002257 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2258 false);
2259 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002260 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002261 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002262#if defined(TARGET_WORDS_BIGENDIAN)
2263 if (endian == DEVICE_LITTLE_ENDIAN) {
2264 val = bswap64(val);
2265 }
2266#else
2267 if (endian == DEVICE_BIG_ENDIAN) {
2268 val = bswap64(val);
2269 }
2270#endif
bellard84b7b8e2005-11-28 21:19:04 +00002271 } else {
2272 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002273 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002274 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002275 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002276 switch (endian) {
2277 case DEVICE_LITTLE_ENDIAN:
2278 val = ldq_le_p(ptr);
2279 break;
2280 case DEVICE_BIG_ENDIAN:
2281 val = ldq_be_p(ptr);
2282 break;
2283 default:
2284 val = ldq_p(ptr);
2285 break;
2286 }
bellard84b7b8e2005-11-28 21:19:04 +00002287 }
2288 return val;
2289}
2290
Avi Kivitya8170e52012-10-23 12:30:10 +02002291uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002292{
2293 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2294}
2295
Avi Kivitya8170e52012-10-23 12:30:10 +02002296uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002297{
2298 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2299}
2300
Avi Kivitya8170e52012-10-23 12:30:10 +02002301uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002302{
2303 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2304}
2305
bellardaab33092005-10-30 20:48:42 +00002306/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002307uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002308{
2309 uint8_t val;
2310 cpu_physical_memory_read(addr, &val, 1);
2311 return val;
2312}
2313
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002314/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002315static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002316 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002317{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002318 uint8_t *ptr;
2319 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002320 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002321 hwaddr l = 2;
2322 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002323
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002324 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2325 false);
2326 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002327 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002328 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002329#if defined(TARGET_WORDS_BIGENDIAN)
2330 if (endian == DEVICE_LITTLE_ENDIAN) {
2331 val = bswap16(val);
2332 }
2333#else
2334 if (endian == DEVICE_BIG_ENDIAN) {
2335 val = bswap16(val);
2336 }
2337#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002338 } else {
2339 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002340 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002341 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002342 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002343 switch (endian) {
2344 case DEVICE_LITTLE_ENDIAN:
2345 val = lduw_le_p(ptr);
2346 break;
2347 case DEVICE_BIG_ENDIAN:
2348 val = lduw_be_p(ptr);
2349 break;
2350 default:
2351 val = lduw_p(ptr);
2352 break;
2353 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002354 }
2355 return val;
bellardaab33092005-10-30 20:48:42 +00002356}
2357
Avi Kivitya8170e52012-10-23 12:30:10 +02002358uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002359{
2360 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2361}
2362
Avi Kivitya8170e52012-10-23 12:30:10 +02002363uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002364{
2365 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2366}
2367
Avi Kivitya8170e52012-10-23 12:30:10 +02002368uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002369{
2370 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2371}
2372
bellard8df1cd02005-01-28 22:37:22 +00002373/* warning: addr must be aligned. The ram page is not masked as dirty
2374 and the code inside is not invalidated. It is useful if the dirty
2375 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002376void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002377{
bellard8df1cd02005-01-28 22:37:22 +00002378 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002379 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002380 hwaddr l = 4;
2381 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002382
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002383 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2384 true);
2385 if (l < 4 || !memory_access_is_direct(mr, true)) {
2386 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002387 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002388 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002389 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002390 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002391
2392 if (unlikely(in_migration)) {
2393 if (!cpu_physical_memory_is_dirty(addr1)) {
2394 /* invalidate code */
2395 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2396 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002397 cpu_physical_memory_set_dirty_flags(
2398 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002399 }
2400 }
bellard8df1cd02005-01-28 22:37:22 +00002401 }
2402}
2403
2404/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002405static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002406 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002407{
bellard8df1cd02005-01-28 22:37:22 +00002408 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002409 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002410 hwaddr l = 4;
2411 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002412
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002413 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2414 true);
2415 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002416#if defined(TARGET_WORDS_BIGENDIAN)
2417 if (endian == DEVICE_LITTLE_ENDIAN) {
2418 val = bswap32(val);
2419 }
2420#else
2421 if (endian == DEVICE_BIG_ENDIAN) {
2422 val = bswap32(val);
2423 }
2424#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002425 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002426 } else {
bellard8df1cd02005-01-28 22:37:22 +00002427 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002428 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002429 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002430 switch (endian) {
2431 case DEVICE_LITTLE_ENDIAN:
2432 stl_le_p(ptr, val);
2433 break;
2434 case DEVICE_BIG_ENDIAN:
2435 stl_be_p(ptr, val);
2436 break;
2437 default:
2438 stl_p(ptr, val);
2439 break;
2440 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002441 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002442 }
2443}
2444
Avi Kivitya8170e52012-10-23 12:30:10 +02002445void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002446{
2447 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2448}
2449
Avi Kivitya8170e52012-10-23 12:30:10 +02002450void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002451{
2452 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2453}
2454
Avi Kivitya8170e52012-10-23 12:30:10 +02002455void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002456{
2457 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2458}
2459
bellardaab33092005-10-30 20:48:42 +00002460/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002461void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002462{
2463 uint8_t v = val;
2464 cpu_physical_memory_write(addr, &v, 1);
2465}
2466
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002467/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002468static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002469 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002470{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002471 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002472 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002473 hwaddr l = 2;
2474 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002475
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002476 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2477 true);
2478 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002479#if defined(TARGET_WORDS_BIGENDIAN)
2480 if (endian == DEVICE_LITTLE_ENDIAN) {
2481 val = bswap16(val);
2482 }
2483#else
2484 if (endian == DEVICE_BIG_ENDIAN) {
2485 val = bswap16(val);
2486 }
2487#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002488 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002489 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002490 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002491 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002492 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002493 switch (endian) {
2494 case DEVICE_LITTLE_ENDIAN:
2495 stw_le_p(ptr, val);
2496 break;
2497 case DEVICE_BIG_ENDIAN:
2498 stw_be_p(ptr, val);
2499 break;
2500 default:
2501 stw_p(ptr, val);
2502 break;
2503 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002504 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002505 }
bellardaab33092005-10-30 20:48:42 +00002506}
2507
Avi Kivitya8170e52012-10-23 12:30:10 +02002508void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002509{
2510 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2511}
2512
Avi Kivitya8170e52012-10-23 12:30:10 +02002513void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002514{
2515 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2516}
2517
Avi Kivitya8170e52012-10-23 12:30:10 +02002518void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002519{
2520 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2521}
2522
bellardaab33092005-10-30 20:48:42 +00002523/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002524void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002525{
2526 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002527 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002528}
2529
Avi Kivitya8170e52012-10-23 12:30:10 +02002530void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002531{
2532 val = cpu_to_le64(val);
2533 cpu_physical_memory_write(addr, &val, 8);
2534}
2535
Avi Kivitya8170e52012-10-23 12:30:10 +02002536void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002537{
2538 val = cpu_to_be64(val);
2539 cpu_physical_memory_write(addr, &val, 8);
2540}
2541
aliguori5e2972f2009-03-28 17:51:36 +00002542/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002543int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002544 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002545{
2546 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002547 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002548 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002549
2550 while (len > 0) {
2551 page = addr & TARGET_PAGE_MASK;
2552 phys_addr = cpu_get_phys_page_debug(env, page);
2553 /* if no physical page mapped, return an error */
2554 if (phys_addr == -1)
2555 return -1;
2556 l = (page + TARGET_PAGE_SIZE) - addr;
2557 if (l > len)
2558 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002559 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002560 if (is_write)
2561 cpu_physical_memory_write_rom(phys_addr, buf, l);
2562 else
aliguori5e2972f2009-03-28 17:51:36 +00002563 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002564 len -= l;
2565 buf += l;
2566 addr += l;
2567 }
2568 return 0;
2569}
Paul Brooka68fe892010-03-01 00:08:59 +00002570#endif
bellard13eb76e2004-01-24 15:23:36 +00002571
Blue Swirl8e4a4242013-01-06 18:30:17 +00002572#if !defined(CONFIG_USER_ONLY)
2573
2574/*
2575 * A helper function for the _utterly broken_ virtio device model to find out if
2576 * it's running on a big endian machine. Don't do this at home kids!
2577 */
2578bool virtio_is_big_endian(void);
2579bool virtio_is_big_endian(void)
2580{
2581#if defined(TARGET_WORDS_BIGENDIAN)
2582 return true;
2583#else
2584 return false;
2585#endif
2586}
2587
2588#endif
2589
Wen Congyang76f35532012-05-07 12:04:18 +08002590#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002591bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002592{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002593 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002594 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002595
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002596 mr = address_space_translate(&address_space_memory,
2597 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002598
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002599 return !(memory_region_is_ram(mr) ||
2600 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002601}
2602#endif