blob: 0448224609a7a7a4ffc0b07430e6e7d4481aa5e2 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Peter Maydell9e119082012-10-29 11:34:32 +100066DMAContext dma_context_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020067
Paolo Bonzini0844e002013-05-24 14:37:28 +020068MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020069static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020070
pbrooke2eef172008-06-08 01:09:01 +000071#endif
bellard9fa3e852004-01-04 18:06:42 +000072
Andreas Färber9349b4f2012-03-14 01:38:32 +010073CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000074/* current CPU in the current thread. It is only valid inside
75 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010076DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000077/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000078 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000079 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010080int use_icount;
bellard6a00d602005-11-21 23:25:50 +000081
pbrooke2eef172008-06-08 01:09:01 +000082#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020083
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020084typedef struct PhysPageEntry PhysPageEntry;
85
86struct PhysPageEntry {
87 uint16_t is_leaf : 1;
88 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
89 uint16_t ptr : 15;
90};
91
92struct AddressSpaceDispatch {
93 /* This is a multi-level map on the physical address space.
94 * The bottom level has pointers to MemoryRegionSections.
95 */
96 PhysPageEntry phys_map;
97 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020098 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099};
100
Jan Kiszka90260c62013-05-26 21:46:51 +0200101#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
102typedef struct subpage_t {
103 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200104 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200105 hwaddr base;
106 uint16_t sub_section[TARGET_PAGE_SIZE];
107} subpage_t;
108
Avi Kivity5312bd82012-02-12 18:32:55 +0200109static MemoryRegionSection *phys_sections;
110static unsigned phys_sections_nb, phys_sections_nb_alloc;
111static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200112static uint16_t phys_section_notdirty;
113static uint16_t phys_section_rom;
114static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200116/* Simple allocator for PhysPageEntry nodes */
117static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
118static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
119
Avi Kivity07f07b32012-02-13 20:45:32 +0200120#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200121
pbrooke2eef172008-06-08 01:09:01 +0000122static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300123static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000124static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000125
Avi Kivity1ec9b902012-01-02 12:47:48 +0200126static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000127#endif
bellard54936002003-05-13 00:25:15 +0000128
Paul Brook6d9a1302010-02-28 23:55:53 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200130
Avi Kivityf7bf5462012-02-13 20:12:05 +0200131static void phys_map_node_reserve(unsigned nodes)
132{
133 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
134 typedef PhysPageEntry Node[L2_SIZE];
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
136 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
137 phys_map_nodes_nb + nodes);
138 phys_map_nodes = g_renew(Node, phys_map_nodes,
139 phys_map_nodes_nb_alloc);
140 }
141}
142
143static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200144{
145 unsigned i;
146 uint16_t ret;
147
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200149 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200150 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200152 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200153 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200154 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200155 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156}
157
158static void phys_map_nodes_reset(void)
159{
160 phys_map_nodes_nb = 0;
161}
162
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163
Avi Kivitya8170e52012-10-23 12:30:10 +0200164static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
165 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200166 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
168 PhysPageEntry *p;
169 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200170 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171
Avi Kivity07f07b32012-02-13 20:45:32 +0200172 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200173 lp->ptr = phys_map_node_alloc();
174 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175 if (level == 0) {
176 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200177 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200178 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179 }
180 }
181 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 }
Avi Kivity29990972012-02-13 20:21:20 +0200184 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185
Avi Kivity29990972012-02-13 20:21:20 +0200186 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200187 if ((*index & (step - 1)) == 0 && *nb >= step) {
188 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200189 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200190 *index += step;
191 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200192 } else {
193 phys_page_set_level(lp, index, nb, leaf, level - 1);
194 }
195 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200200 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200201 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000202{
Avi Kivity29990972012-02-13 20:21:20 +0200203 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000207}
208
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200209static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000210{
Avi Kivityac1970f2012-10-03 16:22:53 +0200211 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200212 PhysPageEntry *p;
213 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214
Avi Kivity07f07b32012-02-13 20:45:32 +0200215 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200217 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200218 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200219 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200221 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200222 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200223}
224
Blue Swirle5548612012-04-21 13:08:33 +0000225bool memory_region_is_unassigned(MemoryRegion *mr)
226{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200227 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000228 && mr != &io_mem_watch;
229}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200230
Jan Kiszka9f029602013-05-06 16:48:02 +0200231static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200232 hwaddr addr,
233 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200234{
Jan Kiszka90260c62013-05-26 21:46:51 +0200235 MemoryRegionSection *section;
236 subpage_t *subpage;
237
238 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
239 if (resolve_subpage && section->mr->subpage) {
240 subpage = container_of(section->mr, subpage_t, iomem);
241 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
242 }
243 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200244}
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246static MemoryRegionSection *
247address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
248 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200249{
250 MemoryRegionSection *section;
251 Int128 diff;
252
Jan Kiszka90260c62013-05-26 21:46:51 +0200253 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200254 /* Compute offset within MemoryRegionSection */
255 addr -= section->offset_within_address_space;
256
257 /* Compute offset within MemoryRegion */
258 *xlat = addr + section->offset_within_region;
259
260 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100261 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200262 return section;
263}
Jan Kiszka90260c62013-05-26 21:46:51 +0200264
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200265MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
266 hwaddr *xlat, hwaddr *plen,
267 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200268{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200269 return address_space_translate_internal(as, addr, xlat, plen, true)->mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200270}
271
272MemoryRegionSection *
273address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
274 hwaddr *plen)
275{
276 return address_space_translate_internal(as, addr, xlat, plen, false);
277}
bellard9fa3e852004-01-04 18:06:42 +0000278#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000279
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200280void cpu_exec_init_all(void)
281{
282#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700283 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200284 memory_map_init();
285 io_mem_init();
286#endif
287}
288
Andreas Färberb170fce2013-01-20 20:23:22 +0100289#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000290
Juan Quintelae59fb372009-09-29 22:48:21 +0200291static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200292{
Andreas Färber259186a2013-01-17 18:51:17 +0100293 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200294
aurel323098dba2009-03-07 21:28:24 +0000295 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
296 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100297 cpu->interrupt_request &= ~0x01;
298 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000299
300 return 0;
301}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200302
303static const VMStateDescription vmstate_cpu_common = {
304 .name = "cpu_common",
305 .version_id = 1,
306 .minimum_version_id = 1,
307 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200308 .post_load = cpu_common_post_load,
309 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100310 VMSTATE_UINT32(halted, CPUState),
311 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200312 VMSTATE_END_OF_LIST()
313 }
314};
Andreas Färberb170fce2013-01-20 20:23:22 +0100315#else
316#define vmstate_cpu_common vmstate_dummy
pbrook9656f322008-07-01 20:01:19 +0000317#endif
318
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100319CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400320{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100321 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100322 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400323
324 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100325 cpu = ENV_GET_CPU(env);
326 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400327 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100328 }
Glauber Costa950f1472009-06-09 12:15:18 -0400329 env = env->next_cpu;
330 }
331
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100332 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400333}
334
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200335void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
336{
337 CPUArchState *env = first_cpu;
338
339 while (env) {
340 func(ENV_GET_CPU(env), data);
341 env = env->next_cpu;
342 }
343}
344
Andreas Färber9349b4f2012-03-14 01:38:32 +0100345void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000346{
Andreas Färber9f09e182012-05-03 06:59:07 +0200347 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100348 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100349 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000350 int cpu_index;
351
pbrookc2764712009-03-07 15:24:59 +0000352#if defined(CONFIG_USER_ONLY)
353 cpu_list_lock();
354#endif
bellard6a00d602005-11-21 23:25:50 +0000355 env->next_cpu = NULL;
356 penv = &first_cpu;
357 cpu_index = 0;
358 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700359 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000360 cpu_index++;
361 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100362 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100363 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000364 QTAILQ_INIT(&env->breakpoints);
365 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100366#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100368#endif
bellard6a00d602005-11-21 23:25:50 +0000369 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000370#if defined(CONFIG_USER_ONLY)
371 cpu_list_unlock();
372#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100373 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000374#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600375 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000376 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000378#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100379 if (cc->vmsd != NULL) {
380 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
381 }
bellardfd6ce8f2003-05-14 19:00:11 +0000382}
383
bellard1fddef42005-04-17 19:16:13 +0000384#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000385#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100386static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000387{
388 tb_invalidate_phys_page_range(pc, pc + 1, 0);
389}
390#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400391static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
392{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400393 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
394 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400395}
bellardc27004e2005-01-03 23:35:10 +0000396#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000397#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000398
Paul Brookc527ee82010-03-01 03:31:14 +0000399#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100400void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000401
402{
403}
404
Andreas Färber9349b4f2012-03-14 01:38:32 +0100405int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000406 int flags, CPUWatchpoint **watchpoint)
407{
408 return -ENOSYS;
409}
410#else
pbrook6658ffb2007-03-16 23:58:11 +0000411/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100412int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000413 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000414{
aliguorib4051332008-11-18 20:14:20 +0000415 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000416 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000417
aliguorib4051332008-11-18 20:14:20 +0000418 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400419 if ((len & (len - 1)) || (addr & ~len_mask) ||
420 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000421 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
422 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
423 return -EINVAL;
424 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500425 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000426
aliguoria1d1bb32008-11-18 20:07:32 +0000427 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000428 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000429 wp->flags = flags;
430
aliguori2dc9f412008-11-18 20:56:59 +0000431 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000432 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000433 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000434 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000435 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000436
pbrook6658ffb2007-03-16 23:58:11 +0000437 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000438
439 if (watchpoint)
440 *watchpoint = wp;
441 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000442}
443
aliguoria1d1bb32008-11-18 20:07:32 +0000444/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100445int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000446 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000447{
aliguorib4051332008-11-18 20:14:20 +0000448 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000449 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000450
Blue Swirl72cf2d42009-09-12 07:36:22 +0000451 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000452 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000453 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000454 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000455 return 0;
456 }
457 }
aliguoria1d1bb32008-11-18 20:07:32 +0000458 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000459}
460
aliguoria1d1bb32008-11-18 20:07:32 +0000461/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100462void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000463{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000465
aliguoria1d1bb32008-11-18 20:07:32 +0000466 tlb_flush_page(env, watchpoint->vaddr);
467
Anthony Liguori7267c092011-08-20 22:09:37 -0500468 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000469}
470
aliguoria1d1bb32008-11-18 20:07:32 +0000471/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100472void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000473{
aliguoric0ce9982008-11-25 22:13:57 +0000474 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000475
Blue Swirl72cf2d42009-09-12 07:36:22 +0000476 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000477 if (wp->flags & mask)
478 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000479 }
aliguoria1d1bb32008-11-18 20:07:32 +0000480}
Paul Brookc527ee82010-03-01 03:31:14 +0000481#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000482
483/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100484int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000485 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000486{
bellard1fddef42005-04-17 19:16:13 +0000487#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000488 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000489
Anthony Liguori7267c092011-08-20 22:09:37 -0500490 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000491
492 bp->pc = pc;
493 bp->flags = flags;
494
aliguori2dc9f412008-11-18 20:56:59 +0000495 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000496 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000497 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000498 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000500
501 breakpoint_invalidate(env, pc);
502
503 if (breakpoint)
504 *breakpoint = bp;
505 return 0;
506#else
507 return -ENOSYS;
508#endif
509}
510
511/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100512int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000513{
514#if defined(TARGET_HAS_ICE)
515 CPUBreakpoint *bp;
516
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000518 if (bp->pc == pc && bp->flags == flags) {
519 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000520 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000521 }
bellard4c3a88a2003-07-26 12:06:08 +0000522 }
aliguoria1d1bb32008-11-18 20:07:32 +0000523 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000524#else
aliguoria1d1bb32008-11-18 20:07:32 +0000525 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000526#endif
527}
528
aliguoria1d1bb32008-11-18 20:07:32 +0000529/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000531{
bellard1fddef42005-04-17 19:16:13 +0000532#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000533 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000534
aliguoria1d1bb32008-11-18 20:07:32 +0000535 breakpoint_invalidate(env, breakpoint->pc);
536
Anthony Liguori7267c092011-08-20 22:09:37 -0500537 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000538#endif
539}
540
541/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100542void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000543{
544#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000545 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000546
Blue Swirl72cf2d42009-09-12 07:36:22 +0000547 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000548 if (bp->flags & mask)
549 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551#endif
552}
553
bellardc33a3462003-07-29 20:50:33 +0000554/* enable or disable single step mode. EXCP_DEBUG is returned by the
555 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100556void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000557{
bellard1fddef42005-04-17 19:16:13 +0000558#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000559 if (env->singlestep_enabled != enabled) {
560 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000561 if (kvm_enabled())
562 kvm_update_guest_debug(env, 0);
563 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100564 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000565 /* XXX: only flush what is necessary */
566 tb_flush(env);
567 }
bellardc33a3462003-07-29 20:50:33 +0000568 }
569#endif
570}
571
Andreas Färber9349b4f2012-03-14 01:38:32 +0100572void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +0000573{
Andreas Färberfcd7d002012-12-17 08:02:44 +0100574 CPUState *cpu = ENV_GET_CPU(env);
575
576 cpu->exit_request = 1;
Peter Maydell378df4b2013-02-22 18:10:03 +0000577 cpu->tcg_exit_req = 1;
aurel323098dba2009-03-07 21:28:24 +0000578}
579
Andreas Färber9349b4f2012-03-14 01:38:32 +0100580void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000581{
582 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000583 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000584
585 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000586 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000587 fprintf(stderr, "qemu: fatal: ");
588 vfprintf(stderr, fmt, ap);
589 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100590 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000591 if (qemu_log_enabled()) {
592 qemu_log("qemu: fatal: ");
593 qemu_log_vprintf(fmt, ap2);
594 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100595 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000596 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000597 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000598 }
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000600 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200601#if defined(CONFIG_USER_ONLY)
602 {
603 struct sigaction act;
604 sigfillset(&act.sa_mask);
605 act.sa_handler = SIG_DFL;
606 sigaction(SIGABRT, &act, NULL);
607 }
608#endif
bellard75012672003-06-21 13:11:07 +0000609 abort();
610}
611
Andreas Färber9349b4f2012-03-14 01:38:32 +0100612CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000613{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100614 CPUArchState *new_env = cpu_init(env->cpu_model_str);
615 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000616#if defined(TARGET_HAS_ICE)
617 CPUBreakpoint *bp;
618 CPUWatchpoint *wp;
619#endif
620
Andreas Färber9349b4f2012-03-14 01:38:32 +0100621 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000622
Andreas Färber55e5c282012-12-17 06:18:02 +0100623 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000624 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000625
626 /* Clone all break/watchpoints.
627 Note: Once we support ptrace with hw-debug register access, make sure
628 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000629 QTAILQ_INIT(&env->breakpoints);
630 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000632 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000633 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
634 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000635 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000636 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
637 wp->flags, NULL);
638 }
639#endif
640
thsc5be9f02007-02-28 20:20:53 +0000641 return new_env;
642}
643
bellard01243112004-01-04 15:48:17 +0000644#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200645static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
646 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000647{
Juan Quintelad24981d2012-05-22 00:42:40 +0200648 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000649
bellard1ccde1c2004-02-06 19:46:14 +0000650 /* we modify the TLB cache so that the dirty bit will be set again
651 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200652 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200653 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000654 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200655 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000656 != (end - 1) - start) {
657 abort();
658 }
Blue Swirle5548612012-04-21 13:08:33 +0000659 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200660
661}
662
663/* Note: start and end must be within the same ram block. */
664void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
665 int dirty_flags)
666{
667 uintptr_t length;
668
669 start &= TARGET_PAGE_MASK;
670 end = TARGET_PAGE_ALIGN(end);
671
672 length = end - start;
673 if (length == 0)
674 return;
675 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
676
677 if (tcg_enabled()) {
678 tlb_reset_dirty_range_all(start, end, length);
679 }
bellard1ccde1c2004-02-06 19:46:14 +0000680}
681
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000682static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000683{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200684 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000685 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200686 return ret;
aliguori74576192008-10-06 14:02:03 +0000687}
688
Avi Kivitya8170e52012-10-23 12:30:10 +0200689hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200690 MemoryRegionSection *section,
691 target_ulong vaddr,
692 hwaddr paddr, hwaddr xlat,
693 int prot,
694 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000695{
Avi Kivitya8170e52012-10-23 12:30:10 +0200696 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000697 CPUWatchpoint *wp;
698
Blue Swirlcc5bea62012-04-14 14:56:48 +0000699 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000700 /* Normal RAM. */
701 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200702 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000703 if (!section->readonly) {
704 iotlb |= phys_section_notdirty;
705 } else {
706 iotlb |= phys_section_rom;
707 }
708 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000709 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200710 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000711 }
712
713 /* Make accesses to pages with watchpoints go via the
714 watchpoint trap routines. */
715 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
716 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
717 /* Avoid trapping reads of pages with a write breakpoint. */
718 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
719 iotlb = phys_section_watch + paddr;
720 *address |= TLB_MMIO;
721 break;
722 }
723 }
724 }
725
726 return iotlb;
727}
bellard9fa3e852004-01-04 18:06:42 +0000728#endif /* defined(CONFIG_USER_ONLY) */
729
pbrooke2eef172008-06-08 01:09:01 +0000730#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000731
Anthony Liguoric227f092009-10-01 16:12:16 -0500732static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200733 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200734static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200735static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200736{
Avi Kivity5312bd82012-02-12 18:32:55 +0200737 MemoryRegionSection *section = &phys_sections[section_index];
738 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200739
740 if (mr->subpage) {
741 subpage_t *subpage = container_of(mr, subpage_t, iomem);
742 memory_region_destroy(&subpage->iomem);
743 g_free(subpage);
744 }
745}
746
Avi Kivity4346ae32012-02-10 17:00:01 +0200747static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200748{
749 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200750 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivityc19e8802012-02-13 20:25:31 +0200752 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200753 return;
754 }
755
Avi Kivityc19e8802012-02-13 20:25:31 +0200756 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200757 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200758 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200759 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200760 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200761 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200762 }
Avi Kivity54688b12012-02-09 17:34:32 +0200763 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200764 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200765 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200766}
767
Avi Kivityac1970f2012-10-03 16:22:53 +0200768static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200769{
Avi Kivityac1970f2012-10-03 16:22:53 +0200770 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200771 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200772}
773
Avi Kivity5312bd82012-02-12 18:32:55 +0200774static uint16_t phys_section_add(MemoryRegionSection *section)
775{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200776 /* The physical section number is ORed with a page-aligned
777 * pointer to produce the iotlb entries. Thus it should
778 * never overflow into the page-aligned value.
779 */
780 assert(phys_sections_nb < TARGET_PAGE_SIZE);
781
Avi Kivity5312bd82012-02-12 18:32:55 +0200782 if (phys_sections_nb == phys_sections_nb_alloc) {
783 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
784 phys_sections = g_renew(MemoryRegionSection, phys_sections,
785 phys_sections_nb_alloc);
786 }
787 phys_sections[phys_sections_nb] = *section;
788 return phys_sections_nb++;
789}
790
791static void phys_sections_clear(void)
792{
793 phys_sections_nb = 0;
794}
795
Avi Kivityac1970f2012-10-03 16:22:53 +0200796static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200797{
798 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200799 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200801 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200802 MemoryRegionSection subsection = {
803 .offset_within_address_space = base,
804 .size = TARGET_PAGE_SIZE,
805 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200806 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807
Avi Kivityf3705d52012-03-08 16:16:34 +0200808 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809
Avi Kivityf3705d52012-03-08 16:16:34 +0200810 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200811 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200813 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200814 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200816 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817 }
818 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -0400819 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 subpage_register(subpage, start, end, phys_section_add(section));
821}
822
823
Avi Kivityac1970f2012-10-03 16:22:53 +0200824static void register_multipage(AddressSpaceDispatch *d, MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000825{
Avi Kivitya8170e52012-10-23 12:30:10 +0200826 hwaddr start_addr = section->offset_within_address_space;
Avi Kivitydd811242012-01-02 12:17:03 +0200827 ram_addr_t size = section->size;
Avi Kivitya8170e52012-10-23 12:30:10 +0200828 hwaddr addr;
Avi Kivity5312bd82012-02-12 18:32:55 +0200829 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +0200830
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +0200831 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200832
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +0200833 addr = start_addr;
Avi Kivityac1970f2012-10-03 16:22:53 +0200834 phys_page_set(d, addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
Avi Kivity29990972012-02-13 20:21:20 +0200835 section_index);
bellard33417e72003-08-10 21:47:01 +0000836}
837
Avi Kivityac1970f2012-10-03 16:22:53 +0200838static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200839{
Avi Kivityac1970f2012-10-03 16:22:53 +0200840 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200841 MemoryRegionSection now = *section, remain = *section;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200842
843 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
844 || (now.size < TARGET_PAGE_SIZE)) {
845 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
846 - now.offset_within_address_space,
847 now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200848 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200849 remain.size -= now.size;
850 remain.offset_within_address_space += now.size;
851 remain.offset_within_region += now.size;
852 }
Tyler Hall69b67642012-07-25 18:45:04 -0400853 while (remain.size >= TARGET_PAGE_SIZE) {
854 now = remain;
855 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
856 now.size = TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +0200857 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400858 } else {
859 now.size &= TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200860 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400861 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200862 remain.size -= now.size;
863 remain.offset_within_address_space += now.size;
864 remain.offset_within_region += now.size;
865 }
866 now = remain;
867 if (now.size) {
Avi Kivityac1970f2012-10-03 16:22:53 +0200868 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200869 }
870}
871
Sheng Yang62a27442010-01-26 19:21:16 +0800872void qemu_flush_coalesced_mmio_buffer(void)
873{
874 if (kvm_enabled())
875 kvm_flush_coalesced_mmio_buffer();
876}
877
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700878void qemu_mutex_lock_ramlist(void)
879{
880 qemu_mutex_lock(&ram_list.mutex);
881}
882
883void qemu_mutex_unlock_ramlist(void)
884{
885 qemu_mutex_unlock(&ram_list.mutex);
886}
887
Marcelo Tosattic9027602010-03-01 20:25:08 -0300888#if defined(__linux__) && !defined(TARGET_S390X)
889
890#include <sys/vfs.h>
891
892#define HUGETLBFS_MAGIC 0x958458f6
893
894static long gethugepagesize(const char *path)
895{
896 struct statfs fs;
897 int ret;
898
899 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900900 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300901 } while (ret != 0 && errno == EINTR);
902
903 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900904 perror(path);
905 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300906 }
907
908 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900909 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300910
911 return fs.f_bsize;
912}
913
Alex Williamson04b16652010-07-02 11:13:17 -0600914static void *file_ram_alloc(RAMBlock *block,
915 ram_addr_t memory,
916 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300917{
918 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500919 char *sanitized_name;
920 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300921 void *area;
922 int fd;
923#ifdef MAP_POPULATE
924 int flags;
925#endif
926 unsigned long hpagesize;
927
928 hpagesize = gethugepagesize(path);
929 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900930 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300931 }
932
933 if (memory < hpagesize) {
934 return NULL;
935 }
936
937 if (kvm_enabled() && !kvm_has_sync_mmu()) {
938 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
939 return NULL;
940 }
941
Peter Feiner8ca761f2013-03-04 13:54:25 -0500942 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
943 sanitized_name = g_strdup(block->mr->name);
944 for (c = sanitized_name; *c != '\0'; c++) {
945 if (*c == '/')
946 *c = '_';
947 }
948
949 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
950 sanitized_name);
951 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300952
953 fd = mkstemp(filename);
954 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900955 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100956 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900957 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300958 }
959 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100960 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300961
962 memory = (memory+hpagesize-1) & ~(hpagesize-1);
963
964 /*
965 * ftruncate is not supported by hugetlbfs in older
966 * hosts, so don't bother bailing out on errors.
967 * If anything goes wrong with it under other filesystems,
968 * mmap will fail.
969 */
970 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900971 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300972
973#ifdef MAP_POPULATE
974 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
975 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
976 * to sidestep this quirk.
977 */
978 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
979 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
980#else
981 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
982#endif
983 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900984 perror("file_ram_alloc: can't mmap RAM pages");
985 close(fd);
986 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300987 }
Alex Williamson04b16652010-07-02 11:13:17 -0600988 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300989 return area;
990}
991#endif
992
Alex Williamsond17b5282010-06-25 11:08:38 -0600993static ram_addr_t find_ram_offset(ram_addr_t size)
994{
Alex Williamson04b16652010-07-02 11:13:17 -0600995 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600996 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600997
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100998 assert(size != 0); /* it would hand out same offset multiple times */
999
Paolo Bonzinia3161032012-11-14 15:54:48 +01001000 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001001 return 0;
1002
Paolo Bonzinia3161032012-11-14 15:54:48 +01001003 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001004 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001005
1006 end = block->offset + block->length;
1007
Paolo Bonzinia3161032012-11-14 15:54:48 +01001008 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001009 if (next_block->offset >= end) {
1010 next = MIN(next, next_block->offset);
1011 }
1012 }
1013 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001014 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001015 mingap = next - end;
1016 }
1017 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001018
1019 if (offset == RAM_ADDR_MAX) {
1020 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1021 (uint64_t)size);
1022 abort();
1023 }
1024
Alex Williamson04b16652010-07-02 11:13:17 -06001025 return offset;
1026}
1027
Juan Quintela652d7ec2012-07-20 10:37:54 +02001028ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001029{
Alex Williamsond17b5282010-06-25 11:08:38 -06001030 RAMBlock *block;
1031 ram_addr_t last = 0;
1032
Paolo Bonzinia3161032012-11-14 15:54:48 +01001033 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001034 last = MAX(last, block->offset + block->length);
1035
1036 return last;
1037}
1038
Jason Baronddb97f12012-08-02 15:44:16 -04001039static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1040{
1041 int ret;
1042 QemuOpts *machine_opts;
1043
1044 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1045 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1046 if (machine_opts &&
1047 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1048 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1049 if (ret) {
1050 perror("qemu_madvise");
1051 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1052 "but dump_guest_core=off specified\n");
1053 }
1054 }
1055}
1056
Avi Kivityc5705a72011-12-20 15:59:12 +02001057void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001058{
1059 RAMBlock *new_block, *block;
1060
Avi Kivityc5705a72011-12-20 15:59:12 +02001061 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001062 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001063 if (block->offset == addr) {
1064 new_block = block;
1065 break;
1066 }
1067 }
1068 assert(new_block);
1069 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001070
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001071 if (dev) {
1072 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001073 if (id) {
1074 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001075 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001076 }
1077 }
1078 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1079
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001080 /* This assumes the iothread lock is taken here too. */
1081 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001082 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001083 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001084 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1085 new_block->idstr);
1086 abort();
1087 }
1088 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001089 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001090}
1091
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001092static int memory_try_enable_merging(void *addr, size_t len)
1093{
1094 QemuOpts *opts;
1095
1096 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1097 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1098 /* disabled by the user */
1099 return 0;
1100 }
1101
1102 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1103}
1104
Avi Kivityc5705a72011-12-20 15:59:12 +02001105ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1106 MemoryRegion *mr)
1107{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001108 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001109
1110 size = TARGET_PAGE_ALIGN(size);
1111 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001112
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001113 /* This assumes the iothread lock is taken here too. */
1114 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001115 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001116 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001117 if (host) {
1118 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001119 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001120 } else {
1121 if (mem_path) {
1122#if defined (__linux__) && !defined(TARGET_S390X)
1123 new_block->host = file_ram_alloc(new_block, size, mem_path);
1124 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001125 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001126 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001127 }
1128#else
1129 fprintf(stderr, "-mem-path option unsupported\n");
1130 exit(1);
1131#endif
1132 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001133 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001134 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001135 } else if (kvm_enabled()) {
1136 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001137 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001138 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001139 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001140 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001141 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001142 }
1143 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001144 new_block->length = size;
1145
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001146 /* Keep the list sorted from biggest to smallest block. */
1147 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1148 if (block->length < new_block->length) {
1149 break;
1150 }
1151 }
1152 if (block) {
1153 QTAILQ_INSERT_BEFORE(block, new_block, next);
1154 } else {
1155 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1156 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001157 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001158
Umesh Deshpandef798b072011-08-18 11:41:17 -07001159 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001160 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001161
Anthony Liguori7267c092011-08-20 22:09:37 -05001162 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001163 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001164 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1165 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001166 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001167
Jason Baronddb97f12012-08-02 15:44:16 -04001168 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001169 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001170
Cam Macdonell84b89d72010-07-26 18:10:57 -06001171 if (kvm_enabled())
1172 kvm_setup_guest_memory(new_block->host, size);
1173
1174 return new_block->offset;
1175}
1176
Avi Kivityc5705a72011-12-20 15:59:12 +02001177ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001178{
Avi Kivityc5705a72011-12-20 15:59:12 +02001179 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001180}
bellarde9a1ab12007-02-08 23:08:38 +00001181
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001182void qemu_ram_free_from_ptr(ram_addr_t addr)
1183{
1184 RAMBlock *block;
1185
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001186 /* This assumes the iothread lock is taken here too. */
1187 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001188 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001189 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001190 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001191 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001192 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001193 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001194 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001195 }
1196 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001198}
1199
Anthony Liguoric227f092009-10-01 16:12:16 -05001200void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001201{
Alex Williamson04b16652010-07-02 11:13:17 -06001202 RAMBlock *block;
1203
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001204 /* This assumes the iothread lock is taken here too. */
1205 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001206 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001207 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001209 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001210 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001211 if (block->flags & RAM_PREALLOC_MASK) {
1212 ;
1213 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001214#if defined (__linux__) && !defined(TARGET_S390X)
1215 if (block->fd) {
1216 munmap(block->host, block->length);
1217 close(block->fd);
1218 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001219 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001220 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001221#else
1222 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001223#endif
1224 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001225 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001226 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001227 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001228 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001229 }
Alex Williamson04b16652010-07-02 11:13:17 -06001230 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001231 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001232 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001233 }
1234 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001235 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001236
bellarde9a1ab12007-02-08 23:08:38 +00001237}
1238
Huang Yingcd19cfa2011-03-02 08:56:19 +01001239#ifndef _WIN32
1240void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1241{
1242 RAMBlock *block;
1243 ram_addr_t offset;
1244 int flags;
1245 void *area, *vaddr;
1246
Paolo Bonzinia3161032012-11-14 15:54:48 +01001247 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001248 offset = addr - block->offset;
1249 if (offset < block->length) {
1250 vaddr = block->host + offset;
1251 if (block->flags & RAM_PREALLOC_MASK) {
1252 ;
1253 } else {
1254 flags = MAP_FIXED;
1255 munmap(vaddr, length);
1256 if (mem_path) {
1257#if defined(__linux__) && !defined(TARGET_S390X)
1258 if (block->fd) {
1259#ifdef MAP_POPULATE
1260 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1261 MAP_PRIVATE;
1262#else
1263 flags |= MAP_PRIVATE;
1264#endif
1265 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1266 flags, block->fd, offset);
1267 } else {
1268 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1269 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1270 flags, -1, 0);
1271 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001272#else
1273 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001274#endif
1275 } else {
1276#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1277 flags |= MAP_SHARED | MAP_ANONYMOUS;
1278 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1279 flags, -1, 0);
1280#else
1281 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1282 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1283 flags, -1, 0);
1284#endif
1285 }
1286 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001287 fprintf(stderr, "Could not remap addr: "
1288 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001289 length, addr);
1290 exit(1);
1291 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001292 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001293 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001294 }
1295 return;
1296 }
1297 }
1298}
1299#endif /* !_WIN32 */
1300
pbrookdc828ca2009-04-09 22:21:07 +00001301/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001302 With the exception of the softmmu code in this file, this should
1303 only be used for local memory (e.g. video ram) that the device owns,
1304 and knows it isn't going to access beyond the end of the block.
1305
1306 It should not be used for general purpose DMA.
1307 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1308 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001309void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001310{
pbrook94a6b542009-04-11 17:15:54 +00001311 RAMBlock *block;
1312
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001313 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001314 block = ram_list.mru_block;
1315 if (block && addr - block->offset < block->length) {
1316 goto found;
1317 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001318 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001319 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001320 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001321 }
pbrook94a6b542009-04-11 17:15:54 +00001322 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001323
1324 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1325 abort();
1326
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001327found:
1328 ram_list.mru_block = block;
1329 if (xen_enabled()) {
1330 /* We need to check if the requested address is in the RAM
1331 * because we don't want to map the entire memory in QEMU.
1332 * In that case just map until the end of the page.
1333 */
1334 if (block->offset == 0) {
1335 return xen_map_cache(addr, 0, 0);
1336 } else if (block->host == NULL) {
1337 block->host =
1338 xen_map_cache(block->offset, block->length, 1);
1339 }
1340 }
1341 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001342}
1343
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001344/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1345 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1346 *
1347 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001348 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001349static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001350{
1351 RAMBlock *block;
1352
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001353 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001354 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001355 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001356 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001357 /* We need to check if the requested address is in the RAM
1358 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001359 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001360 */
1361 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001362 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001363 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001364 block->host =
1365 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001366 }
1367 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001368 return block->host + (addr - block->offset);
1369 }
1370 }
1371
1372 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1373 abort();
1374
1375 return NULL;
1376}
1377
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001378/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1379 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001380static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001381{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001382 if (*size == 0) {
1383 return NULL;
1384 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001385 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001386 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001387 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001388 RAMBlock *block;
1389
Paolo Bonzinia3161032012-11-14 15:54:48 +01001390 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001391 if (addr - block->offset < block->length) {
1392 if (addr - block->offset + *size > block->length)
1393 *size = block->length - addr + block->offset;
1394 return block->host + (addr - block->offset);
1395 }
1396 }
1397
1398 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1399 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001400 }
1401}
1402
Marcelo Tosattie8902612010-10-11 15:31:19 -03001403int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001404{
pbrook94a6b542009-04-11 17:15:54 +00001405 RAMBlock *block;
1406 uint8_t *host = ptr;
1407
Jan Kiszka868bb332011-06-21 22:59:09 +02001408 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001409 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001410 return 0;
1411 }
1412
Paolo Bonzinia3161032012-11-14 15:54:48 +01001413 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001414 /* This case append when the block is not mapped. */
1415 if (block->host == NULL) {
1416 continue;
1417 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001418 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001419 *ram_addr = block->offset + (host - block->host);
1420 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001421 }
pbrook94a6b542009-04-11 17:15:54 +00001422 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001423
Marcelo Tosattie8902612010-10-11 15:31:19 -03001424 return -1;
1425}
Alex Williamsonf471a172010-06-11 11:11:42 -06001426
Marcelo Tosattie8902612010-10-11 15:31:19 -03001427/* Some of the softmmu routines need to translate from a host pointer
1428 (typically a TLB entry) back to a ram offset. */
1429ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1430{
1431 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001432
Marcelo Tosattie8902612010-10-11 15:31:19 -03001433 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1434 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1435 abort();
1436 }
1437 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001438}
1439
Avi Kivitya8170e52012-10-23 12:30:10 +02001440static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001441 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001442{
bellard3a7d9292005-08-21 09:26:42 +00001443 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001444 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001445 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001446 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001447 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001448 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001449 switch (size) {
1450 case 1:
1451 stb_p(qemu_get_ram_ptr(ram_addr), val);
1452 break;
1453 case 2:
1454 stw_p(qemu_get_ram_ptr(ram_addr), val);
1455 break;
1456 case 4:
1457 stl_p(qemu_get_ram_ptr(ram_addr), val);
1458 break;
1459 default:
1460 abort();
1461 }
bellardf23db162005-08-21 19:12:28 +00001462 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001463 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001464 /* we remove the notdirty callback only if the code has been
1465 flushed */
1466 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001467 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001468}
1469
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001470static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1471 unsigned size, bool is_write)
1472{
1473 return is_write;
1474}
1475
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001476static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001477 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001478 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001479 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001480};
1481
pbrook0f459d12008-06-09 00:20:13 +00001482/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001483static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001484{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001485 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001486 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001487 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001488 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001489 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001490
aliguori06d55cc2008-11-18 20:24:06 +00001491 if (env->watchpoint_hit) {
1492 /* We re-entered the check after replacing the TB. Now raise
1493 * the debug interrupt so that is will trigger after the
1494 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001495 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001496 return;
1497 }
pbrook2e70f6e2008-06-29 01:03:05 +00001498 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001499 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001500 if ((vaddr == (wp->vaddr & len_mask) ||
1501 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001502 wp->flags |= BP_WATCHPOINT_HIT;
1503 if (!env->watchpoint_hit) {
1504 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001505 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001506 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1507 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001508 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001509 } else {
1510 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1511 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001512 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001513 }
aliguori06d55cc2008-11-18 20:24:06 +00001514 }
aliguori6e140f22008-11-18 20:37:55 +00001515 } else {
1516 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001517 }
1518 }
1519}
1520
pbrook6658ffb2007-03-16 23:58:11 +00001521/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1522 so these check for a hit then pass through to the normal out-of-line
1523 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001524static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001525 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001526{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001527 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1528 switch (size) {
1529 case 1: return ldub_phys(addr);
1530 case 2: return lduw_phys(addr);
1531 case 4: return ldl_phys(addr);
1532 default: abort();
1533 }
pbrook6658ffb2007-03-16 23:58:11 +00001534}
1535
Avi Kivitya8170e52012-10-23 12:30:10 +02001536static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001537 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001538{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001539 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1540 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001541 case 1:
1542 stb_phys(addr, val);
1543 break;
1544 case 2:
1545 stw_phys(addr, val);
1546 break;
1547 case 4:
1548 stl_phys(addr, val);
1549 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550 default: abort();
1551 }
pbrook6658ffb2007-03-16 23:58:11 +00001552}
1553
Avi Kivity1ec9b902012-01-02 12:47:48 +02001554static const MemoryRegionOps watch_mem_ops = {
1555 .read = watch_mem_read,
1556 .write = watch_mem_write,
1557 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001558};
pbrook6658ffb2007-03-16 23:58:11 +00001559
Avi Kivitya8170e52012-10-23 12:30:10 +02001560static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001561 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001562{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001563 subpage_t *subpage = opaque;
1564 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001565
blueswir1db7b5422007-05-26 17:36:03 +00001566#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001567 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1568 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001569#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001570 address_space_read(subpage->as, addr + subpage->base, buf, len);
1571 switch (len) {
1572 case 1:
1573 return ldub_p(buf);
1574 case 2:
1575 return lduw_p(buf);
1576 case 4:
1577 return ldl_p(buf);
1578 default:
1579 abort();
1580 }
blueswir1db7b5422007-05-26 17:36:03 +00001581}
1582
Avi Kivitya8170e52012-10-23 12:30:10 +02001583static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001584 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001585{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001586 subpage_t *subpage = opaque;
1587 uint8_t buf[4];
1588
blueswir1db7b5422007-05-26 17:36:03 +00001589#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001590 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001591 " value %"PRIx64"\n",
1592 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001593#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001594 switch (len) {
1595 case 1:
1596 stb_p(buf, value);
1597 break;
1598 case 2:
1599 stw_p(buf, value);
1600 break;
1601 case 4:
1602 stl_p(buf, value);
1603 break;
1604 default:
1605 abort();
1606 }
1607 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001608}
1609
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001610static bool subpage_accepts(void *opaque, hwaddr addr,
1611 unsigned size, bool is_write)
1612{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001613 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001614#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001615 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1616 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001617#endif
1618
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001619 return address_space_access_valid(subpage->as, addr + subpage->base,
1620 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001621}
1622
Avi Kivity70c68e42012-01-02 12:32:48 +02001623static const MemoryRegionOps subpage_ops = {
1624 .read = subpage_read,
1625 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001626 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001627 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001628};
1629
Anthony Liguoric227f092009-10-01 16:12:16 -05001630static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001631 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001632{
1633 int idx, eidx;
1634
1635 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1636 return -1;
1637 idx = SUBPAGE_IDX(start);
1638 eidx = SUBPAGE_IDX(end);
1639#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001640 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001641 mmio, start, end, idx, eidx, memory);
1642#endif
blueswir1db7b5422007-05-26 17:36:03 +00001643 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001644 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001645 }
1646
1647 return 0;
1648}
1649
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001650static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001651{
Anthony Liguoric227f092009-10-01 16:12:16 -05001652 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001653
Anthony Liguori7267c092011-08-20 22:09:37 -05001654 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001655
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001656 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001657 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001658 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1659 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001660 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001661#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001662 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1663 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001664#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001665 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001666
1667 return mmio;
1668}
1669
Avi Kivity5312bd82012-02-12 18:32:55 +02001670static uint16_t dummy_section(MemoryRegion *mr)
1671{
1672 MemoryRegionSection section = {
1673 .mr = mr,
1674 .offset_within_address_space = 0,
1675 .offset_within_region = 0,
1676 .size = UINT64_MAX,
1677 };
1678
1679 return phys_section_add(&section);
1680}
1681
Avi Kivitya8170e52012-10-23 12:30:10 +02001682MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001683{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001684 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001685}
1686
Avi Kivitye9179ce2009-06-14 11:38:52 +03001687static void io_mem_init(void)
1688{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001689 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001690 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1691 "unassigned", UINT64_MAX);
1692 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1693 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001694 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1695 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001696}
1697
Avi Kivityac1970f2012-10-03 16:22:53 +02001698static void mem_begin(MemoryListener *listener)
1699{
1700 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1701
1702 destroy_all_mappings(d);
1703 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1704}
1705
Avi Kivity50c1e142012-02-08 21:36:02 +02001706static void core_begin(MemoryListener *listener)
1707{
Avi Kivity5312bd82012-02-12 18:32:55 +02001708 phys_sections_clear();
1709 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001710 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1711 phys_section_rom = dummy_section(&io_mem_rom);
1712 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001713}
1714
Avi Kivity1d711482012-10-02 18:54:45 +02001715static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001716{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001717 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001718
1719 /* since each CPU stores ram addresses in its TLB cache, we must
1720 reset the modified entries */
1721 /* XXX: slow ! */
1722 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1723 tlb_flush(env, 1);
1724 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001725}
1726
Avi Kivity93632742012-02-08 16:54:16 +02001727static void core_log_global_start(MemoryListener *listener)
1728{
1729 cpu_physical_memory_set_dirty_tracking(1);
1730}
1731
1732static void core_log_global_stop(MemoryListener *listener)
1733{
1734 cpu_physical_memory_set_dirty_tracking(0);
1735}
1736
Avi Kivity4855d412012-02-08 21:16:05 +02001737static void io_region_add(MemoryListener *listener,
1738 MemoryRegionSection *section)
1739{
Avi Kivitya2d33522012-03-05 17:40:12 +02001740 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1741
1742 mrio->mr = section->mr;
1743 mrio->offset = section->offset_within_region;
1744 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02001745 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02001746 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001747}
1748
1749static void io_region_del(MemoryListener *listener,
1750 MemoryRegionSection *section)
1751{
1752 isa_unassign_ioport(section->offset_within_address_space, section->size);
1753}
1754
Avi Kivity93632742012-02-08 16:54:16 +02001755static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001756 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001757 .log_global_start = core_log_global_start,
1758 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001759 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001760};
1761
Avi Kivity4855d412012-02-08 21:16:05 +02001762static MemoryListener io_memory_listener = {
1763 .region_add = io_region_add,
1764 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001765 .priority = 0,
1766};
1767
Avi Kivity1d711482012-10-02 18:54:45 +02001768static MemoryListener tcg_memory_listener = {
1769 .commit = tcg_commit,
1770};
1771
Avi Kivityac1970f2012-10-03 16:22:53 +02001772void address_space_init_dispatch(AddressSpace *as)
1773{
1774 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1775
1776 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1777 d->listener = (MemoryListener) {
1778 .begin = mem_begin,
1779 .region_add = mem_add,
1780 .region_nop = mem_add,
1781 .priority = 0,
1782 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001783 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001784 as->dispatch = d;
1785 memory_listener_register(&d->listener, as);
1786}
1787
Avi Kivity83f3c252012-10-07 12:59:55 +02001788void address_space_destroy_dispatch(AddressSpace *as)
1789{
1790 AddressSpaceDispatch *d = as->dispatch;
1791
1792 memory_listener_unregister(&d->listener);
1793 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1794 g_free(d);
1795 as->dispatch = NULL;
1796}
1797
Avi Kivity62152b82011-07-26 14:26:14 +03001798static void memory_map_init(void)
1799{
Anthony Liguori7267c092011-08-20 22:09:37 -05001800 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001801 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001802 address_space_init(&address_space_memory, system_memory);
1803 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03001804
Anthony Liguori7267c092011-08-20 22:09:37 -05001805 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001806 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02001807 address_space_init(&address_space_io, system_io);
1808 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02001809
Avi Kivityf6790af2012-10-02 20:13:51 +02001810 memory_listener_register(&core_memory_listener, &address_space_memory);
1811 memory_listener_register(&io_memory_listener, &address_space_io);
1812 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Peter Maydell9e119082012-10-29 11:34:32 +10001813
1814 dma_context_init(&dma_context_memory, &address_space_memory,
1815 NULL, NULL, NULL);
Avi Kivity62152b82011-07-26 14:26:14 +03001816}
1817
1818MemoryRegion *get_system_memory(void)
1819{
1820 return system_memory;
1821}
1822
Avi Kivity309cb472011-08-08 16:09:03 +03001823MemoryRegion *get_system_io(void)
1824{
1825 return system_io;
1826}
1827
pbrooke2eef172008-06-08 01:09:01 +00001828#endif /* !defined(CONFIG_USER_ONLY) */
1829
bellard13eb76e2004-01-24 15:23:36 +00001830/* physical memory access (slow version, mainly for debug) */
1831#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001832int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001833 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001834{
1835 int l, flags;
1836 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001837 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001838
1839 while (len > 0) {
1840 page = addr & TARGET_PAGE_MASK;
1841 l = (page + TARGET_PAGE_SIZE) - addr;
1842 if (l > len)
1843 l = len;
1844 flags = page_get_flags(page);
1845 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001846 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001847 if (is_write) {
1848 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001849 return -1;
bellard579a97f2007-11-11 14:26:47 +00001850 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001851 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001852 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001853 memcpy(p, buf, l);
1854 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001855 } else {
1856 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001857 return -1;
bellard579a97f2007-11-11 14:26:47 +00001858 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001859 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001860 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001861 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001862 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001863 }
1864 len -= l;
1865 buf += l;
1866 addr += l;
1867 }
Paul Brooka68fe892010-03-01 00:08:59 +00001868 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001869}
bellard8df1cd02005-01-28 22:37:22 +00001870
bellard13eb76e2004-01-24 15:23:36 +00001871#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001872
Avi Kivitya8170e52012-10-23 12:30:10 +02001873static void invalidate_and_set_dirty(hwaddr addr,
1874 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001875{
1876 if (!cpu_physical_memory_is_dirty(addr)) {
1877 /* invalidate code */
1878 tb_invalidate_phys_page_range(addr, addr + length, 0);
1879 /* set dirty bit */
1880 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1881 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001882 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001883}
1884
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001885static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1886{
1887 if (memory_region_is_ram(mr)) {
1888 return !(is_write && mr->readonly);
1889 }
1890 if (memory_region_is_romd(mr)) {
1891 return !is_write;
1892 }
1893
1894 return false;
1895}
1896
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001897static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001898{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001899 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001900 return 4;
1901 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001902 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001903 return 2;
1904 }
1905 return 1;
1906}
1907
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001908bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001909 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001910{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001911 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001912 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001913 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001914 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001915 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001916 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001917
bellard13eb76e2004-01-24 15:23:36 +00001918 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001919 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001920 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001921
bellard13eb76e2004-01-24 15:23:36 +00001922 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001923 if (!memory_access_is_direct(mr, is_write)) {
1924 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001925 /* XXX: could force cpu_single_env to NULL to avoid
1926 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001927 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001928 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001929 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001930 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001931 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001932 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001933 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001934 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001935 } else {
bellard1c213d12005-09-03 10:49:04 +00001936 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001937 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001938 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001939 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001940 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001942 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001943 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001944 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001945 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001946 }
1947 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001949 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001950 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001951 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001952 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001953 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001954 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001955 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001956 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001957 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001958 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001959 } else {
bellard1c213d12005-09-03 10:49:04 +00001960 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001961 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001962 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001963 }
1964 } else {
1965 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001966 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001967 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001968 }
1969 }
1970 len -= l;
1971 buf += l;
1972 addr += l;
1973 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001974
1975 return error;
bellard13eb76e2004-01-24 15:23:36 +00001976}
bellard8df1cd02005-01-28 22:37:22 +00001977
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001978bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001979 const uint8_t *buf, int len)
1980{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001981 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001982}
1983
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001984bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001985{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001986 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001987}
1988
1989
Avi Kivitya8170e52012-10-23 12:30:10 +02001990void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001991 int len, int is_write)
1992{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001993 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001994}
1995
bellardd0ecd2a2006-04-23 17:14:48 +00001996/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001997void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001998 const uint8_t *buf, int len)
1999{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002000 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002001 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002002 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002003 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002004
bellardd0ecd2a2006-04-23 17:14:48 +00002005 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002006 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002007 mr = address_space_translate(&address_space_memory,
2008 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002009
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002010 if (!(memory_region_is_ram(mr) ||
2011 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002012 /* do nothing */
2013 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002014 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002015 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002016 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002017 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002018 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002019 }
2020 len -= l;
2021 buf += l;
2022 addr += l;
2023 }
2024}
2025
aliguori6d16c2f2009-01-22 16:59:11 +00002026typedef struct {
2027 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002028 hwaddr addr;
2029 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002030} BounceBuffer;
2031
2032static BounceBuffer bounce;
2033
aliguoriba223c22009-01-22 16:59:16 +00002034typedef struct MapClient {
2035 void *opaque;
2036 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002037 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002038} MapClient;
2039
Blue Swirl72cf2d42009-09-12 07:36:22 +00002040static QLIST_HEAD(map_client_list, MapClient) map_client_list
2041 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002042
2043void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2044{
Anthony Liguori7267c092011-08-20 22:09:37 -05002045 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002046
2047 client->opaque = opaque;
2048 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002049 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002050 return client;
2051}
2052
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002053static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002054{
2055 MapClient *client = (MapClient *)_client;
2056
Blue Swirl72cf2d42009-09-12 07:36:22 +00002057 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002058 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002059}
2060
2061static void cpu_notify_map_clients(void)
2062{
2063 MapClient *client;
2064
Blue Swirl72cf2d42009-09-12 07:36:22 +00002065 while (!QLIST_EMPTY(&map_client_list)) {
2066 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002067 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002068 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002069 }
2070}
2071
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002072bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2073{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002074 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002075 hwaddr l, xlat;
2076
2077 while (len > 0) {
2078 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002079 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2080 if (!memory_access_is_direct(mr, is_write)) {
2081 l = memory_access_size(mr, l, addr);
2082 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002083 return false;
2084 }
2085 }
2086
2087 len -= l;
2088 addr += l;
2089 }
2090 return true;
2091}
2092
aliguori6d16c2f2009-01-22 16:59:11 +00002093/* Map a physical memory region into a host virtual address.
2094 * May map a subset of the requested range, given by and returned in *plen.
2095 * May return NULL if resources needed to perform the mapping are exhausted.
2096 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002097 * Use cpu_register_map_client() to know when retrying the map operation is
2098 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002099 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002100void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002101 hwaddr addr,
2102 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002103 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002104{
Avi Kivitya8170e52012-10-23 12:30:10 +02002105 hwaddr len = *plen;
2106 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002107 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002108 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002109 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002110 ram_addr_t rlen;
2111 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002112
2113 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002114 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002115 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002116
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002117 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002118 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002119 break;
2120 }
2121 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2122 bounce.addr = addr;
2123 bounce.len = l;
2124 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002125 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002126 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002127
2128 *plen = l;
2129 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002130 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002131 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002132 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002133 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002134 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002135 break;
2136 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002137 }
aliguori6d16c2f2009-01-22 16:59:11 +00002138
2139 len -= l;
2140 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002141 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002142 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002143 rlen = todo;
2144 ret = qemu_ram_ptr_length(raddr, &rlen);
2145 *plen = rlen;
2146 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002147}
2148
Avi Kivityac1970f2012-10-03 16:22:53 +02002149/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002150 * Will also mark the memory as dirty if is_write == 1. access_len gives
2151 * the amount of memory that was actually read or written by the caller.
2152 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002153void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2154 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002155{
2156 if (buffer != bounce.buffer) {
2157 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002158 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002159 while (access_len) {
2160 unsigned l;
2161 l = TARGET_PAGE_SIZE;
2162 if (l > access_len)
2163 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002164 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002165 addr1 += l;
2166 access_len -= l;
2167 }
2168 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002169 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002170 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002171 }
aliguori6d16c2f2009-01-22 16:59:11 +00002172 return;
2173 }
2174 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002175 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002176 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002177 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002178 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002179 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002180}
bellardd0ecd2a2006-04-23 17:14:48 +00002181
Avi Kivitya8170e52012-10-23 12:30:10 +02002182void *cpu_physical_memory_map(hwaddr addr,
2183 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002184 int is_write)
2185{
2186 return address_space_map(&address_space_memory, addr, plen, is_write);
2187}
2188
Avi Kivitya8170e52012-10-23 12:30:10 +02002189void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2190 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002191{
2192 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2193}
2194
bellard8df1cd02005-01-28 22:37:22 +00002195/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002196static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002197 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002198{
bellard8df1cd02005-01-28 22:37:22 +00002199 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002200 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002201 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002202 hwaddr l = 4;
2203 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002204
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002205 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2206 false);
2207 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002208 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002209 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002210#if defined(TARGET_WORDS_BIGENDIAN)
2211 if (endian == DEVICE_LITTLE_ENDIAN) {
2212 val = bswap32(val);
2213 }
2214#else
2215 if (endian == DEVICE_BIG_ENDIAN) {
2216 val = bswap32(val);
2217 }
2218#endif
bellard8df1cd02005-01-28 22:37:22 +00002219 } else {
2220 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002221 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002222 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002223 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002224 switch (endian) {
2225 case DEVICE_LITTLE_ENDIAN:
2226 val = ldl_le_p(ptr);
2227 break;
2228 case DEVICE_BIG_ENDIAN:
2229 val = ldl_be_p(ptr);
2230 break;
2231 default:
2232 val = ldl_p(ptr);
2233 break;
2234 }
bellard8df1cd02005-01-28 22:37:22 +00002235 }
2236 return val;
2237}
2238
Avi Kivitya8170e52012-10-23 12:30:10 +02002239uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002240{
2241 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2242}
2243
Avi Kivitya8170e52012-10-23 12:30:10 +02002244uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002245{
2246 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2247}
2248
Avi Kivitya8170e52012-10-23 12:30:10 +02002249uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002250{
2251 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2252}
2253
bellard84b7b8e2005-11-28 21:19:04 +00002254/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002255static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002256 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002257{
bellard84b7b8e2005-11-28 21:19:04 +00002258 uint8_t *ptr;
2259 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002260 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002261 hwaddr l = 8;
2262 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002263
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002264 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2265 false);
2266 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002267 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002268 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002269#if defined(TARGET_WORDS_BIGENDIAN)
2270 if (endian == DEVICE_LITTLE_ENDIAN) {
2271 val = bswap64(val);
2272 }
2273#else
2274 if (endian == DEVICE_BIG_ENDIAN) {
2275 val = bswap64(val);
2276 }
2277#endif
bellard84b7b8e2005-11-28 21:19:04 +00002278 } else {
2279 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002280 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002281 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002282 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002283 switch (endian) {
2284 case DEVICE_LITTLE_ENDIAN:
2285 val = ldq_le_p(ptr);
2286 break;
2287 case DEVICE_BIG_ENDIAN:
2288 val = ldq_be_p(ptr);
2289 break;
2290 default:
2291 val = ldq_p(ptr);
2292 break;
2293 }
bellard84b7b8e2005-11-28 21:19:04 +00002294 }
2295 return val;
2296}
2297
Avi Kivitya8170e52012-10-23 12:30:10 +02002298uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002299{
2300 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2301}
2302
Avi Kivitya8170e52012-10-23 12:30:10 +02002303uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002304{
2305 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2306}
2307
Avi Kivitya8170e52012-10-23 12:30:10 +02002308uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002309{
2310 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2311}
2312
bellardaab33092005-10-30 20:48:42 +00002313/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002314uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002315{
2316 uint8_t val;
2317 cpu_physical_memory_read(addr, &val, 1);
2318 return val;
2319}
2320
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002321/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002322static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002323 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002324{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002325 uint8_t *ptr;
2326 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002327 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002328 hwaddr l = 2;
2329 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002330
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2332 false);
2333 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002334 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002335 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002336#if defined(TARGET_WORDS_BIGENDIAN)
2337 if (endian == DEVICE_LITTLE_ENDIAN) {
2338 val = bswap16(val);
2339 }
2340#else
2341 if (endian == DEVICE_BIG_ENDIAN) {
2342 val = bswap16(val);
2343 }
2344#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002345 } else {
2346 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002347 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002348 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002349 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002350 switch (endian) {
2351 case DEVICE_LITTLE_ENDIAN:
2352 val = lduw_le_p(ptr);
2353 break;
2354 case DEVICE_BIG_ENDIAN:
2355 val = lduw_be_p(ptr);
2356 break;
2357 default:
2358 val = lduw_p(ptr);
2359 break;
2360 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002361 }
2362 return val;
bellardaab33092005-10-30 20:48:42 +00002363}
2364
Avi Kivitya8170e52012-10-23 12:30:10 +02002365uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002366{
2367 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2368}
2369
Avi Kivitya8170e52012-10-23 12:30:10 +02002370uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002371{
2372 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2373}
2374
Avi Kivitya8170e52012-10-23 12:30:10 +02002375uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002376{
2377 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2378}
2379
bellard8df1cd02005-01-28 22:37:22 +00002380/* warning: addr must be aligned. The ram page is not masked as dirty
2381 and the code inside is not invalidated. It is useful if the dirty
2382 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002383void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002384{
bellard8df1cd02005-01-28 22:37:22 +00002385 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002387 hwaddr l = 4;
2388 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002389
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2391 true);
2392 if (l < 4 || !memory_access_is_direct(mr, true)) {
2393 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002394 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002395 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002396 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002397 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002398
2399 if (unlikely(in_migration)) {
2400 if (!cpu_physical_memory_is_dirty(addr1)) {
2401 /* invalidate code */
2402 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2403 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002404 cpu_physical_memory_set_dirty_flags(
2405 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002406 }
2407 }
bellard8df1cd02005-01-28 22:37:22 +00002408 }
2409}
2410
2411/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002412static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002413 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002414{
bellard8df1cd02005-01-28 22:37:22 +00002415 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002416 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002417 hwaddr l = 4;
2418 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002419
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002420 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2421 true);
2422 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002423#if defined(TARGET_WORDS_BIGENDIAN)
2424 if (endian == DEVICE_LITTLE_ENDIAN) {
2425 val = bswap32(val);
2426 }
2427#else
2428 if (endian == DEVICE_BIG_ENDIAN) {
2429 val = bswap32(val);
2430 }
2431#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002432 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002433 } else {
bellard8df1cd02005-01-28 22:37:22 +00002434 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002436 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002437 switch (endian) {
2438 case DEVICE_LITTLE_ENDIAN:
2439 stl_le_p(ptr, val);
2440 break;
2441 case DEVICE_BIG_ENDIAN:
2442 stl_be_p(ptr, val);
2443 break;
2444 default:
2445 stl_p(ptr, val);
2446 break;
2447 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002448 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002449 }
2450}
2451
Avi Kivitya8170e52012-10-23 12:30:10 +02002452void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002453{
2454 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2455}
2456
Avi Kivitya8170e52012-10-23 12:30:10 +02002457void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002458{
2459 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2460}
2461
Avi Kivitya8170e52012-10-23 12:30:10 +02002462void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002463{
2464 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2465}
2466
bellardaab33092005-10-30 20:48:42 +00002467/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002468void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002469{
2470 uint8_t v = val;
2471 cpu_physical_memory_write(addr, &v, 1);
2472}
2473
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002474/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002475static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002477{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002478 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002479 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002480 hwaddr l = 2;
2481 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002482
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002483 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2484 true);
2485 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486#if defined(TARGET_WORDS_BIGENDIAN)
2487 if (endian == DEVICE_LITTLE_ENDIAN) {
2488 val = bswap16(val);
2489 }
2490#else
2491 if (endian == DEVICE_BIG_ENDIAN) {
2492 val = bswap16(val);
2493 }
2494#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002495 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002496 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002500 switch (endian) {
2501 case DEVICE_LITTLE_ENDIAN:
2502 stw_le_p(ptr, val);
2503 break;
2504 case DEVICE_BIG_ENDIAN:
2505 stw_be_p(ptr, val);
2506 break;
2507 default:
2508 stw_p(ptr, val);
2509 break;
2510 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002511 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002512 }
bellardaab33092005-10-30 20:48:42 +00002513}
2514
Avi Kivitya8170e52012-10-23 12:30:10 +02002515void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002516{
2517 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2518}
2519
Avi Kivitya8170e52012-10-23 12:30:10 +02002520void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521{
2522 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2523}
2524
Avi Kivitya8170e52012-10-23 12:30:10 +02002525void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002526{
2527 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2528}
2529
bellardaab33092005-10-30 20:48:42 +00002530/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002531void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002532{
2533 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002534 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002535}
2536
Avi Kivitya8170e52012-10-23 12:30:10 +02002537void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538{
2539 val = cpu_to_le64(val);
2540 cpu_physical_memory_write(addr, &val, 8);
2541}
2542
Avi Kivitya8170e52012-10-23 12:30:10 +02002543void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002544{
2545 val = cpu_to_be64(val);
2546 cpu_physical_memory_write(addr, &val, 8);
2547}
2548
aliguori5e2972f2009-03-28 17:51:36 +00002549/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002550int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002551 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002552{
2553 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002554 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002555 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002556
2557 while (len > 0) {
2558 page = addr & TARGET_PAGE_MASK;
2559 phys_addr = cpu_get_phys_page_debug(env, page);
2560 /* if no physical page mapped, return an error */
2561 if (phys_addr == -1)
2562 return -1;
2563 l = (page + TARGET_PAGE_SIZE) - addr;
2564 if (l > len)
2565 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002566 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002567 if (is_write)
2568 cpu_physical_memory_write_rom(phys_addr, buf, l);
2569 else
aliguori5e2972f2009-03-28 17:51:36 +00002570 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002571 len -= l;
2572 buf += l;
2573 addr += l;
2574 }
2575 return 0;
2576}
Paul Brooka68fe892010-03-01 00:08:59 +00002577#endif
bellard13eb76e2004-01-24 15:23:36 +00002578
Blue Swirl8e4a4242013-01-06 18:30:17 +00002579#if !defined(CONFIG_USER_ONLY)
2580
2581/*
2582 * A helper function for the _utterly broken_ virtio device model to find out if
2583 * it's running on a big endian machine. Don't do this at home kids!
2584 */
2585bool virtio_is_big_endian(void);
2586bool virtio_is_big_endian(void)
2587{
2588#if defined(TARGET_WORDS_BIGENDIAN)
2589 return true;
2590#else
2591 return false;
2592#endif
2593}
2594
2595#endif
2596
Wen Congyang76f35532012-05-07 12:04:18 +08002597#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002598bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002599{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002600 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002601 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002602
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002603 mr = address_space_translate(&address_space_memory,
2604 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002605
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002606 return !(memory_region_is_ram(mr) ||
2607 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002608}
2609#endif