blob: c49806cd595cbdb6faa29b7fa4de3ce514621df8 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
91struct AddressSpaceDispatch {
92 /* This is a multi-level map on the physical address space.
93 * The bottom level has pointers to MemoryRegionSections.
94 */
95 PhysPageEntry phys_map;
96 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020097 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Jan Kiszka90260c62013-05-26 21:46:51 +0200100#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
101typedef struct subpage_t {
102 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200103 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200104 hwaddr base;
105 uint16_t sub_section[TARGET_PAGE_SIZE];
106} subpage_t;
107
Avi Kivity5312bd82012-02-12 18:32:55 +0200108static MemoryRegionSection *phys_sections;
109static unsigned phys_sections_nb, phys_sections_nb_alloc;
110static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200111static uint16_t phys_section_notdirty;
112static uint16_t phys_section_rom;
113static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200114
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200115/* Simple allocator for PhysPageEntry nodes */
116static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
117static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
118
Avi Kivity07f07b32012-02-13 20:45:32 +0200119#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200120
pbrooke2eef172008-06-08 01:09:01 +0000121static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300122static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000123static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000124
Avi Kivity1ec9b902012-01-02 12:47:48 +0200125static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
Paul Brook6d9a1302010-02-28 23:55:53 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
Avi Kivityf7bf5462012-02-13 20:12:05 +0200130static void phys_map_node_reserve(unsigned nodes)
131{
132 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
133 typedef PhysPageEntry Node[L2_SIZE];
134 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
136 phys_map_nodes_nb + nodes);
137 phys_map_nodes = g_renew(Node, phys_map_nodes,
138 phys_map_nodes_nb_alloc);
139 }
140}
141
142static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200143{
144 unsigned i;
145 uint16_t ret;
146
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200148 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200149 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200150 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200151 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200152 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200153 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200155}
156
157static void phys_map_nodes_reset(void)
158{
159 phys_map_nodes_nb = 0;
160}
161
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162
Avi Kivitya8170e52012-10-23 12:30:10 +0200163static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
164 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200165 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200166{
167 PhysPageEntry *p;
168 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200169 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200170
Avi Kivity07f07b32012-02-13 20:45:32 +0200171 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200172 lp->ptr = phys_map_node_alloc();
173 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174 if (level == 0) {
175 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200176 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200177 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178 }
179 }
180 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200181 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 }
Avi Kivity29990972012-02-13 20:21:20 +0200183 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184
Avi Kivity29990972012-02-13 20:21:20 +0200185 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200186 if ((*index & (step - 1)) == 0 && *nb >= step) {
187 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200188 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 *index += step;
190 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200191 } else {
192 phys_page_set_level(lp, index, nb, leaf, level - 1);
193 }
194 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
196}
197
Avi Kivityac1970f2012-10-03 16:22:53 +0200198static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200199 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200200 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000201{
Avi Kivity29990972012-02-13 20:21:20 +0200202 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200203 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000204
Avi Kivityac1970f2012-10-03 16:22:53 +0200205 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000206}
207
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200208static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivityac1970f2012-10-03 16:22:53 +0200210 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200211 PhysPageEntry *p;
212 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200213
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200215 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200216 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200217 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200219 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200220 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200221 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200222}
223
Blue Swirle5548612012-04-21 13:08:33 +0000224bool memory_region_is_unassigned(MemoryRegion *mr)
225{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200226 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000227 && mr != &io_mem_watch;
228}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200229
Jan Kiszka9f029602013-05-06 16:48:02 +0200230static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200231 hwaddr addr,
232 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200233{
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 MemoryRegionSection *section;
235 subpage_t *subpage;
236
237 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
238 if (resolve_subpage && section->mr->subpage) {
239 subpage = container_of(section->mr, subpage_t, iomem);
240 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
241 }
242 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200243}
244
Jan Kiszka90260c62013-05-26 21:46:51 +0200245static MemoryRegionSection *
246address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
247 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200248{
249 MemoryRegionSection *section;
250 Int128 diff;
251
Jan Kiszka90260c62013-05-26 21:46:51 +0200252 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200253 /* Compute offset within MemoryRegionSection */
254 addr -= section->offset_within_address_space;
255
256 /* Compute offset within MemoryRegion */
257 *xlat = addr + section->offset_within_region;
258
259 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100260 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200261 return section;
262}
Jan Kiszka90260c62013-05-26 21:46:51 +0200263
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200264MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
265 hwaddr *xlat, hwaddr *plen,
266 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200267{
Avi Kivity30951152012-10-30 13:47:46 +0200268 IOMMUTLBEntry iotlb;
269 MemoryRegionSection *section;
270 MemoryRegion *mr;
271 hwaddr len = *plen;
272
273 for (;;) {
274 section = address_space_translate_internal(as, addr, &addr, plen, true);
275 mr = section->mr;
276
277 if (!mr->iommu_ops) {
278 break;
279 }
280
281 iotlb = mr->iommu_ops->translate(mr, addr);
282 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
283 | (addr & iotlb.addr_mask));
284 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
285 if (!(iotlb.perm & (1 << is_write))) {
286 mr = &io_mem_unassigned;
287 break;
288 }
289
290 as = iotlb.target_as;
291 }
292
293 *plen = len;
294 *xlat = addr;
295 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200296}
297
298MemoryRegionSection *
299address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
300 hwaddr *plen)
301{
Avi Kivity30951152012-10-30 13:47:46 +0200302 MemoryRegionSection *section;
303 section = address_space_translate_internal(as, addr, xlat, plen, false);
304
305 assert(!section->mr->iommu_ops);
306 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200307}
bellard9fa3e852004-01-04 18:06:42 +0000308#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000309
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200310void cpu_exec_init_all(void)
311{
312#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700313 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314 memory_map_init();
315 io_mem_init();
316#endif
317}
318
Andreas Färberb170fce2013-01-20 20:23:22 +0100319#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000320
Juan Quintelae59fb372009-09-29 22:48:21 +0200321static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200322{
Andreas Färber259186a2013-01-17 18:51:17 +0100323 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200324
aurel323098dba2009-03-07 21:28:24 +0000325 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
326 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100327 cpu->interrupt_request &= ~0x01;
328 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000329
330 return 0;
331}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200332
Andreas Färber1a1562f2013-06-17 04:09:11 +0200333const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200334 .name = "cpu_common",
335 .version_id = 1,
336 .minimum_version_id = 1,
337 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .post_load = cpu_common_post_load,
339 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100340 VMSTATE_UINT32(halted, CPUState),
341 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 VMSTATE_END_OF_LIST()
343 }
344};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200345
pbrook9656f322008-07-01 20:01:19 +0000346#endif
347
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100348CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400349{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100350 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100351 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400352
353 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100354 cpu = ENV_GET_CPU(env);
355 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400356 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 }
Glauber Costa950f1472009-06-09 12:15:18 -0400358 env = env->next_cpu;
359 }
360
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100361 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400362}
363
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200364void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
365{
366 CPUArchState *env = first_cpu;
367
368 while (env) {
369 func(ENV_GET_CPU(env), data);
370 env = env->next_cpu;
371 }
372}
373
Andreas Färber9349b4f2012-03-14 01:38:32 +0100374void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000375{
Andreas Färber9f09e182012-05-03 06:59:07 +0200376 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100378 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000379 int cpu_index;
380
pbrookc2764712009-03-07 15:24:59 +0000381#if defined(CONFIG_USER_ONLY)
382 cpu_list_lock();
383#endif
bellard6a00d602005-11-21 23:25:50 +0000384 env->next_cpu = NULL;
385 penv = &first_cpu;
386 cpu_index = 0;
387 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700388 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index++;
390 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100391 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100392 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000393 QTAILQ_INIT(&env->breakpoints);
394 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100395#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200396 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100397#endif
bellard6a00d602005-11-21 23:25:50 +0000398 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000399#if defined(CONFIG_USER_ONLY)
400 cpu_list_unlock();
401#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100402 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000403#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600404 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000405 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100406 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000407#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100408 if (cc->vmsd != NULL) {
409 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
410 }
bellardfd6ce8f2003-05-14 19:00:11 +0000411}
412
bellard1fddef42005-04-17 19:16:13 +0000413#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000414#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100415static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000416{
417 tb_invalidate_phys_page_range(pc, pc + 1, 0);
418}
419#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400420static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
421{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400422 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
423 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400424}
bellardc27004e2005-01-03 23:35:10 +0000425#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000426#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000427
Paul Brookc527ee82010-03-01 03:31:14 +0000428#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100429void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000430
431{
432}
433
Andreas Färber9349b4f2012-03-14 01:38:32 +0100434int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000435 int flags, CPUWatchpoint **watchpoint)
436{
437 return -ENOSYS;
438}
439#else
pbrook6658ffb2007-03-16 23:58:11 +0000440/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100441int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000442 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000443{
aliguorib4051332008-11-18 20:14:20 +0000444 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000445 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000446
aliguorib4051332008-11-18 20:14:20 +0000447 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400448 if ((len & (len - 1)) || (addr & ~len_mask) ||
449 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000450 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
451 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
452 return -EINVAL;
453 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500454 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000455
aliguoria1d1bb32008-11-18 20:07:32 +0000456 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000457 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000458 wp->flags = flags;
459
aliguori2dc9f412008-11-18 20:56:59 +0000460 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000461 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000462 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000463 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000465
pbrook6658ffb2007-03-16 23:58:11 +0000466 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000467
468 if (watchpoint)
469 *watchpoint = wp;
470 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000471}
472
aliguoria1d1bb32008-11-18 20:07:32 +0000473/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100474int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000475 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000476{
aliguorib4051332008-11-18 20:14:20 +0000477 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000478 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000479
Blue Swirl72cf2d42009-09-12 07:36:22 +0000480 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000481 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000482 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000483 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000484 return 0;
485 }
486 }
aliguoria1d1bb32008-11-18 20:07:32 +0000487 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000488}
489
aliguoria1d1bb32008-11-18 20:07:32 +0000490/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100491void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000492{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000493 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000494
aliguoria1d1bb32008-11-18 20:07:32 +0000495 tlb_flush_page(env, watchpoint->vaddr);
496
Anthony Liguori7267c092011-08-20 22:09:37 -0500497 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000498}
499
aliguoria1d1bb32008-11-18 20:07:32 +0000500/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100501void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000502{
aliguoric0ce9982008-11-25 22:13:57 +0000503 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000504
Blue Swirl72cf2d42009-09-12 07:36:22 +0000505 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000506 if (wp->flags & mask)
507 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000508 }
aliguoria1d1bb32008-11-18 20:07:32 +0000509}
Paul Brookc527ee82010-03-01 03:31:14 +0000510#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000511
512/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100513int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000514 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000515{
bellard1fddef42005-04-17 19:16:13 +0000516#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000517 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000518
Anthony Liguori7267c092011-08-20 22:09:37 -0500519 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000520
521 bp->pc = pc;
522 bp->flags = flags;
523
aliguori2dc9f412008-11-18 20:56:59 +0000524 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000525 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000526 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000527 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000528 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000529
530 breakpoint_invalidate(env, pc);
531
532 if (breakpoint)
533 *breakpoint = bp;
534 return 0;
535#else
536 return -ENOSYS;
537#endif
538}
539
540/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100541int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000542{
543#if defined(TARGET_HAS_ICE)
544 CPUBreakpoint *bp;
545
Blue Swirl72cf2d42009-09-12 07:36:22 +0000546 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000547 if (bp->pc == pc && bp->flags == flags) {
548 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000549 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551 }
aliguoria1d1bb32008-11-18 20:07:32 +0000552 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000553#else
aliguoria1d1bb32008-11-18 20:07:32 +0000554 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000555#endif
556}
557
aliguoria1d1bb32008-11-18 20:07:32 +0000558/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100559void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000560{
bellard1fddef42005-04-17 19:16:13 +0000561#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000562 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000563
aliguoria1d1bb32008-11-18 20:07:32 +0000564 breakpoint_invalidate(env, breakpoint->pc);
565
Anthony Liguori7267c092011-08-20 22:09:37 -0500566 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000567#endif
568}
569
570/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100571void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000572{
573#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000574 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000575
Blue Swirl72cf2d42009-09-12 07:36:22 +0000576 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000577 if (bp->flags & mask)
578 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000579 }
bellard4c3a88a2003-07-26 12:06:08 +0000580#endif
581}
582
bellardc33a3462003-07-29 20:50:33 +0000583/* enable or disable single step mode. EXCP_DEBUG is returned by the
584 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100585void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000586{
bellard1fddef42005-04-17 19:16:13 +0000587#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000588 if (env->singlestep_enabled != enabled) {
589 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000590 if (kvm_enabled())
591 kvm_update_guest_debug(env, 0);
592 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100593 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000594 /* XXX: only flush what is necessary */
595 tb_flush(env);
596 }
bellardc33a3462003-07-29 20:50:33 +0000597 }
598#endif
599}
600
Andreas Färber9349b4f2012-03-14 01:38:32 +0100601void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000602{
Andreas Färber878096e2013-05-27 01:33:50 +0200603 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000604 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000605 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000606
607 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000608 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000609 fprintf(stderr, "qemu: fatal: ");
610 vfprintf(stderr, fmt, ap);
611 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200612 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000613 if (qemu_log_enabled()) {
614 qemu_log("qemu: fatal: ");
615 qemu_log_vprintf(fmt, ap2);
616 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100617 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000618 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000619 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000620 }
pbrook493ae1f2007-11-23 16:53:59 +0000621 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000622 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200623#if defined(CONFIG_USER_ONLY)
624 {
625 struct sigaction act;
626 sigfillset(&act.sa_mask);
627 act.sa_handler = SIG_DFL;
628 sigaction(SIGABRT, &act, NULL);
629 }
630#endif
bellard75012672003-06-21 13:11:07 +0000631 abort();
632}
633
Andreas Färber9349b4f2012-03-14 01:38:32 +0100634CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000635{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100636 CPUArchState *new_env = cpu_init(env->cpu_model_str);
637 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000638#if defined(TARGET_HAS_ICE)
639 CPUBreakpoint *bp;
640 CPUWatchpoint *wp;
641#endif
642
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000644
Andreas Färber55e5c282012-12-17 06:18:02 +0100645 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000646 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000647
648 /* Clone all break/watchpoints.
649 Note: Once we support ptrace with hw-debug register access, make sure
650 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_INIT(&env->breakpoints);
652 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000653#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000654 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000655 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
656 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000657 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000658 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
659 wp->flags, NULL);
660 }
661#endif
662
thsc5be9f02007-02-28 20:20:53 +0000663 return new_env;
664}
665
bellard01243112004-01-04 15:48:17 +0000666#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200667static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
668 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000669{
Juan Quintelad24981d2012-05-22 00:42:40 +0200670 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000671
bellard1ccde1c2004-02-06 19:46:14 +0000672 /* we modify the TLB cache so that the dirty bit will be set again
673 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200674 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200675 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000676 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200677 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000678 != (end - 1) - start) {
679 abort();
680 }
Blue Swirle5548612012-04-21 13:08:33 +0000681 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200682
683}
684
685/* Note: start and end must be within the same ram block. */
686void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
687 int dirty_flags)
688{
689 uintptr_t length;
690
691 start &= TARGET_PAGE_MASK;
692 end = TARGET_PAGE_ALIGN(end);
693
694 length = end - start;
695 if (length == 0)
696 return;
697 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
698
699 if (tcg_enabled()) {
700 tlb_reset_dirty_range_all(start, end, length);
701 }
bellard1ccde1c2004-02-06 19:46:14 +0000702}
703
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000704static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000705{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200706 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000707 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200708 return ret;
aliguori74576192008-10-06 14:02:03 +0000709}
710
Avi Kivitya8170e52012-10-23 12:30:10 +0200711hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200712 MemoryRegionSection *section,
713 target_ulong vaddr,
714 hwaddr paddr, hwaddr xlat,
715 int prot,
716 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000717{
Avi Kivitya8170e52012-10-23 12:30:10 +0200718 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000719 CPUWatchpoint *wp;
720
Blue Swirlcc5bea62012-04-14 14:56:48 +0000721 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000722 /* Normal RAM. */
723 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200724 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000725 if (!section->readonly) {
726 iotlb |= phys_section_notdirty;
727 } else {
728 iotlb |= phys_section_rom;
729 }
730 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000731 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200732 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000733 }
734
735 /* Make accesses to pages with watchpoints go via the
736 watchpoint trap routines. */
737 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
738 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
739 /* Avoid trapping reads of pages with a write breakpoint. */
740 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
741 iotlb = phys_section_watch + paddr;
742 *address |= TLB_MMIO;
743 break;
744 }
745 }
746 }
747
748 return iotlb;
749}
bellard9fa3e852004-01-04 18:06:42 +0000750#endif /* defined(CONFIG_USER_ONLY) */
751
pbrooke2eef172008-06-08 01:09:01 +0000752#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000753
Anthony Liguoric227f092009-10-01 16:12:16 -0500754static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200755 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200756static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200757static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200758{
Avi Kivity5312bd82012-02-12 18:32:55 +0200759 MemoryRegionSection *section = &phys_sections[section_index];
760 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200761
762 if (mr->subpage) {
763 subpage_t *subpage = container_of(mr, subpage_t, iomem);
764 memory_region_destroy(&subpage->iomem);
765 g_free(subpage);
766 }
767}
768
Avi Kivity4346ae32012-02-10 17:00:01 +0200769static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200770{
771 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200772 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200773
Avi Kivityc19e8802012-02-13 20:25:31 +0200774 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200775 return;
776 }
777
Avi Kivityc19e8802012-02-13 20:25:31 +0200778 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200779 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200780 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200781 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200782 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200783 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200784 }
Avi Kivity54688b12012-02-09 17:34:32 +0200785 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200786 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200787 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200788}
789
Avi Kivityac1970f2012-10-03 16:22:53 +0200790static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200791{
Avi Kivityac1970f2012-10-03 16:22:53 +0200792 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200793 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200794}
795
Avi Kivity5312bd82012-02-12 18:32:55 +0200796static uint16_t phys_section_add(MemoryRegionSection *section)
797{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200798 /* The physical section number is ORed with a page-aligned
799 * pointer to produce the iotlb entries. Thus it should
800 * never overflow into the page-aligned value.
801 */
802 assert(phys_sections_nb < TARGET_PAGE_SIZE);
803
Avi Kivity5312bd82012-02-12 18:32:55 +0200804 if (phys_sections_nb == phys_sections_nb_alloc) {
805 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
806 phys_sections = g_renew(MemoryRegionSection, phys_sections,
807 phys_sections_nb_alloc);
808 }
809 phys_sections[phys_sections_nb] = *section;
810 return phys_sections_nb++;
811}
812
813static void phys_sections_clear(void)
814{
815 phys_sections_nb = 0;
816}
817
Avi Kivityac1970f2012-10-03 16:22:53 +0200818static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200819{
820 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200821 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200822 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200823 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200824 MemoryRegionSection subsection = {
825 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200826 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200827 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200828 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200829
Avi Kivityf3705d52012-03-08 16:16:34 +0200830 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200831
Avi Kivityf3705d52012-03-08 16:16:34 +0200832 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200833 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200834 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200835 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200836 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200837 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200838 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200839 }
840 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200841 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200842 subpage_register(subpage, start, end, phys_section_add(section));
843}
844
845
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200846static void register_multipage(AddressSpaceDispatch *d,
847 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000848{
Avi Kivitya8170e52012-10-23 12:30:10 +0200849 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200850 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200851 uint64_t num_pages = int128_get64(int128_rshift(section->size,
852 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200853
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200854 assert(num_pages);
855 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000856}
857
Avi Kivityac1970f2012-10-03 16:22:53 +0200858static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200859{
Avi Kivityac1970f2012-10-03 16:22:53 +0200860 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200861 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200862 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200863
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200864 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
865 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
866 - now.offset_within_address_space;
867
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200868 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200869 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200870 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200871 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200872 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200873 while (int128_ne(remain.size, now.size)) {
874 remain.size = int128_sub(remain.size, now.size);
875 remain.offset_within_address_space += int128_get64(now.size);
876 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400877 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200878 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200879 register_subpage(d, &now);
880 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200881 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200882 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400883 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200884 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200885 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400886 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200887 }
888}
889
Sheng Yang62a27442010-01-26 19:21:16 +0800890void qemu_flush_coalesced_mmio_buffer(void)
891{
892 if (kvm_enabled())
893 kvm_flush_coalesced_mmio_buffer();
894}
895
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700896void qemu_mutex_lock_ramlist(void)
897{
898 qemu_mutex_lock(&ram_list.mutex);
899}
900
901void qemu_mutex_unlock_ramlist(void)
902{
903 qemu_mutex_unlock(&ram_list.mutex);
904}
905
Marcelo Tosattic9027602010-03-01 20:25:08 -0300906#if defined(__linux__) && !defined(TARGET_S390X)
907
908#include <sys/vfs.h>
909
910#define HUGETLBFS_MAGIC 0x958458f6
911
912static long gethugepagesize(const char *path)
913{
914 struct statfs fs;
915 int ret;
916
917 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900918 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300919 } while (ret != 0 && errno == EINTR);
920
921 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900922 perror(path);
923 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300924 }
925
926 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900927 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300928
929 return fs.f_bsize;
930}
931
Alex Williamson04b16652010-07-02 11:13:17 -0600932static void *file_ram_alloc(RAMBlock *block,
933 ram_addr_t memory,
934 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300935{
936 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500937 char *sanitized_name;
938 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300939 void *area;
940 int fd;
941#ifdef MAP_POPULATE
942 int flags;
943#endif
944 unsigned long hpagesize;
945
946 hpagesize = gethugepagesize(path);
947 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900948 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300949 }
950
951 if (memory < hpagesize) {
952 return NULL;
953 }
954
955 if (kvm_enabled() && !kvm_has_sync_mmu()) {
956 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
957 return NULL;
958 }
959
Peter Feiner8ca761f2013-03-04 13:54:25 -0500960 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
961 sanitized_name = g_strdup(block->mr->name);
962 for (c = sanitized_name; *c != '\0'; c++) {
963 if (*c == '/')
964 *c = '_';
965 }
966
967 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
968 sanitized_name);
969 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300970
971 fd = mkstemp(filename);
972 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900973 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100974 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900975 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300976 }
977 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100978 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300979
980 memory = (memory+hpagesize-1) & ~(hpagesize-1);
981
982 /*
983 * ftruncate is not supported by hugetlbfs in older
984 * hosts, so don't bother bailing out on errors.
985 * If anything goes wrong with it under other filesystems,
986 * mmap will fail.
987 */
988 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900989 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300990
991#ifdef MAP_POPULATE
992 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
993 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
994 * to sidestep this quirk.
995 */
996 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
997 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
998#else
999 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
1000#endif
1001 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001002 perror("file_ram_alloc: can't mmap RAM pages");
1003 close(fd);
1004 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001005 }
Alex Williamson04b16652010-07-02 11:13:17 -06001006 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001007 return area;
1008}
1009#endif
1010
Alex Williamsond17b5282010-06-25 11:08:38 -06001011static ram_addr_t find_ram_offset(ram_addr_t size)
1012{
Alex Williamson04b16652010-07-02 11:13:17 -06001013 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001014 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001015
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001016 assert(size != 0); /* it would hand out same offset multiple times */
1017
Paolo Bonzinia3161032012-11-14 15:54:48 +01001018 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001019 return 0;
1020
Paolo Bonzinia3161032012-11-14 15:54:48 +01001021 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001022 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001023
1024 end = block->offset + block->length;
1025
Paolo Bonzinia3161032012-11-14 15:54:48 +01001026 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001027 if (next_block->offset >= end) {
1028 next = MIN(next, next_block->offset);
1029 }
1030 }
1031 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001032 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001033 mingap = next - end;
1034 }
1035 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001036
1037 if (offset == RAM_ADDR_MAX) {
1038 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1039 (uint64_t)size);
1040 abort();
1041 }
1042
Alex Williamson04b16652010-07-02 11:13:17 -06001043 return offset;
1044}
1045
Juan Quintela652d7ec2012-07-20 10:37:54 +02001046ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001047{
Alex Williamsond17b5282010-06-25 11:08:38 -06001048 RAMBlock *block;
1049 ram_addr_t last = 0;
1050
Paolo Bonzinia3161032012-11-14 15:54:48 +01001051 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001052 last = MAX(last, block->offset + block->length);
1053
1054 return last;
1055}
1056
Jason Baronddb97f12012-08-02 15:44:16 -04001057static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1058{
1059 int ret;
1060 QemuOpts *machine_opts;
1061
1062 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1063 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1064 if (machine_opts &&
1065 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1066 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1067 if (ret) {
1068 perror("qemu_madvise");
1069 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1070 "but dump_guest_core=off specified\n");
1071 }
1072 }
1073}
1074
Avi Kivityc5705a72011-12-20 15:59:12 +02001075void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001076{
1077 RAMBlock *new_block, *block;
1078
Avi Kivityc5705a72011-12-20 15:59:12 +02001079 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001080 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001081 if (block->offset == addr) {
1082 new_block = block;
1083 break;
1084 }
1085 }
1086 assert(new_block);
1087 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001088
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001089 if (dev) {
1090 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001091 if (id) {
1092 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001093 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001094 }
1095 }
1096 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1097
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001098 /* This assumes the iothread lock is taken here too. */
1099 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001100 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001101 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001102 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1103 new_block->idstr);
1104 abort();
1105 }
1106 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001107 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001108}
1109
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001110static int memory_try_enable_merging(void *addr, size_t len)
1111{
1112 QemuOpts *opts;
1113
1114 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1115 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1116 /* disabled by the user */
1117 return 0;
1118 }
1119
1120 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1121}
1122
Avi Kivityc5705a72011-12-20 15:59:12 +02001123ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1124 MemoryRegion *mr)
1125{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001126 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001127
1128 size = TARGET_PAGE_ALIGN(size);
1129 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001130
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001131 /* This assumes the iothread lock is taken here too. */
1132 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001133 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001134 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001135 if (host) {
1136 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001137 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001138 } else {
1139 if (mem_path) {
1140#if defined (__linux__) && !defined(TARGET_S390X)
1141 new_block->host = file_ram_alloc(new_block, size, mem_path);
1142 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001143 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001144 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001145 }
1146#else
1147 fprintf(stderr, "-mem-path option unsupported\n");
1148 exit(1);
1149#endif
1150 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001151 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001152 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001153 } else if (kvm_enabled()) {
1154 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001155 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001156 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001157 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001158 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001159 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001160 }
1161 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001162 new_block->length = size;
1163
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001164 /* Keep the list sorted from biggest to smallest block. */
1165 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1166 if (block->length < new_block->length) {
1167 break;
1168 }
1169 }
1170 if (block) {
1171 QTAILQ_INSERT_BEFORE(block, new_block, next);
1172 } else {
1173 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1174 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001175 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001176
Umesh Deshpandef798b072011-08-18 11:41:17 -07001177 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001178 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001179
Anthony Liguori7267c092011-08-20 22:09:37 -05001180 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001181 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001182 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1183 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001184 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001185
Jason Baronddb97f12012-08-02 15:44:16 -04001186 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001187 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001188
Cam Macdonell84b89d72010-07-26 18:10:57 -06001189 if (kvm_enabled())
1190 kvm_setup_guest_memory(new_block->host, size);
1191
1192 return new_block->offset;
1193}
1194
Avi Kivityc5705a72011-12-20 15:59:12 +02001195ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001196{
Avi Kivityc5705a72011-12-20 15:59:12 +02001197 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001198}
bellarde9a1ab12007-02-08 23:08:38 +00001199
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001200void qemu_ram_free_from_ptr(ram_addr_t addr)
1201{
1202 RAMBlock *block;
1203
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001204 /* This assumes the iothread lock is taken here too. */
1205 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001206 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001207 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001209 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001210 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001211 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001212 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001213 }
1214 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001215 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001216}
1217
Anthony Liguoric227f092009-10-01 16:12:16 -05001218void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001219{
Alex Williamson04b16652010-07-02 11:13:17 -06001220 RAMBlock *block;
1221
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001222 /* This assumes the iothread lock is taken here too. */
1223 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001224 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001225 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001226 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001227 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001228 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001229 if (block->flags & RAM_PREALLOC_MASK) {
1230 ;
1231 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001232#if defined (__linux__) && !defined(TARGET_S390X)
1233 if (block->fd) {
1234 munmap(block->host, block->length);
1235 close(block->fd);
1236 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001237 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001238 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001239#else
1240 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001241#endif
1242 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001243 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001244 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001245 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001246 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001247 }
Alex Williamson04b16652010-07-02 11:13:17 -06001248 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001249 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001250 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001251 }
1252 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001253 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001254
bellarde9a1ab12007-02-08 23:08:38 +00001255}
1256
Huang Yingcd19cfa2011-03-02 08:56:19 +01001257#ifndef _WIN32
1258void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1259{
1260 RAMBlock *block;
1261 ram_addr_t offset;
1262 int flags;
1263 void *area, *vaddr;
1264
Paolo Bonzinia3161032012-11-14 15:54:48 +01001265 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001266 offset = addr - block->offset;
1267 if (offset < block->length) {
1268 vaddr = block->host + offset;
1269 if (block->flags & RAM_PREALLOC_MASK) {
1270 ;
1271 } else {
1272 flags = MAP_FIXED;
1273 munmap(vaddr, length);
1274 if (mem_path) {
1275#if defined(__linux__) && !defined(TARGET_S390X)
1276 if (block->fd) {
1277#ifdef MAP_POPULATE
1278 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1279 MAP_PRIVATE;
1280#else
1281 flags |= MAP_PRIVATE;
1282#endif
1283 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1284 flags, block->fd, offset);
1285 } else {
1286 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1287 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1288 flags, -1, 0);
1289 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001290#else
1291 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001292#endif
1293 } else {
1294#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1295 flags |= MAP_SHARED | MAP_ANONYMOUS;
1296 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1297 flags, -1, 0);
1298#else
1299 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1300 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1301 flags, -1, 0);
1302#endif
1303 }
1304 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001305 fprintf(stderr, "Could not remap addr: "
1306 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001307 length, addr);
1308 exit(1);
1309 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001310 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001311 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001312 }
1313 return;
1314 }
1315 }
1316}
1317#endif /* !_WIN32 */
1318
pbrookdc828ca2009-04-09 22:21:07 +00001319/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001320 With the exception of the softmmu code in this file, this should
1321 only be used for local memory (e.g. video ram) that the device owns,
1322 and knows it isn't going to access beyond the end of the block.
1323
1324 It should not be used for general purpose DMA.
1325 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1326 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001327void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001328{
pbrook94a6b542009-04-11 17:15:54 +00001329 RAMBlock *block;
1330
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001331 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001332 block = ram_list.mru_block;
1333 if (block && addr - block->offset < block->length) {
1334 goto found;
1335 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001336 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001337 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001338 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001339 }
pbrook94a6b542009-04-11 17:15:54 +00001340 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001341
1342 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1343 abort();
1344
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001345found:
1346 ram_list.mru_block = block;
1347 if (xen_enabled()) {
1348 /* We need to check if the requested address is in the RAM
1349 * because we don't want to map the entire memory in QEMU.
1350 * In that case just map until the end of the page.
1351 */
1352 if (block->offset == 0) {
1353 return xen_map_cache(addr, 0, 0);
1354 } else if (block->host == NULL) {
1355 block->host =
1356 xen_map_cache(block->offset, block->length, 1);
1357 }
1358 }
1359 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001360}
1361
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001362/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1363 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1364 *
1365 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001366 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001367static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001368{
1369 RAMBlock *block;
1370
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001371 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001372 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001373 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001374 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001375 /* We need to check if the requested address is in the RAM
1376 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001377 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001378 */
1379 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001380 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001381 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001382 block->host =
1383 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001384 }
1385 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001386 return block->host + (addr - block->offset);
1387 }
1388 }
1389
1390 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1391 abort();
1392
1393 return NULL;
1394}
1395
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001396/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1397 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001398static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001399{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001400 if (*size == 0) {
1401 return NULL;
1402 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001403 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001404 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001405 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001406 RAMBlock *block;
1407
Paolo Bonzinia3161032012-11-14 15:54:48 +01001408 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001409 if (addr - block->offset < block->length) {
1410 if (addr - block->offset + *size > block->length)
1411 *size = block->length - addr + block->offset;
1412 return block->host + (addr - block->offset);
1413 }
1414 }
1415
1416 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1417 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001418 }
1419}
1420
Marcelo Tosattie8902612010-10-11 15:31:19 -03001421int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001422{
pbrook94a6b542009-04-11 17:15:54 +00001423 RAMBlock *block;
1424 uint8_t *host = ptr;
1425
Jan Kiszka868bb332011-06-21 22:59:09 +02001426 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001427 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001428 return 0;
1429 }
1430
Paolo Bonzinia3161032012-11-14 15:54:48 +01001431 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001432 /* This case append when the block is not mapped. */
1433 if (block->host == NULL) {
1434 continue;
1435 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001436 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001437 *ram_addr = block->offset + (host - block->host);
1438 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001439 }
pbrook94a6b542009-04-11 17:15:54 +00001440 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001441
Marcelo Tosattie8902612010-10-11 15:31:19 -03001442 return -1;
1443}
Alex Williamsonf471a172010-06-11 11:11:42 -06001444
Marcelo Tosattie8902612010-10-11 15:31:19 -03001445/* Some of the softmmu routines need to translate from a host pointer
1446 (typically a TLB entry) back to a ram offset. */
1447ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1448{
1449 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001450
Marcelo Tosattie8902612010-10-11 15:31:19 -03001451 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1452 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1453 abort();
1454 }
1455 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001456}
1457
Avi Kivitya8170e52012-10-23 12:30:10 +02001458static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001459 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001460{
bellard3a7d9292005-08-21 09:26:42 +00001461 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001462 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001463 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001464 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001465 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001466 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001467 switch (size) {
1468 case 1:
1469 stb_p(qemu_get_ram_ptr(ram_addr), val);
1470 break;
1471 case 2:
1472 stw_p(qemu_get_ram_ptr(ram_addr), val);
1473 break;
1474 case 4:
1475 stl_p(qemu_get_ram_ptr(ram_addr), val);
1476 break;
1477 default:
1478 abort();
1479 }
bellardf23db162005-08-21 19:12:28 +00001480 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001481 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001482 /* we remove the notdirty callback only if the code has been
1483 flushed */
1484 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001485 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001486}
1487
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001488static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1489 unsigned size, bool is_write)
1490{
1491 return is_write;
1492}
1493
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001494static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001495 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001496 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001497 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001498};
1499
pbrook0f459d12008-06-09 00:20:13 +00001500/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001501static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001502{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001503 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001504 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001505 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001506 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001507 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001508
aliguori06d55cc2008-11-18 20:24:06 +00001509 if (env->watchpoint_hit) {
1510 /* We re-entered the check after replacing the TB. Now raise
1511 * the debug interrupt so that is will trigger after the
1512 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001513 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001514 return;
1515 }
pbrook2e70f6e2008-06-29 01:03:05 +00001516 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001517 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001518 if ((vaddr == (wp->vaddr & len_mask) ||
1519 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001520 wp->flags |= BP_WATCHPOINT_HIT;
1521 if (!env->watchpoint_hit) {
1522 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001523 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001524 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1525 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001526 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001527 } else {
1528 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1529 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001530 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001531 }
aliguori06d55cc2008-11-18 20:24:06 +00001532 }
aliguori6e140f22008-11-18 20:37:55 +00001533 } else {
1534 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001535 }
1536 }
1537}
1538
pbrook6658ffb2007-03-16 23:58:11 +00001539/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1540 so these check for a hit then pass through to the normal out-of-line
1541 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001542static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001543 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001544{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001545 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1546 switch (size) {
1547 case 1: return ldub_phys(addr);
1548 case 2: return lduw_phys(addr);
1549 case 4: return ldl_phys(addr);
1550 default: abort();
1551 }
pbrook6658ffb2007-03-16 23:58:11 +00001552}
1553
Avi Kivitya8170e52012-10-23 12:30:10 +02001554static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001555 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001556{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001557 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1558 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001559 case 1:
1560 stb_phys(addr, val);
1561 break;
1562 case 2:
1563 stw_phys(addr, val);
1564 break;
1565 case 4:
1566 stl_phys(addr, val);
1567 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001568 default: abort();
1569 }
pbrook6658ffb2007-03-16 23:58:11 +00001570}
1571
Avi Kivity1ec9b902012-01-02 12:47:48 +02001572static const MemoryRegionOps watch_mem_ops = {
1573 .read = watch_mem_read,
1574 .write = watch_mem_write,
1575 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001576};
pbrook6658ffb2007-03-16 23:58:11 +00001577
Avi Kivitya8170e52012-10-23 12:30:10 +02001578static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001579 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001580{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001581 subpage_t *subpage = opaque;
1582 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001583
blueswir1db7b5422007-05-26 17:36:03 +00001584#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001585 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1586 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001587#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001588 address_space_read(subpage->as, addr + subpage->base, buf, len);
1589 switch (len) {
1590 case 1:
1591 return ldub_p(buf);
1592 case 2:
1593 return lduw_p(buf);
1594 case 4:
1595 return ldl_p(buf);
1596 default:
1597 abort();
1598 }
blueswir1db7b5422007-05-26 17:36:03 +00001599}
1600
Avi Kivitya8170e52012-10-23 12:30:10 +02001601static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001602 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001603{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001604 subpage_t *subpage = opaque;
1605 uint8_t buf[4];
1606
blueswir1db7b5422007-05-26 17:36:03 +00001607#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001608 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001609 " value %"PRIx64"\n",
1610 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001611#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001612 switch (len) {
1613 case 1:
1614 stb_p(buf, value);
1615 break;
1616 case 2:
1617 stw_p(buf, value);
1618 break;
1619 case 4:
1620 stl_p(buf, value);
1621 break;
1622 default:
1623 abort();
1624 }
1625 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001626}
1627
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001628static bool subpage_accepts(void *opaque, hwaddr addr,
1629 unsigned size, bool is_write)
1630{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001631 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001632#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001633 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1634 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001635#endif
1636
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001637 return address_space_access_valid(subpage->as, addr + subpage->base,
1638 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001639}
1640
Avi Kivity70c68e42012-01-02 12:32:48 +02001641static const MemoryRegionOps subpage_ops = {
1642 .read = subpage_read,
1643 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001644 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001645 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001646};
1647
Anthony Liguoric227f092009-10-01 16:12:16 -05001648static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001649 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001650{
1651 int idx, eidx;
1652
1653 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1654 return -1;
1655 idx = SUBPAGE_IDX(start);
1656 eidx = SUBPAGE_IDX(end);
1657#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001658 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001659 mmio, start, end, idx, eidx, memory);
1660#endif
blueswir1db7b5422007-05-26 17:36:03 +00001661 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001662 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001663 }
1664
1665 return 0;
1666}
1667
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001668static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001669{
Anthony Liguoric227f092009-10-01 16:12:16 -05001670 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001671
Anthony Liguori7267c092011-08-20 22:09:37 -05001672 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001673
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001674 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001675 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001676 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1677 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001678 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001679#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001680 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1681 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001682#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001683 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001684
1685 return mmio;
1686}
1687
Avi Kivity5312bd82012-02-12 18:32:55 +02001688static uint16_t dummy_section(MemoryRegion *mr)
1689{
1690 MemoryRegionSection section = {
1691 .mr = mr,
1692 .offset_within_address_space = 0,
1693 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001694 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001695 };
1696
1697 return phys_section_add(&section);
1698}
1699
Avi Kivitya8170e52012-10-23 12:30:10 +02001700MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001701{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001702 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001703}
1704
Avi Kivitye9179ce2009-06-14 11:38:52 +03001705static void io_mem_init(void)
1706{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001707 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001708 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1709 "unassigned", UINT64_MAX);
1710 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1711 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001712 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1713 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001714}
1715
Avi Kivityac1970f2012-10-03 16:22:53 +02001716static void mem_begin(MemoryListener *listener)
1717{
1718 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1719
1720 destroy_all_mappings(d);
1721 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1722}
1723
Avi Kivity50c1e142012-02-08 21:36:02 +02001724static void core_begin(MemoryListener *listener)
1725{
Avi Kivity5312bd82012-02-12 18:32:55 +02001726 phys_sections_clear();
1727 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001728 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1729 phys_section_rom = dummy_section(&io_mem_rom);
1730 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001731}
1732
Avi Kivity1d711482012-10-02 18:54:45 +02001733static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001734{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001735 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001736
1737 /* since each CPU stores ram addresses in its TLB cache, we must
1738 reset the modified entries */
1739 /* XXX: slow ! */
1740 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1741 tlb_flush(env, 1);
1742 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001743}
1744
Avi Kivity93632742012-02-08 16:54:16 +02001745static void core_log_global_start(MemoryListener *listener)
1746{
1747 cpu_physical_memory_set_dirty_tracking(1);
1748}
1749
1750static void core_log_global_stop(MemoryListener *listener)
1751{
1752 cpu_physical_memory_set_dirty_tracking(0);
1753}
1754
Avi Kivity4855d412012-02-08 21:16:05 +02001755static void io_region_add(MemoryListener *listener,
1756 MemoryRegionSection *section)
1757{
Avi Kivitya2d33522012-03-05 17:40:12 +02001758 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1759
1760 mrio->mr = section->mr;
1761 mrio->offset = section->offset_within_region;
1762 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001763 section->offset_within_address_space,
1764 int128_get64(section->size));
Avi Kivitya2d33522012-03-05 17:40:12 +02001765 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001766}
1767
1768static void io_region_del(MemoryListener *listener,
1769 MemoryRegionSection *section)
1770{
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001771 isa_unassign_ioport(section->offset_within_address_space,
1772 int128_get64(section->size));
Avi Kivity4855d412012-02-08 21:16:05 +02001773}
1774
Avi Kivity93632742012-02-08 16:54:16 +02001775static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001776 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001777 .log_global_start = core_log_global_start,
1778 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001779 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001780};
1781
Avi Kivity4855d412012-02-08 21:16:05 +02001782static MemoryListener io_memory_listener = {
1783 .region_add = io_region_add,
1784 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001785 .priority = 0,
1786};
1787
Avi Kivity1d711482012-10-02 18:54:45 +02001788static MemoryListener tcg_memory_listener = {
1789 .commit = tcg_commit,
1790};
1791
Avi Kivityac1970f2012-10-03 16:22:53 +02001792void address_space_init_dispatch(AddressSpace *as)
1793{
1794 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1795
1796 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1797 d->listener = (MemoryListener) {
1798 .begin = mem_begin,
1799 .region_add = mem_add,
1800 .region_nop = mem_add,
1801 .priority = 0,
1802 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001803 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001804 as->dispatch = d;
1805 memory_listener_register(&d->listener, as);
1806}
1807
Avi Kivity83f3c252012-10-07 12:59:55 +02001808void address_space_destroy_dispatch(AddressSpace *as)
1809{
1810 AddressSpaceDispatch *d = as->dispatch;
1811
1812 memory_listener_unregister(&d->listener);
1813 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1814 g_free(d);
1815 as->dispatch = NULL;
1816}
1817
Avi Kivity62152b82011-07-26 14:26:14 +03001818static void memory_map_init(void)
1819{
Anthony Liguori7267c092011-08-20 22:09:37 -05001820 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001821 memory_region_init(system_memory, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001822 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001823
Anthony Liguori7267c092011-08-20 22:09:37 -05001824 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001825 memory_region_init(system_io, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001826 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001827
Avi Kivityf6790af2012-10-02 20:13:51 +02001828 memory_listener_register(&core_memory_listener, &address_space_memory);
1829 memory_listener_register(&io_memory_listener, &address_space_io);
1830 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001831}
1832
1833MemoryRegion *get_system_memory(void)
1834{
1835 return system_memory;
1836}
1837
Avi Kivity309cb472011-08-08 16:09:03 +03001838MemoryRegion *get_system_io(void)
1839{
1840 return system_io;
1841}
1842
pbrooke2eef172008-06-08 01:09:01 +00001843#endif /* !defined(CONFIG_USER_ONLY) */
1844
bellard13eb76e2004-01-24 15:23:36 +00001845/* physical memory access (slow version, mainly for debug) */
1846#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001847int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001848 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001849{
1850 int l, flags;
1851 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001852 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001853
1854 while (len > 0) {
1855 page = addr & TARGET_PAGE_MASK;
1856 l = (page + TARGET_PAGE_SIZE) - addr;
1857 if (l > len)
1858 l = len;
1859 flags = page_get_flags(page);
1860 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001861 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001862 if (is_write) {
1863 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001864 return -1;
bellard579a97f2007-11-11 14:26:47 +00001865 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001866 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001867 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001868 memcpy(p, buf, l);
1869 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001870 } else {
1871 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001872 return -1;
bellard579a97f2007-11-11 14:26:47 +00001873 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001874 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001875 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001876 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001877 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001878 }
1879 len -= l;
1880 buf += l;
1881 addr += l;
1882 }
Paul Brooka68fe892010-03-01 00:08:59 +00001883 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001884}
bellard8df1cd02005-01-28 22:37:22 +00001885
bellard13eb76e2004-01-24 15:23:36 +00001886#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001887
Avi Kivitya8170e52012-10-23 12:30:10 +02001888static void invalidate_and_set_dirty(hwaddr addr,
1889 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001890{
1891 if (!cpu_physical_memory_is_dirty(addr)) {
1892 /* invalidate code */
1893 tb_invalidate_phys_page_range(addr, addr + length, 0);
1894 /* set dirty bit */
1895 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1896 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001897 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001898}
1899
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001900static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1901{
1902 if (memory_region_is_ram(mr)) {
1903 return !(is_write && mr->readonly);
1904 }
1905 if (memory_region_is_romd(mr)) {
1906 return !is_write;
1907 }
1908
1909 return false;
1910}
1911
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001912static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001913{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001914 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001915 return 4;
1916 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001917 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001918 return 2;
1919 }
1920 return 1;
1921}
1922
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001923bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001924 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001925{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001926 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001927 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001928 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001929 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001930 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001931 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001932
bellard13eb76e2004-01-24 15:23:36 +00001933 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001934 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001935 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001936
bellard13eb76e2004-01-24 15:23:36 +00001937 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001938 if (!memory_access_is_direct(mr, is_write)) {
1939 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001940 /* XXX: could force cpu_single_env to NULL to avoid
1941 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001942 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001943 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001944 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001946 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001947 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001948 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001949 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001950 } else {
bellard1c213d12005-09-03 10:49:04 +00001951 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001952 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001953 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001954 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001955 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001956 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001957 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001958 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001959 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001960 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001961 }
1962 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001963 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001964 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001965 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001966 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001967 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001968 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001969 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001970 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001971 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001972 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001973 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001974 } else {
bellard1c213d12005-09-03 10:49:04 +00001975 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001976 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001977 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001978 }
1979 } else {
1980 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001981 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001982 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001983 }
1984 }
1985 len -= l;
1986 buf += l;
1987 addr += l;
1988 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001989
1990 return error;
bellard13eb76e2004-01-24 15:23:36 +00001991}
bellard8df1cd02005-01-28 22:37:22 +00001992
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001993bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001994 const uint8_t *buf, int len)
1995{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001996 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001997}
1998
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001999bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002000{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002001 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002002}
2003
2004
Avi Kivitya8170e52012-10-23 12:30:10 +02002005void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002006 int len, int is_write)
2007{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002008 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002009}
2010
bellardd0ecd2a2006-04-23 17:14:48 +00002011/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002012void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002013 const uint8_t *buf, int len)
2014{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002015 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002016 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002017 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002018 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002019
bellardd0ecd2a2006-04-23 17:14:48 +00002020 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002021 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002022 mr = address_space_translate(&address_space_memory,
2023 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002024
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002025 if (!(memory_region_is_ram(mr) ||
2026 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002027 /* do nothing */
2028 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002029 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002030 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002031 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002032 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002033 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002034 }
2035 len -= l;
2036 buf += l;
2037 addr += l;
2038 }
2039}
2040
aliguori6d16c2f2009-01-22 16:59:11 +00002041typedef struct {
2042 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002043 hwaddr addr;
2044 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002045} BounceBuffer;
2046
2047static BounceBuffer bounce;
2048
aliguoriba223c22009-01-22 16:59:16 +00002049typedef struct MapClient {
2050 void *opaque;
2051 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002052 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002053} MapClient;
2054
Blue Swirl72cf2d42009-09-12 07:36:22 +00002055static QLIST_HEAD(map_client_list, MapClient) map_client_list
2056 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002057
2058void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2059{
Anthony Liguori7267c092011-08-20 22:09:37 -05002060 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002061
2062 client->opaque = opaque;
2063 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002064 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002065 return client;
2066}
2067
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002068static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002069{
2070 MapClient *client = (MapClient *)_client;
2071
Blue Swirl72cf2d42009-09-12 07:36:22 +00002072 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002073 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002074}
2075
2076static void cpu_notify_map_clients(void)
2077{
2078 MapClient *client;
2079
Blue Swirl72cf2d42009-09-12 07:36:22 +00002080 while (!QLIST_EMPTY(&map_client_list)) {
2081 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002082 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002083 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002084 }
2085}
2086
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002087bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2088{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002089 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002090 hwaddr l, xlat;
2091
2092 while (len > 0) {
2093 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002094 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2095 if (!memory_access_is_direct(mr, is_write)) {
2096 l = memory_access_size(mr, l, addr);
2097 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002098 return false;
2099 }
2100 }
2101
2102 len -= l;
2103 addr += l;
2104 }
2105 return true;
2106}
2107
aliguori6d16c2f2009-01-22 16:59:11 +00002108/* Map a physical memory region into a host virtual address.
2109 * May map a subset of the requested range, given by and returned in *plen.
2110 * May return NULL if resources needed to perform the mapping are exhausted.
2111 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002112 * Use cpu_register_map_client() to know when retrying the map operation is
2113 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002114 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002115void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002116 hwaddr addr,
2117 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002118 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002119{
Avi Kivitya8170e52012-10-23 12:30:10 +02002120 hwaddr len = *plen;
2121 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002122 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002123 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002124 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002125 ram_addr_t rlen;
2126 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002127
2128 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002129 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002130 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002131
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002132 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002133 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002134 break;
2135 }
2136 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2137 bounce.addr = addr;
2138 bounce.len = l;
2139 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002140 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002141 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002142
2143 *plen = l;
2144 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002145 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002146 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002147 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002148 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002149 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002150 break;
2151 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002152 }
aliguori6d16c2f2009-01-22 16:59:11 +00002153
2154 len -= l;
2155 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002156 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002157 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002158 rlen = todo;
2159 ret = qemu_ram_ptr_length(raddr, &rlen);
2160 *plen = rlen;
2161 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002162}
2163
Avi Kivityac1970f2012-10-03 16:22:53 +02002164/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002165 * Will also mark the memory as dirty if is_write == 1. access_len gives
2166 * the amount of memory that was actually read or written by the caller.
2167 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002168void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2169 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002170{
2171 if (buffer != bounce.buffer) {
2172 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002173 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002174 while (access_len) {
2175 unsigned l;
2176 l = TARGET_PAGE_SIZE;
2177 if (l > access_len)
2178 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002179 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002180 addr1 += l;
2181 access_len -= l;
2182 }
2183 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002184 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002185 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002186 }
aliguori6d16c2f2009-01-22 16:59:11 +00002187 return;
2188 }
2189 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002190 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002191 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002192 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002193 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002194 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002195}
bellardd0ecd2a2006-04-23 17:14:48 +00002196
Avi Kivitya8170e52012-10-23 12:30:10 +02002197void *cpu_physical_memory_map(hwaddr addr,
2198 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002199 int is_write)
2200{
2201 return address_space_map(&address_space_memory, addr, plen, is_write);
2202}
2203
Avi Kivitya8170e52012-10-23 12:30:10 +02002204void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2205 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002206{
2207 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2208}
2209
bellard8df1cd02005-01-28 22:37:22 +00002210/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002211static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002212 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002213{
bellard8df1cd02005-01-28 22:37:22 +00002214 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002215 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002216 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002217 hwaddr l = 4;
2218 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002219
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002220 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2221 false);
2222 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002223 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002224 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002225#if defined(TARGET_WORDS_BIGENDIAN)
2226 if (endian == DEVICE_LITTLE_ENDIAN) {
2227 val = bswap32(val);
2228 }
2229#else
2230 if (endian == DEVICE_BIG_ENDIAN) {
2231 val = bswap32(val);
2232 }
2233#endif
bellard8df1cd02005-01-28 22:37:22 +00002234 } else {
2235 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002236 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002237 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002238 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002239 switch (endian) {
2240 case DEVICE_LITTLE_ENDIAN:
2241 val = ldl_le_p(ptr);
2242 break;
2243 case DEVICE_BIG_ENDIAN:
2244 val = ldl_be_p(ptr);
2245 break;
2246 default:
2247 val = ldl_p(ptr);
2248 break;
2249 }
bellard8df1cd02005-01-28 22:37:22 +00002250 }
2251 return val;
2252}
2253
Avi Kivitya8170e52012-10-23 12:30:10 +02002254uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002255{
2256 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2257}
2258
Avi Kivitya8170e52012-10-23 12:30:10 +02002259uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002260{
2261 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2262}
2263
Avi Kivitya8170e52012-10-23 12:30:10 +02002264uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002265{
2266 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2267}
2268
bellard84b7b8e2005-11-28 21:19:04 +00002269/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002270static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002271 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002272{
bellard84b7b8e2005-11-28 21:19:04 +00002273 uint8_t *ptr;
2274 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002275 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002276 hwaddr l = 8;
2277 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002278
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002279 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2280 false);
2281 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002282 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002283 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002284#if defined(TARGET_WORDS_BIGENDIAN)
2285 if (endian == DEVICE_LITTLE_ENDIAN) {
2286 val = bswap64(val);
2287 }
2288#else
2289 if (endian == DEVICE_BIG_ENDIAN) {
2290 val = bswap64(val);
2291 }
2292#endif
bellard84b7b8e2005-11-28 21:19:04 +00002293 } else {
2294 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002295 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002296 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002297 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002298 switch (endian) {
2299 case DEVICE_LITTLE_ENDIAN:
2300 val = ldq_le_p(ptr);
2301 break;
2302 case DEVICE_BIG_ENDIAN:
2303 val = ldq_be_p(ptr);
2304 break;
2305 default:
2306 val = ldq_p(ptr);
2307 break;
2308 }
bellard84b7b8e2005-11-28 21:19:04 +00002309 }
2310 return val;
2311}
2312
Avi Kivitya8170e52012-10-23 12:30:10 +02002313uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002314{
2315 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2316}
2317
Avi Kivitya8170e52012-10-23 12:30:10 +02002318uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002319{
2320 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2321}
2322
Avi Kivitya8170e52012-10-23 12:30:10 +02002323uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002324{
2325 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2326}
2327
bellardaab33092005-10-30 20:48:42 +00002328/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002329uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002330{
2331 uint8_t val;
2332 cpu_physical_memory_read(addr, &val, 1);
2333 return val;
2334}
2335
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002336/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002337static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002338 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002339{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002340 uint8_t *ptr;
2341 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002342 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002343 hwaddr l = 2;
2344 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002345
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002346 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2347 false);
2348 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002349 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002351#if defined(TARGET_WORDS_BIGENDIAN)
2352 if (endian == DEVICE_LITTLE_ENDIAN) {
2353 val = bswap16(val);
2354 }
2355#else
2356 if (endian == DEVICE_BIG_ENDIAN) {
2357 val = bswap16(val);
2358 }
2359#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002360 } else {
2361 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002362 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002363 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002364 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002365 switch (endian) {
2366 case DEVICE_LITTLE_ENDIAN:
2367 val = lduw_le_p(ptr);
2368 break;
2369 case DEVICE_BIG_ENDIAN:
2370 val = lduw_be_p(ptr);
2371 break;
2372 default:
2373 val = lduw_p(ptr);
2374 break;
2375 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002376 }
2377 return val;
bellardaab33092005-10-30 20:48:42 +00002378}
2379
Avi Kivitya8170e52012-10-23 12:30:10 +02002380uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002381{
2382 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2383}
2384
Avi Kivitya8170e52012-10-23 12:30:10 +02002385uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002386{
2387 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2388}
2389
Avi Kivitya8170e52012-10-23 12:30:10 +02002390uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002391{
2392 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2393}
2394
bellard8df1cd02005-01-28 22:37:22 +00002395/* warning: addr must be aligned. The ram page is not masked as dirty
2396 and the code inside is not invalidated. It is useful if the dirty
2397 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002398void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002399{
bellard8df1cd02005-01-28 22:37:22 +00002400 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002401 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002402 hwaddr l = 4;
2403 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002404
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002405 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2406 true);
2407 if (l < 4 || !memory_access_is_direct(mr, true)) {
2408 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002409 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002410 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002411 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002412 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002413
2414 if (unlikely(in_migration)) {
2415 if (!cpu_physical_memory_is_dirty(addr1)) {
2416 /* invalidate code */
2417 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2418 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002419 cpu_physical_memory_set_dirty_flags(
2420 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002421 }
2422 }
bellard8df1cd02005-01-28 22:37:22 +00002423 }
2424}
2425
2426/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002427static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002428 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002429{
bellard8df1cd02005-01-28 22:37:22 +00002430 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002431 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002432 hwaddr l = 4;
2433 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002434
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2436 true);
2437 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002438#if defined(TARGET_WORDS_BIGENDIAN)
2439 if (endian == DEVICE_LITTLE_ENDIAN) {
2440 val = bswap32(val);
2441 }
2442#else
2443 if (endian == DEVICE_BIG_ENDIAN) {
2444 val = bswap32(val);
2445 }
2446#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002447 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002448 } else {
bellard8df1cd02005-01-28 22:37:22 +00002449 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002450 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002451 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002452 switch (endian) {
2453 case DEVICE_LITTLE_ENDIAN:
2454 stl_le_p(ptr, val);
2455 break;
2456 case DEVICE_BIG_ENDIAN:
2457 stl_be_p(ptr, val);
2458 break;
2459 default:
2460 stl_p(ptr, val);
2461 break;
2462 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002463 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002464 }
2465}
2466
Avi Kivitya8170e52012-10-23 12:30:10 +02002467void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002468{
2469 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2470}
2471
Avi Kivitya8170e52012-10-23 12:30:10 +02002472void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002473{
2474 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2475}
2476
Avi Kivitya8170e52012-10-23 12:30:10 +02002477void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478{
2479 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2480}
2481
bellardaab33092005-10-30 20:48:42 +00002482/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002483void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002484{
2485 uint8_t v = val;
2486 cpu_physical_memory_write(addr, &v, 1);
2487}
2488
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002489/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002490static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002491 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002492{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002493 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002494 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002495 hwaddr l = 2;
2496 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2499 true);
2500 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002501#if defined(TARGET_WORDS_BIGENDIAN)
2502 if (endian == DEVICE_LITTLE_ENDIAN) {
2503 val = bswap16(val);
2504 }
2505#else
2506 if (endian == DEVICE_BIG_ENDIAN) {
2507 val = bswap16(val);
2508 }
2509#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002510 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002511 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002512 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002513 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002514 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002515 switch (endian) {
2516 case DEVICE_LITTLE_ENDIAN:
2517 stw_le_p(ptr, val);
2518 break;
2519 case DEVICE_BIG_ENDIAN:
2520 stw_be_p(ptr, val);
2521 break;
2522 default:
2523 stw_p(ptr, val);
2524 break;
2525 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002526 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002527 }
bellardaab33092005-10-30 20:48:42 +00002528}
2529
Avi Kivitya8170e52012-10-23 12:30:10 +02002530void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002531{
2532 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2533}
2534
Avi Kivitya8170e52012-10-23 12:30:10 +02002535void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002536{
2537 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2538}
2539
Avi Kivitya8170e52012-10-23 12:30:10 +02002540void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002541{
2542 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2543}
2544
bellardaab33092005-10-30 20:48:42 +00002545/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002546void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002547{
2548 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002549 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002550}
2551
Avi Kivitya8170e52012-10-23 12:30:10 +02002552void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002553{
2554 val = cpu_to_le64(val);
2555 cpu_physical_memory_write(addr, &val, 8);
2556}
2557
Avi Kivitya8170e52012-10-23 12:30:10 +02002558void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002559{
2560 val = cpu_to_be64(val);
2561 cpu_physical_memory_write(addr, &val, 8);
2562}
2563
aliguori5e2972f2009-03-28 17:51:36 +00002564/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002565int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002566 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002567{
2568 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002569 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002570 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002571
2572 while (len > 0) {
2573 page = addr & TARGET_PAGE_MASK;
2574 phys_addr = cpu_get_phys_page_debug(env, page);
2575 /* if no physical page mapped, return an error */
2576 if (phys_addr == -1)
2577 return -1;
2578 l = (page + TARGET_PAGE_SIZE) - addr;
2579 if (l > len)
2580 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002581 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002582 if (is_write)
2583 cpu_physical_memory_write_rom(phys_addr, buf, l);
2584 else
aliguori5e2972f2009-03-28 17:51:36 +00002585 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002586 len -= l;
2587 buf += l;
2588 addr += l;
2589 }
2590 return 0;
2591}
Paul Brooka68fe892010-03-01 00:08:59 +00002592#endif
bellard13eb76e2004-01-24 15:23:36 +00002593
Blue Swirl8e4a4242013-01-06 18:30:17 +00002594#if !defined(CONFIG_USER_ONLY)
2595
2596/*
2597 * A helper function for the _utterly broken_ virtio device model to find out if
2598 * it's running on a big endian machine. Don't do this at home kids!
2599 */
2600bool virtio_is_big_endian(void);
2601bool virtio_is_big_endian(void)
2602{
2603#if defined(TARGET_WORDS_BIGENDIAN)
2604 return true;
2605#else
2606 return false;
2607#endif
2608}
2609
2610#endif
2611
Wen Congyang76f35532012-05-07 12:04:18 +08002612#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002613bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002614{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002615 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002616 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002617
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002618 mr = address_space_translate(&address_space_memory,
2619 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002620
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002621 return !(memory_region_is_ram(mr) ||
2622 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002623}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002624
2625void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2626{
2627 RAMBlock *block;
2628
2629 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2630 func(block->host, block->offset, block->length, opaque);
2631 }
2632}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002633#endif