blob: 0b172b45a65563b3b7c49586b26752ab497f890a [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
91struct AddressSpaceDispatch {
92 /* This is a multi-level map on the physical address space.
93 * The bottom level has pointers to MemoryRegionSections.
94 */
95 PhysPageEntry phys_map;
96 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020097 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Jan Kiszka90260c62013-05-26 21:46:51 +0200100#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
101typedef struct subpage_t {
102 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200103 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200104 hwaddr base;
105 uint16_t sub_section[TARGET_PAGE_SIZE];
106} subpage_t;
107
Avi Kivity5312bd82012-02-12 18:32:55 +0200108static MemoryRegionSection *phys_sections;
109static unsigned phys_sections_nb, phys_sections_nb_alloc;
110static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200111static uint16_t phys_section_notdirty;
112static uint16_t phys_section_rom;
113static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200114
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200115/* Simple allocator for PhysPageEntry nodes */
116static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
117static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
118
Avi Kivity07f07b32012-02-13 20:45:32 +0200119#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200120
pbrooke2eef172008-06-08 01:09:01 +0000121static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300122static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000123static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000124
Avi Kivity1ec9b902012-01-02 12:47:48 +0200125static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
Paul Brook6d9a1302010-02-28 23:55:53 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
Avi Kivityf7bf5462012-02-13 20:12:05 +0200130static void phys_map_node_reserve(unsigned nodes)
131{
132 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
133 typedef PhysPageEntry Node[L2_SIZE];
134 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
136 phys_map_nodes_nb + nodes);
137 phys_map_nodes = g_renew(Node, phys_map_nodes,
138 phys_map_nodes_nb_alloc);
139 }
140}
141
142static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200143{
144 unsigned i;
145 uint16_t ret;
146
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200148 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200149 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200150 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200151 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200152 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200153 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200155}
156
157static void phys_map_nodes_reset(void)
158{
159 phys_map_nodes_nb = 0;
160}
161
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162
Avi Kivitya8170e52012-10-23 12:30:10 +0200163static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
164 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200165 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200166{
167 PhysPageEntry *p;
168 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200169 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200170
Avi Kivity07f07b32012-02-13 20:45:32 +0200171 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200172 lp->ptr = phys_map_node_alloc();
173 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174 if (level == 0) {
175 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200176 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200177 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178 }
179 }
180 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200181 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 }
Avi Kivity29990972012-02-13 20:21:20 +0200183 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184
Avi Kivity29990972012-02-13 20:21:20 +0200185 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200186 if ((*index & (step - 1)) == 0 && *nb >= step) {
187 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200188 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 *index += step;
190 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200191 } else {
192 phys_page_set_level(lp, index, nb, leaf, level - 1);
193 }
194 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
196}
197
Avi Kivityac1970f2012-10-03 16:22:53 +0200198static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200199 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200200 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000201{
Avi Kivity29990972012-02-13 20:21:20 +0200202 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200203 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000204
Avi Kivityac1970f2012-10-03 16:22:53 +0200205 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000206}
207
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200208static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivityac1970f2012-10-03 16:22:53 +0200210 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200211 PhysPageEntry *p;
212 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200213
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200215 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200216 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200217 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200219 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200220 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200221 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200222}
223
Blue Swirle5548612012-04-21 13:08:33 +0000224bool memory_region_is_unassigned(MemoryRegion *mr)
225{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200226 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000227 && mr != &io_mem_watch;
228}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200229
Jan Kiszka9f029602013-05-06 16:48:02 +0200230static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200231 hwaddr addr,
232 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200233{
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 MemoryRegionSection *section;
235 subpage_t *subpage;
236
237 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
238 if (resolve_subpage && section->mr->subpage) {
239 subpage = container_of(section->mr, subpage_t, iomem);
240 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
241 }
242 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200243}
244
Jan Kiszka90260c62013-05-26 21:46:51 +0200245static MemoryRegionSection *
246address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
247 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200248{
249 MemoryRegionSection *section;
250 Int128 diff;
251
Jan Kiszka90260c62013-05-26 21:46:51 +0200252 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200253 /* Compute offset within MemoryRegionSection */
254 addr -= section->offset_within_address_space;
255
256 /* Compute offset within MemoryRegion */
257 *xlat = addr + section->offset_within_region;
258
259 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100260 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200261 return section;
262}
Jan Kiszka90260c62013-05-26 21:46:51 +0200263
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200264MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
265 hwaddr *xlat, hwaddr *plen,
266 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200267{
Avi Kivity30951152012-10-30 13:47:46 +0200268 IOMMUTLBEntry iotlb;
269 MemoryRegionSection *section;
270 MemoryRegion *mr;
271 hwaddr len = *plen;
272
273 for (;;) {
274 section = address_space_translate_internal(as, addr, &addr, plen, true);
275 mr = section->mr;
276
277 if (!mr->iommu_ops) {
278 break;
279 }
280
281 iotlb = mr->iommu_ops->translate(mr, addr);
282 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
283 | (addr & iotlb.addr_mask));
284 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
285 if (!(iotlb.perm & (1 << is_write))) {
286 mr = &io_mem_unassigned;
287 break;
288 }
289
290 as = iotlb.target_as;
291 }
292
293 *plen = len;
294 *xlat = addr;
295 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200296}
297
298MemoryRegionSection *
299address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
300 hwaddr *plen)
301{
Avi Kivity30951152012-10-30 13:47:46 +0200302 MemoryRegionSection *section;
303 section = address_space_translate_internal(as, addr, xlat, plen, false);
304
305 assert(!section->mr->iommu_ops);
306 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200307}
bellard9fa3e852004-01-04 18:06:42 +0000308#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000309
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200310void cpu_exec_init_all(void)
311{
312#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700313 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314 memory_map_init();
315 io_mem_init();
316#endif
317}
318
Andreas Färberb170fce2013-01-20 20:23:22 +0100319#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000320
Juan Quintelae59fb372009-09-29 22:48:21 +0200321static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200322{
Andreas Färber259186a2013-01-17 18:51:17 +0100323 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200324
aurel323098dba2009-03-07 21:28:24 +0000325 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
326 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100327 cpu->interrupt_request &= ~0x01;
328 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000329
330 return 0;
331}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200332
Andreas Färber1a1562f2013-06-17 04:09:11 +0200333const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200334 .name = "cpu_common",
335 .version_id = 1,
336 .minimum_version_id = 1,
337 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .post_load = cpu_common_post_load,
339 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100340 VMSTATE_UINT32(halted, CPUState),
341 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 VMSTATE_END_OF_LIST()
343 }
344};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200345
pbrook9656f322008-07-01 20:01:19 +0000346#endif
347
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100348CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400349{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100350 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100351 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400352
353 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100354 cpu = ENV_GET_CPU(env);
355 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400356 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 }
Glauber Costa950f1472009-06-09 12:15:18 -0400358 env = env->next_cpu;
359 }
360
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100361 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400362}
363
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200364void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
365{
366 CPUArchState *env = first_cpu;
367
368 while (env) {
369 func(ENV_GET_CPU(env), data);
370 env = env->next_cpu;
371 }
372}
373
Andreas Färber9349b4f2012-03-14 01:38:32 +0100374void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000375{
Andreas Färber9f09e182012-05-03 06:59:07 +0200376 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100377 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100378 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000379 int cpu_index;
380
pbrookc2764712009-03-07 15:24:59 +0000381#if defined(CONFIG_USER_ONLY)
382 cpu_list_lock();
383#endif
bellard6a00d602005-11-21 23:25:50 +0000384 env->next_cpu = NULL;
385 penv = &first_cpu;
386 cpu_index = 0;
387 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700388 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index++;
390 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100391 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100392 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000393 QTAILQ_INIT(&env->breakpoints);
394 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100395#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200396 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100397#endif
bellard6a00d602005-11-21 23:25:50 +0000398 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000399#if defined(CONFIG_USER_ONLY)
400 cpu_list_unlock();
401#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100402 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000403#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600404 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000405 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100406 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000407#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100408 if (cc->vmsd != NULL) {
409 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
410 }
bellardfd6ce8f2003-05-14 19:00:11 +0000411}
412
bellard1fddef42005-04-17 19:16:13 +0000413#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000414#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100415static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000416{
417 tb_invalidate_phys_page_range(pc, pc + 1, 0);
418}
419#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400420static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
421{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400422 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
423 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400424}
bellardc27004e2005-01-03 23:35:10 +0000425#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000426#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000427
Paul Brookc527ee82010-03-01 03:31:14 +0000428#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100429void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000430
431{
432}
433
Andreas Färber9349b4f2012-03-14 01:38:32 +0100434int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000435 int flags, CPUWatchpoint **watchpoint)
436{
437 return -ENOSYS;
438}
439#else
pbrook6658ffb2007-03-16 23:58:11 +0000440/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100441int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000442 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000443{
aliguorib4051332008-11-18 20:14:20 +0000444 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000445 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000446
aliguorib4051332008-11-18 20:14:20 +0000447 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400448 if ((len & (len - 1)) || (addr & ~len_mask) ||
449 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000450 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
451 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
452 return -EINVAL;
453 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500454 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000455
aliguoria1d1bb32008-11-18 20:07:32 +0000456 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000457 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000458 wp->flags = flags;
459
aliguori2dc9f412008-11-18 20:56:59 +0000460 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000461 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000462 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000463 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000465
pbrook6658ffb2007-03-16 23:58:11 +0000466 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000467
468 if (watchpoint)
469 *watchpoint = wp;
470 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000471}
472
aliguoria1d1bb32008-11-18 20:07:32 +0000473/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100474int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000475 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000476{
aliguorib4051332008-11-18 20:14:20 +0000477 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000478 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000479
Blue Swirl72cf2d42009-09-12 07:36:22 +0000480 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000481 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000482 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000483 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000484 return 0;
485 }
486 }
aliguoria1d1bb32008-11-18 20:07:32 +0000487 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000488}
489
aliguoria1d1bb32008-11-18 20:07:32 +0000490/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100491void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000492{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000493 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000494
aliguoria1d1bb32008-11-18 20:07:32 +0000495 tlb_flush_page(env, watchpoint->vaddr);
496
Anthony Liguori7267c092011-08-20 22:09:37 -0500497 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000498}
499
aliguoria1d1bb32008-11-18 20:07:32 +0000500/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100501void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000502{
aliguoric0ce9982008-11-25 22:13:57 +0000503 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000504
Blue Swirl72cf2d42009-09-12 07:36:22 +0000505 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000506 if (wp->flags & mask)
507 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000508 }
aliguoria1d1bb32008-11-18 20:07:32 +0000509}
Paul Brookc527ee82010-03-01 03:31:14 +0000510#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000511
512/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100513int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000514 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000515{
bellard1fddef42005-04-17 19:16:13 +0000516#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000517 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000518
Anthony Liguori7267c092011-08-20 22:09:37 -0500519 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000520
521 bp->pc = pc;
522 bp->flags = flags;
523
aliguori2dc9f412008-11-18 20:56:59 +0000524 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000525 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000526 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000527 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000528 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000529
530 breakpoint_invalidate(env, pc);
531
532 if (breakpoint)
533 *breakpoint = bp;
534 return 0;
535#else
536 return -ENOSYS;
537#endif
538}
539
540/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100541int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000542{
543#if defined(TARGET_HAS_ICE)
544 CPUBreakpoint *bp;
545
Blue Swirl72cf2d42009-09-12 07:36:22 +0000546 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000547 if (bp->pc == pc && bp->flags == flags) {
548 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000549 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000550 }
bellard4c3a88a2003-07-26 12:06:08 +0000551 }
aliguoria1d1bb32008-11-18 20:07:32 +0000552 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000553#else
aliguoria1d1bb32008-11-18 20:07:32 +0000554 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000555#endif
556}
557
aliguoria1d1bb32008-11-18 20:07:32 +0000558/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100559void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000560{
bellard1fddef42005-04-17 19:16:13 +0000561#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000562 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000563
aliguoria1d1bb32008-11-18 20:07:32 +0000564 breakpoint_invalidate(env, breakpoint->pc);
565
Anthony Liguori7267c092011-08-20 22:09:37 -0500566 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000567#endif
568}
569
570/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100571void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000572{
573#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000574 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000575
Blue Swirl72cf2d42009-09-12 07:36:22 +0000576 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000577 if (bp->flags & mask)
578 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000579 }
bellard4c3a88a2003-07-26 12:06:08 +0000580#endif
581}
582
bellardc33a3462003-07-29 20:50:33 +0000583/* enable or disable single step mode. EXCP_DEBUG is returned by the
584 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100585void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000586{
bellard1fddef42005-04-17 19:16:13 +0000587#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000588 if (env->singlestep_enabled != enabled) {
589 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000590 if (kvm_enabled())
591 kvm_update_guest_debug(env, 0);
592 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100593 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000594 /* XXX: only flush what is necessary */
595 tb_flush(env);
596 }
bellardc33a3462003-07-29 20:50:33 +0000597 }
598#endif
599}
600
Andreas Färber9349b4f2012-03-14 01:38:32 +0100601void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +0000602{
Andreas Färberfcd7d002012-12-17 08:02:44 +0100603 CPUState *cpu = ENV_GET_CPU(env);
604
605 cpu->exit_request = 1;
Peter Maydell378df4b2013-02-22 18:10:03 +0000606 cpu->tcg_exit_req = 1;
aurel323098dba2009-03-07 21:28:24 +0000607}
608
Andreas Färber9349b4f2012-03-14 01:38:32 +0100609void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000610{
611 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000612 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000613
614 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000616 fprintf(stderr, "qemu: fatal: ");
617 vfprintf(stderr, fmt, ap);
618 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100619 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000620 if (qemu_log_enabled()) {
621 qemu_log("qemu: fatal: ");
622 qemu_log_vprintf(fmt, ap2);
623 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100624 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000625 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000626 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000627 }
pbrook493ae1f2007-11-23 16:53:59 +0000628 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000629 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200630#if defined(CONFIG_USER_ONLY)
631 {
632 struct sigaction act;
633 sigfillset(&act.sa_mask);
634 act.sa_handler = SIG_DFL;
635 sigaction(SIGABRT, &act, NULL);
636 }
637#endif
bellard75012672003-06-21 13:11:07 +0000638 abort();
639}
640
Andreas Färber9349b4f2012-03-14 01:38:32 +0100641CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000642{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643 CPUArchState *new_env = cpu_init(env->cpu_model_str);
644 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000645#if defined(TARGET_HAS_ICE)
646 CPUBreakpoint *bp;
647 CPUWatchpoint *wp;
648#endif
649
Andreas Färber9349b4f2012-03-14 01:38:32 +0100650 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000651
Andreas Färber55e5c282012-12-17 06:18:02 +0100652 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000653 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000654
655 /* Clone all break/watchpoints.
656 Note: Once we support ptrace with hw-debug register access, make sure
657 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000658 QTAILQ_INIT(&env->breakpoints);
659 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000660#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000661 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000662 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
663 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000664 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000665 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
666 wp->flags, NULL);
667 }
668#endif
669
thsc5be9f02007-02-28 20:20:53 +0000670 return new_env;
671}
672
bellard01243112004-01-04 15:48:17 +0000673#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200674static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
675 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000676{
Juan Quintelad24981d2012-05-22 00:42:40 +0200677 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000678
bellard1ccde1c2004-02-06 19:46:14 +0000679 /* we modify the TLB cache so that the dirty bit will be set again
680 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200681 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200682 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000683 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200684 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000685 != (end - 1) - start) {
686 abort();
687 }
Blue Swirle5548612012-04-21 13:08:33 +0000688 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200689
690}
691
692/* Note: start and end must be within the same ram block. */
693void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
694 int dirty_flags)
695{
696 uintptr_t length;
697
698 start &= TARGET_PAGE_MASK;
699 end = TARGET_PAGE_ALIGN(end);
700
701 length = end - start;
702 if (length == 0)
703 return;
704 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
705
706 if (tcg_enabled()) {
707 tlb_reset_dirty_range_all(start, end, length);
708 }
bellard1ccde1c2004-02-06 19:46:14 +0000709}
710
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000711static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000712{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200713 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000714 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200715 return ret;
aliguori74576192008-10-06 14:02:03 +0000716}
717
Avi Kivitya8170e52012-10-23 12:30:10 +0200718hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200719 MemoryRegionSection *section,
720 target_ulong vaddr,
721 hwaddr paddr, hwaddr xlat,
722 int prot,
723 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000724{
Avi Kivitya8170e52012-10-23 12:30:10 +0200725 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000726 CPUWatchpoint *wp;
727
Blue Swirlcc5bea62012-04-14 14:56:48 +0000728 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000729 /* Normal RAM. */
730 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200731 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000732 if (!section->readonly) {
733 iotlb |= phys_section_notdirty;
734 } else {
735 iotlb |= phys_section_rom;
736 }
737 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000738 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200739 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000740 }
741
742 /* Make accesses to pages with watchpoints go via the
743 watchpoint trap routines. */
744 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
745 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
746 /* Avoid trapping reads of pages with a write breakpoint. */
747 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
748 iotlb = phys_section_watch + paddr;
749 *address |= TLB_MMIO;
750 break;
751 }
752 }
753 }
754
755 return iotlb;
756}
bellard9fa3e852004-01-04 18:06:42 +0000757#endif /* defined(CONFIG_USER_ONLY) */
758
pbrooke2eef172008-06-08 01:09:01 +0000759#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000760
Anthony Liguoric227f092009-10-01 16:12:16 -0500761static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200762 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200763static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity5312bd82012-02-12 18:32:55 +0200764static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +0200765{
Avi Kivity5312bd82012-02-12 18:32:55 +0200766 MemoryRegionSection *section = &phys_sections[section_index];
767 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +0200768
769 if (mr->subpage) {
770 subpage_t *subpage = container_of(mr, subpage_t, iomem);
771 memory_region_destroy(&subpage->iomem);
772 g_free(subpage);
773 }
774}
775
Avi Kivity4346ae32012-02-10 17:00:01 +0200776static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +0200777{
778 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200779 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +0200780
Avi Kivityc19e8802012-02-13 20:25:31 +0200781 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +0200782 return;
783 }
784
Avi Kivityc19e8802012-02-13 20:25:31 +0200785 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +0200786 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200787 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +0200788 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +0200789 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200790 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +0200791 }
Avi Kivity54688b12012-02-09 17:34:32 +0200792 }
Avi Kivity07f07b32012-02-13 20:45:32 +0200793 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200794 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +0200795}
796
Avi Kivityac1970f2012-10-03 16:22:53 +0200797static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +0200798{
Avi Kivityac1970f2012-10-03 16:22:53 +0200799 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200800 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +0200801}
802
Avi Kivity5312bd82012-02-12 18:32:55 +0200803static uint16_t phys_section_add(MemoryRegionSection *section)
804{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200805 /* The physical section number is ORed with a page-aligned
806 * pointer to produce the iotlb entries. Thus it should
807 * never overflow into the page-aligned value.
808 */
809 assert(phys_sections_nb < TARGET_PAGE_SIZE);
810
Avi Kivity5312bd82012-02-12 18:32:55 +0200811 if (phys_sections_nb == phys_sections_nb_alloc) {
812 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
813 phys_sections = g_renew(MemoryRegionSection, phys_sections,
814 phys_sections_nb_alloc);
815 }
816 phys_sections[phys_sections_nb] = *section;
817 return phys_sections_nb++;
818}
819
820static void phys_sections_clear(void)
821{
822 phys_sections_nb = 0;
823}
824
Avi Kivityac1970f2012-10-03 16:22:53 +0200825static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200826{
827 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200828 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200829 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200830 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200831 MemoryRegionSection subsection = {
832 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200833 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200834 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200835 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200836
Avi Kivityf3705d52012-03-08 16:16:34 +0200837 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200838
Avi Kivityf3705d52012-03-08 16:16:34 +0200839 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200840 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200841 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200842 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200843 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200844 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200845 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200846 }
847 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200848 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200849 subpage_register(subpage, start, end, phys_section_add(section));
850}
851
852
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200853static void register_multipage(AddressSpaceDispatch *d,
854 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000855{
Avi Kivitya8170e52012-10-23 12:30:10 +0200856 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200857 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200858 uint64_t num_pages = int128_get64(int128_rshift(section->size,
859 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200860
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200861 assert(num_pages);
862 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000863}
864
Avi Kivityac1970f2012-10-03 16:22:53 +0200865static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200866{
Avi Kivityac1970f2012-10-03 16:22:53 +0200867 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200868 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200869 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200870
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200871 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
872 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
873 - now.offset_within_address_space;
874
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200875 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200876 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200877 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200878 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200879 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200880 while (int128_ne(remain.size, now.size)) {
881 remain.size = int128_sub(remain.size, now.size);
882 remain.offset_within_address_space += int128_get64(now.size);
883 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400884 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200885 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200886 register_subpage(d, &now);
887 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200888 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200889 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400890 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200891 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200892 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400893 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200894 }
895}
896
Sheng Yang62a27442010-01-26 19:21:16 +0800897void qemu_flush_coalesced_mmio_buffer(void)
898{
899 if (kvm_enabled())
900 kvm_flush_coalesced_mmio_buffer();
901}
902
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700903void qemu_mutex_lock_ramlist(void)
904{
905 qemu_mutex_lock(&ram_list.mutex);
906}
907
908void qemu_mutex_unlock_ramlist(void)
909{
910 qemu_mutex_unlock(&ram_list.mutex);
911}
912
Marcelo Tosattic9027602010-03-01 20:25:08 -0300913#if defined(__linux__) && !defined(TARGET_S390X)
914
915#include <sys/vfs.h>
916
917#define HUGETLBFS_MAGIC 0x958458f6
918
919static long gethugepagesize(const char *path)
920{
921 struct statfs fs;
922 int ret;
923
924 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900925 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300926 } while (ret != 0 && errno == EINTR);
927
928 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900929 perror(path);
930 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300931 }
932
933 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900934 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300935
936 return fs.f_bsize;
937}
938
Alex Williamson04b16652010-07-02 11:13:17 -0600939static void *file_ram_alloc(RAMBlock *block,
940 ram_addr_t memory,
941 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300942{
943 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500944 char *sanitized_name;
945 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300946 void *area;
947 int fd;
948#ifdef MAP_POPULATE
949 int flags;
950#endif
951 unsigned long hpagesize;
952
953 hpagesize = gethugepagesize(path);
954 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900955 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300956 }
957
958 if (memory < hpagesize) {
959 return NULL;
960 }
961
962 if (kvm_enabled() && !kvm_has_sync_mmu()) {
963 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
964 return NULL;
965 }
966
Peter Feiner8ca761f2013-03-04 13:54:25 -0500967 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
968 sanitized_name = g_strdup(block->mr->name);
969 for (c = sanitized_name; *c != '\0'; c++) {
970 if (*c == '/')
971 *c = '_';
972 }
973
974 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
975 sanitized_name);
976 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300977
978 fd = mkstemp(filename);
979 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900980 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100981 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900982 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300983 }
984 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100985 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300986
987 memory = (memory+hpagesize-1) & ~(hpagesize-1);
988
989 /*
990 * ftruncate is not supported by hugetlbfs in older
991 * hosts, so don't bother bailing out on errors.
992 * If anything goes wrong with it under other filesystems,
993 * mmap will fail.
994 */
995 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900996 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300997
998#ifdef MAP_POPULATE
999 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
1000 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
1001 * to sidestep this quirk.
1002 */
1003 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
1004 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
1005#else
1006 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
1007#endif
1008 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001009 perror("file_ram_alloc: can't mmap RAM pages");
1010 close(fd);
1011 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001012 }
Alex Williamson04b16652010-07-02 11:13:17 -06001013 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001014 return area;
1015}
1016#endif
1017
Alex Williamsond17b5282010-06-25 11:08:38 -06001018static ram_addr_t find_ram_offset(ram_addr_t size)
1019{
Alex Williamson04b16652010-07-02 11:13:17 -06001020 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001021 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001022
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001023 assert(size != 0); /* it would hand out same offset multiple times */
1024
Paolo Bonzinia3161032012-11-14 15:54:48 +01001025 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001026 return 0;
1027
Paolo Bonzinia3161032012-11-14 15:54:48 +01001028 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001029 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001030
1031 end = block->offset + block->length;
1032
Paolo Bonzinia3161032012-11-14 15:54:48 +01001033 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001034 if (next_block->offset >= end) {
1035 next = MIN(next, next_block->offset);
1036 }
1037 }
1038 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001039 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001040 mingap = next - end;
1041 }
1042 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001043
1044 if (offset == RAM_ADDR_MAX) {
1045 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1046 (uint64_t)size);
1047 abort();
1048 }
1049
Alex Williamson04b16652010-07-02 11:13:17 -06001050 return offset;
1051}
1052
Juan Quintela652d7ec2012-07-20 10:37:54 +02001053ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001054{
Alex Williamsond17b5282010-06-25 11:08:38 -06001055 RAMBlock *block;
1056 ram_addr_t last = 0;
1057
Paolo Bonzinia3161032012-11-14 15:54:48 +01001058 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001059 last = MAX(last, block->offset + block->length);
1060
1061 return last;
1062}
1063
Jason Baronddb97f12012-08-02 15:44:16 -04001064static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1065{
1066 int ret;
1067 QemuOpts *machine_opts;
1068
1069 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1070 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1071 if (machine_opts &&
1072 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1073 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1074 if (ret) {
1075 perror("qemu_madvise");
1076 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1077 "but dump_guest_core=off specified\n");
1078 }
1079 }
1080}
1081
Avi Kivityc5705a72011-12-20 15:59:12 +02001082void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001083{
1084 RAMBlock *new_block, *block;
1085
Avi Kivityc5705a72011-12-20 15:59:12 +02001086 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001087 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001088 if (block->offset == addr) {
1089 new_block = block;
1090 break;
1091 }
1092 }
1093 assert(new_block);
1094 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001095
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001096 if (dev) {
1097 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001098 if (id) {
1099 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001100 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001101 }
1102 }
1103 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1104
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001105 /* This assumes the iothread lock is taken here too. */
1106 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001107 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001108 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001109 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1110 new_block->idstr);
1111 abort();
1112 }
1113 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001114 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001115}
1116
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001117static int memory_try_enable_merging(void *addr, size_t len)
1118{
1119 QemuOpts *opts;
1120
1121 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1122 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1123 /* disabled by the user */
1124 return 0;
1125 }
1126
1127 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1128}
1129
Avi Kivityc5705a72011-12-20 15:59:12 +02001130ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1131 MemoryRegion *mr)
1132{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001133 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001134
1135 size = TARGET_PAGE_ALIGN(size);
1136 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001137
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001138 /* This assumes the iothread lock is taken here too. */
1139 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001140 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001141 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001142 if (host) {
1143 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001144 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001145 } else {
1146 if (mem_path) {
1147#if defined (__linux__) && !defined(TARGET_S390X)
1148 new_block->host = file_ram_alloc(new_block, size, mem_path);
1149 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001150 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001151 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001152 }
1153#else
1154 fprintf(stderr, "-mem-path option unsupported\n");
1155 exit(1);
1156#endif
1157 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001158 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001159 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001160 } else if (kvm_enabled()) {
1161 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001162 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001163 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001164 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001165 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001166 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001167 }
1168 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001169 new_block->length = size;
1170
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001171 /* Keep the list sorted from biggest to smallest block. */
1172 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1173 if (block->length < new_block->length) {
1174 break;
1175 }
1176 }
1177 if (block) {
1178 QTAILQ_INSERT_BEFORE(block, new_block, next);
1179 } else {
1180 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1181 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001182 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001183
Umesh Deshpandef798b072011-08-18 11:41:17 -07001184 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001185 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001186
Anthony Liguori7267c092011-08-20 22:09:37 -05001187 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001188 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001189 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1190 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001191 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001192
Jason Baronddb97f12012-08-02 15:44:16 -04001193 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001194 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001195
Cam Macdonell84b89d72010-07-26 18:10:57 -06001196 if (kvm_enabled())
1197 kvm_setup_guest_memory(new_block->host, size);
1198
1199 return new_block->offset;
1200}
1201
Avi Kivityc5705a72011-12-20 15:59:12 +02001202ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001203{
Avi Kivityc5705a72011-12-20 15:59:12 +02001204 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001205}
bellarde9a1ab12007-02-08 23:08:38 +00001206
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001207void qemu_ram_free_from_ptr(ram_addr_t addr)
1208{
1209 RAMBlock *block;
1210
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001211 /* This assumes the iothread lock is taken here too. */
1212 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001213 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001214 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001215 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001216 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001217 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001218 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001219 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001220 }
1221 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001222 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001223}
1224
Anthony Liguoric227f092009-10-01 16:12:16 -05001225void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001226{
Alex Williamson04b16652010-07-02 11:13:17 -06001227 RAMBlock *block;
1228
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001229 /* This assumes the iothread lock is taken here too. */
1230 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001231 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001232 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001233 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001234 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001235 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001236 if (block->flags & RAM_PREALLOC_MASK) {
1237 ;
1238 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001239#if defined (__linux__) && !defined(TARGET_S390X)
1240 if (block->fd) {
1241 munmap(block->host, block->length);
1242 close(block->fd);
1243 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001244 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001245 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001246#else
1247 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001248#endif
1249 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001250 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001251 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001252 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001253 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001254 }
Alex Williamson04b16652010-07-02 11:13:17 -06001255 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001256 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001257 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001258 }
1259 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001260 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001261
bellarde9a1ab12007-02-08 23:08:38 +00001262}
1263
Huang Yingcd19cfa2011-03-02 08:56:19 +01001264#ifndef _WIN32
1265void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1266{
1267 RAMBlock *block;
1268 ram_addr_t offset;
1269 int flags;
1270 void *area, *vaddr;
1271
Paolo Bonzinia3161032012-11-14 15:54:48 +01001272 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001273 offset = addr - block->offset;
1274 if (offset < block->length) {
1275 vaddr = block->host + offset;
1276 if (block->flags & RAM_PREALLOC_MASK) {
1277 ;
1278 } else {
1279 flags = MAP_FIXED;
1280 munmap(vaddr, length);
1281 if (mem_path) {
1282#if defined(__linux__) && !defined(TARGET_S390X)
1283 if (block->fd) {
1284#ifdef MAP_POPULATE
1285 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1286 MAP_PRIVATE;
1287#else
1288 flags |= MAP_PRIVATE;
1289#endif
1290 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1291 flags, block->fd, offset);
1292 } else {
1293 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1294 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1295 flags, -1, 0);
1296 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001297#else
1298 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001299#endif
1300 } else {
1301#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1302 flags |= MAP_SHARED | MAP_ANONYMOUS;
1303 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1304 flags, -1, 0);
1305#else
1306 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1307 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1308 flags, -1, 0);
1309#endif
1310 }
1311 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001312 fprintf(stderr, "Could not remap addr: "
1313 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001314 length, addr);
1315 exit(1);
1316 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001317 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001318 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001319 }
1320 return;
1321 }
1322 }
1323}
1324#endif /* !_WIN32 */
1325
pbrookdc828ca2009-04-09 22:21:07 +00001326/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001327 With the exception of the softmmu code in this file, this should
1328 only be used for local memory (e.g. video ram) that the device owns,
1329 and knows it isn't going to access beyond the end of the block.
1330
1331 It should not be used for general purpose DMA.
1332 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1333 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001334void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001335{
pbrook94a6b542009-04-11 17:15:54 +00001336 RAMBlock *block;
1337
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001338 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001339 block = ram_list.mru_block;
1340 if (block && addr - block->offset < block->length) {
1341 goto found;
1342 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001343 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001344 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001345 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001346 }
pbrook94a6b542009-04-11 17:15:54 +00001347 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001348
1349 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1350 abort();
1351
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001352found:
1353 ram_list.mru_block = block;
1354 if (xen_enabled()) {
1355 /* We need to check if the requested address is in the RAM
1356 * because we don't want to map the entire memory in QEMU.
1357 * In that case just map until the end of the page.
1358 */
1359 if (block->offset == 0) {
1360 return xen_map_cache(addr, 0, 0);
1361 } else if (block->host == NULL) {
1362 block->host =
1363 xen_map_cache(block->offset, block->length, 1);
1364 }
1365 }
1366 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001367}
1368
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001369/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1370 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1371 *
1372 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001373 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001374static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001375{
1376 RAMBlock *block;
1377
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001378 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001379 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001380 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001381 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001382 /* We need to check if the requested address is in the RAM
1383 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001384 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001385 */
1386 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001387 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001388 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001389 block->host =
1390 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001391 }
1392 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001393 return block->host + (addr - block->offset);
1394 }
1395 }
1396
1397 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1398 abort();
1399
1400 return NULL;
1401}
1402
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001403/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1404 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001405static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001406{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001407 if (*size == 0) {
1408 return NULL;
1409 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001410 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001411 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001412 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001413 RAMBlock *block;
1414
Paolo Bonzinia3161032012-11-14 15:54:48 +01001415 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001416 if (addr - block->offset < block->length) {
1417 if (addr - block->offset + *size > block->length)
1418 *size = block->length - addr + block->offset;
1419 return block->host + (addr - block->offset);
1420 }
1421 }
1422
1423 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1424 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001425 }
1426}
1427
Marcelo Tosattie8902612010-10-11 15:31:19 -03001428int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001429{
pbrook94a6b542009-04-11 17:15:54 +00001430 RAMBlock *block;
1431 uint8_t *host = ptr;
1432
Jan Kiszka868bb332011-06-21 22:59:09 +02001433 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001434 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001435 return 0;
1436 }
1437
Paolo Bonzinia3161032012-11-14 15:54:48 +01001438 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001439 /* This case append when the block is not mapped. */
1440 if (block->host == NULL) {
1441 continue;
1442 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001443 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001444 *ram_addr = block->offset + (host - block->host);
1445 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001446 }
pbrook94a6b542009-04-11 17:15:54 +00001447 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001448
Marcelo Tosattie8902612010-10-11 15:31:19 -03001449 return -1;
1450}
Alex Williamsonf471a172010-06-11 11:11:42 -06001451
Marcelo Tosattie8902612010-10-11 15:31:19 -03001452/* Some of the softmmu routines need to translate from a host pointer
1453 (typically a TLB entry) back to a ram offset. */
1454ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1455{
1456 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001457
Marcelo Tosattie8902612010-10-11 15:31:19 -03001458 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1459 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1460 abort();
1461 }
1462 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001463}
1464
Avi Kivitya8170e52012-10-23 12:30:10 +02001465static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001466 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001467{
bellard3a7d9292005-08-21 09:26:42 +00001468 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001469 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001470 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001471 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001472 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001473 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001474 switch (size) {
1475 case 1:
1476 stb_p(qemu_get_ram_ptr(ram_addr), val);
1477 break;
1478 case 2:
1479 stw_p(qemu_get_ram_ptr(ram_addr), val);
1480 break;
1481 case 4:
1482 stl_p(qemu_get_ram_ptr(ram_addr), val);
1483 break;
1484 default:
1485 abort();
1486 }
bellardf23db162005-08-21 19:12:28 +00001487 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001488 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001489 /* we remove the notdirty callback only if the code has been
1490 flushed */
1491 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001492 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001493}
1494
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001495static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1496 unsigned size, bool is_write)
1497{
1498 return is_write;
1499}
1500
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001501static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001502 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001503 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001504 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001505};
1506
pbrook0f459d12008-06-09 00:20:13 +00001507/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001508static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001509{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001510 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001511 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001512 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001513 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001514 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001515
aliguori06d55cc2008-11-18 20:24:06 +00001516 if (env->watchpoint_hit) {
1517 /* We re-entered the check after replacing the TB. Now raise
1518 * the debug interrupt so that is will trigger after the
1519 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001520 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001521 return;
1522 }
pbrook2e70f6e2008-06-29 01:03:05 +00001523 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001524 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001525 if ((vaddr == (wp->vaddr & len_mask) ||
1526 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001527 wp->flags |= BP_WATCHPOINT_HIT;
1528 if (!env->watchpoint_hit) {
1529 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001530 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001531 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1532 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001533 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001534 } else {
1535 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1536 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001537 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001538 }
aliguori06d55cc2008-11-18 20:24:06 +00001539 }
aliguori6e140f22008-11-18 20:37:55 +00001540 } else {
1541 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001542 }
1543 }
1544}
1545
pbrook6658ffb2007-03-16 23:58:11 +00001546/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1547 so these check for a hit then pass through to the normal out-of-line
1548 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001549static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001551{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001552 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1553 switch (size) {
1554 case 1: return ldub_phys(addr);
1555 case 2: return lduw_phys(addr);
1556 case 4: return ldl_phys(addr);
1557 default: abort();
1558 }
pbrook6658ffb2007-03-16 23:58:11 +00001559}
1560
Avi Kivitya8170e52012-10-23 12:30:10 +02001561static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001562 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001563{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001564 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1565 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001566 case 1:
1567 stb_phys(addr, val);
1568 break;
1569 case 2:
1570 stw_phys(addr, val);
1571 break;
1572 case 4:
1573 stl_phys(addr, val);
1574 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001575 default: abort();
1576 }
pbrook6658ffb2007-03-16 23:58:11 +00001577}
1578
Avi Kivity1ec9b902012-01-02 12:47:48 +02001579static const MemoryRegionOps watch_mem_ops = {
1580 .read = watch_mem_read,
1581 .write = watch_mem_write,
1582 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001583};
pbrook6658ffb2007-03-16 23:58:11 +00001584
Avi Kivitya8170e52012-10-23 12:30:10 +02001585static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001586 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001587{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001588 subpage_t *subpage = opaque;
1589 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001590
blueswir1db7b5422007-05-26 17:36:03 +00001591#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001592 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1593 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001594#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001595 address_space_read(subpage->as, addr + subpage->base, buf, len);
1596 switch (len) {
1597 case 1:
1598 return ldub_p(buf);
1599 case 2:
1600 return lduw_p(buf);
1601 case 4:
1602 return ldl_p(buf);
1603 default:
1604 abort();
1605 }
blueswir1db7b5422007-05-26 17:36:03 +00001606}
1607
Avi Kivitya8170e52012-10-23 12:30:10 +02001608static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001609 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001610{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001611 subpage_t *subpage = opaque;
1612 uint8_t buf[4];
1613
blueswir1db7b5422007-05-26 17:36:03 +00001614#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001615 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001616 " value %"PRIx64"\n",
1617 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001618#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001619 switch (len) {
1620 case 1:
1621 stb_p(buf, value);
1622 break;
1623 case 2:
1624 stw_p(buf, value);
1625 break;
1626 case 4:
1627 stl_p(buf, value);
1628 break;
1629 default:
1630 abort();
1631 }
1632 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001633}
1634
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001635static bool subpage_accepts(void *opaque, hwaddr addr,
1636 unsigned size, bool is_write)
1637{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001638 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001639#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001640 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1641 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001642#endif
1643
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001644 return address_space_access_valid(subpage->as, addr + subpage->base,
1645 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001646}
1647
Avi Kivity70c68e42012-01-02 12:32:48 +02001648static const MemoryRegionOps subpage_ops = {
1649 .read = subpage_read,
1650 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001651 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001652 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001653};
1654
Anthony Liguoric227f092009-10-01 16:12:16 -05001655static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001656 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001657{
1658 int idx, eidx;
1659
1660 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1661 return -1;
1662 idx = SUBPAGE_IDX(start);
1663 eidx = SUBPAGE_IDX(end);
1664#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001665 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001666 mmio, start, end, idx, eidx, memory);
1667#endif
blueswir1db7b5422007-05-26 17:36:03 +00001668 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001669 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001670 }
1671
1672 return 0;
1673}
1674
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001675static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001676{
Anthony Liguoric227f092009-10-01 16:12:16 -05001677 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001678
Anthony Liguori7267c092011-08-20 22:09:37 -05001679 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001680
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001681 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001682 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02001683 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
1684 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001685 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001686#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001687 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1688 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001689#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001690 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001691
1692 return mmio;
1693}
1694
Avi Kivity5312bd82012-02-12 18:32:55 +02001695static uint16_t dummy_section(MemoryRegion *mr)
1696{
1697 MemoryRegionSection section = {
1698 .mr = mr,
1699 .offset_within_address_space = 0,
1700 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001701 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001702 };
1703
1704 return phys_section_add(&section);
1705}
1706
Avi Kivitya8170e52012-10-23 12:30:10 +02001707MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001708{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001709 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001710}
1711
Avi Kivitye9179ce2009-06-14 11:38:52 +03001712static void io_mem_init(void)
1713{
Paolo Bonzinibf8d5162013-05-24 14:39:13 +02001714 memory_region_init_io(&io_mem_rom, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001715 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
1716 "unassigned", UINT64_MAX);
1717 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
1718 "notdirty", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001719 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
1720 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001721}
1722
Avi Kivityac1970f2012-10-03 16:22:53 +02001723static void mem_begin(MemoryListener *listener)
1724{
1725 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1726
1727 destroy_all_mappings(d);
1728 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1729}
1730
Avi Kivity50c1e142012-02-08 21:36:02 +02001731static void core_begin(MemoryListener *listener)
1732{
Avi Kivity5312bd82012-02-12 18:32:55 +02001733 phys_sections_clear();
1734 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001735 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1736 phys_section_rom = dummy_section(&io_mem_rom);
1737 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001738}
1739
Avi Kivity1d711482012-10-02 18:54:45 +02001740static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001741{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001742 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001743
1744 /* since each CPU stores ram addresses in its TLB cache, we must
1745 reset the modified entries */
1746 /* XXX: slow ! */
1747 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1748 tlb_flush(env, 1);
1749 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001750}
1751
Avi Kivity93632742012-02-08 16:54:16 +02001752static void core_log_global_start(MemoryListener *listener)
1753{
1754 cpu_physical_memory_set_dirty_tracking(1);
1755}
1756
1757static void core_log_global_stop(MemoryListener *listener)
1758{
1759 cpu_physical_memory_set_dirty_tracking(0);
1760}
1761
Avi Kivity4855d412012-02-08 21:16:05 +02001762static void io_region_add(MemoryListener *listener,
1763 MemoryRegionSection *section)
1764{
Avi Kivitya2d33522012-03-05 17:40:12 +02001765 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
1766
1767 mrio->mr = section->mr;
1768 mrio->offset = section->offset_within_region;
1769 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001770 section->offset_within_address_space,
1771 int128_get64(section->size));
Avi Kivitya2d33522012-03-05 17:40:12 +02001772 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02001773}
1774
1775static void io_region_del(MemoryListener *listener,
1776 MemoryRegionSection *section)
1777{
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001778 isa_unassign_ioport(section->offset_within_address_space,
1779 int128_get64(section->size));
Avi Kivity4855d412012-02-08 21:16:05 +02001780}
1781
Avi Kivity93632742012-02-08 16:54:16 +02001782static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001783 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001784 .log_global_start = core_log_global_start,
1785 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001786 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001787};
1788
Avi Kivity4855d412012-02-08 21:16:05 +02001789static MemoryListener io_memory_listener = {
1790 .region_add = io_region_add,
1791 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02001792 .priority = 0,
1793};
1794
Avi Kivity1d711482012-10-02 18:54:45 +02001795static MemoryListener tcg_memory_listener = {
1796 .commit = tcg_commit,
1797};
1798
Avi Kivityac1970f2012-10-03 16:22:53 +02001799void address_space_init_dispatch(AddressSpace *as)
1800{
1801 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1802
1803 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1804 d->listener = (MemoryListener) {
1805 .begin = mem_begin,
1806 .region_add = mem_add,
1807 .region_nop = mem_add,
1808 .priority = 0,
1809 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001810 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001811 as->dispatch = d;
1812 memory_listener_register(&d->listener, as);
1813}
1814
Avi Kivity83f3c252012-10-07 12:59:55 +02001815void address_space_destroy_dispatch(AddressSpace *as)
1816{
1817 AddressSpaceDispatch *d = as->dispatch;
1818
1819 memory_listener_unregister(&d->listener);
1820 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
1821 g_free(d);
1822 as->dispatch = NULL;
1823}
1824
Avi Kivity62152b82011-07-26 14:26:14 +03001825static void memory_map_init(void)
1826{
Anthony Liguori7267c092011-08-20 22:09:37 -05001827 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03001828 memory_region_init(system_memory, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001829 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001830
Anthony Liguori7267c092011-08-20 22:09:37 -05001831 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03001832 memory_region_init(system_io, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001833 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001834
Avi Kivityf6790af2012-10-02 20:13:51 +02001835 memory_listener_register(&core_memory_listener, &address_space_memory);
1836 memory_listener_register(&io_memory_listener, &address_space_io);
1837 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001838}
1839
1840MemoryRegion *get_system_memory(void)
1841{
1842 return system_memory;
1843}
1844
Avi Kivity309cb472011-08-08 16:09:03 +03001845MemoryRegion *get_system_io(void)
1846{
1847 return system_io;
1848}
1849
pbrooke2eef172008-06-08 01:09:01 +00001850#endif /* !defined(CONFIG_USER_ONLY) */
1851
bellard13eb76e2004-01-24 15:23:36 +00001852/* physical memory access (slow version, mainly for debug) */
1853#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001854int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001855 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001856{
1857 int l, flags;
1858 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001859 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001860
1861 while (len > 0) {
1862 page = addr & TARGET_PAGE_MASK;
1863 l = (page + TARGET_PAGE_SIZE) - addr;
1864 if (l > len)
1865 l = len;
1866 flags = page_get_flags(page);
1867 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001868 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001869 if (is_write) {
1870 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001871 return -1;
bellard579a97f2007-11-11 14:26:47 +00001872 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001873 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001874 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001875 memcpy(p, buf, l);
1876 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001877 } else {
1878 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001879 return -1;
bellard579a97f2007-11-11 14:26:47 +00001880 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001881 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001882 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001883 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001884 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001885 }
1886 len -= l;
1887 buf += l;
1888 addr += l;
1889 }
Paul Brooka68fe892010-03-01 00:08:59 +00001890 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001891}
bellard8df1cd02005-01-28 22:37:22 +00001892
bellard13eb76e2004-01-24 15:23:36 +00001893#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001894
Avi Kivitya8170e52012-10-23 12:30:10 +02001895static void invalidate_and_set_dirty(hwaddr addr,
1896 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001897{
1898 if (!cpu_physical_memory_is_dirty(addr)) {
1899 /* invalidate code */
1900 tb_invalidate_phys_page_range(addr, addr + length, 0);
1901 /* set dirty bit */
1902 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1903 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001904 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001905}
1906
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001907static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1908{
1909 if (memory_region_is_ram(mr)) {
1910 return !(is_write && mr->readonly);
1911 }
1912 if (memory_region_is_romd(mr)) {
1913 return !is_write;
1914 }
1915
1916 return false;
1917}
1918
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001919static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001920{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001921 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001922 return 4;
1923 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001924 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001925 return 2;
1926 }
1927 return 1;
1928}
1929
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001930bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001931 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001932{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001933 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001934 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001935 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001936 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001937 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001938 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001939
bellard13eb76e2004-01-24 15:23:36 +00001940 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001941 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001942 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001943
bellard13eb76e2004-01-24 15:23:36 +00001944 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 if (!memory_access_is_direct(mr, is_write)) {
1946 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001947 /* XXX: could force cpu_single_env to NULL to avoid
1948 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001949 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001950 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001951 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001952 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001953 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001954 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001955 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001956 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001957 } else {
bellard1c213d12005-09-03 10:49:04 +00001958 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001959 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001960 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001961 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001962 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001963 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001964 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001965 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001966 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001967 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001968 }
1969 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001970 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001971 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001972 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001973 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001974 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001975 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001976 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001977 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001978 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001979 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001980 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001981 } else {
bellard1c213d12005-09-03 10:49:04 +00001982 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001983 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001984 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001985 }
1986 } else {
1987 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001988 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001989 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001990 }
1991 }
1992 len -= l;
1993 buf += l;
1994 addr += l;
1995 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001996
1997 return error;
bellard13eb76e2004-01-24 15:23:36 +00001998}
bellard8df1cd02005-01-28 22:37:22 +00001999
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002000bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002001 const uint8_t *buf, int len)
2002{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002003 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002004}
2005
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002006bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002007{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002008 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002009}
2010
2011
Avi Kivitya8170e52012-10-23 12:30:10 +02002012void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002013 int len, int is_write)
2014{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002015 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002016}
2017
bellardd0ecd2a2006-04-23 17:14:48 +00002018/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002019void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002020 const uint8_t *buf, int len)
2021{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002022 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002023 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002024 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002025 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002026
bellardd0ecd2a2006-04-23 17:14:48 +00002027 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002028 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002029 mr = address_space_translate(&address_space_memory,
2030 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002031
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002032 if (!(memory_region_is_ram(mr) ||
2033 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002034 /* do nothing */
2035 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002036 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002037 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002038 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002039 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002040 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002041 }
2042 len -= l;
2043 buf += l;
2044 addr += l;
2045 }
2046}
2047
aliguori6d16c2f2009-01-22 16:59:11 +00002048typedef struct {
2049 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002050 hwaddr addr;
2051 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002052} BounceBuffer;
2053
2054static BounceBuffer bounce;
2055
aliguoriba223c22009-01-22 16:59:16 +00002056typedef struct MapClient {
2057 void *opaque;
2058 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002059 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002060} MapClient;
2061
Blue Swirl72cf2d42009-09-12 07:36:22 +00002062static QLIST_HEAD(map_client_list, MapClient) map_client_list
2063 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002064
2065void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2066{
Anthony Liguori7267c092011-08-20 22:09:37 -05002067 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002068
2069 client->opaque = opaque;
2070 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002071 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002072 return client;
2073}
2074
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002075static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002076{
2077 MapClient *client = (MapClient *)_client;
2078
Blue Swirl72cf2d42009-09-12 07:36:22 +00002079 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002080 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002081}
2082
2083static void cpu_notify_map_clients(void)
2084{
2085 MapClient *client;
2086
Blue Swirl72cf2d42009-09-12 07:36:22 +00002087 while (!QLIST_EMPTY(&map_client_list)) {
2088 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002089 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002090 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002091 }
2092}
2093
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002094bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2095{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002096 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002097 hwaddr l, xlat;
2098
2099 while (len > 0) {
2100 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002101 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2102 if (!memory_access_is_direct(mr, is_write)) {
2103 l = memory_access_size(mr, l, addr);
2104 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002105 return false;
2106 }
2107 }
2108
2109 len -= l;
2110 addr += l;
2111 }
2112 return true;
2113}
2114
aliguori6d16c2f2009-01-22 16:59:11 +00002115/* Map a physical memory region into a host virtual address.
2116 * May map a subset of the requested range, given by and returned in *plen.
2117 * May return NULL if resources needed to perform the mapping are exhausted.
2118 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002119 * Use cpu_register_map_client() to know when retrying the map operation is
2120 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002121 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002122void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002123 hwaddr addr,
2124 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002125 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002126{
Avi Kivitya8170e52012-10-23 12:30:10 +02002127 hwaddr len = *plen;
2128 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002129 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002130 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002131 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002132 ram_addr_t rlen;
2133 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002134
2135 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002136 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002137 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002138
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002139 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002140 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002141 break;
2142 }
2143 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2144 bounce.addr = addr;
2145 bounce.len = l;
2146 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002147 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002148 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002149
2150 *plen = l;
2151 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002152 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002153 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002154 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002155 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002156 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002157 break;
2158 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002159 }
aliguori6d16c2f2009-01-22 16:59:11 +00002160
2161 len -= l;
2162 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002163 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002164 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002165 rlen = todo;
2166 ret = qemu_ram_ptr_length(raddr, &rlen);
2167 *plen = rlen;
2168 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002169}
2170
Avi Kivityac1970f2012-10-03 16:22:53 +02002171/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002172 * Will also mark the memory as dirty if is_write == 1. access_len gives
2173 * the amount of memory that was actually read or written by the caller.
2174 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002175void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2176 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002177{
2178 if (buffer != bounce.buffer) {
2179 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002180 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002181 while (access_len) {
2182 unsigned l;
2183 l = TARGET_PAGE_SIZE;
2184 if (l > access_len)
2185 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002186 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002187 addr1 += l;
2188 access_len -= l;
2189 }
2190 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002191 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002192 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002193 }
aliguori6d16c2f2009-01-22 16:59:11 +00002194 return;
2195 }
2196 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002197 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002198 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002199 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002200 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002201 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002202}
bellardd0ecd2a2006-04-23 17:14:48 +00002203
Avi Kivitya8170e52012-10-23 12:30:10 +02002204void *cpu_physical_memory_map(hwaddr addr,
2205 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002206 int is_write)
2207{
2208 return address_space_map(&address_space_memory, addr, plen, is_write);
2209}
2210
Avi Kivitya8170e52012-10-23 12:30:10 +02002211void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2212 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002213{
2214 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2215}
2216
bellard8df1cd02005-01-28 22:37:22 +00002217/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002218static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002219 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002220{
bellard8df1cd02005-01-28 22:37:22 +00002221 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002222 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002223 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002224 hwaddr l = 4;
2225 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002226
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002227 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2228 false);
2229 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002230 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002231 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002232#if defined(TARGET_WORDS_BIGENDIAN)
2233 if (endian == DEVICE_LITTLE_ENDIAN) {
2234 val = bswap32(val);
2235 }
2236#else
2237 if (endian == DEVICE_BIG_ENDIAN) {
2238 val = bswap32(val);
2239 }
2240#endif
bellard8df1cd02005-01-28 22:37:22 +00002241 } else {
2242 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002243 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002244 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002245 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002246 switch (endian) {
2247 case DEVICE_LITTLE_ENDIAN:
2248 val = ldl_le_p(ptr);
2249 break;
2250 case DEVICE_BIG_ENDIAN:
2251 val = ldl_be_p(ptr);
2252 break;
2253 default:
2254 val = ldl_p(ptr);
2255 break;
2256 }
bellard8df1cd02005-01-28 22:37:22 +00002257 }
2258 return val;
2259}
2260
Avi Kivitya8170e52012-10-23 12:30:10 +02002261uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002262{
2263 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2264}
2265
Avi Kivitya8170e52012-10-23 12:30:10 +02002266uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002267{
2268 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2269}
2270
Avi Kivitya8170e52012-10-23 12:30:10 +02002271uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002272{
2273 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2274}
2275
bellard84b7b8e2005-11-28 21:19:04 +00002276/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002277static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002278 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002279{
bellard84b7b8e2005-11-28 21:19:04 +00002280 uint8_t *ptr;
2281 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002282 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002283 hwaddr l = 8;
2284 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002285
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002286 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2287 false);
2288 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002289 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002290 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002291#if defined(TARGET_WORDS_BIGENDIAN)
2292 if (endian == DEVICE_LITTLE_ENDIAN) {
2293 val = bswap64(val);
2294 }
2295#else
2296 if (endian == DEVICE_BIG_ENDIAN) {
2297 val = bswap64(val);
2298 }
2299#endif
bellard84b7b8e2005-11-28 21:19:04 +00002300 } else {
2301 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002302 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002303 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002304 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002305 switch (endian) {
2306 case DEVICE_LITTLE_ENDIAN:
2307 val = ldq_le_p(ptr);
2308 break;
2309 case DEVICE_BIG_ENDIAN:
2310 val = ldq_be_p(ptr);
2311 break;
2312 default:
2313 val = ldq_p(ptr);
2314 break;
2315 }
bellard84b7b8e2005-11-28 21:19:04 +00002316 }
2317 return val;
2318}
2319
Avi Kivitya8170e52012-10-23 12:30:10 +02002320uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002321{
2322 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2323}
2324
Avi Kivitya8170e52012-10-23 12:30:10 +02002325uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002326{
2327 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2328}
2329
Avi Kivitya8170e52012-10-23 12:30:10 +02002330uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002331{
2332 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2333}
2334
bellardaab33092005-10-30 20:48:42 +00002335/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002336uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002337{
2338 uint8_t val;
2339 cpu_physical_memory_read(addr, &val, 1);
2340 return val;
2341}
2342
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002343/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002344static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002345 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002346{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002347 uint8_t *ptr;
2348 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002349 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002350 hwaddr l = 2;
2351 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002352
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002353 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2354 false);
2355 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002356 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002357 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002358#if defined(TARGET_WORDS_BIGENDIAN)
2359 if (endian == DEVICE_LITTLE_ENDIAN) {
2360 val = bswap16(val);
2361 }
2362#else
2363 if (endian == DEVICE_BIG_ENDIAN) {
2364 val = bswap16(val);
2365 }
2366#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002367 } else {
2368 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002369 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002370 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002371 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002372 switch (endian) {
2373 case DEVICE_LITTLE_ENDIAN:
2374 val = lduw_le_p(ptr);
2375 break;
2376 case DEVICE_BIG_ENDIAN:
2377 val = lduw_be_p(ptr);
2378 break;
2379 default:
2380 val = lduw_p(ptr);
2381 break;
2382 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002383 }
2384 return val;
bellardaab33092005-10-30 20:48:42 +00002385}
2386
Avi Kivitya8170e52012-10-23 12:30:10 +02002387uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002388{
2389 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2390}
2391
Avi Kivitya8170e52012-10-23 12:30:10 +02002392uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002393{
2394 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2395}
2396
Avi Kivitya8170e52012-10-23 12:30:10 +02002397uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002398{
2399 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2400}
2401
bellard8df1cd02005-01-28 22:37:22 +00002402/* warning: addr must be aligned. The ram page is not masked as dirty
2403 and the code inside is not invalidated. It is useful if the dirty
2404 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002405void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002406{
bellard8df1cd02005-01-28 22:37:22 +00002407 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002408 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002409 hwaddr l = 4;
2410 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002411
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002412 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2413 true);
2414 if (l < 4 || !memory_access_is_direct(mr, true)) {
2415 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002416 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002417 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002418 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002419 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002420
2421 if (unlikely(in_migration)) {
2422 if (!cpu_physical_memory_is_dirty(addr1)) {
2423 /* invalidate code */
2424 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2425 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002426 cpu_physical_memory_set_dirty_flags(
2427 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002428 }
2429 }
bellard8df1cd02005-01-28 22:37:22 +00002430 }
2431}
2432
2433/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002434static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002435 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002436{
bellard8df1cd02005-01-28 22:37:22 +00002437 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002438 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002439 hwaddr l = 4;
2440 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002441
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002442 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2443 true);
2444 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002445#if defined(TARGET_WORDS_BIGENDIAN)
2446 if (endian == DEVICE_LITTLE_ENDIAN) {
2447 val = bswap32(val);
2448 }
2449#else
2450 if (endian == DEVICE_BIG_ENDIAN) {
2451 val = bswap32(val);
2452 }
2453#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002454 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002455 } else {
bellard8df1cd02005-01-28 22:37:22 +00002456 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002457 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002458 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002459 switch (endian) {
2460 case DEVICE_LITTLE_ENDIAN:
2461 stl_le_p(ptr, val);
2462 break;
2463 case DEVICE_BIG_ENDIAN:
2464 stl_be_p(ptr, val);
2465 break;
2466 default:
2467 stl_p(ptr, val);
2468 break;
2469 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002470 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002471 }
2472}
2473
Avi Kivitya8170e52012-10-23 12:30:10 +02002474void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002475{
2476 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2477}
2478
Avi Kivitya8170e52012-10-23 12:30:10 +02002479void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002480{
2481 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2482}
2483
Avi Kivitya8170e52012-10-23 12:30:10 +02002484void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002485{
2486 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2487}
2488
bellardaab33092005-10-30 20:48:42 +00002489/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002490void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002491{
2492 uint8_t v = val;
2493 cpu_physical_memory_write(addr, &v, 1);
2494}
2495
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002496/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002497static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002498 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002499{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002500 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002501 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002502 hwaddr l = 2;
2503 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002504
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002505 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2506 true);
2507 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002508#if defined(TARGET_WORDS_BIGENDIAN)
2509 if (endian == DEVICE_LITTLE_ENDIAN) {
2510 val = bswap16(val);
2511 }
2512#else
2513 if (endian == DEVICE_BIG_ENDIAN) {
2514 val = bswap16(val);
2515 }
2516#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002517 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002518 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002519 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002520 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002521 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002522 switch (endian) {
2523 case DEVICE_LITTLE_ENDIAN:
2524 stw_le_p(ptr, val);
2525 break;
2526 case DEVICE_BIG_ENDIAN:
2527 stw_be_p(ptr, val);
2528 break;
2529 default:
2530 stw_p(ptr, val);
2531 break;
2532 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002533 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002534 }
bellardaab33092005-10-30 20:48:42 +00002535}
2536
Avi Kivitya8170e52012-10-23 12:30:10 +02002537void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538{
2539 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2540}
2541
Avi Kivitya8170e52012-10-23 12:30:10 +02002542void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002543{
2544 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2545}
2546
Avi Kivitya8170e52012-10-23 12:30:10 +02002547void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002548{
2549 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2550}
2551
bellardaab33092005-10-30 20:48:42 +00002552/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002553void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002554{
2555 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002556 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002557}
2558
Avi Kivitya8170e52012-10-23 12:30:10 +02002559void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002560{
2561 val = cpu_to_le64(val);
2562 cpu_physical_memory_write(addr, &val, 8);
2563}
2564
Avi Kivitya8170e52012-10-23 12:30:10 +02002565void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002566{
2567 val = cpu_to_be64(val);
2568 cpu_physical_memory_write(addr, &val, 8);
2569}
2570
aliguori5e2972f2009-03-28 17:51:36 +00002571/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002572int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002573 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002574{
2575 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002576 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002577 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002578
2579 while (len > 0) {
2580 page = addr & TARGET_PAGE_MASK;
2581 phys_addr = cpu_get_phys_page_debug(env, page);
2582 /* if no physical page mapped, return an error */
2583 if (phys_addr == -1)
2584 return -1;
2585 l = (page + TARGET_PAGE_SIZE) - addr;
2586 if (l > len)
2587 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002588 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002589 if (is_write)
2590 cpu_physical_memory_write_rom(phys_addr, buf, l);
2591 else
aliguori5e2972f2009-03-28 17:51:36 +00002592 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002593 len -= l;
2594 buf += l;
2595 addr += l;
2596 }
2597 return 0;
2598}
Paul Brooka68fe892010-03-01 00:08:59 +00002599#endif
bellard13eb76e2004-01-24 15:23:36 +00002600
Blue Swirl8e4a4242013-01-06 18:30:17 +00002601#if !defined(CONFIG_USER_ONLY)
2602
2603/*
2604 * A helper function for the _utterly broken_ virtio device model to find out if
2605 * it's running on a big endian machine. Don't do this at home kids!
2606 */
2607bool virtio_is_big_endian(void);
2608bool virtio_is_big_endian(void)
2609{
2610#if defined(TARGET_WORDS_BIGENDIAN)
2611 return true;
2612#else
2613 return false;
2614#endif
2615}
2616
2617#endif
2618
Wen Congyang76f35532012-05-07 12:04:18 +08002619#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002620bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002621{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002622 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002623 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002624
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002625 mr = address_space_translate(&address_space_memory,
2626 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002627
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002628 return !(memory_region_is_ram(mr) ||
2629 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002630}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002631
2632void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2633{
2634 RAMBlock *block;
2635
2636 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2637 func(block->host, block->offset, block->length, opaque);
2638 }
2639}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002640#endif