blob: bd05c40431f88149a7888caae75dac410a06854c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
91struct AddressSpaceDispatch {
92 /* This is a multi-level map on the physical address space.
93 * The bottom level has pointers to MemoryRegionSections.
94 */
95 PhysPageEntry phys_map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020096 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020097};
98
Jan Kiszka90260c62013-05-26 21:46:51 +020099#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
100typedef struct subpage_t {
101 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200102 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200103 hwaddr base;
104 uint16_t sub_section[TARGET_PAGE_SIZE];
105} subpage_t;
106
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200107#define PHYS_SECTION_UNASSIGNED 0
108#define PHYS_SECTION_NOTDIRTY 1
109#define PHYS_SECTION_ROM 2
110#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200111
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200112typedef PhysPageEntry Node[L2_SIZE];
113
114typedef struct PhysPageMap {
115 unsigned sections_nb;
116 unsigned sections_nb_alloc;
117 unsigned nodes_nb;
118 unsigned nodes_nb_alloc;
119 Node *nodes;
120 MemoryRegionSection *sections;
121} PhysPageMap;
122
123static PhysPageMap cur_map;
124static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200125
Avi Kivity07f07b32012-02-13 20:45:32 +0200126#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
pbrooke2eef172008-06-08 01:09:01 +0000128static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300129static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000130static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000131
Avi Kivity1ec9b902012-01-02 12:47:48 +0200132static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000133#endif
bellard54936002003-05-13 00:25:15 +0000134
Paul Brook6d9a1302010-02-28 23:55:53 +0000135#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200136
Avi Kivityf7bf5462012-02-13 20:12:05 +0200137static void phys_map_node_reserve(unsigned nodes)
138{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200139 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
140 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
141 16);
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
143 next_map.nodes_nb + nodes);
144 next_map.nodes = g_renew(Node, next_map.nodes,
145 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200146 }
147}
148
149static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200150{
151 unsigned i;
152 uint16_t ret;
153
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200154 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200155 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 next_map.nodes[ret][i].is_leaf = 0;
159 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200161 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162}
163
Avi Kivitya8170e52012-10-23 12:30:10 +0200164static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
165 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200166 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
168 PhysPageEntry *p;
169 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200170 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171
Avi Kivity07f07b32012-02-13 20:45:32 +0200172 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200173 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200174 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175 if (level == 0) {
176 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200177 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200178 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179 }
180 }
181 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200182 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 }
Avi Kivity29990972012-02-13 20:21:20 +0200184 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185
Avi Kivity29990972012-02-13 20:21:20 +0200186 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200187 if ((*index & (step - 1)) == 0 && *nb >= step) {
188 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200189 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200190 *index += step;
191 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200192 } else {
193 phys_page_set_level(lp, index, nb, leaf, level - 1);
194 }
195 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200200 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200201 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000202{
Avi Kivity29990972012-02-13 20:21:20 +0200203 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000207}
208
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200209static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
210 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000211{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200212 PhysPageEntry *p;
213 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214
Avi Kivity07f07b32012-02-13 20:45:32 +0200215 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200217 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200218 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200221 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200222 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200223}
224
Blue Swirle5548612012-04-21 13:08:33 +0000225bool memory_region_is_unassigned(MemoryRegion *mr)
226{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200227 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000228 && mr != &io_mem_watch;
229}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200230
Jan Kiszka9f029602013-05-06 16:48:02 +0200231static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200232 hwaddr addr,
233 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200234{
Jan Kiszka90260c62013-05-26 21:46:51 +0200235 MemoryRegionSection *section;
236 subpage_t *subpage;
237
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200238 section = phys_page_find(as->dispatch->phys_map, addr >> TARGET_PAGE_BITS,
239 cur_map.nodes, cur_map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200240 if (resolve_subpage && section->mr->subpage) {
241 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200242 section = &cur_map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200243 }
244 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200245}
246
Jan Kiszka90260c62013-05-26 21:46:51 +0200247static MemoryRegionSection *
248address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
249 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200250{
251 MemoryRegionSection *section;
252 Int128 diff;
253
Jan Kiszka90260c62013-05-26 21:46:51 +0200254 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200255 /* Compute offset within MemoryRegionSection */
256 addr -= section->offset_within_address_space;
257
258 /* Compute offset within MemoryRegion */
259 *xlat = addr + section->offset_within_region;
260
261 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100262 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200263 return section;
264}
Jan Kiszka90260c62013-05-26 21:46:51 +0200265
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200266MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
267 hwaddr *xlat, hwaddr *plen,
268 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200269{
Avi Kivity30951152012-10-30 13:47:46 +0200270 IOMMUTLBEntry iotlb;
271 MemoryRegionSection *section;
272 MemoryRegion *mr;
273 hwaddr len = *plen;
274
275 for (;;) {
276 section = address_space_translate_internal(as, addr, &addr, plen, true);
277 mr = section->mr;
278
279 if (!mr->iommu_ops) {
280 break;
281 }
282
283 iotlb = mr->iommu_ops->translate(mr, addr);
284 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
285 | (addr & iotlb.addr_mask));
286 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
287 if (!(iotlb.perm & (1 << is_write))) {
288 mr = &io_mem_unassigned;
289 break;
290 }
291
292 as = iotlb.target_as;
293 }
294
295 *plen = len;
296 *xlat = addr;
297 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200298}
299
300MemoryRegionSection *
301address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
302 hwaddr *plen)
303{
Avi Kivity30951152012-10-30 13:47:46 +0200304 MemoryRegionSection *section;
305 section = address_space_translate_internal(as, addr, xlat, plen, false);
306
307 assert(!section->mr->iommu_ops);
308 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200309}
bellard9fa3e852004-01-04 18:06:42 +0000310#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000311
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200312void cpu_exec_init_all(void)
313{
314#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700315 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200316 memory_map_init();
317 io_mem_init();
318#endif
319}
320
Andreas Färberb170fce2013-01-20 20:23:22 +0100321#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000322
Juan Quintelae59fb372009-09-29 22:48:21 +0200323static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200324{
Andreas Färber259186a2013-01-17 18:51:17 +0100325 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326
aurel323098dba2009-03-07 21:28:24 +0000327 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
328 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100329 cpu->interrupt_request &= ~0x01;
330 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000331
332 return 0;
333}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200334
Andreas Färber1a1562f2013-06-17 04:09:11 +0200335const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336 .name = "cpu_common",
337 .version_id = 1,
338 .minimum_version_id = 1,
339 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200340 .post_load = cpu_common_post_load,
341 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100342 VMSTATE_UINT32(halted, CPUState),
343 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200344 VMSTATE_END_OF_LIST()
345 }
346};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200347
pbrook9656f322008-07-01 20:01:19 +0000348#endif
349
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100350CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400351{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100352 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100353 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400354
355 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100356 cpu = ENV_GET_CPU(env);
357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Glauber Costa950f1472009-06-09 12:15:18 -0400360 env = env->next_cpu;
361 }
362
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100363 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
368 CPUArchState *env = first_cpu;
369
370 while (env) {
371 func(ENV_GET_CPU(env), data);
372 env = env->next_cpu;
373 }
374}
375
Andreas Färber9349b4f2012-03-14 01:38:32 +0100376void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000377{
Andreas Färber9f09e182012-05-03 06:59:07 +0200378 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100379 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100380 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000381 int cpu_index;
382
pbrookc2764712009-03-07 15:24:59 +0000383#if defined(CONFIG_USER_ONLY)
384 cpu_list_lock();
385#endif
bellard6a00d602005-11-21 23:25:50 +0000386 env->next_cpu = NULL;
387 penv = &first_cpu;
388 cpu_index = 0;
389 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700390 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000391 cpu_index++;
392 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100393 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100394 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000395 QTAILQ_INIT(&env->breakpoints);
396 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100397#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200398 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100399#endif
bellard6a00d602005-11-21 23:25:50 +0000400 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000401#if defined(CONFIG_USER_ONLY)
402 cpu_list_unlock();
403#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100404 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000405#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600406 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000407 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100408 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000409#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100410 if (cc->vmsd != NULL) {
411 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
412 }
bellardfd6ce8f2003-05-14 19:00:11 +0000413}
414
bellard1fddef42005-04-17 19:16:13 +0000415#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000416#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100417static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000418{
419 tb_invalidate_phys_page_range(pc, pc + 1, 0);
420}
421#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400422static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
423{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400424 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
425 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400426}
bellardc27004e2005-01-03 23:35:10 +0000427#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000428#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000429
Paul Brookc527ee82010-03-01 03:31:14 +0000430#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100431void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000432
433{
434}
435
Andreas Färber9349b4f2012-03-14 01:38:32 +0100436int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000437 int flags, CPUWatchpoint **watchpoint)
438{
439 return -ENOSYS;
440}
441#else
pbrook6658ffb2007-03-16 23:58:11 +0000442/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100443int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000444 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000445{
aliguorib4051332008-11-18 20:14:20 +0000446 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000447 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000448
aliguorib4051332008-11-18 20:14:20 +0000449 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400450 if ((len & (len - 1)) || (addr & ~len_mask) ||
451 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000452 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
453 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
454 return -EINVAL;
455 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500456 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000457
aliguoria1d1bb32008-11-18 20:07:32 +0000458 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000459 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000460 wp->flags = flags;
461
aliguori2dc9f412008-11-18 20:56:59 +0000462 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000463 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000464 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000465 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000466 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000467
pbrook6658ffb2007-03-16 23:58:11 +0000468 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000469
470 if (watchpoint)
471 *watchpoint = wp;
472 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000473}
474
aliguoria1d1bb32008-11-18 20:07:32 +0000475/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100476int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000477 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000478{
aliguorib4051332008-11-18 20:14:20 +0000479 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000480 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000481
Blue Swirl72cf2d42009-09-12 07:36:22 +0000482 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000483 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000484 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000485 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000486 return 0;
487 }
488 }
aliguoria1d1bb32008-11-18 20:07:32 +0000489 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000490}
491
aliguoria1d1bb32008-11-18 20:07:32 +0000492/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100493void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000494{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000495 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000496
aliguoria1d1bb32008-11-18 20:07:32 +0000497 tlb_flush_page(env, watchpoint->vaddr);
498
Anthony Liguori7267c092011-08-20 22:09:37 -0500499 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000500}
501
aliguoria1d1bb32008-11-18 20:07:32 +0000502/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100503void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000504{
aliguoric0ce9982008-11-25 22:13:57 +0000505 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000506
Blue Swirl72cf2d42009-09-12 07:36:22 +0000507 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000508 if (wp->flags & mask)
509 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000510 }
aliguoria1d1bb32008-11-18 20:07:32 +0000511}
Paul Brookc527ee82010-03-01 03:31:14 +0000512#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000513
514/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100515int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000516 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000517{
bellard1fddef42005-04-17 19:16:13 +0000518#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000519 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000520
Anthony Liguori7267c092011-08-20 22:09:37 -0500521 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000522
523 bp->pc = pc;
524 bp->flags = flags;
525
aliguori2dc9f412008-11-18 20:56:59 +0000526 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000527 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000528 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000529 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000530 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000531
532 breakpoint_invalidate(env, pc);
533
534 if (breakpoint)
535 *breakpoint = bp;
536 return 0;
537#else
538 return -ENOSYS;
539#endif
540}
541
542/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100543int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000544{
545#if defined(TARGET_HAS_ICE)
546 CPUBreakpoint *bp;
547
Blue Swirl72cf2d42009-09-12 07:36:22 +0000548 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000549 if (bp->pc == pc && bp->flags == flags) {
550 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000551 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000552 }
bellard4c3a88a2003-07-26 12:06:08 +0000553 }
aliguoria1d1bb32008-11-18 20:07:32 +0000554 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000555#else
aliguoria1d1bb32008-11-18 20:07:32 +0000556 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000557#endif
558}
559
aliguoria1d1bb32008-11-18 20:07:32 +0000560/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100561void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000562{
bellard1fddef42005-04-17 19:16:13 +0000563#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000564 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000565
aliguoria1d1bb32008-11-18 20:07:32 +0000566 breakpoint_invalidate(env, breakpoint->pc);
567
Anthony Liguori7267c092011-08-20 22:09:37 -0500568 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000569#endif
570}
571
572/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100573void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000574{
575#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000576 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000577
Blue Swirl72cf2d42009-09-12 07:36:22 +0000578 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000579 if (bp->flags & mask)
580 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000581 }
bellard4c3a88a2003-07-26 12:06:08 +0000582#endif
583}
584
bellardc33a3462003-07-29 20:50:33 +0000585/* enable or disable single step mode. EXCP_DEBUG is returned by the
586 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100587void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000588{
bellard1fddef42005-04-17 19:16:13 +0000589#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000590 if (env->singlestep_enabled != enabled) {
591 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000592 if (kvm_enabled())
593 kvm_update_guest_debug(env, 0);
594 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100595 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000596 /* XXX: only flush what is necessary */
597 tb_flush(env);
598 }
bellardc33a3462003-07-29 20:50:33 +0000599 }
600#endif
601}
602
Andreas Färber9349b4f2012-03-14 01:38:32 +0100603void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000604{
Andreas Färber878096e2013-05-27 01:33:50 +0200605 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000606 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000607 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000608
609 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000610 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000611 fprintf(stderr, "qemu: fatal: ");
612 vfprintf(stderr, fmt, ap);
613 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200614 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000615 if (qemu_log_enabled()) {
616 qemu_log("qemu: fatal: ");
617 qemu_log_vprintf(fmt, ap2);
618 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100619 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000620 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000621 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000622 }
pbrook493ae1f2007-11-23 16:53:59 +0000623 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000624 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200625#if defined(CONFIG_USER_ONLY)
626 {
627 struct sigaction act;
628 sigfillset(&act.sa_mask);
629 act.sa_handler = SIG_DFL;
630 sigaction(SIGABRT, &act, NULL);
631 }
632#endif
bellard75012672003-06-21 13:11:07 +0000633 abort();
634}
635
Andreas Färber9349b4f2012-03-14 01:38:32 +0100636CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000637{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100638 CPUArchState *new_env = cpu_init(env->cpu_model_str);
639 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000640#if defined(TARGET_HAS_ICE)
641 CPUBreakpoint *bp;
642 CPUWatchpoint *wp;
643#endif
644
Andreas Färber9349b4f2012-03-14 01:38:32 +0100645 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000646
Andreas Färber55e5c282012-12-17 06:18:02 +0100647 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000648 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000649
650 /* Clone all break/watchpoints.
651 Note: Once we support ptrace with hw-debug register access, make sure
652 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000653 QTAILQ_INIT(&env->breakpoints);
654 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000655#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000656 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000657 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
658 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000659 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000660 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
661 wp->flags, NULL);
662 }
663#endif
664
thsc5be9f02007-02-28 20:20:53 +0000665 return new_env;
666}
667
bellard01243112004-01-04 15:48:17 +0000668#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200669static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
670 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000671{
Juan Quintelad24981d2012-05-22 00:42:40 +0200672 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000673
bellard1ccde1c2004-02-06 19:46:14 +0000674 /* we modify the TLB cache so that the dirty bit will be set again
675 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200676 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200677 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000678 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200679 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000680 != (end - 1) - start) {
681 abort();
682 }
Blue Swirle5548612012-04-21 13:08:33 +0000683 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200684
685}
686
687/* Note: start and end must be within the same ram block. */
688void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
689 int dirty_flags)
690{
691 uintptr_t length;
692
693 start &= TARGET_PAGE_MASK;
694 end = TARGET_PAGE_ALIGN(end);
695
696 length = end - start;
697 if (length == 0)
698 return;
699 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
700
701 if (tcg_enabled()) {
702 tlb_reset_dirty_range_all(start, end, length);
703 }
bellard1ccde1c2004-02-06 19:46:14 +0000704}
705
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000706static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000707{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200708 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000709 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200710 return ret;
aliguori74576192008-10-06 14:02:03 +0000711}
712
Avi Kivitya8170e52012-10-23 12:30:10 +0200713hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200714 MemoryRegionSection *section,
715 target_ulong vaddr,
716 hwaddr paddr, hwaddr xlat,
717 int prot,
718 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000719{
Avi Kivitya8170e52012-10-23 12:30:10 +0200720 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000721 CPUWatchpoint *wp;
722
Blue Swirlcc5bea62012-04-14 14:56:48 +0000723 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000724 /* Normal RAM. */
725 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200726 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000727 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200728 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000729 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200730 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000731 }
732 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200733 iotlb = section - cur_map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200734 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000735 }
736
737 /* Make accesses to pages with watchpoints go via the
738 watchpoint trap routines. */
739 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
740 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
741 /* Avoid trapping reads of pages with a write breakpoint. */
742 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200743 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000744 *address |= TLB_MMIO;
745 break;
746 }
747 }
748 }
749
750 return iotlb;
751}
bellard9fa3e852004-01-04 18:06:42 +0000752#endif /* defined(CONFIG_USER_ONLY) */
753
pbrooke2eef172008-06-08 01:09:01 +0000754#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000755
Anthony Liguoric227f092009-10-01 16:12:16 -0500756static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200757 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200758static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200759
Avi Kivity5312bd82012-02-12 18:32:55 +0200760static uint16_t phys_section_add(MemoryRegionSection *section)
761{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200762 /* The physical section number is ORed with a page-aligned
763 * pointer to produce the iotlb entries. Thus it should
764 * never overflow into the page-aligned value.
765 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200766 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200767
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200768 if (next_map.sections_nb == next_map.sections_nb_alloc) {
769 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
770 16);
771 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
772 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200773 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200774 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200775 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200776 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200777}
778
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200779static void phys_section_destroy(MemoryRegion *mr)
780{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200781 memory_region_unref(mr);
782
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200783 if (mr->subpage) {
784 subpage_t *subpage = container_of(mr, subpage_t, iomem);
785 memory_region_destroy(&subpage->iomem);
786 g_free(subpage);
787 }
788}
789
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200790static void phys_sections_clear(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200791{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200792 while (map->sections_nb > 0) {
793 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200794 phys_section_destroy(section->mr);
795 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200796 g_free(map->sections);
797 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200798}
799
Avi Kivityac1970f2012-10-03 16:22:53 +0200800static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200801{
802 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200803 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200804 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200805 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
806 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807 MemoryRegionSection subsection = {
808 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200809 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200811 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812
Avi Kivityf3705d52012-03-08 16:16:34 +0200813 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200814
Avi Kivityf3705d52012-03-08 16:16:34 +0200815 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200816 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200818 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200819 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200821 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200822 }
823 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200824 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200825 subpage_register(subpage, start, end, phys_section_add(section));
826}
827
828
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200829static void register_multipage(AddressSpaceDispatch *d,
830 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000831{
Avi Kivitya8170e52012-10-23 12:30:10 +0200832 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200833 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200834 uint64_t num_pages = int128_get64(int128_rshift(section->size,
835 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200836
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200837 assert(num_pages);
838 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000839}
840
Avi Kivityac1970f2012-10-03 16:22:53 +0200841static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200842{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200843 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200844 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200845 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200846 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200847
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200848 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
849 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
850 - now.offset_within_address_space;
851
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200852 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200853 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200854 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200856 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200857 while (int128_ne(remain.size, now.size)) {
858 remain.size = int128_sub(remain.size, now.size);
859 remain.offset_within_address_space += int128_get64(now.size);
860 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400861 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200862 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200863 register_subpage(d, &now);
864 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200865 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200866 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400867 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200868 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200869 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400870 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200871 }
872}
873
Sheng Yang62a27442010-01-26 19:21:16 +0800874void qemu_flush_coalesced_mmio_buffer(void)
875{
876 if (kvm_enabled())
877 kvm_flush_coalesced_mmio_buffer();
878}
879
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700880void qemu_mutex_lock_ramlist(void)
881{
882 qemu_mutex_lock(&ram_list.mutex);
883}
884
885void qemu_mutex_unlock_ramlist(void)
886{
887 qemu_mutex_unlock(&ram_list.mutex);
888}
889
Marcelo Tosattic9027602010-03-01 20:25:08 -0300890#if defined(__linux__) && !defined(TARGET_S390X)
891
892#include <sys/vfs.h>
893
894#define HUGETLBFS_MAGIC 0x958458f6
895
896static long gethugepagesize(const char *path)
897{
898 struct statfs fs;
899 int ret;
900
901 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900902 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300903 } while (ret != 0 && errno == EINTR);
904
905 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900906 perror(path);
907 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300908 }
909
910 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900911 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300912
913 return fs.f_bsize;
914}
915
Alex Williamson04b16652010-07-02 11:13:17 -0600916static void *file_ram_alloc(RAMBlock *block,
917 ram_addr_t memory,
918 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300919{
920 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500921 char *sanitized_name;
922 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300923 void *area;
924 int fd;
925#ifdef MAP_POPULATE
926 int flags;
927#endif
928 unsigned long hpagesize;
929
930 hpagesize = gethugepagesize(path);
931 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900932 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300933 }
934
935 if (memory < hpagesize) {
936 return NULL;
937 }
938
939 if (kvm_enabled() && !kvm_has_sync_mmu()) {
940 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
941 return NULL;
942 }
943
Peter Feiner8ca761f2013-03-04 13:54:25 -0500944 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
945 sanitized_name = g_strdup(block->mr->name);
946 for (c = sanitized_name; *c != '\0'; c++) {
947 if (*c == '/')
948 *c = '_';
949 }
950
951 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
952 sanitized_name);
953 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300954
955 fd = mkstemp(filename);
956 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900957 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100958 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900959 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300960 }
961 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100962 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300963
964 memory = (memory+hpagesize-1) & ~(hpagesize-1);
965
966 /*
967 * ftruncate is not supported by hugetlbfs in older
968 * hosts, so don't bother bailing out on errors.
969 * If anything goes wrong with it under other filesystems,
970 * mmap will fail.
971 */
972 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900973 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300974
975#ifdef MAP_POPULATE
976 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
977 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
978 * to sidestep this quirk.
979 */
980 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
981 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
982#else
983 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
984#endif
985 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900986 perror("file_ram_alloc: can't mmap RAM pages");
987 close(fd);
988 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300989 }
Alex Williamson04b16652010-07-02 11:13:17 -0600990 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300991 return area;
992}
993#endif
994
Alex Williamsond17b5282010-06-25 11:08:38 -0600995static ram_addr_t find_ram_offset(ram_addr_t size)
996{
Alex Williamson04b16652010-07-02 11:13:17 -0600997 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600998 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600999
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001000 assert(size != 0); /* it would hand out same offset multiple times */
1001
Paolo Bonzinia3161032012-11-14 15:54:48 +01001002 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001003 return 0;
1004
Paolo Bonzinia3161032012-11-14 15:54:48 +01001005 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001006 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001007
1008 end = block->offset + block->length;
1009
Paolo Bonzinia3161032012-11-14 15:54:48 +01001010 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001011 if (next_block->offset >= end) {
1012 next = MIN(next, next_block->offset);
1013 }
1014 }
1015 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001016 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001017 mingap = next - end;
1018 }
1019 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001020
1021 if (offset == RAM_ADDR_MAX) {
1022 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1023 (uint64_t)size);
1024 abort();
1025 }
1026
Alex Williamson04b16652010-07-02 11:13:17 -06001027 return offset;
1028}
1029
Juan Quintela652d7ec2012-07-20 10:37:54 +02001030ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001031{
Alex Williamsond17b5282010-06-25 11:08:38 -06001032 RAMBlock *block;
1033 ram_addr_t last = 0;
1034
Paolo Bonzinia3161032012-11-14 15:54:48 +01001035 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001036 last = MAX(last, block->offset + block->length);
1037
1038 return last;
1039}
1040
Jason Baronddb97f12012-08-02 15:44:16 -04001041static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1042{
1043 int ret;
1044 QemuOpts *machine_opts;
1045
1046 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1047 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1048 if (machine_opts &&
1049 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1050 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1051 if (ret) {
1052 perror("qemu_madvise");
1053 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1054 "but dump_guest_core=off specified\n");
1055 }
1056 }
1057}
1058
Avi Kivityc5705a72011-12-20 15:59:12 +02001059void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001060{
1061 RAMBlock *new_block, *block;
1062
Avi Kivityc5705a72011-12-20 15:59:12 +02001063 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001064 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001065 if (block->offset == addr) {
1066 new_block = block;
1067 break;
1068 }
1069 }
1070 assert(new_block);
1071 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001072
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001073 if (dev) {
1074 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075 if (id) {
1076 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001077 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001078 }
1079 }
1080 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1081
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001082 /* This assumes the iothread lock is taken here too. */
1083 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001084 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001085 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001086 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1087 new_block->idstr);
1088 abort();
1089 }
1090 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001091 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001092}
1093
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001094static int memory_try_enable_merging(void *addr, size_t len)
1095{
1096 QemuOpts *opts;
1097
1098 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1099 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1100 /* disabled by the user */
1101 return 0;
1102 }
1103
1104 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1105}
1106
Avi Kivityc5705a72011-12-20 15:59:12 +02001107ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1108 MemoryRegion *mr)
1109{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001110 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001111
1112 size = TARGET_PAGE_ALIGN(size);
1113 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001114
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001115 /* This assumes the iothread lock is taken here too. */
1116 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001117 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001118 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001119 if (host) {
1120 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001121 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001122 } else {
1123 if (mem_path) {
1124#if defined (__linux__) && !defined(TARGET_S390X)
1125 new_block->host = file_ram_alloc(new_block, size, mem_path);
1126 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001127 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001128 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001129 }
1130#else
1131 fprintf(stderr, "-mem-path option unsupported\n");
1132 exit(1);
1133#endif
1134 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001135 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001136 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001137 } else if (kvm_enabled()) {
1138 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001139 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001140 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001141 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001142 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001143 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001144 }
1145 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001146 new_block->length = size;
1147
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001148 /* Keep the list sorted from biggest to smallest block. */
1149 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1150 if (block->length < new_block->length) {
1151 break;
1152 }
1153 }
1154 if (block) {
1155 QTAILQ_INSERT_BEFORE(block, new_block, next);
1156 } else {
1157 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1158 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001159 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001160
Umesh Deshpandef798b072011-08-18 11:41:17 -07001161 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001162 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001163
Anthony Liguori7267c092011-08-20 22:09:37 -05001164 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001165 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001166 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1167 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001168 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001169
Jason Baronddb97f12012-08-02 15:44:16 -04001170 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001171 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001172
Cam Macdonell84b89d72010-07-26 18:10:57 -06001173 if (kvm_enabled())
1174 kvm_setup_guest_memory(new_block->host, size);
1175
1176 return new_block->offset;
1177}
1178
Avi Kivityc5705a72011-12-20 15:59:12 +02001179ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001180{
Avi Kivityc5705a72011-12-20 15:59:12 +02001181 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001182}
bellarde9a1ab12007-02-08 23:08:38 +00001183
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001184void qemu_ram_free_from_ptr(ram_addr_t addr)
1185{
1186 RAMBlock *block;
1187
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001188 /* This assumes the iothread lock is taken here too. */
1189 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001190 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001191 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001192 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001193 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001194 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001195 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001196 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001197 }
1198 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001199 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001200}
1201
Anthony Liguoric227f092009-10-01 16:12:16 -05001202void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001203{
Alex Williamson04b16652010-07-02 11:13:17 -06001204 RAMBlock *block;
1205
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001206 /* This assumes the iothread lock is taken here too. */
1207 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001209 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001210 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001211 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001212 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001213 if (block->flags & RAM_PREALLOC_MASK) {
1214 ;
1215 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001216#if defined (__linux__) && !defined(TARGET_S390X)
1217 if (block->fd) {
1218 munmap(block->host, block->length);
1219 close(block->fd);
1220 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001221 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001222 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001223#else
1224 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001225#endif
1226 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001227 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001228 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001229 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001230 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001231 }
Alex Williamson04b16652010-07-02 11:13:17 -06001232 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001233 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001234 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001235 }
1236 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001237 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001238
bellarde9a1ab12007-02-08 23:08:38 +00001239}
1240
Huang Yingcd19cfa2011-03-02 08:56:19 +01001241#ifndef _WIN32
1242void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1243{
1244 RAMBlock *block;
1245 ram_addr_t offset;
1246 int flags;
1247 void *area, *vaddr;
1248
Paolo Bonzinia3161032012-11-14 15:54:48 +01001249 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001250 offset = addr - block->offset;
1251 if (offset < block->length) {
1252 vaddr = block->host + offset;
1253 if (block->flags & RAM_PREALLOC_MASK) {
1254 ;
1255 } else {
1256 flags = MAP_FIXED;
1257 munmap(vaddr, length);
1258 if (mem_path) {
1259#if defined(__linux__) && !defined(TARGET_S390X)
1260 if (block->fd) {
1261#ifdef MAP_POPULATE
1262 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1263 MAP_PRIVATE;
1264#else
1265 flags |= MAP_PRIVATE;
1266#endif
1267 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1268 flags, block->fd, offset);
1269 } else {
1270 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1271 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1272 flags, -1, 0);
1273 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001274#else
1275 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001276#endif
1277 } else {
1278#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1279 flags |= MAP_SHARED | MAP_ANONYMOUS;
1280 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1281 flags, -1, 0);
1282#else
1283 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1284 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1285 flags, -1, 0);
1286#endif
1287 }
1288 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001289 fprintf(stderr, "Could not remap addr: "
1290 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001291 length, addr);
1292 exit(1);
1293 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001294 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001295 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001296 }
1297 return;
1298 }
1299 }
1300}
1301#endif /* !_WIN32 */
1302
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001303static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001304{
pbrook94a6b542009-04-11 17:15:54 +00001305 RAMBlock *block;
1306
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001307 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001308 block = ram_list.mru_block;
1309 if (block && addr - block->offset < block->length) {
1310 goto found;
1311 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001312 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001313 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001314 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001315 }
pbrook94a6b542009-04-11 17:15:54 +00001316 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001317
1318 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1319 abort();
1320
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001321found:
1322 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001323 return block;
1324}
1325
1326/* Return a host pointer to ram allocated with qemu_ram_alloc.
1327 With the exception of the softmmu code in this file, this should
1328 only be used for local memory (e.g. video ram) that the device owns,
1329 and knows it isn't going to access beyond the end of the block.
1330
1331 It should not be used for general purpose DMA.
1332 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1333 */
1334void *qemu_get_ram_ptr(ram_addr_t addr)
1335{
1336 RAMBlock *block = qemu_get_ram_block(addr);
1337
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001338 if (xen_enabled()) {
1339 /* We need to check if the requested address is in the RAM
1340 * because we don't want to map the entire memory in QEMU.
1341 * In that case just map until the end of the page.
1342 */
1343 if (block->offset == 0) {
1344 return xen_map_cache(addr, 0, 0);
1345 } else if (block->host == NULL) {
1346 block->host =
1347 xen_map_cache(block->offset, block->length, 1);
1348 }
1349 }
1350 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001351}
1352
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001353/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1354 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1355 *
1356 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001357 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001358static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001359{
1360 RAMBlock *block;
1361
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001362 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001363 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001364 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001365 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001366 /* We need to check if the requested address is in the RAM
1367 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001368 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001369 */
1370 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001371 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001372 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001373 block->host =
1374 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001375 }
1376 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001377 return block->host + (addr - block->offset);
1378 }
1379 }
1380
1381 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1382 abort();
1383
1384 return NULL;
1385}
1386
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001387/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1388 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001389static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001390{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001391 if (*size == 0) {
1392 return NULL;
1393 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001394 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001395 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001396 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001397 RAMBlock *block;
1398
Paolo Bonzinia3161032012-11-14 15:54:48 +01001399 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001400 if (addr - block->offset < block->length) {
1401 if (addr - block->offset + *size > block->length)
1402 *size = block->length - addr + block->offset;
1403 return block->host + (addr - block->offset);
1404 }
1405 }
1406
1407 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1408 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001409 }
1410}
1411
Paolo Bonzini7443b432013-06-03 12:44:02 +02001412/* Some of the softmmu routines need to translate from a host pointer
1413 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001414MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001415{
pbrook94a6b542009-04-11 17:15:54 +00001416 RAMBlock *block;
1417 uint8_t *host = ptr;
1418
Jan Kiszka868bb332011-06-21 22:59:09 +02001419 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001420 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001421 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001422 }
1423
Paolo Bonzini23887b72013-05-06 14:28:39 +02001424 block = ram_list.mru_block;
1425 if (block && block->host && host - block->host < block->length) {
1426 goto found;
1427 }
1428
Paolo Bonzinia3161032012-11-14 15:54:48 +01001429 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001430 /* This case append when the block is not mapped. */
1431 if (block->host == NULL) {
1432 continue;
1433 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001434 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001435 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001436 }
pbrook94a6b542009-04-11 17:15:54 +00001437 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001438
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001439 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001440
1441found:
1442 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001443 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001444}
Alex Williamsonf471a172010-06-11 11:11:42 -06001445
Avi Kivitya8170e52012-10-23 12:30:10 +02001446static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001447 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001448{
bellard3a7d9292005-08-21 09:26:42 +00001449 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001450 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001451 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001452 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001453 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001454 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001455 switch (size) {
1456 case 1:
1457 stb_p(qemu_get_ram_ptr(ram_addr), val);
1458 break;
1459 case 2:
1460 stw_p(qemu_get_ram_ptr(ram_addr), val);
1461 break;
1462 case 4:
1463 stl_p(qemu_get_ram_ptr(ram_addr), val);
1464 break;
1465 default:
1466 abort();
1467 }
bellardf23db162005-08-21 19:12:28 +00001468 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001469 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001470 /* we remove the notdirty callback only if the code has been
1471 flushed */
1472 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001473 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001474}
1475
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001476static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1477 unsigned size, bool is_write)
1478{
1479 return is_write;
1480}
1481
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001482static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001483 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001484 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001485 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001486};
1487
pbrook0f459d12008-06-09 00:20:13 +00001488/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001489static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001490{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001491 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001492 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001493 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001494 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001495 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001496
aliguori06d55cc2008-11-18 20:24:06 +00001497 if (env->watchpoint_hit) {
1498 /* We re-entered the check after replacing the TB. Now raise
1499 * the debug interrupt so that is will trigger after the
1500 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001501 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001502 return;
1503 }
pbrook2e70f6e2008-06-29 01:03:05 +00001504 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001505 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001506 if ((vaddr == (wp->vaddr & len_mask) ||
1507 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001508 wp->flags |= BP_WATCHPOINT_HIT;
1509 if (!env->watchpoint_hit) {
1510 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001511 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001512 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1513 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001514 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001515 } else {
1516 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1517 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001518 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001519 }
aliguori06d55cc2008-11-18 20:24:06 +00001520 }
aliguori6e140f22008-11-18 20:37:55 +00001521 } else {
1522 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001523 }
1524 }
1525}
1526
pbrook6658ffb2007-03-16 23:58:11 +00001527/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1528 so these check for a hit then pass through to the normal out-of-line
1529 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001530static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001531 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001532{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001533 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1534 switch (size) {
1535 case 1: return ldub_phys(addr);
1536 case 2: return lduw_phys(addr);
1537 case 4: return ldl_phys(addr);
1538 default: abort();
1539 }
pbrook6658ffb2007-03-16 23:58:11 +00001540}
1541
Avi Kivitya8170e52012-10-23 12:30:10 +02001542static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001543 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001544{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001545 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1546 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001547 case 1:
1548 stb_phys(addr, val);
1549 break;
1550 case 2:
1551 stw_phys(addr, val);
1552 break;
1553 case 4:
1554 stl_phys(addr, val);
1555 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001556 default: abort();
1557 }
pbrook6658ffb2007-03-16 23:58:11 +00001558}
1559
Avi Kivity1ec9b902012-01-02 12:47:48 +02001560static const MemoryRegionOps watch_mem_ops = {
1561 .read = watch_mem_read,
1562 .write = watch_mem_write,
1563 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001564};
pbrook6658ffb2007-03-16 23:58:11 +00001565
Avi Kivitya8170e52012-10-23 12:30:10 +02001566static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001567 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001568{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001569 subpage_t *subpage = opaque;
1570 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001571
blueswir1db7b5422007-05-26 17:36:03 +00001572#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001573 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1574 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001575#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001576 address_space_read(subpage->as, addr + subpage->base, buf, len);
1577 switch (len) {
1578 case 1:
1579 return ldub_p(buf);
1580 case 2:
1581 return lduw_p(buf);
1582 case 4:
1583 return ldl_p(buf);
1584 default:
1585 abort();
1586 }
blueswir1db7b5422007-05-26 17:36:03 +00001587}
1588
Avi Kivitya8170e52012-10-23 12:30:10 +02001589static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001590 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001591{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001592 subpage_t *subpage = opaque;
1593 uint8_t buf[4];
1594
blueswir1db7b5422007-05-26 17:36:03 +00001595#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001596 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001597 " value %"PRIx64"\n",
1598 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001599#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001600 switch (len) {
1601 case 1:
1602 stb_p(buf, value);
1603 break;
1604 case 2:
1605 stw_p(buf, value);
1606 break;
1607 case 4:
1608 stl_p(buf, value);
1609 break;
1610 default:
1611 abort();
1612 }
1613 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001614}
1615
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001616static bool subpage_accepts(void *opaque, hwaddr addr,
1617 unsigned size, bool is_write)
1618{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001619 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001620#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001621 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1622 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001623#endif
1624
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001625 return address_space_access_valid(subpage->as, addr + subpage->base,
1626 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001627}
1628
Avi Kivity70c68e42012-01-02 12:32:48 +02001629static const MemoryRegionOps subpage_ops = {
1630 .read = subpage_read,
1631 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001632 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001633 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001634};
1635
Anthony Liguoric227f092009-10-01 16:12:16 -05001636static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001637 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001638{
1639 int idx, eidx;
1640
1641 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1642 return -1;
1643 idx = SUBPAGE_IDX(start);
1644 eidx = SUBPAGE_IDX(end);
1645#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001646 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001647 mmio, start, end, idx, eidx, memory);
1648#endif
blueswir1db7b5422007-05-26 17:36:03 +00001649 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001650 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001651 }
1652
1653 return 0;
1654}
1655
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001656static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001657{
Anthony Liguoric227f092009-10-01 16:12:16 -05001658 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001659
Anthony Liguori7267c092011-08-20 22:09:37 -05001660 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001661
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001662 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001663 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001664 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001665 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001666 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001667#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001668 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1669 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001670#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001671 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001672
1673 return mmio;
1674}
1675
Avi Kivity5312bd82012-02-12 18:32:55 +02001676static uint16_t dummy_section(MemoryRegion *mr)
1677{
1678 MemoryRegionSection section = {
1679 .mr = mr,
1680 .offset_within_address_space = 0,
1681 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001682 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001683 };
1684
1685 return phys_section_add(&section);
1686}
1687
Avi Kivitya8170e52012-10-23 12:30:10 +02001688MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001689{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001690 return cur_map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001691}
1692
Avi Kivitye9179ce2009-06-14 11:38:52 +03001693static void io_mem_init(void)
1694{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001695 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1696 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001697 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001698 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001699 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001700 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001701 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001702}
1703
Avi Kivityac1970f2012-10-03 16:22:53 +02001704static void mem_begin(MemoryListener *listener)
1705{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001706 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001707 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1708
1709 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1710 d->as = as;
1711 as->next_dispatch = d;
1712}
1713
1714static void mem_commit(MemoryListener *listener)
1715{
1716 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001717 AddressSpaceDispatch *d = as->dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001718
Paolo Bonzini00752702013-05-29 12:13:54 +02001719 /* cur_map will soon be switched to next_map, too. */
1720 as->dispatch = as->next_dispatch;
1721 g_free(d);
Avi Kivityac1970f2012-10-03 16:22:53 +02001722}
1723
Avi Kivity50c1e142012-02-08 21:36:02 +02001724static void core_begin(MemoryListener *listener)
1725{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001726 uint16_t n;
1727
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001728 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001729 n = dummy_section(&io_mem_unassigned);
1730 assert(n == PHYS_SECTION_UNASSIGNED);
1731 n = dummy_section(&io_mem_notdirty);
1732 assert(n == PHYS_SECTION_NOTDIRTY);
1733 n = dummy_section(&io_mem_rom);
1734 assert(n == PHYS_SECTION_ROM);
1735 n = dummy_section(&io_mem_watch);
1736 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001737}
1738
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001739/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1740 * All AddressSpaceDispatch instances have switched to the next map.
1741 */
1742static void core_commit(MemoryListener *listener)
1743{
1744 PhysPageMap info = cur_map;
1745 cur_map = next_map;
1746 phys_sections_clear(&info);
1747}
1748
Avi Kivity1d711482012-10-02 18:54:45 +02001749static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001750{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001751 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001752
1753 /* since each CPU stores ram addresses in its TLB cache, we must
1754 reset the modified entries */
1755 /* XXX: slow ! */
1756 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1757 tlb_flush(env, 1);
1758 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001759}
1760
Avi Kivity93632742012-02-08 16:54:16 +02001761static void core_log_global_start(MemoryListener *listener)
1762{
1763 cpu_physical_memory_set_dirty_tracking(1);
1764}
1765
1766static void core_log_global_stop(MemoryListener *listener)
1767{
1768 cpu_physical_memory_set_dirty_tracking(0);
1769}
1770
Avi Kivity93632742012-02-08 16:54:16 +02001771static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001772 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001773 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001774 .log_global_start = core_log_global_start,
1775 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001776 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001777};
1778
Avi Kivity1d711482012-10-02 18:54:45 +02001779static MemoryListener tcg_memory_listener = {
1780 .commit = tcg_commit,
1781};
1782
Avi Kivityac1970f2012-10-03 16:22:53 +02001783void address_space_init_dispatch(AddressSpace *as)
1784{
Paolo Bonzini00752702013-05-29 12:13:54 +02001785 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001786 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001787 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001788 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001789 .region_add = mem_add,
1790 .region_nop = mem_add,
1791 .priority = 0,
1792 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001793 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001794}
1795
Avi Kivity83f3c252012-10-07 12:59:55 +02001796void address_space_destroy_dispatch(AddressSpace *as)
1797{
1798 AddressSpaceDispatch *d = as->dispatch;
1799
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001800 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001801 g_free(d);
1802 as->dispatch = NULL;
1803}
1804
Avi Kivity62152b82011-07-26 14:26:14 +03001805static void memory_map_init(void)
1806{
Anthony Liguori7267c092011-08-20 22:09:37 -05001807 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001808 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001809 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001810
Anthony Liguori7267c092011-08-20 22:09:37 -05001811 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001812 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001813 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001814
Avi Kivityf6790af2012-10-02 20:13:51 +02001815 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001816 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001817}
1818
1819MemoryRegion *get_system_memory(void)
1820{
1821 return system_memory;
1822}
1823
Avi Kivity309cb472011-08-08 16:09:03 +03001824MemoryRegion *get_system_io(void)
1825{
1826 return system_io;
1827}
1828
pbrooke2eef172008-06-08 01:09:01 +00001829#endif /* !defined(CONFIG_USER_ONLY) */
1830
bellard13eb76e2004-01-24 15:23:36 +00001831/* physical memory access (slow version, mainly for debug) */
1832#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001833int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001834 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001835{
1836 int l, flags;
1837 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001838 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001839
1840 while (len > 0) {
1841 page = addr & TARGET_PAGE_MASK;
1842 l = (page + TARGET_PAGE_SIZE) - addr;
1843 if (l > len)
1844 l = len;
1845 flags = page_get_flags(page);
1846 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001847 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001848 if (is_write) {
1849 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001850 return -1;
bellard579a97f2007-11-11 14:26:47 +00001851 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001852 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001853 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001854 memcpy(p, buf, l);
1855 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001856 } else {
1857 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001858 return -1;
bellard579a97f2007-11-11 14:26:47 +00001859 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001860 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001861 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001862 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001863 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001864 }
1865 len -= l;
1866 buf += l;
1867 addr += l;
1868 }
Paul Brooka68fe892010-03-01 00:08:59 +00001869 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001870}
bellard8df1cd02005-01-28 22:37:22 +00001871
bellard13eb76e2004-01-24 15:23:36 +00001872#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001873
Avi Kivitya8170e52012-10-23 12:30:10 +02001874static void invalidate_and_set_dirty(hwaddr addr,
1875 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001876{
1877 if (!cpu_physical_memory_is_dirty(addr)) {
1878 /* invalidate code */
1879 tb_invalidate_phys_page_range(addr, addr + length, 0);
1880 /* set dirty bit */
1881 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1882 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001883 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001884}
1885
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001886static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1887{
1888 if (memory_region_is_ram(mr)) {
1889 return !(is_write && mr->readonly);
1890 }
1891 if (memory_region_is_romd(mr)) {
1892 return !is_write;
1893 }
1894
1895 return false;
1896}
1897
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001898static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001899{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001900 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001901 return 4;
1902 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001903 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001904 return 2;
1905 }
1906 return 1;
1907}
1908
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001909bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001910 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001911{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001912 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001913 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001914 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001915 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001916 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001917 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001918
bellard13eb76e2004-01-24 15:23:36 +00001919 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001920 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001921 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001922
bellard13eb76e2004-01-24 15:23:36 +00001923 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001924 if (!memory_access_is_direct(mr, is_write)) {
1925 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001926 /* XXX: could force cpu_single_env to NULL to avoid
1927 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001928 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001929 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001930 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001931 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001932 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001933 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001934 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001935 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001936 } else {
bellard1c213d12005-09-03 10:49:04 +00001937 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001938 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001939 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001940 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001941 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001942 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001943 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001944 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001945 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001946 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001947 }
1948 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001949 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001950 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001951 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001952 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001953 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001954 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001955 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001956 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001957 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001958 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001959 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001960 } else {
bellard1c213d12005-09-03 10:49:04 +00001961 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001962 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001963 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001964 }
1965 } else {
1966 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001967 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001968 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001969 }
1970 }
1971 len -= l;
1972 buf += l;
1973 addr += l;
1974 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001975
1976 return error;
bellard13eb76e2004-01-24 15:23:36 +00001977}
bellard8df1cd02005-01-28 22:37:22 +00001978
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001979bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001980 const uint8_t *buf, int len)
1981{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001982 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001983}
1984
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001985bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001986{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001987 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001988}
1989
1990
Avi Kivitya8170e52012-10-23 12:30:10 +02001991void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001992 int len, int is_write)
1993{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001994 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001995}
1996
bellardd0ecd2a2006-04-23 17:14:48 +00001997/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001998void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001999 const uint8_t *buf, int len)
2000{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002001 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002002 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002003 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002004 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002005
bellardd0ecd2a2006-04-23 17:14:48 +00002006 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002007 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002008 mr = address_space_translate(&address_space_memory,
2009 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002010
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002011 if (!(memory_region_is_ram(mr) ||
2012 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002013 /* do nothing */
2014 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002015 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002016 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002017 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002018 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002019 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002020 }
2021 len -= l;
2022 buf += l;
2023 addr += l;
2024 }
2025}
2026
aliguori6d16c2f2009-01-22 16:59:11 +00002027typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002028 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002029 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002030 hwaddr addr;
2031 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002032} BounceBuffer;
2033
2034static BounceBuffer bounce;
2035
aliguoriba223c22009-01-22 16:59:16 +00002036typedef struct MapClient {
2037 void *opaque;
2038 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002039 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002040} MapClient;
2041
Blue Swirl72cf2d42009-09-12 07:36:22 +00002042static QLIST_HEAD(map_client_list, MapClient) map_client_list
2043 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002044
2045void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2046{
Anthony Liguori7267c092011-08-20 22:09:37 -05002047 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002048
2049 client->opaque = opaque;
2050 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002051 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002052 return client;
2053}
2054
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002055static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002056{
2057 MapClient *client = (MapClient *)_client;
2058
Blue Swirl72cf2d42009-09-12 07:36:22 +00002059 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002060 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002061}
2062
2063static void cpu_notify_map_clients(void)
2064{
2065 MapClient *client;
2066
Blue Swirl72cf2d42009-09-12 07:36:22 +00002067 while (!QLIST_EMPTY(&map_client_list)) {
2068 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002069 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002070 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002071 }
2072}
2073
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002074bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2075{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002076 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002077 hwaddr l, xlat;
2078
2079 while (len > 0) {
2080 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002081 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2082 if (!memory_access_is_direct(mr, is_write)) {
2083 l = memory_access_size(mr, l, addr);
2084 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002085 return false;
2086 }
2087 }
2088
2089 len -= l;
2090 addr += l;
2091 }
2092 return true;
2093}
2094
aliguori6d16c2f2009-01-22 16:59:11 +00002095/* Map a physical memory region into a host virtual address.
2096 * May map a subset of the requested range, given by and returned in *plen.
2097 * May return NULL if resources needed to perform the mapping are exhausted.
2098 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002099 * Use cpu_register_map_client() to know when retrying the map operation is
2100 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002101 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002102void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002103 hwaddr addr,
2104 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002105 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002106{
Avi Kivitya8170e52012-10-23 12:30:10 +02002107 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002108 hwaddr done = 0;
2109 hwaddr l, xlat, base;
2110 MemoryRegion *mr, *this_mr;
2111 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002112
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002113 if (len == 0) {
2114 return NULL;
2115 }
aliguori6d16c2f2009-01-22 16:59:11 +00002116
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002117 l = len;
2118 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2119 if (!memory_access_is_direct(mr, is_write)) {
2120 if (bounce.buffer) {
2121 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002122 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002123 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2124 bounce.addr = addr;
2125 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002126
2127 memory_region_ref(mr);
2128 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002129 if (!is_write) {
2130 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002131 }
aliguori6d16c2f2009-01-22 16:59:11 +00002132
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002133 *plen = l;
2134 return bounce.buffer;
2135 }
2136
2137 base = xlat;
2138 raddr = memory_region_get_ram_addr(mr);
2139
2140 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002141 len -= l;
2142 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002143 done += l;
2144 if (len == 0) {
2145 break;
2146 }
2147
2148 l = len;
2149 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2150 if (this_mr != mr || xlat != base + done) {
2151 break;
2152 }
aliguori6d16c2f2009-01-22 16:59:11 +00002153 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002154
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002155 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002156 *plen = done;
2157 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002158}
2159
Avi Kivityac1970f2012-10-03 16:22:53 +02002160/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002161 * Will also mark the memory as dirty if is_write == 1. access_len gives
2162 * the amount of memory that was actually read or written by the caller.
2163 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002164void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2165 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002166{
2167 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002168 MemoryRegion *mr;
2169 ram_addr_t addr1;
2170
2171 mr = qemu_ram_addr_from_host(buffer, &addr1);
2172 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002173 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002174 while (access_len) {
2175 unsigned l;
2176 l = TARGET_PAGE_SIZE;
2177 if (l > access_len)
2178 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002179 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002180 addr1 += l;
2181 access_len -= l;
2182 }
2183 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002184 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002185 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002186 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002187 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002188 return;
2189 }
2190 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002191 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002192 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002193 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002194 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002195 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002196 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002197}
bellardd0ecd2a2006-04-23 17:14:48 +00002198
Avi Kivitya8170e52012-10-23 12:30:10 +02002199void *cpu_physical_memory_map(hwaddr addr,
2200 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002201 int is_write)
2202{
2203 return address_space_map(&address_space_memory, addr, plen, is_write);
2204}
2205
Avi Kivitya8170e52012-10-23 12:30:10 +02002206void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2207 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002208{
2209 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2210}
2211
bellard8df1cd02005-01-28 22:37:22 +00002212/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002213static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002214 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002215{
bellard8df1cd02005-01-28 22:37:22 +00002216 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002217 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002218 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002219 hwaddr l = 4;
2220 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002221
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002222 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2223 false);
2224 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002225 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002226 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002227#if defined(TARGET_WORDS_BIGENDIAN)
2228 if (endian == DEVICE_LITTLE_ENDIAN) {
2229 val = bswap32(val);
2230 }
2231#else
2232 if (endian == DEVICE_BIG_ENDIAN) {
2233 val = bswap32(val);
2234 }
2235#endif
bellard8df1cd02005-01-28 22:37:22 +00002236 } else {
2237 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002238 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002239 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002240 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002241 switch (endian) {
2242 case DEVICE_LITTLE_ENDIAN:
2243 val = ldl_le_p(ptr);
2244 break;
2245 case DEVICE_BIG_ENDIAN:
2246 val = ldl_be_p(ptr);
2247 break;
2248 default:
2249 val = ldl_p(ptr);
2250 break;
2251 }
bellard8df1cd02005-01-28 22:37:22 +00002252 }
2253 return val;
2254}
2255
Avi Kivitya8170e52012-10-23 12:30:10 +02002256uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002257{
2258 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2259}
2260
Avi Kivitya8170e52012-10-23 12:30:10 +02002261uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002262{
2263 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2264}
2265
Avi Kivitya8170e52012-10-23 12:30:10 +02002266uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002267{
2268 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2269}
2270
bellard84b7b8e2005-11-28 21:19:04 +00002271/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002272static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002273 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002274{
bellard84b7b8e2005-11-28 21:19:04 +00002275 uint8_t *ptr;
2276 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002277 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002278 hwaddr l = 8;
2279 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002280
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002281 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2282 false);
2283 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002284 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002285 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002286#if defined(TARGET_WORDS_BIGENDIAN)
2287 if (endian == DEVICE_LITTLE_ENDIAN) {
2288 val = bswap64(val);
2289 }
2290#else
2291 if (endian == DEVICE_BIG_ENDIAN) {
2292 val = bswap64(val);
2293 }
2294#endif
bellard84b7b8e2005-11-28 21:19:04 +00002295 } else {
2296 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002297 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002298 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002299 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002300 switch (endian) {
2301 case DEVICE_LITTLE_ENDIAN:
2302 val = ldq_le_p(ptr);
2303 break;
2304 case DEVICE_BIG_ENDIAN:
2305 val = ldq_be_p(ptr);
2306 break;
2307 default:
2308 val = ldq_p(ptr);
2309 break;
2310 }
bellard84b7b8e2005-11-28 21:19:04 +00002311 }
2312 return val;
2313}
2314
Avi Kivitya8170e52012-10-23 12:30:10 +02002315uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002316{
2317 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2318}
2319
Avi Kivitya8170e52012-10-23 12:30:10 +02002320uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002321{
2322 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2323}
2324
Avi Kivitya8170e52012-10-23 12:30:10 +02002325uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002326{
2327 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2328}
2329
bellardaab33092005-10-30 20:48:42 +00002330/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002331uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002332{
2333 uint8_t val;
2334 cpu_physical_memory_read(addr, &val, 1);
2335 return val;
2336}
2337
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002338/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002339static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002340 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002341{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002342 uint8_t *ptr;
2343 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002344 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002345 hwaddr l = 2;
2346 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002347
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002348 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2349 false);
2350 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002351 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002352 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002353#if defined(TARGET_WORDS_BIGENDIAN)
2354 if (endian == DEVICE_LITTLE_ENDIAN) {
2355 val = bswap16(val);
2356 }
2357#else
2358 if (endian == DEVICE_BIG_ENDIAN) {
2359 val = bswap16(val);
2360 }
2361#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002362 } else {
2363 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002364 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002365 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002366 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002367 switch (endian) {
2368 case DEVICE_LITTLE_ENDIAN:
2369 val = lduw_le_p(ptr);
2370 break;
2371 case DEVICE_BIG_ENDIAN:
2372 val = lduw_be_p(ptr);
2373 break;
2374 default:
2375 val = lduw_p(ptr);
2376 break;
2377 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002378 }
2379 return val;
bellardaab33092005-10-30 20:48:42 +00002380}
2381
Avi Kivitya8170e52012-10-23 12:30:10 +02002382uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002383{
2384 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2385}
2386
Avi Kivitya8170e52012-10-23 12:30:10 +02002387uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002388{
2389 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2390}
2391
Avi Kivitya8170e52012-10-23 12:30:10 +02002392uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002393{
2394 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2395}
2396
bellard8df1cd02005-01-28 22:37:22 +00002397/* warning: addr must be aligned. The ram page is not masked as dirty
2398 and the code inside is not invalidated. It is useful if the dirty
2399 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002400void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002401{
bellard8df1cd02005-01-28 22:37:22 +00002402 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002403 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002404 hwaddr l = 4;
2405 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002406
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002407 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2408 true);
2409 if (l < 4 || !memory_access_is_direct(mr, true)) {
2410 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002411 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002412 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002413 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002414 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002415
2416 if (unlikely(in_migration)) {
2417 if (!cpu_physical_memory_is_dirty(addr1)) {
2418 /* invalidate code */
2419 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2420 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002421 cpu_physical_memory_set_dirty_flags(
2422 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002423 }
2424 }
bellard8df1cd02005-01-28 22:37:22 +00002425 }
2426}
2427
2428/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002429static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002430 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002431{
bellard8df1cd02005-01-28 22:37:22 +00002432 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002433 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002434 hwaddr l = 4;
2435 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002436
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002437 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2438 true);
2439 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002440#if defined(TARGET_WORDS_BIGENDIAN)
2441 if (endian == DEVICE_LITTLE_ENDIAN) {
2442 val = bswap32(val);
2443 }
2444#else
2445 if (endian == DEVICE_BIG_ENDIAN) {
2446 val = bswap32(val);
2447 }
2448#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002449 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002450 } else {
bellard8df1cd02005-01-28 22:37:22 +00002451 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002452 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002453 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002454 switch (endian) {
2455 case DEVICE_LITTLE_ENDIAN:
2456 stl_le_p(ptr, val);
2457 break;
2458 case DEVICE_BIG_ENDIAN:
2459 stl_be_p(ptr, val);
2460 break;
2461 default:
2462 stl_p(ptr, val);
2463 break;
2464 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002465 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002466 }
2467}
2468
Avi Kivitya8170e52012-10-23 12:30:10 +02002469void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002470{
2471 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2472}
2473
Avi Kivitya8170e52012-10-23 12:30:10 +02002474void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002475{
2476 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2477}
2478
Avi Kivitya8170e52012-10-23 12:30:10 +02002479void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002480{
2481 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2482}
2483
bellardaab33092005-10-30 20:48:42 +00002484/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002485void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002486{
2487 uint8_t v = val;
2488 cpu_physical_memory_write(addr, &v, 1);
2489}
2490
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002491/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002492static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002493 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002494{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002495 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002496 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002497 hwaddr l = 2;
2498 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002500 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2501 true);
2502 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002503#if defined(TARGET_WORDS_BIGENDIAN)
2504 if (endian == DEVICE_LITTLE_ENDIAN) {
2505 val = bswap16(val);
2506 }
2507#else
2508 if (endian == DEVICE_BIG_ENDIAN) {
2509 val = bswap16(val);
2510 }
2511#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002512 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002513 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002514 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002515 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002516 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002517 switch (endian) {
2518 case DEVICE_LITTLE_ENDIAN:
2519 stw_le_p(ptr, val);
2520 break;
2521 case DEVICE_BIG_ENDIAN:
2522 stw_be_p(ptr, val);
2523 break;
2524 default:
2525 stw_p(ptr, val);
2526 break;
2527 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002528 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002529 }
bellardaab33092005-10-30 20:48:42 +00002530}
2531
Avi Kivitya8170e52012-10-23 12:30:10 +02002532void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002533{
2534 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2535}
2536
Avi Kivitya8170e52012-10-23 12:30:10 +02002537void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538{
2539 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2540}
2541
Avi Kivitya8170e52012-10-23 12:30:10 +02002542void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002543{
2544 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2545}
2546
bellardaab33092005-10-30 20:48:42 +00002547/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002548void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002549{
2550 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002551 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002552}
2553
Avi Kivitya8170e52012-10-23 12:30:10 +02002554void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002555{
2556 val = cpu_to_le64(val);
2557 cpu_physical_memory_write(addr, &val, 8);
2558}
2559
Avi Kivitya8170e52012-10-23 12:30:10 +02002560void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002561{
2562 val = cpu_to_be64(val);
2563 cpu_physical_memory_write(addr, &val, 8);
2564}
2565
aliguori5e2972f2009-03-28 17:51:36 +00002566/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002567int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002568 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002569{
2570 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002571 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002572 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002573
2574 while (len > 0) {
2575 page = addr & TARGET_PAGE_MASK;
2576 phys_addr = cpu_get_phys_page_debug(env, page);
2577 /* if no physical page mapped, return an error */
2578 if (phys_addr == -1)
2579 return -1;
2580 l = (page + TARGET_PAGE_SIZE) - addr;
2581 if (l > len)
2582 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002583 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002584 if (is_write)
2585 cpu_physical_memory_write_rom(phys_addr, buf, l);
2586 else
aliguori5e2972f2009-03-28 17:51:36 +00002587 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002588 len -= l;
2589 buf += l;
2590 addr += l;
2591 }
2592 return 0;
2593}
Paul Brooka68fe892010-03-01 00:08:59 +00002594#endif
bellard13eb76e2004-01-24 15:23:36 +00002595
Blue Swirl8e4a4242013-01-06 18:30:17 +00002596#if !defined(CONFIG_USER_ONLY)
2597
2598/*
2599 * A helper function for the _utterly broken_ virtio device model to find out if
2600 * it's running on a big endian machine. Don't do this at home kids!
2601 */
2602bool virtio_is_big_endian(void);
2603bool virtio_is_big_endian(void)
2604{
2605#if defined(TARGET_WORDS_BIGENDIAN)
2606 return true;
2607#else
2608 return false;
2609#endif
2610}
2611
2612#endif
2613
Wen Congyang76f35532012-05-07 12:04:18 +08002614#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002615bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002616{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002617 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002618 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002619
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002620 mr = address_space_translate(&address_space_memory,
2621 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002622
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002623 return !(memory_region_is_ram(mr) ||
2624 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002625}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002626
2627void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2628{
2629 RAMBlock *block;
2630
2631 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2632 func(block->host, block->offset, block->length, opaque);
2633 }
2634}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002635#endif