bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 1 | /* |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 2 | * Virtual page mapping |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 18 | */ |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 19 | #include "config.h" |
bellard | d5a8f07 | 2004-09-29 21:15:28 +0000 | [diff] [blame] | 20 | #ifdef _WIN32 |
| 21 | #include <windows.h> |
| 22 | #else |
bellard | a98d49b | 2004-11-14 16:22:05 +0000 | [diff] [blame] | 23 | #include <sys/types.h> |
bellard | d5a8f07 | 2004-09-29 21:15:28 +0000 | [diff] [blame] | 24 | #include <sys/mman.h> |
| 25 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 26 | |
Stefan Weil | 055403b | 2010-10-22 23:03:32 +0200 | [diff] [blame] | 27 | #include "qemu-common.h" |
bellard | 6180a18 | 2003-09-30 21:04:53 +0000 | [diff] [blame] | 28 | #include "cpu.h" |
bellard | b67d9a5 | 2008-05-23 09:57:34 +0000 | [diff] [blame] | 29 | #include "tcg.h" |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 30 | #include "hw/hw.h" |
Alex Williamson | cc9e98c | 2010-06-25 11:09:43 -0600 | [diff] [blame] | 31 | #include "hw/qdev.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 32 | #include "qemu/osdep.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 33 | #include "sysemu/kvm.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 34 | #include "hw/xen/xen.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 35 | #include "qemu/timer.h" |
| 36 | #include "qemu/config-file.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 37 | #include "exec/memory.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 38 | #include "sysemu/dma.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 39 | #include "exec/address-spaces.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 40 | #if defined(CONFIG_USER_ONLY) |
| 41 | #include <qemu.h> |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 42 | #else /* !CONFIG_USER_ONLY */ |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 43 | #include "sysemu/xen-mapcache.h" |
Stefano Stabellini | 6506e4f | 2011-05-19 18:35:44 +0100 | [diff] [blame] | 44 | #include "trace.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 45 | #endif |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 46 | #include "exec/cpu-all.h" |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 47 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 48 | #include "exec/cputlb.h" |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 49 | #include "translate-all.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 50 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 51 | #include "exec/memory-internal.h" |
Avi Kivity | 67d95c1 | 2011-12-15 15:25:22 +0200 | [diff] [blame] | 52 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 53 | //#define DEBUG_SUBPAGE |
ths | 1196be3 | 2007-03-17 15:17:58 +0000 | [diff] [blame] | 54 | |
pbrook | 99773bd | 2006-04-16 15:14:59 +0000 | [diff] [blame] | 55 | #if !defined(CONFIG_USER_ONLY) |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 56 | int phys_ram_fd; |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 57 | static int in_migration; |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 58 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 59 | RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) }; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 60 | |
| 61 | static MemoryRegion *system_memory; |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 62 | static MemoryRegion *system_io; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 63 | |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 64 | AddressSpace address_space_io; |
| 65 | AddressSpace address_space_memory; |
Avi Kivity | 2673a5d | 2012-10-02 18:49:28 +0200 | [diff] [blame] | 66 | |
Paolo Bonzini | 0844e00 | 2013-05-24 14:37:28 +0200 | [diff] [blame] | 67 | MemoryRegion io_mem_rom, io_mem_notdirty; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 68 | static MemoryRegion io_mem_unassigned; |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 69 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 70 | #endif |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 71 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 72 | CPUArchState *first_cpu; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 73 | /* current CPU in the current thread. It is only valid inside |
| 74 | cpu_exec() */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 75 | DEFINE_TLS(CPUArchState *,cpu_single_env); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 76 | /* 0 = Do not count executed instructions. |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 77 | 1 = Precise instruction counting. |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 78 | 2 = Adaptive rate instruction counting. */ |
Paolo Bonzini | 5708fc6 | 2012-11-26 15:36:40 +0100 | [diff] [blame] | 79 | int use_icount; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 80 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 81 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | 4346ae3 | 2012-02-10 17:00:01 +0200 | [diff] [blame] | 82 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 83 | typedef struct PhysPageEntry PhysPageEntry; |
| 84 | |
| 85 | struct PhysPageEntry { |
| 86 | uint16_t is_leaf : 1; |
| 87 | /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */ |
| 88 | uint16_t ptr : 15; |
| 89 | }; |
| 90 | |
| 91 | struct AddressSpaceDispatch { |
| 92 | /* This is a multi-level map on the physical address space. |
| 93 | * The bottom level has pointers to MemoryRegionSections. |
| 94 | */ |
| 95 | PhysPageEntry phys_map; |
| 96 | MemoryListener listener; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 97 | AddressSpace *as; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 98 | }; |
| 99 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 100 | #define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK) |
| 101 | typedef struct subpage_t { |
| 102 | MemoryRegion iomem; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 103 | AddressSpace *as; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 104 | hwaddr base; |
| 105 | uint16_t sub_section[TARGET_PAGE_SIZE]; |
| 106 | } subpage_t; |
| 107 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 108 | static MemoryRegionSection *phys_sections; |
| 109 | static unsigned phys_sections_nb, phys_sections_nb_alloc; |
| 110 | static uint16_t phys_section_unassigned; |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 111 | static uint16_t phys_section_notdirty; |
| 112 | static uint16_t phys_section_rom; |
| 113 | static uint16_t phys_section_watch; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 114 | |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 115 | /* Simple allocator for PhysPageEntry nodes */ |
| 116 | static PhysPageEntry (*phys_map_nodes)[L2_SIZE]; |
| 117 | static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc; |
| 118 | |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 119 | #define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 120 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 121 | static void io_mem_init(void); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 122 | static void memory_map_init(void); |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 123 | static void *qemu_safe_ram_ptr(ram_addr_t addr); |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 124 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 125 | static MemoryRegion io_mem_watch; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 126 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 127 | |
Paul Brook | 6d9a130 | 2010-02-28 23:55:53 +0000 | [diff] [blame] | 128 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 129 | |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 130 | static void phys_map_node_reserve(unsigned nodes) |
| 131 | { |
| 132 | if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) { |
| 133 | typedef PhysPageEntry Node[L2_SIZE]; |
| 134 | phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16); |
| 135 | phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc, |
| 136 | phys_map_nodes_nb + nodes); |
| 137 | phys_map_nodes = g_renew(Node, phys_map_nodes, |
| 138 | phys_map_nodes_nb_alloc); |
| 139 | } |
| 140 | } |
| 141 | |
| 142 | static uint16_t phys_map_node_alloc(void) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 143 | { |
| 144 | unsigned i; |
| 145 | uint16_t ret; |
| 146 | |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 147 | ret = phys_map_nodes_nb++; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 148 | assert(ret != PHYS_MAP_NODE_NIL); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 149 | assert(ret != phys_map_nodes_nb_alloc); |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 150 | for (i = 0; i < L2_SIZE; ++i) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 151 | phys_map_nodes[ret][i].is_leaf = 0; |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 152 | phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 153 | } |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 154 | return ret; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 155 | } |
| 156 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 157 | static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index, |
| 158 | hwaddr *nb, uint16_t leaf, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 159 | int level) |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 160 | { |
| 161 | PhysPageEntry *p; |
| 162 | int i; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 163 | hwaddr step = (hwaddr)1 << (level * L2_BITS); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 164 | |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 165 | if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 166 | lp->ptr = phys_map_node_alloc(); |
| 167 | p = phys_map_nodes[lp->ptr]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 168 | if (level == 0) { |
| 169 | for (i = 0; i < L2_SIZE; i++) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 170 | p[i].is_leaf = 1; |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 171 | p[i].ptr = phys_section_unassigned; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 172 | } |
| 173 | } |
| 174 | } else { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 175 | p = phys_map_nodes[lp->ptr]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 176 | } |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 177 | lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 178 | |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 179 | while (*nb && lp < &p[L2_SIZE]) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 180 | if ((*index & (step - 1)) == 0 && *nb >= step) { |
| 181 | lp->is_leaf = true; |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 182 | lp->ptr = leaf; |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 183 | *index += step; |
| 184 | *nb -= step; |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 185 | } else { |
| 186 | phys_page_set_level(lp, index, nb, leaf, level - 1); |
| 187 | } |
| 188 | ++lp; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 189 | } |
| 190 | } |
| 191 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 192 | static void phys_page_set(AddressSpaceDispatch *d, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 193 | hwaddr index, hwaddr nb, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 194 | uint16_t leaf) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 195 | { |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 196 | /* Wildly overreserve - it doesn't matter much. */ |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 197 | phys_map_node_reserve(3 * P_L2_LEVELS); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 198 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 199 | phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 200 | } |
| 201 | |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 202 | static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 203 | { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 204 | PhysPageEntry lp = d->phys_map; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 205 | PhysPageEntry *p; |
| 206 | int i; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 207 | |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 208 | for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 209 | if (lp.ptr == PHYS_MAP_NODE_NIL) { |
Paolo Bonzini | fd29893 | 2013-05-20 12:21:07 +0200 | [diff] [blame] | 210 | return &phys_sections[phys_section_unassigned]; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 211 | } |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 212 | p = phys_map_nodes[lp.ptr]; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 213 | lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)]; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 214 | } |
Paolo Bonzini | fd29893 | 2013-05-20 12:21:07 +0200 | [diff] [blame] | 215 | return &phys_sections[lp.ptr]; |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 216 | } |
| 217 | |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 218 | bool memory_region_is_unassigned(MemoryRegion *mr) |
| 219 | { |
Paolo Bonzini | 2a8e749 | 2013-05-24 14:34:08 +0200 | [diff] [blame] | 220 | return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 221 | && mr != &io_mem_watch; |
| 222 | } |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 223 | |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 224 | static MemoryRegionSection *address_space_lookup_region(AddressSpace *as, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 225 | hwaddr addr, |
| 226 | bool resolve_subpage) |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 227 | { |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 228 | MemoryRegionSection *section; |
| 229 | subpage_t *subpage; |
| 230 | |
| 231 | section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS); |
| 232 | if (resolve_subpage && section->mr->subpage) { |
| 233 | subpage = container_of(section->mr, subpage_t, iomem); |
| 234 | section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]]; |
| 235 | } |
| 236 | return section; |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 237 | } |
| 238 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 239 | static MemoryRegionSection * |
| 240 | address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat, |
| 241 | hwaddr *plen, bool resolve_subpage) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 242 | { |
| 243 | MemoryRegionSection *section; |
| 244 | Int128 diff; |
| 245 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 246 | section = address_space_lookup_region(as, addr, resolve_subpage); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 247 | /* Compute offset within MemoryRegionSection */ |
| 248 | addr -= section->offset_within_address_space; |
| 249 | |
| 250 | /* Compute offset within MemoryRegion */ |
| 251 | *xlat = addr + section->offset_within_region; |
| 252 | |
| 253 | diff = int128_sub(section->mr->size, int128_make64(addr)); |
Peter Maydell | 3752a03 | 2013-06-20 15:18:04 +0100 | [diff] [blame] | 254 | *plen = int128_get64(int128_min(diff, int128_make64(*plen))); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 255 | return section; |
| 256 | } |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 257 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 258 | MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr, |
| 259 | hwaddr *xlat, hwaddr *plen, |
| 260 | bool is_write) |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 261 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 262 | IOMMUTLBEntry iotlb; |
| 263 | MemoryRegionSection *section; |
| 264 | MemoryRegion *mr; |
| 265 | hwaddr len = *plen; |
| 266 | |
| 267 | for (;;) { |
| 268 | section = address_space_translate_internal(as, addr, &addr, plen, true); |
| 269 | mr = section->mr; |
| 270 | |
| 271 | if (!mr->iommu_ops) { |
| 272 | break; |
| 273 | } |
| 274 | |
| 275 | iotlb = mr->iommu_ops->translate(mr, addr); |
| 276 | addr = ((iotlb.translated_addr & ~iotlb.addr_mask) |
| 277 | | (addr & iotlb.addr_mask)); |
| 278 | len = MIN(len, (addr | iotlb.addr_mask) - addr + 1); |
| 279 | if (!(iotlb.perm & (1 << is_write))) { |
| 280 | mr = &io_mem_unassigned; |
| 281 | break; |
| 282 | } |
| 283 | |
| 284 | as = iotlb.target_as; |
| 285 | } |
| 286 | |
| 287 | *plen = len; |
| 288 | *xlat = addr; |
| 289 | return mr; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 290 | } |
| 291 | |
| 292 | MemoryRegionSection * |
| 293 | address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat, |
| 294 | hwaddr *plen) |
| 295 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 296 | MemoryRegionSection *section; |
| 297 | section = address_space_translate_internal(as, addr, xlat, plen, false); |
| 298 | |
| 299 | assert(!section->mr->iommu_ops); |
| 300 | return section; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 301 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 302 | #endif |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 303 | |
Jan Kiszka | d5ab971 | 2011-08-02 16:10:21 +0200 | [diff] [blame] | 304 | void cpu_exec_init_all(void) |
| 305 | { |
| 306 | #if !defined(CONFIG_USER_ONLY) |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 307 | qemu_mutex_init(&ram_list.mutex); |
Jan Kiszka | d5ab971 | 2011-08-02 16:10:21 +0200 | [diff] [blame] | 308 | memory_map_init(); |
| 309 | io_mem_init(); |
| 310 | #endif |
| 311 | } |
| 312 | |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 313 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 314 | |
Juan Quintela | e59fb37 | 2009-09-29 22:48:21 +0200 | [diff] [blame] | 315 | static int cpu_common_post_load(void *opaque, int version_id) |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 316 | { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 317 | CPUState *cpu = opaque; |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 318 | |
aurel32 | 3098dba | 2009-03-07 21:28:24 +0000 | [diff] [blame] | 319 | /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the |
| 320 | version_id is increased. */ |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 321 | cpu->interrupt_request &= ~0x01; |
| 322 | tlb_flush(cpu->env_ptr, 1); |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 323 | |
| 324 | return 0; |
| 325 | } |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 326 | |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 327 | const VMStateDescription vmstate_cpu_common = { |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 328 | .name = "cpu_common", |
| 329 | .version_id = 1, |
| 330 | .minimum_version_id = 1, |
| 331 | .minimum_version_id_old = 1, |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 332 | .post_load = cpu_common_post_load, |
| 333 | .fields = (VMStateField []) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 334 | VMSTATE_UINT32(halted, CPUState), |
| 335 | VMSTATE_UINT32(interrupt_request, CPUState), |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 336 | VMSTATE_END_OF_LIST() |
| 337 | } |
| 338 | }; |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 339 | |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 340 | #endif |
| 341 | |
Andreas Färber | 38d8f5c | 2012-12-17 19:47:15 +0100 | [diff] [blame] | 342 | CPUState *qemu_get_cpu(int index) |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 343 | { |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 344 | CPUArchState *env = first_cpu; |
Andreas Färber | 38d8f5c | 2012-12-17 19:47:15 +0100 | [diff] [blame] | 345 | CPUState *cpu = NULL; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 346 | |
| 347 | while (env) { |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 348 | cpu = ENV_GET_CPU(env); |
| 349 | if (cpu->cpu_index == index) { |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 350 | break; |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 351 | } |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 352 | env = env->next_cpu; |
| 353 | } |
| 354 | |
Igor Mammedov | d76fdda | 2013-03-07 19:12:43 +0100 | [diff] [blame] | 355 | return env ? cpu : NULL; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 356 | } |
| 357 | |
Michael S. Tsirkin | d6b9e0d | 2013-04-24 22:58:04 +0200 | [diff] [blame] | 358 | void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data) |
| 359 | { |
| 360 | CPUArchState *env = first_cpu; |
| 361 | |
| 362 | while (env) { |
| 363 | func(ENV_GET_CPU(env), data); |
| 364 | env = env->next_cpu; |
| 365 | } |
| 366 | } |
| 367 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 368 | void cpu_exec_init(CPUArchState *env) |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 369 | { |
Andreas Färber | 9f09e18 | 2012-05-03 06:59:07 +0200 | [diff] [blame] | 370 | CPUState *cpu = ENV_GET_CPU(env); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 371 | CPUClass *cc = CPU_GET_CLASS(cpu); |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 372 | CPUArchState **penv; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 373 | int cpu_index; |
| 374 | |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 375 | #if defined(CONFIG_USER_ONLY) |
| 376 | cpu_list_lock(); |
| 377 | #endif |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 378 | env->next_cpu = NULL; |
| 379 | penv = &first_cpu; |
| 380 | cpu_index = 0; |
| 381 | while (*penv != NULL) { |
Nathan Froyd | 1e9fa73 | 2009-06-03 11:33:08 -0700 | [diff] [blame] | 382 | penv = &(*penv)->next_cpu; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 383 | cpu_index++; |
| 384 | } |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 385 | cpu->cpu_index = cpu_index; |
Andreas Färber | 1b1ed8d | 2012-12-17 04:22:03 +0100 | [diff] [blame] | 386 | cpu->numa_node = 0; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 387 | QTAILQ_INIT(&env->breakpoints); |
| 388 | QTAILQ_INIT(&env->watchpoints); |
Jan Kiszka | dc7a09c | 2011-03-15 12:26:31 +0100 | [diff] [blame] | 389 | #ifndef CONFIG_USER_ONLY |
Andreas Färber | 9f09e18 | 2012-05-03 06:59:07 +0200 | [diff] [blame] | 390 | cpu->thread_id = qemu_get_thread_id(); |
Jan Kiszka | dc7a09c | 2011-03-15 12:26:31 +0100 | [diff] [blame] | 391 | #endif |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 392 | *penv = env; |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 393 | #if defined(CONFIG_USER_ONLY) |
| 394 | cpu_list_unlock(); |
| 395 | #endif |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 396 | vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu); |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 397 | #if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY) |
Alex Williamson | 0be71e3 | 2010-06-25 11:09:07 -0600 | [diff] [blame] | 398 | register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION, |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 399 | cpu_save, cpu_load, env); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 400 | assert(cc->vmsd == NULL); |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 401 | #endif |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 402 | if (cc->vmsd != NULL) { |
| 403 | vmstate_register(NULL, cpu_index, cc->vmsd, cpu); |
| 404 | } |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 405 | } |
| 406 | |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 407 | #if defined(TARGET_HAS_ICE) |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 408 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 409 | static void breakpoint_invalidate(CPUArchState *env, target_ulong pc) |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 410 | { |
| 411 | tb_invalidate_phys_page_range(pc, pc + 1, 0); |
| 412 | } |
| 413 | #else |
Max Filippov | 1e7855a | 2012-04-10 02:48:17 +0400 | [diff] [blame] | 414 | static void breakpoint_invalidate(CPUArchState *env, target_ulong pc) |
| 415 | { |
Max Filippov | 9d70c4b | 2012-05-27 20:21:08 +0400 | [diff] [blame] | 416 | tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) | |
| 417 | (pc & ~TARGET_PAGE_MASK)); |
Max Filippov | 1e7855a | 2012-04-10 02:48:17 +0400 | [diff] [blame] | 418 | } |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 419 | #endif |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 420 | #endif /* TARGET_HAS_ICE */ |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 421 | |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 422 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 423 | void cpu_watchpoint_remove_all(CPUArchState *env, int mask) |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 424 | |
| 425 | { |
| 426 | } |
| 427 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 428 | int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len, |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 429 | int flags, CPUWatchpoint **watchpoint) |
| 430 | { |
| 431 | return -ENOSYS; |
| 432 | } |
| 433 | #else |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 434 | /* Add a watchpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 435 | int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 436 | int flags, CPUWatchpoint **watchpoint) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 437 | { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 438 | target_ulong len_mask = ~(len - 1); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 439 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 440 | |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 441 | /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */ |
Max Filippov | 0dc2382 | 2012-01-29 03:15:23 +0400 | [diff] [blame] | 442 | if ((len & (len - 1)) || (addr & ~len_mask) || |
| 443 | len == 0 || len > TARGET_PAGE_SIZE) { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 444 | fprintf(stderr, "qemu: tried to set invalid watchpoint at " |
| 445 | TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len); |
| 446 | return -EINVAL; |
| 447 | } |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 448 | wp = g_malloc(sizeof(*wp)); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 449 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 450 | wp->vaddr = addr; |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 451 | wp->len_mask = len_mask; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 452 | wp->flags = flags; |
| 453 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 454 | /* keep all GDB-injected watchpoints in front */ |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 455 | if (flags & BP_GDB) |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 456 | QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 457 | else |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 458 | QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 459 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 460 | tlb_flush_page(env, addr); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 461 | |
| 462 | if (watchpoint) |
| 463 | *watchpoint = wp; |
| 464 | return 0; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 465 | } |
| 466 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 467 | /* Remove a specific watchpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 468 | int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 469 | int flags) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 470 | { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 471 | target_ulong len_mask = ~(len - 1); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 472 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 473 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 474 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 475 | if (addr == wp->vaddr && len_mask == wp->len_mask |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 476 | && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 477 | cpu_watchpoint_remove_by_ref(env, wp); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 478 | return 0; |
| 479 | } |
| 480 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 481 | return -ENOENT; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 482 | } |
| 483 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 484 | /* Remove a specific watchpoint by reference. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 485 | void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 486 | { |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 487 | QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 488 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 489 | tlb_flush_page(env, watchpoint->vaddr); |
| 490 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 491 | g_free(watchpoint); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 492 | } |
| 493 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 494 | /* Remove all matching watchpoints. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 495 | void cpu_watchpoint_remove_all(CPUArchState *env, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 496 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 497 | CPUWatchpoint *wp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 498 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 499 | QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 500 | if (wp->flags & mask) |
| 501 | cpu_watchpoint_remove_by_ref(env, wp); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 502 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 503 | } |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 504 | #endif |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 505 | |
| 506 | /* Add a breakpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 507 | int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 508 | CPUBreakpoint **breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 509 | { |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 510 | #if defined(TARGET_HAS_ICE) |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 511 | CPUBreakpoint *bp; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 512 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 513 | bp = g_malloc(sizeof(*bp)); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 514 | |
| 515 | bp->pc = pc; |
| 516 | bp->flags = flags; |
| 517 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 518 | /* keep all GDB-injected breakpoints in front */ |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 519 | if (flags & BP_GDB) |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 520 | QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 521 | else |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 522 | QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 523 | |
| 524 | breakpoint_invalidate(env, pc); |
| 525 | |
| 526 | if (breakpoint) |
| 527 | *breakpoint = bp; |
| 528 | return 0; |
| 529 | #else |
| 530 | return -ENOSYS; |
| 531 | #endif |
| 532 | } |
| 533 | |
| 534 | /* Remove a specific breakpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 535 | int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 536 | { |
| 537 | #if defined(TARGET_HAS_ICE) |
| 538 | CPUBreakpoint *bp; |
| 539 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 540 | QTAILQ_FOREACH(bp, &env->breakpoints, entry) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 541 | if (bp->pc == pc && bp->flags == flags) { |
| 542 | cpu_breakpoint_remove_by_ref(env, bp); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 543 | return 0; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 544 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 545 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 546 | return -ENOENT; |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 547 | #else |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 548 | return -ENOSYS; |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 549 | #endif |
| 550 | } |
| 551 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 552 | /* Remove a specific breakpoint by reference. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 553 | void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 554 | { |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 555 | #if defined(TARGET_HAS_ICE) |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 556 | QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry); |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 557 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 558 | breakpoint_invalidate(env, breakpoint->pc); |
| 559 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 560 | g_free(breakpoint); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 561 | #endif |
| 562 | } |
| 563 | |
| 564 | /* Remove all matching breakpoints. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 565 | void cpu_breakpoint_remove_all(CPUArchState *env, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 566 | { |
| 567 | #if defined(TARGET_HAS_ICE) |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 568 | CPUBreakpoint *bp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 569 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 570 | QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 571 | if (bp->flags & mask) |
| 572 | cpu_breakpoint_remove_by_ref(env, bp); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 573 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 574 | #endif |
| 575 | } |
| 576 | |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 577 | /* enable or disable single step mode. EXCP_DEBUG is returned by the |
| 578 | CPU loop after each instruction */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 579 | void cpu_single_step(CPUArchState *env, int enabled) |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 580 | { |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 581 | #if defined(TARGET_HAS_ICE) |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 582 | if (env->singlestep_enabled != enabled) { |
| 583 | env->singlestep_enabled = enabled; |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 584 | if (kvm_enabled()) |
| 585 | kvm_update_guest_debug(env, 0); |
| 586 | else { |
Stuart Brady | ccbb4d4 | 2009-05-03 12:15:06 +0100 | [diff] [blame] | 587 | /* must flush all the translated code to avoid inconsistencies */ |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 588 | /* XXX: only flush what is necessary */ |
| 589 | tb_flush(env); |
| 590 | } |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 591 | } |
| 592 | #endif |
| 593 | } |
| 594 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 595 | void cpu_abort(CPUArchState *env, const char *fmt, ...) |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 596 | { |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 597 | CPUState *cpu = ENV_GET_CPU(env); |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 598 | va_list ap; |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 599 | va_list ap2; |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 600 | |
| 601 | va_start(ap, fmt); |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 602 | va_copy(ap2, ap); |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 603 | fprintf(stderr, "qemu: fatal: "); |
| 604 | vfprintf(stderr, fmt, ap); |
| 605 | fprintf(stderr, "\n"); |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 606 | cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 607 | if (qemu_log_enabled()) { |
| 608 | qemu_log("qemu: fatal: "); |
| 609 | qemu_log_vprintf(fmt, ap2); |
| 610 | qemu_log("\n"); |
Peter Maydell | 6fd2a02 | 2012-10-05 15:04:43 +0100 | [diff] [blame] | 611 | log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 31b1a7b | 2009-01-15 22:35:09 +0000 | [diff] [blame] | 612 | qemu_log_flush(); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 613 | qemu_log_close(); |
balrog | 924edca | 2007-06-10 14:07:13 +0000 | [diff] [blame] | 614 | } |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 615 | va_end(ap2); |
j_mayer | f937329 | 2007-09-29 12:18:20 +0000 | [diff] [blame] | 616 | va_end(ap); |
Riku Voipio | fd052bf | 2010-01-25 14:30:49 +0200 | [diff] [blame] | 617 | #if defined(CONFIG_USER_ONLY) |
| 618 | { |
| 619 | struct sigaction act; |
| 620 | sigfillset(&act.sa_mask); |
| 621 | act.sa_handler = SIG_DFL; |
| 622 | sigaction(SIGABRT, &act, NULL); |
| 623 | } |
| 624 | #endif |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 625 | abort(); |
| 626 | } |
| 627 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 628 | CPUArchState *cpu_copy(CPUArchState *env) |
ths | c5be9f0 | 2007-02-28 20:20:53 +0000 | [diff] [blame] | 629 | { |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 630 | CPUArchState *new_env = cpu_init(env->cpu_model_str); |
| 631 | CPUArchState *next_cpu = new_env->next_cpu; |
aliguori | 5a38f08 | 2009-01-15 20:16:51 +0000 | [diff] [blame] | 632 | #if defined(TARGET_HAS_ICE) |
| 633 | CPUBreakpoint *bp; |
| 634 | CPUWatchpoint *wp; |
| 635 | #endif |
| 636 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 637 | memcpy(new_env, env, sizeof(CPUArchState)); |
aliguori | 5a38f08 | 2009-01-15 20:16:51 +0000 | [diff] [blame] | 638 | |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 639 | /* Preserve chaining. */ |
ths | c5be9f0 | 2007-02-28 20:20:53 +0000 | [diff] [blame] | 640 | new_env->next_cpu = next_cpu; |
aliguori | 5a38f08 | 2009-01-15 20:16:51 +0000 | [diff] [blame] | 641 | |
| 642 | /* Clone all break/watchpoints. |
| 643 | Note: Once we support ptrace with hw-debug register access, make sure |
| 644 | BP_CPU break/watchpoints are handled correctly on clone. */ |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 645 | QTAILQ_INIT(&env->breakpoints); |
| 646 | QTAILQ_INIT(&env->watchpoints); |
aliguori | 5a38f08 | 2009-01-15 20:16:51 +0000 | [diff] [blame] | 647 | #if defined(TARGET_HAS_ICE) |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 648 | QTAILQ_FOREACH(bp, &env->breakpoints, entry) { |
aliguori | 5a38f08 | 2009-01-15 20:16:51 +0000 | [diff] [blame] | 649 | cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL); |
| 650 | } |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 651 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
aliguori | 5a38f08 | 2009-01-15 20:16:51 +0000 | [diff] [blame] | 652 | cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1, |
| 653 | wp->flags, NULL); |
| 654 | } |
| 655 | #endif |
| 656 | |
ths | c5be9f0 | 2007-02-28 20:20:53 +0000 | [diff] [blame] | 657 | return new_env; |
| 658 | } |
| 659 | |
bellard | 0124311 | 2004-01-04 15:48:17 +0000 | [diff] [blame] | 660 | #if !defined(CONFIG_USER_ONLY) |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 661 | static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end, |
| 662 | uintptr_t length) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 663 | { |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 664 | uintptr_t start1; |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 665 | |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 666 | /* we modify the TLB cache so that the dirty bit will be set again |
| 667 | when accessing the range */ |
Stefan Weil | 8efe0ca | 2012-04-12 15:42:19 +0200 | [diff] [blame] | 668 | start1 = (uintptr_t)qemu_safe_ram_ptr(start); |
Stefan Weil | a57d23e | 2011-04-30 22:49:26 +0200 | [diff] [blame] | 669 | /* Check that we don't span multiple blocks - this breaks the |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 670 | address comparisons below. */ |
Stefan Weil | 8efe0ca | 2012-04-12 15:42:19 +0200 | [diff] [blame] | 671 | if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1 |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 672 | != (end - 1) - start) { |
| 673 | abort(); |
| 674 | } |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 675 | cpu_tlb_reset_dirty_all(start1, length); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 676 | |
| 677 | } |
| 678 | |
| 679 | /* Note: start and end must be within the same ram block. */ |
| 680 | void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end, |
| 681 | int dirty_flags) |
| 682 | { |
| 683 | uintptr_t length; |
| 684 | |
| 685 | start &= TARGET_PAGE_MASK; |
| 686 | end = TARGET_PAGE_ALIGN(end); |
| 687 | |
| 688 | length = end - start; |
| 689 | if (length == 0) |
| 690 | return; |
| 691 | cpu_physical_memory_mask_dirty_range(start, length, dirty_flags); |
| 692 | |
| 693 | if (tcg_enabled()) { |
| 694 | tlb_reset_dirty_range_all(start, end, length); |
| 695 | } |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 696 | } |
| 697 | |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 698 | static int cpu_physical_memory_set_dirty_tracking(int enable) |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 699 | { |
Michael S. Tsirkin | f6f3fbc | 2010-01-27 22:06:57 +0200 | [diff] [blame] | 700 | int ret = 0; |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 701 | in_migration = enable; |
Michael S. Tsirkin | f6f3fbc | 2010-01-27 22:06:57 +0200 | [diff] [blame] | 702 | return ret; |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 703 | } |
| 704 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 705 | hwaddr memory_region_section_get_iotlb(CPUArchState *env, |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 706 | MemoryRegionSection *section, |
| 707 | target_ulong vaddr, |
| 708 | hwaddr paddr, hwaddr xlat, |
| 709 | int prot, |
| 710 | target_ulong *address) |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 711 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 712 | hwaddr iotlb; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 713 | CPUWatchpoint *wp; |
| 714 | |
Blue Swirl | cc5bea6 | 2012-04-14 14:56:48 +0000 | [diff] [blame] | 715 | if (memory_region_is_ram(section->mr)) { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 716 | /* Normal RAM. */ |
| 717 | iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 718 | + xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 719 | if (!section->readonly) { |
| 720 | iotlb |= phys_section_notdirty; |
| 721 | } else { |
| 722 | iotlb |= phys_section_rom; |
| 723 | } |
| 724 | } else { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 725 | iotlb = section - phys_sections; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 726 | iotlb += xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 727 | } |
| 728 | |
| 729 | /* Make accesses to pages with watchpoints go via the |
| 730 | watchpoint trap routines. */ |
| 731 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
| 732 | if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) { |
| 733 | /* Avoid trapping reads of pages with a write breakpoint. */ |
| 734 | if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) { |
| 735 | iotlb = phys_section_watch + paddr; |
| 736 | *address |= TLB_MMIO; |
| 737 | break; |
| 738 | } |
| 739 | } |
| 740 | } |
| 741 | |
| 742 | return iotlb; |
| 743 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 744 | #endif /* defined(CONFIG_USER_ONLY) */ |
| 745 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 746 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 747 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 748 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 749 | uint16_t section); |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 750 | static subpage_t *subpage_init(AddressSpace *as, hwaddr base); |
Avi Kivity | 54688b1 | 2012-02-09 17:34:32 +0200 | [diff] [blame] | 751 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 752 | static uint16_t phys_section_add(MemoryRegionSection *section) |
| 753 | { |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 754 | /* The physical section number is ORed with a page-aligned |
| 755 | * pointer to produce the iotlb entries. Thus it should |
| 756 | * never overflow into the page-aligned value. |
| 757 | */ |
| 758 | assert(phys_sections_nb < TARGET_PAGE_SIZE); |
| 759 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 760 | if (phys_sections_nb == phys_sections_nb_alloc) { |
| 761 | phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16); |
| 762 | phys_sections = g_renew(MemoryRegionSection, phys_sections, |
| 763 | phys_sections_nb_alloc); |
| 764 | } |
| 765 | phys_sections[phys_sections_nb] = *section; |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame^] | 766 | memory_region_ref(section->mr); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 767 | return phys_sections_nb++; |
| 768 | } |
| 769 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 770 | static void phys_section_destroy(MemoryRegion *mr) |
| 771 | { |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame^] | 772 | memory_region_unref(mr); |
| 773 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 774 | if (mr->subpage) { |
| 775 | subpage_t *subpage = container_of(mr, subpage_t, iomem); |
| 776 | memory_region_destroy(&subpage->iomem); |
| 777 | g_free(subpage); |
| 778 | } |
| 779 | } |
| 780 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 781 | static void phys_sections_clear(void) |
| 782 | { |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 783 | while (phys_sections_nb > 0) { |
| 784 | MemoryRegionSection *section = &phys_sections[--phys_sections_nb]; |
| 785 | phys_section_destroy(section->mr); |
| 786 | } |
Paolo Bonzini | b7e9516 | 2013-05-29 12:07:03 +0200 | [diff] [blame] | 787 | phys_map_nodes_nb = 0; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 788 | } |
| 789 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 790 | static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 791 | { |
| 792 | subpage_t *subpage; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 793 | hwaddr base = section->offset_within_address_space |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 794 | & TARGET_PAGE_MASK; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 795 | MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 796 | MemoryRegionSection subsection = { |
| 797 | .offset_within_address_space = base, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 798 | .size = int128_make64(TARGET_PAGE_SIZE), |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 799 | }; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 800 | hwaddr start, end; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 801 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 802 | assert(existing->mr->subpage || existing->mr == &io_mem_unassigned); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 803 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 804 | if (!(existing->mr->subpage)) { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 805 | subpage = subpage_init(d->as, base); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 806 | subsection.mr = &subpage->iomem; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 807 | phys_page_set(d, base >> TARGET_PAGE_BITS, 1, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 808 | phys_section_add(&subsection)); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 809 | } else { |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 810 | subpage = container_of(existing->mr, subpage_t, iomem); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 811 | } |
| 812 | start = section->offset_within_address_space & ~TARGET_PAGE_MASK; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 813 | end = start + int128_get64(section->size) - 1; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 814 | subpage_register(subpage, start, end, phys_section_add(section)); |
| 815 | } |
| 816 | |
| 817 | |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 818 | static void register_multipage(AddressSpaceDispatch *d, |
| 819 | MemoryRegionSection *section) |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 820 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 821 | hwaddr start_addr = section->offset_within_address_space; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 822 | uint16_t section_index = phys_section_add(section); |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 823 | uint64_t num_pages = int128_get64(int128_rshift(section->size, |
| 824 | TARGET_PAGE_BITS)); |
Avi Kivity | dd81124 | 2012-01-02 12:17:03 +0200 | [diff] [blame] | 825 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 826 | assert(num_pages); |
| 827 | phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 828 | } |
| 829 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 830 | static void mem_add(MemoryListener *listener, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 831 | { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 832 | AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener); |
Paolo Bonzini | 99b9cc0 | 2013-05-27 13:18:01 +0200 | [diff] [blame] | 833 | MemoryRegionSection now = *section, remain = *section; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 834 | Int128 page_size = int128_make64(TARGET_PAGE_SIZE); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 835 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 836 | if (now.offset_within_address_space & ~TARGET_PAGE_MASK) { |
| 837 | uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space) |
| 838 | - now.offset_within_address_space; |
| 839 | |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 840 | now.size = int128_min(int128_make64(left), now.size); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 841 | register_subpage(d, &now); |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 842 | } else { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 843 | now.size = int128_zero(); |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 844 | } |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 845 | while (int128_ne(remain.size, now.size)) { |
| 846 | remain.size = int128_sub(remain.size, now.size); |
| 847 | remain.offset_within_address_space += int128_get64(now.size); |
| 848 | remain.offset_within_region += int128_get64(now.size); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 849 | now = remain; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 850 | if (int128_lt(remain.size, page_size)) { |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 851 | register_subpage(d, &now); |
| 852 | } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 853 | now.size = page_size; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 854 | register_subpage(d, &now); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 855 | } else { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 856 | now.size = int128_and(now.size, int128_neg(page_size)); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 857 | register_multipage(d, &now); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 858 | } |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 859 | } |
| 860 | } |
| 861 | |
Sheng Yang | 62a2744 | 2010-01-26 19:21:16 +0800 | [diff] [blame] | 862 | void qemu_flush_coalesced_mmio_buffer(void) |
| 863 | { |
| 864 | if (kvm_enabled()) |
| 865 | kvm_flush_coalesced_mmio_buffer(); |
| 866 | } |
| 867 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 868 | void qemu_mutex_lock_ramlist(void) |
| 869 | { |
| 870 | qemu_mutex_lock(&ram_list.mutex); |
| 871 | } |
| 872 | |
| 873 | void qemu_mutex_unlock_ramlist(void) |
| 874 | { |
| 875 | qemu_mutex_unlock(&ram_list.mutex); |
| 876 | } |
| 877 | |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 878 | #if defined(__linux__) && !defined(TARGET_S390X) |
| 879 | |
| 880 | #include <sys/vfs.h> |
| 881 | |
| 882 | #define HUGETLBFS_MAGIC 0x958458f6 |
| 883 | |
| 884 | static long gethugepagesize(const char *path) |
| 885 | { |
| 886 | struct statfs fs; |
| 887 | int ret; |
| 888 | |
| 889 | do { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 890 | ret = statfs(path, &fs); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 891 | } while (ret != 0 && errno == EINTR); |
| 892 | |
| 893 | if (ret != 0) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 894 | perror(path); |
| 895 | return 0; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 896 | } |
| 897 | |
| 898 | if (fs.f_type != HUGETLBFS_MAGIC) |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 899 | fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 900 | |
| 901 | return fs.f_bsize; |
| 902 | } |
| 903 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 904 | static void *file_ram_alloc(RAMBlock *block, |
| 905 | ram_addr_t memory, |
| 906 | const char *path) |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 907 | { |
| 908 | char *filename; |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 909 | char *sanitized_name; |
| 910 | char *c; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 911 | void *area; |
| 912 | int fd; |
| 913 | #ifdef MAP_POPULATE |
| 914 | int flags; |
| 915 | #endif |
| 916 | unsigned long hpagesize; |
| 917 | |
| 918 | hpagesize = gethugepagesize(path); |
| 919 | if (!hpagesize) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 920 | return NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 921 | } |
| 922 | |
| 923 | if (memory < hpagesize) { |
| 924 | return NULL; |
| 925 | } |
| 926 | |
| 927 | if (kvm_enabled() && !kvm_has_sync_mmu()) { |
| 928 | fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n"); |
| 929 | return NULL; |
| 930 | } |
| 931 | |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 932 | /* Make name safe to use with mkstemp by replacing '/' with '_'. */ |
| 933 | sanitized_name = g_strdup(block->mr->name); |
| 934 | for (c = sanitized_name; *c != '\0'; c++) { |
| 935 | if (*c == '/') |
| 936 | *c = '_'; |
| 937 | } |
| 938 | |
| 939 | filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path, |
| 940 | sanitized_name); |
| 941 | g_free(sanitized_name); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 942 | |
| 943 | fd = mkstemp(filename); |
| 944 | if (fd < 0) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 945 | perror("unable to create backing store for hugepages"); |
Stefan Weil | e4ada48 | 2013-01-16 18:37:23 +0100 | [diff] [blame] | 946 | g_free(filename); |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 947 | return NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 948 | } |
| 949 | unlink(filename); |
Stefan Weil | e4ada48 | 2013-01-16 18:37:23 +0100 | [diff] [blame] | 950 | g_free(filename); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 951 | |
| 952 | memory = (memory+hpagesize-1) & ~(hpagesize-1); |
| 953 | |
| 954 | /* |
| 955 | * ftruncate is not supported by hugetlbfs in older |
| 956 | * hosts, so don't bother bailing out on errors. |
| 957 | * If anything goes wrong with it under other filesystems, |
| 958 | * mmap will fail. |
| 959 | */ |
| 960 | if (ftruncate(fd, memory)) |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 961 | perror("ftruncate"); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 962 | |
| 963 | #ifdef MAP_POPULATE |
| 964 | /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case |
| 965 | * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED |
| 966 | * to sidestep this quirk. |
| 967 | */ |
| 968 | flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE; |
| 969 | area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0); |
| 970 | #else |
| 971 | area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0); |
| 972 | #endif |
| 973 | if (area == MAP_FAILED) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 974 | perror("file_ram_alloc: can't mmap RAM pages"); |
| 975 | close(fd); |
| 976 | return (NULL); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 977 | } |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 978 | block->fd = fd; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 979 | return area; |
| 980 | } |
| 981 | #endif |
| 982 | |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 983 | static ram_addr_t find_ram_offset(ram_addr_t size) |
| 984 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 985 | RAMBlock *block, *next_block; |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 986 | ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 987 | |
Stefan Hajnoczi | 49cd9ac | 2013-03-11 10:20:21 +0100 | [diff] [blame] | 988 | assert(size != 0); /* it would hand out same offset multiple times */ |
| 989 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 990 | if (QTAILQ_EMPTY(&ram_list.blocks)) |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 991 | return 0; |
| 992 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 993 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 994 | ram_addr_t end, next = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 995 | |
| 996 | end = block->offset + block->length; |
| 997 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 998 | QTAILQ_FOREACH(next_block, &ram_list.blocks, next) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 999 | if (next_block->offset >= end) { |
| 1000 | next = MIN(next, next_block->offset); |
| 1001 | } |
| 1002 | } |
| 1003 | if (next - end >= size && next - end < mingap) { |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1004 | offset = end; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1005 | mingap = next - end; |
| 1006 | } |
| 1007 | } |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1008 | |
| 1009 | if (offset == RAM_ADDR_MAX) { |
| 1010 | fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n", |
| 1011 | (uint64_t)size); |
| 1012 | abort(); |
| 1013 | } |
| 1014 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1015 | return offset; |
| 1016 | } |
| 1017 | |
Juan Quintela | 652d7ec | 2012-07-20 10:37:54 +0200 | [diff] [blame] | 1018 | ram_addr_t last_ram_offset(void) |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1019 | { |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1020 | RAMBlock *block; |
| 1021 | ram_addr_t last = 0; |
| 1022 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1023 | QTAILQ_FOREACH(block, &ram_list.blocks, next) |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1024 | last = MAX(last, block->offset + block->length); |
| 1025 | |
| 1026 | return last; |
| 1027 | } |
| 1028 | |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1029 | static void qemu_ram_setup_dump(void *addr, ram_addr_t size) |
| 1030 | { |
| 1031 | int ret; |
| 1032 | QemuOpts *machine_opts; |
| 1033 | |
| 1034 | /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */ |
| 1035 | machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0); |
| 1036 | if (machine_opts && |
| 1037 | !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) { |
| 1038 | ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP); |
| 1039 | if (ret) { |
| 1040 | perror("qemu_madvise"); |
| 1041 | fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, " |
| 1042 | "but dump_guest_core=off specified\n"); |
| 1043 | } |
| 1044 | } |
| 1045 | } |
| 1046 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1047 | void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev) |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1048 | { |
| 1049 | RAMBlock *new_block, *block; |
| 1050 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1051 | new_block = NULL; |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1052 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1053 | if (block->offset == addr) { |
| 1054 | new_block = block; |
| 1055 | break; |
| 1056 | } |
| 1057 | } |
| 1058 | assert(new_block); |
| 1059 | assert(!new_block->idstr[0]); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1060 | |
Anthony Liguori | 09e5ab6 | 2012-02-03 12:28:43 -0600 | [diff] [blame] | 1061 | if (dev) { |
| 1062 | char *id = qdev_get_dev_path(dev); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1063 | if (id) { |
| 1064 | snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1065 | g_free(id); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1066 | } |
| 1067 | } |
| 1068 | pstrcat(new_block->idstr, sizeof(new_block->idstr), name); |
| 1069 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1070 | /* This assumes the iothread lock is taken here too. */ |
| 1071 | qemu_mutex_lock_ramlist(); |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1072 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1073 | if (block != new_block && !strcmp(block->idstr, new_block->idstr)) { |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1074 | fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n", |
| 1075 | new_block->idstr); |
| 1076 | abort(); |
| 1077 | } |
| 1078 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1079 | qemu_mutex_unlock_ramlist(); |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1080 | } |
| 1081 | |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1082 | static int memory_try_enable_merging(void *addr, size_t len) |
| 1083 | { |
| 1084 | QemuOpts *opts; |
| 1085 | |
| 1086 | opts = qemu_opts_find(qemu_find_opts("machine"), 0); |
| 1087 | if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) { |
| 1088 | /* disabled by the user */ |
| 1089 | return 0; |
| 1090 | } |
| 1091 | |
| 1092 | return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE); |
| 1093 | } |
| 1094 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1095 | ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host, |
| 1096 | MemoryRegion *mr) |
| 1097 | { |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 1098 | RAMBlock *block, *new_block; |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1099 | |
| 1100 | size = TARGET_PAGE_ALIGN(size); |
| 1101 | new_block = g_malloc0(sizeof(*new_block)); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1102 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1103 | /* This assumes the iothread lock is taken here too. */ |
| 1104 | qemu_mutex_lock_ramlist(); |
Avi Kivity | 7c63736 | 2011-12-21 13:09:49 +0200 | [diff] [blame] | 1105 | new_block->mr = mr; |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1106 | new_block->offset = find_ram_offset(size); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1107 | if (host) { |
| 1108 | new_block->host = host; |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1109 | new_block->flags |= RAM_PREALLOC_MASK; |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1110 | } else { |
| 1111 | if (mem_path) { |
| 1112 | #if defined (__linux__) && !defined(TARGET_S390X) |
| 1113 | new_block->host = file_ram_alloc(new_block, size, mem_path); |
| 1114 | if (!new_block->host) { |
Paolo Bonzini | 6eebf95 | 2013-05-13 16:19:55 +0200 | [diff] [blame] | 1115 | new_block->host = qemu_anon_ram_alloc(size); |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1116 | memory_try_enable_merging(new_block->host, size); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1117 | } |
| 1118 | #else |
| 1119 | fprintf(stderr, "-mem-path option unsupported\n"); |
| 1120 | exit(1); |
| 1121 | #endif |
| 1122 | } else { |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1123 | if (xen_enabled()) { |
Avi Kivity | fce537d | 2011-12-18 15:48:55 +0200 | [diff] [blame] | 1124 | xen_ram_alloc(new_block->offset, size, mr); |
Christian Borntraeger | fdec991 | 2012-06-15 05:10:30 +0000 | [diff] [blame] | 1125 | } else if (kvm_enabled()) { |
| 1126 | /* some s390/kvm configurations have special constraints */ |
Paolo Bonzini | 6eebf95 | 2013-05-13 16:19:55 +0200 | [diff] [blame] | 1127 | new_block->host = kvm_ram_alloc(size); |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1128 | } else { |
Paolo Bonzini | 6eebf95 | 2013-05-13 16:19:55 +0200 | [diff] [blame] | 1129 | new_block->host = qemu_anon_ram_alloc(size); |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1130 | } |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1131 | memory_try_enable_merging(new_block->host, size); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1132 | } |
| 1133 | } |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1134 | new_block->length = size; |
| 1135 | |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 1136 | /* Keep the list sorted from biggest to smallest block. */ |
| 1137 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
| 1138 | if (block->length < new_block->length) { |
| 1139 | break; |
| 1140 | } |
| 1141 | } |
| 1142 | if (block) { |
| 1143 | QTAILQ_INSERT_BEFORE(block, new_block, next); |
| 1144 | } else { |
| 1145 | QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next); |
| 1146 | } |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1147 | ram_list.mru_block = NULL; |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1148 | |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1149 | ram_list.version++; |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1150 | qemu_mutex_unlock_ramlist(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1151 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1152 | ram_list.phys_dirty = g_realloc(ram_list.phys_dirty, |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1153 | last_ram_offset() >> TARGET_PAGE_BITS); |
Igor Mitsyanko | 5fda043 | 2012-08-10 18:45:11 +0400 | [diff] [blame] | 1154 | memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS), |
| 1155 | 0, size >> TARGET_PAGE_BITS); |
Juan Quintela | 1720aee | 2012-06-22 13:14:17 +0200 | [diff] [blame] | 1156 | cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1157 | |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1158 | qemu_ram_setup_dump(new_block->host, size); |
Luiz Capitulino | ad0b532 | 2012-10-05 16:47:57 -0300 | [diff] [blame] | 1159 | qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE); |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1160 | |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1161 | if (kvm_enabled()) |
| 1162 | kvm_setup_guest_memory(new_block->host, size); |
| 1163 | |
| 1164 | return new_block->offset; |
| 1165 | } |
| 1166 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1167 | ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr) |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1168 | { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1169 | return qemu_ram_alloc_from_ptr(size, NULL, mr); |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1170 | } |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1171 | |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1172 | void qemu_ram_free_from_ptr(ram_addr_t addr) |
| 1173 | { |
| 1174 | RAMBlock *block; |
| 1175 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1176 | /* This assumes the iothread lock is taken here too. */ |
| 1177 | qemu_mutex_lock_ramlist(); |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1178 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1179 | if (addr == block->offset) { |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1180 | QTAILQ_REMOVE(&ram_list.blocks, block, next); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1181 | ram_list.mru_block = NULL; |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1182 | ram_list.version++; |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1183 | g_free(block); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1184 | break; |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1185 | } |
| 1186 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1187 | qemu_mutex_unlock_ramlist(); |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1188 | } |
| 1189 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1190 | void qemu_ram_free(ram_addr_t addr) |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1191 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1192 | RAMBlock *block; |
| 1193 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1194 | /* This assumes the iothread lock is taken here too. */ |
| 1195 | qemu_mutex_lock_ramlist(); |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1196 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1197 | if (addr == block->offset) { |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1198 | QTAILQ_REMOVE(&ram_list.blocks, block, next); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1199 | ram_list.mru_block = NULL; |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1200 | ram_list.version++; |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1201 | if (block->flags & RAM_PREALLOC_MASK) { |
| 1202 | ; |
| 1203 | } else if (mem_path) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1204 | #if defined (__linux__) && !defined(TARGET_S390X) |
| 1205 | if (block->fd) { |
| 1206 | munmap(block->host, block->length); |
| 1207 | close(block->fd); |
| 1208 | } else { |
Paolo Bonzini | e7a09b9 | 2013-05-13 16:19:56 +0200 | [diff] [blame] | 1209 | qemu_anon_ram_free(block->host, block->length); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1210 | } |
Jan Kiszka | fd28aa1 | 2011-03-15 12:26:14 +0100 | [diff] [blame] | 1211 | #else |
| 1212 | abort(); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1213 | #endif |
| 1214 | } else { |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1215 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1216 | xen_invalidate_map_cache_entry(block->host); |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1217 | } else { |
Paolo Bonzini | e7a09b9 | 2013-05-13 16:19:56 +0200 | [diff] [blame] | 1218 | qemu_anon_ram_free(block->host, block->length); |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1219 | } |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1220 | } |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1221 | g_free(block); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1222 | break; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1223 | } |
| 1224 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1225 | qemu_mutex_unlock_ramlist(); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1226 | |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1227 | } |
| 1228 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1229 | #ifndef _WIN32 |
| 1230 | void qemu_ram_remap(ram_addr_t addr, ram_addr_t length) |
| 1231 | { |
| 1232 | RAMBlock *block; |
| 1233 | ram_addr_t offset; |
| 1234 | int flags; |
| 1235 | void *area, *vaddr; |
| 1236 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1237 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1238 | offset = addr - block->offset; |
| 1239 | if (offset < block->length) { |
| 1240 | vaddr = block->host + offset; |
| 1241 | if (block->flags & RAM_PREALLOC_MASK) { |
| 1242 | ; |
| 1243 | } else { |
| 1244 | flags = MAP_FIXED; |
| 1245 | munmap(vaddr, length); |
| 1246 | if (mem_path) { |
| 1247 | #if defined(__linux__) && !defined(TARGET_S390X) |
| 1248 | if (block->fd) { |
| 1249 | #ifdef MAP_POPULATE |
| 1250 | flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED : |
| 1251 | MAP_PRIVATE; |
| 1252 | #else |
| 1253 | flags |= MAP_PRIVATE; |
| 1254 | #endif |
| 1255 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1256 | flags, block->fd, offset); |
| 1257 | } else { |
| 1258 | flags |= MAP_PRIVATE | MAP_ANONYMOUS; |
| 1259 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1260 | flags, -1, 0); |
| 1261 | } |
Jan Kiszka | fd28aa1 | 2011-03-15 12:26:14 +0100 | [diff] [blame] | 1262 | #else |
| 1263 | abort(); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1264 | #endif |
| 1265 | } else { |
| 1266 | #if defined(TARGET_S390X) && defined(CONFIG_KVM) |
| 1267 | flags |= MAP_SHARED | MAP_ANONYMOUS; |
| 1268 | area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE, |
| 1269 | flags, -1, 0); |
| 1270 | #else |
| 1271 | flags |= MAP_PRIVATE | MAP_ANONYMOUS; |
| 1272 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1273 | flags, -1, 0); |
| 1274 | #endif |
| 1275 | } |
| 1276 | if (area != vaddr) { |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 1277 | fprintf(stderr, "Could not remap addr: " |
| 1278 | RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n", |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1279 | length, addr); |
| 1280 | exit(1); |
| 1281 | } |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1282 | memory_try_enable_merging(vaddr, length); |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1283 | qemu_ram_setup_dump(vaddr, length); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1284 | } |
| 1285 | return; |
| 1286 | } |
| 1287 | } |
| 1288 | } |
| 1289 | #endif /* !_WIN32 */ |
| 1290 | |
pbrook | dc828ca | 2009-04-09 22:21:07 +0000 | [diff] [blame] | 1291 | /* Return a host pointer to ram allocated with qemu_ram_alloc. |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1292 | With the exception of the softmmu code in this file, this should |
| 1293 | only be used for local memory (e.g. video ram) that the device owns, |
| 1294 | and knows it isn't going to access beyond the end of the block. |
| 1295 | |
| 1296 | It should not be used for general purpose DMA. |
| 1297 | Use cpu_physical_memory_map/cpu_physical_memory_rw instead. |
| 1298 | */ |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1299 | void *qemu_get_ram_ptr(ram_addr_t addr) |
pbrook | dc828ca | 2009-04-09 22:21:07 +0000 | [diff] [blame] | 1300 | { |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1301 | RAMBlock *block; |
| 1302 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1303 | /* The list is protected by the iothread lock here. */ |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1304 | block = ram_list.mru_block; |
| 1305 | if (block && addr - block->offset < block->length) { |
| 1306 | goto found; |
| 1307 | } |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1308 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1309 | if (addr - block->offset < block->length) { |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1310 | goto found; |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1311 | } |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1312 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1313 | |
| 1314 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 1315 | abort(); |
| 1316 | |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1317 | found: |
| 1318 | ram_list.mru_block = block; |
| 1319 | if (xen_enabled()) { |
| 1320 | /* We need to check if the requested address is in the RAM |
| 1321 | * because we don't want to map the entire memory in QEMU. |
| 1322 | * In that case just map until the end of the page. |
| 1323 | */ |
| 1324 | if (block->offset == 0) { |
| 1325 | return xen_map_cache(addr, 0, 0); |
| 1326 | } else if (block->host == NULL) { |
| 1327 | block->host = |
| 1328 | xen_map_cache(block->offset, block->length, 1); |
| 1329 | } |
| 1330 | } |
| 1331 | return block->host + (addr - block->offset); |
pbrook | dc828ca | 2009-04-09 22:21:07 +0000 | [diff] [blame] | 1332 | } |
| 1333 | |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1334 | /* Return a host pointer to ram allocated with qemu_ram_alloc. Same as |
| 1335 | * qemu_get_ram_ptr but do not touch ram_list.mru_block. |
| 1336 | * |
| 1337 | * ??? Is this still necessary? |
Michael S. Tsirkin | b2e0a13 | 2010-11-22 19:52:34 +0200 | [diff] [blame] | 1338 | */ |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 1339 | static void *qemu_safe_ram_ptr(ram_addr_t addr) |
Michael S. Tsirkin | b2e0a13 | 2010-11-22 19:52:34 +0200 | [diff] [blame] | 1340 | { |
| 1341 | RAMBlock *block; |
| 1342 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1343 | /* The list is protected by the iothread lock here. */ |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1344 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Michael S. Tsirkin | b2e0a13 | 2010-11-22 19:52:34 +0200 | [diff] [blame] | 1345 | if (addr - block->offset < block->length) { |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1346 | if (xen_enabled()) { |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1347 | /* We need to check if the requested address is in the RAM |
| 1348 | * because we don't want to map the entire memory in QEMU. |
Stefano Stabellini | 712c2b4 | 2011-05-19 18:35:46 +0100 | [diff] [blame] | 1349 | * In that case just map until the end of the page. |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1350 | */ |
| 1351 | if (block->offset == 0) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1352 | return xen_map_cache(addr, 0, 0); |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1353 | } else if (block->host == NULL) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1354 | block->host = |
| 1355 | xen_map_cache(block->offset, block->length, 1); |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1356 | } |
| 1357 | } |
Michael S. Tsirkin | b2e0a13 | 2010-11-22 19:52:34 +0200 | [diff] [blame] | 1358 | return block->host + (addr - block->offset); |
| 1359 | } |
| 1360 | } |
| 1361 | |
| 1362 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 1363 | abort(); |
| 1364 | |
| 1365 | return NULL; |
| 1366 | } |
| 1367 | |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1368 | /* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr |
| 1369 | * but takes a size argument */ |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 1370 | static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size) |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1371 | { |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 1372 | if (*size == 0) { |
| 1373 | return NULL; |
| 1374 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1375 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1376 | return xen_map_cache(addr, *size, 1); |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1377 | } else { |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1378 | RAMBlock *block; |
| 1379 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1380 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1381 | if (addr - block->offset < block->length) { |
| 1382 | if (addr - block->offset + *size > block->length) |
| 1383 | *size = block->length - addr + block->offset; |
| 1384 | return block->host + (addr - block->offset); |
| 1385 | } |
| 1386 | } |
| 1387 | |
| 1388 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 1389 | abort(); |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1390 | } |
| 1391 | } |
| 1392 | |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1393 | int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr) |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1394 | { |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1395 | RAMBlock *block; |
| 1396 | uint8_t *host = ptr; |
| 1397 | |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1398 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1399 | *ram_addr = xen_ram_addr_from_mapcache(ptr); |
Stefano Stabellini | 712c2b4 | 2011-05-19 18:35:46 +0100 | [diff] [blame] | 1400 | return 0; |
| 1401 | } |
| 1402 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1403 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1404 | /* This case append when the block is not mapped. */ |
| 1405 | if (block->host == NULL) { |
| 1406 | continue; |
| 1407 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1408 | if (host - block->host < block->length) { |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1409 | *ram_addr = block->offset + (host - block->host); |
| 1410 | return 0; |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1411 | } |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1412 | } |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1413 | |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1414 | return -1; |
| 1415 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1416 | |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1417 | /* Some of the softmmu routines need to translate from a host pointer |
| 1418 | (typically a TLB entry) back to a ram offset. */ |
| 1419 | ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr) |
| 1420 | { |
| 1421 | ram_addr_t ram_addr; |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1422 | |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1423 | if (qemu_ram_addr_from_host(ptr, &ram_addr)) { |
| 1424 | fprintf(stderr, "Bad ram pointer %p\n", ptr); |
| 1425 | abort(); |
| 1426 | } |
| 1427 | return ram_addr; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1428 | } |
| 1429 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1430 | static void notdirty_mem_write(void *opaque, hwaddr ram_addr, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1431 | uint64_t val, unsigned size) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1432 | { |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1433 | int dirty_flags; |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 1434 | dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr); |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1435 | if (!(dirty_flags & CODE_DIRTY_FLAG)) { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1436 | tb_invalidate_phys_page_fast(ram_addr, size); |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 1437 | dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr); |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1438 | } |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1439 | switch (size) { |
| 1440 | case 1: |
| 1441 | stb_p(qemu_get_ram_ptr(ram_addr), val); |
| 1442 | break; |
| 1443 | case 2: |
| 1444 | stw_p(qemu_get_ram_ptr(ram_addr), val); |
| 1445 | break; |
| 1446 | case 4: |
| 1447 | stl_p(qemu_get_ram_ptr(ram_addr), val); |
| 1448 | break; |
| 1449 | default: |
| 1450 | abort(); |
| 1451 | } |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 1452 | dirty_flags |= (0xff & ~CODE_DIRTY_FLAG); |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 1453 | cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags); |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 1454 | /* we remove the notdirty callback only if the code has been |
| 1455 | flushed */ |
| 1456 | if (dirty_flags == 0xff) |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 1457 | tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr); |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 1460 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, |
| 1461 | unsigned size, bool is_write) |
| 1462 | { |
| 1463 | return is_write; |
| 1464 | } |
| 1465 | |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1466 | static const MemoryRegionOps notdirty_mem_ops = { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1467 | .write = notdirty_mem_write, |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 1468 | .valid.accepts = notdirty_mem_accepts, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1469 | .endianness = DEVICE_NATIVE_ENDIAN, |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1470 | }; |
| 1471 | |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1472 | /* Generate a debug exception if a watchpoint has been hit. */ |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 1473 | static void check_watchpoint(int offset, int len_mask, int flags) |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1474 | { |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 1475 | CPUArchState *env = cpu_single_env; |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1476 | target_ulong pc, cs_base; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1477 | target_ulong vaddr; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1478 | CPUWatchpoint *wp; |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1479 | int cpu_flags; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1480 | |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1481 | if (env->watchpoint_hit) { |
| 1482 | /* We re-entered the check after replacing the TB. Now raise |
| 1483 | * the debug interrupt so that is will trigger after the |
| 1484 | * current instruction. */ |
Andreas Färber | c3affe5 | 2013-01-18 15:03:43 +0100 | [diff] [blame] | 1485 | cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG); |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1486 | return; |
| 1487 | } |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 1488 | vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 1489 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 1490 | if ((vaddr == (wp->vaddr & len_mask) || |
| 1491 | (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) { |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1492 | wp->flags |= BP_WATCHPOINT_HIT; |
| 1493 | if (!env->watchpoint_hit) { |
| 1494 | env->watchpoint_hit = wp; |
Blue Swirl | 5a31652 | 2012-12-02 21:28:09 +0000 | [diff] [blame] | 1495 | tb_check_watchpoint(env); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1496 | if (wp->flags & BP_STOP_BEFORE_ACCESS) { |
| 1497 | env->exception_index = EXCP_DEBUG; |
Max Filippov | 488d657 | 2012-01-29 02:24:39 +0400 | [diff] [blame] | 1498 | cpu_loop_exit(env); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1499 | } else { |
| 1500 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags); |
| 1501 | tb_gen_code(env, pc, cs_base, cpu_flags, 1); |
Max Filippov | 488d657 | 2012-01-29 02:24:39 +0400 | [diff] [blame] | 1502 | cpu_resume_from_signal(env, NULL); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1503 | } |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1504 | } |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1505 | } else { |
| 1506 | wp->flags &= ~BP_WATCHPOINT_HIT; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1507 | } |
| 1508 | } |
| 1509 | } |
| 1510 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1511 | /* Watchpoint access routines. Watchpoints are inserted using TLB tricks, |
| 1512 | so these check for a hit then pass through to the normal out-of-line |
| 1513 | phys routines. */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1514 | static uint64_t watch_mem_read(void *opaque, hwaddr addr, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1515 | unsigned size) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1516 | { |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1517 | check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ); |
| 1518 | switch (size) { |
| 1519 | case 1: return ldub_phys(addr); |
| 1520 | case 2: return lduw_phys(addr); |
| 1521 | case 4: return ldl_phys(addr); |
| 1522 | default: abort(); |
| 1523 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1524 | } |
| 1525 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1526 | static void watch_mem_write(void *opaque, hwaddr addr, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1527 | uint64_t val, unsigned size) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1528 | { |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1529 | check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE); |
| 1530 | switch (size) { |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 1531 | case 1: |
| 1532 | stb_phys(addr, val); |
| 1533 | break; |
| 1534 | case 2: |
| 1535 | stw_phys(addr, val); |
| 1536 | break; |
| 1537 | case 4: |
| 1538 | stl_phys(addr, val); |
| 1539 | break; |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1540 | default: abort(); |
| 1541 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1542 | } |
| 1543 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1544 | static const MemoryRegionOps watch_mem_ops = { |
| 1545 | .read = watch_mem_read, |
| 1546 | .write = watch_mem_write, |
| 1547 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1548 | }; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1549 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1550 | static uint64_t subpage_read(void *opaque, hwaddr addr, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1551 | unsigned len) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1552 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1553 | subpage_t *subpage = opaque; |
| 1554 | uint8_t buf[4]; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 1555 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1556 | #if defined(DEBUG_SUBPAGE) |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1557 | printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__, |
| 1558 | subpage, len, addr); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1559 | #endif |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1560 | address_space_read(subpage->as, addr + subpage->base, buf, len); |
| 1561 | switch (len) { |
| 1562 | case 1: |
| 1563 | return ldub_p(buf); |
| 1564 | case 2: |
| 1565 | return lduw_p(buf); |
| 1566 | case 4: |
| 1567 | return ldl_p(buf); |
| 1568 | default: |
| 1569 | abort(); |
| 1570 | } |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1571 | } |
| 1572 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1573 | static void subpage_write(void *opaque, hwaddr addr, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1574 | uint64_t value, unsigned len) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1575 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1576 | subpage_t *subpage = opaque; |
| 1577 | uint8_t buf[4]; |
| 1578 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1579 | #if defined(DEBUG_SUBPAGE) |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1580 | printf("%s: subpage %p len %d addr " TARGET_FMT_plx |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1581 | " value %"PRIx64"\n", |
| 1582 | __func__, subpage, len, addr, value); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1583 | #endif |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1584 | switch (len) { |
| 1585 | case 1: |
| 1586 | stb_p(buf, value); |
| 1587 | break; |
| 1588 | case 2: |
| 1589 | stw_p(buf, value); |
| 1590 | break; |
| 1591 | case 4: |
| 1592 | stl_p(buf, value); |
| 1593 | break; |
| 1594 | default: |
| 1595 | abort(); |
| 1596 | } |
| 1597 | address_space_write(subpage->as, addr + subpage->base, buf, len); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1598 | } |
| 1599 | |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1600 | static bool subpage_accepts(void *opaque, hwaddr addr, |
| 1601 | unsigned size, bool is_write) |
| 1602 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1603 | subpage_t *subpage = opaque; |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1604 | #if defined(DEBUG_SUBPAGE) |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1605 | printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n", |
| 1606 | __func__, subpage, is_write ? 'w' : 'r', len, addr); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1607 | #endif |
| 1608 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1609 | return address_space_access_valid(subpage->as, addr + subpage->base, |
| 1610 | size, is_write); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1611 | } |
| 1612 | |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1613 | static const MemoryRegionOps subpage_ops = { |
| 1614 | .read = subpage_read, |
| 1615 | .write = subpage_write, |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1616 | .valid.accepts = subpage_accepts, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1617 | .endianness = DEVICE_NATIVE_ENDIAN, |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1618 | }; |
| 1619 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1620 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1621 | uint16_t section) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1622 | { |
| 1623 | int idx, eidx; |
| 1624 | |
| 1625 | if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE) |
| 1626 | return -1; |
| 1627 | idx = SUBPAGE_IDX(start); |
| 1628 | eidx = SUBPAGE_IDX(end); |
| 1629 | #if defined(DEBUG_SUBPAGE) |
Blue Swirl | 0bf9e31 | 2009-07-20 17:19:25 +0000 | [diff] [blame] | 1630 | printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__, |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1631 | mmio, start, end, idx, eidx, memory); |
| 1632 | #endif |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1633 | for (; idx <= eidx; idx++) { |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1634 | mmio->sub_section[idx] = section; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1635 | } |
| 1636 | |
| 1637 | return 0; |
| 1638 | } |
| 1639 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1640 | static subpage_t *subpage_init(AddressSpace *as, hwaddr base) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1641 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1642 | subpage_t *mmio; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1643 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1644 | mmio = g_malloc0(sizeof(subpage_t)); |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 1645 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1646 | mmio->as = as; |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 1647 | mmio->base = base; |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1648 | memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1649 | "subpage", TARGET_PAGE_SIZE); |
Avi Kivity | b3b00c7 | 2012-01-02 13:20:11 +0200 | [diff] [blame] | 1650 | mmio->iomem.subpage = true; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1651 | #if defined(DEBUG_SUBPAGE) |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 1652 | printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__, |
| 1653 | mmio, base, TARGET_PAGE_SIZE, subpage_memory); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1654 | #endif |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1655 | subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1656 | |
| 1657 | return mmio; |
| 1658 | } |
| 1659 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1660 | static uint16_t dummy_section(MemoryRegion *mr) |
| 1661 | { |
| 1662 | MemoryRegionSection section = { |
| 1663 | .mr = mr, |
| 1664 | .offset_within_address_space = 0, |
| 1665 | .offset_within_region = 0, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1666 | .size = int128_2_64(), |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1667 | }; |
| 1668 | |
| 1669 | return phys_section_add(§ion); |
| 1670 | } |
| 1671 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1672 | MemoryRegion *iotlb_to_region(hwaddr index) |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 1673 | { |
Avi Kivity | 37ec01d | 2012-03-08 18:08:35 +0200 | [diff] [blame] | 1674 | return phys_sections[index & ~TARGET_PAGE_MASK].mr; |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 1675 | } |
| 1676 | |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 1677 | static void io_mem_init(void) |
| 1678 | { |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1679 | memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX); |
| 1680 | memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1681 | "unassigned", UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1682 | memory_region_init_io(&io_mem_notdirty, NULL, ¬dirty_mem_ops, NULL, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1683 | "notdirty", UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1684 | memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1685 | "watch", UINT64_MAX); |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 1686 | } |
| 1687 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1688 | static void mem_begin(MemoryListener *listener) |
| 1689 | { |
| 1690 | AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener); |
| 1691 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1692 | d->phys_map.ptr = PHYS_MAP_NODE_NIL; |
| 1693 | } |
| 1694 | |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1695 | static void core_begin(MemoryListener *listener) |
| 1696 | { |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1697 | phys_sections_clear(); |
| 1698 | phys_section_unassigned = dummy_section(&io_mem_unassigned); |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 1699 | phys_section_notdirty = dummy_section(&io_mem_notdirty); |
| 1700 | phys_section_rom = dummy_section(&io_mem_rom); |
| 1701 | phys_section_watch = dummy_section(&io_mem_watch); |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1702 | } |
| 1703 | |
Avi Kivity | 1d71148 | 2012-10-02 18:54:45 +0200 | [diff] [blame] | 1704 | static void tcg_commit(MemoryListener *listener) |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1705 | { |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 1706 | CPUArchState *env; |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 1707 | |
| 1708 | /* since each CPU stores ram addresses in its TLB cache, we must |
| 1709 | reset the modified entries */ |
| 1710 | /* XXX: slow ! */ |
| 1711 | for(env = first_cpu; env != NULL; env = env->next_cpu) { |
| 1712 | tlb_flush(env, 1); |
| 1713 | } |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1714 | } |
| 1715 | |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1716 | static void core_log_global_start(MemoryListener *listener) |
| 1717 | { |
| 1718 | cpu_physical_memory_set_dirty_tracking(1); |
| 1719 | } |
| 1720 | |
| 1721 | static void core_log_global_stop(MemoryListener *listener) |
| 1722 | { |
| 1723 | cpu_physical_memory_set_dirty_tracking(0); |
| 1724 | } |
| 1725 | |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1726 | static MemoryListener core_memory_listener = { |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1727 | .begin = core_begin, |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1728 | .log_global_start = core_log_global_start, |
| 1729 | .log_global_stop = core_log_global_stop, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1730 | .priority = 1, |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1731 | }; |
| 1732 | |
Avi Kivity | 1d71148 | 2012-10-02 18:54:45 +0200 | [diff] [blame] | 1733 | static MemoryListener tcg_memory_listener = { |
| 1734 | .commit = tcg_commit, |
| 1735 | }; |
| 1736 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1737 | void address_space_init_dispatch(AddressSpace *as) |
| 1738 | { |
| 1739 | AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1); |
| 1740 | |
| 1741 | d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 }; |
| 1742 | d->listener = (MemoryListener) { |
| 1743 | .begin = mem_begin, |
| 1744 | .region_add = mem_add, |
| 1745 | .region_nop = mem_add, |
| 1746 | .priority = 0, |
| 1747 | }; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1748 | d->as = as; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1749 | as->dispatch = d; |
| 1750 | memory_listener_register(&d->listener, as); |
| 1751 | } |
| 1752 | |
Avi Kivity | 83f3c25 | 2012-10-07 12:59:55 +0200 | [diff] [blame] | 1753 | void address_space_destroy_dispatch(AddressSpace *as) |
| 1754 | { |
| 1755 | AddressSpaceDispatch *d = as->dispatch; |
| 1756 | |
| 1757 | memory_listener_unregister(&d->listener); |
Avi Kivity | 83f3c25 | 2012-10-07 12:59:55 +0200 | [diff] [blame] | 1758 | g_free(d); |
| 1759 | as->dispatch = NULL; |
| 1760 | } |
| 1761 | |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 1762 | static void memory_map_init(void) |
| 1763 | { |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1764 | system_memory = g_malloc(sizeof(*system_memory)); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1765 | memory_region_init(system_memory, NULL, "system", INT64_MAX); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 1766 | address_space_init(&address_space_memory, system_memory, "memory"); |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 1767 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1768 | system_io = g_malloc(sizeof(*system_io)); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1769 | memory_region_init(system_io, NULL, "io", 65536); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 1770 | address_space_init(&address_space_io, system_io, "I/O"); |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1771 | |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 1772 | memory_listener_register(&core_memory_listener, &address_space_memory); |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 1773 | memory_listener_register(&tcg_memory_listener, &address_space_memory); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 1774 | } |
| 1775 | |
| 1776 | MemoryRegion *get_system_memory(void) |
| 1777 | { |
| 1778 | return system_memory; |
| 1779 | } |
| 1780 | |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 1781 | MemoryRegion *get_system_io(void) |
| 1782 | { |
| 1783 | return system_io; |
| 1784 | } |
| 1785 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 1786 | #endif /* !defined(CONFIG_USER_ONLY) */ |
| 1787 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1788 | /* physical memory access (slow version, mainly for debug) */ |
| 1789 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 1790 | int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr, |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1791 | uint8_t *buf, int len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1792 | { |
| 1793 | int l, flags; |
| 1794 | target_ulong page; |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 1795 | void * p; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1796 | |
| 1797 | while (len > 0) { |
| 1798 | page = addr & TARGET_PAGE_MASK; |
| 1799 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 1800 | if (l > len) |
| 1801 | l = len; |
| 1802 | flags = page_get_flags(page); |
| 1803 | if (!(flags & PAGE_VALID)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1804 | return -1; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1805 | if (is_write) { |
| 1806 | if (!(flags & PAGE_WRITE)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1807 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 1808 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1809 | if (!(p = lock_user(VERIFY_WRITE, addr, l, 0))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1810 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1811 | memcpy(p, buf, l); |
| 1812 | unlock_user(p, addr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1813 | } else { |
| 1814 | if (!(flags & PAGE_READ)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1815 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 1816 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1817 | if (!(p = lock_user(VERIFY_READ, addr, l, 1))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1818 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1819 | memcpy(buf, p, l); |
aurel32 | 5b25757 | 2008-04-28 08:54:59 +0000 | [diff] [blame] | 1820 | unlock_user(p, addr, 0); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1821 | } |
| 1822 | len -= l; |
| 1823 | buf += l; |
| 1824 | addr += l; |
| 1825 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1826 | return 0; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1827 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 1828 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1829 | #else |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1830 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1831 | static void invalidate_and_set_dirty(hwaddr addr, |
| 1832 | hwaddr length) |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1833 | { |
| 1834 | if (!cpu_physical_memory_is_dirty(addr)) { |
| 1835 | /* invalidate code */ |
| 1836 | tb_invalidate_phys_page_range(addr, addr + length, 0); |
| 1837 | /* set dirty bit */ |
| 1838 | cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG)); |
| 1839 | } |
Anthony PERARD | e226939 | 2012-10-03 13:49:22 +0000 | [diff] [blame] | 1840 | xen_modified_memory(addr, length); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1841 | } |
| 1842 | |
Paolo Bonzini | 2bbfa05 | 2013-05-24 12:29:54 +0200 | [diff] [blame] | 1843 | static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write) |
| 1844 | { |
| 1845 | if (memory_region_is_ram(mr)) { |
| 1846 | return !(is_write && mr->readonly); |
| 1847 | } |
| 1848 | if (memory_region_is_romd(mr)) { |
| 1849 | return !is_write; |
| 1850 | } |
| 1851 | |
| 1852 | return false; |
| 1853 | } |
| 1854 | |
Jan Kiszka | f52cc46 | 2013-05-26 21:42:40 +0200 | [diff] [blame] | 1855 | static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr) |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1856 | { |
Jan Kiszka | f52cc46 | 2013-05-26 21:42:40 +0200 | [diff] [blame] | 1857 | if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) { |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1858 | return 4; |
| 1859 | } |
Jan Kiszka | f52cc46 | 2013-05-26 21:42:40 +0200 | [diff] [blame] | 1860 | if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) { |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1861 | return 2; |
| 1862 | } |
| 1863 | return 1; |
| 1864 | } |
| 1865 | |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1866 | bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1867 | int len, bool is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1868 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1869 | hwaddr l; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1870 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 1871 | uint64_t val; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1872 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1873 | MemoryRegion *mr; |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1874 | bool error = false; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1875 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1876 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1877 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1878 | mr = address_space_translate(as, addr, &addr1, &l, is_write); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1879 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1880 | if (is_write) { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1881 | if (!memory_access_is_direct(mr, is_write)) { |
| 1882 | l = memory_access_size(mr, l, addr1); |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 1883 | /* XXX: could force cpu_single_env to NULL to avoid |
| 1884 | potential bugs */ |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1885 | if (l == 4) { |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1886 | /* 32 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1887 | val = ldl_p(buf); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1888 | error |= io_mem_write(mr, addr1, val, 4); |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1889 | } else if (l == 2) { |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1890 | /* 16 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1891 | val = lduw_p(buf); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1892 | error |= io_mem_write(mr, addr1, val, 2); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1893 | } else { |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1894 | /* 8 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1895 | val = ldub_p(buf); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1896 | error |= io_mem_write(mr, addr1, val, 1); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1897 | } |
Paolo Bonzini | 2bbfa05 | 2013-05-24 12:29:54 +0200 | [diff] [blame] | 1898 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1899 | addr1 += memory_region_get_ram_addr(mr); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1900 | /* RAM case */ |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1901 | ptr = qemu_get_ram_ptr(addr1); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1902 | memcpy(ptr, buf, l); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1903 | invalidate_and_set_dirty(addr1, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1904 | } |
| 1905 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1906 | if (!memory_access_is_direct(mr, is_write)) { |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1907 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1908 | l = memory_access_size(mr, l, addr1); |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1909 | if (l == 4) { |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1910 | /* 32 bit read access */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1911 | error |= io_mem_read(mr, addr1, &val, 4); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1912 | stl_p(buf, val); |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1913 | } else if (l == 2) { |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1914 | /* 16 bit read access */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1915 | error |= io_mem_read(mr, addr1, &val, 2); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1916 | stw_p(buf, val); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1917 | } else { |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1918 | /* 8 bit read access */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1919 | error |= io_mem_read(mr, addr1, &val, 1); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1920 | stb_p(buf, val); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1921 | } |
| 1922 | } else { |
| 1923 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1924 | ptr = qemu_get_ram_ptr(mr->ram_addr + addr1); |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 1925 | memcpy(buf, ptr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1926 | } |
| 1927 | } |
| 1928 | len -= l; |
| 1929 | buf += l; |
| 1930 | addr += l; |
| 1931 | } |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1932 | |
| 1933 | return error; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1934 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 1935 | |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1936 | bool address_space_write(AddressSpace *as, hwaddr addr, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1937 | const uint8_t *buf, int len) |
| 1938 | { |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1939 | return address_space_rw(as, addr, (uint8_t *)buf, len, true); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1940 | } |
| 1941 | |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1942 | bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1943 | { |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1944 | return address_space_rw(as, addr, buf, len, false); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1945 | } |
| 1946 | |
| 1947 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1948 | void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1949 | int len, int is_write) |
| 1950 | { |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1951 | address_space_rw(&address_space_memory, addr, buf, len, is_write); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1952 | } |
| 1953 | |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1954 | /* used for ROM loading : can write in RAM and ROM */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1955 | void cpu_physical_memory_write_rom(hwaddr addr, |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1956 | const uint8_t *buf, int len) |
| 1957 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1958 | hwaddr l; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1959 | uint8_t *ptr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1960 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1961 | MemoryRegion *mr; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1962 | |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1963 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1964 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1965 | mr = address_space_translate(&address_space_memory, |
| 1966 | addr, &addr1, &l, true); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1967 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1968 | if (!(memory_region_is_ram(mr) || |
| 1969 | memory_region_is_romd(mr))) { |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1970 | /* do nothing */ |
| 1971 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1972 | addr1 += memory_region_get_ram_addr(mr); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1973 | /* ROM/RAM case */ |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1974 | ptr = qemu_get_ram_ptr(addr1); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1975 | memcpy(ptr, buf, l); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1976 | invalidate_and_set_dirty(addr1, l); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1977 | } |
| 1978 | len -= l; |
| 1979 | buf += l; |
| 1980 | addr += l; |
| 1981 | } |
| 1982 | } |
| 1983 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 1984 | typedef struct { |
| 1985 | void *buffer; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1986 | hwaddr addr; |
| 1987 | hwaddr len; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 1988 | } BounceBuffer; |
| 1989 | |
| 1990 | static BounceBuffer bounce; |
| 1991 | |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 1992 | typedef struct MapClient { |
| 1993 | void *opaque; |
| 1994 | void (*callback)(void *opaque); |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 1995 | QLIST_ENTRY(MapClient) link; |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 1996 | } MapClient; |
| 1997 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 1998 | static QLIST_HEAD(map_client_list, MapClient) map_client_list |
| 1999 | = QLIST_HEAD_INITIALIZER(map_client_list); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2000 | |
| 2001 | void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque)) |
| 2002 | { |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2003 | MapClient *client = g_malloc(sizeof(*client)); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2004 | |
| 2005 | client->opaque = opaque; |
| 2006 | client->callback = callback; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2007 | QLIST_INSERT_HEAD(&map_client_list, client, link); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2008 | return client; |
| 2009 | } |
| 2010 | |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 2011 | static void cpu_unregister_map_client(void *_client) |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2012 | { |
| 2013 | MapClient *client = (MapClient *)_client; |
| 2014 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2015 | QLIST_REMOVE(client, link); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2016 | g_free(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2017 | } |
| 2018 | |
| 2019 | static void cpu_notify_map_clients(void) |
| 2020 | { |
| 2021 | MapClient *client; |
| 2022 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2023 | while (!QLIST_EMPTY(&map_client_list)) { |
| 2024 | client = QLIST_FIRST(&map_client_list); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2025 | client->callback(client->opaque); |
Isaku Yamahata | 34d5e94 | 2009-06-26 18:57:18 +0900 | [diff] [blame] | 2026 | cpu_unregister_map_client(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2027 | } |
| 2028 | } |
| 2029 | |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2030 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write) |
| 2031 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2032 | MemoryRegion *mr; |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2033 | hwaddr l, xlat; |
| 2034 | |
| 2035 | while (len > 0) { |
| 2036 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2037 | mr = address_space_translate(as, addr, &xlat, &l, is_write); |
| 2038 | if (!memory_access_is_direct(mr, is_write)) { |
| 2039 | l = memory_access_size(mr, l, addr); |
| 2040 | if (!memory_region_access_valid(mr, xlat, l, is_write)) { |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2041 | return false; |
| 2042 | } |
| 2043 | } |
| 2044 | |
| 2045 | len -= l; |
| 2046 | addr += l; |
| 2047 | } |
| 2048 | return true; |
| 2049 | } |
| 2050 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2051 | /* Map a physical memory region into a host virtual address. |
| 2052 | * May map a subset of the requested range, given by and returned in *plen. |
| 2053 | * May return NULL if resources needed to perform the mapping are exhausted. |
| 2054 | * Use only for reads OR writes - not for read-modify-write operations. |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2055 | * Use cpu_register_map_client() to know when retrying the map operation is |
| 2056 | * likely to succeed. |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2057 | */ |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2058 | void *address_space_map(AddressSpace *as, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2059 | hwaddr addr, |
| 2060 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2061 | bool is_write) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2062 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2063 | hwaddr len = *plen; |
| 2064 | hwaddr todo = 0; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2065 | hwaddr l, xlat; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2066 | MemoryRegion *mr; |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 2067 | ram_addr_t raddr = RAM_ADDR_MAX; |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2068 | ram_addr_t rlen; |
| 2069 | void *ret; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2070 | |
| 2071 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2072 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2073 | mr = address_space_translate(as, addr, &xlat, &l, is_write); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2074 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2075 | if (!memory_access_is_direct(mr, is_write)) { |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2076 | if (todo || bounce.buffer) { |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2077 | break; |
| 2078 | } |
| 2079 | bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE); |
| 2080 | bounce.addr = addr; |
| 2081 | bounce.len = l; |
| 2082 | if (!is_write) { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2083 | address_space_read(as, addr, bounce.buffer, l); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2084 | } |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2085 | |
| 2086 | *plen = l; |
| 2087 | return bounce.buffer; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2088 | } |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2089 | if (!todo) { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2090 | raddr = memory_region_get_ram_addr(mr) + xlat; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2091 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2092 | if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2093 | break; |
| 2094 | } |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2095 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2096 | |
| 2097 | len -= l; |
| 2098 | addr += l; |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2099 | todo += l; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2100 | } |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2101 | rlen = todo; |
| 2102 | ret = qemu_ram_ptr_length(raddr, &rlen); |
| 2103 | *plen = rlen; |
| 2104 | return ret; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2105 | } |
| 2106 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2107 | /* Unmaps a memory region previously mapped by address_space_map(). |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2108 | * Will also mark the memory as dirty if is_write == 1. access_len gives |
| 2109 | * the amount of memory that was actually read or written by the caller. |
| 2110 | */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2111 | void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len, |
| 2112 | int is_write, hwaddr access_len) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2113 | { |
| 2114 | if (buffer != bounce.buffer) { |
| 2115 | if (is_write) { |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 2116 | ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2117 | while (access_len) { |
| 2118 | unsigned l; |
| 2119 | l = TARGET_PAGE_SIZE; |
| 2120 | if (l > access_len) |
| 2121 | l = access_len; |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2122 | invalidate_and_set_dirty(addr1, l); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2123 | addr1 += l; |
| 2124 | access_len -= l; |
| 2125 | } |
| 2126 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 2127 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 2128 | xen_invalidate_map_cache_entry(buffer); |
Anthony PERARD | 050a0dd | 2010-09-16 13:57:49 +0100 | [diff] [blame] | 2129 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2130 | return; |
| 2131 | } |
| 2132 | if (is_write) { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2133 | address_space_write(as, bounce.addr, bounce.buffer, access_len); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2134 | } |
Herve Poussineau | f8a8324 | 2010-01-24 21:23:56 +0000 | [diff] [blame] | 2135 | qemu_vfree(bounce.buffer); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2136 | bounce.buffer = NULL; |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2137 | cpu_notify_map_clients(); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2138 | } |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2139 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2140 | void *cpu_physical_memory_map(hwaddr addr, |
| 2141 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2142 | int is_write) |
| 2143 | { |
| 2144 | return address_space_map(&address_space_memory, addr, plen, is_write); |
| 2145 | } |
| 2146 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2147 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, |
| 2148 | int is_write, hwaddr access_len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2149 | { |
| 2150 | return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len); |
| 2151 | } |
| 2152 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2153 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2154 | static inline uint32_t ldl_phys_internal(hwaddr addr, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2155 | enum device_endian endian) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2156 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2157 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 2158 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2159 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2160 | hwaddr l = 4; |
| 2161 | hwaddr addr1; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2162 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2163 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2164 | false); |
| 2165 | if (l < 4 || !memory_access_is_direct(mr, false)) { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2166 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2167 | io_mem_read(mr, addr1, &val, 4); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2168 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2169 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2170 | val = bswap32(val); |
| 2171 | } |
| 2172 | #else |
| 2173 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2174 | val = bswap32(val); |
| 2175 | } |
| 2176 | #endif |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2177 | } else { |
| 2178 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2179 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2180 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2181 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2182 | switch (endian) { |
| 2183 | case DEVICE_LITTLE_ENDIAN: |
| 2184 | val = ldl_le_p(ptr); |
| 2185 | break; |
| 2186 | case DEVICE_BIG_ENDIAN: |
| 2187 | val = ldl_be_p(ptr); |
| 2188 | break; |
| 2189 | default: |
| 2190 | val = ldl_p(ptr); |
| 2191 | break; |
| 2192 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2193 | } |
| 2194 | return val; |
| 2195 | } |
| 2196 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2197 | uint32_t ldl_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2198 | { |
| 2199 | return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN); |
| 2200 | } |
| 2201 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2202 | uint32_t ldl_le_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2203 | { |
| 2204 | return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN); |
| 2205 | } |
| 2206 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2207 | uint32_t ldl_be_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2208 | { |
| 2209 | return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN); |
| 2210 | } |
| 2211 | |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2212 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2213 | static inline uint64_t ldq_phys_internal(hwaddr addr, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2214 | enum device_endian endian) |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2215 | { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2216 | uint8_t *ptr; |
| 2217 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2218 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2219 | hwaddr l = 8; |
| 2220 | hwaddr addr1; |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2221 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2222 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2223 | false); |
| 2224 | if (l < 8 || !memory_access_is_direct(mr, false)) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2225 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2226 | io_mem_read(mr, addr1, &val, 8); |
Paolo Bonzini | 968a562 | 2013-05-24 17:58:37 +0200 | [diff] [blame] | 2227 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2228 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2229 | val = bswap64(val); |
| 2230 | } |
| 2231 | #else |
| 2232 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2233 | val = bswap64(val); |
| 2234 | } |
| 2235 | #endif |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2236 | } else { |
| 2237 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2238 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2239 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2240 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2241 | switch (endian) { |
| 2242 | case DEVICE_LITTLE_ENDIAN: |
| 2243 | val = ldq_le_p(ptr); |
| 2244 | break; |
| 2245 | case DEVICE_BIG_ENDIAN: |
| 2246 | val = ldq_be_p(ptr); |
| 2247 | break; |
| 2248 | default: |
| 2249 | val = ldq_p(ptr); |
| 2250 | break; |
| 2251 | } |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2252 | } |
| 2253 | return val; |
| 2254 | } |
| 2255 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2256 | uint64_t ldq_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2257 | { |
| 2258 | return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN); |
| 2259 | } |
| 2260 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2261 | uint64_t ldq_le_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2262 | { |
| 2263 | return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN); |
| 2264 | } |
| 2265 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2266 | uint64_t ldq_be_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2267 | { |
| 2268 | return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN); |
| 2269 | } |
| 2270 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2271 | /* XXX: optimize */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2272 | uint32_t ldub_phys(hwaddr addr) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2273 | { |
| 2274 | uint8_t val; |
| 2275 | cpu_physical_memory_read(addr, &val, 1); |
| 2276 | return val; |
| 2277 | } |
| 2278 | |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2279 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2280 | static inline uint32_t lduw_phys_internal(hwaddr addr, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2281 | enum device_endian endian) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2282 | { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2283 | uint8_t *ptr; |
| 2284 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2285 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2286 | hwaddr l = 2; |
| 2287 | hwaddr addr1; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2288 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2289 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2290 | false); |
| 2291 | if (l < 2 || !memory_access_is_direct(mr, false)) { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2292 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2293 | io_mem_read(mr, addr1, &val, 2); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2294 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2295 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2296 | val = bswap16(val); |
| 2297 | } |
| 2298 | #else |
| 2299 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2300 | val = bswap16(val); |
| 2301 | } |
| 2302 | #endif |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2303 | } else { |
| 2304 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2305 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2306 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2307 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2308 | switch (endian) { |
| 2309 | case DEVICE_LITTLE_ENDIAN: |
| 2310 | val = lduw_le_p(ptr); |
| 2311 | break; |
| 2312 | case DEVICE_BIG_ENDIAN: |
| 2313 | val = lduw_be_p(ptr); |
| 2314 | break; |
| 2315 | default: |
| 2316 | val = lduw_p(ptr); |
| 2317 | break; |
| 2318 | } |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2319 | } |
| 2320 | return val; |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2321 | } |
| 2322 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2323 | uint32_t lduw_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2324 | { |
| 2325 | return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN); |
| 2326 | } |
| 2327 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2328 | uint32_t lduw_le_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2329 | { |
| 2330 | return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN); |
| 2331 | } |
| 2332 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2333 | uint32_t lduw_be_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2334 | { |
| 2335 | return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN); |
| 2336 | } |
| 2337 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2338 | /* warning: addr must be aligned. The ram page is not masked as dirty |
| 2339 | and the code inside is not invalidated. It is useful if the dirty |
| 2340 | bits are used to track modified PTEs */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2341 | void stl_phys_notdirty(hwaddr addr, uint32_t val) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2342 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2343 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2344 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2345 | hwaddr l = 4; |
| 2346 | hwaddr addr1; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2347 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2348 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2349 | true); |
| 2350 | if (l < 4 || !memory_access_is_direct(mr, true)) { |
| 2351 | io_mem_write(mr, addr1, val, 4); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2352 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2353 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2354 | ptr = qemu_get_ram_ptr(addr1); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2355 | stl_p(ptr, val); |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 2356 | |
| 2357 | if (unlikely(in_migration)) { |
| 2358 | if (!cpu_physical_memory_is_dirty(addr1)) { |
| 2359 | /* invalidate code */ |
| 2360 | tb_invalidate_phys_page_range(addr1, addr1 + 4, 0); |
| 2361 | /* set dirty bit */ |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 2362 | cpu_physical_memory_set_dirty_flags( |
| 2363 | addr1, (0xff & ~CODE_DIRTY_FLAG)); |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 2364 | } |
| 2365 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2366 | } |
| 2367 | } |
| 2368 | |
| 2369 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2370 | static inline void stl_phys_internal(hwaddr addr, uint32_t val, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2371 | enum device_endian endian) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2372 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2373 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2374 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2375 | hwaddr l = 4; |
| 2376 | hwaddr addr1; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2377 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2378 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2379 | true); |
| 2380 | if (l < 4 || !memory_access_is_direct(mr, true)) { |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2381 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2382 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2383 | val = bswap32(val); |
| 2384 | } |
| 2385 | #else |
| 2386 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2387 | val = bswap32(val); |
| 2388 | } |
| 2389 | #endif |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2390 | io_mem_write(mr, addr1, val, 4); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2391 | } else { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2392 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2393 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2394 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2395 | switch (endian) { |
| 2396 | case DEVICE_LITTLE_ENDIAN: |
| 2397 | stl_le_p(ptr, val); |
| 2398 | break; |
| 2399 | case DEVICE_BIG_ENDIAN: |
| 2400 | stl_be_p(ptr, val); |
| 2401 | break; |
| 2402 | default: |
| 2403 | stl_p(ptr, val); |
| 2404 | break; |
| 2405 | } |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2406 | invalidate_and_set_dirty(addr1, 4); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2407 | } |
| 2408 | } |
| 2409 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2410 | void stl_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2411 | { |
| 2412 | stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN); |
| 2413 | } |
| 2414 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2415 | void stl_le_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2416 | { |
| 2417 | stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN); |
| 2418 | } |
| 2419 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2420 | void stl_be_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2421 | { |
| 2422 | stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN); |
| 2423 | } |
| 2424 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2425 | /* XXX: optimize */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2426 | void stb_phys(hwaddr addr, uint32_t val) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2427 | { |
| 2428 | uint8_t v = val; |
| 2429 | cpu_physical_memory_write(addr, &v, 1); |
| 2430 | } |
| 2431 | |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2432 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2433 | static inline void stw_phys_internal(hwaddr addr, uint32_t val, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2434 | enum device_endian endian) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2435 | { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2436 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2437 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2438 | hwaddr l = 2; |
| 2439 | hwaddr addr1; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2440 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2441 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2442 | true); |
| 2443 | if (l < 2 || !memory_access_is_direct(mr, true)) { |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2444 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2445 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2446 | val = bswap16(val); |
| 2447 | } |
| 2448 | #else |
| 2449 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2450 | val = bswap16(val); |
| 2451 | } |
| 2452 | #endif |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2453 | io_mem_write(mr, addr1, val, 2); |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2454 | } else { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2455 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2456 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2457 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2458 | switch (endian) { |
| 2459 | case DEVICE_LITTLE_ENDIAN: |
| 2460 | stw_le_p(ptr, val); |
| 2461 | break; |
| 2462 | case DEVICE_BIG_ENDIAN: |
| 2463 | stw_be_p(ptr, val); |
| 2464 | break; |
| 2465 | default: |
| 2466 | stw_p(ptr, val); |
| 2467 | break; |
| 2468 | } |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2469 | invalidate_and_set_dirty(addr1, 2); |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2470 | } |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2471 | } |
| 2472 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2473 | void stw_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2474 | { |
| 2475 | stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN); |
| 2476 | } |
| 2477 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2478 | void stw_le_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2479 | { |
| 2480 | stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN); |
| 2481 | } |
| 2482 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2483 | void stw_be_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2484 | { |
| 2485 | stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN); |
| 2486 | } |
| 2487 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2488 | /* XXX: optimize */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2489 | void stq_phys(hwaddr addr, uint64_t val) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2490 | { |
| 2491 | val = tswap64(val); |
Stefan Weil | 71d2b72 | 2011-03-26 21:06:56 +0100 | [diff] [blame] | 2492 | cpu_physical_memory_write(addr, &val, 8); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2493 | } |
| 2494 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2495 | void stq_le_phys(hwaddr addr, uint64_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2496 | { |
| 2497 | val = cpu_to_le64(val); |
| 2498 | cpu_physical_memory_write(addr, &val, 8); |
| 2499 | } |
| 2500 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2501 | void stq_be_phys(hwaddr addr, uint64_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2502 | { |
| 2503 | val = cpu_to_be64(val); |
| 2504 | cpu_physical_memory_write(addr, &val, 8); |
| 2505 | } |
| 2506 | |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2507 | /* virtual memory access for debug (includes writing to ROM) */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 2508 | int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr, |
bellard | b448f2f | 2004-02-25 23:24:04 +0000 | [diff] [blame] | 2509 | uint8_t *buf, int len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2510 | { |
| 2511 | int l; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2512 | hwaddr phys_addr; |
j_mayer | 9b3c35e | 2007-04-07 11:21:28 +0000 | [diff] [blame] | 2513 | target_ulong page; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2514 | |
| 2515 | while (len > 0) { |
| 2516 | page = addr & TARGET_PAGE_MASK; |
| 2517 | phys_addr = cpu_get_phys_page_debug(env, page); |
| 2518 | /* if no physical page mapped, return an error */ |
| 2519 | if (phys_addr == -1) |
| 2520 | return -1; |
| 2521 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 2522 | if (l > len) |
| 2523 | l = len; |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2524 | phys_addr += (addr & ~TARGET_PAGE_MASK); |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2525 | if (is_write) |
| 2526 | cpu_physical_memory_write_rom(phys_addr, buf, l); |
| 2527 | else |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2528 | cpu_physical_memory_rw(phys_addr, buf, l, is_write); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2529 | len -= l; |
| 2530 | buf += l; |
| 2531 | addr += l; |
| 2532 | } |
| 2533 | return 0; |
| 2534 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2535 | #endif |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2536 | |
Blue Swirl | 8e4a424 | 2013-01-06 18:30:17 +0000 | [diff] [blame] | 2537 | #if !defined(CONFIG_USER_ONLY) |
| 2538 | |
| 2539 | /* |
| 2540 | * A helper function for the _utterly broken_ virtio device model to find out if |
| 2541 | * it's running on a big endian machine. Don't do this at home kids! |
| 2542 | */ |
| 2543 | bool virtio_is_big_endian(void); |
| 2544 | bool virtio_is_big_endian(void) |
| 2545 | { |
| 2546 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2547 | return true; |
| 2548 | #else |
| 2549 | return false; |
| 2550 | #endif |
| 2551 | } |
| 2552 | |
| 2553 | #endif |
| 2554 | |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2555 | #ifndef CONFIG_USER_ONLY |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2556 | bool cpu_physical_memory_is_io(hwaddr phys_addr) |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2557 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2558 | MemoryRegion*mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2559 | hwaddr l = 1; |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2560 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2561 | mr = address_space_translate(&address_space_memory, |
| 2562 | phys_addr, &phys_addr, &l, false); |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2563 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2564 | return !(memory_region_is_ram(mr) || |
| 2565 | memory_region_is_romd(mr)); |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2566 | } |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 2567 | |
| 2568 | void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque) |
| 2569 | { |
| 2570 | RAMBlock *block; |
| 2571 | |
| 2572 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
| 2573 | func(block->host, block->offset, block->length, opaque); |
| 2574 | } |
| 2575 | } |
Peter Maydell | ec3f8c9 | 2013-06-27 20:53:38 +0100 | [diff] [blame] | 2576 | #endif |