blob: ada2ff217a0dcb47ba8d8484314627efe215819e [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
91struct AddressSpaceDispatch {
92 /* This is a multi-level map on the physical address space.
93 * The bottom level has pointers to MemoryRegionSections.
94 */
95 PhysPageEntry phys_map;
96 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020097 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Jan Kiszka90260c62013-05-26 21:46:51 +0200100#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
101typedef struct subpage_t {
102 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200103 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200104 hwaddr base;
105 uint16_t sub_section[TARGET_PAGE_SIZE];
106} subpage_t;
107
Avi Kivity5312bd82012-02-12 18:32:55 +0200108static MemoryRegionSection *phys_sections;
109static unsigned phys_sections_nb, phys_sections_nb_alloc;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200110#define PHYS_SECTION_UNASSIGNED 0
111#define PHYS_SECTION_NOTDIRTY 1
112#define PHYS_SECTION_ROM 2
113#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200114
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200115/* Simple allocator for PhysPageEntry nodes */
116static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
117static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
118
Avi Kivity07f07b32012-02-13 20:45:32 +0200119#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200120
pbrooke2eef172008-06-08 01:09:01 +0000121static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300122static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000123static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000124
Avi Kivity1ec9b902012-01-02 12:47:48 +0200125static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
Paul Brook6d9a1302010-02-28 23:55:53 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
Avi Kivityf7bf5462012-02-13 20:12:05 +0200130static void phys_map_node_reserve(unsigned nodes)
131{
132 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
133 typedef PhysPageEntry Node[L2_SIZE];
134 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
136 phys_map_nodes_nb + nodes);
137 phys_map_nodes = g_renew(Node, phys_map_nodes,
138 phys_map_nodes_nb_alloc);
139 }
140}
141
142static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200143{
144 unsigned i;
145 uint16_t ret;
146
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200148 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200149 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200150 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200151 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200152 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200153 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200155}
156
Avi Kivitya8170e52012-10-23 12:30:10 +0200157static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
158 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200159 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200160{
161 PhysPageEntry *p;
162 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200163 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200164
Avi Kivity07f07b32012-02-13 20:45:32 +0200165 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200166 lp->ptr = phys_map_node_alloc();
167 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168 if (level == 0) {
169 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200170 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200171 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200172 }
173 }
174 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200176 }
Avi Kivity29990972012-02-13 20:21:20 +0200177 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178
Avi Kivity29990972012-02-13 20:21:20 +0200179 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200180 if ((*index & (step - 1)) == 0 && *nb >= step) {
181 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200183 *index += step;
184 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200185 } else {
186 phys_page_set_level(lp, index, nb, leaf, level - 1);
187 }
188 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189 }
190}
191
Avi Kivityac1970f2012-10-03 16:22:53 +0200192static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200193 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200194 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000195{
Avi Kivity29990972012-02-13 20:21:20 +0200196 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000200}
201
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200202static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000203{
Avi Kivityac1970f2012-10-03 16:22:53 +0200204 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200205 PhysPageEntry *p;
206 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200207
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200209 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200210 return &phys_sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200211 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200212 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200213 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200215 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200216}
217
Blue Swirle5548612012-04-21 13:08:33 +0000218bool memory_region_is_unassigned(MemoryRegion *mr)
219{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200220 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000221 && mr != &io_mem_watch;
222}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200223
Jan Kiszka9f029602013-05-06 16:48:02 +0200224static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200225 hwaddr addr,
226 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200227{
Jan Kiszka90260c62013-05-26 21:46:51 +0200228 MemoryRegionSection *section;
229 subpage_t *subpage;
230
231 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
232 if (resolve_subpage && section->mr->subpage) {
233 subpage = container_of(section->mr, subpage_t, iomem);
234 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
235 }
236 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200237}
238
Jan Kiszka90260c62013-05-26 21:46:51 +0200239static MemoryRegionSection *
240address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
241 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200242{
243 MemoryRegionSection *section;
244 Int128 diff;
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200247 /* Compute offset within MemoryRegionSection */
248 addr -= section->offset_within_address_space;
249
250 /* Compute offset within MemoryRegion */
251 *xlat = addr + section->offset_within_region;
252
253 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100254 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200255 return section;
256}
Jan Kiszka90260c62013-05-26 21:46:51 +0200257
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200258MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
259 hwaddr *xlat, hwaddr *plen,
260 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200261{
Avi Kivity30951152012-10-30 13:47:46 +0200262 IOMMUTLBEntry iotlb;
263 MemoryRegionSection *section;
264 MemoryRegion *mr;
265 hwaddr len = *plen;
266
267 for (;;) {
268 section = address_space_translate_internal(as, addr, &addr, plen, true);
269 mr = section->mr;
270
271 if (!mr->iommu_ops) {
272 break;
273 }
274
275 iotlb = mr->iommu_ops->translate(mr, addr);
276 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
277 | (addr & iotlb.addr_mask));
278 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
279 if (!(iotlb.perm & (1 << is_write))) {
280 mr = &io_mem_unassigned;
281 break;
282 }
283
284 as = iotlb.target_as;
285 }
286
287 *plen = len;
288 *xlat = addr;
289 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200290}
291
292MemoryRegionSection *
293address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
294 hwaddr *plen)
295{
Avi Kivity30951152012-10-30 13:47:46 +0200296 MemoryRegionSection *section;
297 section = address_space_translate_internal(as, addr, xlat, plen, false);
298
299 assert(!section->mr->iommu_ops);
300 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200301}
bellard9fa3e852004-01-04 18:06:42 +0000302#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000303
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200304void cpu_exec_init_all(void)
305{
306#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700307 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200308 memory_map_init();
309 io_mem_init();
310#endif
311}
312
Andreas Färberb170fce2013-01-20 20:23:22 +0100313#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000314
Juan Quintelae59fb372009-09-29 22:48:21 +0200315static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200316{
Andreas Färber259186a2013-01-17 18:51:17 +0100317 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200318
aurel323098dba2009-03-07 21:28:24 +0000319 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
320 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100321 cpu->interrupt_request &= ~0x01;
322 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000323
324 return 0;
325}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326
Andreas Färber1a1562f2013-06-17 04:09:11 +0200327const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328 .name = "cpu_common",
329 .version_id = 1,
330 .minimum_version_id = 1,
331 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200332 .post_load = cpu_common_post_load,
333 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100334 VMSTATE_UINT32(halted, CPUState),
335 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336 VMSTATE_END_OF_LIST()
337 }
338};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200339
pbrook9656f322008-07-01 20:01:19 +0000340#endif
341
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100342CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400343{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100344 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100345 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400346
347 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100348 cpu = ENV_GET_CPU(env);
349 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400350 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100351 }
Glauber Costa950f1472009-06-09 12:15:18 -0400352 env = env->next_cpu;
353 }
354
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100355 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400356}
357
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200358void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
359{
360 CPUArchState *env = first_cpu;
361
362 while (env) {
363 func(ENV_GET_CPU(env), data);
364 env = env->next_cpu;
365 }
366}
367
Andreas Färber9349b4f2012-03-14 01:38:32 +0100368void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000369{
Andreas Färber9f09e182012-05-03 06:59:07 +0200370 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100371 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100372 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000373 int cpu_index;
374
pbrookc2764712009-03-07 15:24:59 +0000375#if defined(CONFIG_USER_ONLY)
376 cpu_list_lock();
377#endif
bellard6a00d602005-11-21 23:25:50 +0000378 env->next_cpu = NULL;
379 penv = &first_cpu;
380 cpu_index = 0;
381 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700382 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000383 cpu_index++;
384 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100385 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100386 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000387 QTAILQ_INIT(&env->breakpoints);
388 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100389#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200390 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100391#endif
bellard6a00d602005-11-21 23:25:50 +0000392 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000393#if defined(CONFIG_USER_ONLY)
394 cpu_list_unlock();
395#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100396 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000397#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600398 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000399 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100400 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000401#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100402 if (cc->vmsd != NULL) {
403 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
404 }
bellardfd6ce8f2003-05-14 19:00:11 +0000405}
406
bellard1fddef42005-04-17 19:16:13 +0000407#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000408#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100409static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000410{
411 tb_invalidate_phys_page_range(pc, pc + 1, 0);
412}
413#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400414static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
415{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400416 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
417 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400418}
bellardc27004e2005-01-03 23:35:10 +0000419#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000420#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000421
Paul Brookc527ee82010-03-01 03:31:14 +0000422#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100423void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000424
425{
426}
427
Andreas Färber9349b4f2012-03-14 01:38:32 +0100428int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000429 int flags, CPUWatchpoint **watchpoint)
430{
431 return -ENOSYS;
432}
433#else
pbrook6658ffb2007-03-16 23:58:11 +0000434/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100435int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000436 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000437{
aliguorib4051332008-11-18 20:14:20 +0000438 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000439 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000440
aliguorib4051332008-11-18 20:14:20 +0000441 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400442 if ((len & (len - 1)) || (addr & ~len_mask) ||
443 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000444 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
445 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
446 return -EINVAL;
447 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500448 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000449
aliguoria1d1bb32008-11-18 20:07:32 +0000450 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000451 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000452 wp->flags = flags;
453
aliguori2dc9f412008-11-18 20:56:59 +0000454 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000455 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000456 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000457 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000458 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000459
pbrook6658ffb2007-03-16 23:58:11 +0000460 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000461
462 if (watchpoint)
463 *watchpoint = wp;
464 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000465}
466
aliguoria1d1bb32008-11-18 20:07:32 +0000467/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100468int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000469 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000470{
aliguorib4051332008-11-18 20:14:20 +0000471 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000472 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000473
Blue Swirl72cf2d42009-09-12 07:36:22 +0000474 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000475 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000476 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000477 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000478 return 0;
479 }
480 }
aliguoria1d1bb32008-11-18 20:07:32 +0000481 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000482}
483
aliguoria1d1bb32008-11-18 20:07:32 +0000484/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100485void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000486{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000487 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000488
aliguoria1d1bb32008-11-18 20:07:32 +0000489 tlb_flush_page(env, watchpoint->vaddr);
490
Anthony Liguori7267c092011-08-20 22:09:37 -0500491 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000492}
493
aliguoria1d1bb32008-11-18 20:07:32 +0000494/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100495void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000496{
aliguoric0ce9982008-11-25 22:13:57 +0000497 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000498
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000500 if (wp->flags & mask)
501 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000502 }
aliguoria1d1bb32008-11-18 20:07:32 +0000503}
Paul Brookc527ee82010-03-01 03:31:14 +0000504#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000505
506/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100507int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000508 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000509{
bellard1fddef42005-04-17 19:16:13 +0000510#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000511 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000512
Anthony Liguori7267c092011-08-20 22:09:37 -0500513 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000514
515 bp->pc = pc;
516 bp->flags = flags;
517
aliguori2dc9f412008-11-18 20:56:59 +0000518 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000519 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000520 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000521 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000522 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000523
524 breakpoint_invalidate(env, pc);
525
526 if (breakpoint)
527 *breakpoint = bp;
528 return 0;
529#else
530 return -ENOSYS;
531#endif
532}
533
534/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100535int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000536{
537#if defined(TARGET_HAS_ICE)
538 CPUBreakpoint *bp;
539
Blue Swirl72cf2d42009-09-12 07:36:22 +0000540 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000541 if (bp->pc == pc && bp->flags == flags) {
542 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000543 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000544 }
bellard4c3a88a2003-07-26 12:06:08 +0000545 }
aliguoria1d1bb32008-11-18 20:07:32 +0000546 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000547#else
aliguoria1d1bb32008-11-18 20:07:32 +0000548 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000549#endif
550}
551
aliguoria1d1bb32008-11-18 20:07:32 +0000552/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100553void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000554{
bellard1fddef42005-04-17 19:16:13 +0000555#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000556 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000557
aliguoria1d1bb32008-11-18 20:07:32 +0000558 breakpoint_invalidate(env, breakpoint->pc);
559
Anthony Liguori7267c092011-08-20 22:09:37 -0500560 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000561#endif
562}
563
564/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100565void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000566{
567#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000568 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000569
Blue Swirl72cf2d42009-09-12 07:36:22 +0000570 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000571 if (bp->flags & mask)
572 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000573 }
bellard4c3a88a2003-07-26 12:06:08 +0000574#endif
575}
576
bellardc33a3462003-07-29 20:50:33 +0000577/* enable or disable single step mode. EXCP_DEBUG is returned by the
578 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100579void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000580{
bellard1fddef42005-04-17 19:16:13 +0000581#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000582 if (env->singlestep_enabled != enabled) {
583 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000584 if (kvm_enabled())
585 kvm_update_guest_debug(env, 0);
586 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100587 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000588 /* XXX: only flush what is necessary */
589 tb_flush(env);
590 }
bellardc33a3462003-07-29 20:50:33 +0000591 }
592#endif
593}
594
Andreas Färber9349b4f2012-03-14 01:38:32 +0100595void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000596{
Andreas Färber878096e2013-05-27 01:33:50 +0200597 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000598 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000600
601 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000602 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100611 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000612 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000613 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000614 }
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000616 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
bellard75012672003-06-21 13:11:07 +0000625 abort();
626}
627
Andreas Färber9349b4f2012-03-14 01:38:32 +0100628CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000629{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100630 CPUArchState *new_env = cpu_init(env->cpu_model_str);
631 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000632#if defined(TARGET_HAS_ICE)
633 CPUBreakpoint *bp;
634 CPUWatchpoint *wp;
635#endif
636
Andreas Färber9349b4f2012-03-14 01:38:32 +0100637 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000638
Andreas Färber55e5c282012-12-17 06:18:02 +0100639 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000640 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000641
642 /* Clone all break/watchpoints.
643 Note: Once we support ptrace with hw-debug register access, make sure
644 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000645 QTAILQ_INIT(&env->breakpoints);
646 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000647#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000648 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000649 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
650 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000652 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
653 wp->flags, NULL);
654 }
655#endif
656
thsc5be9f02007-02-28 20:20:53 +0000657 return new_env;
658}
659
bellard01243112004-01-04 15:48:17 +0000660#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200661static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
662 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000663{
Juan Quintelad24981d2012-05-22 00:42:40 +0200664 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000665
bellard1ccde1c2004-02-06 19:46:14 +0000666 /* we modify the TLB cache so that the dirty bit will be set again
667 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200668 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200669 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000670 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200671 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000672 != (end - 1) - start) {
673 abort();
674 }
Blue Swirle5548612012-04-21 13:08:33 +0000675 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200676
677}
678
679/* Note: start and end must be within the same ram block. */
680void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
681 int dirty_flags)
682{
683 uintptr_t length;
684
685 start &= TARGET_PAGE_MASK;
686 end = TARGET_PAGE_ALIGN(end);
687
688 length = end - start;
689 if (length == 0)
690 return;
691 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
692
693 if (tcg_enabled()) {
694 tlb_reset_dirty_range_all(start, end, length);
695 }
bellard1ccde1c2004-02-06 19:46:14 +0000696}
697
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000698static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000699{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200700 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000701 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200702 return ret;
aliguori74576192008-10-06 14:02:03 +0000703}
704
Avi Kivitya8170e52012-10-23 12:30:10 +0200705hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200706 MemoryRegionSection *section,
707 target_ulong vaddr,
708 hwaddr paddr, hwaddr xlat,
709 int prot,
710 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000711{
Avi Kivitya8170e52012-10-23 12:30:10 +0200712 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000713 CPUWatchpoint *wp;
714
Blue Swirlcc5bea62012-04-14 14:56:48 +0000715 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000716 /* Normal RAM. */
717 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200718 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000719 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200720 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000721 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200722 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000723 }
724 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000725 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200726 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000727 }
728
729 /* Make accesses to pages with watchpoints go via the
730 watchpoint trap routines. */
731 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
732 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
733 /* Avoid trapping reads of pages with a write breakpoint. */
734 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200735 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000736 *address |= TLB_MMIO;
737 break;
738 }
739 }
740 }
741
742 return iotlb;
743}
bellard9fa3e852004-01-04 18:06:42 +0000744#endif /* defined(CONFIG_USER_ONLY) */
745
pbrooke2eef172008-06-08 01:09:01 +0000746#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000747
Anthony Liguoric227f092009-10-01 16:12:16 -0500748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200749 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200750static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivity5312bd82012-02-12 18:32:55 +0200752static uint16_t phys_section_add(MemoryRegionSection *section)
753{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200754 /* The physical section number is ORed with a page-aligned
755 * pointer to produce the iotlb entries. Thus it should
756 * never overflow into the page-aligned value.
757 */
758 assert(phys_sections_nb < TARGET_PAGE_SIZE);
759
Avi Kivity5312bd82012-02-12 18:32:55 +0200760 if (phys_sections_nb == phys_sections_nb_alloc) {
761 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
762 phys_sections = g_renew(MemoryRegionSection, phys_sections,
763 phys_sections_nb_alloc);
764 }
765 phys_sections[phys_sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200766 memory_region_ref(section->mr);
Avi Kivity5312bd82012-02-12 18:32:55 +0200767 return phys_sections_nb++;
768}
769
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200770static void phys_section_destroy(MemoryRegion *mr)
771{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200772 memory_region_unref(mr);
773
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200774 if (mr->subpage) {
775 subpage_t *subpage = container_of(mr, subpage_t, iomem);
776 memory_region_destroy(&subpage->iomem);
777 g_free(subpage);
778 }
779}
780
Avi Kivity5312bd82012-02-12 18:32:55 +0200781static void phys_sections_clear(void)
782{
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200783 while (phys_sections_nb > 0) {
784 MemoryRegionSection *section = &phys_sections[--phys_sections_nb];
785 phys_section_destroy(section->mr);
786 }
Paolo Bonzinib7e95162013-05-29 12:07:03 +0200787 phys_map_nodes_nb = 0;
Avi Kivity5312bd82012-02-12 18:32:55 +0200788}
789
Avi Kivityac1970f2012-10-03 16:22:53 +0200790static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200791{
792 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200793 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200794 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200795 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200796 MemoryRegionSection subsection = {
797 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200798 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200799 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200800 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200801
Avi Kivityf3705d52012-03-08 16:16:34 +0200802 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200803
Avi Kivityf3705d52012-03-08 16:16:34 +0200804 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200805 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200806 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200807 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200808 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200810 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200811 }
812 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200813 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200814 subpage_register(subpage, start, end, phys_section_add(section));
815}
816
817
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200818static void register_multipage(AddressSpaceDispatch *d,
819 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000820{
Avi Kivitya8170e52012-10-23 12:30:10 +0200821 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200822 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200823 uint64_t num_pages = int128_get64(int128_rshift(section->size,
824 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200825
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200826 assert(num_pages);
827 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000828}
829
Avi Kivityac1970f2012-10-03 16:22:53 +0200830static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200831{
Avi Kivityac1970f2012-10-03 16:22:53 +0200832 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200833 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200834 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200835
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200836 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
837 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
838 - now.offset_within_address_space;
839
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200840 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200841 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200842 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200843 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200844 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200845 while (int128_ne(remain.size, now.size)) {
846 remain.size = int128_sub(remain.size, now.size);
847 remain.offset_within_address_space += int128_get64(now.size);
848 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400849 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200851 register_subpage(d, &now);
852 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200853 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200854 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400855 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200856 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200857 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400858 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200859 }
860}
861
Sheng Yang62a27442010-01-26 19:21:16 +0800862void qemu_flush_coalesced_mmio_buffer(void)
863{
864 if (kvm_enabled())
865 kvm_flush_coalesced_mmio_buffer();
866}
867
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700868void qemu_mutex_lock_ramlist(void)
869{
870 qemu_mutex_lock(&ram_list.mutex);
871}
872
873void qemu_mutex_unlock_ramlist(void)
874{
875 qemu_mutex_unlock(&ram_list.mutex);
876}
877
Marcelo Tosattic9027602010-03-01 20:25:08 -0300878#if defined(__linux__) && !defined(TARGET_S390X)
879
880#include <sys/vfs.h>
881
882#define HUGETLBFS_MAGIC 0x958458f6
883
884static long gethugepagesize(const char *path)
885{
886 struct statfs fs;
887 int ret;
888
889 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900890 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300891 } while (ret != 0 && errno == EINTR);
892
893 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900894 perror(path);
895 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300896 }
897
898 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900899 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300900
901 return fs.f_bsize;
902}
903
Alex Williamson04b16652010-07-02 11:13:17 -0600904static void *file_ram_alloc(RAMBlock *block,
905 ram_addr_t memory,
906 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300907{
908 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500909 char *sanitized_name;
910 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300911 void *area;
912 int fd;
913#ifdef MAP_POPULATE
914 int flags;
915#endif
916 unsigned long hpagesize;
917
918 hpagesize = gethugepagesize(path);
919 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900920 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300921 }
922
923 if (memory < hpagesize) {
924 return NULL;
925 }
926
927 if (kvm_enabled() && !kvm_has_sync_mmu()) {
928 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
929 return NULL;
930 }
931
Peter Feiner8ca761f2013-03-04 13:54:25 -0500932 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
933 sanitized_name = g_strdup(block->mr->name);
934 for (c = sanitized_name; *c != '\0'; c++) {
935 if (*c == '/')
936 *c = '_';
937 }
938
939 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
940 sanitized_name);
941 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300942
943 fd = mkstemp(filename);
944 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900945 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100946 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900947 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300948 }
949 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100950 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300951
952 memory = (memory+hpagesize-1) & ~(hpagesize-1);
953
954 /*
955 * ftruncate is not supported by hugetlbfs in older
956 * hosts, so don't bother bailing out on errors.
957 * If anything goes wrong with it under other filesystems,
958 * mmap will fail.
959 */
960 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900961 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300962
963#ifdef MAP_POPULATE
964 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
965 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
966 * to sidestep this quirk.
967 */
968 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
969 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
970#else
971 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
972#endif
973 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900974 perror("file_ram_alloc: can't mmap RAM pages");
975 close(fd);
976 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300977 }
Alex Williamson04b16652010-07-02 11:13:17 -0600978 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300979 return area;
980}
981#endif
982
Alex Williamsond17b5282010-06-25 11:08:38 -0600983static ram_addr_t find_ram_offset(ram_addr_t size)
984{
Alex Williamson04b16652010-07-02 11:13:17 -0600985 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600986 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600987
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100988 assert(size != 0); /* it would hand out same offset multiple times */
989
Paolo Bonzinia3161032012-11-14 15:54:48 +0100990 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -0600991 return 0;
992
Paolo Bonzinia3161032012-11-14 15:54:48 +0100993 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +0000994 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600995
996 end = block->offset + block->length;
997
Paolo Bonzinia3161032012-11-14 15:54:48 +0100998 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -0600999 if (next_block->offset >= end) {
1000 next = MIN(next, next_block->offset);
1001 }
1002 }
1003 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001004 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001005 mingap = next - end;
1006 }
1007 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001008
1009 if (offset == RAM_ADDR_MAX) {
1010 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1011 (uint64_t)size);
1012 abort();
1013 }
1014
Alex Williamson04b16652010-07-02 11:13:17 -06001015 return offset;
1016}
1017
Juan Quintela652d7ec2012-07-20 10:37:54 +02001018ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001019{
Alex Williamsond17b5282010-06-25 11:08:38 -06001020 RAMBlock *block;
1021 ram_addr_t last = 0;
1022
Paolo Bonzinia3161032012-11-14 15:54:48 +01001023 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001024 last = MAX(last, block->offset + block->length);
1025
1026 return last;
1027}
1028
Jason Baronddb97f12012-08-02 15:44:16 -04001029static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1030{
1031 int ret;
1032 QemuOpts *machine_opts;
1033
1034 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1035 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1036 if (machine_opts &&
1037 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1038 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1039 if (ret) {
1040 perror("qemu_madvise");
1041 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1042 "but dump_guest_core=off specified\n");
1043 }
1044 }
1045}
1046
Avi Kivityc5705a72011-12-20 15:59:12 +02001047void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001048{
1049 RAMBlock *new_block, *block;
1050
Avi Kivityc5705a72011-12-20 15:59:12 +02001051 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001052 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001053 if (block->offset == addr) {
1054 new_block = block;
1055 break;
1056 }
1057 }
1058 assert(new_block);
1059 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001060
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001061 if (dev) {
1062 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063 if (id) {
1064 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001065 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001066 }
1067 }
1068 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1069
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001070 /* This assumes the iothread lock is taken here too. */
1071 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001072 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001073 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001074 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1075 new_block->idstr);
1076 abort();
1077 }
1078 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001079 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001080}
1081
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001082static int memory_try_enable_merging(void *addr, size_t len)
1083{
1084 QemuOpts *opts;
1085
1086 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1087 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1088 /* disabled by the user */
1089 return 0;
1090 }
1091
1092 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1093}
1094
Avi Kivityc5705a72011-12-20 15:59:12 +02001095ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1096 MemoryRegion *mr)
1097{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001098 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001099
1100 size = TARGET_PAGE_ALIGN(size);
1101 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001102
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001103 /* This assumes the iothread lock is taken here too. */
1104 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001105 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001106 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001107 if (host) {
1108 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001109 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001110 } else {
1111 if (mem_path) {
1112#if defined (__linux__) && !defined(TARGET_S390X)
1113 new_block->host = file_ram_alloc(new_block, size, mem_path);
1114 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001115 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001116 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001117 }
1118#else
1119 fprintf(stderr, "-mem-path option unsupported\n");
1120 exit(1);
1121#endif
1122 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001123 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001124 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001125 } else if (kvm_enabled()) {
1126 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001127 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001128 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001129 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001130 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001131 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001132 }
1133 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001134 new_block->length = size;
1135
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001136 /* Keep the list sorted from biggest to smallest block. */
1137 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1138 if (block->length < new_block->length) {
1139 break;
1140 }
1141 }
1142 if (block) {
1143 QTAILQ_INSERT_BEFORE(block, new_block, next);
1144 } else {
1145 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1146 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001147 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001148
Umesh Deshpandef798b072011-08-18 11:41:17 -07001149 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001150 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001151
Anthony Liguori7267c092011-08-20 22:09:37 -05001152 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001153 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001154 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1155 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001156 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001157
Jason Baronddb97f12012-08-02 15:44:16 -04001158 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001159 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001160
Cam Macdonell84b89d72010-07-26 18:10:57 -06001161 if (kvm_enabled())
1162 kvm_setup_guest_memory(new_block->host, size);
1163
1164 return new_block->offset;
1165}
1166
Avi Kivityc5705a72011-12-20 15:59:12 +02001167ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001168{
Avi Kivityc5705a72011-12-20 15:59:12 +02001169 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001170}
bellarde9a1ab12007-02-08 23:08:38 +00001171
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001172void qemu_ram_free_from_ptr(ram_addr_t addr)
1173{
1174 RAMBlock *block;
1175
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001176 /* This assumes the iothread lock is taken here too. */
1177 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001178 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001179 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001180 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001181 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001182 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001183 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001184 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001185 }
1186 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001187 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001188}
1189
Anthony Liguoric227f092009-10-01 16:12:16 -05001190void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001191{
Alex Williamson04b16652010-07-02 11:13:17 -06001192 RAMBlock *block;
1193
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001194 /* This assumes the iothread lock is taken here too. */
1195 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001196 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001197 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001198 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001199 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001200 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001201 if (block->flags & RAM_PREALLOC_MASK) {
1202 ;
1203 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001204#if defined (__linux__) && !defined(TARGET_S390X)
1205 if (block->fd) {
1206 munmap(block->host, block->length);
1207 close(block->fd);
1208 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001209 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001210 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001211#else
1212 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001213#endif
1214 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001215 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001216 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001217 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001218 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001219 }
Alex Williamson04b16652010-07-02 11:13:17 -06001220 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001221 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001222 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001223 }
1224 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001225 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001226
bellarde9a1ab12007-02-08 23:08:38 +00001227}
1228
Huang Yingcd19cfa2011-03-02 08:56:19 +01001229#ifndef _WIN32
1230void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1231{
1232 RAMBlock *block;
1233 ram_addr_t offset;
1234 int flags;
1235 void *area, *vaddr;
1236
Paolo Bonzinia3161032012-11-14 15:54:48 +01001237 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001238 offset = addr - block->offset;
1239 if (offset < block->length) {
1240 vaddr = block->host + offset;
1241 if (block->flags & RAM_PREALLOC_MASK) {
1242 ;
1243 } else {
1244 flags = MAP_FIXED;
1245 munmap(vaddr, length);
1246 if (mem_path) {
1247#if defined(__linux__) && !defined(TARGET_S390X)
1248 if (block->fd) {
1249#ifdef MAP_POPULATE
1250 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1251 MAP_PRIVATE;
1252#else
1253 flags |= MAP_PRIVATE;
1254#endif
1255 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1256 flags, block->fd, offset);
1257 } else {
1258 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1259 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1260 flags, -1, 0);
1261 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001262#else
1263 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001264#endif
1265 } else {
1266#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1267 flags |= MAP_SHARED | MAP_ANONYMOUS;
1268 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1269 flags, -1, 0);
1270#else
1271 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1272 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1273 flags, -1, 0);
1274#endif
1275 }
1276 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001277 fprintf(stderr, "Could not remap addr: "
1278 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001279 length, addr);
1280 exit(1);
1281 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001282 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001283 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001284 }
1285 return;
1286 }
1287 }
1288}
1289#endif /* !_WIN32 */
1290
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001291static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001292{
pbrook94a6b542009-04-11 17:15:54 +00001293 RAMBlock *block;
1294
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001295 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001296 block = ram_list.mru_block;
1297 if (block && addr - block->offset < block->length) {
1298 goto found;
1299 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001300 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001301 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001302 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001303 }
pbrook94a6b542009-04-11 17:15:54 +00001304 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001305
1306 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1307 abort();
1308
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001309found:
1310 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001311 return block;
1312}
1313
1314/* Return a host pointer to ram allocated with qemu_ram_alloc.
1315 With the exception of the softmmu code in this file, this should
1316 only be used for local memory (e.g. video ram) that the device owns,
1317 and knows it isn't going to access beyond the end of the block.
1318
1319 It should not be used for general purpose DMA.
1320 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1321 */
1322void *qemu_get_ram_ptr(ram_addr_t addr)
1323{
1324 RAMBlock *block = qemu_get_ram_block(addr);
1325
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001326 if (xen_enabled()) {
1327 /* We need to check if the requested address is in the RAM
1328 * because we don't want to map the entire memory in QEMU.
1329 * In that case just map until the end of the page.
1330 */
1331 if (block->offset == 0) {
1332 return xen_map_cache(addr, 0, 0);
1333 } else if (block->host == NULL) {
1334 block->host =
1335 xen_map_cache(block->offset, block->length, 1);
1336 }
1337 }
1338 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001339}
1340
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001341/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1342 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1343 *
1344 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001345 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001346static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001347{
1348 RAMBlock *block;
1349
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001350 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001351 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001352 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001353 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001354 /* We need to check if the requested address is in the RAM
1355 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001356 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001357 */
1358 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001359 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001360 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001361 block->host =
1362 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001363 }
1364 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001365 return block->host + (addr - block->offset);
1366 }
1367 }
1368
1369 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1370 abort();
1371
1372 return NULL;
1373}
1374
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001375/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1376 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001377static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001378{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001379 if (*size == 0) {
1380 return NULL;
1381 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001382 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001383 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001384 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001385 RAMBlock *block;
1386
Paolo Bonzinia3161032012-11-14 15:54:48 +01001387 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001388 if (addr - block->offset < block->length) {
1389 if (addr - block->offset + *size > block->length)
1390 *size = block->length - addr + block->offset;
1391 return block->host + (addr - block->offset);
1392 }
1393 }
1394
1395 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1396 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001397 }
1398}
1399
Paolo Bonzini7443b432013-06-03 12:44:02 +02001400/* Some of the softmmu routines need to translate from a host pointer
1401 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001402MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001403{
pbrook94a6b542009-04-11 17:15:54 +00001404 RAMBlock *block;
1405 uint8_t *host = ptr;
1406
Jan Kiszka868bb332011-06-21 22:59:09 +02001407 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001408 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001409 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001410 }
1411
Paolo Bonzini23887b72013-05-06 14:28:39 +02001412 block = ram_list.mru_block;
1413 if (block && block->host && host - block->host < block->length) {
1414 goto found;
1415 }
1416
Paolo Bonzinia3161032012-11-14 15:54:48 +01001417 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001418 /* This case append when the block is not mapped. */
1419 if (block->host == NULL) {
1420 continue;
1421 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001422 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001423 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001424 }
pbrook94a6b542009-04-11 17:15:54 +00001425 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001426
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001427 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001428
1429found:
1430 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001431 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001432}
Alex Williamsonf471a172010-06-11 11:11:42 -06001433
Avi Kivitya8170e52012-10-23 12:30:10 +02001434static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001435 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001436{
bellard3a7d9292005-08-21 09:26:42 +00001437 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001438 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001439 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001440 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001441 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001442 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001443 switch (size) {
1444 case 1:
1445 stb_p(qemu_get_ram_ptr(ram_addr), val);
1446 break;
1447 case 2:
1448 stw_p(qemu_get_ram_ptr(ram_addr), val);
1449 break;
1450 case 4:
1451 stl_p(qemu_get_ram_ptr(ram_addr), val);
1452 break;
1453 default:
1454 abort();
1455 }
bellardf23db162005-08-21 19:12:28 +00001456 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001457 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001458 /* we remove the notdirty callback only if the code has been
1459 flushed */
1460 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001461 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001462}
1463
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001464static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1465 unsigned size, bool is_write)
1466{
1467 return is_write;
1468}
1469
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001470static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001471 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001472 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001473 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001474};
1475
pbrook0f459d12008-06-09 00:20:13 +00001476/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001477static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001478{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001479 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001480 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001481 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001482 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001483 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001484
aliguori06d55cc2008-11-18 20:24:06 +00001485 if (env->watchpoint_hit) {
1486 /* We re-entered the check after replacing the TB. Now raise
1487 * the debug interrupt so that is will trigger after the
1488 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001489 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001490 return;
1491 }
pbrook2e70f6e2008-06-29 01:03:05 +00001492 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001493 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001494 if ((vaddr == (wp->vaddr & len_mask) ||
1495 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001496 wp->flags |= BP_WATCHPOINT_HIT;
1497 if (!env->watchpoint_hit) {
1498 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001499 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001500 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1501 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001502 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001503 } else {
1504 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1505 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001506 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001507 }
aliguori06d55cc2008-11-18 20:24:06 +00001508 }
aliguori6e140f22008-11-18 20:37:55 +00001509 } else {
1510 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001511 }
1512 }
1513}
1514
pbrook6658ffb2007-03-16 23:58:11 +00001515/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1516 so these check for a hit then pass through to the normal out-of-line
1517 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001518static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001519 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001520{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001521 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1522 switch (size) {
1523 case 1: return ldub_phys(addr);
1524 case 2: return lduw_phys(addr);
1525 case 4: return ldl_phys(addr);
1526 default: abort();
1527 }
pbrook6658ffb2007-03-16 23:58:11 +00001528}
1529
Avi Kivitya8170e52012-10-23 12:30:10 +02001530static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001531 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001532{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001533 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1534 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001535 case 1:
1536 stb_phys(addr, val);
1537 break;
1538 case 2:
1539 stw_phys(addr, val);
1540 break;
1541 case 4:
1542 stl_phys(addr, val);
1543 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001544 default: abort();
1545 }
pbrook6658ffb2007-03-16 23:58:11 +00001546}
1547
Avi Kivity1ec9b902012-01-02 12:47:48 +02001548static const MemoryRegionOps watch_mem_ops = {
1549 .read = watch_mem_read,
1550 .write = watch_mem_write,
1551 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001552};
pbrook6658ffb2007-03-16 23:58:11 +00001553
Avi Kivitya8170e52012-10-23 12:30:10 +02001554static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001555 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001556{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001557 subpage_t *subpage = opaque;
1558 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001559
blueswir1db7b5422007-05-26 17:36:03 +00001560#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001561 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1562 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001563#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001564 address_space_read(subpage->as, addr + subpage->base, buf, len);
1565 switch (len) {
1566 case 1:
1567 return ldub_p(buf);
1568 case 2:
1569 return lduw_p(buf);
1570 case 4:
1571 return ldl_p(buf);
1572 default:
1573 abort();
1574 }
blueswir1db7b5422007-05-26 17:36:03 +00001575}
1576
Avi Kivitya8170e52012-10-23 12:30:10 +02001577static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001578 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001579{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001580 subpage_t *subpage = opaque;
1581 uint8_t buf[4];
1582
blueswir1db7b5422007-05-26 17:36:03 +00001583#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001584 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001585 " value %"PRIx64"\n",
1586 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001587#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001588 switch (len) {
1589 case 1:
1590 stb_p(buf, value);
1591 break;
1592 case 2:
1593 stw_p(buf, value);
1594 break;
1595 case 4:
1596 stl_p(buf, value);
1597 break;
1598 default:
1599 abort();
1600 }
1601 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001602}
1603
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001604static bool subpage_accepts(void *opaque, hwaddr addr,
1605 unsigned size, bool is_write)
1606{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001607 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001608#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001609 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1610 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001611#endif
1612
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001613 return address_space_access_valid(subpage->as, addr + subpage->base,
1614 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001615}
1616
Avi Kivity70c68e42012-01-02 12:32:48 +02001617static const MemoryRegionOps subpage_ops = {
1618 .read = subpage_read,
1619 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001620 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001621 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001622};
1623
Anthony Liguoric227f092009-10-01 16:12:16 -05001624static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001625 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001626{
1627 int idx, eidx;
1628
1629 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1630 return -1;
1631 idx = SUBPAGE_IDX(start);
1632 eidx = SUBPAGE_IDX(end);
1633#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001634 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001635 mmio, start, end, idx, eidx, memory);
1636#endif
blueswir1db7b5422007-05-26 17:36:03 +00001637 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001638 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001639 }
1640
1641 return 0;
1642}
1643
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001644static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001645{
Anthony Liguoric227f092009-10-01 16:12:16 -05001646 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001647
Anthony Liguori7267c092011-08-20 22:09:37 -05001648 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001649
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001650 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001651 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001652 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001653 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001654 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001655#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001656 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1657 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001658#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001659 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001660
1661 return mmio;
1662}
1663
Avi Kivity5312bd82012-02-12 18:32:55 +02001664static uint16_t dummy_section(MemoryRegion *mr)
1665{
1666 MemoryRegionSection section = {
1667 .mr = mr,
1668 .offset_within_address_space = 0,
1669 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001670 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001671 };
1672
1673 return phys_section_add(&section);
1674}
1675
Avi Kivitya8170e52012-10-23 12:30:10 +02001676MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001677{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001678 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001679}
1680
Avi Kivitye9179ce2009-06-14 11:38:52 +03001681static void io_mem_init(void)
1682{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001683 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1684 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001685 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001686 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001687 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001688 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001689 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001690}
1691
Avi Kivityac1970f2012-10-03 16:22:53 +02001692static void mem_begin(MemoryListener *listener)
1693{
1694 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1695
Avi Kivityac1970f2012-10-03 16:22:53 +02001696 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1697}
1698
Avi Kivity50c1e142012-02-08 21:36:02 +02001699static void core_begin(MemoryListener *listener)
1700{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001701 uint16_t n;
1702
Avi Kivity5312bd82012-02-12 18:32:55 +02001703 phys_sections_clear();
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001704 n = dummy_section(&io_mem_unassigned);
1705 assert(n == PHYS_SECTION_UNASSIGNED);
1706 n = dummy_section(&io_mem_notdirty);
1707 assert(n == PHYS_SECTION_NOTDIRTY);
1708 n = dummy_section(&io_mem_rom);
1709 assert(n == PHYS_SECTION_ROM);
1710 n = dummy_section(&io_mem_watch);
1711 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001712}
1713
Avi Kivity1d711482012-10-02 18:54:45 +02001714static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001715{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001716 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001717
1718 /* since each CPU stores ram addresses in its TLB cache, we must
1719 reset the modified entries */
1720 /* XXX: slow ! */
1721 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1722 tlb_flush(env, 1);
1723 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001724}
1725
Avi Kivity93632742012-02-08 16:54:16 +02001726static void core_log_global_start(MemoryListener *listener)
1727{
1728 cpu_physical_memory_set_dirty_tracking(1);
1729}
1730
1731static void core_log_global_stop(MemoryListener *listener)
1732{
1733 cpu_physical_memory_set_dirty_tracking(0);
1734}
1735
Avi Kivity93632742012-02-08 16:54:16 +02001736static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001737 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001738 .log_global_start = core_log_global_start,
1739 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001740 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001741};
1742
Avi Kivity1d711482012-10-02 18:54:45 +02001743static MemoryListener tcg_memory_listener = {
1744 .commit = tcg_commit,
1745};
1746
Avi Kivityac1970f2012-10-03 16:22:53 +02001747void address_space_init_dispatch(AddressSpace *as)
1748{
1749 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1750
1751 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1752 d->listener = (MemoryListener) {
1753 .begin = mem_begin,
1754 .region_add = mem_add,
1755 .region_nop = mem_add,
1756 .priority = 0,
1757 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001758 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001759 as->dispatch = d;
1760 memory_listener_register(&d->listener, as);
1761}
1762
Avi Kivity83f3c252012-10-07 12:59:55 +02001763void address_space_destroy_dispatch(AddressSpace *as)
1764{
1765 AddressSpaceDispatch *d = as->dispatch;
1766
1767 memory_listener_unregister(&d->listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001768 g_free(d);
1769 as->dispatch = NULL;
1770}
1771
Avi Kivity62152b82011-07-26 14:26:14 +03001772static void memory_map_init(void)
1773{
Anthony Liguori7267c092011-08-20 22:09:37 -05001774 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001775 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001776 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001777
Anthony Liguori7267c092011-08-20 22:09:37 -05001778 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001779 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001780 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001781
Avi Kivityf6790af2012-10-02 20:13:51 +02001782 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001783 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001784}
1785
1786MemoryRegion *get_system_memory(void)
1787{
1788 return system_memory;
1789}
1790
Avi Kivity309cb472011-08-08 16:09:03 +03001791MemoryRegion *get_system_io(void)
1792{
1793 return system_io;
1794}
1795
pbrooke2eef172008-06-08 01:09:01 +00001796#endif /* !defined(CONFIG_USER_ONLY) */
1797
bellard13eb76e2004-01-24 15:23:36 +00001798/* physical memory access (slow version, mainly for debug) */
1799#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001800int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001801 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001802{
1803 int l, flags;
1804 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001805 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001806
1807 while (len > 0) {
1808 page = addr & TARGET_PAGE_MASK;
1809 l = (page + TARGET_PAGE_SIZE) - addr;
1810 if (l > len)
1811 l = len;
1812 flags = page_get_flags(page);
1813 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001814 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001815 if (is_write) {
1816 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001817 return -1;
bellard579a97f2007-11-11 14:26:47 +00001818 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001819 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001820 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001821 memcpy(p, buf, l);
1822 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001823 } else {
1824 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001825 return -1;
bellard579a97f2007-11-11 14:26:47 +00001826 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001827 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001828 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001829 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001830 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001831 }
1832 len -= l;
1833 buf += l;
1834 addr += l;
1835 }
Paul Brooka68fe892010-03-01 00:08:59 +00001836 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001837}
bellard8df1cd02005-01-28 22:37:22 +00001838
bellard13eb76e2004-01-24 15:23:36 +00001839#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001840
Avi Kivitya8170e52012-10-23 12:30:10 +02001841static void invalidate_and_set_dirty(hwaddr addr,
1842 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001843{
1844 if (!cpu_physical_memory_is_dirty(addr)) {
1845 /* invalidate code */
1846 tb_invalidate_phys_page_range(addr, addr + length, 0);
1847 /* set dirty bit */
1848 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1849 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001850 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001851}
1852
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001853static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1854{
1855 if (memory_region_is_ram(mr)) {
1856 return !(is_write && mr->readonly);
1857 }
1858 if (memory_region_is_romd(mr)) {
1859 return !is_write;
1860 }
1861
1862 return false;
1863}
1864
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001865static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001866{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001867 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001868 return 4;
1869 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001870 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001871 return 2;
1872 }
1873 return 1;
1874}
1875
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001876bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001877 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001878{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001879 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001880 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001881 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001882 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001883 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001884 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001885
bellard13eb76e2004-01-24 15:23:36 +00001886 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001887 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001888 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001889
bellard13eb76e2004-01-24 15:23:36 +00001890 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001891 if (!memory_access_is_direct(mr, is_write)) {
1892 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001893 /* XXX: could force cpu_single_env to NULL to avoid
1894 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001895 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001896 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001897 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001898 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001899 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001900 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001901 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001902 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001903 } else {
bellard1c213d12005-09-03 10:49:04 +00001904 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001905 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001906 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001907 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001908 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001909 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001910 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001911 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001912 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001913 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001914 }
1915 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001916 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001917 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001918 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001919 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001920 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001921 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001922 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001923 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001924 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001925 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001926 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001927 } else {
bellard1c213d12005-09-03 10:49:04 +00001928 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001929 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001930 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001931 }
1932 } else {
1933 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001934 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001935 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001936 }
1937 }
1938 len -= l;
1939 buf += l;
1940 addr += l;
1941 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001942
1943 return error;
bellard13eb76e2004-01-24 15:23:36 +00001944}
bellard8df1cd02005-01-28 22:37:22 +00001945
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001946bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001947 const uint8_t *buf, int len)
1948{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001949 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001950}
1951
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001952bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001953{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001954 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001955}
1956
1957
Avi Kivitya8170e52012-10-23 12:30:10 +02001958void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001959 int len, int is_write)
1960{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001961 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001962}
1963
bellardd0ecd2a2006-04-23 17:14:48 +00001964/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001965void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001966 const uint8_t *buf, int len)
1967{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001968 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00001969 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001970 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001971 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00001972
bellardd0ecd2a2006-04-23 17:14:48 +00001973 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001974 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001975 mr = address_space_translate(&address_space_memory,
1976 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00001977
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001978 if (!(memory_region_is_ram(mr) ||
1979 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00001980 /* do nothing */
1981 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001982 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00001983 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001984 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00001985 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001986 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00001987 }
1988 len -= l;
1989 buf += l;
1990 addr += l;
1991 }
1992}
1993
aliguori6d16c2f2009-01-22 16:59:11 +00001994typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02001995 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00001996 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02001997 hwaddr addr;
1998 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00001999} BounceBuffer;
2000
2001static BounceBuffer bounce;
2002
aliguoriba223c22009-01-22 16:59:16 +00002003typedef struct MapClient {
2004 void *opaque;
2005 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002006 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002007} MapClient;
2008
Blue Swirl72cf2d42009-09-12 07:36:22 +00002009static QLIST_HEAD(map_client_list, MapClient) map_client_list
2010 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002011
2012void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2013{
Anthony Liguori7267c092011-08-20 22:09:37 -05002014 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002015
2016 client->opaque = opaque;
2017 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002018 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002019 return client;
2020}
2021
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002022static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002023{
2024 MapClient *client = (MapClient *)_client;
2025
Blue Swirl72cf2d42009-09-12 07:36:22 +00002026 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002027 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002028}
2029
2030static void cpu_notify_map_clients(void)
2031{
2032 MapClient *client;
2033
Blue Swirl72cf2d42009-09-12 07:36:22 +00002034 while (!QLIST_EMPTY(&map_client_list)) {
2035 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002036 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002037 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002038 }
2039}
2040
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002041bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2042{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002043 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002044 hwaddr l, xlat;
2045
2046 while (len > 0) {
2047 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002048 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2049 if (!memory_access_is_direct(mr, is_write)) {
2050 l = memory_access_size(mr, l, addr);
2051 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002052 return false;
2053 }
2054 }
2055
2056 len -= l;
2057 addr += l;
2058 }
2059 return true;
2060}
2061
aliguori6d16c2f2009-01-22 16:59:11 +00002062/* Map a physical memory region into a host virtual address.
2063 * May map a subset of the requested range, given by and returned in *plen.
2064 * May return NULL if resources needed to perform the mapping are exhausted.
2065 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002066 * Use cpu_register_map_client() to know when retrying the map operation is
2067 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002068 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002069void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002070 hwaddr addr,
2071 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002072 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002073{
Avi Kivitya8170e52012-10-23 12:30:10 +02002074 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002075 hwaddr done = 0;
2076 hwaddr l, xlat, base;
2077 MemoryRegion *mr, *this_mr;
2078 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002079
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002080 if (len == 0) {
2081 return NULL;
2082 }
aliguori6d16c2f2009-01-22 16:59:11 +00002083
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002084 l = len;
2085 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2086 if (!memory_access_is_direct(mr, is_write)) {
2087 if (bounce.buffer) {
2088 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002089 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002090 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2091 bounce.addr = addr;
2092 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002093
2094 memory_region_ref(mr);
2095 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002096 if (!is_write) {
2097 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002098 }
aliguori6d16c2f2009-01-22 16:59:11 +00002099
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002100 *plen = l;
2101 return bounce.buffer;
2102 }
2103
2104 base = xlat;
2105 raddr = memory_region_get_ram_addr(mr);
2106
2107 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002108 len -= l;
2109 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002110 done += l;
2111 if (len == 0) {
2112 break;
2113 }
2114
2115 l = len;
2116 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2117 if (this_mr != mr || xlat != base + done) {
2118 break;
2119 }
aliguori6d16c2f2009-01-22 16:59:11 +00002120 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002121
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002122 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002123 *plen = done;
2124 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002125}
2126
Avi Kivityac1970f2012-10-03 16:22:53 +02002127/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002128 * Will also mark the memory as dirty if is_write == 1. access_len gives
2129 * the amount of memory that was actually read or written by the caller.
2130 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002131void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2132 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002133{
2134 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002135 MemoryRegion *mr;
2136 ram_addr_t addr1;
2137
2138 mr = qemu_ram_addr_from_host(buffer, &addr1);
2139 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002140 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002141 while (access_len) {
2142 unsigned l;
2143 l = TARGET_PAGE_SIZE;
2144 if (l > access_len)
2145 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002146 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002147 addr1 += l;
2148 access_len -= l;
2149 }
2150 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002151 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002152 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002153 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002154 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002155 return;
2156 }
2157 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002158 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002159 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002160 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002161 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002162 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002163 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002164}
bellardd0ecd2a2006-04-23 17:14:48 +00002165
Avi Kivitya8170e52012-10-23 12:30:10 +02002166void *cpu_physical_memory_map(hwaddr addr,
2167 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002168 int is_write)
2169{
2170 return address_space_map(&address_space_memory, addr, plen, is_write);
2171}
2172
Avi Kivitya8170e52012-10-23 12:30:10 +02002173void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2174 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002175{
2176 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2177}
2178
bellard8df1cd02005-01-28 22:37:22 +00002179/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002180static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002181 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002182{
bellard8df1cd02005-01-28 22:37:22 +00002183 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002184 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002185 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002186 hwaddr l = 4;
2187 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002188
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002189 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2190 false);
2191 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002192 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002193 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002194#if defined(TARGET_WORDS_BIGENDIAN)
2195 if (endian == DEVICE_LITTLE_ENDIAN) {
2196 val = bswap32(val);
2197 }
2198#else
2199 if (endian == DEVICE_BIG_ENDIAN) {
2200 val = bswap32(val);
2201 }
2202#endif
bellard8df1cd02005-01-28 22:37:22 +00002203 } else {
2204 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002205 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002206 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002207 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002208 switch (endian) {
2209 case DEVICE_LITTLE_ENDIAN:
2210 val = ldl_le_p(ptr);
2211 break;
2212 case DEVICE_BIG_ENDIAN:
2213 val = ldl_be_p(ptr);
2214 break;
2215 default:
2216 val = ldl_p(ptr);
2217 break;
2218 }
bellard8df1cd02005-01-28 22:37:22 +00002219 }
2220 return val;
2221}
2222
Avi Kivitya8170e52012-10-23 12:30:10 +02002223uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002224{
2225 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2226}
2227
Avi Kivitya8170e52012-10-23 12:30:10 +02002228uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002229{
2230 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2231}
2232
Avi Kivitya8170e52012-10-23 12:30:10 +02002233uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002234{
2235 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2236}
2237
bellard84b7b8e2005-11-28 21:19:04 +00002238/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002239static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002240 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002241{
bellard84b7b8e2005-11-28 21:19:04 +00002242 uint8_t *ptr;
2243 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002244 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002245 hwaddr l = 8;
2246 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002247
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002248 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2249 false);
2250 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002251 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002252 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002253#if defined(TARGET_WORDS_BIGENDIAN)
2254 if (endian == DEVICE_LITTLE_ENDIAN) {
2255 val = bswap64(val);
2256 }
2257#else
2258 if (endian == DEVICE_BIG_ENDIAN) {
2259 val = bswap64(val);
2260 }
2261#endif
bellard84b7b8e2005-11-28 21:19:04 +00002262 } else {
2263 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002264 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002265 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002266 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002267 switch (endian) {
2268 case DEVICE_LITTLE_ENDIAN:
2269 val = ldq_le_p(ptr);
2270 break;
2271 case DEVICE_BIG_ENDIAN:
2272 val = ldq_be_p(ptr);
2273 break;
2274 default:
2275 val = ldq_p(ptr);
2276 break;
2277 }
bellard84b7b8e2005-11-28 21:19:04 +00002278 }
2279 return val;
2280}
2281
Avi Kivitya8170e52012-10-23 12:30:10 +02002282uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002283{
2284 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2285}
2286
Avi Kivitya8170e52012-10-23 12:30:10 +02002287uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002288{
2289 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2290}
2291
Avi Kivitya8170e52012-10-23 12:30:10 +02002292uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002293{
2294 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2295}
2296
bellardaab33092005-10-30 20:48:42 +00002297/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002298uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002299{
2300 uint8_t val;
2301 cpu_physical_memory_read(addr, &val, 1);
2302 return val;
2303}
2304
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002305/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002306static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002307 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002308{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002309 uint8_t *ptr;
2310 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002311 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002312 hwaddr l = 2;
2313 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002314
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002315 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2316 false);
2317 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002318 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002319 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002320#if defined(TARGET_WORDS_BIGENDIAN)
2321 if (endian == DEVICE_LITTLE_ENDIAN) {
2322 val = bswap16(val);
2323 }
2324#else
2325 if (endian == DEVICE_BIG_ENDIAN) {
2326 val = bswap16(val);
2327 }
2328#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002329 } else {
2330 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002332 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002333 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002334 switch (endian) {
2335 case DEVICE_LITTLE_ENDIAN:
2336 val = lduw_le_p(ptr);
2337 break;
2338 case DEVICE_BIG_ENDIAN:
2339 val = lduw_be_p(ptr);
2340 break;
2341 default:
2342 val = lduw_p(ptr);
2343 break;
2344 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002345 }
2346 return val;
bellardaab33092005-10-30 20:48:42 +00002347}
2348
Avi Kivitya8170e52012-10-23 12:30:10 +02002349uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002350{
2351 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2352}
2353
Avi Kivitya8170e52012-10-23 12:30:10 +02002354uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002355{
2356 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2357}
2358
Avi Kivitya8170e52012-10-23 12:30:10 +02002359uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002360{
2361 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2362}
2363
bellard8df1cd02005-01-28 22:37:22 +00002364/* warning: addr must be aligned. The ram page is not masked as dirty
2365 and the code inside is not invalidated. It is useful if the dirty
2366 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002367void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002368{
bellard8df1cd02005-01-28 22:37:22 +00002369 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002370 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002371 hwaddr l = 4;
2372 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002373
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002374 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2375 true);
2376 if (l < 4 || !memory_access_is_direct(mr, true)) {
2377 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002378 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002379 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002380 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002381 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002382
2383 if (unlikely(in_migration)) {
2384 if (!cpu_physical_memory_is_dirty(addr1)) {
2385 /* invalidate code */
2386 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2387 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002388 cpu_physical_memory_set_dirty_flags(
2389 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002390 }
2391 }
bellard8df1cd02005-01-28 22:37:22 +00002392 }
2393}
2394
2395/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002396static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002397 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002398{
bellard8df1cd02005-01-28 22:37:22 +00002399 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002400 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002401 hwaddr l = 4;
2402 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002403
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002404 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2405 true);
2406 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002407#if defined(TARGET_WORDS_BIGENDIAN)
2408 if (endian == DEVICE_LITTLE_ENDIAN) {
2409 val = bswap32(val);
2410 }
2411#else
2412 if (endian == DEVICE_BIG_ENDIAN) {
2413 val = bswap32(val);
2414 }
2415#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002416 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002417 } else {
bellard8df1cd02005-01-28 22:37:22 +00002418 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002419 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002420 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002421 switch (endian) {
2422 case DEVICE_LITTLE_ENDIAN:
2423 stl_le_p(ptr, val);
2424 break;
2425 case DEVICE_BIG_ENDIAN:
2426 stl_be_p(ptr, val);
2427 break;
2428 default:
2429 stl_p(ptr, val);
2430 break;
2431 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002432 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002433 }
2434}
2435
Avi Kivitya8170e52012-10-23 12:30:10 +02002436void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002437{
2438 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2439}
2440
Avi Kivitya8170e52012-10-23 12:30:10 +02002441void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002442{
2443 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2444}
2445
Avi Kivitya8170e52012-10-23 12:30:10 +02002446void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002447{
2448 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2449}
2450
bellardaab33092005-10-30 20:48:42 +00002451/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002452void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002453{
2454 uint8_t v = val;
2455 cpu_physical_memory_write(addr, &v, 1);
2456}
2457
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002458/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002459static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002460 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002461{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002462 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002463 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002464 hwaddr l = 2;
2465 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002466
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002467 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2468 true);
2469 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002470#if defined(TARGET_WORDS_BIGENDIAN)
2471 if (endian == DEVICE_LITTLE_ENDIAN) {
2472 val = bswap16(val);
2473 }
2474#else
2475 if (endian == DEVICE_BIG_ENDIAN) {
2476 val = bswap16(val);
2477 }
2478#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002479 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002480 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002481 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002482 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002483 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002484 switch (endian) {
2485 case DEVICE_LITTLE_ENDIAN:
2486 stw_le_p(ptr, val);
2487 break;
2488 case DEVICE_BIG_ENDIAN:
2489 stw_be_p(ptr, val);
2490 break;
2491 default:
2492 stw_p(ptr, val);
2493 break;
2494 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002495 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002496 }
bellardaab33092005-10-30 20:48:42 +00002497}
2498
Avi Kivitya8170e52012-10-23 12:30:10 +02002499void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002500{
2501 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2502}
2503
Avi Kivitya8170e52012-10-23 12:30:10 +02002504void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002505{
2506 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2507}
2508
Avi Kivitya8170e52012-10-23 12:30:10 +02002509void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002510{
2511 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2512}
2513
bellardaab33092005-10-30 20:48:42 +00002514/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002515void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002516{
2517 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002518 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002519}
2520
Avi Kivitya8170e52012-10-23 12:30:10 +02002521void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002522{
2523 val = cpu_to_le64(val);
2524 cpu_physical_memory_write(addr, &val, 8);
2525}
2526
Avi Kivitya8170e52012-10-23 12:30:10 +02002527void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002528{
2529 val = cpu_to_be64(val);
2530 cpu_physical_memory_write(addr, &val, 8);
2531}
2532
aliguori5e2972f2009-03-28 17:51:36 +00002533/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002534int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002535 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002536{
2537 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002538 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002539 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002540
2541 while (len > 0) {
2542 page = addr & TARGET_PAGE_MASK;
2543 phys_addr = cpu_get_phys_page_debug(env, page);
2544 /* if no physical page mapped, return an error */
2545 if (phys_addr == -1)
2546 return -1;
2547 l = (page + TARGET_PAGE_SIZE) - addr;
2548 if (l > len)
2549 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002550 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002551 if (is_write)
2552 cpu_physical_memory_write_rom(phys_addr, buf, l);
2553 else
aliguori5e2972f2009-03-28 17:51:36 +00002554 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002555 len -= l;
2556 buf += l;
2557 addr += l;
2558 }
2559 return 0;
2560}
Paul Brooka68fe892010-03-01 00:08:59 +00002561#endif
bellard13eb76e2004-01-24 15:23:36 +00002562
Blue Swirl8e4a4242013-01-06 18:30:17 +00002563#if !defined(CONFIG_USER_ONLY)
2564
2565/*
2566 * A helper function for the _utterly broken_ virtio device model to find out if
2567 * it's running on a big endian machine. Don't do this at home kids!
2568 */
2569bool virtio_is_big_endian(void);
2570bool virtio_is_big_endian(void)
2571{
2572#if defined(TARGET_WORDS_BIGENDIAN)
2573 return true;
2574#else
2575 return false;
2576#endif
2577}
2578
2579#endif
2580
Wen Congyang76f35532012-05-07 12:04:18 +08002581#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002582bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002583{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002584 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002585 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002586
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002587 mr = address_space_translate(&address_space_memory,
2588 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002589
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002590 return !(memory_region_is_ram(mr) ||
2591 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002592}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002593
2594void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2595{
2596 RAMBlock *block;
2597
2598 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2599 func(block->host, block->offset, block->length, opaque);
2600 }
2601}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002602#endif