blob: 680268a1631fc19d67c1441c3060fa39f8a2b845 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010036#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010037#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
40#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010041#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010042#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010043#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000044#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010045#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000046
Paolo Bonzini022c62c2012-12-17 18:19:49 +010047#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000048#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000049
Paolo Bonzini022c62c2012-12-17 18:19:49 +010050#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020051#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010052#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
pbrooke2eef172008-06-08 01:09:01 +000072#endif
bellard9fa3e852004-01-04 18:06:42 +000073
Andreas Färberbdc44642013-06-24 23:50:24 +020074struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000075/* current CPU in the current thread. It is only valid inside
76 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020077DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000078/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000079 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000080 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010081int use_icount;
bellard6a00d602005-11-21 23:25:50 +000082
pbrooke2eef172008-06-08 01:09:01 +000083#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020084
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020085typedef struct PhysPageEntry PhysPageEntry;
86
87struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020088 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020089 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020090 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020091 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020092};
93
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020094#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
95
Paolo Bonzini03f49952013-11-07 17:14:36 +010096/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010097#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +010098
Michael S. Tsirkin026736c2013-11-13 20:13:03 +020099#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100100#define P_L2_SIZE (1 << P_L2_BITS)
101
102#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
103
104typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200105
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200106typedef struct PhysPageMap {
107 unsigned sections_nb;
108 unsigned sections_nb_alloc;
109 unsigned nodes_nb;
110 unsigned nodes_nb_alloc;
111 Node *nodes;
112 MemoryRegionSection *sections;
113} PhysPageMap;
114
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200115struct AddressSpaceDispatch {
116 /* This is a multi-level map on the physical address space.
117 * The bottom level has pointers to MemoryRegionSections.
118 */
119 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200121 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200122};
123
Jan Kiszka90260c62013-05-26 21:46:51 +0200124#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
125typedef struct subpage_t {
126 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200127 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200128 hwaddr base;
129 uint16_t sub_section[TARGET_PAGE_SIZE];
130} subpage_t;
131
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200132#define PHYS_SECTION_UNASSIGNED 0
133#define PHYS_SECTION_NOTDIRTY 1
134#define PHYS_SECTION_ROM 2
135#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200136
pbrooke2eef172008-06-08 01:09:01 +0000137static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300138static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000139static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000140
Avi Kivity1ec9b902012-01-02 12:47:48 +0200141static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000142#endif
bellard54936002003-05-13 00:25:15 +0000143
Paul Brook6d9a1302010-02-28 23:55:53 +0000144#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200145
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200146static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200148 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
149 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
150 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
151 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200152 }
153}
154
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200155static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156{
157 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200158 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200160 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200161 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100163 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164 map->nodes[ret][i].skip = 1;
165 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200166 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200168}
169
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
171 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200172 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173{
174 PhysPageEntry *p;
175 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100176 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200178 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200179 lp->ptr = phys_map_node_alloc(map);
180 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100182 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200183 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200184 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
186 }
187 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100190 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191
Paolo Bonzini03f49952013-11-07 17:14:36 +0100192 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200193 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200194 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200195 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200196 *index += step;
197 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200198 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200199 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200200 }
201 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200202 }
203}
204
Avi Kivityac1970f2012-10-03 16:22:53 +0200205static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200206 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200207 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000208{
Avi Kivity29990972012-02-13 20:21:20 +0200209 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200210 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000211
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200212 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000213}
214
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200215/* Compact a non leaf page entry. Simply detect that the entry has a single child,
216 * and update our entry so we can skip it and go directly to the destination.
217 */
218static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
219{
220 unsigned valid_ptr = P_L2_SIZE;
221 int valid = 0;
222 PhysPageEntry *p;
223 int i;
224
225 if (lp->ptr == PHYS_MAP_NODE_NIL) {
226 return;
227 }
228
229 p = nodes[lp->ptr];
230 for (i = 0; i < P_L2_SIZE; i++) {
231 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
232 continue;
233 }
234
235 valid_ptr = i;
236 valid++;
237 if (p[i].skip) {
238 phys_page_compact(&p[i], nodes, compacted);
239 }
240 }
241
242 /* We can only compress if there's only one child. */
243 if (valid != 1) {
244 return;
245 }
246
247 assert(valid_ptr < P_L2_SIZE);
248
249 /* Don't compress if it won't fit in the # of bits we have. */
250 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
251 return;
252 }
253
254 lp->ptr = p[valid_ptr].ptr;
255 if (!p[valid_ptr].skip) {
256 /* If our only child is a leaf, make this a leaf. */
257 /* By design, we should have made this node a leaf to begin with so we
258 * should never reach here.
259 * But since it's so simple to handle this, let's do it just in case we
260 * change this rule.
261 */
262 lp->skip = 0;
263 } else {
264 lp->skip += p[valid_ptr].skip;
265 }
266}
267
268static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
269{
270 DECLARE_BITMAP(compacted, nodes_nb);
271
272 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200273 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200274 }
275}
276
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200277static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200278 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000279{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200280 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200281 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200282 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200283
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200284 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200285 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200286 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200287 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200288 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100289 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200290 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200291
292 if (sections[lp.ptr].size.hi ||
293 range_covers_byte(sections[lp.ptr].offset_within_address_space,
294 sections[lp.ptr].size.lo, addr)) {
295 return &sections[lp.ptr];
296 } else {
297 return &sections[PHYS_SECTION_UNASSIGNED];
298 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200299}
300
Blue Swirle5548612012-04-21 13:08:33 +0000301bool memory_region_is_unassigned(MemoryRegion *mr)
302{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200303 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000304 && mr != &io_mem_watch;
305}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200306
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200308 hwaddr addr,
309 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200310{
Jan Kiszka90260c62013-05-26 21:46:51 +0200311 MemoryRegionSection *section;
312 subpage_t *subpage;
313
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200314 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200315 if (resolve_subpage && section->mr->subpage) {
316 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200317 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200318 }
319 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200320}
321
Jan Kiszka90260c62013-05-26 21:46:51 +0200322static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200325{
326 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100327 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200328
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200330 /* Compute offset within MemoryRegionSection */
331 addr -= section->offset_within_address_space;
332
333 /* Compute offset within MemoryRegion */
334 *xlat = addr + section->offset_within_region;
335
336 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100337 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200338 return section;
339}
Jan Kiszka90260c62013-05-26 21:46:51 +0200340
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100341static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
342{
343 if (memory_region_is_ram(mr)) {
344 return !(is_write && mr->readonly);
345 }
346 if (memory_region_is_romd(mr)) {
347 return !is_write;
348 }
349
350 return false;
351}
352
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200353MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
354 hwaddr *xlat, hwaddr *plen,
355 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200356{
Avi Kivity30951152012-10-30 13:47:46 +0200357 IOMMUTLBEntry iotlb;
358 MemoryRegionSection *section;
359 MemoryRegion *mr;
360 hwaddr len = *plen;
361
362 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100363 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200364 mr = section->mr;
365
366 if (!mr->iommu_ops) {
367 break;
368 }
369
370 iotlb = mr->iommu_ops->translate(mr, addr);
371 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
372 | (addr & iotlb.addr_mask));
373 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
374 if (!(iotlb.perm & (1 << is_write))) {
375 mr = &io_mem_unassigned;
376 break;
377 }
378
379 as = iotlb.target_as;
380 }
381
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100382 if (memory_access_is_direct(mr, is_write)) {
383 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
384 len = MIN(page, len);
385 }
386
Avi Kivity30951152012-10-30 13:47:46 +0200387 *plen = len;
388 *xlat = addr;
389 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200390}
391
392MemoryRegionSection *
393address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
394 hwaddr *plen)
395{
Avi Kivity30951152012-10-30 13:47:46 +0200396 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200397 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200398
399 assert(!section->mr->iommu_ops);
400 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200401}
bellard9fa3e852004-01-04 18:06:42 +0000402#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000403
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200404void cpu_exec_init_all(void)
405{
406#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700407 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200408 memory_map_init();
409 io_mem_init();
410#endif
411}
412
Andreas Färberb170fce2013-01-20 20:23:22 +0100413#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000414
Juan Quintelae59fb372009-09-29 22:48:21 +0200415static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200416{
Andreas Färber259186a2013-01-17 18:51:17 +0100417 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200418
aurel323098dba2009-03-07 21:28:24 +0000419 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
420 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100421 cpu->interrupt_request &= ~0x01;
422 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000423
424 return 0;
425}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200426
Andreas Färber1a1562f2013-06-17 04:09:11 +0200427const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200428 .name = "cpu_common",
429 .version_id = 1,
430 .minimum_version_id = 1,
431 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432 .post_load = cpu_common_post_load,
433 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100434 VMSTATE_UINT32(halted, CPUState),
435 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200436 VMSTATE_END_OF_LIST()
437 }
438};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200439
pbrook9656f322008-07-01 20:01:19 +0000440#endif
441
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100442CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400443{
Andreas Färberbdc44642013-06-24 23:50:24 +0200444 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400445
Andreas Färberbdc44642013-06-24 23:50:24 +0200446 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100447 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200448 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100449 }
Glauber Costa950f1472009-06-09 12:15:18 -0400450 }
451
Andreas Färberbdc44642013-06-24 23:50:24 +0200452 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400453}
454
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000455#if !defined(CONFIG_USER_ONLY)
456void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
457{
458 /* We only support one address space per cpu at the moment. */
459 assert(cpu->as == as);
460
461 if (cpu->tcg_as_listener) {
462 memory_listener_unregister(cpu->tcg_as_listener);
463 } else {
464 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
465 }
466 cpu->tcg_as_listener->commit = tcg_commit;
467 memory_listener_register(cpu->tcg_as_listener, as);
468}
469#endif
470
Andreas Färber9349b4f2012-03-14 01:38:32 +0100471void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000472{
Andreas Färber9f09e182012-05-03 06:59:07 +0200473 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100474 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200475 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000476 int cpu_index;
477
pbrookc2764712009-03-07 15:24:59 +0000478#if defined(CONFIG_USER_ONLY)
479 cpu_list_lock();
480#endif
bellard6a00d602005-11-21 23:25:50 +0000481 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200482 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000483 cpu_index++;
484 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100485 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100486 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000487 QTAILQ_INIT(&env->breakpoints);
488 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100489#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000490 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200491 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100492#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200493 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000494#if defined(CONFIG_USER_ONLY)
495 cpu_list_unlock();
496#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200497 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
498 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
499 }
pbrookb3c77242008-06-30 16:31:04 +0000500#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600501 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000502 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100503 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200504 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000505#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100506 if (cc->vmsd != NULL) {
507 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
508 }
bellardfd6ce8f2003-05-14 19:00:11 +0000509}
510
bellard1fddef42005-04-17 19:16:13 +0000511#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000512#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200513static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000514{
515 tb_invalidate_phys_page_range(pc, pc + 1, 0);
516}
517#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200518static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400519{
Max Filippove8262a12013-09-27 22:29:17 +0400520 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
521 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000522 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100523 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400524 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400525}
bellardc27004e2005-01-03 23:35:10 +0000526#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000527#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000528
Paul Brookc527ee82010-03-01 03:31:14 +0000529#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000531
532{
533}
534
Andreas Färber9349b4f2012-03-14 01:38:32 +0100535int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000536 int flags, CPUWatchpoint **watchpoint)
537{
538 return -ENOSYS;
539}
540#else
pbrook6658ffb2007-03-16 23:58:11 +0000541/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100542int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000543 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000544{
aliguorib4051332008-11-18 20:14:20 +0000545 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000546 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000547
aliguorib4051332008-11-18 20:14:20 +0000548 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400549 if ((len & (len - 1)) || (addr & ~len_mask) ||
550 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000551 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
552 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
553 return -EINVAL;
554 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500555 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000556
aliguoria1d1bb32008-11-18 20:07:32 +0000557 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000558 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000559 wp->flags = flags;
560
aliguori2dc9f412008-11-18 20:56:59 +0000561 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000562 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000563 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000564 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000565 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000566
pbrook6658ffb2007-03-16 23:58:11 +0000567 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000568
569 if (watchpoint)
570 *watchpoint = wp;
571 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000572}
573
aliguoria1d1bb32008-11-18 20:07:32 +0000574/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100575int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000576 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000577{
aliguorib4051332008-11-18 20:14:20 +0000578 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000579 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000580
Blue Swirl72cf2d42009-09-12 07:36:22 +0000581 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000582 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000583 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000584 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000585 return 0;
586 }
587 }
aliguoria1d1bb32008-11-18 20:07:32 +0000588 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000589}
590
aliguoria1d1bb32008-11-18 20:07:32 +0000591/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100592void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000593{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000594 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000595
aliguoria1d1bb32008-11-18 20:07:32 +0000596 tlb_flush_page(env, watchpoint->vaddr);
597
Anthony Liguori7267c092011-08-20 22:09:37 -0500598 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000599}
600
aliguoria1d1bb32008-11-18 20:07:32 +0000601/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100602void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000603{
aliguoric0ce9982008-11-25 22:13:57 +0000604 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000605
Blue Swirl72cf2d42009-09-12 07:36:22 +0000606 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000607 if (wp->flags & mask)
608 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000609 }
aliguoria1d1bb32008-11-18 20:07:32 +0000610}
Paul Brookc527ee82010-03-01 03:31:14 +0000611#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000612
613/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100614int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000615 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000616{
bellard1fddef42005-04-17 19:16:13 +0000617#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000618 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000619
Anthony Liguori7267c092011-08-20 22:09:37 -0500620 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000621
622 bp->pc = pc;
623 bp->flags = flags;
624
aliguori2dc9f412008-11-18 20:56:59 +0000625 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200626 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000627 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200628 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000629 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200630 }
aliguoria1d1bb32008-11-18 20:07:32 +0000631
Andreas Färber00b941e2013-06-29 18:55:54 +0200632 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000633
Andreas Färber00b941e2013-06-29 18:55:54 +0200634 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000635 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200636 }
aliguoria1d1bb32008-11-18 20:07:32 +0000637 return 0;
638#else
639 return -ENOSYS;
640#endif
641}
642
643/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100644int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000645{
646#if defined(TARGET_HAS_ICE)
647 CPUBreakpoint *bp;
648
Blue Swirl72cf2d42009-09-12 07:36:22 +0000649 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000650 if (bp->pc == pc && bp->flags == flags) {
651 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000652 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000653 }
bellard4c3a88a2003-07-26 12:06:08 +0000654 }
aliguoria1d1bb32008-11-18 20:07:32 +0000655 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000656#else
aliguoria1d1bb32008-11-18 20:07:32 +0000657 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000658#endif
659}
660
aliguoria1d1bb32008-11-18 20:07:32 +0000661/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100662void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000663{
bellard1fddef42005-04-17 19:16:13 +0000664#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000665 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000666
Andreas Färber00b941e2013-06-29 18:55:54 +0200667 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000668
Anthony Liguori7267c092011-08-20 22:09:37 -0500669 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000670#endif
671}
672
673/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100674void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000675{
676#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000677 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000678
Blue Swirl72cf2d42009-09-12 07:36:22 +0000679 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000680 if (bp->flags & mask)
681 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000682 }
bellard4c3a88a2003-07-26 12:06:08 +0000683#endif
684}
685
bellardc33a3462003-07-29 20:50:33 +0000686/* enable or disable single step mode. EXCP_DEBUG is returned by the
687 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200688void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000689{
bellard1fddef42005-04-17 19:16:13 +0000690#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200691 if (cpu->singlestep_enabled != enabled) {
692 cpu->singlestep_enabled = enabled;
693 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200694 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200695 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100696 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000697 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200698 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000699 tb_flush(env);
700 }
bellardc33a3462003-07-29 20:50:33 +0000701 }
702#endif
703}
704
Andreas Färber9349b4f2012-03-14 01:38:32 +0100705void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000706{
Andreas Färber878096e2013-05-27 01:33:50 +0200707 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000708 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000709 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000710
711 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000712 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000713 fprintf(stderr, "qemu: fatal: ");
714 vfprintf(stderr, fmt, ap);
715 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200716 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000717 if (qemu_log_enabled()) {
718 qemu_log("qemu: fatal: ");
719 qemu_log_vprintf(fmt, ap2);
720 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200721 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000722 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000723 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000724 }
pbrook493ae1f2007-11-23 16:53:59 +0000725 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000726 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200727#if defined(CONFIG_USER_ONLY)
728 {
729 struct sigaction act;
730 sigfillset(&act.sa_mask);
731 act.sa_handler = SIG_DFL;
732 sigaction(SIGABRT, &act, NULL);
733 }
734#endif
bellard75012672003-06-21 13:11:07 +0000735 abort();
736}
737
bellard01243112004-01-04 15:48:17 +0000738#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200739static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
740{
741 RAMBlock *block;
742
743 /* The list is protected by the iothread lock here. */
744 block = ram_list.mru_block;
745 if (block && addr - block->offset < block->length) {
746 goto found;
747 }
748 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
749 if (addr - block->offset < block->length) {
750 goto found;
751 }
752 }
753
754 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
755 abort();
756
757found:
758 ram_list.mru_block = block;
759 return block;
760}
761
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200762static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000763{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200764 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200765 RAMBlock *block;
766 ram_addr_t end;
767
768 end = TARGET_PAGE_ALIGN(start + length);
769 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000770
Paolo Bonzini041603f2013-09-09 17:49:45 +0200771 block = qemu_get_ram_block(start);
772 assert(block == qemu_get_ram_block(end - 1));
773 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000774 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200775}
776
777/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200778void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200779 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200780{
Juan Quintelad24981d2012-05-22 00:42:40 +0200781 if (length == 0)
782 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200783 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200784
785 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200786 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200787 }
bellard1ccde1c2004-02-06 19:46:14 +0000788}
789
Juan Quintela981fdf22013-10-10 11:54:09 +0200790static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000791{
792 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000793}
794
Avi Kivitya8170e52012-10-23 12:30:10 +0200795hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200796 MemoryRegionSection *section,
797 target_ulong vaddr,
798 hwaddr paddr, hwaddr xlat,
799 int prot,
800 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000801{
Avi Kivitya8170e52012-10-23 12:30:10 +0200802 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000803 CPUWatchpoint *wp;
804
Blue Swirlcc5bea62012-04-14 14:56:48 +0000805 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000806 /* Normal RAM. */
807 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200808 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000809 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200810 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000811 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200812 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000813 }
814 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100815 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200816 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000817 }
818
819 /* Make accesses to pages with watchpoints go via the
820 watchpoint trap routines. */
821 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
822 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
823 /* Avoid trapping reads of pages with a write breakpoint. */
824 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200825 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000826 *address |= TLB_MMIO;
827 break;
828 }
829 }
830 }
831
832 return iotlb;
833}
bellard9fa3e852004-01-04 18:06:42 +0000834#endif /* defined(CONFIG_USER_ONLY) */
835
pbrooke2eef172008-06-08 01:09:01 +0000836#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000837
Anthony Liguoric227f092009-10-01 16:12:16 -0500838static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200839 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200840static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200841
Stefan Weil575ddeb2013-09-29 20:56:45 +0200842static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200843
844/*
845 * Set a custom physical guest memory alloator.
846 * Accelerators with unusual needs may need this. Hopefully, we can
847 * get rid of it eventually.
848 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200849void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200850{
851 phys_mem_alloc = alloc;
852}
853
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200854static uint16_t phys_section_add(PhysPageMap *map,
855 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200856{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200857 /* The physical section number is ORed with a page-aligned
858 * pointer to produce the iotlb entries. Thus it should
859 * never overflow into the page-aligned value.
860 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200861 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200862
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200863 if (map->sections_nb == map->sections_nb_alloc) {
864 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
865 map->sections = g_renew(MemoryRegionSection, map->sections,
866 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200867 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200868 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200869 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200870 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200871}
872
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200873static void phys_section_destroy(MemoryRegion *mr)
874{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200875 memory_region_unref(mr);
876
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200877 if (mr->subpage) {
878 subpage_t *subpage = container_of(mr, subpage_t, iomem);
879 memory_region_destroy(&subpage->iomem);
880 g_free(subpage);
881 }
882}
883
Paolo Bonzini60926662013-05-29 12:30:26 +0200884static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200885{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200886 while (map->sections_nb > 0) {
887 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200888 phys_section_destroy(section->mr);
889 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200890 g_free(map->sections);
891 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200892}
893
Avi Kivityac1970f2012-10-03 16:22:53 +0200894static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200895{
896 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200897 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200898 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200899 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200900 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200901 MemoryRegionSection subsection = {
902 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200903 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200904 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200905 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200906
Avi Kivityf3705d52012-03-08 16:16:34 +0200907 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200908
Avi Kivityf3705d52012-03-08 16:16:34 +0200909 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200910 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100911 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200912 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200913 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200914 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200915 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200916 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200917 }
918 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200919 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200920 subpage_register(subpage, start, end,
921 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200922}
923
924
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200925static void register_multipage(AddressSpaceDispatch *d,
926 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000927{
Avi Kivitya8170e52012-10-23 12:30:10 +0200928 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200929 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200930 uint64_t num_pages = int128_get64(int128_rshift(section->size,
931 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200932
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200933 assert(num_pages);
934 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000935}
936
Avi Kivityac1970f2012-10-03 16:22:53 +0200937static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200938{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200939 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200940 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200941 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200942 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200943
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200944 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
945 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
946 - now.offset_within_address_space;
947
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200948 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200949 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200950 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200951 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200952 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200953 while (int128_ne(remain.size, now.size)) {
954 remain.size = int128_sub(remain.size, now.size);
955 remain.offset_within_address_space += int128_get64(now.size);
956 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400957 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200958 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200959 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800960 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200961 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200962 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400963 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200964 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200965 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400966 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200967 }
968}
969
Sheng Yang62a27442010-01-26 19:21:16 +0800970void qemu_flush_coalesced_mmio_buffer(void)
971{
972 if (kvm_enabled())
973 kvm_flush_coalesced_mmio_buffer();
974}
975
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700976void qemu_mutex_lock_ramlist(void)
977{
978 qemu_mutex_lock(&ram_list.mutex);
979}
980
981void qemu_mutex_unlock_ramlist(void)
982{
983 qemu_mutex_unlock(&ram_list.mutex);
984}
985
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200986#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300987
988#include <sys/vfs.h>
989
990#define HUGETLBFS_MAGIC 0x958458f6
991
992static long gethugepagesize(const char *path)
993{
994 struct statfs fs;
995 int ret;
996
997 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900998 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300999 } while (ret != 0 && errno == EINTR);
1000
1001 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001002 perror(path);
1003 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001004 }
1005
1006 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001007 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001008
1009 return fs.f_bsize;
1010}
1011
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001012static sigjmp_buf sigjump;
1013
1014static void sigbus_handler(int signal)
1015{
1016 siglongjmp(sigjump, 1);
1017}
1018
Alex Williamson04b16652010-07-02 11:13:17 -06001019static void *file_ram_alloc(RAMBlock *block,
1020 ram_addr_t memory,
1021 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001022{
1023 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001024 char *sanitized_name;
1025 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001026 void *area;
1027 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001028 unsigned long hpagesize;
1029
1030 hpagesize = gethugepagesize(path);
1031 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001032 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001033 }
1034
1035 if (memory < hpagesize) {
1036 return NULL;
1037 }
1038
1039 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1040 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
1041 return NULL;
1042 }
1043
Peter Feiner8ca761f2013-03-04 13:54:25 -05001044 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1045 sanitized_name = g_strdup(block->mr->name);
1046 for (c = sanitized_name; *c != '\0'; c++) {
1047 if (*c == '/')
1048 *c = '_';
1049 }
1050
1051 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1052 sanitized_name);
1053 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001054
1055 fd = mkstemp(filename);
1056 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001057 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001058 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001059 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001060 }
1061 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001062 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001063
1064 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1065
1066 /*
1067 * ftruncate is not supported by hugetlbfs in older
1068 * hosts, so don't bother bailing out on errors.
1069 * If anything goes wrong with it under other filesystems,
1070 * mmap will fail.
1071 */
1072 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001073 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001074
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001076 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001077 perror("file_ram_alloc: can't mmap RAM pages");
1078 close(fd);
1079 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001081
1082 if (mem_prealloc) {
1083 int ret, i;
1084 struct sigaction act, oldact;
1085 sigset_t set, oldset;
1086
1087 memset(&act, 0, sizeof(act));
1088 act.sa_handler = &sigbus_handler;
1089 act.sa_flags = 0;
1090
1091 ret = sigaction(SIGBUS, &act, &oldact);
1092 if (ret) {
1093 perror("file_ram_alloc: failed to install signal handler");
1094 exit(1);
1095 }
1096
1097 /* unblock SIGBUS */
1098 sigemptyset(&set);
1099 sigaddset(&set, SIGBUS);
1100 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1101
1102 if (sigsetjmp(sigjump, 1)) {
1103 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1104 exit(1);
1105 }
1106
1107 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001108 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001109 memset(area + (hpagesize*i), 0, 1);
1110 }
1111
1112 ret = sigaction(SIGBUS, &oldact, NULL);
1113 if (ret) {
1114 perror("file_ram_alloc: failed to reinstall signal handler");
1115 exit(1);
1116 }
1117
1118 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1119 }
1120
Alex Williamson04b16652010-07-02 11:13:17 -06001121 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001122 return area;
1123}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001124#else
1125static void *file_ram_alloc(RAMBlock *block,
1126 ram_addr_t memory,
1127 const char *path)
1128{
1129 fprintf(stderr, "-mem-path not supported on this host\n");
1130 exit(1);
1131}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001132#endif
1133
Alex Williamsond17b5282010-06-25 11:08:38 -06001134static ram_addr_t find_ram_offset(ram_addr_t size)
1135{
Alex Williamson04b16652010-07-02 11:13:17 -06001136 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001137 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001138
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001139 assert(size != 0); /* it would hand out same offset multiple times */
1140
Paolo Bonzinia3161032012-11-14 15:54:48 +01001141 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001142 return 0;
1143
Paolo Bonzinia3161032012-11-14 15:54:48 +01001144 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001145 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001146
1147 end = block->offset + block->length;
1148
Paolo Bonzinia3161032012-11-14 15:54:48 +01001149 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001150 if (next_block->offset >= end) {
1151 next = MIN(next, next_block->offset);
1152 }
1153 }
1154 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001155 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001156 mingap = next - end;
1157 }
1158 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001159
1160 if (offset == RAM_ADDR_MAX) {
1161 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1162 (uint64_t)size);
1163 abort();
1164 }
1165
Alex Williamson04b16652010-07-02 11:13:17 -06001166 return offset;
1167}
1168
Juan Quintela652d7ec2012-07-20 10:37:54 +02001169ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001170{
Alex Williamsond17b5282010-06-25 11:08:38 -06001171 RAMBlock *block;
1172 ram_addr_t last = 0;
1173
Paolo Bonzinia3161032012-11-14 15:54:48 +01001174 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001175 last = MAX(last, block->offset + block->length);
1176
1177 return last;
1178}
1179
Jason Baronddb97f12012-08-02 15:44:16 -04001180static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1181{
1182 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001183
1184 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001185 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1186 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001187 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1188 if (ret) {
1189 perror("qemu_madvise");
1190 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1191 "but dump_guest_core=off specified\n");
1192 }
1193 }
1194}
1195
Avi Kivityc5705a72011-12-20 15:59:12 +02001196void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001197{
1198 RAMBlock *new_block, *block;
1199
Avi Kivityc5705a72011-12-20 15:59:12 +02001200 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001201 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001202 if (block->offset == addr) {
1203 new_block = block;
1204 break;
1205 }
1206 }
1207 assert(new_block);
1208 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001209
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001210 if (dev) {
1211 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001212 if (id) {
1213 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001214 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001215 }
1216 }
1217 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1218
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001219 /* This assumes the iothread lock is taken here too. */
1220 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001221 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001222 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001223 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1224 new_block->idstr);
1225 abort();
1226 }
1227 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001228 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001229}
1230
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001231static int memory_try_enable_merging(void *addr, size_t len)
1232{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001233 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001234 /* disabled by the user */
1235 return 0;
1236 }
1237
1238 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1239}
1240
Avi Kivityc5705a72011-12-20 15:59:12 +02001241ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1242 MemoryRegion *mr)
1243{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001244 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001245 ram_addr_t old_ram_size, new_ram_size;
1246
1247 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001248
1249 size = TARGET_PAGE_ALIGN(size);
1250 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001251 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001252
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001253 /* This assumes the iothread lock is taken here too. */
1254 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001255 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001256 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001257 if (host) {
1258 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001259 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001260 } else if (xen_enabled()) {
1261 if (mem_path) {
1262 fprintf(stderr, "-mem-path not supported with Xen\n");
1263 exit(1);
1264 }
1265 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001266 } else {
1267 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001268 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1269 /*
1270 * file_ram_alloc() needs to allocate just like
1271 * phys_mem_alloc, but we haven't bothered to provide
1272 * a hook there.
1273 */
1274 fprintf(stderr,
1275 "-mem-path not supported with this accelerator\n");
1276 exit(1);
1277 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001278 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001279 }
1280 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001281 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001282 if (!new_block->host) {
1283 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1284 new_block->mr->name, strerror(errno));
1285 exit(1);
1286 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001287 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001288 }
1289 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001290 new_block->length = size;
1291
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001292 /* Keep the list sorted from biggest to smallest block. */
1293 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1294 if (block->length < new_block->length) {
1295 break;
1296 }
1297 }
1298 if (block) {
1299 QTAILQ_INSERT_BEFORE(block, new_block, next);
1300 } else {
1301 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1302 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001303 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001304
Umesh Deshpandef798b072011-08-18 11:41:17 -07001305 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001306 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001307
Juan Quintela2152f5c2013-10-08 13:52:02 +02001308 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1309
1310 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001311 int i;
1312 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1313 ram_list.dirty_memory[i] =
1314 bitmap_zero_extend(ram_list.dirty_memory[i],
1315 old_ram_size, new_ram_size);
1316 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001317 }
Juan Quintela75218e72013-10-08 12:31:54 +02001318 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001319
Jason Baronddb97f12012-08-02 15:44:16 -04001320 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001321 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001322 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001323
Cam Macdonell84b89d72010-07-26 18:10:57 -06001324 if (kvm_enabled())
1325 kvm_setup_guest_memory(new_block->host, size);
1326
1327 return new_block->offset;
1328}
1329
Avi Kivityc5705a72011-12-20 15:59:12 +02001330ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001331{
Avi Kivityc5705a72011-12-20 15:59:12 +02001332 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001333}
bellarde9a1ab12007-02-08 23:08:38 +00001334
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001335void qemu_ram_free_from_ptr(ram_addr_t addr)
1336{
1337 RAMBlock *block;
1338
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001339 /* This assumes the iothread lock is taken here too. */
1340 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001341 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001342 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001343 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001344 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001345 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001346 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001347 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001348 }
1349 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001350 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001351}
1352
Anthony Liguoric227f092009-10-01 16:12:16 -05001353void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001354{
Alex Williamson04b16652010-07-02 11:13:17 -06001355 RAMBlock *block;
1356
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001357 /* This assumes the iothread lock is taken here too. */
1358 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001359 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001360 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001362 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001363 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001364 if (block->flags & RAM_PREALLOC_MASK) {
1365 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001366 } else if (xen_enabled()) {
1367 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001368#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001369 } else if (block->fd >= 0) {
1370 munmap(block->host, block->length);
1371 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001372#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001373 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001374 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001375 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001376 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001377 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001378 }
1379 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001380 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001381
bellarde9a1ab12007-02-08 23:08:38 +00001382}
1383
Huang Yingcd19cfa2011-03-02 08:56:19 +01001384#ifndef _WIN32
1385void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1386{
1387 RAMBlock *block;
1388 ram_addr_t offset;
1389 int flags;
1390 void *area, *vaddr;
1391
Paolo Bonzinia3161032012-11-14 15:54:48 +01001392 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001393 offset = addr - block->offset;
1394 if (offset < block->length) {
1395 vaddr = block->host + offset;
1396 if (block->flags & RAM_PREALLOC_MASK) {
1397 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001398 } else if (xen_enabled()) {
1399 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001400 } else {
1401 flags = MAP_FIXED;
1402 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001403 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001404#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001405 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1406 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001407#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001408 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001409#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001410 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1411 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001412 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001413 /*
1414 * Remap needs to match alloc. Accelerators that
1415 * set phys_mem_alloc never remap. If they did,
1416 * we'd need a remap hook here.
1417 */
1418 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1419
Huang Yingcd19cfa2011-03-02 08:56:19 +01001420 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1421 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1422 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001423 }
1424 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001425 fprintf(stderr, "Could not remap addr: "
1426 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001427 length, addr);
1428 exit(1);
1429 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001430 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001431 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001432 }
1433 return;
1434 }
1435 }
1436}
1437#endif /* !_WIN32 */
1438
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001439/* Return a host pointer to ram allocated with qemu_ram_alloc.
1440 With the exception of the softmmu code in this file, this should
1441 only be used for local memory (e.g. video ram) that the device owns,
1442 and knows it isn't going to access beyond the end of the block.
1443
1444 It should not be used for general purpose DMA.
1445 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1446 */
1447void *qemu_get_ram_ptr(ram_addr_t addr)
1448{
1449 RAMBlock *block = qemu_get_ram_block(addr);
1450
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001451 if (xen_enabled()) {
1452 /* We need to check if the requested address is in the RAM
1453 * because we don't want to map the entire memory in QEMU.
1454 * In that case just map until the end of the page.
1455 */
1456 if (block->offset == 0) {
1457 return xen_map_cache(addr, 0, 0);
1458 } else if (block->host == NULL) {
1459 block->host =
1460 xen_map_cache(block->offset, block->length, 1);
1461 }
1462 }
1463 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001464}
1465
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001466/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1467 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001468static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001469{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001470 if (*size == 0) {
1471 return NULL;
1472 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001473 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001474 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001475 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001476 RAMBlock *block;
1477
Paolo Bonzinia3161032012-11-14 15:54:48 +01001478 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001479 if (addr - block->offset < block->length) {
1480 if (addr - block->offset + *size > block->length)
1481 *size = block->length - addr + block->offset;
1482 return block->host + (addr - block->offset);
1483 }
1484 }
1485
1486 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1487 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001488 }
1489}
1490
Paolo Bonzini7443b432013-06-03 12:44:02 +02001491/* Some of the softmmu routines need to translate from a host pointer
1492 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001493MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001494{
pbrook94a6b542009-04-11 17:15:54 +00001495 RAMBlock *block;
1496 uint8_t *host = ptr;
1497
Jan Kiszka868bb332011-06-21 22:59:09 +02001498 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001499 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001500 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001501 }
1502
Paolo Bonzini23887b72013-05-06 14:28:39 +02001503 block = ram_list.mru_block;
1504 if (block && block->host && host - block->host < block->length) {
1505 goto found;
1506 }
1507
Paolo Bonzinia3161032012-11-14 15:54:48 +01001508 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001509 /* This case append when the block is not mapped. */
1510 if (block->host == NULL) {
1511 continue;
1512 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001513 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001514 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001515 }
pbrook94a6b542009-04-11 17:15:54 +00001516 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001517
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001518 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001519
1520found:
1521 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001522 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001523}
Alex Williamsonf471a172010-06-11 11:11:42 -06001524
Avi Kivitya8170e52012-10-23 12:30:10 +02001525static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001526 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001527{
Juan Quintela52159192013-10-08 12:44:04 +02001528 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001529 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001530 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001531 switch (size) {
1532 case 1:
1533 stb_p(qemu_get_ram_ptr(ram_addr), val);
1534 break;
1535 case 2:
1536 stw_p(qemu_get_ram_ptr(ram_addr), val);
1537 break;
1538 case 4:
1539 stl_p(qemu_get_ram_ptr(ram_addr), val);
1540 break;
1541 default:
1542 abort();
1543 }
Juan Quintela52159192013-10-08 12:44:04 +02001544 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1545 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001546 /* we remove the notdirty callback only if the code has been
1547 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001548 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001549 CPUArchState *env = current_cpu->env_ptr;
1550 tlb_set_dirty(env, env->mem_io_vaddr);
1551 }
bellard1ccde1c2004-02-06 19:46:14 +00001552}
1553
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001554static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1555 unsigned size, bool is_write)
1556{
1557 return is_write;
1558}
1559
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001560static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001561 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001562 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001563 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001564};
1565
pbrook0f459d12008-06-09 00:20:13 +00001566/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001567static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001568{
Andreas Färber4917cf42013-05-27 05:17:50 +02001569 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001570 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001571 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001572 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001573 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001574
aliguori06d55cc2008-11-18 20:24:06 +00001575 if (env->watchpoint_hit) {
1576 /* We re-entered the check after replacing the TB. Now raise
1577 * the debug interrupt so that is will trigger after the
1578 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001579 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001580 return;
1581 }
pbrook2e70f6e2008-06-29 01:03:05 +00001582 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001583 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001584 if ((vaddr == (wp->vaddr & len_mask) ||
1585 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001586 wp->flags |= BP_WATCHPOINT_HIT;
1587 if (!env->watchpoint_hit) {
1588 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001589 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001590 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1591 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001592 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001593 } else {
1594 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1595 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001596 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001597 }
aliguori06d55cc2008-11-18 20:24:06 +00001598 }
aliguori6e140f22008-11-18 20:37:55 +00001599 } else {
1600 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001601 }
1602 }
1603}
1604
pbrook6658ffb2007-03-16 23:58:11 +00001605/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1606 so these check for a hit then pass through to the normal out-of-line
1607 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001608static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001609 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001610{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001611 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1612 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001613 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001614 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001615 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001616 default: abort();
1617 }
pbrook6658ffb2007-03-16 23:58:11 +00001618}
1619
Avi Kivitya8170e52012-10-23 12:30:10 +02001620static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001621 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001622{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001623 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1624 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001625 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001626 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001627 break;
1628 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001629 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001630 break;
1631 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001632 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001633 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001634 default: abort();
1635 }
pbrook6658ffb2007-03-16 23:58:11 +00001636}
1637
Avi Kivity1ec9b902012-01-02 12:47:48 +02001638static const MemoryRegionOps watch_mem_ops = {
1639 .read = watch_mem_read,
1640 .write = watch_mem_write,
1641 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001642};
pbrook6658ffb2007-03-16 23:58:11 +00001643
Avi Kivitya8170e52012-10-23 12:30:10 +02001644static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001645 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001646{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001647 subpage_t *subpage = opaque;
1648 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001649
blueswir1db7b5422007-05-26 17:36:03 +00001650#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001651 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001652 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001653#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001654 address_space_read(subpage->as, addr + subpage->base, buf, len);
1655 switch (len) {
1656 case 1:
1657 return ldub_p(buf);
1658 case 2:
1659 return lduw_p(buf);
1660 case 4:
1661 return ldl_p(buf);
1662 default:
1663 abort();
1664 }
blueswir1db7b5422007-05-26 17:36:03 +00001665}
1666
Avi Kivitya8170e52012-10-23 12:30:10 +02001667static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001668 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001669{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001670 subpage_t *subpage = opaque;
1671 uint8_t buf[4];
1672
blueswir1db7b5422007-05-26 17:36:03 +00001673#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001674 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001675 " value %"PRIx64"\n",
1676 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001677#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001678 switch (len) {
1679 case 1:
1680 stb_p(buf, value);
1681 break;
1682 case 2:
1683 stw_p(buf, value);
1684 break;
1685 case 4:
1686 stl_p(buf, value);
1687 break;
1688 default:
1689 abort();
1690 }
1691 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001692}
1693
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001694static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001695 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001696{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001697 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001698#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001699 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001700 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001701#endif
1702
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001703 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001704 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001705}
1706
Avi Kivity70c68e42012-01-02 12:32:48 +02001707static const MemoryRegionOps subpage_ops = {
1708 .read = subpage_read,
1709 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001710 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001711 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001712};
1713
Anthony Liguoric227f092009-10-01 16:12:16 -05001714static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001715 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001716{
1717 int idx, eidx;
1718
1719 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1720 return -1;
1721 idx = SUBPAGE_IDX(start);
1722 eidx = SUBPAGE_IDX(end);
1723#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001724 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1725 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001726#endif
blueswir1db7b5422007-05-26 17:36:03 +00001727 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001728 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001729 }
1730
1731 return 0;
1732}
1733
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001734static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001735{
Anthony Liguoric227f092009-10-01 16:12:16 -05001736 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001737
Anthony Liguori7267c092011-08-20 22:09:37 -05001738 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001739
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001740 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001741 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001742 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001743 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001744 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001745#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001746 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1747 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001748#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001749 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001750
1751 return mmio;
1752}
1753
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001754static uint16_t dummy_section(PhysPageMap *map, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001755{
1756 MemoryRegionSection section = {
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001757 .address_space = &address_space_memory,
Avi Kivity5312bd82012-02-12 18:32:55 +02001758 .mr = mr,
1759 .offset_within_address_space = 0,
1760 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001761 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001762 };
1763
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001764 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001765}
1766
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001767MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001768{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001769 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001770}
1771
Avi Kivitye9179ce2009-06-14 11:38:52 +03001772static void io_mem_init(void)
1773{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001774 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1775 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001776 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001777 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001778 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001779 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001780 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001781}
1782
Avi Kivityac1970f2012-10-03 16:22:53 +02001783static void mem_begin(MemoryListener *listener)
1784{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001785 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001786 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1787 uint16_t n;
1788
1789 n = dummy_section(&d->map, &io_mem_unassigned);
1790 assert(n == PHYS_SECTION_UNASSIGNED);
1791 n = dummy_section(&d->map, &io_mem_notdirty);
1792 assert(n == PHYS_SECTION_NOTDIRTY);
1793 n = dummy_section(&d->map, &io_mem_rom);
1794 assert(n == PHYS_SECTION_ROM);
1795 n = dummy_section(&d->map, &io_mem_watch);
1796 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001797
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001798 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001799 d->as = as;
1800 as->next_dispatch = d;
1801}
1802
1803static void mem_commit(MemoryListener *listener)
1804{
1805 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001806 AddressSpaceDispatch *cur = as->dispatch;
1807 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001808
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001809 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001810
Paolo Bonzini0475d942013-05-29 12:28:21 +02001811 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001812
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001813 if (cur) {
1814 phys_sections_free(&cur->map);
1815 g_free(cur);
1816 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001817}
1818
Avi Kivity1d711482012-10-02 18:54:45 +02001819static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001820{
Andreas Färber182735e2013-05-29 22:29:20 +02001821 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001822
1823 /* since each CPU stores ram addresses in its TLB cache, we must
1824 reset the modified entries */
1825 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001826 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001827 CPUArchState *env = cpu->env_ptr;
1828
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001829 /* FIXME: Disentangle the cpu.h circular files deps so we can
1830 directly get the right CPU from listener. */
1831 if (cpu->tcg_as_listener != listener) {
1832 continue;
1833 }
Avi Kivity117712c2012-02-12 21:23:17 +02001834 tlb_flush(env, 1);
1835 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001836}
1837
Avi Kivity93632742012-02-08 16:54:16 +02001838static void core_log_global_start(MemoryListener *listener)
1839{
Juan Quintela981fdf22013-10-10 11:54:09 +02001840 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001841}
1842
1843static void core_log_global_stop(MemoryListener *listener)
1844{
Juan Quintela981fdf22013-10-10 11:54:09 +02001845 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001846}
1847
Avi Kivity93632742012-02-08 16:54:16 +02001848static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001849 .log_global_start = core_log_global_start,
1850 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001851 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001852};
1853
Avi Kivityac1970f2012-10-03 16:22:53 +02001854void address_space_init_dispatch(AddressSpace *as)
1855{
Paolo Bonzini00752702013-05-29 12:13:54 +02001856 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001857 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001858 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001859 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001860 .region_add = mem_add,
1861 .region_nop = mem_add,
1862 .priority = 0,
1863 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001864 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001865}
1866
Avi Kivity83f3c252012-10-07 12:59:55 +02001867void address_space_destroy_dispatch(AddressSpace *as)
1868{
1869 AddressSpaceDispatch *d = as->dispatch;
1870
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001871 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001872 g_free(d);
1873 as->dispatch = NULL;
1874}
1875
Avi Kivity62152b82011-07-26 14:26:14 +03001876static void memory_map_init(void)
1877{
Anthony Liguori7267c092011-08-20 22:09:37 -05001878 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001879
Paolo Bonzini57271d62013-11-07 17:14:37 +01001880 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001881 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001882
Anthony Liguori7267c092011-08-20 22:09:37 -05001883 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001884 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1885 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001886 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001887
Avi Kivityf6790af2012-10-02 20:13:51 +02001888 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001889}
1890
1891MemoryRegion *get_system_memory(void)
1892{
1893 return system_memory;
1894}
1895
Avi Kivity309cb472011-08-08 16:09:03 +03001896MemoryRegion *get_system_io(void)
1897{
1898 return system_io;
1899}
1900
pbrooke2eef172008-06-08 01:09:01 +00001901#endif /* !defined(CONFIG_USER_ONLY) */
1902
bellard13eb76e2004-01-24 15:23:36 +00001903/* physical memory access (slow version, mainly for debug) */
1904#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001905int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001906 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001907{
1908 int l, flags;
1909 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001910 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001911
1912 while (len > 0) {
1913 page = addr & TARGET_PAGE_MASK;
1914 l = (page + TARGET_PAGE_SIZE) - addr;
1915 if (l > len)
1916 l = len;
1917 flags = page_get_flags(page);
1918 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001919 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001920 if (is_write) {
1921 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001922 return -1;
bellard579a97f2007-11-11 14:26:47 +00001923 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001924 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001925 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001926 memcpy(p, buf, l);
1927 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001928 } else {
1929 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001930 return -1;
bellard579a97f2007-11-11 14:26:47 +00001931 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001932 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001933 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001934 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001935 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001936 }
1937 len -= l;
1938 buf += l;
1939 addr += l;
1940 }
Paul Brooka68fe892010-03-01 00:08:59 +00001941 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001942}
bellard8df1cd02005-01-28 22:37:22 +00001943
bellard13eb76e2004-01-24 15:23:36 +00001944#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001945
Avi Kivitya8170e52012-10-23 12:30:10 +02001946static void invalidate_and_set_dirty(hwaddr addr,
1947 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001948{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001949 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001950 /* invalidate code */
1951 tb_invalidate_phys_page_range(addr, addr + length, 0);
1952 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001953 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1954 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001955 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001956 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001957}
1958
Richard Henderson23326162013-07-08 14:55:59 -07001959static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001960{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001961 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001962
1963 /* Regions are assumed to support 1-4 byte accesses unless
1964 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001965 if (access_size_max == 0) {
1966 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001967 }
Richard Henderson23326162013-07-08 14:55:59 -07001968
1969 /* Bound the maximum access by the alignment of the address. */
1970 if (!mr->ops->impl.unaligned) {
1971 unsigned align_size_max = addr & -addr;
1972 if (align_size_max != 0 && align_size_max < access_size_max) {
1973 access_size_max = align_size_max;
1974 }
1975 }
1976
1977 /* Don't attempt accesses larger than the maximum. */
1978 if (l > access_size_max) {
1979 l = access_size_max;
1980 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001981 if (l & (l - 1)) {
1982 l = 1 << (qemu_fls(l) - 1);
1983 }
Richard Henderson23326162013-07-08 14:55:59 -07001984
1985 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001986}
1987
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001988bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001989 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001990{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001991 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001992 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001993 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001994 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001995 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001996 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001997
bellard13eb76e2004-01-24 15:23:36 +00001998 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001999 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002000 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002001
bellard13eb76e2004-01-24 15:23:36 +00002002 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002003 if (!memory_access_is_direct(mr, is_write)) {
2004 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002005 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002006 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002007 switch (l) {
2008 case 8:
2009 /* 64 bit write access */
2010 val = ldq_p(buf);
2011 error |= io_mem_write(mr, addr1, val, 8);
2012 break;
2013 case 4:
bellard1c213d12005-09-03 10:49:04 +00002014 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002015 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002016 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002017 break;
2018 case 2:
bellard1c213d12005-09-03 10:49:04 +00002019 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002020 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002021 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002022 break;
2023 case 1:
bellard1c213d12005-09-03 10:49:04 +00002024 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002025 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002026 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002027 break;
2028 default:
2029 abort();
bellard13eb76e2004-01-24 15:23:36 +00002030 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002031 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002032 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002033 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002034 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002035 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002036 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002037 }
2038 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002039 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002040 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002041 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002042 switch (l) {
2043 case 8:
2044 /* 64 bit read access */
2045 error |= io_mem_read(mr, addr1, &val, 8);
2046 stq_p(buf, val);
2047 break;
2048 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002049 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002050 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002051 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002052 break;
2053 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002054 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002055 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002056 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002057 break;
2058 case 1:
bellard1c213d12005-09-03 10:49:04 +00002059 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002060 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002061 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002062 break;
2063 default:
2064 abort();
bellard13eb76e2004-01-24 15:23:36 +00002065 }
2066 } else {
2067 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002068 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002069 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002070 }
2071 }
2072 len -= l;
2073 buf += l;
2074 addr += l;
2075 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002076
2077 return error;
bellard13eb76e2004-01-24 15:23:36 +00002078}
bellard8df1cd02005-01-28 22:37:22 +00002079
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002080bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002081 const uint8_t *buf, int len)
2082{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002083 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002084}
2085
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002086bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002087{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002088 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002089}
2090
2091
Avi Kivitya8170e52012-10-23 12:30:10 +02002092void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002093 int len, int is_write)
2094{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002095 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002096}
2097
Alexander Graf582b55a2013-12-11 14:17:44 +01002098enum write_rom_type {
2099 WRITE_DATA,
2100 FLUSH_CACHE,
2101};
2102
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002103static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002104 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002105{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002106 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002107 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002108 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002109 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002110
bellardd0ecd2a2006-04-23 17:14:48 +00002111 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002112 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002113 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002114
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002115 if (!(memory_region_is_ram(mr) ||
2116 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002117 /* do nothing */
2118 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002119 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002120 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002121 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002122 switch (type) {
2123 case WRITE_DATA:
2124 memcpy(ptr, buf, l);
2125 invalidate_and_set_dirty(addr1, l);
2126 break;
2127 case FLUSH_CACHE:
2128 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2129 break;
2130 }
bellardd0ecd2a2006-04-23 17:14:48 +00002131 }
2132 len -= l;
2133 buf += l;
2134 addr += l;
2135 }
2136}
2137
Alexander Graf582b55a2013-12-11 14:17:44 +01002138/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002139void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002140 const uint8_t *buf, int len)
2141{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002142 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002143}
2144
2145void cpu_flush_icache_range(hwaddr start, int len)
2146{
2147 /*
2148 * This function should do the same thing as an icache flush that was
2149 * triggered from within the guest. For TCG we are always cache coherent,
2150 * so there is no need to flush anything. For KVM / Xen we need to flush
2151 * the host's instruction cache at least.
2152 */
2153 if (tcg_enabled()) {
2154 return;
2155 }
2156
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002157 cpu_physical_memory_write_rom_internal(&address_space_memory,
2158 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002159}
2160
aliguori6d16c2f2009-01-22 16:59:11 +00002161typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002162 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002163 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002164 hwaddr addr;
2165 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002166} BounceBuffer;
2167
2168static BounceBuffer bounce;
2169
aliguoriba223c22009-01-22 16:59:16 +00002170typedef struct MapClient {
2171 void *opaque;
2172 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002173 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002174} MapClient;
2175
Blue Swirl72cf2d42009-09-12 07:36:22 +00002176static QLIST_HEAD(map_client_list, MapClient) map_client_list
2177 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002178
2179void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2180{
Anthony Liguori7267c092011-08-20 22:09:37 -05002181 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002182
2183 client->opaque = opaque;
2184 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002185 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002186 return client;
2187}
2188
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002189static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002190{
2191 MapClient *client = (MapClient *)_client;
2192
Blue Swirl72cf2d42009-09-12 07:36:22 +00002193 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002194 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002195}
2196
2197static void cpu_notify_map_clients(void)
2198{
2199 MapClient *client;
2200
Blue Swirl72cf2d42009-09-12 07:36:22 +00002201 while (!QLIST_EMPTY(&map_client_list)) {
2202 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002203 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002204 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002205 }
2206}
2207
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002208bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2209{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002210 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002211 hwaddr l, xlat;
2212
2213 while (len > 0) {
2214 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002215 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2216 if (!memory_access_is_direct(mr, is_write)) {
2217 l = memory_access_size(mr, l, addr);
2218 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002219 return false;
2220 }
2221 }
2222
2223 len -= l;
2224 addr += l;
2225 }
2226 return true;
2227}
2228
aliguori6d16c2f2009-01-22 16:59:11 +00002229/* Map a physical memory region into a host virtual address.
2230 * May map a subset of the requested range, given by and returned in *plen.
2231 * May return NULL if resources needed to perform the mapping are exhausted.
2232 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002233 * Use cpu_register_map_client() to know when retrying the map operation is
2234 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002235 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002236void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002237 hwaddr addr,
2238 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002239 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002240{
Avi Kivitya8170e52012-10-23 12:30:10 +02002241 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002242 hwaddr done = 0;
2243 hwaddr l, xlat, base;
2244 MemoryRegion *mr, *this_mr;
2245 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002246
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002247 if (len == 0) {
2248 return NULL;
2249 }
aliguori6d16c2f2009-01-22 16:59:11 +00002250
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002251 l = len;
2252 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2253 if (!memory_access_is_direct(mr, is_write)) {
2254 if (bounce.buffer) {
2255 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002256 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002257 /* Avoid unbounded allocations */
2258 l = MIN(l, TARGET_PAGE_SIZE);
2259 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002260 bounce.addr = addr;
2261 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002262
2263 memory_region_ref(mr);
2264 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002265 if (!is_write) {
2266 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002267 }
aliguori6d16c2f2009-01-22 16:59:11 +00002268
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002269 *plen = l;
2270 return bounce.buffer;
2271 }
2272
2273 base = xlat;
2274 raddr = memory_region_get_ram_addr(mr);
2275
2276 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002277 len -= l;
2278 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002279 done += l;
2280 if (len == 0) {
2281 break;
2282 }
2283
2284 l = len;
2285 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2286 if (this_mr != mr || xlat != base + done) {
2287 break;
2288 }
aliguori6d16c2f2009-01-22 16:59:11 +00002289 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002290
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002291 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002292 *plen = done;
2293 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002294}
2295
Avi Kivityac1970f2012-10-03 16:22:53 +02002296/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002297 * Will also mark the memory as dirty if is_write == 1. access_len gives
2298 * the amount of memory that was actually read or written by the caller.
2299 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002300void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2301 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002302{
2303 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002304 MemoryRegion *mr;
2305 ram_addr_t addr1;
2306
2307 mr = qemu_ram_addr_from_host(buffer, &addr1);
2308 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002309 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002310 while (access_len) {
2311 unsigned l;
2312 l = TARGET_PAGE_SIZE;
2313 if (l > access_len)
2314 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002315 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002316 addr1 += l;
2317 access_len -= l;
2318 }
2319 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002320 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002321 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002322 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002323 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002324 return;
2325 }
2326 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002327 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002328 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002329 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002330 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002331 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002332 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002333}
bellardd0ecd2a2006-04-23 17:14:48 +00002334
Avi Kivitya8170e52012-10-23 12:30:10 +02002335void *cpu_physical_memory_map(hwaddr addr,
2336 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002337 int is_write)
2338{
2339 return address_space_map(&address_space_memory, addr, plen, is_write);
2340}
2341
Avi Kivitya8170e52012-10-23 12:30:10 +02002342void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2343 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002344{
2345 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2346}
2347
bellard8df1cd02005-01-28 22:37:22 +00002348/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002349static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002350 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002351{
bellard8df1cd02005-01-28 22:37:22 +00002352 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002353 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002354 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002355 hwaddr l = 4;
2356 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002357
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002358 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002359 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002360 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002361 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002362#if defined(TARGET_WORDS_BIGENDIAN)
2363 if (endian == DEVICE_LITTLE_ENDIAN) {
2364 val = bswap32(val);
2365 }
2366#else
2367 if (endian == DEVICE_BIG_ENDIAN) {
2368 val = bswap32(val);
2369 }
2370#endif
bellard8df1cd02005-01-28 22:37:22 +00002371 } else {
2372 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002373 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002374 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002375 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002376 switch (endian) {
2377 case DEVICE_LITTLE_ENDIAN:
2378 val = ldl_le_p(ptr);
2379 break;
2380 case DEVICE_BIG_ENDIAN:
2381 val = ldl_be_p(ptr);
2382 break;
2383 default:
2384 val = ldl_p(ptr);
2385 break;
2386 }
bellard8df1cd02005-01-28 22:37:22 +00002387 }
2388 return val;
2389}
2390
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002391uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002392{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002393 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002394}
2395
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002396uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002397{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002398 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002399}
2400
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002401uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002402{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002403 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002404}
2405
bellard84b7b8e2005-11-28 21:19:04 +00002406/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002407static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002408 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002409{
bellard84b7b8e2005-11-28 21:19:04 +00002410 uint8_t *ptr;
2411 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002412 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002413 hwaddr l = 8;
2414 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002415
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002416 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002417 false);
2418 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002419 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002420 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002421#if defined(TARGET_WORDS_BIGENDIAN)
2422 if (endian == DEVICE_LITTLE_ENDIAN) {
2423 val = bswap64(val);
2424 }
2425#else
2426 if (endian == DEVICE_BIG_ENDIAN) {
2427 val = bswap64(val);
2428 }
2429#endif
bellard84b7b8e2005-11-28 21:19:04 +00002430 } else {
2431 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002432 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002433 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002434 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002435 switch (endian) {
2436 case DEVICE_LITTLE_ENDIAN:
2437 val = ldq_le_p(ptr);
2438 break;
2439 case DEVICE_BIG_ENDIAN:
2440 val = ldq_be_p(ptr);
2441 break;
2442 default:
2443 val = ldq_p(ptr);
2444 break;
2445 }
bellard84b7b8e2005-11-28 21:19:04 +00002446 }
2447 return val;
2448}
2449
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002450uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002451{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002452 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002453}
2454
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002455uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002456{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002457 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002458}
2459
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002460uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002461{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002462 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002463}
2464
bellardaab33092005-10-30 20:48:42 +00002465/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002466uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002467{
2468 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002469 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002470 return val;
2471}
2472
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002473/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002474static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002475 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002476{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002477 uint8_t *ptr;
2478 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002479 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002480 hwaddr l = 2;
2481 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002482
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002483 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002484 false);
2485 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002486 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002487 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488#if defined(TARGET_WORDS_BIGENDIAN)
2489 if (endian == DEVICE_LITTLE_ENDIAN) {
2490 val = bswap16(val);
2491 }
2492#else
2493 if (endian == DEVICE_BIG_ENDIAN) {
2494 val = bswap16(val);
2495 }
2496#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497 } else {
2498 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002499 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002500 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002501 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002502 switch (endian) {
2503 case DEVICE_LITTLE_ENDIAN:
2504 val = lduw_le_p(ptr);
2505 break;
2506 case DEVICE_BIG_ENDIAN:
2507 val = lduw_be_p(ptr);
2508 break;
2509 default:
2510 val = lduw_p(ptr);
2511 break;
2512 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002513 }
2514 return val;
bellardaab33092005-10-30 20:48:42 +00002515}
2516
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002517uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002518{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002519 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002520}
2521
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002522uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002523{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002524 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002525}
2526
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002527uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002528{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002529 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002530}
2531
bellard8df1cd02005-01-28 22:37:22 +00002532/* warning: addr must be aligned. The ram page is not masked as dirty
2533 and the code inside is not invalidated. It is useful if the dirty
2534 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002535void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002536{
bellard8df1cd02005-01-28 22:37:22 +00002537 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002538 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002539 hwaddr l = 4;
2540 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002541
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002542 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002543 true);
2544 if (l < 4 || !memory_access_is_direct(mr, true)) {
2545 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002546 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002547 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002548 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002549 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002550
2551 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002552 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002553 /* invalidate code */
2554 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2555 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002556 cpu_physical_memory_set_dirty_flag(addr1,
2557 DIRTY_MEMORY_MIGRATION);
2558 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002559 }
2560 }
bellard8df1cd02005-01-28 22:37:22 +00002561 }
2562}
2563
2564/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002565static inline void stl_phys_internal(AddressSpace *as,
2566 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002567 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002568{
bellard8df1cd02005-01-28 22:37:22 +00002569 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002570 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002571 hwaddr l = 4;
2572 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002573
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002574 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002575 true);
2576 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002577#if defined(TARGET_WORDS_BIGENDIAN)
2578 if (endian == DEVICE_LITTLE_ENDIAN) {
2579 val = bswap32(val);
2580 }
2581#else
2582 if (endian == DEVICE_BIG_ENDIAN) {
2583 val = bswap32(val);
2584 }
2585#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002586 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002587 } else {
bellard8df1cd02005-01-28 22:37:22 +00002588 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002589 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002590 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002591 switch (endian) {
2592 case DEVICE_LITTLE_ENDIAN:
2593 stl_le_p(ptr, val);
2594 break;
2595 case DEVICE_BIG_ENDIAN:
2596 stl_be_p(ptr, val);
2597 break;
2598 default:
2599 stl_p(ptr, val);
2600 break;
2601 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002602 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002603 }
2604}
2605
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002606void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002607{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002608 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002609}
2610
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002611void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002612{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002613 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002614}
2615
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002616void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002617{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002618 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002619}
2620
bellardaab33092005-10-30 20:48:42 +00002621/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002622void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002623{
2624 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002625 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002626}
2627
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002628/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002629static inline void stw_phys_internal(AddressSpace *as,
2630 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002631 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002632{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002633 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002634 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002635 hwaddr l = 2;
2636 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002637
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002638 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002639 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002640#if defined(TARGET_WORDS_BIGENDIAN)
2641 if (endian == DEVICE_LITTLE_ENDIAN) {
2642 val = bswap16(val);
2643 }
2644#else
2645 if (endian == DEVICE_BIG_ENDIAN) {
2646 val = bswap16(val);
2647 }
2648#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002649 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002650 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002651 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002652 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002653 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002654 switch (endian) {
2655 case DEVICE_LITTLE_ENDIAN:
2656 stw_le_p(ptr, val);
2657 break;
2658 case DEVICE_BIG_ENDIAN:
2659 stw_be_p(ptr, val);
2660 break;
2661 default:
2662 stw_p(ptr, val);
2663 break;
2664 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002665 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002666 }
bellardaab33092005-10-30 20:48:42 +00002667}
2668
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002669void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002670{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002671 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002672}
2673
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002674void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002675{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002676 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002677}
2678
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002679void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002680{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002681 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002682}
2683
bellardaab33092005-10-30 20:48:42 +00002684/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002685void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002686{
2687 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002688 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002689}
2690
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002691void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002692{
2693 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002694 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002695}
2696
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002697void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002698{
2699 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002700 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701}
2702
aliguori5e2972f2009-03-28 17:51:36 +00002703/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002704int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002705 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002706{
2707 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002708 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002709 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002710
2711 while (len > 0) {
2712 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002713 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002714 /* if no physical page mapped, return an error */
2715 if (phys_addr == -1)
2716 return -1;
2717 l = (page + TARGET_PAGE_SIZE) - addr;
2718 if (l > len)
2719 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002720 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002721 if (is_write) {
2722 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2723 } else {
2724 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2725 }
bellard13eb76e2004-01-24 15:23:36 +00002726 len -= l;
2727 buf += l;
2728 addr += l;
2729 }
2730 return 0;
2731}
Paul Brooka68fe892010-03-01 00:08:59 +00002732#endif
bellard13eb76e2004-01-24 15:23:36 +00002733
Blue Swirl8e4a4242013-01-06 18:30:17 +00002734#if !defined(CONFIG_USER_ONLY)
2735
2736/*
2737 * A helper function for the _utterly broken_ virtio device model to find out if
2738 * it's running on a big endian machine. Don't do this at home kids!
2739 */
2740bool virtio_is_big_endian(void);
2741bool virtio_is_big_endian(void)
2742{
2743#if defined(TARGET_WORDS_BIGENDIAN)
2744 return true;
2745#else
2746 return false;
2747#endif
2748}
2749
2750#endif
2751
Wen Congyang76f35532012-05-07 12:04:18 +08002752#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002753bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002754{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002755 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002756 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002757
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002758 mr = address_space_translate(&address_space_memory,
2759 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002760
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002761 return !(memory_region_is_ram(mr) ||
2762 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002763}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002764
2765void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2766{
2767 RAMBlock *block;
2768
2769 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2770 func(block->host, block->offset, block->length, opaque);
2771 }
2772}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002773#endif