blob: a491af7f0f03062f73dc4abc6e63888ec5c05432 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber182735e2013-05-29 22:29:20 +020072CPUState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färber182735e2013-05-29 22:29:20 +0200354 CPUState *cpu = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färber182735e2013-05-29 22:29:20 +0200356 while (cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Andreas Färber182735e2013-05-29 22:29:20 +0200360 cpu = cpu->next_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400361 }
362
Andreas Färber182735e2013-05-29 22:29:20 +0200363 return cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
Andreas Färber182735e2013-05-29 22:29:20 +0200368 CPUState *cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200369
Andreas Färber182735e2013-05-29 22:29:20 +0200370 cpu = first_cpu;
371 while (cpu) {
372 func(cpu, data);
373 cpu = cpu->next_cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200374 }
375}
376
Andreas Färber9349b4f2012-03-14 01:38:32 +0100377void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000378{
Andreas Färber9f09e182012-05-03 06:59:07 +0200379 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100380 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber182735e2013-05-29 22:29:20 +0200381 CPUState **pcpu;
bellard6a00d602005-11-21 23:25:50 +0000382 int cpu_index;
383
pbrookc2764712009-03-07 15:24:59 +0000384#if defined(CONFIG_USER_ONLY)
385 cpu_list_lock();
386#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200387 cpu->next_cpu = NULL;
388 pcpu = &first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index = 0;
Andreas Färber182735e2013-05-29 22:29:20 +0200390 while (*pcpu != NULL) {
391 pcpu = &(*pcpu)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000392 cpu_index++;
393 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100394 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100395 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000396 QTAILQ_INIT(&env->breakpoints);
397 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100398#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200399 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100400#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200401 *pcpu = cpu;
pbrookc2764712009-03-07 15:24:59 +0000402#if defined(CONFIG_USER_ONLY)
403 cpu_list_unlock();
404#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100405 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000406#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600407 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000408 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100409 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000410#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100411 if (cc->vmsd != NULL) {
412 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
413 }
bellardfd6ce8f2003-05-14 19:00:11 +0000414}
415
bellard1fddef42005-04-17 19:16:13 +0000416#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000417#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200418static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000419{
420 tb_invalidate_phys_page_range(pc, pc + 1, 0);
421}
422#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200423static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400424{
Andreas Färber00b941e2013-06-29 18:55:54 +0200425 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400426 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400427}
bellardc27004e2005-01-03 23:35:10 +0000428#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000429#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000430
Paul Brookc527ee82010-03-01 03:31:14 +0000431#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000433
434{
435}
436
Andreas Färber9349b4f2012-03-14 01:38:32 +0100437int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000438 int flags, CPUWatchpoint **watchpoint)
439{
440 return -ENOSYS;
441}
442#else
pbrook6658ffb2007-03-16 23:58:11 +0000443/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100444int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000445 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000446{
aliguorib4051332008-11-18 20:14:20 +0000447 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000448 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000449
aliguorib4051332008-11-18 20:14:20 +0000450 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400451 if ((len & (len - 1)) || (addr & ~len_mask) ||
452 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000453 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
454 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
455 return -EINVAL;
456 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500457 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000458
aliguoria1d1bb32008-11-18 20:07:32 +0000459 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000460 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000461 wp->flags = flags;
462
aliguori2dc9f412008-11-18 20:56:59 +0000463 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000464 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000465 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000466 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000467 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000468
pbrook6658ffb2007-03-16 23:58:11 +0000469 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000470
471 if (watchpoint)
472 *watchpoint = wp;
473 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000474}
475
aliguoria1d1bb32008-11-18 20:07:32 +0000476/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100477int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000478 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000479{
aliguorib4051332008-11-18 20:14:20 +0000480 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000481 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000482
Blue Swirl72cf2d42009-09-12 07:36:22 +0000483 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000484 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000485 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000486 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000487 return 0;
488 }
489 }
aliguoria1d1bb32008-11-18 20:07:32 +0000490 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000491}
492
aliguoria1d1bb32008-11-18 20:07:32 +0000493/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100494void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000495{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000497
aliguoria1d1bb32008-11-18 20:07:32 +0000498 tlb_flush_page(env, watchpoint->vaddr);
499
Anthony Liguori7267c092011-08-20 22:09:37 -0500500 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000501}
502
aliguoria1d1bb32008-11-18 20:07:32 +0000503/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000505{
aliguoric0ce9982008-11-25 22:13:57 +0000506 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000507
Blue Swirl72cf2d42009-09-12 07:36:22 +0000508 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000509 if (wp->flags & mask)
510 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000511 }
aliguoria1d1bb32008-11-18 20:07:32 +0000512}
Paul Brookc527ee82010-03-01 03:31:14 +0000513#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000514
515/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100516int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000517 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000518{
bellard1fddef42005-04-17 19:16:13 +0000519#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000520 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000521
Anthony Liguori7267c092011-08-20 22:09:37 -0500522 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000523
524 bp->pc = pc;
525 bp->flags = flags;
526
aliguori2dc9f412008-11-18 20:56:59 +0000527 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200528 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000529 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200530 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000531 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200532 }
aliguoria1d1bb32008-11-18 20:07:32 +0000533
Andreas Färber00b941e2013-06-29 18:55:54 +0200534 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000535
Andreas Färber00b941e2013-06-29 18:55:54 +0200536 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000537 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200538 }
aliguoria1d1bb32008-11-18 20:07:32 +0000539 return 0;
540#else
541 return -ENOSYS;
542#endif
543}
544
545/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100546int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000547{
548#if defined(TARGET_HAS_ICE)
549 CPUBreakpoint *bp;
550
Blue Swirl72cf2d42009-09-12 07:36:22 +0000551 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000552 if (bp->pc == pc && bp->flags == flags) {
553 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000554 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000555 }
bellard4c3a88a2003-07-26 12:06:08 +0000556 }
aliguoria1d1bb32008-11-18 20:07:32 +0000557 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000558#else
aliguoria1d1bb32008-11-18 20:07:32 +0000559 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000560#endif
561}
562
aliguoria1d1bb32008-11-18 20:07:32 +0000563/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000565{
bellard1fddef42005-04-17 19:16:13 +0000566#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000567 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000568
Andreas Färber00b941e2013-06-29 18:55:54 +0200569 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000570
Anthony Liguori7267c092011-08-20 22:09:37 -0500571 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000572#endif
573}
574
575/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100576void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000577{
578#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000579 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000580
Blue Swirl72cf2d42009-09-12 07:36:22 +0000581 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000582 if (bp->flags & mask)
583 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000584 }
bellard4c3a88a2003-07-26 12:06:08 +0000585#endif
586}
587
bellardc33a3462003-07-29 20:50:33 +0000588/* enable or disable single step mode. EXCP_DEBUG is returned by the
589 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200590void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000591{
bellard1fddef42005-04-17 19:16:13 +0000592#if defined(TARGET_HAS_ICE)
Andreas Färber3825b282013-06-24 18:41:06 +0200593 CPUArchState *env = cpu->env_ptr;
Andreas Färbered2803d2013-06-21 20:20:45 +0200594
595 if (cpu->singlestep_enabled != enabled) {
596 cpu->singlestep_enabled = enabled;
597 if (kvm_enabled()) {
aliguorie22a25c2009-03-12 20:12:48 +0000598 kvm_update_guest_debug(env, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200599 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100600 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000601 /* XXX: only flush what is necessary */
602 tb_flush(env);
603 }
bellardc33a3462003-07-29 20:50:33 +0000604 }
605#endif
606}
607
Andreas Färber9349b4f2012-03-14 01:38:32 +0100608void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000609{
Andreas Färber878096e2013-05-27 01:33:50 +0200610 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000611 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000612 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000613
614 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000616 fprintf(stderr, "qemu: fatal: ");
617 vfprintf(stderr, fmt, ap);
618 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200619 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000620 if (qemu_log_enabled()) {
621 qemu_log("qemu: fatal: ");
622 qemu_log_vprintf(fmt, ap2);
623 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200624 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000625 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000626 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000627 }
pbrook493ae1f2007-11-23 16:53:59 +0000628 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000629 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200630#if defined(CONFIG_USER_ONLY)
631 {
632 struct sigaction act;
633 sigfillset(&act.sa_mask);
634 act.sa_handler = SIG_DFL;
635 sigaction(SIGABRT, &act, NULL);
636 }
637#endif
bellard75012672003-06-21 13:11:07 +0000638 abort();
639}
640
Andreas Färber9349b4f2012-03-14 01:38:32 +0100641CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000642{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000644#if defined(TARGET_HAS_ICE)
645 CPUBreakpoint *bp;
646 CPUWatchpoint *wp;
647#endif
648
Andreas Färber9349b4f2012-03-14 01:38:32 +0100649 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000650
aliguori5a38f082009-01-15 20:16:51 +0000651 /* Clone all break/watchpoints.
652 Note: Once we support ptrace with hw-debug register access, make sure
653 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000654 QTAILQ_INIT(&env->breakpoints);
655 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000656#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000657 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000658 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
659 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000660 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000661 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
662 wp->flags, NULL);
663 }
664#endif
665
thsc5be9f02007-02-28 20:20:53 +0000666 return new_env;
667}
668
bellard01243112004-01-04 15:48:17 +0000669#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200670static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
671 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000672{
Juan Quintelad24981d2012-05-22 00:42:40 +0200673 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000674
bellard1ccde1c2004-02-06 19:46:14 +0000675 /* we modify the TLB cache so that the dirty bit will be set again
676 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200677 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200678 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000679 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200680 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000681 != (end - 1) - start) {
682 abort();
683 }
Blue Swirle5548612012-04-21 13:08:33 +0000684 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200685
686}
687
688/* Note: start and end must be within the same ram block. */
689void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
690 int dirty_flags)
691{
692 uintptr_t length;
693
694 start &= TARGET_PAGE_MASK;
695 end = TARGET_PAGE_ALIGN(end);
696
697 length = end - start;
698 if (length == 0)
699 return;
700 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
701
702 if (tcg_enabled()) {
703 tlb_reset_dirty_range_all(start, end, length);
704 }
bellard1ccde1c2004-02-06 19:46:14 +0000705}
706
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000707static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000708{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200709 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000710 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200711 return ret;
aliguori74576192008-10-06 14:02:03 +0000712}
713
Avi Kivitya8170e52012-10-23 12:30:10 +0200714hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200715 MemoryRegionSection *section,
716 target_ulong vaddr,
717 hwaddr paddr, hwaddr xlat,
718 int prot,
719 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000720{
Avi Kivitya8170e52012-10-23 12:30:10 +0200721 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000722 CPUWatchpoint *wp;
723
Blue Swirlcc5bea62012-04-14 14:56:48 +0000724 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000725 /* Normal RAM. */
726 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200727 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000728 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200729 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000730 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200731 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000732 }
733 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200734 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200735 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000736 }
737
738 /* Make accesses to pages with watchpoints go via the
739 watchpoint trap routines. */
740 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
741 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
742 /* Avoid trapping reads of pages with a write breakpoint. */
743 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200744 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000745 *address |= TLB_MMIO;
746 break;
747 }
748 }
749 }
750
751 return iotlb;
752}
bellard9fa3e852004-01-04 18:06:42 +0000753#endif /* defined(CONFIG_USER_ONLY) */
754
pbrooke2eef172008-06-08 01:09:01 +0000755#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000756
Anthony Liguoric227f092009-10-01 16:12:16 -0500757static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200758 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200759static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200760
Avi Kivity5312bd82012-02-12 18:32:55 +0200761static uint16_t phys_section_add(MemoryRegionSection *section)
762{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200763 /* The physical section number is ORed with a page-aligned
764 * pointer to produce the iotlb entries. Thus it should
765 * never overflow into the page-aligned value.
766 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200767 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200768
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200769 if (next_map.sections_nb == next_map.sections_nb_alloc) {
770 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
771 16);
772 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
773 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200774 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200775 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200776 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200777 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200778}
779
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200780static void phys_section_destroy(MemoryRegion *mr)
781{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200782 memory_region_unref(mr);
783
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200784 if (mr->subpage) {
785 subpage_t *subpage = container_of(mr, subpage_t, iomem);
786 memory_region_destroy(&subpage->iomem);
787 g_free(subpage);
788 }
789}
790
Paolo Bonzini60926662013-05-29 12:30:26 +0200791static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200792{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200793 while (map->sections_nb > 0) {
794 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200795 phys_section_destroy(section->mr);
796 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200797 g_free(map->sections);
798 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200799 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200800}
801
Avi Kivityac1970f2012-10-03 16:22:53 +0200802static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200803{
804 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200805 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200806 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200807 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
808 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809 MemoryRegionSection subsection = {
810 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200811 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200813 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200814
Avi Kivityf3705d52012-03-08 16:16:34 +0200815 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200816
Avi Kivityf3705d52012-03-08 16:16:34 +0200817 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200818 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200819 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200820 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200821 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200822 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200823 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200824 }
825 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200826 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200827 subpage_register(subpage, start, end, phys_section_add(section));
828}
829
830
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200831static void register_multipage(AddressSpaceDispatch *d,
832 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000833{
Avi Kivitya8170e52012-10-23 12:30:10 +0200834 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200835 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200836 uint64_t num_pages = int128_get64(int128_rshift(section->size,
837 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200838
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200839 assert(num_pages);
840 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000841}
842
Avi Kivityac1970f2012-10-03 16:22:53 +0200843static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200844{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200845 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200846 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200847 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200848 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200849
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200850 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
851 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
852 - now.offset_within_address_space;
853
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200854 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200855 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200856 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200857 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200858 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200859 while (int128_ne(remain.size, now.size)) {
860 remain.size = int128_sub(remain.size, now.size);
861 remain.offset_within_address_space += int128_get64(now.size);
862 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400863 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200864 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200865 register_subpage(d, &now);
866 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200867 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200868 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400869 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200870 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200871 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400872 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200873 }
874}
875
Sheng Yang62a27442010-01-26 19:21:16 +0800876void qemu_flush_coalesced_mmio_buffer(void)
877{
878 if (kvm_enabled())
879 kvm_flush_coalesced_mmio_buffer();
880}
881
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700882void qemu_mutex_lock_ramlist(void)
883{
884 qemu_mutex_lock(&ram_list.mutex);
885}
886
887void qemu_mutex_unlock_ramlist(void)
888{
889 qemu_mutex_unlock(&ram_list.mutex);
890}
891
Marcelo Tosattic9027602010-03-01 20:25:08 -0300892#if defined(__linux__) && !defined(TARGET_S390X)
893
894#include <sys/vfs.h>
895
896#define HUGETLBFS_MAGIC 0x958458f6
897
898static long gethugepagesize(const char *path)
899{
900 struct statfs fs;
901 int ret;
902
903 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900904 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300905 } while (ret != 0 && errno == EINTR);
906
907 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900908 perror(path);
909 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300910 }
911
912 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900913 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300914
915 return fs.f_bsize;
916}
917
Alex Williamson04b16652010-07-02 11:13:17 -0600918static void *file_ram_alloc(RAMBlock *block,
919 ram_addr_t memory,
920 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300921{
922 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500923 char *sanitized_name;
924 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300925 void *area;
926 int fd;
927#ifdef MAP_POPULATE
928 int flags;
929#endif
930 unsigned long hpagesize;
931
932 hpagesize = gethugepagesize(path);
933 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900934 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300935 }
936
937 if (memory < hpagesize) {
938 return NULL;
939 }
940
941 if (kvm_enabled() && !kvm_has_sync_mmu()) {
942 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
943 return NULL;
944 }
945
Peter Feiner8ca761f2013-03-04 13:54:25 -0500946 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
947 sanitized_name = g_strdup(block->mr->name);
948 for (c = sanitized_name; *c != '\0'; c++) {
949 if (*c == '/')
950 *c = '_';
951 }
952
953 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
954 sanitized_name);
955 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300956
957 fd = mkstemp(filename);
958 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900959 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100960 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900961 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300962 }
963 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100964 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300965
966 memory = (memory+hpagesize-1) & ~(hpagesize-1);
967
968 /*
969 * ftruncate is not supported by hugetlbfs in older
970 * hosts, so don't bother bailing out on errors.
971 * If anything goes wrong with it under other filesystems,
972 * mmap will fail.
973 */
974 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900975 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300976
977#ifdef MAP_POPULATE
978 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
979 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
980 * to sidestep this quirk.
981 */
982 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
983 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
984#else
985 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
986#endif
987 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900988 perror("file_ram_alloc: can't mmap RAM pages");
989 close(fd);
990 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300991 }
Alex Williamson04b16652010-07-02 11:13:17 -0600992 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300993 return area;
994}
995#endif
996
Alex Williamsond17b5282010-06-25 11:08:38 -0600997static ram_addr_t find_ram_offset(ram_addr_t size)
998{
Alex Williamson04b16652010-07-02 11:13:17 -0600999 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001000 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001001
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001002 assert(size != 0); /* it would hand out same offset multiple times */
1003
Paolo Bonzinia3161032012-11-14 15:54:48 +01001004 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001005 return 0;
1006
Paolo Bonzinia3161032012-11-14 15:54:48 +01001007 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001008 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001009
1010 end = block->offset + block->length;
1011
Paolo Bonzinia3161032012-11-14 15:54:48 +01001012 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001013 if (next_block->offset >= end) {
1014 next = MIN(next, next_block->offset);
1015 }
1016 }
1017 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001018 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001019 mingap = next - end;
1020 }
1021 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001022
1023 if (offset == RAM_ADDR_MAX) {
1024 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1025 (uint64_t)size);
1026 abort();
1027 }
1028
Alex Williamson04b16652010-07-02 11:13:17 -06001029 return offset;
1030}
1031
Juan Quintela652d7ec2012-07-20 10:37:54 +02001032ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001033{
Alex Williamsond17b5282010-06-25 11:08:38 -06001034 RAMBlock *block;
1035 ram_addr_t last = 0;
1036
Paolo Bonzinia3161032012-11-14 15:54:48 +01001037 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001038 last = MAX(last, block->offset + block->length);
1039
1040 return last;
1041}
1042
Jason Baronddb97f12012-08-02 15:44:16 -04001043static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1044{
1045 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001046
1047 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001048 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1049 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001050 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1051 if (ret) {
1052 perror("qemu_madvise");
1053 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1054 "but dump_guest_core=off specified\n");
1055 }
1056 }
1057}
1058
Avi Kivityc5705a72011-12-20 15:59:12 +02001059void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001060{
1061 RAMBlock *new_block, *block;
1062
Avi Kivityc5705a72011-12-20 15:59:12 +02001063 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001064 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001065 if (block->offset == addr) {
1066 new_block = block;
1067 break;
1068 }
1069 }
1070 assert(new_block);
1071 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001072
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001073 if (dev) {
1074 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075 if (id) {
1076 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001077 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001078 }
1079 }
1080 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1081
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001082 /* This assumes the iothread lock is taken here too. */
1083 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001084 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001085 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001086 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1087 new_block->idstr);
1088 abort();
1089 }
1090 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001091 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001092}
1093
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001094static int memory_try_enable_merging(void *addr, size_t len)
1095{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001096 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001097 /* disabled by the user */
1098 return 0;
1099 }
1100
1101 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1102}
1103
Avi Kivityc5705a72011-12-20 15:59:12 +02001104ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1105 MemoryRegion *mr)
1106{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001107 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001108
1109 size = TARGET_PAGE_ALIGN(size);
1110 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001111
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001112 /* This assumes the iothread lock is taken here too. */
1113 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001114 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001115 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001116 if (host) {
1117 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001118 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001119 } else {
1120 if (mem_path) {
1121#if defined (__linux__) && !defined(TARGET_S390X)
1122 new_block->host = file_ram_alloc(new_block, size, mem_path);
1123 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001124 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001125 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001126 }
1127#else
1128 fprintf(stderr, "-mem-path option unsupported\n");
1129 exit(1);
1130#endif
1131 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001132 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001133 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001134 } else if (kvm_enabled()) {
1135 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001136 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001137 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001138 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001139 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001140 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001141 }
1142 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001143 new_block->length = size;
1144
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001145 /* Keep the list sorted from biggest to smallest block. */
1146 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1147 if (block->length < new_block->length) {
1148 break;
1149 }
1150 }
1151 if (block) {
1152 QTAILQ_INSERT_BEFORE(block, new_block, next);
1153 } else {
1154 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1155 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001156 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001157
Umesh Deshpandef798b072011-08-18 11:41:17 -07001158 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001159 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001160
Anthony Liguori7267c092011-08-20 22:09:37 -05001161 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001162 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001163 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1164 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001165 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001166
Jason Baronddb97f12012-08-02 15:44:16 -04001167 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001168 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001169
Cam Macdonell84b89d72010-07-26 18:10:57 -06001170 if (kvm_enabled())
1171 kvm_setup_guest_memory(new_block->host, size);
1172
1173 return new_block->offset;
1174}
1175
Avi Kivityc5705a72011-12-20 15:59:12 +02001176ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001177{
Avi Kivityc5705a72011-12-20 15:59:12 +02001178 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001179}
bellarde9a1ab12007-02-08 23:08:38 +00001180
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001181void qemu_ram_free_from_ptr(ram_addr_t addr)
1182{
1183 RAMBlock *block;
1184
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001185 /* This assumes the iothread lock is taken here too. */
1186 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001187 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001188 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001189 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001190 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001191 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001192 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001193 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001194 }
1195 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001196 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001197}
1198
Anthony Liguoric227f092009-10-01 16:12:16 -05001199void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001200{
Alex Williamson04b16652010-07-02 11:13:17 -06001201 RAMBlock *block;
1202
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001203 /* This assumes the iothread lock is taken here too. */
1204 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001205 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001206 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001207 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001208 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001209 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001210 if (block->flags & RAM_PREALLOC_MASK) {
1211 ;
1212 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001213#if defined (__linux__) && !defined(TARGET_S390X)
1214 if (block->fd) {
1215 munmap(block->host, block->length);
1216 close(block->fd);
1217 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001218 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001219 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001220#else
1221 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001222#endif
1223 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001224 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001225 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001226 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001227 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001228 }
Alex Williamson04b16652010-07-02 11:13:17 -06001229 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001230 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001231 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001232 }
1233 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001234 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001235
bellarde9a1ab12007-02-08 23:08:38 +00001236}
1237
Huang Yingcd19cfa2011-03-02 08:56:19 +01001238#ifndef _WIN32
1239void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1240{
1241 RAMBlock *block;
1242 ram_addr_t offset;
1243 int flags;
1244 void *area, *vaddr;
1245
Paolo Bonzinia3161032012-11-14 15:54:48 +01001246 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001247 offset = addr - block->offset;
1248 if (offset < block->length) {
1249 vaddr = block->host + offset;
1250 if (block->flags & RAM_PREALLOC_MASK) {
1251 ;
1252 } else {
1253 flags = MAP_FIXED;
1254 munmap(vaddr, length);
1255 if (mem_path) {
1256#if defined(__linux__) && !defined(TARGET_S390X)
1257 if (block->fd) {
1258#ifdef MAP_POPULATE
1259 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1260 MAP_PRIVATE;
1261#else
1262 flags |= MAP_PRIVATE;
1263#endif
1264 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1265 flags, block->fd, offset);
1266 } else {
1267 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1268 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1269 flags, -1, 0);
1270 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001271#else
1272 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001273#endif
1274 } else {
1275#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1276 flags |= MAP_SHARED | MAP_ANONYMOUS;
1277 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1278 flags, -1, 0);
1279#else
1280 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1281 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1282 flags, -1, 0);
1283#endif
1284 }
1285 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001286 fprintf(stderr, "Could not remap addr: "
1287 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001288 length, addr);
1289 exit(1);
1290 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001291 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001292 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001293 }
1294 return;
1295 }
1296 }
1297}
1298#endif /* !_WIN32 */
1299
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001300static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001301{
pbrook94a6b542009-04-11 17:15:54 +00001302 RAMBlock *block;
1303
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001304 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001305 block = ram_list.mru_block;
1306 if (block && addr - block->offset < block->length) {
1307 goto found;
1308 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001309 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001310 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001311 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001312 }
pbrook94a6b542009-04-11 17:15:54 +00001313 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001314
1315 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1316 abort();
1317
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001318found:
1319 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001320 return block;
1321}
1322
1323/* Return a host pointer to ram allocated with qemu_ram_alloc.
1324 With the exception of the softmmu code in this file, this should
1325 only be used for local memory (e.g. video ram) that the device owns,
1326 and knows it isn't going to access beyond the end of the block.
1327
1328 It should not be used for general purpose DMA.
1329 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1330 */
1331void *qemu_get_ram_ptr(ram_addr_t addr)
1332{
1333 RAMBlock *block = qemu_get_ram_block(addr);
1334
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001335 if (xen_enabled()) {
1336 /* We need to check if the requested address is in the RAM
1337 * because we don't want to map the entire memory in QEMU.
1338 * In that case just map until the end of the page.
1339 */
1340 if (block->offset == 0) {
1341 return xen_map_cache(addr, 0, 0);
1342 } else if (block->host == NULL) {
1343 block->host =
1344 xen_map_cache(block->offset, block->length, 1);
1345 }
1346 }
1347 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001348}
1349
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001350/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1351 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1352 *
1353 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001354 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001355static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001356{
1357 RAMBlock *block;
1358
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001359 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001360 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001361 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001362 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001363 /* We need to check if the requested address is in the RAM
1364 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001365 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001366 */
1367 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001368 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001369 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001370 block->host =
1371 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001372 }
1373 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001374 return block->host + (addr - block->offset);
1375 }
1376 }
1377
1378 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1379 abort();
1380
1381 return NULL;
1382}
1383
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001384/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1385 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001386static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001387{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001388 if (*size == 0) {
1389 return NULL;
1390 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001391 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001392 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001393 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001394 RAMBlock *block;
1395
Paolo Bonzinia3161032012-11-14 15:54:48 +01001396 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001397 if (addr - block->offset < block->length) {
1398 if (addr - block->offset + *size > block->length)
1399 *size = block->length - addr + block->offset;
1400 return block->host + (addr - block->offset);
1401 }
1402 }
1403
1404 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1405 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001406 }
1407}
1408
Paolo Bonzini7443b432013-06-03 12:44:02 +02001409/* Some of the softmmu routines need to translate from a host pointer
1410 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001411MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001412{
pbrook94a6b542009-04-11 17:15:54 +00001413 RAMBlock *block;
1414 uint8_t *host = ptr;
1415
Jan Kiszka868bb332011-06-21 22:59:09 +02001416 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001417 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001418 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001419 }
1420
Paolo Bonzini23887b72013-05-06 14:28:39 +02001421 block = ram_list.mru_block;
1422 if (block && block->host && host - block->host < block->length) {
1423 goto found;
1424 }
1425
Paolo Bonzinia3161032012-11-14 15:54:48 +01001426 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001427 /* This case append when the block is not mapped. */
1428 if (block->host == NULL) {
1429 continue;
1430 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001431 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001432 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001433 }
pbrook94a6b542009-04-11 17:15:54 +00001434 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001435
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001436 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001437
1438found:
1439 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001440 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001441}
Alex Williamsonf471a172010-06-11 11:11:42 -06001442
Avi Kivitya8170e52012-10-23 12:30:10 +02001443static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001444 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001445{
bellard3a7d9292005-08-21 09:26:42 +00001446 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001447 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001448 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001449 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001450 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001451 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001452 switch (size) {
1453 case 1:
1454 stb_p(qemu_get_ram_ptr(ram_addr), val);
1455 break;
1456 case 2:
1457 stw_p(qemu_get_ram_ptr(ram_addr), val);
1458 break;
1459 case 4:
1460 stl_p(qemu_get_ram_ptr(ram_addr), val);
1461 break;
1462 default:
1463 abort();
1464 }
bellardf23db162005-08-21 19:12:28 +00001465 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001466 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001467 /* we remove the notdirty callback only if the code has been
1468 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001469 if (dirty_flags == 0xff) {
1470 CPUArchState *env = current_cpu->env_ptr;
1471 tlb_set_dirty(env, env->mem_io_vaddr);
1472 }
bellard1ccde1c2004-02-06 19:46:14 +00001473}
1474
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001475static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1476 unsigned size, bool is_write)
1477{
1478 return is_write;
1479}
1480
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001481static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001482 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001483 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001484 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001485};
1486
pbrook0f459d12008-06-09 00:20:13 +00001487/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001488static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001489{
Andreas Färber4917cf42013-05-27 05:17:50 +02001490 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001491 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001492 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001493 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001494 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001495
aliguori06d55cc2008-11-18 20:24:06 +00001496 if (env->watchpoint_hit) {
1497 /* We re-entered the check after replacing the TB. Now raise
1498 * the debug interrupt so that is will trigger after the
1499 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001500 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001501 return;
1502 }
pbrook2e70f6e2008-06-29 01:03:05 +00001503 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001504 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001505 if ((vaddr == (wp->vaddr & len_mask) ||
1506 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001507 wp->flags |= BP_WATCHPOINT_HIT;
1508 if (!env->watchpoint_hit) {
1509 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001510 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001511 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1512 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001513 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001514 } else {
1515 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1516 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001517 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001518 }
aliguori06d55cc2008-11-18 20:24:06 +00001519 }
aliguori6e140f22008-11-18 20:37:55 +00001520 } else {
1521 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001522 }
1523 }
1524}
1525
pbrook6658ffb2007-03-16 23:58:11 +00001526/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1527 so these check for a hit then pass through to the normal out-of-line
1528 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001529static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001530 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001531{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001532 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1533 switch (size) {
1534 case 1: return ldub_phys(addr);
1535 case 2: return lduw_phys(addr);
1536 case 4: return ldl_phys(addr);
1537 default: abort();
1538 }
pbrook6658ffb2007-03-16 23:58:11 +00001539}
1540
Avi Kivitya8170e52012-10-23 12:30:10 +02001541static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001542 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001543{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001544 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1545 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001546 case 1:
1547 stb_phys(addr, val);
1548 break;
1549 case 2:
1550 stw_phys(addr, val);
1551 break;
1552 case 4:
1553 stl_phys(addr, val);
1554 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001555 default: abort();
1556 }
pbrook6658ffb2007-03-16 23:58:11 +00001557}
1558
Avi Kivity1ec9b902012-01-02 12:47:48 +02001559static const MemoryRegionOps watch_mem_ops = {
1560 .read = watch_mem_read,
1561 .write = watch_mem_write,
1562 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001563};
pbrook6658ffb2007-03-16 23:58:11 +00001564
Avi Kivitya8170e52012-10-23 12:30:10 +02001565static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001566 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001567{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001568 subpage_t *subpage = opaque;
1569 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001570
blueswir1db7b5422007-05-26 17:36:03 +00001571#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001572 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1573 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001574#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001575 address_space_read(subpage->as, addr + subpage->base, buf, len);
1576 switch (len) {
1577 case 1:
1578 return ldub_p(buf);
1579 case 2:
1580 return lduw_p(buf);
1581 case 4:
1582 return ldl_p(buf);
1583 default:
1584 abort();
1585 }
blueswir1db7b5422007-05-26 17:36:03 +00001586}
1587
Avi Kivitya8170e52012-10-23 12:30:10 +02001588static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001589 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001590{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001591 subpage_t *subpage = opaque;
1592 uint8_t buf[4];
1593
blueswir1db7b5422007-05-26 17:36:03 +00001594#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001595 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001596 " value %"PRIx64"\n",
1597 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001598#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001599 switch (len) {
1600 case 1:
1601 stb_p(buf, value);
1602 break;
1603 case 2:
1604 stw_p(buf, value);
1605 break;
1606 case 4:
1607 stl_p(buf, value);
1608 break;
1609 default:
1610 abort();
1611 }
1612 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001613}
1614
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001615static bool subpage_accepts(void *opaque, hwaddr addr,
1616 unsigned size, bool is_write)
1617{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001618 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001619#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001620 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1621 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001622#endif
1623
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001624 return address_space_access_valid(subpage->as, addr + subpage->base,
1625 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001626}
1627
Avi Kivity70c68e42012-01-02 12:32:48 +02001628static const MemoryRegionOps subpage_ops = {
1629 .read = subpage_read,
1630 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001631 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001632 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001633};
1634
Anthony Liguoric227f092009-10-01 16:12:16 -05001635static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001636 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001637{
1638 int idx, eidx;
1639
1640 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1641 return -1;
1642 idx = SUBPAGE_IDX(start);
1643 eidx = SUBPAGE_IDX(end);
1644#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001645 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001646 mmio, start, end, idx, eidx, memory);
1647#endif
blueswir1db7b5422007-05-26 17:36:03 +00001648 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001649 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001650 }
1651
1652 return 0;
1653}
1654
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001655static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001656{
Anthony Liguoric227f092009-10-01 16:12:16 -05001657 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001658
Anthony Liguori7267c092011-08-20 22:09:37 -05001659 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001660
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001661 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001662 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001663 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001664 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001665 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001666#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001667 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1668 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001669#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001670 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001671
1672 return mmio;
1673}
1674
Avi Kivity5312bd82012-02-12 18:32:55 +02001675static uint16_t dummy_section(MemoryRegion *mr)
1676{
1677 MemoryRegionSection section = {
1678 .mr = mr,
1679 .offset_within_address_space = 0,
1680 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001681 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001682 };
1683
1684 return phys_section_add(&section);
1685}
1686
Avi Kivitya8170e52012-10-23 12:30:10 +02001687MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001688{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001689 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001690}
1691
Avi Kivitye9179ce2009-06-14 11:38:52 +03001692static void io_mem_init(void)
1693{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001694 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1695 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001696 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001697 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001698 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001699 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001700 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001701}
1702
Avi Kivityac1970f2012-10-03 16:22:53 +02001703static void mem_begin(MemoryListener *listener)
1704{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001705 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001706 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1707
1708 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1709 d->as = as;
1710 as->next_dispatch = d;
1711}
1712
1713static void mem_commit(MemoryListener *listener)
1714{
1715 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001716 AddressSpaceDispatch *cur = as->dispatch;
1717 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001718
Paolo Bonzini0475d942013-05-29 12:28:21 +02001719 next->nodes = next_map.nodes;
1720 next->sections = next_map.sections;
1721
1722 as->dispatch = next;
1723 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001724}
1725
Avi Kivity50c1e142012-02-08 21:36:02 +02001726static void core_begin(MemoryListener *listener)
1727{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001728 uint16_t n;
1729
Paolo Bonzini60926662013-05-29 12:30:26 +02001730 prev_map = g_new(PhysPageMap, 1);
1731 *prev_map = next_map;
1732
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001733 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001734 n = dummy_section(&io_mem_unassigned);
1735 assert(n == PHYS_SECTION_UNASSIGNED);
1736 n = dummy_section(&io_mem_notdirty);
1737 assert(n == PHYS_SECTION_NOTDIRTY);
1738 n = dummy_section(&io_mem_rom);
1739 assert(n == PHYS_SECTION_ROM);
1740 n = dummy_section(&io_mem_watch);
1741 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001742}
1743
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001744/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1745 * All AddressSpaceDispatch instances have switched to the next map.
1746 */
1747static void core_commit(MemoryListener *listener)
1748{
Paolo Bonzini60926662013-05-29 12:30:26 +02001749 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001750}
1751
Avi Kivity1d711482012-10-02 18:54:45 +02001752static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001753{
Andreas Färber182735e2013-05-29 22:29:20 +02001754 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001755
1756 /* since each CPU stores ram addresses in its TLB cache, we must
1757 reset the modified entries */
1758 /* XXX: slow ! */
Andreas Färber182735e2013-05-29 22:29:20 +02001759 for (cpu = first_cpu; cpu != NULL; cpu = cpu->next_cpu) {
1760 CPUArchState *env = cpu->env_ptr;
1761
Avi Kivity117712c2012-02-12 21:23:17 +02001762 tlb_flush(env, 1);
1763 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001764}
1765
Avi Kivity93632742012-02-08 16:54:16 +02001766static void core_log_global_start(MemoryListener *listener)
1767{
1768 cpu_physical_memory_set_dirty_tracking(1);
1769}
1770
1771static void core_log_global_stop(MemoryListener *listener)
1772{
1773 cpu_physical_memory_set_dirty_tracking(0);
1774}
1775
Avi Kivity93632742012-02-08 16:54:16 +02001776static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001777 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001778 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001779 .log_global_start = core_log_global_start,
1780 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001781 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001782};
1783
Avi Kivity1d711482012-10-02 18:54:45 +02001784static MemoryListener tcg_memory_listener = {
1785 .commit = tcg_commit,
1786};
1787
Avi Kivityac1970f2012-10-03 16:22:53 +02001788void address_space_init_dispatch(AddressSpace *as)
1789{
Paolo Bonzini00752702013-05-29 12:13:54 +02001790 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001791 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001792 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001793 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001794 .region_add = mem_add,
1795 .region_nop = mem_add,
1796 .priority = 0,
1797 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001798 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001799}
1800
Avi Kivity83f3c252012-10-07 12:59:55 +02001801void address_space_destroy_dispatch(AddressSpace *as)
1802{
1803 AddressSpaceDispatch *d = as->dispatch;
1804
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001805 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001806 g_free(d);
1807 as->dispatch = NULL;
1808}
1809
Avi Kivity62152b82011-07-26 14:26:14 +03001810static void memory_map_init(void)
1811{
Anthony Liguori7267c092011-08-20 22:09:37 -05001812 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001813 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001814 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001815
Anthony Liguori7267c092011-08-20 22:09:37 -05001816 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001817 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001818 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001819
Avi Kivityf6790af2012-10-02 20:13:51 +02001820 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001821 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001822}
1823
1824MemoryRegion *get_system_memory(void)
1825{
1826 return system_memory;
1827}
1828
Avi Kivity309cb472011-08-08 16:09:03 +03001829MemoryRegion *get_system_io(void)
1830{
1831 return system_io;
1832}
1833
pbrooke2eef172008-06-08 01:09:01 +00001834#endif /* !defined(CONFIG_USER_ONLY) */
1835
bellard13eb76e2004-01-24 15:23:36 +00001836/* physical memory access (slow version, mainly for debug) */
1837#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001838int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001839 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001840{
1841 int l, flags;
1842 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001843 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001844
1845 while (len > 0) {
1846 page = addr & TARGET_PAGE_MASK;
1847 l = (page + TARGET_PAGE_SIZE) - addr;
1848 if (l > len)
1849 l = len;
1850 flags = page_get_flags(page);
1851 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001852 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001853 if (is_write) {
1854 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001855 return -1;
bellard579a97f2007-11-11 14:26:47 +00001856 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001857 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001858 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001859 memcpy(p, buf, l);
1860 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001861 } else {
1862 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001863 return -1;
bellard579a97f2007-11-11 14:26:47 +00001864 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001865 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001866 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001867 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001868 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001869 }
1870 len -= l;
1871 buf += l;
1872 addr += l;
1873 }
Paul Brooka68fe892010-03-01 00:08:59 +00001874 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001875}
bellard8df1cd02005-01-28 22:37:22 +00001876
bellard13eb76e2004-01-24 15:23:36 +00001877#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001878
Avi Kivitya8170e52012-10-23 12:30:10 +02001879static void invalidate_and_set_dirty(hwaddr addr,
1880 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001881{
1882 if (!cpu_physical_memory_is_dirty(addr)) {
1883 /* invalidate code */
1884 tb_invalidate_phys_page_range(addr, addr + length, 0);
1885 /* set dirty bit */
1886 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1887 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001888 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001889}
1890
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001891static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1892{
1893 if (memory_region_is_ram(mr)) {
1894 return !(is_write && mr->readonly);
1895 }
1896 if (memory_region_is_romd(mr)) {
1897 return !is_write;
1898 }
1899
1900 return false;
1901}
1902
Richard Henderson23326162013-07-08 14:55:59 -07001903static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001904{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001905 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001906
1907 /* Regions are assumed to support 1-4 byte accesses unless
1908 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001909 if (access_size_max == 0) {
1910 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001911 }
Richard Henderson23326162013-07-08 14:55:59 -07001912
1913 /* Bound the maximum access by the alignment of the address. */
1914 if (!mr->ops->impl.unaligned) {
1915 unsigned align_size_max = addr & -addr;
1916 if (align_size_max != 0 && align_size_max < access_size_max) {
1917 access_size_max = align_size_max;
1918 }
1919 }
1920
1921 /* Don't attempt accesses larger than the maximum. */
1922 if (l > access_size_max) {
1923 l = access_size_max;
1924 }
Richard Henderson23326162013-07-08 14:55:59 -07001925
1926 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001927}
1928
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001929bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001930 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001931{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001932 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001933 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001934 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001935 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001936 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001937 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001938
bellard13eb76e2004-01-24 15:23:36 +00001939 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001940 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001942
bellard13eb76e2004-01-24 15:23:36 +00001943 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001944 if (!memory_access_is_direct(mr, is_write)) {
1945 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001946 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001947 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001948 switch (l) {
1949 case 8:
1950 /* 64 bit write access */
1951 val = ldq_p(buf);
1952 error |= io_mem_write(mr, addr1, val, 8);
1953 break;
1954 case 4:
bellard1c213d12005-09-03 10:49:04 +00001955 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001956 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001957 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001958 break;
1959 case 2:
bellard1c213d12005-09-03 10:49:04 +00001960 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001961 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001962 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001963 break;
1964 case 1:
bellard1c213d12005-09-03 10:49:04 +00001965 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001966 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001967 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001968 break;
1969 default:
1970 abort();
bellard13eb76e2004-01-24 15:23:36 +00001971 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001972 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001973 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001974 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001975 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001976 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001977 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001978 }
1979 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001980 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001981 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001982 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001983 switch (l) {
1984 case 8:
1985 /* 64 bit read access */
1986 error |= io_mem_read(mr, addr1, &val, 8);
1987 stq_p(buf, val);
1988 break;
1989 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001990 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001991 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001992 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001993 break;
1994 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001995 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001996 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001997 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001998 break;
1999 case 1:
bellard1c213d12005-09-03 10:49:04 +00002000 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002001 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002002 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002003 break;
2004 default:
2005 abort();
bellard13eb76e2004-01-24 15:23:36 +00002006 }
2007 } else {
2008 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002009 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002010 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002011 }
2012 }
2013 len -= l;
2014 buf += l;
2015 addr += l;
2016 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002017
2018 return error;
bellard13eb76e2004-01-24 15:23:36 +00002019}
bellard8df1cd02005-01-28 22:37:22 +00002020
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002021bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002022 const uint8_t *buf, int len)
2023{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002024 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002025}
2026
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002027bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002028{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002029 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002030}
2031
2032
Avi Kivitya8170e52012-10-23 12:30:10 +02002033void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002034 int len, int is_write)
2035{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002036 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002037}
2038
bellardd0ecd2a2006-04-23 17:14:48 +00002039/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002040void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002041 const uint8_t *buf, int len)
2042{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002043 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002044 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002045 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002046 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002047
bellardd0ecd2a2006-04-23 17:14:48 +00002048 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002049 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002050 mr = address_space_translate(&address_space_memory,
2051 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002052
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002053 if (!(memory_region_is_ram(mr) ||
2054 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002055 /* do nothing */
2056 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002057 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002058 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002059 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002060 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002061 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002062 }
2063 len -= l;
2064 buf += l;
2065 addr += l;
2066 }
2067}
2068
aliguori6d16c2f2009-01-22 16:59:11 +00002069typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002070 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002071 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002072 hwaddr addr;
2073 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002074} BounceBuffer;
2075
2076static BounceBuffer bounce;
2077
aliguoriba223c22009-01-22 16:59:16 +00002078typedef struct MapClient {
2079 void *opaque;
2080 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002081 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002082} MapClient;
2083
Blue Swirl72cf2d42009-09-12 07:36:22 +00002084static QLIST_HEAD(map_client_list, MapClient) map_client_list
2085 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002086
2087void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2088{
Anthony Liguori7267c092011-08-20 22:09:37 -05002089 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002090
2091 client->opaque = opaque;
2092 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002093 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002094 return client;
2095}
2096
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002097static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002098{
2099 MapClient *client = (MapClient *)_client;
2100
Blue Swirl72cf2d42009-09-12 07:36:22 +00002101 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002102 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002103}
2104
2105static void cpu_notify_map_clients(void)
2106{
2107 MapClient *client;
2108
Blue Swirl72cf2d42009-09-12 07:36:22 +00002109 while (!QLIST_EMPTY(&map_client_list)) {
2110 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002111 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002112 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002113 }
2114}
2115
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002116bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2117{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002118 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002119 hwaddr l, xlat;
2120
2121 while (len > 0) {
2122 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002123 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2124 if (!memory_access_is_direct(mr, is_write)) {
2125 l = memory_access_size(mr, l, addr);
2126 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002127 return false;
2128 }
2129 }
2130
2131 len -= l;
2132 addr += l;
2133 }
2134 return true;
2135}
2136
aliguori6d16c2f2009-01-22 16:59:11 +00002137/* Map a physical memory region into a host virtual address.
2138 * May map a subset of the requested range, given by and returned in *plen.
2139 * May return NULL if resources needed to perform the mapping are exhausted.
2140 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002141 * Use cpu_register_map_client() to know when retrying the map operation is
2142 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002143 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002144void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002145 hwaddr addr,
2146 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002147 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002148{
Avi Kivitya8170e52012-10-23 12:30:10 +02002149 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002150 hwaddr done = 0;
2151 hwaddr l, xlat, base;
2152 MemoryRegion *mr, *this_mr;
2153 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002154
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002155 if (len == 0) {
2156 return NULL;
2157 }
aliguori6d16c2f2009-01-22 16:59:11 +00002158
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002159 l = len;
2160 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2161 if (!memory_access_is_direct(mr, is_write)) {
2162 if (bounce.buffer) {
2163 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002164 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002165 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2166 bounce.addr = addr;
2167 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002168
2169 memory_region_ref(mr);
2170 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002171 if (!is_write) {
2172 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002173 }
aliguori6d16c2f2009-01-22 16:59:11 +00002174
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002175 *plen = l;
2176 return bounce.buffer;
2177 }
2178
2179 base = xlat;
2180 raddr = memory_region_get_ram_addr(mr);
2181
2182 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002183 len -= l;
2184 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002185 done += l;
2186 if (len == 0) {
2187 break;
2188 }
2189
2190 l = len;
2191 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2192 if (this_mr != mr || xlat != base + done) {
2193 break;
2194 }
aliguori6d16c2f2009-01-22 16:59:11 +00002195 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002196
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002197 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002198 *plen = done;
2199 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002200}
2201
Avi Kivityac1970f2012-10-03 16:22:53 +02002202/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002203 * Will also mark the memory as dirty if is_write == 1. access_len gives
2204 * the amount of memory that was actually read or written by the caller.
2205 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002206void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2207 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002208{
2209 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002210 MemoryRegion *mr;
2211 ram_addr_t addr1;
2212
2213 mr = qemu_ram_addr_from_host(buffer, &addr1);
2214 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002215 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002216 while (access_len) {
2217 unsigned l;
2218 l = TARGET_PAGE_SIZE;
2219 if (l > access_len)
2220 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002221 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002222 addr1 += l;
2223 access_len -= l;
2224 }
2225 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002226 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002227 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002228 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002229 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002230 return;
2231 }
2232 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002233 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002234 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002235 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002236 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002237 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002238 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002239}
bellardd0ecd2a2006-04-23 17:14:48 +00002240
Avi Kivitya8170e52012-10-23 12:30:10 +02002241void *cpu_physical_memory_map(hwaddr addr,
2242 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002243 int is_write)
2244{
2245 return address_space_map(&address_space_memory, addr, plen, is_write);
2246}
2247
Avi Kivitya8170e52012-10-23 12:30:10 +02002248void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2249 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002250{
2251 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2252}
2253
bellard8df1cd02005-01-28 22:37:22 +00002254/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002255static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002256 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002257{
bellard8df1cd02005-01-28 22:37:22 +00002258 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002259 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002260 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002261 hwaddr l = 4;
2262 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002263
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002264 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2265 false);
2266 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002267 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002268 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002269#if defined(TARGET_WORDS_BIGENDIAN)
2270 if (endian == DEVICE_LITTLE_ENDIAN) {
2271 val = bswap32(val);
2272 }
2273#else
2274 if (endian == DEVICE_BIG_ENDIAN) {
2275 val = bswap32(val);
2276 }
2277#endif
bellard8df1cd02005-01-28 22:37:22 +00002278 } else {
2279 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002280 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002281 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002282 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002283 switch (endian) {
2284 case DEVICE_LITTLE_ENDIAN:
2285 val = ldl_le_p(ptr);
2286 break;
2287 case DEVICE_BIG_ENDIAN:
2288 val = ldl_be_p(ptr);
2289 break;
2290 default:
2291 val = ldl_p(ptr);
2292 break;
2293 }
bellard8df1cd02005-01-28 22:37:22 +00002294 }
2295 return val;
2296}
2297
Avi Kivitya8170e52012-10-23 12:30:10 +02002298uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002299{
2300 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2301}
2302
Avi Kivitya8170e52012-10-23 12:30:10 +02002303uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002304{
2305 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2306}
2307
Avi Kivitya8170e52012-10-23 12:30:10 +02002308uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002309{
2310 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2311}
2312
bellard84b7b8e2005-11-28 21:19:04 +00002313/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002314static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002315 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002316{
bellard84b7b8e2005-11-28 21:19:04 +00002317 uint8_t *ptr;
2318 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002319 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002320 hwaddr l = 8;
2321 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002322
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002323 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2324 false);
2325 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002326 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002327 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002328#if defined(TARGET_WORDS_BIGENDIAN)
2329 if (endian == DEVICE_LITTLE_ENDIAN) {
2330 val = bswap64(val);
2331 }
2332#else
2333 if (endian == DEVICE_BIG_ENDIAN) {
2334 val = bswap64(val);
2335 }
2336#endif
bellard84b7b8e2005-11-28 21:19:04 +00002337 } else {
2338 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002339 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002340 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002341 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002342 switch (endian) {
2343 case DEVICE_LITTLE_ENDIAN:
2344 val = ldq_le_p(ptr);
2345 break;
2346 case DEVICE_BIG_ENDIAN:
2347 val = ldq_be_p(ptr);
2348 break;
2349 default:
2350 val = ldq_p(ptr);
2351 break;
2352 }
bellard84b7b8e2005-11-28 21:19:04 +00002353 }
2354 return val;
2355}
2356
Avi Kivitya8170e52012-10-23 12:30:10 +02002357uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002358{
2359 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2360}
2361
Avi Kivitya8170e52012-10-23 12:30:10 +02002362uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002363{
2364 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2365}
2366
Avi Kivitya8170e52012-10-23 12:30:10 +02002367uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002368{
2369 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2370}
2371
bellardaab33092005-10-30 20:48:42 +00002372/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002373uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002374{
2375 uint8_t val;
2376 cpu_physical_memory_read(addr, &val, 1);
2377 return val;
2378}
2379
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002380/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002381static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002382 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002383{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002384 uint8_t *ptr;
2385 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002387 hwaddr l = 2;
2388 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002389
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2391 false);
2392 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002393 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002394 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002395#if defined(TARGET_WORDS_BIGENDIAN)
2396 if (endian == DEVICE_LITTLE_ENDIAN) {
2397 val = bswap16(val);
2398 }
2399#else
2400 if (endian == DEVICE_BIG_ENDIAN) {
2401 val = bswap16(val);
2402 }
2403#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002404 } else {
2405 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002406 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002407 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002408 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002409 switch (endian) {
2410 case DEVICE_LITTLE_ENDIAN:
2411 val = lduw_le_p(ptr);
2412 break;
2413 case DEVICE_BIG_ENDIAN:
2414 val = lduw_be_p(ptr);
2415 break;
2416 default:
2417 val = lduw_p(ptr);
2418 break;
2419 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002420 }
2421 return val;
bellardaab33092005-10-30 20:48:42 +00002422}
2423
Avi Kivitya8170e52012-10-23 12:30:10 +02002424uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002425{
2426 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2427}
2428
Avi Kivitya8170e52012-10-23 12:30:10 +02002429uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002430{
2431 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2432}
2433
Avi Kivitya8170e52012-10-23 12:30:10 +02002434uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002435{
2436 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2437}
2438
bellard8df1cd02005-01-28 22:37:22 +00002439/* warning: addr must be aligned. The ram page is not masked as dirty
2440 and the code inside is not invalidated. It is useful if the dirty
2441 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002442void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002443{
bellard8df1cd02005-01-28 22:37:22 +00002444 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002445 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002446 hwaddr l = 4;
2447 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002448
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002449 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2450 true);
2451 if (l < 4 || !memory_access_is_direct(mr, true)) {
2452 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002453 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002454 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002455 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002456 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002457
2458 if (unlikely(in_migration)) {
2459 if (!cpu_physical_memory_is_dirty(addr1)) {
2460 /* invalidate code */
2461 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2462 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002463 cpu_physical_memory_set_dirty_flags(
2464 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002465 }
2466 }
bellard8df1cd02005-01-28 22:37:22 +00002467 }
2468}
2469
2470/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002471static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002472 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002473{
bellard8df1cd02005-01-28 22:37:22 +00002474 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002475 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002476 hwaddr l = 4;
2477 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002478
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002479 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2480 true);
2481 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002482#if defined(TARGET_WORDS_BIGENDIAN)
2483 if (endian == DEVICE_LITTLE_ENDIAN) {
2484 val = bswap32(val);
2485 }
2486#else
2487 if (endian == DEVICE_BIG_ENDIAN) {
2488 val = bswap32(val);
2489 }
2490#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002491 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002492 } else {
bellard8df1cd02005-01-28 22:37:22 +00002493 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002494 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002495 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002496 switch (endian) {
2497 case DEVICE_LITTLE_ENDIAN:
2498 stl_le_p(ptr, val);
2499 break;
2500 case DEVICE_BIG_ENDIAN:
2501 stl_be_p(ptr, val);
2502 break;
2503 default:
2504 stl_p(ptr, val);
2505 break;
2506 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002507 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002508 }
2509}
2510
Avi Kivitya8170e52012-10-23 12:30:10 +02002511void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002512{
2513 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2514}
2515
Avi Kivitya8170e52012-10-23 12:30:10 +02002516void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002517{
2518 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2519}
2520
Avi Kivitya8170e52012-10-23 12:30:10 +02002521void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002522{
2523 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2524}
2525
bellardaab33092005-10-30 20:48:42 +00002526/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002527void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002528{
2529 uint8_t v = val;
2530 cpu_physical_memory_write(addr, &v, 1);
2531}
2532
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002533/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002534static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002535 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002536{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002537 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002538 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002539 hwaddr l = 2;
2540 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002541
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002542 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2543 true);
2544 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545#if defined(TARGET_WORDS_BIGENDIAN)
2546 if (endian == DEVICE_LITTLE_ENDIAN) {
2547 val = bswap16(val);
2548 }
2549#else
2550 if (endian == DEVICE_BIG_ENDIAN) {
2551 val = bswap16(val);
2552 }
2553#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002554 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002555 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002556 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002557 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002558 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002559 switch (endian) {
2560 case DEVICE_LITTLE_ENDIAN:
2561 stw_le_p(ptr, val);
2562 break;
2563 case DEVICE_BIG_ENDIAN:
2564 stw_be_p(ptr, val);
2565 break;
2566 default:
2567 stw_p(ptr, val);
2568 break;
2569 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002570 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002571 }
bellardaab33092005-10-30 20:48:42 +00002572}
2573
Avi Kivitya8170e52012-10-23 12:30:10 +02002574void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002575{
2576 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2577}
2578
Avi Kivitya8170e52012-10-23 12:30:10 +02002579void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002580{
2581 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2582}
2583
Avi Kivitya8170e52012-10-23 12:30:10 +02002584void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002585{
2586 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2587}
2588
bellardaab33092005-10-30 20:48:42 +00002589/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002590void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002591{
2592 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002593 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002594}
2595
Avi Kivitya8170e52012-10-23 12:30:10 +02002596void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002597{
2598 val = cpu_to_le64(val);
2599 cpu_physical_memory_write(addr, &val, 8);
2600}
2601
Avi Kivitya8170e52012-10-23 12:30:10 +02002602void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002603{
2604 val = cpu_to_be64(val);
2605 cpu_physical_memory_write(addr, &val, 8);
2606}
2607
aliguori5e2972f2009-03-28 17:51:36 +00002608/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002609int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002610 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002611{
2612 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002613 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002614 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002615
2616 while (len > 0) {
2617 page = addr & TARGET_PAGE_MASK;
Andreas Färber00b941e2013-06-29 18:55:54 +02002618 phys_addr = cpu_get_phys_page_debug(ENV_GET_CPU(env), page);
bellard13eb76e2004-01-24 15:23:36 +00002619 /* if no physical page mapped, return an error */
2620 if (phys_addr == -1)
2621 return -1;
2622 l = (page + TARGET_PAGE_SIZE) - addr;
2623 if (l > len)
2624 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002625 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002626 if (is_write)
2627 cpu_physical_memory_write_rom(phys_addr, buf, l);
2628 else
aliguori5e2972f2009-03-28 17:51:36 +00002629 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002630 len -= l;
2631 buf += l;
2632 addr += l;
2633 }
2634 return 0;
2635}
Paul Brooka68fe892010-03-01 00:08:59 +00002636#endif
bellard13eb76e2004-01-24 15:23:36 +00002637
Blue Swirl8e4a4242013-01-06 18:30:17 +00002638#if !defined(CONFIG_USER_ONLY)
2639
2640/*
2641 * A helper function for the _utterly broken_ virtio device model to find out if
2642 * it's running on a big endian machine. Don't do this at home kids!
2643 */
2644bool virtio_is_big_endian(void);
2645bool virtio_is_big_endian(void)
2646{
2647#if defined(TARGET_WORDS_BIGENDIAN)
2648 return true;
2649#else
2650 return false;
2651#endif
2652}
2653
2654#endif
2655
Wen Congyang76f35532012-05-07 12:04:18 +08002656#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002657bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002658{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002659 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002660 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002661
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002662 mr = address_space_translate(&address_space_memory,
2663 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002664
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002665 return !(memory_region_is_ram(mr) ||
2666 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002667}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002668
2669void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2670{
2671 RAMBlock *block;
2672
2673 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2674 func(block->host, block->offset, block->length, opaque);
2675 }
2676}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002677#endif