blob: e150935e722233a5528b9f423fd56a4760b0bbc7 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100354 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100355 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400356
357 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100358 cpu = ENV_GET_CPU(env);
359 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400360 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100361 }
Glauber Costa950f1472009-06-09 12:15:18 -0400362 env = env->next_cpu;
363 }
364
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100365 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400366}
367
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200368void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
369{
370 CPUArchState *env = first_cpu;
371
372 while (env) {
373 func(ENV_GET_CPU(env), data);
374 env = env->next_cpu;
375 }
376}
377
Andreas Färber9349b4f2012-03-14 01:38:32 +0100378void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000379{
Andreas Färber9f09e182012-05-03 06:59:07 +0200380 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100381 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100382 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000383 int cpu_index;
384
pbrookc2764712009-03-07 15:24:59 +0000385#if defined(CONFIG_USER_ONLY)
386 cpu_list_lock();
387#endif
bellard6a00d602005-11-21 23:25:50 +0000388 env->next_cpu = NULL;
389 penv = &first_cpu;
390 cpu_index = 0;
391 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700392 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000393 cpu_index++;
394 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100395 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100396 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000397 QTAILQ_INIT(&env->breakpoints);
398 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100399#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200400 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100401#endif
bellard6a00d602005-11-21 23:25:50 +0000402 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000403#if defined(CONFIG_USER_ONLY)
404 cpu_list_unlock();
405#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100406 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000407#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600408 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000409 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100410 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000411#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100412 if (cc->vmsd != NULL) {
413 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
414 }
bellardfd6ce8f2003-05-14 19:00:11 +0000415}
416
bellard1fddef42005-04-17 19:16:13 +0000417#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000418#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100419static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000420{
421 tb_invalidate_phys_page_range(pc, pc + 1, 0);
422}
423#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400424static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
425{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400426 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
427 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400428}
bellardc27004e2005-01-03 23:35:10 +0000429#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000430#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000431
Paul Brookc527ee82010-03-01 03:31:14 +0000432#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100433void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000434
435{
436}
437
Andreas Färber9349b4f2012-03-14 01:38:32 +0100438int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000439 int flags, CPUWatchpoint **watchpoint)
440{
441 return -ENOSYS;
442}
443#else
pbrook6658ffb2007-03-16 23:58:11 +0000444/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100445int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000446 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000447{
aliguorib4051332008-11-18 20:14:20 +0000448 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000449 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000450
aliguorib4051332008-11-18 20:14:20 +0000451 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400452 if ((len & (len - 1)) || (addr & ~len_mask) ||
453 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000454 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
455 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
456 return -EINVAL;
457 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500458 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000459
aliguoria1d1bb32008-11-18 20:07:32 +0000460 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000461 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000462 wp->flags = flags;
463
aliguori2dc9f412008-11-18 20:56:59 +0000464 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000465 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000466 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000467 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000468 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000469
pbrook6658ffb2007-03-16 23:58:11 +0000470 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000471
472 if (watchpoint)
473 *watchpoint = wp;
474 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000475}
476
aliguoria1d1bb32008-11-18 20:07:32 +0000477/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100478int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000479 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000480{
aliguorib4051332008-11-18 20:14:20 +0000481 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000482 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000483
Blue Swirl72cf2d42009-09-12 07:36:22 +0000484 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000485 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000486 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000487 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000488 return 0;
489 }
490 }
aliguoria1d1bb32008-11-18 20:07:32 +0000491 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000492}
493
aliguoria1d1bb32008-11-18 20:07:32 +0000494/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100495void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000496{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000497 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000498
aliguoria1d1bb32008-11-18 20:07:32 +0000499 tlb_flush_page(env, watchpoint->vaddr);
500
Anthony Liguori7267c092011-08-20 22:09:37 -0500501 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000502}
503
aliguoria1d1bb32008-11-18 20:07:32 +0000504/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100505void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000506{
aliguoric0ce9982008-11-25 22:13:57 +0000507 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000508
Blue Swirl72cf2d42009-09-12 07:36:22 +0000509 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000510 if (wp->flags & mask)
511 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000512 }
aliguoria1d1bb32008-11-18 20:07:32 +0000513}
Paul Brookc527ee82010-03-01 03:31:14 +0000514#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000515
516/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100517int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000518 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000519{
bellard1fddef42005-04-17 19:16:13 +0000520#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000521 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000522
Anthony Liguori7267c092011-08-20 22:09:37 -0500523 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000524
525 bp->pc = pc;
526 bp->flags = flags;
527
aliguori2dc9f412008-11-18 20:56:59 +0000528 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000529 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000530 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000531 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000532 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000533
534 breakpoint_invalidate(env, pc);
535
536 if (breakpoint)
537 *breakpoint = bp;
538 return 0;
539#else
540 return -ENOSYS;
541#endif
542}
543
544/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100545int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000546{
547#if defined(TARGET_HAS_ICE)
548 CPUBreakpoint *bp;
549
Blue Swirl72cf2d42009-09-12 07:36:22 +0000550 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000551 if (bp->pc == pc && bp->flags == flags) {
552 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000553 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000554 }
bellard4c3a88a2003-07-26 12:06:08 +0000555 }
aliguoria1d1bb32008-11-18 20:07:32 +0000556 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000557#else
aliguoria1d1bb32008-11-18 20:07:32 +0000558 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000559#endif
560}
561
aliguoria1d1bb32008-11-18 20:07:32 +0000562/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100563void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000564{
bellard1fddef42005-04-17 19:16:13 +0000565#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000566 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000567
aliguoria1d1bb32008-11-18 20:07:32 +0000568 breakpoint_invalidate(env, breakpoint->pc);
569
Anthony Liguori7267c092011-08-20 22:09:37 -0500570 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000571#endif
572}
573
574/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100575void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000576{
577#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000578 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000579
Blue Swirl72cf2d42009-09-12 07:36:22 +0000580 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000581 if (bp->flags & mask)
582 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000583 }
bellard4c3a88a2003-07-26 12:06:08 +0000584#endif
585}
586
bellardc33a3462003-07-29 20:50:33 +0000587/* enable or disable single step mode. EXCP_DEBUG is returned by the
588 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100589void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000590{
bellard1fddef42005-04-17 19:16:13 +0000591#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000592 if (env->singlestep_enabled != enabled) {
593 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000594 if (kvm_enabled())
595 kvm_update_guest_debug(env, 0);
596 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100597 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000598 /* XXX: only flush what is necessary */
599 tb_flush(env);
600 }
bellardc33a3462003-07-29 20:50:33 +0000601 }
602#endif
603}
604
Andreas Färber9349b4f2012-03-14 01:38:32 +0100605void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000606{
Andreas Färber878096e2013-05-27 01:33:50 +0200607 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000608 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000609 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000610
611 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000612 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000613 fprintf(stderr, "qemu: fatal: ");
614 vfprintf(stderr, fmt, ap);
615 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200616 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000617 if (qemu_log_enabled()) {
618 qemu_log("qemu: fatal: ");
619 qemu_log_vprintf(fmt, ap2);
620 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100621 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000622 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000623 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000624 }
pbrook493ae1f2007-11-23 16:53:59 +0000625 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000626 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200627#if defined(CONFIG_USER_ONLY)
628 {
629 struct sigaction act;
630 sigfillset(&act.sa_mask);
631 act.sa_handler = SIG_DFL;
632 sigaction(SIGABRT, &act, NULL);
633 }
634#endif
bellard75012672003-06-21 13:11:07 +0000635 abort();
636}
637
Andreas Färber9349b4f2012-03-14 01:38:32 +0100638CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000639{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100640 CPUArchState *new_env = cpu_init(env->cpu_model_str);
641 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000642#if defined(TARGET_HAS_ICE)
643 CPUBreakpoint *bp;
644 CPUWatchpoint *wp;
645#endif
646
Andreas Färber9349b4f2012-03-14 01:38:32 +0100647 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000648
Andreas Färber55e5c282012-12-17 06:18:02 +0100649 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000650 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000651
652 /* Clone all break/watchpoints.
653 Note: Once we support ptrace with hw-debug register access, make sure
654 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000655 QTAILQ_INIT(&env->breakpoints);
656 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000657#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000658 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000659 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
660 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000661 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000662 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
663 wp->flags, NULL);
664 }
665#endif
666
thsc5be9f02007-02-28 20:20:53 +0000667 return new_env;
668}
669
bellard01243112004-01-04 15:48:17 +0000670#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200671static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
672 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000673{
Juan Quintelad24981d2012-05-22 00:42:40 +0200674 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000675
bellard1ccde1c2004-02-06 19:46:14 +0000676 /* we modify the TLB cache so that the dirty bit will be set again
677 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200678 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200679 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000680 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200681 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000682 != (end - 1) - start) {
683 abort();
684 }
Blue Swirle5548612012-04-21 13:08:33 +0000685 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200686
687}
688
689/* Note: start and end must be within the same ram block. */
690void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
691 int dirty_flags)
692{
693 uintptr_t length;
694
695 start &= TARGET_PAGE_MASK;
696 end = TARGET_PAGE_ALIGN(end);
697
698 length = end - start;
699 if (length == 0)
700 return;
701 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
702
703 if (tcg_enabled()) {
704 tlb_reset_dirty_range_all(start, end, length);
705 }
bellard1ccde1c2004-02-06 19:46:14 +0000706}
707
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000708static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000709{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200710 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000711 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200712 return ret;
aliguori74576192008-10-06 14:02:03 +0000713}
714
Avi Kivitya8170e52012-10-23 12:30:10 +0200715hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200716 MemoryRegionSection *section,
717 target_ulong vaddr,
718 hwaddr paddr, hwaddr xlat,
719 int prot,
720 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000721{
Avi Kivitya8170e52012-10-23 12:30:10 +0200722 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000723 CPUWatchpoint *wp;
724
Blue Swirlcc5bea62012-04-14 14:56:48 +0000725 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000726 /* Normal RAM. */
727 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200728 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000729 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200730 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000731 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200732 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000733 }
734 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200735 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200736 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000737 }
738
739 /* Make accesses to pages with watchpoints go via the
740 watchpoint trap routines. */
741 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
742 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
743 /* Avoid trapping reads of pages with a write breakpoint. */
744 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200745 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000746 *address |= TLB_MMIO;
747 break;
748 }
749 }
750 }
751
752 return iotlb;
753}
bellard9fa3e852004-01-04 18:06:42 +0000754#endif /* defined(CONFIG_USER_ONLY) */
755
pbrooke2eef172008-06-08 01:09:01 +0000756#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000757
Anthony Liguoric227f092009-10-01 16:12:16 -0500758static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200759 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200760static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200761
Avi Kivity5312bd82012-02-12 18:32:55 +0200762static uint16_t phys_section_add(MemoryRegionSection *section)
763{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200764 /* The physical section number is ORed with a page-aligned
765 * pointer to produce the iotlb entries. Thus it should
766 * never overflow into the page-aligned value.
767 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200768 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200769
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200770 if (next_map.sections_nb == next_map.sections_nb_alloc) {
771 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
772 16);
773 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
774 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200775 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200776 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200777 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200778 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200779}
780
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200781static void phys_section_destroy(MemoryRegion *mr)
782{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200783 memory_region_unref(mr);
784
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200785 if (mr->subpage) {
786 subpage_t *subpage = container_of(mr, subpage_t, iomem);
787 memory_region_destroy(&subpage->iomem);
788 g_free(subpage);
789 }
790}
791
Paolo Bonzini60926662013-05-29 12:30:26 +0200792static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200793{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200794 while (map->sections_nb > 0) {
795 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200796 phys_section_destroy(section->mr);
797 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200798 g_free(map->sections);
799 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200800 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200801}
802
Avi Kivityac1970f2012-10-03 16:22:53 +0200803static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200804{
805 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200806 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200808 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
809 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810 MemoryRegionSection subsection = {
811 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200812 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200813 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200814 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815
Avi Kivityf3705d52012-03-08 16:16:34 +0200816 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817
Avi Kivityf3705d52012-03-08 16:16:34 +0200818 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200819 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200821 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200822 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200823 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200824 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200825 }
826 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200827 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828 subpage_register(subpage, start, end, phys_section_add(section));
829}
830
831
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200832static void register_multipage(AddressSpaceDispatch *d,
833 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000834{
Avi Kivitya8170e52012-10-23 12:30:10 +0200835 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200836 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200837 uint64_t num_pages = int128_get64(int128_rshift(section->size,
838 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200839
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200840 assert(num_pages);
841 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000842}
843
Avi Kivityac1970f2012-10-03 16:22:53 +0200844static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200845{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200846 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200847 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200848 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200849 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200850
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200851 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
852 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
853 - now.offset_within_address_space;
854
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200856 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200857 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200858 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200859 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 while (int128_ne(remain.size, now.size)) {
861 remain.size = int128_sub(remain.size, now.size);
862 remain.offset_within_address_space += int128_get64(now.size);
863 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400864 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200865 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200866 register_subpage(d, &now);
867 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200868 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200869 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400870 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200871 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200872 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400873 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200874 }
875}
876
Sheng Yang62a27442010-01-26 19:21:16 +0800877void qemu_flush_coalesced_mmio_buffer(void)
878{
879 if (kvm_enabled())
880 kvm_flush_coalesced_mmio_buffer();
881}
882
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700883void qemu_mutex_lock_ramlist(void)
884{
885 qemu_mutex_lock(&ram_list.mutex);
886}
887
888void qemu_mutex_unlock_ramlist(void)
889{
890 qemu_mutex_unlock(&ram_list.mutex);
891}
892
Marcelo Tosattic9027602010-03-01 20:25:08 -0300893#if defined(__linux__) && !defined(TARGET_S390X)
894
895#include <sys/vfs.h>
896
897#define HUGETLBFS_MAGIC 0x958458f6
898
899static long gethugepagesize(const char *path)
900{
901 struct statfs fs;
902 int ret;
903
904 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900905 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300906 } while (ret != 0 && errno == EINTR);
907
908 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900909 perror(path);
910 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300911 }
912
913 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900914 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300915
916 return fs.f_bsize;
917}
918
Alex Williamson04b16652010-07-02 11:13:17 -0600919static void *file_ram_alloc(RAMBlock *block,
920 ram_addr_t memory,
921 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300922{
923 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500924 char *sanitized_name;
925 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300926 void *area;
927 int fd;
928#ifdef MAP_POPULATE
929 int flags;
930#endif
931 unsigned long hpagesize;
932
933 hpagesize = gethugepagesize(path);
934 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900935 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300936 }
937
938 if (memory < hpagesize) {
939 return NULL;
940 }
941
942 if (kvm_enabled() && !kvm_has_sync_mmu()) {
943 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
944 return NULL;
945 }
946
Peter Feiner8ca761f2013-03-04 13:54:25 -0500947 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
948 sanitized_name = g_strdup(block->mr->name);
949 for (c = sanitized_name; *c != '\0'; c++) {
950 if (*c == '/')
951 *c = '_';
952 }
953
954 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
955 sanitized_name);
956 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300957
958 fd = mkstemp(filename);
959 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900960 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100961 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900962 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300963 }
964 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100965 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300966
967 memory = (memory+hpagesize-1) & ~(hpagesize-1);
968
969 /*
970 * ftruncate is not supported by hugetlbfs in older
971 * hosts, so don't bother bailing out on errors.
972 * If anything goes wrong with it under other filesystems,
973 * mmap will fail.
974 */
975 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900976 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300977
978#ifdef MAP_POPULATE
979 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
980 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
981 * to sidestep this quirk.
982 */
983 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
984 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
985#else
986 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
987#endif
988 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900989 perror("file_ram_alloc: can't mmap RAM pages");
990 close(fd);
991 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300992 }
Alex Williamson04b16652010-07-02 11:13:17 -0600993 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300994 return area;
995}
996#endif
997
Alex Williamsond17b5282010-06-25 11:08:38 -0600998static ram_addr_t find_ram_offset(ram_addr_t size)
999{
Alex Williamson04b16652010-07-02 11:13:17 -06001000 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001001 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001002
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001003 assert(size != 0); /* it would hand out same offset multiple times */
1004
Paolo Bonzinia3161032012-11-14 15:54:48 +01001005 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001006 return 0;
1007
Paolo Bonzinia3161032012-11-14 15:54:48 +01001008 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001009 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001010
1011 end = block->offset + block->length;
1012
Paolo Bonzinia3161032012-11-14 15:54:48 +01001013 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001014 if (next_block->offset >= end) {
1015 next = MIN(next, next_block->offset);
1016 }
1017 }
1018 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001019 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001020 mingap = next - end;
1021 }
1022 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001023
1024 if (offset == RAM_ADDR_MAX) {
1025 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1026 (uint64_t)size);
1027 abort();
1028 }
1029
Alex Williamson04b16652010-07-02 11:13:17 -06001030 return offset;
1031}
1032
Juan Quintela652d7ec2012-07-20 10:37:54 +02001033ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001034{
Alex Williamsond17b5282010-06-25 11:08:38 -06001035 RAMBlock *block;
1036 ram_addr_t last = 0;
1037
Paolo Bonzinia3161032012-11-14 15:54:48 +01001038 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001039 last = MAX(last, block->offset + block->length);
1040
1041 return last;
1042}
1043
Jason Baronddb97f12012-08-02 15:44:16 -04001044static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1045{
1046 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001047
1048 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001049 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1050 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001051 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1052 if (ret) {
1053 perror("qemu_madvise");
1054 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1055 "but dump_guest_core=off specified\n");
1056 }
1057 }
1058}
1059
Avi Kivityc5705a72011-12-20 15:59:12 +02001060void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001061{
1062 RAMBlock *new_block, *block;
1063
Avi Kivityc5705a72011-12-20 15:59:12 +02001064 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001065 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001066 if (block->offset == addr) {
1067 new_block = block;
1068 break;
1069 }
1070 }
1071 assert(new_block);
1072 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001073
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001074 if (dev) {
1075 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001076 if (id) {
1077 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001078 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001079 }
1080 }
1081 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1082
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001083 /* This assumes the iothread lock is taken here too. */
1084 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001085 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001086 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001087 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1088 new_block->idstr);
1089 abort();
1090 }
1091 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001092 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001093}
1094
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001095static int memory_try_enable_merging(void *addr, size_t len)
1096{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001097 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001098 /* disabled by the user */
1099 return 0;
1100 }
1101
1102 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1103}
1104
Avi Kivityc5705a72011-12-20 15:59:12 +02001105ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1106 MemoryRegion *mr)
1107{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001108 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001109
1110 size = TARGET_PAGE_ALIGN(size);
1111 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001112
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001113 /* This assumes the iothread lock is taken here too. */
1114 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001115 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001116 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001117 if (host) {
1118 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001119 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001120 } else {
1121 if (mem_path) {
1122#if defined (__linux__) && !defined(TARGET_S390X)
1123 new_block->host = file_ram_alloc(new_block, size, mem_path);
1124 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001125 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001126 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001127 }
1128#else
1129 fprintf(stderr, "-mem-path option unsupported\n");
1130 exit(1);
1131#endif
1132 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001133 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001134 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001135 } else if (kvm_enabled()) {
1136 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001137 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001138 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001139 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001140 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001141 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001142 }
1143 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001144 new_block->length = size;
1145
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001146 /* Keep the list sorted from biggest to smallest block. */
1147 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1148 if (block->length < new_block->length) {
1149 break;
1150 }
1151 }
1152 if (block) {
1153 QTAILQ_INSERT_BEFORE(block, new_block, next);
1154 } else {
1155 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1156 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001157 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001158
Umesh Deshpandef798b072011-08-18 11:41:17 -07001159 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001160 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001161
Anthony Liguori7267c092011-08-20 22:09:37 -05001162 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001163 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001164 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1165 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001166 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001167
Jason Baronddb97f12012-08-02 15:44:16 -04001168 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001169 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001170
Cam Macdonell84b89d72010-07-26 18:10:57 -06001171 if (kvm_enabled())
1172 kvm_setup_guest_memory(new_block->host, size);
1173
1174 return new_block->offset;
1175}
1176
Avi Kivityc5705a72011-12-20 15:59:12 +02001177ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001178{
Avi Kivityc5705a72011-12-20 15:59:12 +02001179 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001180}
bellarde9a1ab12007-02-08 23:08:38 +00001181
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001182void qemu_ram_free_from_ptr(ram_addr_t addr)
1183{
1184 RAMBlock *block;
1185
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001186 /* This assumes the iothread lock is taken here too. */
1187 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001188 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001189 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001190 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001191 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001192 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001193 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001194 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001195 }
1196 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001198}
1199
Anthony Liguoric227f092009-10-01 16:12:16 -05001200void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001201{
Alex Williamson04b16652010-07-02 11:13:17 -06001202 RAMBlock *block;
1203
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001204 /* This assumes the iothread lock is taken here too. */
1205 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001206 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001207 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001209 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001210 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001211 if (block->flags & RAM_PREALLOC_MASK) {
1212 ;
1213 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001214#if defined (__linux__) && !defined(TARGET_S390X)
1215 if (block->fd) {
1216 munmap(block->host, block->length);
1217 close(block->fd);
1218 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001219 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001220 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001221#else
1222 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001223#endif
1224 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001225 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001226 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001227 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001228 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001229 }
Alex Williamson04b16652010-07-02 11:13:17 -06001230 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001231 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001232 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001233 }
1234 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001235 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001236
bellarde9a1ab12007-02-08 23:08:38 +00001237}
1238
Huang Yingcd19cfa2011-03-02 08:56:19 +01001239#ifndef _WIN32
1240void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1241{
1242 RAMBlock *block;
1243 ram_addr_t offset;
1244 int flags;
1245 void *area, *vaddr;
1246
Paolo Bonzinia3161032012-11-14 15:54:48 +01001247 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001248 offset = addr - block->offset;
1249 if (offset < block->length) {
1250 vaddr = block->host + offset;
1251 if (block->flags & RAM_PREALLOC_MASK) {
1252 ;
1253 } else {
1254 flags = MAP_FIXED;
1255 munmap(vaddr, length);
1256 if (mem_path) {
1257#if defined(__linux__) && !defined(TARGET_S390X)
1258 if (block->fd) {
1259#ifdef MAP_POPULATE
1260 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1261 MAP_PRIVATE;
1262#else
1263 flags |= MAP_PRIVATE;
1264#endif
1265 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1266 flags, block->fd, offset);
1267 } else {
1268 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1269 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1270 flags, -1, 0);
1271 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001272#else
1273 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001274#endif
1275 } else {
1276#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1277 flags |= MAP_SHARED | MAP_ANONYMOUS;
1278 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1279 flags, -1, 0);
1280#else
1281 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1282 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1283 flags, -1, 0);
1284#endif
1285 }
1286 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001287 fprintf(stderr, "Could not remap addr: "
1288 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001289 length, addr);
1290 exit(1);
1291 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001292 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001293 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001294 }
1295 return;
1296 }
1297 }
1298}
1299#endif /* !_WIN32 */
1300
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001301static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001302{
pbrook94a6b542009-04-11 17:15:54 +00001303 RAMBlock *block;
1304
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001305 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001306 block = ram_list.mru_block;
1307 if (block && addr - block->offset < block->length) {
1308 goto found;
1309 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001310 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001311 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001312 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001313 }
pbrook94a6b542009-04-11 17:15:54 +00001314 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001315
1316 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1317 abort();
1318
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001319found:
1320 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001321 return block;
1322}
1323
1324/* Return a host pointer to ram allocated with qemu_ram_alloc.
1325 With the exception of the softmmu code in this file, this should
1326 only be used for local memory (e.g. video ram) that the device owns,
1327 and knows it isn't going to access beyond the end of the block.
1328
1329 It should not be used for general purpose DMA.
1330 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1331 */
1332void *qemu_get_ram_ptr(ram_addr_t addr)
1333{
1334 RAMBlock *block = qemu_get_ram_block(addr);
1335
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001336 if (xen_enabled()) {
1337 /* We need to check if the requested address is in the RAM
1338 * because we don't want to map the entire memory in QEMU.
1339 * In that case just map until the end of the page.
1340 */
1341 if (block->offset == 0) {
1342 return xen_map_cache(addr, 0, 0);
1343 } else if (block->host == NULL) {
1344 block->host =
1345 xen_map_cache(block->offset, block->length, 1);
1346 }
1347 }
1348 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001349}
1350
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001351/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1352 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1353 *
1354 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001355 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001356static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001357{
1358 RAMBlock *block;
1359
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001360 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001362 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001363 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001364 /* We need to check if the requested address is in the RAM
1365 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001366 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001367 */
1368 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001369 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001370 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001371 block->host =
1372 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001373 }
1374 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001375 return block->host + (addr - block->offset);
1376 }
1377 }
1378
1379 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1380 abort();
1381
1382 return NULL;
1383}
1384
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001385/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1386 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001387static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001388{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001389 if (*size == 0) {
1390 return NULL;
1391 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001392 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001393 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001394 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001395 RAMBlock *block;
1396
Paolo Bonzinia3161032012-11-14 15:54:48 +01001397 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001398 if (addr - block->offset < block->length) {
1399 if (addr - block->offset + *size > block->length)
1400 *size = block->length - addr + block->offset;
1401 return block->host + (addr - block->offset);
1402 }
1403 }
1404
1405 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1406 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001407 }
1408}
1409
Paolo Bonzini7443b432013-06-03 12:44:02 +02001410/* Some of the softmmu routines need to translate from a host pointer
1411 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001412MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001413{
pbrook94a6b542009-04-11 17:15:54 +00001414 RAMBlock *block;
1415 uint8_t *host = ptr;
1416
Jan Kiszka868bb332011-06-21 22:59:09 +02001417 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001418 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001419 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001420 }
1421
Paolo Bonzini23887b72013-05-06 14:28:39 +02001422 block = ram_list.mru_block;
1423 if (block && block->host && host - block->host < block->length) {
1424 goto found;
1425 }
1426
Paolo Bonzinia3161032012-11-14 15:54:48 +01001427 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001428 /* This case append when the block is not mapped. */
1429 if (block->host == NULL) {
1430 continue;
1431 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001432 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001433 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001434 }
pbrook94a6b542009-04-11 17:15:54 +00001435 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001436
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001437 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001438
1439found:
1440 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001441 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001442}
Alex Williamsonf471a172010-06-11 11:11:42 -06001443
Avi Kivitya8170e52012-10-23 12:30:10 +02001444static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001445 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001446{
bellard3a7d9292005-08-21 09:26:42 +00001447 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001448 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001449 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001450 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001451 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001452 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001453 switch (size) {
1454 case 1:
1455 stb_p(qemu_get_ram_ptr(ram_addr), val);
1456 break;
1457 case 2:
1458 stw_p(qemu_get_ram_ptr(ram_addr), val);
1459 break;
1460 case 4:
1461 stl_p(qemu_get_ram_ptr(ram_addr), val);
1462 break;
1463 default:
1464 abort();
1465 }
bellardf23db162005-08-21 19:12:28 +00001466 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001467 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001468 /* we remove the notdirty callback only if the code has been
1469 flushed */
1470 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001471 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001472}
1473
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001474static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1475 unsigned size, bool is_write)
1476{
1477 return is_write;
1478}
1479
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001480static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001481 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001482 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001483 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001484};
1485
pbrook0f459d12008-06-09 00:20:13 +00001486/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001487static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001488{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001489 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001490 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001491 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001492 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001493 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001494
aliguori06d55cc2008-11-18 20:24:06 +00001495 if (env->watchpoint_hit) {
1496 /* We re-entered the check after replacing the TB. Now raise
1497 * the debug interrupt so that is will trigger after the
1498 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001499 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001500 return;
1501 }
pbrook2e70f6e2008-06-29 01:03:05 +00001502 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001503 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001504 if ((vaddr == (wp->vaddr & len_mask) ||
1505 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001506 wp->flags |= BP_WATCHPOINT_HIT;
1507 if (!env->watchpoint_hit) {
1508 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001509 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001510 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1511 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001512 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001513 } else {
1514 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1515 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001516 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001517 }
aliguori06d55cc2008-11-18 20:24:06 +00001518 }
aliguori6e140f22008-11-18 20:37:55 +00001519 } else {
1520 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001521 }
1522 }
1523}
1524
pbrook6658ffb2007-03-16 23:58:11 +00001525/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1526 so these check for a hit then pass through to the normal out-of-line
1527 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001528static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001529 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001530{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001531 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1532 switch (size) {
1533 case 1: return ldub_phys(addr);
1534 case 2: return lduw_phys(addr);
1535 case 4: return ldl_phys(addr);
1536 default: abort();
1537 }
pbrook6658ffb2007-03-16 23:58:11 +00001538}
1539
Avi Kivitya8170e52012-10-23 12:30:10 +02001540static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001541 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001542{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001543 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1544 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001545 case 1:
1546 stb_phys(addr, val);
1547 break;
1548 case 2:
1549 stw_phys(addr, val);
1550 break;
1551 case 4:
1552 stl_phys(addr, val);
1553 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001554 default: abort();
1555 }
pbrook6658ffb2007-03-16 23:58:11 +00001556}
1557
Avi Kivity1ec9b902012-01-02 12:47:48 +02001558static const MemoryRegionOps watch_mem_ops = {
1559 .read = watch_mem_read,
1560 .write = watch_mem_write,
1561 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001562};
pbrook6658ffb2007-03-16 23:58:11 +00001563
Avi Kivitya8170e52012-10-23 12:30:10 +02001564static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001565 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001566{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001567 subpage_t *subpage = opaque;
1568 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001569
blueswir1db7b5422007-05-26 17:36:03 +00001570#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001571 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1572 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001573#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001574 address_space_read(subpage->as, addr + subpage->base, buf, len);
1575 switch (len) {
1576 case 1:
1577 return ldub_p(buf);
1578 case 2:
1579 return lduw_p(buf);
1580 case 4:
1581 return ldl_p(buf);
1582 default:
1583 abort();
1584 }
blueswir1db7b5422007-05-26 17:36:03 +00001585}
1586
Avi Kivitya8170e52012-10-23 12:30:10 +02001587static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001588 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001589{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001590 subpage_t *subpage = opaque;
1591 uint8_t buf[4];
1592
blueswir1db7b5422007-05-26 17:36:03 +00001593#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001594 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001595 " value %"PRIx64"\n",
1596 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001597#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001598 switch (len) {
1599 case 1:
1600 stb_p(buf, value);
1601 break;
1602 case 2:
1603 stw_p(buf, value);
1604 break;
1605 case 4:
1606 stl_p(buf, value);
1607 break;
1608 default:
1609 abort();
1610 }
1611 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001612}
1613
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001614static bool subpage_accepts(void *opaque, hwaddr addr,
1615 unsigned size, bool is_write)
1616{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001617 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001618#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001619 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1620 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001621#endif
1622
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001623 return address_space_access_valid(subpage->as, addr + subpage->base,
1624 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001625}
1626
Avi Kivity70c68e42012-01-02 12:32:48 +02001627static const MemoryRegionOps subpage_ops = {
1628 .read = subpage_read,
1629 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001630 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001631 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001632};
1633
Anthony Liguoric227f092009-10-01 16:12:16 -05001634static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001635 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001636{
1637 int idx, eidx;
1638
1639 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1640 return -1;
1641 idx = SUBPAGE_IDX(start);
1642 eidx = SUBPAGE_IDX(end);
1643#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001644 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001645 mmio, start, end, idx, eidx, memory);
1646#endif
blueswir1db7b5422007-05-26 17:36:03 +00001647 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001648 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001649 }
1650
1651 return 0;
1652}
1653
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001654static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001655{
Anthony Liguoric227f092009-10-01 16:12:16 -05001656 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001657
Anthony Liguori7267c092011-08-20 22:09:37 -05001658 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001659
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001660 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001661 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001662 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001663 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001664 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001665#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001666 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1667 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001668#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001669 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001670
1671 return mmio;
1672}
1673
Avi Kivity5312bd82012-02-12 18:32:55 +02001674static uint16_t dummy_section(MemoryRegion *mr)
1675{
1676 MemoryRegionSection section = {
1677 .mr = mr,
1678 .offset_within_address_space = 0,
1679 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001680 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001681 };
1682
1683 return phys_section_add(&section);
1684}
1685
Avi Kivitya8170e52012-10-23 12:30:10 +02001686MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001687{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001688 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001689}
1690
Avi Kivitye9179ce2009-06-14 11:38:52 +03001691static void io_mem_init(void)
1692{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001693 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1694 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001695 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001696 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001697 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001698 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001699 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001700}
1701
Avi Kivityac1970f2012-10-03 16:22:53 +02001702static void mem_begin(MemoryListener *listener)
1703{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001704 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001705 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1706
1707 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1708 d->as = as;
1709 as->next_dispatch = d;
1710}
1711
1712static void mem_commit(MemoryListener *listener)
1713{
1714 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001715 AddressSpaceDispatch *cur = as->dispatch;
1716 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001717
Paolo Bonzini0475d942013-05-29 12:28:21 +02001718 next->nodes = next_map.nodes;
1719 next->sections = next_map.sections;
1720
1721 as->dispatch = next;
1722 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001723}
1724
Avi Kivity50c1e142012-02-08 21:36:02 +02001725static void core_begin(MemoryListener *listener)
1726{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001727 uint16_t n;
1728
Paolo Bonzini60926662013-05-29 12:30:26 +02001729 prev_map = g_new(PhysPageMap, 1);
1730 *prev_map = next_map;
1731
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001732 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001733 n = dummy_section(&io_mem_unassigned);
1734 assert(n == PHYS_SECTION_UNASSIGNED);
1735 n = dummy_section(&io_mem_notdirty);
1736 assert(n == PHYS_SECTION_NOTDIRTY);
1737 n = dummy_section(&io_mem_rom);
1738 assert(n == PHYS_SECTION_ROM);
1739 n = dummy_section(&io_mem_watch);
1740 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001741}
1742
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001743/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1744 * All AddressSpaceDispatch instances have switched to the next map.
1745 */
1746static void core_commit(MemoryListener *listener)
1747{
Paolo Bonzini60926662013-05-29 12:30:26 +02001748 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001749}
1750
Avi Kivity1d711482012-10-02 18:54:45 +02001751static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001752{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001753 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001754
1755 /* since each CPU stores ram addresses in its TLB cache, we must
1756 reset the modified entries */
1757 /* XXX: slow ! */
1758 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1759 tlb_flush(env, 1);
1760 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001761}
1762
Avi Kivity93632742012-02-08 16:54:16 +02001763static void core_log_global_start(MemoryListener *listener)
1764{
1765 cpu_physical_memory_set_dirty_tracking(1);
1766}
1767
1768static void core_log_global_stop(MemoryListener *listener)
1769{
1770 cpu_physical_memory_set_dirty_tracking(0);
1771}
1772
Avi Kivity93632742012-02-08 16:54:16 +02001773static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001774 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001775 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001776 .log_global_start = core_log_global_start,
1777 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001778 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001779};
1780
Avi Kivity1d711482012-10-02 18:54:45 +02001781static MemoryListener tcg_memory_listener = {
1782 .commit = tcg_commit,
1783};
1784
Avi Kivityac1970f2012-10-03 16:22:53 +02001785void address_space_init_dispatch(AddressSpace *as)
1786{
Paolo Bonzini00752702013-05-29 12:13:54 +02001787 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001788 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001789 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001790 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001791 .region_add = mem_add,
1792 .region_nop = mem_add,
1793 .priority = 0,
1794 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001795 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001796}
1797
Avi Kivity83f3c252012-10-07 12:59:55 +02001798void address_space_destroy_dispatch(AddressSpace *as)
1799{
1800 AddressSpaceDispatch *d = as->dispatch;
1801
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001802 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001803 g_free(d);
1804 as->dispatch = NULL;
1805}
1806
Avi Kivity62152b82011-07-26 14:26:14 +03001807static void memory_map_init(void)
1808{
Anthony Liguori7267c092011-08-20 22:09:37 -05001809 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001810 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001811 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001812
Anthony Liguori7267c092011-08-20 22:09:37 -05001813 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001814 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001815 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001816
Avi Kivityf6790af2012-10-02 20:13:51 +02001817 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001818 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001819}
1820
1821MemoryRegion *get_system_memory(void)
1822{
1823 return system_memory;
1824}
1825
Avi Kivity309cb472011-08-08 16:09:03 +03001826MemoryRegion *get_system_io(void)
1827{
1828 return system_io;
1829}
1830
pbrooke2eef172008-06-08 01:09:01 +00001831#endif /* !defined(CONFIG_USER_ONLY) */
1832
bellard13eb76e2004-01-24 15:23:36 +00001833/* physical memory access (slow version, mainly for debug) */
1834#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001835int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001836 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001837{
1838 int l, flags;
1839 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001840 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001841
1842 while (len > 0) {
1843 page = addr & TARGET_PAGE_MASK;
1844 l = (page + TARGET_PAGE_SIZE) - addr;
1845 if (l > len)
1846 l = len;
1847 flags = page_get_flags(page);
1848 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001849 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001850 if (is_write) {
1851 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001852 return -1;
bellard579a97f2007-11-11 14:26:47 +00001853 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001854 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001855 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001856 memcpy(p, buf, l);
1857 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001858 } else {
1859 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001860 return -1;
bellard579a97f2007-11-11 14:26:47 +00001861 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001862 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001863 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001864 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001865 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001866 }
1867 len -= l;
1868 buf += l;
1869 addr += l;
1870 }
Paul Brooka68fe892010-03-01 00:08:59 +00001871 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001872}
bellard8df1cd02005-01-28 22:37:22 +00001873
bellard13eb76e2004-01-24 15:23:36 +00001874#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001875
Avi Kivitya8170e52012-10-23 12:30:10 +02001876static void invalidate_and_set_dirty(hwaddr addr,
1877 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001878{
1879 if (!cpu_physical_memory_is_dirty(addr)) {
1880 /* invalidate code */
1881 tb_invalidate_phys_page_range(addr, addr + length, 0);
1882 /* set dirty bit */
1883 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1884 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001885 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001886}
1887
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001888static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1889{
1890 if (memory_region_is_ram(mr)) {
1891 return !(is_write && mr->readonly);
1892 }
1893 if (memory_region_is_romd(mr)) {
1894 return !is_write;
1895 }
1896
1897 return false;
1898}
1899
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001900static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001901{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001902 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001903 return 4;
1904 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001905 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001906 return 2;
1907 }
1908 return 1;
1909}
1910
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001911bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001912 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001913{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001914 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001915 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001916 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001917 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001918 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001919 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001920
bellard13eb76e2004-01-24 15:23:36 +00001921 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001922 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001923 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001924
bellard13eb76e2004-01-24 15:23:36 +00001925 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001926 if (!memory_access_is_direct(mr, is_write)) {
1927 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001928 /* XXX: could force cpu_single_env to NULL to avoid
1929 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001930 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001931 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001932 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001933 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001934 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001935 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001936 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001937 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001938 } else {
bellard1c213d12005-09-03 10:49:04 +00001939 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001940 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001942 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001943 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001944 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001945 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001946 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001947 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001948 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001949 }
1950 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001951 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001952 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001953 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001954 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001955 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001956 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001957 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001958 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001959 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001960 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001961 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001962 } else {
bellard1c213d12005-09-03 10:49:04 +00001963 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001964 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001965 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001966 }
1967 } else {
1968 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001969 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001970 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001971 }
1972 }
1973 len -= l;
1974 buf += l;
1975 addr += l;
1976 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001977
1978 return error;
bellard13eb76e2004-01-24 15:23:36 +00001979}
bellard8df1cd02005-01-28 22:37:22 +00001980
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001981bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001982 const uint8_t *buf, int len)
1983{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001984 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001985}
1986
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001987bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001988{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001989 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001990}
1991
1992
Avi Kivitya8170e52012-10-23 12:30:10 +02001993void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001994 int len, int is_write)
1995{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001996 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001997}
1998
bellardd0ecd2a2006-04-23 17:14:48 +00001999/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002000void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002001 const uint8_t *buf, int len)
2002{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002003 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002004 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002005 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002006 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002007
bellardd0ecd2a2006-04-23 17:14:48 +00002008 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002009 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002010 mr = address_space_translate(&address_space_memory,
2011 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002012
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002013 if (!(memory_region_is_ram(mr) ||
2014 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002015 /* do nothing */
2016 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002017 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002018 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002019 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002020 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002021 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002022 }
2023 len -= l;
2024 buf += l;
2025 addr += l;
2026 }
2027}
2028
aliguori6d16c2f2009-01-22 16:59:11 +00002029typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002030 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002031 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002032 hwaddr addr;
2033 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002034} BounceBuffer;
2035
2036static BounceBuffer bounce;
2037
aliguoriba223c22009-01-22 16:59:16 +00002038typedef struct MapClient {
2039 void *opaque;
2040 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002041 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002042} MapClient;
2043
Blue Swirl72cf2d42009-09-12 07:36:22 +00002044static QLIST_HEAD(map_client_list, MapClient) map_client_list
2045 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002046
2047void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2048{
Anthony Liguori7267c092011-08-20 22:09:37 -05002049 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002050
2051 client->opaque = opaque;
2052 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002053 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002054 return client;
2055}
2056
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002057static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002058{
2059 MapClient *client = (MapClient *)_client;
2060
Blue Swirl72cf2d42009-09-12 07:36:22 +00002061 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002062 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002063}
2064
2065static void cpu_notify_map_clients(void)
2066{
2067 MapClient *client;
2068
Blue Swirl72cf2d42009-09-12 07:36:22 +00002069 while (!QLIST_EMPTY(&map_client_list)) {
2070 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002071 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002072 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002073 }
2074}
2075
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002076bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2077{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002078 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002079 hwaddr l, xlat;
2080
2081 while (len > 0) {
2082 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002083 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2084 if (!memory_access_is_direct(mr, is_write)) {
2085 l = memory_access_size(mr, l, addr);
2086 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002087 return false;
2088 }
2089 }
2090
2091 len -= l;
2092 addr += l;
2093 }
2094 return true;
2095}
2096
aliguori6d16c2f2009-01-22 16:59:11 +00002097/* Map a physical memory region into a host virtual address.
2098 * May map a subset of the requested range, given by and returned in *plen.
2099 * May return NULL if resources needed to perform the mapping are exhausted.
2100 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002101 * Use cpu_register_map_client() to know when retrying the map operation is
2102 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002103 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002104void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002105 hwaddr addr,
2106 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002107 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002108{
Avi Kivitya8170e52012-10-23 12:30:10 +02002109 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002110 hwaddr done = 0;
2111 hwaddr l, xlat, base;
2112 MemoryRegion *mr, *this_mr;
2113 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002114
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002115 if (len == 0) {
2116 return NULL;
2117 }
aliguori6d16c2f2009-01-22 16:59:11 +00002118
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002119 l = len;
2120 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2121 if (!memory_access_is_direct(mr, is_write)) {
2122 if (bounce.buffer) {
2123 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002124 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002125 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2126 bounce.addr = addr;
2127 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002128
2129 memory_region_ref(mr);
2130 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002131 if (!is_write) {
2132 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002133 }
aliguori6d16c2f2009-01-22 16:59:11 +00002134
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002135 *plen = l;
2136 return bounce.buffer;
2137 }
2138
2139 base = xlat;
2140 raddr = memory_region_get_ram_addr(mr);
2141
2142 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002143 len -= l;
2144 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002145 done += l;
2146 if (len == 0) {
2147 break;
2148 }
2149
2150 l = len;
2151 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2152 if (this_mr != mr || xlat != base + done) {
2153 break;
2154 }
aliguori6d16c2f2009-01-22 16:59:11 +00002155 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002156
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002157 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002158 *plen = done;
2159 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002160}
2161
Avi Kivityac1970f2012-10-03 16:22:53 +02002162/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002163 * Will also mark the memory as dirty if is_write == 1. access_len gives
2164 * the amount of memory that was actually read or written by the caller.
2165 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002166void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2167 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002168{
2169 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002170 MemoryRegion *mr;
2171 ram_addr_t addr1;
2172
2173 mr = qemu_ram_addr_from_host(buffer, &addr1);
2174 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002175 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002176 while (access_len) {
2177 unsigned l;
2178 l = TARGET_PAGE_SIZE;
2179 if (l > access_len)
2180 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002181 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002182 addr1 += l;
2183 access_len -= l;
2184 }
2185 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002186 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002187 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002188 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002189 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002190 return;
2191 }
2192 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002193 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002194 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002195 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002196 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002197 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002198 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002199}
bellardd0ecd2a2006-04-23 17:14:48 +00002200
Avi Kivitya8170e52012-10-23 12:30:10 +02002201void *cpu_physical_memory_map(hwaddr addr,
2202 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002203 int is_write)
2204{
2205 return address_space_map(&address_space_memory, addr, plen, is_write);
2206}
2207
Avi Kivitya8170e52012-10-23 12:30:10 +02002208void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2209 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002210{
2211 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2212}
2213
bellard8df1cd02005-01-28 22:37:22 +00002214/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002215static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002216 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002217{
bellard8df1cd02005-01-28 22:37:22 +00002218 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002219 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002220 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002221 hwaddr l = 4;
2222 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002223
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002224 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2225 false);
2226 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002227 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002228 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002229#if defined(TARGET_WORDS_BIGENDIAN)
2230 if (endian == DEVICE_LITTLE_ENDIAN) {
2231 val = bswap32(val);
2232 }
2233#else
2234 if (endian == DEVICE_BIG_ENDIAN) {
2235 val = bswap32(val);
2236 }
2237#endif
bellard8df1cd02005-01-28 22:37:22 +00002238 } else {
2239 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002240 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002241 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002242 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002243 switch (endian) {
2244 case DEVICE_LITTLE_ENDIAN:
2245 val = ldl_le_p(ptr);
2246 break;
2247 case DEVICE_BIG_ENDIAN:
2248 val = ldl_be_p(ptr);
2249 break;
2250 default:
2251 val = ldl_p(ptr);
2252 break;
2253 }
bellard8df1cd02005-01-28 22:37:22 +00002254 }
2255 return val;
2256}
2257
Avi Kivitya8170e52012-10-23 12:30:10 +02002258uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002259{
2260 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2261}
2262
Avi Kivitya8170e52012-10-23 12:30:10 +02002263uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002264{
2265 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2266}
2267
Avi Kivitya8170e52012-10-23 12:30:10 +02002268uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002269{
2270 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2271}
2272
bellard84b7b8e2005-11-28 21:19:04 +00002273/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002274static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002275 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002276{
bellard84b7b8e2005-11-28 21:19:04 +00002277 uint8_t *ptr;
2278 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002279 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002280 hwaddr l = 8;
2281 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002282
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002283 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2284 false);
2285 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002286 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002287 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002288#if defined(TARGET_WORDS_BIGENDIAN)
2289 if (endian == DEVICE_LITTLE_ENDIAN) {
2290 val = bswap64(val);
2291 }
2292#else
2293 if (endian == DEVICE_BIG_ENDIAN) {
2294 val = bswap64(val);
2295 }
2296#endif
bellard84b7b8e2005-11-28 21:19:04 +00002297 } else {
2298 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002299 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002300 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002301 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002302 switch (endian) {
2303 case DEVICE_LITTLE_ENDIAN:
2304 val = ldq_le_p(ptr);
2305 break;
2306 case DEVICE_BIG_ENDIAN:
2307 val = ldq_be_p(ptr);
2308 break;
2309 default:
2310 val = ldq_p(ptr);
2311 break;
2312 }
bellard84b7b8e2005-11-28 21:19:04 +00002313 }
2314 return val;
2315}
2316
Avi Kivitya8170e52012-10-23 12:30:10 +02002317uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002318{
2319 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2320}
2321
Avi Kivitya8170e52012-10-23 12:30:10 +02002322uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002323{
2324 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2325}
2326
Avi Kivitya8170e52012-10-23 12:30:10 +02002327uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002328{
2329 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2330}
2331
bellardaab33092005-10-30 20:48:42 +00002332/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002333uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002334{
2335 uint8_t val;
2336 cpu_physical_memory_read(addr, &val, 1);
2337 return val;
2338}
2339
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002340/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002341static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002342 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002343{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002344 uint8_t *ptr;
2345 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002346 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002347 hwaddr l = 2;
2348 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002349
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2351 false);
2352 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002353 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002354 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002355#if defined(TARGET_WORDS_BIGENDIAN)
2356 if (endian == DEVICE_LITTLE_ENDIAN) {
2357 val = bswap16(val);
2358 }
2359#else
2360 if (endian == DEVICE_BIG_ENDIAN) {
2361 val = bswap16(val);
2362 }
2363#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002364 } else {
2365 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002366 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002367 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002368 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002369 switch (endian) {
2370 case DEVICE_LITTLE_ENDIAN:
2371 val = lduw_le_p(ptr);
2372 break;
2373 case DEVICE_BIG_ENDIAN:
2374 val = lduw_be_p(ptr);
2375 break;
2376 default:
2377 val = lduw_p(ptr);
2378 break;
2379 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002380 }
2381 return val;
bellardaab33092005-10-30 20:48:42 +00002382}
2383
Avi Kivitya8170e52012-10-23 12:30:10 +02002384uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002385{
2386 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2387}
2388
Avi Kivitya8170e52012-10-23 12:30:10 +02002389uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002390{
2391 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2392}
2393
Avi Kivitya8170e52012-10-23 12:30:10 +02002394uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002395{
2396 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2397}
2398
bellard8df1cd02005-01-28 22:37:22 +00002399/* warning: addr must be aligned. The ram page is not masked as dirty
2400 and the code inside is not invalidated. It is useful if the dirty
2401 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002402void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002403{
bellard8df1cd02005-01-28 22:37:22 +00002404 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002405 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002406 hwaddr l = 4;
2407 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002408
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002409 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2410 true);
2411 if (l < 4 || !memory_access_is_direct(mr, true)) {
2412 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002413 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002414 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002415 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002416 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002417
2418 if (unlikely(in_migration)) {
2419 if (!cpu_physical_memory_is_dirty(addr1)) {
2420 /* invalidate code */
2421 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2422 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002423 cpu_physical_memory_set_dirty_flags(
2424 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002425 }
2426 }
bellard8df1cd02005-01-28 22:37:22 +00002427 }
2428}
2429
2430/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002431static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002432 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002433{
bellard8df1cd02005-01-28 22:37:22 +00002434 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002436 hwaddr l = 4;
2437 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002438
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002439 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2440 true);
2441 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002442#if defined(TARGET_WORDS_BIGENDIAN)
2443 if (endian == DEVICE_LITTLE_ENDIAN) {
2444 val = bswap32(val);
2445 }
2446#else
2447 if (endian == DEVICE_BIG_ENDIAN) {
2448 val = bswap32(val);
2449 }
2450#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002451 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002452 } else {
bellard8df1cd02005-01-28 22:37:22 +00002453 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002454 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002455 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002456 switch (endian) {
2457 case DEVICE_LITTLE_ENDIAN:
2458 stl_le_p(ptr, val);
2459 break;
2460 case DEVICE_BIG_ENDIAN:
2461 stl_be_p(ptr, val);
2462 break;
2463 default:
2464 stl_p(ptr, val);
2465 break;
2466 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002467 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002468 }
2469}
2470
Avi Kivitya8170e52012-10-23 12:30:10 +02002471void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002472{
2473 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2474}
2475
Avi Kivitya8170e52012-10-23 12:30:10 +02002476void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002477{
2478 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2479}
2480
Avi Kivitya8170e52012-10-23 12:30:10 +02002481void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002482{
2483 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2484}
2485
bellardaab33092005-10-30 20:48:42 +00002486/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002487void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002488{
2489 uint8_t v = val;
2490 cpu_physical_memory_write(addr, &v, 1);
2491}
2492
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002493/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002494static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002495 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002496{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002499 hwaddr l = 2;
2500 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002501
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002502 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2503 true);
2504 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002505#if defined(TARGET_WORDS_BIGENDIAN)
2506 if (endian == DEVICE_LITTLE_ENDIAN) {
2507 val = bswap16(val);
2508 }
2509#else
2510 if (endian == DEVICE_BIG_ENDIAN) {
2511 val = bswap16(val);
2512 }
2513#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002514 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002515 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002516 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002517 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002518 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002519 switch (endian) {
2520 case DEVICE_LITTLE_ENDIAN:
2521 stw_le_p(ptr, val);
2522 break;
2523 case DEVICE_BIG_ENDIAN:
2524 stw_be_p(ptr, val);
2525 break;
2526 default:
2527 stw_p(ptr, val);
2528 break;
2529 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002530 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002531 }
bellardaab33092005-10-30 20:48:42 +00002532}
2533
Avi Kivitya8170e52012-10-23 12:30:10 +02002534void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002535{
2536 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2537}
2538
Avi Kivitya8170e52012-10-23 12:30:10 +02002539void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002540{
2541 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2542}
2543
Avi Kivitya8170e52012-10-23 12:30:10 +02002544void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545{
2546 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2547}
2548
bellardaab33092005-10-30 20:48:42 +00002549/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002550void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002551{
2552 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002553 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002554}
2555
Avi Kivitya8170e52012-10-23 12:30:10 +02002556void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002557{
2558 val = cpu_to_le64(val);
2559 cpu_physical_memory_write(addr, &val, 8);
2560}
2561
Avi Kivitya8170e52012-10-23 12:30:10 +02002562void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002563{
2564 val = cpu_to_be64(val);
2565 cpu_physical_memory_write(addr, &val, 8);
2566}
2567
aliguori5e2972f2009-03-28 17:51:36 +00002568/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002569int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002570 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002571{
2572 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002573 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002574 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002575
2576 while (len > 0) {
2577 page = addr & TARGET_PAGE_MASK;
2578 phys_addr = cpu_get_phys_page_debug(env, page);
2579 /* if no physical page mapped, return an error */
2580 if (phys_addr == -1)
2581 return -1;
2582 l = (page + TARGET_PAGE_SIZE) - addr;
2583 if (l > len)
2584 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002585 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002586 if (is_write)
2587 cpu_physical_memory_write_rom(phys_addr, buf, l);
2588 else
aliguori5e2972f2009-03-28 17:51:36 +00002589 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002590 len -= l;
2591 buf += l;
2592 addr += l;
2593 }
2594 return 0;
2595}
Paul Brooka68fe892010-03-01 00:08:59 +00002596#endif
bellard13eb76e2004-01-24 15:23:36 +00002597
Blue Swirl8e4a4242013-01-06 18:30:17 +00002598#if !defined(CONFIG_USER_ONLY)
2599
2600/*
2601 * A helper function for the _utterly broken_ virtio device model to find out if
2602 * it's running on a big endian machine. Don't do this at home kids!
2603 */
2604bool virtio_is_big_endian(void);
2605bool virtio_is_big_endian(void)
2606{
2607#if defined(TARGET_WORDS_BIGENDIAN)
2608 return true;
2609#else
2610 return false;
2611#endif
2612}
2613
2614#endif
2615
Wen Congyang76f35532012-05-07 12:04:18 +08002616#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002617bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002618{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002619 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002620 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002621
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002622 mr = address_space_translate(&address_space_memory,
2623 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002624
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002625 return !(memory_region_is_ram(mr) ||
2626 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002627}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002628
2629void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2630{
2631 RAMBlock *block;
2632
2633 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2634 func(block->host, block->offset, block->length, opaque);
2635 }
2636}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002637#endif