blob: c3fbbb3fb8b632deba529fc2e63826d17d0e45cd [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010053#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020054
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020055#include "qemu/range.h"
56
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020060static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000061
Paolo Bonzinia3161032012-11-14 15:54:48 +010062RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030063
64static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030065static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030066
Avi Kivityf6790af2012-10-02 20:13:51 +020067AddressSpace address_space_io;
68AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020069
Paolo Bonzini0844e002013-05-24 14:37:28 +020070MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020071static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020072
pbrooke2eef172008-06-08 01:09:01 +000073#endif
bellard9fa3e852004-01-04 18:06:42 +000074
Andreas Färberbdc44642013-06-24 23:50:24 +020075struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000076/* current CPU in the current thread. It is only valid inside
77 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020078DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000079/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000080 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000081 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010082int use_icount;
bellard6a00d602005-11-21 23:25:50 +000083
pbrooke2eef172008-06-08 01:09:01 +000084#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020085
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020086typedef struct PhysPageEntry PhysPageEntry;
87
88struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020089 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020090 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020091 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020092 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093};
94
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
96
Paolo Bonzini03f49952013-11-07 17:14:36 +010097/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010098#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +010099
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200100#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100101#define P_L2_SIZE (1 << P_L2_BITS)
102
103#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
104
105typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200106
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200107typedef struct PhysPageMap {
108 unsigned sections_nb;
109 unsigned sections_nb_alloc;
110 unsigned nodes_nb;
111 unsigned nodes_nb_alloc;
112 Node *nodes;
113 MemoryRegionSection *sections;
114} PhysPageMap;
115
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200116struct AddressSpaceDispatch {
117 /* This is a multi-level map on the physical address space.
118 * The bottom level has pointers to MemoryRegionSections.
119 */
120 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200121 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200122 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200123};
124
Jan Kiszka90260c62013-05-26 21:46:51 +0200125#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
126typedef struct subpage_t {
127 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200128 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200129 hwaddr base;
130 uint16_t sub_section[TARGET_PAGE_SIZE];
131} subpage_t;
132
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200133#define PHYS_SECTION_UNASSIGNED 0
134#define PHYS_SECTION_NOTDIRTY 1
135#define PHYS_SECTION_ROM 2
136#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200137
pbrooke2eef172008-06-08 01:09:01 +0000138static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300139static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000140static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000141
Avi Kivity1ec9b902012-01-02 12:47:48 +0200142static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Paul Brook6d9a1302010-02-28 23:55:53 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200146
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200149 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
150 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
151 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
152 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153 }
154}
155
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200156static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157{
158 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200159 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100164 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 map->nodes[ret][i].skip = 1;
166 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200169}
170
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
172 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200173 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174{
175 PhysPageEntry *p;
176 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100177 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200179 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 lp->ptr = phys_map_node_alloc(map);
181 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100183 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200185 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200186 }
187 }
188 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Paolo Bonzini03f49952013-11-07 17:14:36 +0100193 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200194 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200195 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200196 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 *index += step;
198 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200199 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200201 }
202 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204}
205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200207 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200208 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivity29990972012-02-13 20:21:20 +0200210 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200211 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000214}
215
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200216/* Compact a non leaf page entry. Simply detect that the entry has a single child,
217 * and update our entry so we can skip it and go directly to the destination.
218 */
219static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
220{
221 unsigned valid_ptr = P_L2_SIZE;
222 int valid = 0;
223 PhysPageEntry *p;
224 int i;
225
226 if (lp->ptr == PHYS_MAP_NODE_NIL) {
227 return;
228 }
229
230 p = nodes[lp->ptr];
231 for (i = 0; i < P_L2_SIZE; i++) {
232 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
233 continue;
234 }
235
236 valid_ptr = i;
237 valid++;
238 if (p[i].skip) {
239 phys_page_compact(&p[i], nodes, compacted);
240 }
241 }
242
243 /* We can only compress if there's only one child. */
244 if (valid != 1) {
245 return;
246 }
247
248 assert(valid_ptr < P_L2_SIZE);
249
250 /* Don't compress if it won't fit in the # of bits we have. */
251 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
252 return;
253 }
254
255 lp->ptr = p[valid_ptr].ptr;
256 if (!p[valid_ptr].skip) {
257 /* If our only child is a leaf, make this a leaf. */
258 /* By design, we should have made this node a leaf to begin with so we
259 * should never reach here.
260 * But since it's so simple to handle this, let's do it just in case we
261 * change this rule.
262 */
263 lp->skip = 0;
264 } else {
265 lp->skip += p[valid_ptr].skip;
266 }
267}
268
269static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
270{
271 DECLARE_BITMAP(compacted, nodes_nb);
272
273 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200274 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200275 }
276}
277
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200278static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200279 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000280{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200281 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200282 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200283 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200284
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200285 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200286 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200287 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200289 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100290 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200291 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292
293 if (sections[lp.ptr].size.hi ||
294 range_covers_byte(sections[lp.ptr].offset_within_address_space,
295 sections[lp.ptr].size.lo, addr)) {
296 return &sections[lp.ptr];
297 } else {
298 return &sections[PHYS_SECTION_UNASSIGNED];
299 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200300}
301
Blue Swirle5548612012-04-21 13:08:33 +0000302bool memory_region_is_unassigned(MemoryRegion *mr)
303{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200304 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000305 && mr != &io_mem_watch;
306}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200307
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200308static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200309 hwaddr addr,
310 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200311{
Jan Kiszka90260c62013-05-26 21:46:51 +0200312 MemoryRegionSection *section;
313 subpage_t *subpage;
314
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200315 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200316 if (resolve_subpage && section->mr->subpage) {
317 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200318 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200319 }
320 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200321}
322
Jan Kiszka90260c62013-05-26 21:46:51 +0200323static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200324address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200325 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200326{
327 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100328 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200329
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200330 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331 /* Compute offset within MemoryRegionSection */
332 addr -= section->offset_within_address_space;
333
334 /* Compute offset within MemoryRegion */
335 *xlat = addr + section->offset_within_region;
336
337 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100338 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200339 return section;
340}
Jan Kiszka90260c62013-05-26 21:46:51 +0200341
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100342static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
343{
344 if (memory_region_is_ram(mr)) {
345 return !(is_write && mr->readonly);
346 }
347 if (memory_region_is_romd(mr)) {
348 return !is_write;
349 }
350
351 return false;
352}
353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200354MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
355 hwaddr *xlat, hwaddr *plen,
356 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200357{
Avi Kivity30951152012-10-30 13:47:46 +0200358 IOMMUTLBEntry iotlb;
359 MemoryRegionSection *section;
360 MemoryRegion *mr;
361 hwaddr len = *plen;
362
363 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200365 mr = section->mr;
366
367 if (!mr->iommu_ops) {
368 break;
369 }
370
371 iotlb = mr->iommu_ops->translate(mr, addr);
372 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
373 | (addr & iotlb.addr_mask));
374 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
375 if (!(iotlb.perm & (1 << is_write))) {
376 mr = &io_mem_unassigned;
377 break;
378 }
379
380 as = iotlb.target_as;
381 }
382
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000383 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100384 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
385 len = MIN(page, len);
386 }
387
Avi Kivity30951152012-10-30 13:47:46 +0200388 *plen = len;
389 *xlat = addr;
390 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200391}
392
393MemoryRegionSection *
394address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
395 hwaddr *plen)
396{
Avi Kivity30951152012-10-30 13:47:46 +0200397 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200398 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200399
400 assert(!section->mr->iommu_ops);
401 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200402}
bellard9fa3e852004-01-04 18:06:42 +0000403#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000404
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200405void cpu_exec_init_all(void)
406{
407#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700408 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200409 memory_map_init();
410 io_mem_init();
411#endif
412}
413
Andreas Färberb170fce2013-01-20 20:23:22 +0100414#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000415
Juan Quintelae59fb372009-09-29 22:48:21 +0200416static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200417{
Andreas Färber259186a2013-01-17 18:51:17 +0100418 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200419
aurel323098dba2009-03-07 21:28:24 +0000420 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
421 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100422 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100423 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000424
425 return 0;
426}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200427
Andreas Färber1a1562f2013-06-17 04:09:11 +0200428const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200429 .name = "cpu_common",
430 .version_id = 1,
431 .minimum_version_id = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200433 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100434 VMSTATE_UINT32(halted, CPUState),
435 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200436 VMSTATE_END_OF_LIST()
437 }
438};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200439
pbrook9656f322008-07-01 20:01:19 +0000440#endif
441
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100442CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400443{
Andreas Färberbdc44642013-06-24 23:50:24 +0200444 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400445
Andreas Färberbdc44642013-06-24 23:50:24 +0200446 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100447 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200448 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100449 }
Glauber Costa950f1472009-06-09 12:15:18 -0400450 }
451
Andreas Färberbdc44642013-06-24 23:50:24 +0200452 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400453}
454
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000455#if !defined(CONFIG_USER_ONLY)
456void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
457{
458 /* We only support one address space per cpu at the moment. */
459 assert(cpu->as == as);
460
461 if (cpu->tcg_as_listener) {
462 memory_listener_unregister(cpu->tcg_as_listener);
463 } else {
464 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
465 }
466 cpu->tcg_as_listener->commit = tcg_commit;
467 memory_listener_register(cpu->tcg_as_listener, as);
468}
469#endif
470
Andreas Färber9349b4f2012-03-14 01:38:32 +0100471void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000472{
Andreas Färber9f09e182012-05-03 06:59:07 +0200473 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100474 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200475 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000476 int cpu_index;
477
pbrookc2764712009-03-07 15:24:59 +0000478#if defined(CONFIG_USER_ONLY)
479 cpu_list_lock();
480#endif
bellard6a00d602005-11-21 23:25:50 +0000481 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200482 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000483 cpu_index++;
484 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100485 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100486 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200487 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200488 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100489#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000490 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200491 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100492#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200493 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000494#if defined(CONFIG_USER_ONLY)
495 cpu_list_unlock();
496#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200497 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
498 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
499 }
pbrookb3c77242008-06-30 16:31:04 +0000500#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600501 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000502 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100503 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200504 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000505#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100506 if (cc->vmsd != NULL) {
507 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
508 }
bellardfd6ce8f2003-05-14 19:00:11 +0000509}
510
bellard1fddef42005-04-17 19:16:13 +0000511#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000512#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200513static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000514{
515 tb_invalidate_phys_page_range(pc, pc + 1, 0);
516}
517#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200518static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400519{
Max Filippove8262a12013-09-27 22:29:17 +0400520 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
521 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000522 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100523 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400524 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400525}
bellardc27004e2005-01-03 23:35:10 +0000526#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000527#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000528
Paul Brookc527ee82010-03-01 03:31:14 +0000529#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200530void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000531
532{
533}
534
Andreas Färber75a34032013-09-02 16:57:02 +0200535int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000536 int flags, CPUWatchpoint **watchpoint)
537{
538 return -ENOSYS;
539}
540#else
pbrook6658ffb2007-03-16 23:58:11 +0000541/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200542int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000543 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000544{
Andreas Färber75a34032013-09-02 16:57:02 +0200545 vaddr len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000546 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000547
aliguorib4051332008-11-18 20:14:20 +0000548 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400549 if ((len & (len - 1)) || (addr & ~len_mask) ||
550 len == 0 || len > TARGET_PAGE_SIZE) {
Andreas Färber75a34032013-09-02 16:57:02 +0200551 error_report("tried to set invalid watchpoint at %"
552 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000553 return -EINVAL;
554 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500555 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000556
aliguoria1d1bb32008-11-18 20:07:32 +0000557 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000558 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000559 wp->flags = flags;
560
aliguori2dc9f412008-11-18 20:56:59 +0000561 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200562 if (flags & BP_GDB) {
563 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
564 } else {
565 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
566 }
aliguoria1d1bb32008-11-18 20:07:32 +0000567
Andreas Färber31b030d2013-09-04 01:29:02 +0200568 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000569
570 if (watchpoint)
571 *watchpoint = wp;
572 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000573}
574
aliguoria1d1bb32008-11-18 20:07:32 +0000575/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200576int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000577 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000578{
Andreas Färber75a34032013-09-02 16:57:02 +0200579 vaddr len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000580 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000581
Andreas Färberff4700b2013-08-26 18:23:18 +0200582 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000583 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000584 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200585 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000586 return 0;
587 }
588 }
aliguoria1d1bb32008-11-18 20:07:32 +0000589 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000590}
591
aliguoria1d1bb32008-11-18 20:07:32 +0000592/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200593void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000594{
Andreas Färberff4700b2013-08-26 18:23:18 +0200595 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000596
Andreas Färber31b030d2013-09-04 01:29:02 +0200597 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000598
Anthony Liguori7267c092011-08-20 22:09:37 -0500599 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000600}
601
aliguoria1d1bb32008-11-18 20:07:32 +0000602/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200603void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000604{
aliguoric0ce9982008-11-25 22:13:57 +0000605 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000606
Andreas Färberff4700b2013-08-26 18:23:18 +0200607 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200608 if (wp->flags & mask) {
609 cpu_watchpoint_remove_by_ref(cpu, wp);
610 }
aliguoric0ce9982008-11-25 22:13:57 +0000611 }
aliguoria1d1bb32008-11-18 20:07:32 +0000612}
Paul Brookc527ee82010-03-01 03:31:14 +0000613#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000614
615/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200616int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000617 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000618{
bellard1fddef42005-04-17 19:16:13 +0000619#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000620 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000621
Anthony Liguori7267c092011-08-20 22:09:37 -0500622 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000623
624 bp->pc = pc;
625 bp->flags = flags;
626
aliguori2dc9f412008-11-18 20:56:59 +0000627 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200628 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200629 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200630 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200631 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200632 }
aliguoria1d1bb32008-11-18 20:07:32 +0000633
Andreas Färberf0c3c502013-08-26 21:22:53 +0200634 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000635
Andreas Färber00b941e2013-06-29 18:55:54 +0200636 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000637 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639 return 0;
640#else
641 return -ENOSYS;
642#endif
643}
644
645/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200646int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000647{
648#if defined(TARGET_HAS_ICE)
649 CPUBreakpoint *bp;
650
Andreas Färberf0c3c502013-08-26 21:22:53 +0200651 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000652 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200653 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000654 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000655 }
bellard4c3a88a2003-07-26 12:06:08 +0000656 }
aliguoria1d1bb32008-11-18 20:07:32 +0000657 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000658#else
aliguoria1d1bb32008-11-18 20:07:32 +0000659 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000660#endif
661}
662
aliguoria1d1bb32008-11-18 20:07:32 +0000663/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200664void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000665{
bellard1fddef42005-04-17 19:16:13 +0000666#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200667 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
668
669 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000670
Anthony Liguori7267c092011-08-20 22:09:37 -0500671 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000672#endif
673}
674
675/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200676void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000677{
678#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000679 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000680
Andreas Färberf0c3c502013-08-26 21:22:53 +0200681 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200682 if (bp->flags & mask) {
683 cpu_breakpoint_remove_by_ref(cpu, bp);
684 }
aliguoric0ce9982008-11-25 22:13:57 +0000685 }
bellard4c3a88a2003-07-26 12:06:08 +0000686#endif
687}
688
bellardc33a3462003-07-29 20:50:33 +0000689/* enable or disable single step mode. EXCP_DEBUG is returned by the
690 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200691void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000692{
bellard1fddef42005-04-17 19:16:13 +0000693#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200694 if (cpu->singlestep_enabled != enabled) {
695 cpu->singlestep_enabled = enabled;
696 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200697 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200698 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100699 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000700 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200701 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000702 tb_flush(env);
703 }
bellardc33a3462003-07-29 20:50:33 +0000704 }
705#endif
706}
707
Andreas Färbera47dddd2013-09-03 17:38:47 +0200708void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000709{
710 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000711 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000712
713 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000714 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000715 fprintf(stderr, "qemu: fatal: ");
716 vfprintf(stderr, fmt, ap);
717 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200718 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000719 if (qemu_log_enabled()) {
720 qemu_log("qemu: fatal: ");
721 qemu_log_vprintf(fmt, ap2);
722 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200723 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000724 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000725 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000726 }
pbrook493ae1f2007-11-23 16:53:59 +0000727 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000728 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200729#if defined(CONFIG_USER_ONLY)
730 {
731 struct sigaction act;
732 sigfillset(&act.sa_mask);
733 act.sa_handler = SIG_DFL;
734 sigaction(SIGABRT, &act, NULL);
735 }
736#endif
bellard75012672003-06-21 13:11:07 +0000737 abort();
738}
739
bellard01243112004-01-04 15:48:17 +0000740#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200741static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
742{
743 RAMBlock *block;
744
745 /* The list is protected by the iothread lock here. */
746 block = ram_list.mru_block;
747 if (block && addr - block->offset < block->length) {
748 goto found;
749 }
750 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
751 if (addr - block->offset < block->length) {
752 goto found;
753 }
754 }
755
756 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
757 abort();
758
759found:
760 ram_list.mru_block = block;
761 return block;
762}
763
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200764static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000765{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200766 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200767 RAMBlock *block;
768 ram_addr_t end;
769
770 end = TARGET_PAGE_ALIGN(start + length);
771 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000772
Paolo Bonzini041603f2013-09-09 17:49:45 +0200773 block = qemu_get_ram_block(start);
774 assert(block == qemu_get_ram_block(end - 1));
775 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000776 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200777}
778
779/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200780void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200781 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200782{
Juan Quintelad24981d2012-05-22 00:42:40 +0200783 if (length == 0)
784 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200785 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200786
787 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200788 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200789 }
bellard1ccde1c2004-02-06 19:46:14 +0000790}
791
Juan Quintela981fdf22013-10-10 11:54:09 +0200792static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000793{
794 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000795}
796
Andreas Färberbb0e6272013-09-03 13:32:01 +0200797hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200798 MemoryRegionSection *section,
799 target_ulong vaddr,
800 hwaddr paddr, hwaddr xlat,
801 int prot,
802 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000803{
Avi Kivitya8170e52012-10-23 12:30:10 +0200804 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000805 CPUWatchpoint *wp;
806
Blue Swirlcc5bea62012-04-14 14:56:48 +0000807 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000808 /* Normal RAM. */
809 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200810 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000811 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200812 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000813 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200814 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000815 }
816 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100817 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200818 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000819 }
820
821 /* Make accesses to pages with watchpoints go via the
822 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200823 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000824 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
825 /* Avoid trapping reads of pages with a write breakpoint. */
826 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200827 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000828 *address |= TLB_MMIO;
829 break;
830 }
831 }
832 }
833
834 return iotlb;
835}
bellard9fa3e852004-01-04 18:06:42 +0000836#endif /* defined(CONFIG_USER_ONLY) */
837
pbrooke2eef172008-06-08 01:09:01 +0000838#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000839
Anthony Liguoric227f092009-10-01 16:12:16 -0500840static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200841 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200842static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200843
Stefan Weil575ddeb2013-09-29 20:56:45 +0200844static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200845
846/*
847 * Set a custom physical guest memory alloator.
848 * Accelerators with unusual needs may need this. Hopefully, we can
849 * get rid of it eventually.
850 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200851void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200852{
853 phys_mem_alloc = alloc;
854}
855
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200856static uint16_t phys_section_add(PhysPageMap *map,
857 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200858{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200859 /* The physical section number is ORed with a page-aligned
860 * pointer to produce the iotlb entries. Thus it should
861 * never overflow into the page-aligned value.
862 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200863 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200864
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200865 if (map->sections_nb == map->sections_nb_alloc) {
866 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
867 map->sections = g_renew(MemoryRegionSection, map->sections,
868 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200869 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200870 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200871 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200872 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200873}
874
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200875static void phys_section_destroy(MemoryRegion *mr)
876{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200877 memory_region_unref(mr);
878
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200879 if (mr->subpage) {
880 subpage_t *subpage = container_of(mr, subpage_t, iomem);
881 memory_region_destroy(&subpage->iomem);
882 g_free(subpage);
883 }
884}
885
Paolo Bonzini60926662013-05-29 12:30:26 +0200886static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200887{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200888 while (map->sections_nb > 0) {
889 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200890 phys_section_destroy(section->mr);
891 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200892 g_free(map->sections);
893 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200894}
895
Avi Kivityac1970f2012-10-03 16:22:53 +0200896static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200897{
898 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200899 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200900 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200901 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200902 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200903 MemoryRegionSection subsection = {
904 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200905 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200906 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200907 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200908
Avi Kivityf3705d52012-03-08 16:16:34 +0200909 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200910
Avi Kivityf3705d52012-03-08 16:16:34 +0200911 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200912 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100913 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200914 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200915 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200916 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200917 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200918 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200919 }
920 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200921 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200922 subpage_register(subpage, start, end,
923 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200924}
925
926
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200927static void register_multipage(AddressSpaceDispatch *d,
928 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000929{
Avi Kivitya8170e52012-10-23 12:30:10 +0200930 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200931 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200932 uint64_t num_pages = int128_get64(int128_rshift(section->size,
933 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200934
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200935 assert(num_pages);
936 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000937}
938
Avi Kivityac1970f2012-10-03 16:22:53 +0200939static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200940{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200941 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200942 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200943 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200944 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200945
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200946 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
947 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
948 - now.offset_within_address_space;
949
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200950 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200951 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200952 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200953 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200954 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200955 while (int128_ne(remain.size, now.size)) {
956 remain.size = int128_sub(remain.size, now.size);
957 remain.offset_within_address_space += int128_get64(now.size);
958 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400959 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200960 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200961 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800962 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200963 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200964 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400965 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200966 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200967 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400968 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200969 }
970}
971
Sheng Yang62a27442010-01-26 19:21:16 +0800972void qemu_flush_coalesced_mmio_buffer(void)
973{
974 if (kvm_enabled())
975 kvm_flush_coalesced_mmio_buffer();
976}
977
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700978void qemu_mutex_lock_ramlist(void)
979{
980 qemu_mutex_lock(&ram_list.mutex);
981}
982
983void qemu_mutex_unlock_ramlist(void)
984{
985 qemu_mutex_unlock(&ram_list.mutex);
986}
987
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200988#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300989
990#include <sys/vfs.h>
991
992#define HUGETLBFS_MAGIC 0x958458f6
993
994static long gethugepagesize(const char *path)
995{
996 struct statfs fs;
997 int ret;
998
999 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001000 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001001 } while (ret != 0 && errno == EINTR);
1002
1003 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001004 perror(path);
1005 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001006 }
1007
1008 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001009 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001010
1011 return fs.f_bsize;
1012}
1013
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001014static sigjmp_buf sigjump;
1015
1016static void sigbus_handler(int signal)
1017{
1018 siglongjmp(sigjump, 1);
1019}
1020
Alex Williamson04b16652010-07-02 11:13:17 -06001021static void *file_ram_alloc(RAMBlock *block,
1022 ram_addr_t memory,
1023 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001024{
1025 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001026 char *sanitized_name;
1027 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001028 void *area;
1029 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001030 unsigned long hpagesize;
1031
1032 hpagesize = gethugepagesize(path);
1033 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001034 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001035 }
1036
1037 if (memory < hpagesize) {
1038 return NULL;
1039 }
1040
1041 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1042 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001043 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001044 }
1045
Peter Feiner8ca761f2013-03-04 13:54:25 -05001046 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1047 sanitized_name = g_strdup(block->mr->name);
1048 for (c = sanitized_name; *c != '\0'; c++) {
1049 if (*c == '/')
1050 *c = '_';
1051 }
1052
1053 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1054 sanitized_name);
1055 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001056
1057 fd = mkstemp(filename);
1058 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001059 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001060 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001061 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001062 }
1063 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001064 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001065
1066 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1067
1068 /*
1069 * ftruncate is not supported by hugetlbfs in older
1070 * hosts, so don't bother bailing out on errors.
1071 * If anything goes wrong with it under other filesystems,
1072 * mmap will fail.
1073 */
1074 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001075 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001076
Marcelo Tosattic9027602010-03-01 20:25:08 -03001077 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001078 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001079 perror("file_ram_alloc: can't mmap RAM pages");
1080 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001081 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001082 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001083
1084 if (mem_prealloc) {
1085 int ret, i;
1086 struct sigaction act, oldact;
1087 sigset_t set, oldset;
1088
1089 memset(&act, 0, sizeof(act));
1090 act.sa_handler = &sigbus_handler;
1091 act.sa_flags = 0;
1092
1093 ret = sigaction(SIGBUS, &act, &oldact);
1094 if (ret) {
1095 perror("file_ram_alloc: failed to install signal handler");
1096 exit(1);
1097 }
1098
1099 /* unblock SIGBUS */
1100 sigemptyset(&set);
1101 sigaddset(&set, SIGBUS);
1102 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1103
1104 if (sigsetjmp(sigjump, 1)) {
1105 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1106 exit(1);
1107 }
1108
1109 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001110 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001111 memset(area + (hpagesize*i), 0, 1);
1112 }
1113
1114 ret = sigaction(SIGBUS, &oldact, NULL);
1115 if (ret) {
1116 perror("file_ram_alloc: failed to reinstall signal handler");
1117 exit(1);
1118 }
1119
1120 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1121 }
1122
Alex Williamson04b16652010-07-02 11:13:17 -06001123 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001124 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001125
1126error:
1127 if (mem_prealloc) {
1128 exit(1);
1129 }
1130 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001131}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001132#else
1133static void *file_ram_alloc(RAMBlock *block,
1134 ram_addr_t memory,
1135 const char *path)
1136{
1137 fprintf(stderr, "-mem-path not supported on this host\n");
1138 exit(1);
1139}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001140#endif
1141
Alex Williamsond17b5282010-06-25 11:08:38 -06001142static ram_addr_t find_ram_offset(ram_addr_t size)
1143{
Alex Williamson04b16652010-07-02 11:13:17 -06001144 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001145 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001146
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001147 assert(size != 0); /* it would hand out same offset multiple times */
1148
Paolo Bonzinia3161032012-11-14 15:54:48 +01001149 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001150 return 0;
1151
Paolo Bonzinia3161032012-11-14 15:54:48 +01001152 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001153 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001154
1155 end = block->offset + block->length;
1156
Paolo Bonzinia3161032012-11-14 15:54:48 +01001157 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001158 if (next_block->offset >= end) {
1159 next = MIN(next, next_block->offset);
1160 }
1161 }
1162 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001163 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001164 mingap = next - end;
1165 }
1166 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001167
1168 if (offset == RAM_ADDR_MAX) {
1169 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1170 (uint64_t)size);
1171 abort();
1172 }
1173
Alex Williamson04b16652010-07-02 11:13:17 -06001174 return offset;
1175}
1176
Juan Quintela652d7ec2012-07-20 10:37:54 +02001177ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001178{
Alex Williamsond17b5282010-06-25 11:08:38 -06001179 RAMBlock *block;
1180 ram_addr_t last = 0;
1181
Paolo Bonzinia3161032012-11-14 15:54:48 +01001182 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001183 last = MAX(last, block->offset + block->length);
1184
1185 return last;
1186}
1187
Jason Baronddb97f12012-08-02 15:44:16 -04001188static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1189{
1190 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001191
1192 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001193 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1194 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001195 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1196 if (ret) {
1197 perror("qemu_madvise");
1198 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1199 "but dump_guest_core=off specified\n");
1200 }
1201 }
1202}
1203
Hu Tao20cfe882014-04-02 15:13:26 +08001204static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001205{
Hu Tao20cfe882014-04-02 15:13:26 +08001206 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001207
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001209 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001210 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001211 }
1212 }
Hu Tao20cfe882014-04-02 15:13:26 +08001213
1214 return NULL;
1215}
1216
1217void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1218{
1219 RAMBlock *new_block = find_ram_block(addr);
1220 RAMBlock *block;
1221
Avi Kivityc5705a72011-12-20 15:59:12 +02001222 assert(new_block);
1223 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001224
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001225 if (dev) {
1226 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001227 if (id) {
1228 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001229 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001230 }
1231 }
1232 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1233
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001234 /* This assumes the iothread lock is taken here too. */
1235 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001236 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001237 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001238 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1239 new_block->idstr);
1240 abort();
1241 }
1242 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001243 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001244}
1245
Hu Tao20cfe882014-04-02 15:13:26 +08001246void qemu_ram_unset_idstr(ram_addr_t addr)
1247{
1248 RAMBlock *block = find_ram_block(addr);
1249
1250 if (block) {
1251 memset(block->idstr, 0, sizeof(block->idstr));
1252 }
1253}
1254
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001255static int memory_try_enable_merging(void *addr, size_t len)
1256{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001257 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001258 /* disabled by the user */
1259 return 0;
1260 }
1261
1262 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1263}
1264
Avi Kivityc5705a72011-12-20 15:59:12 +02001265ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1266 MemoryRegion *mr)
1267{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001268 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001269 ram_addr_t old_ram_size, new_ram_size;
1270
1271 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001272
1273 size = TARGET_PAGE_ALIGN(size);
1274 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001275 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001276
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001277 /* This assumes the iothread lock is taken here too. */
1278 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001279 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001280 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001281 if (host) {
1282 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001283 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001284 } else if (xen_enabled()) {
1285 if (mem_path) {
1286 fprintf(stderr, "-mem-path not supported with Xen\n");
1287 exit(1);
1288 }
1289 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001290 } else {
1291 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001292 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1293 /*
1294 * file_ram_alloc() needs to allocate just like
1295 * phys_mem_alloc, but we haven't bothered to provide
1296 * a hook there.
1297 */
1298 fprintf(stderr,
1299 "-mem-path not supported with this accelerator\n");
1300 exit(1);
1301 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001302 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001303 }
1304 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001305 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001306 if (!new_block->host) {
1307 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1308 new_block->mr->name, strerror(errno));
1309 exit(1);
1310 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001311 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001312 }
1313 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001314 new_block->length = size;
1315
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001316 /* Keep the list sorted from biggest to smallest block. */
1317 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1318 if (block->length < new_block->length) {
1319 break;
1320 }
1321 }
1322 if (block) {
1323 QTAILQ_INSERT_BEFORE(block, new_block, next);
1324 } else {
1325 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1326 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001327 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001328
Umesh Deshpandef798b072011-08-18 11:41:17 -07001329 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001330 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001331
Juan Quintela2152f5c2013-10-08 13:52:02 +02001332 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1333
1334 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001335 int i;
1336 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1337 ram_list.dirty_memory[i] =
1338 bitmap_zero_extend(ram_list.dirty_memory[i],
1339 old_ram_size, new_ram_size);
1340 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001341 }
Juan Quintela75218e72013-10-08 12:31:54 +02001342 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001343
Jason Baronddb97f12012-08-02 15:44:16 -04001344 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001345 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001346 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001347
Cam Macdonell84b89d72010-07-26 18:10:57 -06001348 if (kvm_enabled())
1349 kvm_setup_guest_memory(new_block->host, size);
1350
1351 return new_block->offset;
1352}
1353
Avi Kivityc5705a72011-12-20 15:59:12 +02001354ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001355{
Avi Kivityc5705a72011-12-20 15:59:12 +02001356 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001357}
bellarde9a1ab12007-02-08 23:08:38 +00001358
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001359void qemu_ram_free_from_ptr(ram_addr_t addr)
1360{
1361 RAMBlock *block;
1362
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001363 /* This assumes the iothread lock is taken here too. */
1364 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001365 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001366 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001367 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001368 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001369 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001370 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001371 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001372 }
1373 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001374 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001375}
1376
Anthony Liguoric227f092009-10-01 16:12:16 -05001377void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001378{
Alex Williamson04b16652010-07-02 11:13:17 -06001379 RAMBlock *block;
1380
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001381 /* This assumes the iothread lock is taken here too. */
1382 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001383 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001384 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001385 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001386 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001387 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001388 if (block->flags & RAM_PREALLOC_MASK) {
1389 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001390 } else if (xen_enabled()) {
1391 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001392#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001393 } else if (block->fd >= 0) {
1394 munmap(block->host, block->length);
1395 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001396#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001397 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001398 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001399 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001400 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001401 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001402 }
1403 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001404 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001405
bellarde9a1ab12007-02-08 23:08:38 +00001406}
1407
Huang Yingcd19cfa2011-03-02 08:56:19 +01001408#ifndef _WIN32
1409void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1410{
1411 RAMBlock *block;
1412 ram_addr_t offset;
1413 int flags;
1414 void *area, *vaddr;
1415
Paolo Bonzinia3161032012-11-14 15:54:48 +01001416 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001417 offset = addr - block->offset;
1418 if (offset < block->length) {
1419 vaddr = block->host + offset;
1420 if (block->flags & RAM_PREALLOC_MASK) {
1421 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001422 } else if (xen_enabled()) {
1423 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001424 } else {
1425 flags = MAP_FIXED;
1426 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001427 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001428#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001429 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1430 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001431#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001432 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001433#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001434 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1435 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001436 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001437 /*
1438 * Remap needs to match alloc. Accelerators that
1439 * set phys_mem_alloc never remap. If they did,
1440 * we'd need a remap hook here.
1441 */
1442 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1443
Huang Yingcd19cfa2011-03-02 08:56:19 +01001444 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1445 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1446 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001447 }
1448 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001449 fprintf(stderr, "Could not remap addr: "
1450 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001451 length, addr);
1452 exit(1);
1453 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001454 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001455 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001456 }
1457 return;
1458 }
1459 }
1460}
1461#endif /* !_WIN32 */
1462
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001463/* Return a host pointer to ram allocated with qemu_ram_alloc.
1464 With the exception of the softmmu code in this file, this should
1465 only be used for local memory (e.g. video ram) that the device owns,
1466 and knows it isn't going to access beyond the end of the block.
1467
1468 It should not be used for general purpose DMA.
1469 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1470 */
1471void *qemu_get_ram_ptr(ram_addr_t addr)
1472{
1473 RAMBlock *block = qemu_get_ram_block(addr);
1474
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001475 if (xen_enabled()) {
1476 /* We need to check if the requested address is in the RAM
1477 * because we don't want to map the entire memory in QEMU.
1478 * In that case just map until the end of the page.
1479 */
1480 if (block->offset == 0) {
1481 return xen_map_cache(addr, 0, 0);
1482 } else if (block->host == NULL) {
1483 block->host =
1484 xen_map_cache(block->offset, block->length, 1);
1485 }
1486 }
1487 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001488}
1489
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001490/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1491 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001492static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001493{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001494 if (*size == 0) {
1495 return NULL;
1496 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001497 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001498 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001499 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001500 RAMBlock *block;
1501
Paolo Bonzinia3161032012-11-14 15:54:48 +01001502 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001503 if (addr - block->offset < block->length) {
1504 if (addr - block->offset + *size > block->length)
1505 *size = block->length - addr + block->offset;
1506 return block->host + (addr - block->offset);
1507 }
1508 }
1509
1510 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1511 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001512 }
1513}
1514
Paolo Bonzini7443b432013-06-03 12:44:02 +02001515/* Some of the softmmu routines need to translate from a host pointer
1516 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001517MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001518{
pbrook94a6b542009-04-11 17:15:54 +00001519 RAMBlock *block;
1520 uint8_t *host = ptr;
1521
Jan Kiszka868bb332011-06-21 22:59:09 +02001522 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001523 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001524 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001525 }
1526
Paolo Bonzini23887b72013-05-06 14:28:39 +02001527 block = ram_list.mru_block;
1528 if (block && block->host && host - block->host < block->length) {
1529 goto found;
1530 }
1531
Paolo Bonzinia3161032012-11-14 15:54:48 +01001532 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001533 /* This case append when the block is not mapped. */
1534 if (block->host == NULL) {
1535 continue;
1536 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001537 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001538 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001539 }
pbrook94a6b542009-04-11 17:15:54 +00001540 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001541
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001542 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001543
1544found:
1545 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001546 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001547}
Alex Williamsonf471a172010-06-11 11:11:42 -06001548
Avi Kivitya8170e52012-10-23 12:30:10 +02001549static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001550 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001551{
Juan Quintela52159192013-10-08 12:44:04 +02001552 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001553 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001554 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001555 switch (size) {
1556 case 1:
1557 stb_p(qemu_get_ram_ptr(ram_addr), val);
1558 break;
1559 case 2:
1560 stw_p(qemu_get_ram_ptr(ram_addr), val);
1561 break;
1562 case 4:
1563 stl_p(qemu_get_ram_ptr(ram_addr), val);
1564 break;
1565 default:
1566 abort();
1567 }
Juan Quintela52159192013-10-08 12:44:04 +02001568 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1569 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001570 /* we remove the notdirty callback only if the code has been
1571 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001572 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001573 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001574 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001575 }
bellard1ccde1c2004-02-06 19:46:14 +00001576}
1577
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001578static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1579 unsigned size, bool is_write)
1580{
1581 return is_write;
1582}
1583
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001584static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001585 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001586 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001587 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001588};
1589
pbrook0f459d12008-06-09 00:20:13 +00001590/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001591static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001592{
Andreas Färber93afead2013-08-26 03:41:01 +02001593 CPUState *cpu = current_cpu;
1594 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001595 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001596 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001597 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001598 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001599
Andreas Färberff4700b2013-08-26 18:23:18 +02001600 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001601 /* We re-entered the check after replacing the TB. Now raise
1602 * the debug interrupt so that is will trigger after the
1603 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001604 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001605 return;
1606 }
Andreas Färber93afead2013-08-26 03:41:01 +02001607 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001608 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001609 if ((vaddr == (wp->vaddr & len_mask) ||
1610 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001611 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001612 if (!cpu->watchpoint_hit) {
1613 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001614 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001615 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001616 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001617 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001618 } else {
1619 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001620 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001621 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001622 }
aliguori06d55cc2008-11-18 20:24:06 +00001623 }
aliguori6e140f22008-11-18 20:37:55 +00001624 } else {
1625 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001626 }
1627 }
1628}
1629
pbrook6658ffb2007-03-16 23:58:11 +00001630/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1631 so these check for a hit then pass through to the normal out-of-line
1632 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001633static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001634 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001635{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001636 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1637 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001638 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001639 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001640 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001641 default: abort();
1642 }
pbrook6658ffb2007-03-16 23:58:11 +00001643}
1644
Avi Kivitya8170e52012-10-23 12:30:10 +02001645static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001646 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001647{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001648 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1649 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001650 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001651 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001652 break;
1653 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001654 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001655 break;
1656 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001657 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001658 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001659 default: abort();
1660 }
pbrook6658ffb2007-03-16 23:58:11 +00001661}
1662
Avi Kivity1ec9b902012-01-02 12:47:48 +02001663static const MemoryRegionOps watch_mem_ops = {
1664 .read = watch_mem_read,
1665 .write = watch_mem_write,
1666 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001667};
pbrook6658ffb2007-03-16 23:58:11 +00001668
Avi Kivitya8170e52012-10-23 12:30:10 +02001669static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001670 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001671{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001672 subpage_t *subpage = opaque;
1673 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001674
blueswir1db7b5422007-05-26 17:36:03 +00001675#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001676 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001677 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001678#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001679 address_space_read(subpage->as, addr + subpage->base, buf, len);
1680 switch (len) {
1681 case 1:
1682 return ldub_p(buf);
1683 case 2:
1684 return lduw_p(buf);
1685 case 4:
1686 return ldl_p(buf);
1687 default:
1688 abort();
1689 }
blueswir1db7b5422007-05-26 17:36:03 +00001690}
1691
Avi Kivitya8170e52012-10-23 12:30:10 +02001692static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001693 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001694{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001695 subpage_t *subpage = opaque;
1696 uint8_t buf[4];
1697
blueswir1db7b5422007-05-26 17:36:03 +00001698#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001699 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001700 " value %"PRIx64"\n",
1701 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001702#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001703 switch (len) {
1704 case 1:
1705 stb_p(buf, value);
1706 break;
1707 case 2:
1708 stw_p(buf, value);
1709 break;
1710 case 4:
1711 stl_p(buf, value);
1712 break;
1713 default:
1714 abort();
1715 }
1716 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001717}
1718
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001719static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001720 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001721{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001722 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001723#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001724 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001725 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001726#endif
1727
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001728 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001729 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001730}
1731
Avi Kivity70c68e42012-01-02 12:32:48 +02001732static const MemoryRegionOps subpage_ops = {
1733 .read = subpage_read,
1734 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001735 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001736 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001737};
1738
Anthony Liguoric227f092009-10-01 16:12:16 -05001739static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001740 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001741{
1742 int idx, eidx;
1743
1744 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1745 return -1;
1746 idx = SUBPAGE_IDX(start);
1747 eidx = SUBPAGE_IDX(end);
1748#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001749 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1750 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001751#endif
blueswir1db7b5422007-05-26 17:36:03 +00001752 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001753 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001754 }
1755
1756 return 0;
1757}
1758
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001759static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001760{
Anthony Liguoric227f092009-10-01 16:12:16 -05001761 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001762
Anthony Liguori7267c092011-08-20 22:09:37 -05001763 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001764
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001765 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001766 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001767 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001768 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001769 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001770#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001771 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1772 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001773#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001774 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001775
1776 return mmio;
1777}
1778
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001779static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1780 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001781{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001782 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001783 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001784 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001785 .mr = mr,
1786 .offset_within_address_space = 0,
1787 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001788 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001789 };
1790
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001791 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001792}
1793
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001794MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001795{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001796 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001797}
1798
Avi Kivitye9179ce2009-06-14 11:38:52 +03001799static void io_mem_init(void)
1800{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001801 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1802 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001803 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001804 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001805 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001806 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001807 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001808}
1809
Avi Kivityac1970f2012-10-03 16:22:53 +02001810static void mem_begin(MemoryListener *listener)
1811{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001812 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001813 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1814 uint16_t n;
1815
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001816 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001817 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001818 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001819 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001820 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001821 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001822 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001823 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001824
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001825 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001826 d->as = as;
1827 as->next_dispatch = d;
1828}
1829
1830static void mem_commit(MemoryListener *listener)
1831{
1832 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001833 AddressSpaceDispatch *cur = as->dispatch;
1834 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001835
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001836 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001837
Paolo Bonzini0475d942013-05-29 12:28:21 +02001838 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001839
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001840 if (cur) {
1841 phys_sections_free(&cur->map);
1842 g_free(cur);
1843 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001844}
1845
Avi Kivity1d711482012-10-02 18:54:45 +02001846static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001847{
Andreas Färber182735e2013-05-29 22:29:20 +02001848 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001849
1850 /* since each CPU stores ram addresses in its TLB cache, we must
1851 reset the modified entries */
1852 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001853 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001854 /* FIXME: Disentangle the cpu.h circular files deps so we can
1855 directly get the right CPU from listener. */
1856 if (cpu->tcg_as_listener != listener) {
1857 continue;
1858 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001859 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001860 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001861}
1862
Avi Kivity93632742012-02-08 16:54:16 +02001863static void core_log_global_start(MemoryListener *listener)
1864{
Juan Quintela981fdf22013-10-10 11:54:09 +02001865 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001866}
1867
1868static void core_log_global_stop(MemoryListener *listener)
1869{
Juan Quintela981fdf22013-10-10 11:54:09 +02001870 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001871}
1872
Avi Kivity93632742012-02-08 16:54:16 +02001873static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001874 .log_global_start = core_log_global_start,
1875 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001876 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001877};
1878
Avi Kivityac1970f2012-10-03 16:22:53 +02001879void address_space_init_dispatch(AddressSpace *as)
1880{
Paolo Bonzini00752702013-05-29 12:13:54 +02001881 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001882 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001883 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001884 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001885 .region_add = mem_add,
1886 .region_nop = mem_add,
1887 .priority = 0,
1888 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001889 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001890}
1891
Avi Kivity83f3c252012-10-07 12:59:55 +02001892void address_space_destroy_dispatch(AddressSpace *as)
1893{
1894 AddressSpaceDispatch *d = as->dispatch;
1895
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001896 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001897 g_free(d);
1898 as->dispatch = NULL;
1899}
1900
Avi Kivity62152b82011-07-26 14:26:14 +03001901static void memory_map_init(void)
1902{
Anthony Liguori7267c092011-08-20 22:09:37 -05001903 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001904
Paolo Bonzini57271d62013-11-07 17:14:37 +01001905 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001906 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001907
Anthony Liguori7267c092011-08-20 22:09:37 -05001908 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001909 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1910 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001911 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001912
Avi Kivityf6790af2012-10-02 20:13:51 +02001913 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001914}
1915
1916MemoryRegion *get_system_memory(void)
1917{
1918 return system_memory;
1919}
1920
Avi Kivity309cb472011-08-08 16:09:03 +03001921MemoryRegion *get_system_io(void)
1922{
1923 return system_io;
1924}
1925
pbrooke2eef172008-06-08 01:09:01 +00001926#endif /* !defined(CONFIG_USER_ONLY) */
1927
bellard13eb76e2004-01-24 15:23:36 +00001928/* physical memory access (slow version, mainly for debug) */
1929#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001930int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001931 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001932{
1933 int l, flags;
1934 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001935 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001936
1937 while (len > 0) {
1938 page = addr & TARGET_PAGE_MASK;
1939 l = (page + TARGET_PAGE_SIZE) - addr;
1940 if (l > len)
1941 l = len;
1942 flags = page_get_flags(page);
1943 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001944 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001945 if (is_write) {
1946 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001947 return -1;
bellard579a97f2007-11-11 14:26:47 +00001948 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001949 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001950 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001951 memcpy(p, buf, l);
1952 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001953 } else {
1954 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001955 return -1;
bellard579a97f2007-11-11 14:26:47 +00001956 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001957 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001958 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001959 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001960 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001961 }
1962 len -= l;
1963 buf += l;
1964 addr += l;
1965 }
Paul Brooka68fe892010-03-01 00:08:59 +00001966 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001967}
bellard8df1cd02005-01-28 22:37:22 +00001968
bellard13eb76e2004-01-24 15:23:36 +00001969#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001970
Avi Kivitya8170e52012-10-23 12:30:10 +02001971static void invalidate_and_set_dirty(hwaddr addr,
1972 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001973{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001974 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001975 /* invalidate code */
1976 tb_invalidate_phys_page_range(addr, addr + length, 0);
1977 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001978 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1979 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001980 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001981 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001982}
1983
Richard Henderson23326162013-07-08 14:55:59 -07001984static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001985{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001986 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001987
1988 /* Regions are assumed to support 1-4 byte accesses unless
1989 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001990 if (access_size_max == 0) {
1991 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001992 }
Richard Henderson23326162013-07-08 14:55:59 -07001993
1994 /* Bound the maximum access by the alignment of the address. */
1995 if (!mr->ops->impl.unaligned) {
1996 unsigned align_size_max = addr & -addr;
1997 if (align_size_max != 0 && align_size_max < access_size_max) {
1998 access_size_max = align_size_max;
1999 }
2000 }
2001
2002 /* Don't attempt accesses larger than the maximum. */
2003 if (l > access_size_max) {
2004 l = access_size_max;
2005 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002006 if (l & (l - 1)) {
2007 l = 1 << (qemu_fls(l) - 1);
2008 }
Richard Henderson23326162013-07-08 14:55:59 -07002009
2010 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002011}
2012
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002013bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002014 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002015{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002016 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002017 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002018 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002019 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002020 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002021 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002022
bellard13eb76e2004-01-24 15:23:36 +00002023 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002024 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002025 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002026
bellard13eb76e2004-01-24 15:23:36 +00002027 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002028 if (!memory_access_is_direct(mr, is_write)) {
2029 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002030 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002031 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002032 switch (l) {
2033 case 8:
2034 /* 64 bit write access */
2035 val = ldq_p(buf);
2036 error |= io_mem_write(mr, addr1, val, 8);
2037 break;
2038 case 4:
bellard1c213d12005-09-03 10:49:04 +00002039 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002040 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002041 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002042 break;
2043 case 2:
bellard1c213d12005-09-03 10:49:04 +00002044 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002045 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002046 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002047 break;
2048 case 1:
bellard1c213d12005-09-03 10:49:04 +00002049 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002050 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002051 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002052 break;
2053 default:
2054 abort();
bellard13eb76e2004-01-24 15:23:36 +00002055 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002056 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002057 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002058 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002059 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002060 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002061 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002062 }
2063 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002064 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002065 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002066 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002067 switch (l) {
2068 case 8:
2069 /* 64 bit read access */
2070 error |= io_mem_read(mr, addr1, &val, 8);
2071 stq_p(buf, val);
2072 break;
2073 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002074 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002075 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002076 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002077 break;
2078 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002079 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002080 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002081 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002082 break;
2083 case 1:
bellard1c213d12005-09-03 10:49:04 +00002084 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002085 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002086 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002087 break;
2088 default:
2089 abort();
bellard13eb76e2004-01-24 15:23:36 +00002090 }
2091 } else {
2092 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002093 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002094 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002095 }
2096 }
2097 len -= l;
2098 buf += l;
2099 addr += l;
2100 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002101
2102 return error;
bellard13eb76e2004-01-24 15:23:36 +00002103}
bellard8df1cd02005-01-28 22:37:22 +00002104
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002105bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002106 const uint8_t *buf, int len)
2107{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002108 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002109}
2110
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002111bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002112{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002113 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002114}
2115
2116
Avi Kivitya8170e52012-10-23 12:30:10 +02002117void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002118 int len, int is_write)
2119{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002120 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002121}
2122
Alexander Graf582b55a2013-12-11 14:17:44 +01002123enum write_rom_type {
2124 WRITE_DATA,
2125 FLUSH_CACHE,
2126};
2127
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002128static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002129 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002130{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002131 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002132 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002133 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002134 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002135
bellardd0ecd2a2006-04-23 17:14:48 +00002136 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002137 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002138 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002139
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002140 if (!(memory_region_is_ram(mr) ||
2141 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002142 /* do nothing */
2143 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002144 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002145 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002146 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002147 switch (type) {
2148 case WRITE_DATA:
2149 memcpy(ptr, buf, l);
2150 invalidate_and_set_dirty(addr1, l);
2151 break;
2152 case FLUSH_CACHE:
2153 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2154 break;
2155 }
bellardd0ecd2a2006-04-23 17:14:48 +00002156 }
2157 len -= l;
2158 buf += l;
2159 addr += l;
2160 }
2161}
2162
Alexander Graf582b55a2013-12-11 14:17:44 +01002163/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002164void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002165 const uint8_t *buf, int len)
2166{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002167 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002168}
2169
2170void cpu_flush_icache_range(hwaddr start, int len)
2171{
2172 /*
2173 * This function should do the same thing as an icache flush that was
2174 * triggered from within the guest. For TCG we are always cache coherent,
2175 * so there is no need to flush anything. For KVM / Xen we need to flush
2176 * the host's instruction cache at least.
2177 */
2178 if (tcg_enabled()) {
2179 return;
2180 }
2181
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002182 cpu_physical_memory_write_rom_internal(&address_space_memory,
2183 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002184}
2185
aliguori6d16c2f2009-01-22 16:59:11 +00002186typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002187 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002188 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002189 hwaddr addr;
2190 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002191} BounceBuffer;
2192
2193static BounceBuffer bounce;
2194
aliguoriba223c22009-01-22 16:59:16 +00002195typedef struct MapClient {
2196 void *opaque;
2197 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002198 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002199} MapClient;
2200
Blue Swirl72cf2d42009-09-12 07:36:22 +00002201static QLIST_HEAD(map_client_list, MapClient) map_client_list
2202 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002203
2204void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2205{
Anthony Liguori7267c092011-08-20 22:09:37 -05002206 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002207
2208 client->opaque = opaque;
2209 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002210 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002211 return client;
2212}
2213
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002214static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002215{
2216 MapClient *client = (MapClient *)_client;
2217
Blue Swirl72cf2d42009-09-12 07:36:22 +00002218 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002219 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002220}
2221
2222static void cpu_notify_map_clients(void)
2223{
2224 MapClient *client;
2225
Blue Swirl72cf2d42009-09-12 07:36:22 +00002226 while (!QLIST_EMPTY(&map_client_list)) {
2227 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002228 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002229 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002230 }
2231}
2232
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002233bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2234{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002235 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002236 hwaddr l, xlat;
2237
2238 while (len > 0) {
2239 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002240 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2241 if (!memory_access_is_direct(mr, is_write)) {
2242 l = memory_access_size(mr, l, addr);
2243 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002244 return false;
2245 }
2246 }
2247
2248 len -= l;
2249 addr += l;
2250 }
2251 return true;
2252}
2253
aliguori6d16c2f2009-01-22 16:59:11 +00002254/* Map a physical memory region into a host virtual address.
2255 * May map a subset of the requested range, given by and returned in *plen.
2256 * May return NULL if resources needed to perform the mapping are exhausted.
2257 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002258 * Use cpu_register_map_client() to know when retrying the map operation is
2259 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002260 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002261void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002262 hwaddr addr,
2263 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002264 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002265{
Avi Kivitya8170e52012-10-23 12:30:10 +02002266 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002267 hwaddr done = 0;
2268 hwaddr l, xlat, base;
2269 MemoryRegion *mr, *this_mr;
2270 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002271
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002272 if (len == 0) {
2273 return NULL;
2274 }
aliguori6d16c2f2009-01-22 16:59:11 +00002275
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002276 l = len;
2277 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2278 if (!memory_access_is_direct(mr, is_write)) {
2279 if (bounce.buffer) {
2280 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002281 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002282 /* Avoid unbounded allocations */
2283 l = MIN(l, TARGET_PAGE_SIZE);
2284 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002285 bounce.addr = addr;
2286 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002287
2288 memory_region_ref(mr);
2289 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002290 if (!is_write) {
2291 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002292 }
aliguori6d16c2f2009-01-22 16:59:11 +00002293
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002294 *plen = l;
2295 return bounce.buffer;
2296 }
2297
2298 base = xlat;
2299 raddr = memory_region_get_ram_addr(mr);
2300
2301 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002302 len -= l;
2303 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002304 done += l;
2305 if (len == 0) {
2306 break;
2307 }
2308
2309 l = len;
2310 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2311 if (this_mr != mr || xlat != base + done) {
2312 break;
2313 }
aliguori6d16c2f2009-01-22 16:59:11 +00002314 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002315
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002316 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002317 *plen = done;
2318 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002319}
2320
Avi Kivityac1970f2012-10-03 16:22:53 +02002321/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002322 * Will also mark the memory as dirty if is_write == 1. access_len gives
2323 * the amount of memory that was actually read or written by the caller.
2324 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002325void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2326 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002327{
2328 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002329 MemoryRegion *mr;
2330 ram_addr_t addr1;
2331
2332 mr = qemu_ram_addr_from_host(buffer, &addr1);
2333 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002334 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002335 while (access_len) {
2336 unsigned l;
2337 l = TARGET_PAGE_SIZE;
2338 if (l > access_len)
2339 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002340 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002341 addr1 += l;
2342 access_len -= l;
2343 }
2344 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002345 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002346 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002347 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002348 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002349 return;
2350 }
2351 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002352 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002353 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002354 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002355 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002356 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002357 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002358}
bellardd0ecd2a2006-04-23 17:14:48 +00002359
Avi Kivitya8170e52012-10-23 12:30:10 +02002360void *cpu_physical_memory_map(hwaddr addr,
2361 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002362 int is_write)
2363{
2364 return address_space_map(&address_space_memory, addr, plen, is_write);
2365}
2366
Avi Kivitya8170e52012-10-23 12:30:10 +02002367void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2368 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002369{
2370 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2371}
2372
bellard8df1cd02005-01-28 22:37:22 +00002373/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002374static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002375 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002376{
bellard8df1cd02005-01-28 22:37:22 +00002377 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002378 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002379 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002380 hwaddr l = 4;
2381 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002382
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002383 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002384 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002385 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002387#if defined(TARGET_WORDS_BIGENDIAN)
2388 if (endian == DEVICE_LITTLE_ENDIAN) {
2389 val = bswap32(val);
2390 }
2391#else
2392 if (endian == DEVICE_BIG_ENDIAN) {
2393 val = bswap32(val);
2394 }
2395#endif
bellard8df1cd02005-01-28 22:37:22 +00002396 } else {
2397 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002398 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002399 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002400 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002401 switch (endian) {
2402 case DEVICE_LITTLE_ENDIAN:
2403 val = ldl_le_p(ptr);
2404 break;
2405 case DEVICE_BIG_ENDIAN:
2406 val = ldl_be_p(ptr);
2407 break;
2408 default:
2409 val = ldl_p(ptr);
2410 break;
2411 }
bellard8df1cd02005-01-28 22:37:22 +00002412 }
2413 return val;
2414}
2415
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002416uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002417{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002418 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002419}
2420
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002421uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002422{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002423 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002424}
2425
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002426uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002427{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002428 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002429}
2430
bellard84b7b8e2005-11-28 21:19:04 +00002431/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002432static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002433 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002434{
bellard84b7b8e2005-11-28 21:19:04 +00002435 uint8_t *ptr;
2436 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002437 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002438 hwaddr l = 8;
2439 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002440
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002441 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002442 false);
2443 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002444 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002445 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002446#if defined(TARGET_WORDS_BIGENDIAN)
2447 if (endian == DEVICE_LITTLE_ENDIAN) {
2448 val = bswap64(val);
2449 }
2450#else
2451 if (endian == DEVICE_BIG_ENDIAN) {
2452 val = bswap64(val);
2453 }
2454#endif
bellard84b7b8e2005-11-28 21:19:04 +00002455 } else {
2456 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002457 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002458 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002459 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002460 switch (endian) {
2461 case DEVICE_LITTLE_ENDIAN:
2462 val = ldq_le_p(ptr);
2463 break;
2464 case DEVICE_BIG_ENDIAN:
2465 val = ldq_be_p(ptr);
2466 break;
2467 default:
2468 val = ldq_p(ptr);
2469 break;
2470 }
bellard84b7b8e2005-11-28 21:19:04 +00002471 }
2472 return val;
2473}
2474
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002475uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002477 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478}
2479
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002480uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002481{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002482 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002483}
2484
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002485uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002487 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488}
2489
bellardaab33092005-10-30 20:48:42 +00002490/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002491uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002492{
2493 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002494 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002495 return val;
2496}
2497
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002498/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002499static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002500 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002501{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002502 uint8_t *ptr;
2503 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002504 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002505 hwaddr l = 2;
2506 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002507
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002508 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002509 false);
2510 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002511 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002512 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002513#if defined(TARGET_WORDS_BIGENDIAN)
2514 if (endian == DEVICE_LITTLE_ENDIAN) {
2515 val = bswap16(val);
2516 }
2517#else
2518 if (endian == DEVICE_BIG_ENDIAN) {
2519 val = bswap16(val);
2520 }
2521#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002522 } else {
2523 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002524 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002525 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002526 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002527 switch (endian) {
2528 case DEVICE_LITTLE_ENDIAN:
2529 val = lduw_le_p(ptr);
2530 break;
2531 case DEVICE_BIG_ENDIAN:
2532 val = lduw_be_p(ptr);
2533 break;
2534 default:
2535 val = lduw_p(ptr);
2536 break;
2537 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002538 }
2539 return val;
bellardaab33092005-10-30 20:48:42 +00002540}
2541
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002542uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002543{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002544 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545}
2546
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002547uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002548{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002549 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002550}
2551
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002552uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002553{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002554 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002555}
2556
bellard8df1cd02005-01-28 22:37:22 +00002557/* warning: addr must be aligned. The ram page is not masked as dirty
2558 and the code inside is not invalidated. It is useful if the dirty
2559 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002560void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002561{
bellard8df1cd02005-01-28 22:37:22 +00002562 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002563 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002564 hwaddr l = 4;
2565 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002566
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002567 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002568 true);
2569 if (l < 4 || !memory_access_is_direct(mr, true)) {
2570 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002571 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002572 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002573 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002574 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002575
2576 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002577 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002578 /* invalidate code */
2579 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2580 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002581 cpu_physical_memory_set_dirty_flag(addr1,
2582 DIRTY_MEMORY_MIGRATION);
2583 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002584 }
2585 }
bellard8df1cd02005-01-28 22:37:22 +00002586 }
2587}
2588
2589/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002590static inline void stl_phys_internal(AddressSpace *as,
2591 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002592 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002593{
bellard8df1cd02005-01-28 22:37:22 +00002594 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002595 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002596 hwaddr l = 4;
2597 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002598
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002599 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002600 true);
2601 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002602#if defined(TARGET_WORDS_BIGENDIAN)
2603 if (endian == DEVICE_LITTLE_ENDIAN) {
2604 val = bswap32(val);
2605 }
2606#else
2607 if (endian == DEVICE_BIG_ENDIAN) {
2608 val = bswap32(val);
2609 }
2610#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002611 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002612 } else {
bellard8df1cd02005-01-28 22:37:22 +00002613 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002614 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002615 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002616 switch (endian) {
2617 case DEVICE_LITTLE_ENDIAN:
2618 stl_le_p(ptr, val);
2619 break;
2620 case DEVICE_BIG_ENDIAN:
2621 stl_be_p(ptr, val);
2622 break;
2623 default:
2624 stl_p(ptr, val);
2625 break;
2626 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002627 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002628 }
2629}
2630
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002631void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002632{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002633 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002634}
2635
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002636void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002637{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002638 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002639}
2640
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002641void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002642{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002643 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002644}
2645
bellardaab33092005-10-30 20:48:42 +00002646/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002647void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002648{
2649 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002650 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002651}
2652
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002653/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002654static inline void stw_phys_internal(AddressSpace *as,
2655 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002656 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002657{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002658 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002659 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002660 hwaddr l = 2;
2661 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002662
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002663 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002664 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002665#if defined(TARGET_WORDS_BIGENDIAN)
2666 if (endian == DEVICE_LITTLE_ENDIAN) {
2667 val = bswap16(val);
2668 }
2669#else
2670 if (endian == DEVICE_BIG_ENDIAN) {
2671 val = bswap16(val);
2672 }
2673#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002674 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002675 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002676 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002677 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002678 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002679 switch (endian) {
2680 case DEVICE_LITTLE_ENDIAN:
2681 stw_le_p(ptr, val);
2682 break;
2683 case DEVICE_BIG_ENDIAN:
2684 stw_be_p(ptr, val);
2685 break;
2686 default:
2687 stw_p(ptr, val);
2688 break;
2689 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002690 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002691 }
bellardaab33092005-10-30 20:48:42 +00002692}
2693
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002694void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002695{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002696 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002697}
2698
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002699void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002700{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002701 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002702}
2703
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002704void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002705{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002706 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002707}
2708
bellardaab33092005-10-30 20:48:42 +00002709/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002710void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002711{
2712 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002713 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002714}
2715
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002716void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717{
2718 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002719 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002720}
2721
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002722void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002723{
2724 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002725 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002726}
2727
aliguori5e2972f2009-03-28 17:51:36 +00002728/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002729int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002730 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002731{
2732 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002733 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002734 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002735
2736 while (len > 0) {
2737 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002738 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002739 /* if no physical page mapped, return an error */
2740 if (phys_addr == -1)
2741 return -1;
2742 l = (page + TARGET_PAGE_SIZE) - addr;
2743 if (l > len)
2744 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002745 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002746 if (is_write) {
2747 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2748 } else {
2749 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2750 }
bellard13eb76e2004-01-24 15:23:36 +00002751 len -= l;
2752 buf += l;
2753 addr += l;
2754 }
2755 return 0;
2756}
Paul Brooka68fe892010-03-01 00:08:59 +00002757#endif
bellard13eb76e2004-01-24 15:23:36 +00002758
Blue Swirl8e4a4242013-01-06 18:30:17 +00002759#if !defined(CONFIG_USER_ONLY)
2760
2761/*
2762 * A helper function for the _utterly broken_ virtio device model to find out if
2763 * it's running on a big endian machine. Don't do this at home kids!
2764 */
2765bool virtio_is_big_endian(void);
2766bool virtio_is_big_endian(void)
2767{
2768#if defined(TARGET_WORDS_BIGENDIAN)
2769 return true;
2770#else
2771 return false;
2772#endif
2773}
2774
2775#endif
2776
Wen Congyang76f35532012-05-07 12:04:18 +08002777#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002778bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002779{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002780 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002781 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002782
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002783 mr = address_space_translate(&address_space_memory,
2784 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002785
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002786 return !(memory_region_is_ram(mr) ||
2787 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002788}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002789
2790void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2791{
2792 RAMBlock *block;
2793
2794 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2795 func(block->host, block->offset, block->length, opaque);
2796 }
2797}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002798#endif