blob: 05ad67d3fdafcc598387a813b3148eaeec65c3d7 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020053#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010054#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020055
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020056#include "qemu/range.h"
57
blueswir1db7b5422007-05-26 17:36:03 +000058//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000059
pbrook99773bd2006-04-16 15:14:59 +000060#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020061static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000062
Paolo Bonzinia3161032012-11-14 15:54:48 +010063RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030064
65static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030066static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030067
Avi Kivityf6790af2012-10-02 20:13:51 +020068AddressSpace address_space_io;
69AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020070
Paolo Bonzini0844e002013-05-24 14:37:28 +020071MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020072static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020073
pbrooke2eef172008-06-08 01:09:01 +000074#endif
bellard9fa3e852004-01-04 18:06:42 +000075
Andreas Färberbdc44642013-06-24 23:50:24 +020076struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000077/* current CPU in the current thread. It is only valid inside
78 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020079DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000080/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000081 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000082 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010083int use_icount;
bellard6a00d602005-11-21 23:25:50 +000084
pbrooke2eef172008-06-08 01:09:01 +000085#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020086
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020087typedef struct PhysPageEntry PhysPageEntry;
88
89struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020090 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020091 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020092 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020093 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020094};
95
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020096#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
97
Paolo Bonzini03f49952013-11-07 17:14:36 +010098/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010099#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100100
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200101#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102#define P_L2_SIZE (1 << P_L2_BITS)
103
104#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
105
106typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200107
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200108typedef struct PhysPageMap {
109 unsigned sections_nb;
110 unsigned sections_nb_alloc;
111 unsigned nodes_nb;
112 unsigned nodes_nb_alloc;
113 Node *nodes;
114 MemoryRegionSection *sections;
115} PhysPageMap;
116
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200117struct AddressSpaceDispatch {
118 /* This is a multi-level map on the physical address space.
119 * The bottom level has pointers to MemoryRegionSections.
120 */
121 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200122 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200123 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200124};
125
Jan Kiszka90260c62013-05-26 21:46:51 +0200126#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
127typedef struct subpage_t {
128 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200129 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200130 hwaddr base;
131 uint16_t sub_section[TARGET_PAGE_SIZE];
132} subpage_t;
133
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200134#define PHYS_SECTION_UNASSIGNED 0
135#define PHYS_SECTION_NOTDIRTY 1
136#define PHYS_SECTION_ROM 2
137#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200138
pbrooke2eef172008-06-08 01:09:01 +0000139static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300140static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000141
Avi Kivity1ec9b902012-01-02 12:47:48 +0200142static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Paul Brook6d9a1302010-02-28 23:55:53 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200146
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200149 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
150 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
151 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
152 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153 }
154}
155
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200156static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157{
158 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200159 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100164 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 map->nodes[ret][i].skip = 1;
166 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200169}
170
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
172 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200173 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174{
175 PhysPageEntry *p;
176 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100177 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200179 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 lp->ptr = phys_map_node_alloc(map);
181 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100183 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200185 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200186 }
187 }
188 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Paolo Bonzini03f49952013-11-07 17:14:36 +0100193 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200194 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200195 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200196 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 *index += step;
198 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200199 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200201 }
202 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204}
205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200207 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200208 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivity29990972012-02-13 20:21:20 +0200210 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200211 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000214}
215
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200216/* Compact a non leaf page entry. Simply detect that the entry has a single child,
217 * and update our entry so we can skip it and go directly to the destination.
218 */
219static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
220{
221 unsigned valid_ptr = P_L2_SIZE;
222 int valid = 0;
223 PhysPageEntry *p;
224 int i;
225
226 if (lp->ptr == PHYS_MAP_NODE_NIL) {
227 return;
228 }
229
230 p = nodes[lp->ptr];
231 for (i = 0; i < P_L2_SIZE; i++) {
232 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
233 continue;
234 }
235
236 valid_ptr = i;
237 valid++;
238 if (p[i].skip) {
239 phys_page_compact(&p[i], nodes, compacted);
240 }
241 }
242
243 /* We can only compress if there's only one child. */
244 if (valid != 1) {
245 return;
246 }
247
248 assert(valid_ptr < P_L2_SIZE);
249
250 /* Don't compress if it won't fit in the # of bits we have. */
251 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
252 return;
253 }
254
255 lp->ptr = p[valid_ptr].ptr;
256 if (!p[valid_ptr].skip) {
257 /* If our only child is a leaf, make this a leaf. */
258 /* By design, we should have made this node a leaf to begin with so we
259 * should never reach here.
260 * But since it's so simple to handle this, let's do it just in case we
261 * change this rule.
262 */
263 lp->skip = 0;
264 } else {
265 lp->skip += p[valid_ptr].skip;
266 }
267}
268
269static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
270{
271 DECLARE_BITMAP(compacted, nodes_nb);
272
273 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200274 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200275 }
276}
277
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200278static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200279 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000280{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200281 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200282 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200283 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200284
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200285 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200286 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200287 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200289 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100290 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200291 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292
293 if (sections[lp.ptr].size.hi ||
294 range_covers_byte(sections[lp.ptr].offset_within_address_space,
295 sections[lp.ptr].size.lo, addr)) {
296 return &sections[lp.ptr];
297 } else {
298 return &sections[PHYS_SECTION_UNASSIGNED];
299 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200300}
301
Blue Swirle5548612012-04-21 13:08:33 +0000302bool memory_region_is_unassigned(MemoryRegion *mr)
303{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200304 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000305 && mr != &io_mem_watch;
306}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200307
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200308static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200309 hwaddr addr,
310 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200311{
Jan Kiszka90260c62013-05-26 21:46:51 +0200312 MemoryRegionSection *section;
313 subpage_t *subpage;
314
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200315 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200316 if (resolve_subpage && section->mr->subpage) {
317 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200318 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200319 }
320 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200321}
322
Jan Kiszka90260c62013-05-26 21:46:51 +0200323static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200324address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200325 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200326{
327 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100328 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200329
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200330 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331 /* Compute offset within MemoryRegionSection */
332 addr -= section->offset_within_address_space;
333
334 /* Compute offset within MemoryRegion */
335 *xlat = addr + section->offset_within_region;
336
337 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100338 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200339 return section;
340}
Jan Kiszka90260c62013-05-26 21:46:51 +0200341
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100342static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
343{
344 if (memory_region_is_ram(mr)) {
345 return !(is_write && mr->readonly);
346 }
347 if (memory_region_is_romd(mr)) {
348 return !is_write;
349 }
350
351 return false;
352}
353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200354MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
355 hwaddr *xlat, hwaddr *plen,
356 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200357{
Avi Kivity30951152012-10-30 13:47:46 +0200358 IOMMUTLBEntry iotlb;
359 MemoryRegionSection *section;
360 MemoryRegion *mr;
361 hwaddr len = *plen;
362
363 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200365 mr = section->mr;
366
367 if (!mr->iommu_ops) {
368 break;
369 }
370
371 iotlb = mr->iommu_ops->translate(mr, addr);
372 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
373 | (addr & iotlb.addr_mask));
374 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
375 if (!(iotlb.perm & (1 << is_write))) {
376 mr = &io_mem_unassigned;
377 break;
378 }
379
380 as = iotlb.target_as;
381 }
382
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100383 if (memory_access_is_direct(mr, is_write)) {
384 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
385 len = MIN(page, len);
386 }
387
Avi Kivity30951152012-10-30 13:47:46 +0200388 *plen = len;
389 *xlat = addr;
390 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200391}
392
393MemoryRegionSection *
394address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
395 hwaddr *plen)
396{
Avi Kivity30951152012-10-30 13:47:46 +0200397 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200398 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200399
400 assert(!section->mr->iommu_ops);
401 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200402}
bellard9fa3e852004-01-04 18:06:42 +0000403#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000404
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200405void cpu_exec_init_all(void)
406{
407#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700408 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200409 memory_map_init();
410 io_mem_init();
411#endif
412}
413
Andreas Färberb170fce2013-01-20 20:23:22 +0100414#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000415
Juan Quintelae59fb372009-09-29 22:48:21 +0200416static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200417{
Andreas Färber259186a2013-01-17 18:51:17 +0100418 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200419
aurel323098dba2009-03-07 21:28:24 +0000420 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
421 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100422 cpu->interrupt_request &= ~0x01;
423 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000424
425 return 0;
426}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200427
Andreas Färber1a1562f2013-06-17 04:09:11 +0200428const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200429 .name = "cpu_common",
430 .version_id = 1,
431 .minimum_version_id = 1,
432 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200433 .post_load = cpu_common_post_load,
434 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100435 VMSTATE_UINT32(halted, CPUState),
436 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200437 VMSTATE_END_OF_LIST()
438 }
439};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200440
pbrook9656f322008-07-01 20:01:19 +0000441#endif
442
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100443CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400444{
Andreas Färberbdc44642013-06-24 23:50:24 +0200445 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400446
Andreas Färberbdc44642013-06-24 23:50:24 +0200447 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100448 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200449 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100450 }
Glauber Costa950f1472009-06-09 12:15:18 -0400451 }
452
Andreas Färberbdc44642013-06-24 23:50:24 +0200453 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400454}
455
Andreas Färber9349b4f2012-03-14 01:38:32 +0100456void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000457{
Andreas Färber9f09e182012-05-03 06:59:07 +0200458 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100459 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200460 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000461 int cpu_index;
462
pbrookc2764712009-03-07 15:24:59 +0000463#if defined(CONFIG_USER_ONLY)
464 cpu_list_lock();
465#endif
bellard6a00d602005-11-21 23:25:50 +0000466 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200467 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000468 cpu_index++;
469 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100470 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100471 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000472 QTAILQ_INIT(&env->breakpoints);
473 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100474#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200475 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100476#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200477 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000478#if defined(CONFIG_USER_ONLY)
479 cpu_list_unlock();
480#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200481 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
482 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
483 }
pbrookb3c77242008-06-30 16:31:04 +0000484#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600485 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000486 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100487 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200488 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000489#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100490 if (cc->vmsd != NULL) {
491 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
492 }
bellardfd6ce8f2003-05-14 19:00:11 +0000493}
494
bellard1fddef42005-04-17 19:16:13 +0000495#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000496#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200497static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000498{
499 tb_invalidate_phys_page_range(pc, pc + 1, 0);
500}
501#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200502static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400503{
Max Filippove8262a12013-09-27 22:29:17 +0400504 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
505 if (phys != -1) {
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100506 tb_invalidate_phys_addr(&address_space_memory,
507 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400508 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400509}
bellardc27004e2005-01-03 23:35:10 +0000510#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000511#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000512
Paul Brookc527ee82010-03-01 03:31:14 +0000513#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100514void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000515
516{
517}
518
Andreas Färber9349b4f2012-03-14 01:38:32 +0100519int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000520 int flags, CPUWatchpoint **watchpoint)
521{
522 return -ENOSYS;
523}
524#else
pbrook6658ffb2007-03-16 23:58:11 +0000525/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100526int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000527 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000528{
aliguorib4051332008-11-18 20:14:20 +0000529 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000530 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000531
aliguorib4051332008-11-18 20:14:20 +0000532 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400533 if ((len & (len - 1)) || (addr & ~len_mask) ||
534 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000535 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
536 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
537 return -EINVAL;
538 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500539 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000540
aliguoria1d1bb32008-11-18 20:07:32 +0000541 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000542 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000543 wp->flags = flags;
544
aliguori2dc9f412008-11-18 20:56:59 +0000545 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000546 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000547 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000548 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000549 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000550
pbrook6658ffb2007-03-16 23:58:11 +0000551 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000552
553 if (watchpoint)
554 *watchpoint = wp;
555 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000556}
557
aliguoria1d1bb32008-11-18 20:07:32 +0000558/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100559int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000560 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000561{
aliguorib4051332008-11-18 20:14:20 +0000562 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000563 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000564
Blue Swirl72cf2d42009-09-12 07:36:22 +0000565 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000566 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000567 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000568 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000569 return 0;
570 }
571 }
aliguoria1d1bb32008-11-18 20:07:32 +0000572 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000573}
574
aliguoria1d1bb32008-11-18 20:07:32 +0000575/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100576void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000577{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000578 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000579
aliguoria1d1bb32008-11-18 20:07:32 +0000580 tlb_flush_page(env, watchpoint->vaddr);
581
Anthony Liguori7267c092011-08-20 22:09:37 -0500582 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000583}
584
aliguoria1d1bb32008-11-18 20:07:32 +0000585/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100586void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000587{
aliguoric0ce9982008-11-25 22:13:57 +0000588 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000589
Blue Swirl72cf2d42009-09-12 07:36:22 +0000590 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000591 if (wp->flags & mask)
592 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000593 }
aliguoria1d1bb32008-11-18 20:07:32 +0000594}
Paul Brookc527ee82010-03-01 03:31:14 +0000595#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000596
597/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100598int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000599 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000600{
bellard1fddef42005-04-17 19:16:13 +0000601#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000602 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000603
Anthony Liguori7267c092011-08-20 22:09:37 -0500604 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000605
606 bp->pc = pc;
607 bp->flags = flags;
608
aliguori2dc9f412008-11-18 20:56:59 +0000609 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200610 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000611 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200612 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000613 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200614 }
aliguoria1d1bb32008-11-18 20:07:32 +0000615
Andreas Färber00b941e2013-06-29 18:55:54 +0200616 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000617
Andreas Färber00b941e2013-06-29 18:55:54 +0200618 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000619 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200620 }
aliguoria1d1bb32008-11-18 20:07:32 +0000621 return 0;
622#else
623 return -ENOSYS;
624#endif
625}
626
627/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100628int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000629{
630#if defined(TARGET_HAS_ICE)
631 CPUBreakpoint *bp;
632
Blue Swirl72cf2d42009-09-12 07:36:22 +0000633 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000634 if (bp->pc == pc && bp->flags == flags) {
635 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000636 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000637 }
bellard4c3a88a2003-07-26 12:06:08 +0000638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000640#else
aliguoria1d1bb32008-11-18 20:07:32 +0000641 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000642#endif
643}
644
aliguoria1d1bb32008-11-18 20:07:32 +0000645/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100646void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000647{
bellard1fddef42005-04-17 19:16:13 +0000648#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000649 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000650
Andreas Färber00b941e2013-06-29 18:55:54 +0200651 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000652
Anthony Liguori7267c092011-08-20 22:09:37 -0500653 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000654#endif
655}
656
657/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100658void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000659{
660#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000661 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000662
Blue Swirl72cf2d42009-09-12 07:36:22 +0000663 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000664 if (bp->flags & mask)
665 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000666 }
bellard4c3a88a2003-07-26 12:06:08 +0000667#endif
668}
669
bellardc33a3462003-07-29 20:50:33 +0000670/* enable or disable single step mode. EXCP_DEBUG is returned by the
671 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200672void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000673{
bellard1fddef42005-04-17 19:16:13 +0000674#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200675 if (cpu->singlestep_enabled != enabled) {
676 cpu->singlestep_enabled = enabled;
677 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200678 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200679 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100680 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000681 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200682 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000683 tb_flush(env);
684 }
bellardc33a3462003-07-29 20:50:33 +0000685 }
686#endif
687}
688
Andreas Färber9349b4f2012-03-14 01:38:32 +0100689void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000690{
Andreas Färber878096e2013-05-27 01:33:50 +0200691 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000692 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000693 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000694
695 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000696 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000697 fprintf(stderr, "qemu: fatal: ");
698 vfprintf(stderr, fmt, ap);
699 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200700 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000701 if (qemu_log_enabled()) {
702 qemu_log("qemu: fatal: ");
703 qemu_log_vprintf(fmt, ap2);
704 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200705 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000706 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000707 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000708 }
pbrook493ae1f2007-11-23 16:53:59 +0000709 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000710 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200711#if defined(CONFIG_USER_ONLY)
712 {
713 struct sigaction act;
714 sigfillset(&act.sa_mask);
715 act.sa_handler = SIG_DFL;
716 sigaction(SIGABRT, &act, NULL);
717 }
718#endif
bellard75012672003-06-21 13:11:07 +0000719 abort();
720}
721
bellard01243112004-01-04 15:48:17 +0000722#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200723static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
724{
725 RAMBlock *block;
726
727 /* The list is protected by the iothread lock here. */
728 block = ram_list.mru_block;
729 if (block && addr - block->offset < block->length) {
730 goto found;
731 }
732 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
733 if (addr - block->offset < block->length) {
734 goto found;
735 }
736 }
737
738 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
739 abort();
740
741found:
742 ram_list.mru_block = block;
743 return block;
744}
745
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200746static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000747{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200748 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200749 RAMBlock *block;
750 ram_addr_t end;
751
752 end = TARGET_PAGE_ALIGN(start + length);
753 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000754
Paolo Bonzini041603f2013-09-09 17:49:45 +0200755 block = qemu_get_ram_block(start);
756 assert(block == qemu_get_ram_block(end - 1));
757 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000758 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200759}
760
761/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200762void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200763 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200764{
Juan Quintelad24981d2012-05-22 00:42:40 +0200765 if (length == 0)
766 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200767 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200768
769 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200770 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200771 }
bellard1ccde1c2004-02-06 19:46:14 +0000772}
773
Juan Quintela981fdf22013-10-10 11:54:09 +0200774static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000775{
776 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000777}
778
Avi Kivitya8170e52012-10-23 12:30:10 +0200779hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200780 MemoryRegionSection *section,
781 target_ulong vaddr,
782 hwaddr paddr, hwaddr xlat,
783 int prot,
784 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000785{
Avi Kivitya8170e52012-10-23 12:30:10 +0200786 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000787 CPUWatchpoint *wp;
788
Blue Swirlcc5bea62012-04-14 14:56:48 +0000789 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000790 /* Normal RAM. */
791 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200792 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000793 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200794 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000795 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200796 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000797 }
798 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200799 iotlb = section - address_space_memory.dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200800 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000801 }
802
803 /* Make accesses to pages with watchpoints go via the
804 watchpoint trap routines. */
805 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
806 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
807 /* Avoid trapping reads of pages with a write breakpoint. */
808 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200809 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000810 *address |= TLB_MMIO;
811 break;
812 }
813 }
814 }
815
816 return iotlb;
817}
bellard9fa3e852004-01-04 18:06:42 +0000818#endif /* defined(CONFIG_USER_ONLY) */
819
pbrooke2eef172008-06-08 01:09:01 +0000820#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000821
Anthony Liguoric227f092009-10-01 16:12:16 -0500822static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200823 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200824static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200825
Stefan Weil575ddeb2013-09-29 20:56:45 +0200826static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200827
828/*
829 * Set a custom physical guest memory alloator.
830 * Accelerators with unusual needs may need this. Hopefully, we can
831 * get rid of it eventually.
832 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200833void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200834{
835 phys_mem_alloc = alloc;
836}
837
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200838static uint16_t phys_section_add(PhysPageMap *map,
839 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200840{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200841 /* The physical section number is ORed with a page-aligned
842 * pointer to produce the iotlb entries. Thus it should
843 * never overflow into the page-aligned value.
844 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200845 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200846
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200847 if (map->sections_nb == map->sections_nb_alloc) {
848 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
849 map->sections = g_renew(MemoryRegionSection, map->sections,
850 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200851 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200852 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200853 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200854 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200855}
856
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200857static void phys_section_destroy(MemoryRegion *mr)
858{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200859 memory_region_unref(mr);
860
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200861 if (mr->subpage) {
862 subpage_t *subpage = container_of(mr, subpage_t, iomem);
863 memory_region_destroy(&subpage->iomem);
864 g_free(subpage);
865 }
866}
867
Paolo Bonzini60926662013-05-29 12:30:26 +0200868static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200869{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200870 while (map->sections_nb > 0) {
871 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200872 phys_section_destroy(section->mr);
873 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200874 g_free(map->sections);
875 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200876}
877
Avi Kivityac1970f2012-10-03 16:22:53 +0200878static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200879{
880 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200881 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200882 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200883 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200884 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200885 MemoryRegionSection subsection = {
886 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200887 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200888 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200889 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200890
Avi Kivityf3705d52012-03-08 16:16:34 +0200891 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200892
Avi Kivityf3705d52012-03-08 16:16:34 +0200893 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200894 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200895 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200896 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200897 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200898 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200899 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200900 }
901 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200902 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200903 subpage_register(subpage, start, end,
904 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200905}
906
907
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200908static void register_multipage(AddressSpaceDispatch *d,
909 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000910{
Avi Kivitya8170e52012-10-23 12:30:10 +0200911 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200912 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200913 uint64_t num_pages = int128_get64(int128_rshift(section->size,
914 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200915
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200916 assert(num_pages);
917 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000918}
919
Avi Kivityac1970f2012-10-03 16:22:53 +0200920static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200921{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200922 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200923 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200924 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200925 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200926
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200927 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
928 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
929 - now.offset_within_address_space;
930
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200931 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200932 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200933 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200934 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200935 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200936 while (int128_ne(remain.size, now.size)) {
937 remain.size = int128_sub(remain.size, now.size);
938 remain.offset_within_address_space += int128_get64(now.size);
939 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400940 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200941 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200942 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800943 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200944 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200945 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400946 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200947 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200948 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400949 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200950 }
951}
952
Sheng Yang62a27442010-01-26 19:21:16 +0800953void qemu_flush_coalesced_mmio_buffer(void)
954{
955 if (kvm_enabled())
956 kvm_flush_coalesced_mmio_buffer();
957}
958
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700959void qemu_mutex_lock_ramlist(void)
960{
961 qemu_mutex_lock(&ram_list.mutex);
962}
963
964void qemu_mutex_unlock_ramlist(void)
965{
966 qemu_mutex_unlock(&ram_list.mutex);
967}
968
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200969#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300970
971#include <sys/vfs.h>
972
973#define HUGETLBFS_MAGIC 0x958458f6
974
975static long gethugepagesize(const char *path)
976{
977 struct statfs fs;
978 int ret;
979
980 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900981 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300982 } while (ret != 0 && errno == EINTR);
983
984 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900985 perror(path);
986 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300987 }
988
989 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900990 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300991
992 return fs.f_bsize;
993}
994
Marcelo Tosattief36fa12013-10-28 18:51:46 -0200995static sigjmp_buf sigjump;
996
997static void sigbus_handler(int signal)
998{
999 siglongjmp(sigjump, 1);
1000}
1001
Alex Williamson04b16652010-07-02 11:13:17 -06001002static void *file_ram_alloc(RAMBlock *block,
1003 ram_addr_t memory,
1004 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001005{
1006 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001007 char *sanitized_name;
1008 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001009 void *area;
1010 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001011 unsigned long hpagesize;
1012
1013 hpagesize = gethugepagesize(path);
1014 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001015 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001016 }
1017
1018 if (memory < hpagesize) {
1019 return NULL;
1020 }
1021
1022 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1023 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
1024 return NULL;
1025 }
1026
Peter Feiner8ca761f2013-03-04 13:54:25 -05001027 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1028 sanitized_name = g_strdup(block->mr->name);
1029 for (c = sanitized_name; *c != '\0'; c++) {
1030 if (*c == '/')
1031 *c = '_';
1032 }
1033
1034 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1035 sanitized_name);
1036 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001037
1038 fd = mkstemp(filename);
1039 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001040 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001041 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001042 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001043 }
1044 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001045 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001046
1047 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1048
1049 /*
1050 * ftruncate is not supported by hugetlbfs in older
1051 * hosts, so don't bother bailing out on errors.
1052 * If anything goes wrong with it under other filesystems,
1053 * mmap will fail.
1054 */
1055 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001056 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001057
Marcelo Tosattic9027602010-03-01 20:25:08 -03001058 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001059 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001060 perror("file_ram_alloc: can't mmap RAM pages");
1061 close(fd);
1062 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001063 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001064
1065 if (mem_prealloc) {
1066 int ret, i;
1067 struct sigaction act, oldact;
1068 sigset_t set, oldset;
1069
1070 memset(&act, 0, sizeof(act));
1071 act.sa_handler = &sigbus_handler;
1072 act.sa_flags = 0;
1073
1074 ret = sigaction(SIGBUS, &act, &oldact);
1075 if (ret) {
1076 perror("file_ram_alloc: failed to install signal handler");
1077 exit(1);
1078 }
1079
1080 /* unblock SIGBUS */
1081 sigemptyset(&set);
1082 sigaddset(&set, SIGBUS);
1083 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1084
1085 if (sigsetjmp(sigjump, 1)) {
1086 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1087 exit(1);
1088 }
1089
1090 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001091 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001092 memset(area + (hpagesize*i), 0, 1);
1093 }
1094
1095 ret = sigaction(SIGBUS, &oldact, NULL);
1096 if (ret) {
1097 perror("file_ram_alloc: failed to reinstall signal handler");
1098 exit(1);
1099 }
1100
1101 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1102 }
1103
Alex Williamson04b16652010-07-02 11:13:17 -06001104 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001105 return area;
1106}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001107#else
1108static void *file_ram_alloc(RAMBlock *block,
1109 ram_addr_t memory,
1110 const char *path)
1111{
1112 fprintf(stderr, "-mem-path not supported on this host\n");
1113 exit(1);
1114}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001115#endif
1116
Alex Williamsond17b5282010-06-25 11:08:38 -06001117static ram_addr_t find_ram_offset(ram_addr_t size)
1118{
Alex Williamson04b16652010-07-02 11:13:17 -06001119 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001120 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001121
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001122 assert(size != 0); /* it would hand out same offset multiple times */
1123
Paolo Bonzinia3161032012-11-14 15:54:48 +01001124 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001125 return 0;
1126
Paolo Bonzinia3161032012-11-14 15:54:48 +01001127 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001128 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001129
1130 end = block->offset + block->length;
1131
Paolo Bonzinia3161032012-11-14 15:54:48 +01001132 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001133 if (next_block->offset >= end) {
1134 next = MIN(next, next_block->offset);
1135 }
1136 }
1137 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001138 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001139 mingap = next - end;
1140 }
1141 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001142
1143 if (offset == RAM_ADDR_MAX) {
1144 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1145 (uint64_t)size);
1146 abort();
1147 }
1148
Alex Williamson04b16652010-07-02 11:13:17 -06001149 return offset;
1150}
1151
Juan Quintela652d7ec2012-07-20 10:37:54 +02001152ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001153{
Alex Williamsond17b5282010-06-25 11:08:38 -06001154 RAMBlock *block;
1155 ram_addr_t last = 0;
1156
Paolo Bonzinia3161032012-11-14 15:54:48 +01001157 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001158 last = MAX(last, block->offset + block->length);
1159
1160 return last;
1161}
1162
Jason Baronddb97f12012-08-02 15:44:16 -04001163static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1164{
1165 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001166
1167 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001168 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1169 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001170 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1171 if (ret) {
1172 perror("qemu_madvise");
1173 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1174 "but dump_guest_core=off specified\n");
1175 }
1176 }
1177}
1178
Avi Kivityc5705a72011-12-20 15:59:12 +02001179void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001180{
1181 RAMBlock *new_block, *block;
1182
Avi Kivityc5705a72011-12-20 15:59:12 +02001183 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001184 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001185 if (block->offset == addr) {
1186 new_block = block;
1187 break;
1188 }
1189 }
1190 assert(new_block);
1191 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001192
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001193 if (dev) {
1194 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001195 if (id) {
1196 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001197 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001198 }
1199 }
1200 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1201
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001202 /* This assumes the iothread lock is taken here too. */
1203 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001204 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001205 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001206 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1207 new_block->idstr);
1208 abort();
1209 }
1210 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001211 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001212}
1213
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001214static int memory_try_enable_merging(void *addr, size_t len)
1215{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001216 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001217 /* disabled by the user */
1218 return 0;
1219 }
1220
1221 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1222}
1223
Avi Kivityc5705a72011-12-20 15:59:12 +02001224ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1225 MemoryRegion *mr)
1226{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001227 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001228 ram_addr_t old_ram_size, new_ram_size;
1229
1230 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001231
1232 size = TARGET_PAGE_ALIGN(size);
1233 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001234 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001235
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001236 /* This assumes the iothread lock is taken here too. */
1237 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001238 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001239 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001240 if (host) {
1241 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001242 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001243 } else if (xen_enabled()) {
1244 if (mem_path) {
1245 fprintf(stderr, "-mem-path not supported with Xen\n");
1246 exit(1);
1247 }
1248 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001249 } else {
1250 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001251 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1252 /*
1253 * file_ram_alloc() needs to allocate just like
1254 * phys_mem_alloc, but we haven't bothered to provide
1255 * a hook there.
1256 */
1257 fprintf(stderr,
1258 "-mem-path not supported with this accelerator\n");
1259 exit(1);
1260 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001261 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001262 }
1263 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001264 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001265 if (!new_block->host) {
1266 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1267 new_block->mr->name, strerror(errno));
1268 exit(1);
1269 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001270 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001271 }
1272 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001273 new_block->length = size;
1274
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001275 /* Keep the list sorted from biggest to smallest block. */
1276 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1277 if (block->length < new_block->length) {
1278 break;
1279 }
1280 }
1281 if (block) {
1282 QTAILQ_INSERT_BEFORE(block, new_block, next);
1283 } else {
1284 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1285 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001286 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001287
Umesh Deshpandef798b072011-08-18 11:41:17 -07001288 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001289 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001290
Juan Quintela2152f5c2013-10-08 13:52:02 +02001291 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1292
1293 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001294 int i;
1295 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1296 ram_list.dirty_memory[i] =
1297 bitmap_zero_extend(ram_list.dirty_memory[i],
1298 old_ram_size, new_ram_size);
1299 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001300 }
Juan Quintela75218e72013-10-08 12:31:54 +02001301 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001302
Jason Baronddb97f12012-08-02 15:44:16 -04001303 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001304 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001305 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001306
Cam Macdonell84b89d72010-07-26 18:10:57 -06001307 if (kvm_enabled())
1308 kvm_setup_guest_memory(new_block->host, size);
1309
1310 return new_block->offset;
1311}
1312
Avi Kivityc5705a72011-12-20 15:59:12 +02001313ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001314{
Avi Kivityc5705a72011-12-20 15:59:12 +02001315 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001316}
bellarde9a1ab12007-02-08 23:08:38 +00001317
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001318void qemu_ram_free_from_ptr(ram_addr_t addr)
1319{
1320 RAMBlock *block;
1321
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001322 /* This assumes the iothread lock is taken here too. */
1323 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001324 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001325 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001326 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001327 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001328 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001329 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001330 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001331 }
1332 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001333 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001334}
1335
Anthony Liguoric227f092009-10-01 16:12:16 -05001336void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001337{
Alex Williamson04b16652010-07-02 11:13:17 -06001338 RAMBlock *block;
1339
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001340 /* This assumes the iothread lock is taken here too. */
1341 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001342 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001343 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001344 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001345 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001346 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001347 if (block->flags & RAM_PREALLOC_MASK) {
1348 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001349 } else if (xen_enabled()) {
1350 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001351#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001352 } else if (block->fd >= 0) {
1353 munmap(block->host, block->length);
1354 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001355#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001356 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001357 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001358 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001359 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001360 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001361 }
1362 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001363 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001364
bellarde9a1ab12007-02-08 23:08:38 +00001365}
1366
Huang Yingcd19cfa2011-03-02 08:56:19 +01001367#ifndef _WIN32
1368void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1369{
1370 RAMBlock *block;
1371 ram_addr_t offset;
1372 int flags;
1373 void *area, *vaddr;
1374
Paolo Bonzinia3161032012-11-14 15:54:48 +01001375 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001376 offset = addr - block->offset;
1377 if (offset < block->length) {
1378 vaddr = block->host + offset;
1379 if (block->flags & RAM_PREALLOC_MASK) {
1380 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001381 } else if (xen_enabled()) {
1382 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001383 } else {
1384 flags = MAP_FIXED;
1385 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001386 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001387#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001388 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1389 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001390#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001391 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001392#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001393 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1394 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001395 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001396 /*
1397 * Remap needs to match alloc. Accelerators that
1398 * set phys_mem_alloc never remap. If they did,
1399 * we'd need a remap hook here.
1400 */
1401 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1402
Huang Yingcd19cfa2011-03-02 08:56:19 +01001403 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1404 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1405 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001406 }
1407 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001408 fprintf(stderr, "Could not remap addr: "
1409 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001410 length, addr);
1411 exit(1);
1412 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001413 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001414 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001415 }
1416 return;
1417 }
1418 }
1419}
1420#endif /* !_WIN32 */
1421
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001422/* Return a host pointer to ram allocated with qemu_ram_alloc.
1423 With the exception of the softmmu code in this file, this should
1424 only be used for local memory (e.g. video ram) that the device owns,
1425 and knows it isn't going to access beyond the end of the block.
1426
1427 It should not be used for general purpose DMA.
1428 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1429 */
1430void *qemu_get_ram_ptr(ram_addr_t addr)
1431{
1432 RAMBlock *block = qemu_get_ram_block(addr);
1433
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001434 if (xen_enabled()) {
1435 /* We need to check if the requested address is in the RAM
1436 * because we don't want to map the entire memory in QEMU.
1437 * In that case just map until the end of the page.
1438 */
1439 if (block->offset == 0) {
1440 return xen_map_cache(addr, 0, 0);
1441 } else if (block->host == NULL) {
1442 block->host =
1443 xen_map_cache(block->offset, block->length, 1);
1444 }
1445 }
1446 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001447}
1448
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001449/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1450 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001451static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001452{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001453 if (*size == 0) {
1454 return NULL;
1455 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001456 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001457 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001458 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001459 RAMBlock *block;
1460
Paolo Bonzinia3161032012-11-14 15:54:48 +01001461 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001462 if (addr - block->offset < block->length) {
1463 if (addr - block->offset + *size > block->length)
1464 *size = block->length - addr + block->offset;
1465 return block->host + (addr - block->offset);
1466 }
1467 }
1468
1469 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1470 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001471 }
1472}
1473
Paolo Bonzini7443b432013-06-03 12:44:02 +02001474/* Some of the softmmu routines need to translate from a host pointer
1475 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001476MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001477{
pbrook94a6b542009-04-11 17:15:54 +00001478 RAMBlock *block;
1479 uint8_t *host = ptr;
1480
Jan Kiszka868bb332011-06-21 22:59:09 +02001481 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001482 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001483 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001484 }
1485
Paolo Bonzini23887b72013-05-06 14:28:39 +02001486 block = ram_list.mru_block;
1487 if (block && block->host && host - block->host < block->length) {
1488 goto found;
1489 }
1490
Paolo Bonzinia3161032012-11-14 15:54:48 +01001491 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001492 /* This case append when the block is not mapped. */
1493 if (block->host == NULL) {
1494 continue;
1495 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001496 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001497 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001498 }
pbrook94a6b542009-04-11 17:15:54 +00001499 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001500
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001501 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001502
1503found:
1504 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001505 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001506}
Alex Williamsonf471a172010-06-11 11:11:42 -06001507
Avi Kivitya8170e52012-10-23 12:30:10 +02001508static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001509 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001510{
Juan Quintela52159192013-10-08 12:44:04 +02001511 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001512 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001513 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001514 switch (size) {
1515 case 1:
1516 stb_p(qemu_get_ram_ptr(ram_addr), val);
1517 break;
1518 case 2:
1519 stw_p(qemu_get_ram_ptr(ram_addr), val);
1520 break;
1521 case 4:
1522 stl_p(qemu_get_ram_ptr(ram_addr), val);
1523 break;
1524 default:
1525 abort();
1526 }
Juan Quintela52159192013-10-08 12:44:04 +02001527 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1528 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001529 /* we remove the notdirty callback only if the code has been
1530 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001531 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001532 CPUArchState *env = current_cpu->env_ptr;
1533 tlb_set_dirty(env, env->mem_io_vaddr);
1534 }
bellard1ccde1c2004-02-06 19:46:14 +00001535}
1536
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001537static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1538 unsigned size, bool is_write)
1539{
1540 return is_write;
1541}
1542
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001543static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001544 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001545 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001546 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001547};
1548
pbrook0f459d12008-06-09 00:20:13 +00001549/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001550static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001551{
Andreas Färber4917cf42013-05-27 05:17:50 +02001552 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001553 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001554 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001555 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001556 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001557
aliguori06d55cc2008-11-18 20:24:06 +00001558 if (env->watchpoint_hit) {
1559 /* We re-entered the check after replacing the TB. Now raise
1560 * the debug interrupt so that is will trigger after the
1561 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001562 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001563 return;
1564 }
pbrook2e70f6e2008-06-29 01:03:05 +00001565 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001566 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001567 if ((vaddr == (wp->vaddr & len_mask) ||
1568 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001569 wp->flags |= BP_WATCHPOINT_HIT;
1570 if (!env->watchpoint_hit) {
1571 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001572 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001573 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1574 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001575 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001576 } else {
1577 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1578 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001579 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001580 }
aliguori06d55cc2008-11-18 20:24:06 +00001581 }
aliguori6e140f22008-11-18 20:37:55 +00001582 } else {
1583 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001584 }
1585 }
1586}
1587
pbrook6658ffb2007-03-16 23:58:11 +00001588/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1589 so these check for a hit then pass through to the normal out-of-line
1590 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001591static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001592 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001593{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001594 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1595 switch (size) {
1596 case 1: return ldub_phys(addr);
1597 case 2: return lduw_phys(addr);
1598 case 4: return ldl_phys(addr);
1599 default: abort();
1600 }
pbrook6658ffb2007-03-16 23:58:11 +00001601}
1602
Avi Kivitya8170e52012-10-23 12:30:10 +02001603static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001604 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001605{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001606 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1607 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001608 case 1:
1609 stb_phys(addr, val);
1610 break;
1611 case 2:
1612 stw_phys(addr, val);
1613 break;
1614 case 4:
1615 stl_phys(addr, val);
1616 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001617 default: abort();
1618 }
pbrook6658ffb2007-03-16 23:58:11 +00001619}
1620
Avi Kivity1ec9b902012-01-02 12:47:48 +02001621static const MemoryRegionOps watch_mem_ops = {
1622 .read = watch_mem_read,
1623 .write = watch_mem_write,
1624 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001625};
pbrook6658ffb2007-03-16 23:58:11 +00001626
Avi Kivitya8170e52012-10-23 12:30:10 +02001627static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001628 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001629{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001630 subpage_t *subpage = opaque;
1631 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001632
blueswir1db7b5422007-05-26 17:36:03 +00001633#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001634 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001635 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001636#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001637 address_space_read(subpage->as, addr + subpage->base, buf, len);
1638 switch (len) {
1639 case 1:
1640 return ldub_p(buf);
1641 case 2:
1642 return lduw_p(buf);
1643 case 4:
1644 return ldl_p(buf);
1645 default:
1646 abort();
1647 }
blueswir1db7b5422007-05-26 17:36:03 +00001648}
1649
Avi Kivitya8170e52012-10-23 12:30:10 +02001650static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001651 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001652{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001653 subpage_t *subpage = opaque;
1654 uint8_t buf[4];
1655
blueswir1db7b5422007-05-26 17:36:03 +00001656#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001657 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001658 " value %"PRIx64"\n",
1659 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001660#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001661 switch (len) {
1662 case 1:
1663 stb_p(buf, value);
1664 break;
1665 case 2:
1666 stw_p(buf, value);
1667 break;
1668 case 4:
1669 stl_p(buf, value);
1670 break;
1671 default:
1672 abort();
1673 }
1674 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001675}
1676
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001677static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001678 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001679{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001680 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001681#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001682 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001683 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001684#endif
1685
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001686 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001687 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001688}
1689
Avi Kivity70c68e42012-01-02 12:32:48 +02001690static const MemoryRegionOps subpage_ops = {
1691 .read = subpage_read,
1692 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001693 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001694 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001695};
1696
Anthony Liguoric227f092009-10-01 16:12:16 -05001697static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001698 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001699{
1700 int idx, eidx;
1701
1702 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1703 return -1;
1704 idx = SUBPAGE_IDX(start);
1705 eidx = SUBPAGE_IDX(end);
1706#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001707 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1708 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001709#endif
blueswir1db7b5422007-05-26 17:36:03 +00001710 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001711 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001712 }
1713
1714 return 0;
1715}
1716
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001717static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001718{
Anthony Liguoric227f092009-10-01 16:12:16 -05001719 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001720
Anthony Liguori7267c092011-08-20 22:09:37 -05001721 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001722
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001723 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001724 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001725 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001726 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001727 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001728#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001729 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1730 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001731#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001732 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001733
1734 return mmio;
1735}
1736
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001737static uint16_t dummy_section(PhysPageMap *map, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001738{
1739 MemoryRegionSection section = {
1740 .mr = mr,
1741 .offset_within_address_space = 0,
1742 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001743 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001744 };
1745
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001746 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001747}
1748
Avi Kivitya8170e52012-10-23 12:30:10 +02001749MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001750{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001751 return address_space_memory.dispatch->map.sections[
1752 index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001753}
1754
Avi Kivitye9179ce2009-06-14 11:38:52 +03001755static void io_mem_init(void)
1756{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001757 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1758 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001759 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001760 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001761 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001762 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001763 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001764}
1765
Avi Kivityac1970f2012-10-03 16:22:53 +02001766static void mem_begin(MemoryListener *listener)
1767{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001768 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001769 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1770 uint16_t n;
1771
1772 n = dummy_section(&d->map, &io_mem_unassigned);
1773 assert(n == PHYS_SECTION_UNASSIGNED);
1774 n = dummy_section(&d->map, &io_mem_notdirty);
1775 assert(n == PHYS_SECTION_NOTDIRTY);
1776 n = dummy_section(&d->map, &io_mem_rom);
1777 assert(n == PHYS_SECTION_ROM);
1778 n = dummy_section(&d->map, &io_mem_watch);
1779 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001780
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001781 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001782 d->as = as;
1783 as->next_dispatch = d;
1784}
1785
1786static void mem_commit(MemoryListener *listener)
1787{
1788 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001789 AddressSpaceDispatch *cur = as->dispatch;
1790 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001791
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001792 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001793
Paolo Bonzini0475d942013-05-29 12:28:21 +02001794 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001795
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001796 if (cur) {
1797 phys_sections_free(&cur->map);
1798 g_free(cur);
1799 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001800}
1801
Avi Kivity1d711482012-10-02 18:54:45 +02001802static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001803{
Andreas Färber182735e2013-05-29 22:29:20 +02001804 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001805
1806 /* since each CPU stores ram addresses in its TLB cache, we must
1807 reset the modified entries */
1808 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001809 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001810 CPUArchState *env = cpu->env_ptr;
1811
Avi Kivity117712c2012-02-12 21:23:17 +02001812 tlb_flush(env, 1);
1813 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001814}
1815
Avi Kivity93632742012-02-08 16:54:16 +02001816static void core_log_global_start(MemoryListener *listener)
1817{
Juan Quintela981fdf22013-10-10 11:54:09 +02001818 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001819}
1820
1821static void core_log_global_stop(MemoryListener *listener)
1822{
Juan Quintela981fdf22013-10-10 11:54:09 +02001823 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001824}
1825
Avi Kivity93632742012-02-08 16:54:16 +02001826static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001827 .log_global_start = core_log_global_start,
1828 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001829 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001830};
1831
Avi Kivity1d711482012-10-02 18:54:45 +02001832static MemoryListener tcg_memory_listener = {
1833 .commit = tcg_commit,
1834};
1835
Avi Kivityac1970f2012-10-03 16:22:53 +02001836void address_space_init_dispatch(AddressSpace *as)
1837{
Paolo Bonzini00752702013-05-29 12:13:54 +02001838 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001839 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001840 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001841 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001842 .region_add = mem_add,
1843 .region_nop = mem_add,
1844 .priority = 0,
1845 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001846 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001847}
1848
Avi Kivity83f3c252012-10-07 12:59:55 +02001849void address_space_destroy_dispatch(AddressSpace *as)
1850{
1851 AddressSpaceDispatch *d = as->dispatch;
1852
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001853 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001854 g_free(d);
1855 as->dispatch = NULL;
1856}
1857
Avi Kivity62152b82011-07-26 14:26:14 +03001858static void memory_map_init(void)
1859{
Anthony Liguori7267c092011-08-20 22:09:37 -05001860 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001861
Paolo Bonzini57271d62013-11-07 17:14:37 +01001862 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001863 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001864
Anthony Liguori7267c092011-08-20 22:09:37 -05001865 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001866 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1867 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001868 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001869
Avi Kivityf6790af2012-10-02 20:13:51 +02001870 memory_listener_register(&core_memory_listener, &address_space_memory);
liguang26416892013-09-04 14:37:33 +08001871 if (tcg_enabled()) {
1872 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1873 }
Avi Kivity62152b82011-07-26 14:26:14 +03001874}
1875
1876MemoryRegion *get_system_memory(void)
1877{
1878 return system_memory;
1879}
1880
Avi Kivity309cb472011-08-08 16:09:03 +03001881MemoryRegion *get_system_io(void)
1882{
1883 return system_io;
1884}
1885
pbrooke2eef172008-06-08 01:09:01 +00001886#endif /* !defined(CONFIG_USER_ONLY) */
1887
bellard13eb76e2004-01-24 15:23:36 +00001888/* physical memory access (slow version, mainly for debug) */
1889#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001890int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001891 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001892{
1893 int l, flags;
1894 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001895 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001896
1897 while (len > 0) {
1898 page = addr & TARGET_PAGE_MASK;
1899 l = (page + TARGET_PAGE_SIZE) - addr;
1900 if (l > len)
1901 l = len;
1902 flags = page_get_flags(page);
1903 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001904 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001905 if (is_write) {
1906 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001907 return -1;
bellard579a97f2007-11-11 14:26:47 +00001908 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001909 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001910 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001911 memcpy(p, buf, l);
1912 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001913 } else {
1914 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001915 return -1;
bellard579a97f2007-11-11 14:26:47 +00001916 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001917 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001918 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001919 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001920 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001921 }
1922 len -= l;
1923 buf += l;
1924 addr += l;
1925 }
Paul Brooka68fe892010-03-01 00:08:59 +00001926 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001927}
bellard8df1cd02005-01-28 22:37:22 +00001928
bellard13eb76e2004-01-24 15:23:36 +00001929#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001930
Avi Kivitya8170e52012-10-23 12:30:10 +02001931static void invalidate_and_set_dirty(hwaddr addr,
1932 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001933{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001934 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001935 /* invalidate code */
1936 tb_invalidate_phys_page_range(addr, addr + length, 0);
1937 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001938 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1939 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001940 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001941 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001942}
1943
Richard Henderson23326162013-07-08 14:55:59 -07001944static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001945{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001946 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001947
1948 /* Regions are assumed to support 1-4 byte accesses unless
1949 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001950 if (access_size_max == 0) {
1951 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001952 }
Richard Henderson23326162013-07-08 14:55:59 -07001953
1954 /* Bound the maximum access by the alignment of the address. */
1955 if (!mr->ops->impl.unaligned) {
1956 unsigned align_size_max = addr & -addr;
1957 if (align_size_max != 0 && align_size_max < access_size_max) {
1958 access_size_max = align_size_max;
1959 }
1960 }
1961
1962 /* Don't attempt accesses larger than the maximum. */
1963 if (l > access_size_max) {
1964 l = access_size_max;
1965 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001966 if (l & (l - 1)) {
1967 l = 1 << (qemu_fls(l) - 1);
1968 }
Richard Henderson23326162013-07-08 14:55:59 -07001969
1970 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001971}
1972
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001973bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001974 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001975{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001976 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001977 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001978 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001979 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001980 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001981 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001982
bellard13eb76e2004-01-24 15:23:36 +00001983 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001984 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001985 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001986
bellard13eb76e2004-01-24 15:23:36 +00001987 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001988 if (!memory_access_is_direct(mr, is_write)) {
1989 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001990 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001991 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001992 switch (l) {
1993 case 8:
1994 /* 64 bit write access */
1995 val = ldq_p(buf);
1996 error |= io_mem_write(mr, addr1, val, 8);
1997 break;
1998 case 4:
bellard1c213d12005-09-03 10:49:04 +00001999 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002000 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002001 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002002 break;
2003 case 2:
bellard1c213d12005-09-03 10:49:04 +00002004 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002005 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002006 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002007 break;
2008 case 1:
bellard1c213d12005-09-03 10:49:04 +00002009 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002010 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002011 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002012 break;
2013 default:
2014 abort();
bellard13eb76e2004-01-24 15:23:36 +00002015 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002016 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002017 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002018 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002019 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002020 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002021 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002022 }
2023 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002024 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002025 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002026 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002027 switch (l) {
2028 case 8:
2029 /* 64 bit read access */
2030 error |= io_mem_read(mr, addr1, &val, 8);
2031 stq_p(buf, val);
2032 break;
2033 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002034 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002035 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002036 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002037 break;
2038 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002039 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002040 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002041 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002042 break;
2043 case 1:
bellard1c213d12005-09-03 10:49:04 +00002044 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002045 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002046 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002047 break;
2048 default:
2049 abort();
bellard13eb76e2004-01-24 15:23:36 +00002050 }
2051 } else {
2052 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002053 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002054 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002055 }
2056 }
2057 len -= l;
2058 buf += l;
2059 addr += l;
2060 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002061
2062 return error;
bellard13eb76e2004-01-24 15:23:36 +00002063}
bellard8df1cd02005-01-28 22:37:22 +00002064
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002065bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002066 const uint8_t *buf, int len)
2067{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002068 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002069}
2070
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002071bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002072{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002073 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002074}
2075
2076
Avi Kivitya8170e52012-10-23 12:30:10 +02002077void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002078 int len, int is_write)
2079{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002080 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002081}
2082
Alexander Graf582b55a2013-12-11 14:17:44 +01002083enum write_rom_type {
2084 WRITE_DATA,
2085 FLUSH_CACHE,
2086};
2087
2088static inline void cpu_physical_memory_write_rom_internal(
2089 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002090{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002091 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002092 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002093 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002094 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002095
bellardd0ecd2a2006-04-23 17:14:48 +00002096 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002097 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002098 mr = address_space_translate(&address_space_memory,
2099 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002100
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002101 if (!(memory_region_is_ram(mr) ||
2102 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002103 /* do nothing */
2104 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002105 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002106 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002107 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002108 switch (type) {
2109 case WRITE_DATA:
2110 memcpy(ptr, buf, l);
2111 invalidate_and_set_dirty(addr1, l);
2112 break;
2113 case FLUSH_CACHE:
2114 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2115 break;
2116 }
bellardd0ecd2a2006-04-23 17:14:48 +00002117 }
2118 len -= l;
2119 buf += l;
2120 addr += l;
2121 }
2122}
2123
Alexander Graf582b55a2013-12-11 14:17:44 +01002124/* used for ROM loading : can write in RAM and ROM */
2125void cpu_physical_memory_write_rom(hwaddr addr,
2126 const uint8_t *buf, int len)
2127{
2128 cpu_physical_memory_write_rom_internal(addr, buf, len, WRITE_DATA);
2129}
2130
2131void cpu_flush_icache_range(hwaddr start, int len)
2132{
2133 /*
2134 * This function should do the same thing as an icache flush that was
2135 * triggered from within the guest. For TCG we are always cache coherent,
2136 * so there is no need to flush anything. For KVM / Xen we need to flush
2137 * the host's instruction cache at least.
2138 */
2139 if (tcg_enabled()) {
2140 return;
2141 }
2142
2143 cpu_physical_memory_write_rom_internal(start, NULL, len, FLUSH_CACHE);
2144}
2145
aliguori6d16c2f2009-01-22 16:59:11 +00002146typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002147 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002148 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002149 hwaddr addr;
2150 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002151} BounceBuffer;
2152
2153static BounceBuffer bounce;
2154
aliguoriba223c22009-01-22 16:59:16 +00002155typedef struct MapClient {
2156 void *opaque;
2157 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002158 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002159} MapClient;
2160
Blue Swirl72cf2d42009-09-12 07:36:22 +00002161static QLIST_HEAD(map_client_list, MapClient) map_client_list
2162 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002163
2164void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2165{
Anthony Liguori7267c092011-08-20 22:09:37 -05002166 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002167
2168 client->opaque = opaque;
2169 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002170 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002171 return client;
2172}
2173
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002174static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002175{
2176 MapClient *client = (MapClient *)_client;
2177
Blue Swirl72cf2d42009-09-12 07:36:22 +00002178 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002179 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002180}
2181
2182static void cpu_notify_map_clients(void)
2183{
2184 MapClient *client;
2185
Blue Swirl72cf2d42009-09-12 07:36:22 +00002186 while (!QLIST_EMPTY(&map_client_list)) {
2187 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002188 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002189 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002190 }
2191}
2192
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002193bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2194{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002195 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002196 hwaddr l, xlat;
2197
2198 while (len > 0) {
2199 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002200 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2201 if (!memory_access_is_direct(mr, is_write)) {
2202 l = memory_access_size(mr, l, addr);
2203 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002204 return false;
2205 }
2206 }
2207
2208 len -= l;
2209 addr += l;
2210 }
2211 return true;
2212}
2213
aliguori6d16c2f2009-01-22 16:59:11 +00002214/* Map a physical memory region into a host virtual address.
2215 * May map a subset of the requested range, given by and returned in *plen.
2216 * May return NULL if resources needed to perform the mapping are exhausted.
2217 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002218 * Use cpu_register_map_client() to know when retrying the map operation is
2219 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002220 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002221void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002222 hwaddr addr,
2223 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002224 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002225{
Avi Kivitya8170e52012-10-23 12:30:10 +02002226 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002227 hwaddr done = 0;
2228 hwaddr l, xlat, base;
2229 MemoryRegion *mr, *this_mr;
2230 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002231
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002232 if (len == 0) {
2233 return NULL;
2234 }
aliguori6d16c2f2009-01-22 16:59:11 +00002235
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002236 l = len;
2237 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2238 if (!memory_access_is_direct(mr, is_write)) {
2239 if (bounce.buffer) {
2240 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002241 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002242 /* Avoid unbounded allocations */
2243 l = MIN(l, TARGET_PAGE_SIZE);
2244 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002245 bounce.addr = addr;
2246 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002247
2248 memory_region_ref(mr);
2249 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002250 if (!is_write) {
2251 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002252 }
aliguori6d16c2f2009-01-22 16:59:11 +00002253
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002254 *plen = l;
2255 return bounce.buffer;
2256 }
2257
2258 base = xlat;
2259 raddr = memory_region_get_ram_addr(mr);
2260
2261 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002262 len -= l;
2263 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002264 done += l;
2265 if (len == 0) {
2266 break;
2267 }
2268
2269 l = len;
2270 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2271 if (this_mr != mr || xlat != base + done) {
2272 break;
2273 }
aliguori6d16c2f2009-01-22 16:59:11 +00002274 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002275
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002276 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002277 *plen = done;
2278 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002279}
2280
Avi Kivityac1970f2012-10-03 16:22:53 +02002281/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002282 * Will also mark the memory as dirty if is_write == 1. access_len gives
2283 * the amount of memory that was actually read or written by the caller.
2284 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002285void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2286 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002287{
2288 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002289 MemoryRegion *mr;
2290 ram_addr_t addr1;
2291
2292 mr = qemu_ram_addr_from_host(buffer, &addr1);
2293 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002294 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002295 while (access_len) {
2296 unsigned l;
2297 l = TARGET_PAGE_SIZE;
2298 if (l > access_len)
2299 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002300 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002301 addr1 += l;
2302 access_len -= l;
2303 }
2304 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002305 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002306 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002307 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002308 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002309 return;
2310 }
2311 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002312 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002313 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002314 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002315 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002316 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002317 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002318}
bellardd0ecd2a2006-04-23 17:14:48 +00002319
Avi Kivitya8170e52012-10-23 12:30:10 +02002320void *cpu_physical_memory_map(hwaddr addr,
2321 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002322 int is_write)
2323{
2324 return address_space_map(&address_space_memory, addr, plen, is_write);
2325}
2326
Avi Kivitya8170e52012-10-23 12:30:10 +02002327void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2328 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002329{
2330 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2331}
2332
bellard8df1cd02005-01-28 22:37:22 +00002333/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002334static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002335 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002336{
bellard8df1cd02005-01-28 22:37:22 +00002337 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002338 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002339 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002340 hwaddr l = 4;
2341 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002342
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002343 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2344 false);
2345 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002346 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002347 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002348#if defined(TARGET_WORDS_BIGENDIAN)
2349 if (endian == DEVICE_LITTLE_ENDIAN) {
2350 val = bswap32(val);
2351 }
2352#else
2353 if (endian == DEVICE_BIG_ENDIAN) {
2354 val = bswap32(val);
2355 }
2356#endif
bellard8df1cd02005-01-28 22:37:22 +00002357 } else {
2358 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002359 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002360 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002361 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002362 switch (endian) {
2363 case DEVICE_LITTLE_ENDIAN:
2364 val = ldl_le_p(ptr);
2365 break;
2366 case DEVICE_BIG_ENDIAN:
2367 val = ldl_be_p(ptr);
2368 break;
2369 default:
2370 val = ldl_p(ptr);
2371 break;
2372 }
bellard8df1cd02005-01-28 22:37:22 +00002373 }
2374 return val;
2375}
2376
Avi Kivitya8170e52012-10-23 12:30:10 +02002377uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002378{
2379 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2380}
2381
Avi Kivitya8170e52012-10-23 12:30:10 +02002382uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002383{
2384 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2385}
2386
Avi Kivitya8170e52012-10-23 12:30:10 +02002387uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002388{
2389 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2390}
2391
bellard84b7b8e2005-11-28 21:19:04 +00002392/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002393static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002394 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002395{
bellard84b7b8e2005-11-28 21:19:04 +00002396 uint8_t *ptr;
2397 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002398 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002399 hwaddr l = 8;
2400 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002401
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002402 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2403 false);
2404 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002405 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002406 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002407#if defined(TARGET_WORDS_BIGENDIAN)
2408 if (endian == DEVICE_LITTLE_ENDIAN) {
2409 val = bswap64(val);
2410 }
2411#else
2412 if (endian == DEVICE_BIG_ENDIAN) {
2413 val = bswap64(val);
2414 }
2415#endif
bellard84b7b8e2005-11-28 21:19:04 +00002416 } else {
2417 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002418 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002419 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002420 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002421 switch (endian) {
2422 case DEVICE_LITTLE_ENDIAN:
2423 val = ldq_le_p(ptr);
2424 break;
2425 case DEVICE_BIG_ENDIAN:
2426 val = ldq_be_p(ptr);
2427 break;
2428 default:
2429 val = ldq_p(ptr);
2430 break;
2431 }
bellard84b7b8e2005-11-28 21:19:04 +00002432 }
2433 return val;
2434}
2435
Avi Kivitya8170e52012-10-23 12:30:10 +02002436uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002437{
2438 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2439}
2440
Avi Kivitya8170e52012-10-23 12:30:10 +02002441uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002442{
2443 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2444}
2445
Avi Kivitya8170e52012-10-23 12:30:10 +02002446uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002447{
2448 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2449}
2450
bellardaab33092005-10-30 20:48:42 +00002451/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002452uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002453{
2454 uint8_t val;
2455 cpu_physical_memory_read(addr, &val, 1);
2456 return val;
2457}
2458
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002459/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002460static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002461 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002462{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002463 uint8_t *ptr;
2464 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002465 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002466 hwaddr l = 2;
2467 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002468
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002469 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2470 false);
2471 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002472 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002473 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002474#if defined(TARGET_WORDS_BIGENDIAN)
2475 if (endian == DEVICE_LITTLE_ENDIAN) {
2476 val = bswap16(val);
2477 }
2478#else
2479 if (endian == DEVICE_BIG_ENDIAN) {
2480 val = bswap16(val);
2481 }
2482#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002483 } else {
2484 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002486 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002487 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488 switch (endian) {
2489 case DEVICE_LITTLE_ENDIAN:
2490 val = lduw_le_p(ptr);
2491 break;
2492 case DEVICE_BIG_ENDIAN:
2493 val = lduw_be_p(ptr);
2494 break;
2495 default:
2496 val = lduw_p(ptr);
2497 break;
2498 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499 }
2500 return val;
bellardaab33092005-10-30 20:48:42 +00002501}
2502
Avi Kivitya8170e52012-10-23 12:30:10 +02002503uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002504{
2505 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2506}
2507
Avi Kivitya8170e52012-10-23 12:30:10 +02002508uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002509{
2510 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2511}
2512
Avi Kivitya8170e52012-10-23 12:30:10 +02002513uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002514{
2515 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2516}
2517
bellard8df1cd02005-01-28 22:37:22 +00002518/* warning: addr must be aligned. The ram page is not masked as dirty
2519 and the code inside is not invalidated. It is useful if the dirty
2520 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002521void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002522{
bellard8df1cd02005-01-28 22:37:22 +00002523 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002524 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002525 hwaddr l = 4;
2526 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002527
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002528 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2529 true);
2530 if (l < 4 || !memory_access_is_direct(mr, true)) {
2531 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002532 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002533 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002534 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002535 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002536
2537 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002538 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002539 /* invalidate code */
2540 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2541 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002542 cpu_physical_memory_set_dirty_flag(addr1,
2543 DIRTY_MEMORY_MIGRATION);
2544 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002545 }
2546 }
bellard8df1cd02005-01-28 22:37:22 +00002547 }
2548}
2549
2550/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002551static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002552 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002553{
bellard8df1cd02005-01-28 22:37:22 +00002554 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002555 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002556 hwaddr l = 4;
2557 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002558
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002559 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2560 true);
2561 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002562#if defined(TARGET_WORDS_BIGENDIAN)
2563 if (endian == DEVICE_LITTLE_ENDIAN) {
2564 val = bswap32(val);
2565 }
2566#else
2567 if (endian == DEVICE_BIG_ENDIAN) {
2568 val = bswap32(val);
2569 }
2570#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002571 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002572 } else {
bellard8df1cd02005-01-28 22:37:22 +00002573 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002574 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002575 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002576 switch (endian) {
2577 case DEVICE_LITTLE_ENDIAN:
2578 stl_le_p(ptr, val);
2579 break;
2580 case DEVICE_BIG_ENDIAN:
2581 stl_be_p(ptr, val);
2582 break;
2583 default:
2584 stl_p(ptr, val);
2585 break;
2586 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002587 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002588 }
2589}
2590
Avi Kivitya8170e52012-10-23 12:30:10 +02002591void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002592{
2593 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2594}
2595
Avi Kivitya8170e52012-10-23 12:30:10 +02002596void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002597{
2598 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2599}
2600
Avi Kivitya8170e52012-10-23 12:30:10 +02002601void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002602{
2603 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2604}
2605
bellardaab33092005-10-30 20:48:42 +00002606/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002607void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002608{
2609 uint8_t v = val;
2610 cpu_physical_memory_write(addr, &v, 1);
2611}
2612
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002613/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002614static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002615 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002616{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002617 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002618 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002619 hwaddr l = 2;
2620 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002621
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002622 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2623 true);
2624 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002625#if defined(TARGET_WORDS_BIGENDIAN)
2626 if (endian == DEVICE_LITTLE_ENDIAN) {
2627 val = bswap16(val);
2628 }
2629#else
2630 if (endian == DEVICE_BIG_ENDIAN) {
2631 val = bswap16(val);
2632 }
2633#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002634 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002635 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002636 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002637 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002638 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002639 switch (endian) {
2640 case DEVICE_LITTLE_ENDIAN:
2641 stw_le_p(ptr, val);
2642 break;
2643 case DEVICE_BIG_ENDIAN:
2644 stw_be_p(ptr, val);
2645 break;
2646 default:
2647 stw_p(ptr, val);
2648 break;
2649 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002650 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002651 }
bellardaab33092005-10-30 20:48:42 +00002652}
2653
Avi Kivitya8170e52012-10-23 12:30:10 +02002654void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002655{
2656 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2657}
2658
Avi Kivitya8170e52012-10-23 12:30:10 +02002659void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002660{
2661 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2662}
2663
Avi Kivitya8170e52012-10-23 12:30:10 +02002664void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002665{
2666 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2667}
2668
bellardaab33092005-10-30 20:48:42 +00002669/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002670void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002671{
2672 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002673 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002674}
2675
Avi Kivitya8170e52012-10-23 12:30:10 +02002676void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002677{
2678 val = cpu_to_le64(val);
2679 cpu_physical_memory_write(addr, &val, 8);
2680}
2681
Avi Kivitya8170e52012-10-23 12:30:10 +02002682void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002683{
2684 val = cpu_to_be64(val);
2685 cpu_physical_memory_write(addr, &val, 8);
2686}
2687
aliguori5e2972f2009-03-28 17:51:36 +00002688/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002689int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002690 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002691{
2692 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002693 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002694 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002695
2696 while (len > 0) {
2697 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002698 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002699 /* if no physical page mapped, return an error */
2700 if (phys_addr == -1)
2701 return -1;
2702 l = (page + TARGET_PAGE_SIZE) - addr;
2703 if (l > len)
2704 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002705 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002706 if (is_write)
2707 cpu_physical_memory_write_rom(phys_addr, buf, l);
2708 else
aliguori5e2972f2009-03-28 17:51:36 +00002709 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002710 len -= l;
2711 buf += l;
2712 addr += l;
2713 }
2714 return 0;
2715}
Paul Brooka68fe892010-03-01 00:08:59 +00002716#endif
bellard13eb76e2004-01-24 15:23:36 +00002717
Blue Swirl8e4a4242013-01-06 18:30:17 +00002718#if !defined(CONFIG_USER_ONLY)
2719
2720/*
2721 * A helper function for the _utterly broken_ virtio device model to find out if
2722 * it's running on a big endian machine. Don't do this at home kids!
2723 */
2724bool virtio_is_big_endian(void);
2725bool virtio_is_big_endian(void)
2726{
2727#if defined(TARGET_WORDS_BIGENDIAN)
2728 return true;
2729#else
2730 return false;
2731#endif
2732}
2733
2734#endif
2735
Wen Congyang76f35532012-05-07 12:04:18 +08002736#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002737bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002738{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002739 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002740 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002741
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002742 mr = address_space_translate(&address_space_memory,
2743 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002744
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002745 return !(memory_region_is_ram(mr) ||
2746 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002747}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002748
2749void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2750{
2751 RAMBlock *block;
2752
2753 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2754 func(block->host, block->offset, block->length, opaque);
2755 }
2756}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002757#endif