blob: c4f2894ea12b40a356ea37ddbdf116ce491e8735 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber182735e2013-05-29 22:29:20 +020072CPUState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färber182735e2013-05-29 22:29:20 +0200354 CPUState *cpu = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färber182735e2013-05-29 22:29:20 +0200356 while (cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Andreas Färber182735e2013-05-29 22:29:20 +0200360 cpu = cpu->next_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400361 }
362
Andreas Färber182735e2013-05-29 22:29:20 +0200363 return cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
Andreas Färber182735e2013-05-29 22:29:20 +0200368 CPUState *cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200369
Andreas Färber182735e2013-05-29 22:29:20 +0200370 cpu = first_cpu;
371 while (cpu) {
372 func(cpu, data);
373 cpu = cpu->next_cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200374 }
375}
376
Andreas Färber9349b4f2012-03-14 01:38:32 +0100377void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000378{
Andreas Färber9f09e182012-05-03 06:59:07 +0200379 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100380 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber182735e2013-05-29 22:29:20 +0200381 CPUState **pcpu;
bellard6a00d602005-11-21 23:25:50 +0000382 int cpu_index;
383
pbrookc2764712009-03-07 15:24:59 +0000384#if defined(CONFIG_USER_ONLY)
385 cpu_list_lock();
386#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200387 cpu->next_cpu = NULL;
388 pcpu = &first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index = 0;
Andreas Färber182735e2013-05-29 22:29:20 +0200390 while (*pcpu != NULL) {
391 pcpu = &(*pcpu)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000392 cpu_index++;
393 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100394 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100395 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000396 QTAILQ_INIT(&env->breakpoints);
397 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100398#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200399 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100400#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200401 *pcpu = cpu;
pbrookc2764712009-03-07 15:24:59 +0000402#if defined(CONFIG_USER_ONLY)
403 cpu_list_unlock();
404#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100405 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000406#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600407 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000408 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100409 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000410#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100411 if (cc->vmsd != NULL) {
412 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
413 }
bellardfd6ce8f2003-05-14 19:00:11 +0000414}
415
bellard1fddef42005-04-17 19:16:13 +0000416#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000417#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200418static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000419{
420 tb_invalidate_phys_page_range(pc, pc + 1, 0);
421}
422#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200423static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400424{
Andreas Färber00b941e2013-06-29 18:55:54 +0200425 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400426 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400427}
bellardc27004e2005-01-03 23:35:10 +0000428#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000429#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000430
Paul Brookc527ee82010-03-01 03:31:14 +0000431#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000433
434{
435}
436
Andreas Färber9349b4f2012-03-14 01:38:32 +0100437int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000438 int flags, CPUWatchpoint **watchpoint)
439{
440 return -ENOSYS;
441}
442#else
pbrook6658ffb2007-03-16 23:58:11 +0000443/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100444int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000445 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000446{
aliguorib4051332008-11-18 20:14:20 +0000447 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000448 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000449
aliguorib4051332008-11-18 20:14:20 +0000450 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400451 if ((len & (len - 1)) || (addr & ~len_mask) ||
452 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000453 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
454 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
455 return -EINVAL;
456 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500457 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000458
aliguoria1d1bb32008-11-18 20:07:32 +0000459 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000460 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000461 wp->flags = flags;
462
aliguori2dc9f412008-11-18 20:56:59 +0000463 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000464 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000465 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000466 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000467 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000468
pbrook6658ffb2007-03-16 23:58:11 +0000469 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000470
471 if (watchpoint)
472 *watchpoint = wp;
473 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000474}
475
aliguoria1d1bb32008-11-18 20:07:32 +0000476/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100477int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000478 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000479{
aliguorib4051332008-11-18 20:14:20 +0000480 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000481 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000482
Blue Swirl72cf2d42009-09-12 07:36:22 +0000483 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000484 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000485 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000486 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000487 return 0;
488 }
489 }
aliguoria1d1bb32008-11-18 20:07:32 +0000490 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000491}
492
aliguoria1d1bb32008-11-18 20:07:32 +0000493/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100494void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000495{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000497
aliguoria1d1bb32008-11-18 20:07:32 +0000498 tlb_flush_page(env, watchpoint->vaddr);
499
Anthony Liguori7267c092011-08-20 22:09:37 -0500500 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000501}
502
aliguoria1d1bb32008-11-18 20:07:32 +0000503/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000505{
aliguoric0ce9982008-11-25 22:13:57 +0000506 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000507
Blue Swirl72cf2d42009-09-12 07:36:22 +0000508 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000509 if (wp->flags & mask)
510 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000511 }
aliguoria1d1bb32008-11-18 20:07:32 +0000512}
Paul Brookc527ee82010-03-01 03:31:14 +0000513#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000514
515/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100516int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000517 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000518{
bellard1fddef42005-04-17 19:16:13 +0000519#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000520 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000521
Anthony Liguori7267c092011-08-20 22:09:37 -0500522 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000523
524 bp->pc = pc;
525 bp->flags = flags;
526
aliguori2dc9f412008-11-18 20:56:59 +0000527 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200528 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000529 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200530 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000531 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200532 }
aliguoria1d1bb32008-11-18 20:07:32 +0000533
Andreas Färber00b941e2013-06-29 18:55:54 +0200534 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000535
Andreas Färber00b941e2013-06-29 18:55:54 +0200536 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000537 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200538 }
aliguoria1d1bb32008-11-18 20:07:32 +0000539 return 0;
540#else
541 return -ENOSYS;
542#endif
543}
544
545/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100546int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000547{
548#if defined(TARGET_HAS_ICE)
549 CPUBreakpoint *bp;
550
Blue Swirl72cf2d42009-09-12 07:36:22 +0000551 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000552 if (bp->pc == pc && bp->flags == flags) {
553 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000554 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000555 }
bellard4c3a88a2003-07-26 12:06:08 +0000556 }
aliguoria1d1bb32008-11-18 20:07:32 +0000557 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000558#else
aliguoria1d1bb32008-11-18 20:07:32 +0000559 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000560#endif
561}
562
aliguoria1d1bb32008-11-18 20:07:32 +0000563/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000565{
bellard1fddef42005-04-17 19:16:13 +0000566#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000567 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000568
Andreas Färber00b941e2013-06-29 18:55:54 +0200569 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000570
Anthony Liguori7267c092011-08-20 22:09:37 -0500571 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000572#endif
573}
574
575/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100576void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000577{
578#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000579 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000580
Blue Swirl72cf2d42009-09-12 07:36:22 +0000581 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000582 if (bp->flags & mask)
583 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000584 }
bellard4c3a88a2003-07-26 12:06:08 +0000585#endif
586}
587
bellardc33a3462003-07-29 20:50:33 +0000588/* enable or disable single step mode. EXCP_DEBUG is returned by the
589 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200590void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000591{
bellard1fddef42005-04-17 19:16:13 +0000592#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200593 if (cpu->singlestep_enabled != enabled) {
594 cpu->singlestep_enabled = enabled;
595 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200596 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200597 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100598 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000599 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200600 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000601 tb_flush(env);
602 }
bellardc33a3462003-07-29 20:50:33 +0000603 }
604#endif
605}
606
Andreas Färber9349b4f2012-03-14 01:38:32 +0100607void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000608{
Andreas Färber878096e2013-05-27 01:33:50 +0200609 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000610 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000611 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000612
613 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000614 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000615 fprintf(stderr, "qemu: fatal: ");
616 vfprintf(stderr, fmt, ap);
617 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200618 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000619 if (qemu_log_enabled()) {
620 qemu_log("qemu: fatal: ");
621 qemu_log_vprintf(fmt, ap2);
622 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200623 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000624 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000625 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000626 }
pbrook493ae1f2007-11-23 16:53:59 +0000627 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000628 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200629#if defined(CONFIG_USER_ONLY)
630 {
631 struct sigaction act;
632 sigfillset(&act.sa_mask);
633 act.sa_handler = SIG_DFL;
634 sigaction(SIGABRT, &act, NULL);
635 }
636#endif
bellard75012672003-06-21 13:11:07 +0000637 abort();
638}
639
Andreas Färber9349b4f2012-03-14 01:38:32 +0100640CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000641{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100642 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000643#if defined(TARGET_HAS_ICE)
644 CPUBreakpoint *bp;
645 CPUWatchpoint *wp;
646#endif
647
Alexander Grafb24c8822013-07-06 14:17:51 +0200648 /* Reset non arch specific state */
649 cpu_reset(ENV_GET_CPU(new_env));
650
651 /* Copy arch specific state into the new CPU */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100652 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000653
aliguori5a38f082009-01-15 20:16:51 +0000654 /* Clone all break/watchpoints.
655 Note: Once we support ptrace with hw-debug register access, make sure
656 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000657 QTAILQ_INIT(&env->breakpoints);
658 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000659#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000660 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000661 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
662 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000663 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000664 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
665 wp->flags, NULL);
666 }
667#endif
668
thsc5be9f02007-02-28 20:20:53 +0000669 return new_env;
670}
671
bellard01243112004-01-04 15:48:17 +0000672#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200673static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
674 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000675{
Juan Quintelad24981d2012-05-22 00:42:40 +0200676 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000677
bellard1ccde1c2004-02-06 19:46:14 +0000678 /* we modify the TLB cache so that the dirty bit will be set again
679 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200680 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200681 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000682 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200683 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000684 != (end - 1) - start) {
685 abort();
686 }
Blue Swirle5548612012-04-21 13:08:33 +0000687 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200688
689}
690
691/* Note: start and end must be within the same ram block. */
692void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
693 int dirty_flags)
694{
695 uintptr_t length;
696
697 start &= TARGET_PAGE_MASK;
698 end = TARGET_PAGE_ALIGN(end);
699
700 length = end - start;
701 if (length == 0)
702 return;
703 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
704
705 if (tcg_enabled()) {
706 tlb_reset_dirty_range_all(start, end, length);
707 }
bellard1ccde1c2004-02-06 19:46:14 +0000708}
709
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000710static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000711{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200712 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000713 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200714 return ret;
aliguori74576192008-10-06 14:02:03 +0000715}
716
Avi Kivitya8170e52012-10-23 12:30:10 +0200717hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200718 MemoryRegionSection *section,
719 target_ulong vaddr,
720 hwaddr paddr, hwaddr xlat,
721 int prot,
722 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000723{
Avi Kivitya8170e52012-10-23 12:30:10 +0200724 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000725 CPUWatchpoint *wp;
726
Blue Swirlcc5bea62012-04-14 14:56:48 +0000727 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000728 /* Normal RAM. */
729 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200730 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000731 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200732 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000733 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200734 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000735 }
736 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200737 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200738 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000739 }
740
741 /* Make accesses to pages with watchpoints go via the
742 watchpoint trap routines. */
743 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
744 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
745 /* Avoid trapping reads of pages with a write breakpoint. */
746 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200747 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000748 *address |= TLB_MMIO;
749 break;
750 }
751 }
752 }
753
754 return iotlb;
755}
bellard9fa3e852004-01-04 18:06:42 +0000756#endif /* defined(CONFIG_USER_ONLY) */
757
pbrooke2eef172008-06-08 01:09:01 +0000758#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000759
Anthony Liguoric227f092009-10-01 16:12:16 -0500760static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200761 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200762static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200763
Avi Kivity5312bd82012-02-12 18:32:55 +0200764static uint16_t phys_section_add(MemoryRegionSection *section)
765{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200766 /* The physical section number is ORed with a page-aligned
767 * pointer to produce the iotlb entries. Thus it should
768 * never overflow into the page-aligned value.
769 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200770 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200771
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200772 if (next_map.sections_nb == next_map.sections_nb_alloc) {
773 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
774 16);
775 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
776 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200777 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200778 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200779 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200780 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200781}
782
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200783static void phys_section_destroy(MemoryRegion *mr)
784{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200785 memory_region_unref(mr);
786
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200787 if (mr->subpage) {
788 subpage_t *subpage = container_of(mr, subpage_t, iomem);
789 memory_region_destroy(&subpage->iomem);
790 g_free(subpage);
791 }
792}
793
Paolo Bonzini60926662013-05-29 12:30:26 +0200794static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200795{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200796 while (map->sections_nb > 0) {
797 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200798 phys_section_destroy(section->mr);
799 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200800 g_free(map->sections);
801 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200802 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200803}
804
Avi Kivityac1970f2012-10-03 16:22:53 +0200805static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200806{
807 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200808 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200810 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
811 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 MemoryRegionSection subsection = {
813 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200814 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200816 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817
Avi Kivityf3705d52012-03-08 16:16:34 +0200818 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200819
Avi Kivityf3705d52012-03-08 16:16:34 +0200820 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200821 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200822 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200823 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200824 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200825 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200826 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200827 }
828 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200829 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200830 subpage_register(subpage, start, end, phys_section_add(section));
831}
832
833
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200834static void register_multipage(AddressSpaceDispatch *d,
835 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000836{
Avi Kivitya8170e52012-10-23 12:30:10 +0200837 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200838 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200839 uint64_t num_pages = int128_get64(int128_rshift(section->size,
840 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200841
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200842 assert(num_pages);
843 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000844}
845
Avi Kivityac1970f2012-10-03 16:22:53 +0200846static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200847{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200848 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200849 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200850 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200851 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200852
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200853 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
854 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
855 - now.offset_within_address_space;
856
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200857 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200858 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200859 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200861 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200862 while (int128_ne(remain.size, now.size)) {
863 remain.size = int128_sub(remain.size, now.size);
864 remain.offset_within_address_space += int128_get64(now.size);
865 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400866 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200867 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200868 register_subpage(d, &now);
869 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200870 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200871 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400872 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200873 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200874 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400875 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200876 }
877}
878
Sheng Yang62a27442010-01-26 19:21:16 +0800879void qemu_flush_coalesced_mmio_buffer(void)
880{
881 if (kvm_enabled())
882 kvm_flush_coalesced_mmio_buffer();
883}
884
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700885void qemu_mutex_lock_ramlist(void)
886{
887 qemu_mutex_lock(&ram_list.mutex);
888}
889
890void qemu_mutex_unlock_ramlist(void)
891{
892 qemu_mutex_unlock(&ram_list.mutex);
893}
894
Marcelo Tosattic9027602010-03-01 20:25:08 -0300895#if defined(__linux__) && !defined(TARGET_S390X)
896
897#include <sys/vfs.h>
898
899#define HUGETLBFS_MAGIC 0x958458f6
900
901static long gethugepagesize(const char *path)
902{
903 struct statfs fs;
904 int ret;
905
906 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900907 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300908 } while (ret != 0 && errno == EINTR);
909
910 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900911 perror(path);
912 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300913 }
914
915 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900916 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300917
918 return fs.f_bsize;
919}
920
Alex Williamson04b16652010-07-02 11:13:17 -0600921static void *file_ram_alloc(RAMBlock *block,
922 ram_addr_t memory,
923 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300924{
925 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500926 char *sanitized_name;
927 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300928 void *area;
929 int fd;
930#ifdef MAP_POPULATE
931 int flags;
932#endif
933 unsigned long hpagesize;
934
935 hpagesize = gethugepagesize(path);
936 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900937 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300938 }
939
940 if (memory < hpagesize) {
941 return NULL;
942 }
943
944 if (kvm_enabled() && !kvm_has_sync_mmu()) {
945 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
946 return NULL;
947 }
948
Peter Feiner8ca761f2013-03-04 13:54:25 -0500949 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
950 sanitized_name = g_strdup(block->mr->name);
951 for (c = sanitized_name; *c != '\0'; c++) {
952 if (*c == '/')
953 *c = '_';
954 }
955
956 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
957 sanitized_name);
958 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300959
960 fd = mkstemp(filename);
961 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900962 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100963 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900964 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300965 }
966 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100967 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300968
969 memory = (memory+hpagesize-1) & ~(hpagesize-1);
970
971 /*
972 * ftruncate is not supported by hugetlbfs in older
973 * hosts, so don't bother bailing out on errors.
974 * If anything goes wrong with it under other filesystems,
975 * mmap will fail.
976 */
977 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900978 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300979
980#ifdef MAP_POPULATE
981 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
982 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
983 * to sidestep this quirk.
984 */
985 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
986 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
987#else
988 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
989#endif
990 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900991 perror("file_ram_alloc: can't mmap RAM pages");
992 close(fd);
993 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300994 }
Alex Williamson04b16652010-07-02 11:13:17 -0600995 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300996 return area;
997}
998#endif
999
Alex Williamsond17b5282010-06-25 11:08:38 -06001000static ram_addr_t find_ram_offset(ram_addr_t size)
1001{
Alex Williamson04b16652010-07-02 11:13:17 -06001002 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001003 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001004
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001005 assert(size != 0); /* it would hand out same offset multiple times */
1006
Paolo Bonzinia3161032012-11-14 15:54:48 +01001007 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001008 return 0;
1009
Paolo Bonzinia3161032012-11-14 15:54:48 +01001010 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001011 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001012
1013 end = block->offset + block->length;
1014
Paolo Bonzinia3161032012-11-14 15:54:48 +01001015 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001016 if (next_block->offset >= end) {
1017 next = MIN(next, next_block->offset);
1018 }
1019 }
1020 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001021 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001022 mingap = next - end;
1023 }
1024 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001025
1026 if (offset == RAM_ADDR_MAX) {
1027 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1028 (uint64_t)size);
1029 abort();
1030 }
1031
Alex Williamson04b16652010-07-02 11:13:17 -06001032 return offset;
1033}
1034
Juan Quintela652d7ec2012-07-20 10:37:54 +02001035ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001036{
Alex Williamsond17b5282010-06-25 11:08:38 -06001037 RAMBlock *block;
1038 ram_addr_t last = 0;
1039
Paolo Bonzinia3161032012-11-14 15:54:48 +01001040 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001041 last = MAX(last, block->offset + block->length);
1042
1043 return last;
1044}
1045
Jason Baronddb97f12012-08-02 15:44:16 -04001046static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1047{
1048 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001049
1050 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001051 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1052 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001053 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1054 if (ret) {
1055 perror("qemu_madvise");
1056 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1057 "but dump_guest_core=off specified\n");
1058 }
1059 }
1060}
1061
Avi Kivityc5705a72011-12-20 15:59:12 +02001062void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063{
1064 RAMBlock *new_block, *block;
1065
Avi Kivityc5705a72011-12-20 15:59:12 +02001066 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001067 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001068 if (block->offset == addr) {
1069 new_block = block;
1070 break;
1071 }
1072 }
1073 assert(new_block);
1074 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001076 if (dev) {
1077 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001078 if (id) {
1079 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001080 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001081 }
1082 }
1083 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1084
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001085 /* This assumes the iothread lock is taken here too. */
1086 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001087 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001088 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001089 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1090 new_block->idstr);
1091 abort();
1092 }
1093 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001094 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001095}
1096
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001097static int memory_try_enable_merging(void *addr, size_t len)
1098{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001099 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001100 /* disabled by the user */
1101 return 0;
1102 }
1103
1104 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1105}
1106
Avi Kivityc5705a72011-12-20 15:59:12 +02001107ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1108 MemoryRegion *mr)
1109{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001110 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001111
1112 size = TARGET_PAGE_ALIGN(size);
1113 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001114
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001115 /* This assumes the iothread lock is taken here too. */
1116 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001117 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001118 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001119 if (host) {
1120 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001121 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001122 } else {
1123 if (mem_path) {
1124#if defined (__linux__) && !defined(TARGET_S390X)
1125 new_block->host = file_ram_alloc(new_block, size, mem_path);
1126 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001127 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001128 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001129 }
1130#else
1131 fprintf(stderr, "-mem-path option unsupported\n");
1132 exit(1);
1133#endif
1134 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001135 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001136 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001137 } else if (kvm_enabled()) {
1138 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001139 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001140 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001141 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001142 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001143 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001144 }
1145 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001146 new_block->length = size;
1147
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001148 /* Keep the list sorted from biggest to smallest block. */
1149 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1150 if (block->length < new_block->length) {
1151 break;
1152 }
1153 }
1154 if (block) {
1155 QTAILQ_INSERT_BEFORE(block, new_block, next);
1156 } else {
1157 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1158 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001159 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001160
Umesh Deshpandef798b072011-08-18 11:41:17 -07001161 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001162 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001163
Anthony Liguori7267c092011-08-20 22:09:37 -05001164 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001165 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001166 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1167 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001168 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001169
Jason Baronddb97f12012-08-02 15:44:16 -04001170 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001171 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001172
Cam Macdonell84b89d72010-07-26 18:10:57 -06001173 if (kvm_enabled())
1174 kvm_setup_guest_memory(new_block->host, size);
1175
1176 return new_block->offset;
1177}
1178
Avi Kivityc5705a72011-12-20 15:59:12 +02001179ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001180{
Avi Kivityc5705a72011-12-20 15:59:12 +02001181 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001182}
bellarde9a1ab12007-02-08 23:08:38 +00001183
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001184void qemu_ram_free_from_ptr(ram_addr_t addr)
1185{
1186 RAMBlock *block;
1187
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001188 /* This assumes the iothread lock is taken here too. */
1189 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001190 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001191 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001192 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001193 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001194 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001195 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001196 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001197 }
1198 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001199 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001200}
1201
Anthony Liguoric227f092009-10-01 16:12:16 -05001202void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001203{
Alex Williamson04b16652010-07-02 11:13:17 -06001204 RAMBlock *block;
1205
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001206 /* This assumes the iothread lock is taken here too. */
1207 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001209 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001210 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001211 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001212 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001213 if (block->flags & RAM_PREALLOC_MASK) {
1214 ;
1215 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001216#if defined (__linux__) && !defined(TARGET_S390X)
1217 if (block->fd) {
1218 munmap(block->host, block->length);
1219 close(block->fd);
1220 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001221 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001222 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001223#else
1224 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001225#endif
1226 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001227 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001228 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001229 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001230 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001231 }
Alex Williamson04b16652010-07-02 11:13:17 -06001232 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001233 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001234 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001235 }
1236 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001237 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001238
bellarde9a1ab12007-02-08 23:08:38 +00001239}
1240
Huang Yingcd19cfa2011-03-02 08:56:19 +01001241#ifndef _WIN32
1242void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1243{
1244 RAMBlock *block;
1245 ram_addr_t offset;
1246 int flags;
1247 void *area, *vaddr;
1248
Paolo Bonzinia3161032012-11-14 15:54:48 +01001249 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001250 offset = addr - block->offset;
1251 if (offset < block->length) {
1252 vaddr = block->host + offset;
1253 if (block->flags & RAM_PREALLOC_MASK) {
1254 ;
1255 } else {
1256 flags = MAP_FIXED;
1257 munmap(vaddr, length);
1258 if (mem_path) {
1259#if defined(__linux__) && !defined(TARGET_S390X)
1260 if (block->fd) {
1261#ifdef MAP_POPULATE
1262 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1263 MAP_PRIVATE;
1264#else
1265 flags |= MAP_PRIVATE;
1266#endif
1267 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1268 flags, block->fd, offset);
1269 } else {
1270 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1271 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1272 flags, -1, 0);
1273 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001274#else
1275 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001276#endif
1277 } else {
1278#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1279 flags |= MAP_SHARED | MAP_ANONYMOUS;
1280 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1281 flags, -1, 0);
1282#else
1283 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1284 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1285 flags, -1, 0);
1286#endif
1287 }
1288 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001289 fprintf(stderr, "Could not remap addr: "
1290 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001291 length, addr);
1292 exit(1);
1293 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001294 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001295 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001296 }
1297 return;
1298 }
1299 }
1300}
1301#endif /* !_WIN32 */
1302
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001303static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001304{
pbrook94a6b542009-04-11 17:15:54 +00001305 RAMBlock *block;
1306
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001307 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001308 block = ram_list.mru_block;
1309 if (block && addr - block->offset < block->length) {
1310 goto found;
1311 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001312 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001313 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001314 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001315 }
pbrook94a6b542009-04-11 17:15:54 +00001316 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001317
1318 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1319 abort();
1320
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001321found:
1322 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001323 return block;
1324}
1325
1326/* Return a host pointer to ram allocated with qemu_ram_alloc.
1327 With the exception of the softmmu code in this file, this should
1328 only be used for local memory (e.g. video ram) that the device owns,
1329 and knows it isn't going to access beyond the end of the block.
1330
1331 It should not be used for general purpose DMA.
1332 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1333 */
1334void *qemu_get_ram_ptr(ram_addr_t addr)
1335{
1336 RAMBlock *block = qemu_get_ram_block(addr);
1337
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001338 if (xen_enabled()) {
1339 /* We need to check if the requested address is in the RAM
1340 * because we don't want to map the entire memory in QEMU.
1341 * In that case just map until the end of the page.
1342 */
1343 if (block->offset == 0) {
1344 return xen_map_cache(addr, 0, 0);
1345 } else if (block->host == NULL) {
1346 block->host =
1347 xen_map_cache(block->offset, block->length, 1);
1348 }
1349 }
1350 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001351}
1352
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001353/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1354 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1355 *
1356 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001357 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001358static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001359{
1360 RAMBlock *block;
1361
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001362 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001363 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001364 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001365 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001366 /* We need to check if the requested address is in the RAM
1367 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001368 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001369 */
1370 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001371 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001372 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001373 block->host =
1374 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001375 }
1376 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001377 return block->host + (addr - block->offset);
1378 }
1379 }
1380
1381 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1382 abort();
1383
1384 return NULL;
1385}
1386
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001387/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1388 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001389static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001390{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001391 if (*size == 0) {
1392 return NULL;
1393 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001394 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001395 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001396 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001397 RAMBlock *block;
1398
Paolo Bonzinia3161032012-11-14 15:54:48 +01001399 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001400 if (addr - block->offset < block->length) {
1401 if (addr - block->offset + *size > block->length)
1402 *size = block->length - addr + block->offset;
1403 return block->host + (addr - block->offset);
1404 }
1405 }
1406
1407 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1408 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001409 }
1410}
1411
Paolo Bonzini7443b432013-06-03 12:44:02 +02001412/* Some of the softmmu routines need to translate from a host pointer
1413 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001414MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001415{
pbrook94a6b542009-04-11 17:15:54 +00001416 RAMBlock *block;
1417 uint8_t *host = ptr;
1418
Jan Kiszka868bb332011-06-21 22:59:09 +02001419 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001420 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001421 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001422 }
1423
Paolo Bonzini23887b72013-05-06 14:28:39 +02001424 block = ram_list.mru_block;
1425 if (block && block->host && host - block->host < block->length) {
1426 goto found;
1427 }
1428
Paolo Bonzinia3161032012-11-14 15:54:48 +01001429 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001430 /* This case append when the block is not mapped. */
1431 if (block->host == NULL) {
1432 continue;
1433 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001434 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001435 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001436 }
pbrook94a6b542009-04-11 17:15:54 +00001437 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001438
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001439 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001440
1441found:
1442 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001443 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001444}
Alex Williamsonf471a172010-06-11 11:11:42 -06001445
Avi Kivitya8170e52012-10-23 12:30:10 +02001446static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001447 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001448{
bellard3a7d9292005-08-21 09:26:42 +00001449 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001450 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001451 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001452 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001453 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001454 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001455 switch (size) {
1456 case 1:
1457 stb_p(qemu_get_ram_ptr(ram_addr), val);
1458 break;
1459 case 2:
1460 stw_p(qemu_get_ram_ptr(ram_addr), val);
1461 break;
1462 case 4:
1463 stl_p(qemu_get_ram_ptr(ram_addr), val);
1464 break;
1465 default:
1466 abort();
1467 }
bellardf23db162005-08-21 19:12:28 +00001468 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001469 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001470 /* we remove the notdirty callback only if the code has been
1471 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001472 if (dirty_flags == 0xff) {
1473 CPUArchState *env = current_cpu->env_ptr;
1474 tlb_set_dirty(env, env->mem_io_vaddr);
1475 }
bellard1ccde1c2004-02-06 19:46:14 +00001476}
1477
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001478static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1479 unsigned size, bool is_write)
1480{
1481 return is_write;
1482}
1483
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001484static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001485 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001486 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001487 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001488};
1489
pbrook0f459d12008-06-09 00:20:13 +00001490/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001491static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001492{
Andreas Färber4917cf42013-05-27 05:17:50 +02001493 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001494 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001495 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001496 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001497 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001498
aliguori06d55cc2008-11-18 20:24:06 +00001499 if (env->watchpoint_hit) {
1500 /* We re-entered the check after replacing the TB. Now raise
1501 * the debug interrupt so that is will trigger after the
1502 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001503 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001504 return;
1505 }
pbrook2e70f6e2008-06-29 01:03:05 +00001506 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001507 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001508 if ((vaddr == (wp->vaddr & len_mask) ||
1509 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001510 wp->flags |= BP_WATCHPOINT_HIT;
1511 if (!env->watchpoint_hit) {
1512 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001513 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001514 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1515 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001516 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001517 } else {
1518 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1519 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001520 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001521 }
aliguori06d55cc2008-11-18 20:24:06 +00001522 }
aliguori6e140f22008-11-18 20:37:55 +00001523 } else {
1524 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001525 }
1526 }
1527}
1528
pbrook6658ffb2007-03-16 23:58:11 +00001529/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1530 so these check for a hit then pass through to the normal out-of-line
1531 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001532static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001533 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001534{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001535 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1536 switch (size) {
1537 case 1: return ldub_phys(addr);
1538 case 2: return lduw_phys(addr);
1539 case 4: return ldl_phys(addr);
1540 default: abort();
1541 }
pbrook6658ffb2007-03-16 23:58:11 +00001542}
1543
Avi Kivitya8170e52012-10-23 12:30:10 +02001544static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001545 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001546{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001547 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1548 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001549 case 1:
1550 stb_phys(addr, val);
1551 break;
1552 case 2:
1553 stw_phys(addr, val);
1554 break;
1555 case 4:
1556 stl_phys(addr, val);
1557 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001558 default: abort();
1559 }
pbrook6658ffb2007-03-16 23:58:11 +00001560}
1561
Avi Kivity1ec9b902012-01-02 12:47:48 +02001562static const MemoryRegionOps watch_mem_ops = {
1563 .read = watch_mem_read,
1564 .write = watch_mem_write,
1565 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001566};
pbrook6658ffb2007-03-16 23:58:11 +00001567
Avi Kivitya8170e52012-10-23 12:30:10 +02001568static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001569 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001570{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001571 subpage_t *subpage = opaque;
1572 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001573
blueswir1db7b5422007-05-26 17:36:03 +00001574#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001575 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1576 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001577#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001578 address_space_read(subpage->as, addr + subpage->base, buf, len);
1579 switch (len) {
1580 case 1:
1581 return ldub_p(buf);
1582 case 2:
1583 return lduw_p(buf);
1584 case 4:
1585 return ldl_p(buf);
1586 default:
1587 abort();
1588 }
blueswir1db7b5422007-05-26 17:36:03 +00001589}
1590
Avi Kivitya8170e52012-10-23 12:30:10 +02001591static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001592 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001593{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001594 subpage_t *subpage = opaque;
1595 uint8_t buf[4];
1596
blueswir1db7b5422007-05-26 17:36:03 +00001597#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001598 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001599 " value %"PRIx64"\n",
1600 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001601#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001602 switch (len) {
1603 case 1:
1604 stb_p(buf, value);
1605 break;
1606 case 2:
1607 stw_p(buf, value);
1608 break;
1609 case 4:
1610 stl_p(buf, value);
1611 break;
1612 default:
1613 abort();
1614 }
1615 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001616}
1617
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001618static bool subpage_accepts(void *opaque, hwaddr addr,
1619 unsigned size, bool is_write)
1620{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001621 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001622#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001623 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1624 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001625#endif
1626
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001627 return address_space_access_valid(subpage->as, addr + subpage->base,
1628 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001629}
1630
Avi Kivity70c68e42012-01-02 12:32:48 +02001631static const MemoryRegionOps subpage_ops = {
1632 .read = subpage_read,
1633 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001634 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001635 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001636};
1637
Anthony Liguoric227f092009-10-01 16:12:16 -05001638static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001639 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001640{
1641 int idx, eidx;
1642
1643 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1644 return -1;
1645 idx = SUBPAGE_IDX(start);
1646 eidx = SUBPAGE_IDX(end);
1647#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001648 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001649 mmio, start, end, idx, eidx, memory);
1650#endif
blueswir1db7b5422007-05-26 17:36:03 +00001651 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001652 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001653 }
1654
1655 return 0;
1656}
1657
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001658static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001659{
Anthony Liguoric227f092009-10-01 16:12:16 -05001660 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001661
Anthony Liguori7267c092011-08-20 22:09:37 -05001662 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001663
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001664 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001665 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001666 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001667 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001668 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001669#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001670 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1671 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001672#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001673 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001674
1675 return mmio;
1676}
1677
Avi Kivity5312bd82012-02-12 18:32:55 +02001678static uint16_t dummy_section(MemoryRegion *mr)
1679{
1680 MemoryRegionSection section = {
1681 .mr = mr,
1682 .offset_within_address_space = 0,
1683 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001684 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001685 };
1686
1687 return phys_section_add(&section);
1688}
1689
Avi Kivitya8170e52012-10-23 12:30:10 +02001690MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001691{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001692 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001693}
1694
Avi Kivitye9179ce2009-06-14 11:38:52 +03001695static void io_mem_init(void)
1696{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001697 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1698 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001699 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001700 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001701 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001702 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001703 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001704}
1705
Avi Kivityac1970f2012-10-03 16:22:53 +02001706static void mem_begin(MemoryListener *listener)
1707{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001708 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001709 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1710
1711 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1712 d->as = as;
1713 as->next_dispatch = d;
1714}
1715
1716static void mem_commit(MemoryListener *listener)
1717{
1718 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001719 AddressSpaceDispatch *cur = as->dispatch;
1720 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001721
Paolo Bonzini0475d942013-05-29 12:28:21 +02001722 next->nodes = next_map.nodes;
1723 next->sections = next_map.sections;
1724
1725 as->dispatch = next;
1726 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001727}
1728
Avi Kivity50c1e142012-02-08 21:36:02 +02001729static void core_begin(MemoryListener *listener)
1730{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001731 uint16_t n;
1732
Paolo Bonzini60926662013-05-29 12:30:26 +02001733 prev_map = g_new(PhysPageMap, 1);
1734 *prev_map = next_map;
1735
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001736 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001737 n = dummy_section(&io_mem_unassigned);
1738 assert(n == PHYS_SECTION_UNASSIGNED);
1739 n = dummy_section(&io_mem_notdirty);
1740 assert(n == PHYS_SECTION_NOTDIRTY);
1741 n = dummy_section(&io_mem_rom);
1742 assert(n == PHYS_SECTION_ROM);
1743 n = dummy_section(&io_mem_watch);
1744 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001745}
1746
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001747/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1748 * All AddressSpaceDispatch instances have switched to the next map.
1749 */
1750static void core_commit(MemoryListener *listener)
1751{
Paolo Bonzini60926662013-05-29 12:30:26 +02001752 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001753}
1754
Avi Kivity1d711482012-10-02 18:54:45 +02001755static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001756{
Andreas Färber182735e2013-05-29 22:29:20 +02001757 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001758
1759 /* since each CPU stores ram addresses in its TLB cache, we must
1760 reset the modified entries */
1761 /* XXX: slow ! */
Andreas Färber182735e2013-05-29 22:29:20 +02001762 for (cpu = first_cpu; cpu != NULL; cpu = cpu->next_cpu) {
1763 CPUArchState *env = cpu->env_ptr;
1764
Avi Kivity117712c2012-02-12 21:23:17 +02001765 tlb_flush(env, 1);
1766 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001767}
1768
Avi Kivity93632742012-02-08 16:54:16 +02001769static void core_log_global_start(MemoryListener *listener)
1770{
1771 cpu_physical_memory_set_dirty_tracking(1);
1772}
1773
1774static void core_log_global_stop(MemoryListener *listener)
1775{
1776 cpu_physical_memory_set_dirty_tracking(0);
1777}
1778
Avi Kivity93632742012-02-08 16:54:16 +02001779static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001780 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001781 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001782 .log_global_start = core_log_global_start,
1783 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001784 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001785};
1786
Avi Kivity1d711482012-10-02 18:54:45 +02001787static MemoryListener tcg_memory_listener = {
1788 .commit = tcg_commit,
1789};
1790
Avi Kivityac1970f2012-10-03 16:22:53 +02001791void address_space_init_dispatch(AddressSpace *as)
1792{
Paolo Bonzini00752702013-05-29 12:13:54 +02001793 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001794 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001795 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001796 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001797 .region_add = mem_add,
1798 .region_nop = mem_add,
1799 .priority = 0,
1800 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001801 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001802}
1803
Avi Kivity83f3c252012-10-07 12:59:55 +02001804void address_space_destroy_dispatch(AddressSpace *as)
1805{
1806 AddressSpaceDispatch *d = as->dispatch;
1807
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001808 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001809 g_free(d);
1810 as->dispatch = NULL;
1811}
1812
Avi Kivity62152b82011-07-26 14:26:14 +03001813static void memory_map_init(void)
1814{
Anthony Liguori7267c092011-08-20 22:09:37 -05001815 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001816 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001817 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001818
Anthony Liguori7267c092011-08-20 22:09:37 -05001819 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001820 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001821 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001822
Avi Kivityf6790af2012-10-02 20:13:51 +02001823 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001824 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001825}
1826
1827MemoryRegion *get_system_memory(void)
1828{
1829 return system_memory;
1830}
1831
Avi Kivity309cb472011-08-08 16:09:03 +03001832MemoryRegion *get_system_io(void)
1833{
1834 return system_io;
1835}
1836
pbrooke2eef172008-06-08 01:09:01 +00001837#endif /* !defined(CONFIG_USER_ONLY) */
1838
bellard13eb76e2004-01-24 15:23:36 +00001839/* physical memory access (slow version, mainly for debug) */
1840#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001841int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001842 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001843{
1844 int l, flags;
1845 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001846 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001847
1848 while (len > 0) {
1849 page = addr & TARGET_PAGE_MASK;
1850 l = (page + TARGET_PAGE_SIZE) - addr;
1851 if (l > len)
1852 l = len;
1853 flags = page_get_flags(page);
1854 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001855 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001856 if (is_write) {
1857 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001858 return -1;
bellard579a97f2007-11-11 14:26:47 +00001859 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001860 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001861 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001862 memcpy(p, buf, l);
1863 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001864 } else {
1865 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001866 return -1;
bellard579a97f2007-11-11 14:26:47 +00001867 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001868 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001869 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001870 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001871 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001872 }
1873 len -= l;
1874 buf += l;
1875 addr += l;
1876 }
Paul Brooka68fe892010-03-01 00:08:59 +00001877 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001878}
bellard8df1cd02005-01-28 22:37:22 +00001879
bellard13eb76e2004-01-24 15:23:36 +00001880#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001881
Avi Kivitya8170e52012-10-23 12:30:10 +02001882static void invalidate_and_set_dirty(hwaddr addr,
1883 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001884{
1885 if (!cpu_physical_memory_is_dirty(addr)) {
1886 /* invalidate code */
1887 tb_invalidate_phys_page_range(addr, addr + length, 0);
1888 /* set dirty bit */
1889 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1890 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001891 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001892}
1893
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001894static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1895{
1896 if (memory_region_is_ram(mr)) {
1897 return !(is_write && mr->readonly);
1898 }
1899 if (memory_region_is_romd(mr)) {
1900 return !is_write;
1901 }
1902
1903 return false;
1904}
1905
Richard Henderson23326162013-07-08 14:55:59 -07001906static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001907{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001908 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001909
1910 /* Regions are assumed to support 1-4 byte accesses unless
1911 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001912 if (access_size_max == 0) {
1913 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001914 }
Richard Henderson23326162013-07-08 14:55:59 -07001915
1916 /* Bound the maximum access by the alignment of the address. */
1917 if (!mr->ops->impl.unaligned) {
1918 unsigned align_size_max = addr & -addr;
1919 if (align_size_max != 0 && align_size_max < access_size_max) {
1920 access_size_max = align_size_max;
1921 }
1922 }
1923
1924 /* Don't attempt accesses larger than the maximum. */
1925 if (l > access_size_max) {
1926 l = access_size_max;
1927 }
Richard Henderson23326162013-07-08 14:55:59 -07001928
1929 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001930}
1931
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001932bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001933 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001934{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001935 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001936 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001937 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001938 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001939 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001940 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001941
bellard13eb76e2004-01-24 15:23:36 +00001942 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001943 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001944 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001945
bellard13eb76e2004-01-24 15:23:36 +00001946 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001947 if (!memory_access_is_direct(mr, is_write)) {
1948 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001949 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001950 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001951 switch (l) {
1952 case 8:
1953 /* 64 bit write access */
1954 val = ldq_p(buf);
1955 error |= io_mem_write(mr, addr1, val, 8);
1956 break;
1957 case 4:
bellard1c213d12005-09-03 10:49:04 +00001958 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001959 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001960 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001961 break;
1962 case 2:
bellard1c213d12005-09-03 10:49:04 +00001963 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001964 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001965 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001966 break;
1967 case 1:
bellard1c213d12005-09-03 10:49:04 +00001968 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001969 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001970 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001971 break;
1972 default:
1973 abort();
bellard13eb76e2004-01-24 15:23:36 +00001974 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001975 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001976 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001977 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001978 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001979 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001980 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001981 }
1982 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001983 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001984 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001985 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001986 switch (l) {
1987 case 8:
1988 /* 64 bit read access */
1989 error |= io_mem_read(mr, addr1, &val, 8);
1990 stq_p(buf, val);
1991 break;
1992 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001993 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001994 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001995 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001996 break;
1997 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001998 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001999 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002000 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002001 break;
2002 case 1:
bellard1c213d12005-09-03 10:49:04 +00002003 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002004 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002005 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002006 break;
2007 default:
2008 abort();
bellard13eb76e2004-01-24 15:23:36 +00002009 }
2010 } else {
2011 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002012 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002013 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002014 }
2015 }
2016 len -= l;
2017 buf += l;
2018 addr += l;
2019 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002020
2021 return error;
bellard13eb76e2004-01-24 15:23:36 +00002022}
bellard8df1cd02005-01-28 22:37:22 +00002023
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002024bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002025 const uint8_t *buf, int len)
2026{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002027 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002028}
2029
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002030bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002031{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002032 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002033}
2034
2035
Avi Kivitya8170e52012-10-23 12:30:10 +02002036void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002037 int len, int is_write)
2038{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002039 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002040}
2041
bellardd0ecd2a2006-04-23 17:14:48 +00002042/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002043void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002044 const uint8_t *buf, int len)
2045{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002046 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002047 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002048 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002049 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002050
bellardd0ecd2a2006-04-23 17:14:48 +00002051 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002052 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002053 mr = address_space_translate(&address_space_memory,
2054 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002055
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002056 if (!(memory_region_is_ram(mr) ||
2057 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002058 /* do nothing */
2059 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002060 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002061 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002062 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002063 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002064 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002065 }
2066 len -= l;
2067 buf += l;
2068 addr += l;
2069 }
2070}
2071
aliguori6d16c2f2009-01-22 16:59:11 +00002072typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002073 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002074 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002075 hwaddr addr;
2076 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002077} BounceBuffer;
2078
2079static BounceBuffer bounce;
2080
aliguoriba223c22009-01-22 16:59:16 +00002081typedef struct MapClient {
2082 void *opaque;
2083 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002084 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002085} MapClient;
2086
Blue Swirl72cf2d42009-09-12 07:36:22 +00002087static QLIST_HEAD(map_client_list, MapClient) map_client_list
2088 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002089
2090void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2091{
Anthony Liguori7267c092011-08-20 22:09:37 -05002092 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002093
2094 client->opaque = opaque;
2095 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002096 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002097 return client;
2098}
2099
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002100static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002101{
2102 MapClient *client = (MapClient *)_client;
2103
Blue Swirl72cf2d42009-09-12 07:36:22 +00002104 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002105 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002106}
2107
2108static void cpu_notify_map_clients(void)
2109{
2110 MapClient *client;
2111
Blue Swirl72cf2d42009-09-12 07:36:22 +00002112 while (!QLIST_EMPTY(&map_client_list)) {
2113 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002114 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002115 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002116 }
2117}
2118
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002119bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2120{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002121 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002122 hwaddr l, xlat;
2123
2124 while (len > 0) {
2125 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002126 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2127 if (!memory_access_is_direct(mr, is_write)) {
2128 l = memory_access_size(mr, l, addr);
2129 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002130 return false;
2131 }
2132 }
2133
2134 len -= l;
2135 addr += l;
2136 }
2137 return true;
2138}
2139
aliguori6d16c2f2009-01-22 16:59:11 +00002140/* Map a physical memory region into a host virtual address.
2141 * May map a subset of the requested range, given by and returned in *plen.
2142 * May return NULL if resources needed to perform the mapping are exhausted.
2143 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002144 * Use cpu_register_map_client() to know when retrying the map operation is
2145 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002146 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002147void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002148 hwaddr addr,
2149 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002150 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002151{
Avi Kivitya8170e52012-10-23 12:30:10 +02002152 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002153 hwaddr done = 0;
2154 hwaddr l, xlat, base;
2155 MemoryRegion *mr, *this_mr;
2156 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002157
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002158 if (len == 0) {
2159 return NULL;
2160 }
aliguori6d16c2f2009-01-22 16:59:11 +00002161
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002162 l = len;
2163 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2164 if (!memory_access_is_direct(mr, is_write)) {
2165 if (bounce.buffer) {
2166 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002167 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002168 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2169 bounce.addr = addr;
2170 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002171
2172 memory_region_ref(mr);
2173 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002174 if (!is_write) {
2175 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002176 }
aliguori6d16c2f2009-01-22 16:59:11 +00002177
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002178 *plen = l;
2179 return bounce.buffer;
2180 }
2181
2182 base = xlat;
2183 raddr = memory_region_get_ram_addr(mr);
2184
2185 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002186 len -= l;
2187 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002188 done += l;
2189 if (len == 0) {
2190 break;
2191 }
2192
2193 l = len;
2194 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2195 if (this_mr != mr || xlat != base + done) {
2196 break;
2197 }
aliguori6d16c2f2009-01-22 16:59:11 +00002198 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002199
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002200 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002201 *plen = done;
2202 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002203}
2204
Avi Kivityac1970f2012-10-03 16:22:53 +02002205/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002206 * Will also mark the memory as dirty if is_write == 1. access_len gives
2207 * the amount of memory that was actually read or written by the caller.
2208 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002209void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2210 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002211{
2212 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002213 MemoryRegion *mr;
2214 ram_addr_t addr1;
2215
2216 mr = qemu_ram_addr_from_host(buffer, &addr1);
2217 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002218 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002219 while (access_len) {
2220 unsigned l;
2221 l = TARGET_PAGE_SIZE;
2222 if (l > access_len)
2223 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002224 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002225 addr1 += l;
2226 access_len -= l;
2227 }
2228 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002229 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002230 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002231 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002232 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002233 return;
2234 }
2235 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002236 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002237 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002238 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002239 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002240 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002241 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002242}
bellardd0ecd2a2006-04-23 17:14:48 +00002243
Avi Kivitya8170e52012-10-23 12:30:10 +02002244void *cpu_physical_memory_map(hwaddr addr,
2245 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002246 int is_write)
2247{
2248 return address_space_map(&address_space_memory, addr, plen, is_write);
2249}
2250
Avi Kivitya8170e52012-10-23 12:30:10 +02002251void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2252 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002253{
2254 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2255}
2256
bellard8df1cd02005-01-28 22:37:22 +00002257/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002258static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002259 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002260{
bellard8df1cd02005-01-28 22:37:22 +00002261 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002262 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002263 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002264 hwaddr l = 4;
2265 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002266
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002267 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2268 false);
2269 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002270 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002271 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002272#if defined(TARGET_WORDS_BIGENDIAN)
2273 if (endian == DEVICE_LITTLE_ENDIAN) {
2274 val = bswap32(val);
2275 }
2276#else
2277 if (endian == DEVICE_BIG_ENDIAN) {
2278 val = bswap32(val);
2279 }
2280#endif
bellard8df1cd02005-01-28 22:37:22 +00002281 } else {
2282 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002283 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002284 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002285 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002286 switch (endian) {
2287 case DEVICE_LITTLE_ENDIAN:
2288 val = ldl_le_p(ptr);
2289 break;
2290 case DEVICE_BIG_ENDIAN:
2291 val = ldl_be_p(ptr);
2292 break;
2293 default:
2294 val = ldl_p(ptr);
2295 break;
2296 }
bellard8df1cd02005-01-28 22:37:22 +00002297 }
2298 return val;
2299}
2300
Avi Kivitya8170e52012-10-23 12:30:10 +02002301uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002302{
2303 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2304}
2305
Avi Kivitya8170e52012-10-23 12:30:10 +02002306uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002307{
2308 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2309}
2310
Avi Kivitya8170e52012-10-23 12:30:10 +02002311uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002312{
2313 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2314}
2315
bellard84b7b8e2005-11-28 21:19:04 +00002316/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002317static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002318 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002319{
bellard84b7b8e2005-11-28 21:19:04 +00002320 uint8_t *ptr;
2321 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002322 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002323 hwaddr l = 8;
2324 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002325
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002326 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2327 false);
2328 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002329 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002330 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002331#if defined(TARGET_WORDS_BIGENDIAN)
2332 if (endian == DEVICE_LITTLE_ENDIAN) {
2333 val = bswap64(val);
2334 }
2335#else
2336 if (endian == DEVICE_BIG_ENDIAN) {
2337 val = bswap64(val);
2338 }
2339#endif
bellard84b7b8e2005-11-28 21:19:04 +00002340 } else {
2341 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002342 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002343 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002344 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002345 switch (endian) {
2346 case DEVICE_LITTLE_ENDIAN:
2347 val = ldq_le_p(ptr);
2348 break;
2349 case DEVICE_BIG_ENDIAN:
2350 val = ldq_be_p(ptr);
2351 break;
2352 default:
2353 val = ldq_p(ptr);
2354 break;
2355 }
bellard84b7b8e2005-11-28 21:19:04 +00002356 }
2357 return val;
2358}
2359
Avi Kivitya8170e52012-10-23 12:30:10 +02002360uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002361{
2362 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2363}
2364
Avi Kivitya8170e52012-10-23 12:30:10 +02002365uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002366{
2367 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2368}
2369
Avi Kivitya8170e52012-10-23 12:30:10 +02002370uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002371{
2372 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2373}
2374
bellardaab33092005-10-30 20:48:42 +00002375/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002376uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002377{
2378 uint8_t val;
2379 cpu_physical_memory_read(addr, &val, 1);
2380 return val;
2381}
2382
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002383/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002384static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002385 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002386{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002387 uint8_t *ptr;
2388 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002389 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002390 hwaddr l = 2;
2391 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002392
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002393 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2394 false);
2395 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002396 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002397 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002398#if defined(TARGET_WORDS_BIGENDIAN)
2399 if (endian == DEVICE_LITTLE_ENDIAN) {
2400 val = bswap16(val);
2401 }
2402#else
2403 if (endian == DEVICE_BIG_ENDIAN) {
2404 val = bswap16(val);
2405 }
2406#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002407 } else {
2408 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002409 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002410 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002411 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002412 switch (endian) {
2413 case DEVICE_LITTLE_ENDIAN:
2414 val = lduw_le_p(ptr);
2415 break;
2416 case DEVICE_BIG_ENDIAN:
2417 val = lduw_be_p(ptr);
2418 break;
2419 default:
2420 val = lduw_p(ptr);
2421 break;
2422 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002423 }
2424 return val;
bellardaab33092005-10-30 20:48:42 +00002425}
2426
Avi Kivitya8170e52012-10-23 12:30:10 +02002427uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002428{
2429 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2430}
2431
Avi Kivitya8170e52012-10-23 12:30:10 +02002432uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002433{
2434 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2435}
2436
Avi Kivitya8170e52012-10-23 12:30:10 +02002437uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002438{
2439 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2440}
2441
bellard8df1cd02005-01-28 22:37:22 +00002442/* warning: addr must be aligned. The ram page is not masked as dirty
2443 and the code inside is not invalidated. It is useful if the dirty
2444 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002445void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002446{
bellard8df1cd02005-01-28 22:37:22 +00002447 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002448 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002449 hwaddr l = 4;
2450 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002451
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002452 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2453 true);
2454 if (l < 4 || !memory_access_is_direct(mr, true)) {
2455 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002456 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002457 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002458 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002459 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002460
2461 if (unlikely(in_migration)) {
2462 if (!cpu_physical_memory_is_dirty(addr1)) {
2463 /* invalidate code */
2464 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2465 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002466 cpu_physical_memory_set_dirty_flags(
2467 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002468 }
2469 }
bellard8df1cd02005-01-28 22:37:22 +00002470 }
2471}
2472
2473/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002474static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002475 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002476{
bellard8df1cd02005-01-28 22:37:22 +00002477 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002478 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002479 hwaddr l = 4;
2480 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002481
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002482 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2483 true);
2484 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002485#if defined(TARGET_WORDS_BIGENDIAN)
2486 if (endian == DEVICE_LITTLE_ENDIAN) {
2487 val = bswap32(val);
2488 }
2489#else
2490 if (endian == DEVICE_BIG_ENDIAN) {
2491 val = bswap32(val);
2492 }
2493#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002494 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002495 } else {
bellard8df1cd02005-01-28 22:37:22 +00002496 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002497 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002498 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002499 switch (endian) {
2500 case DEVICE_LITTLE_ENDIAN:
2501 stl_le_p(ptr, val);
2502 break;
2503 case DEVICE_BIG_ENDIAN:
2504 stl_be_p(ptr, val);
2505 break;
2506 default:
2507 stl_p(ptr, val);
2508 break;
2509 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002510 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002511 }
2512}
2513
Avi Kivitya8170e52012-10-23 12:30:10 +02002514void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002515{
2516 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2517}
2518
Avi Kivitya8170e52012-10-23 12:30:10 +02002519void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002520{
2521 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2522}
2523
Avi Kivitya8170e52012-10-23 12:30:10 +02002524void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002525{
2526 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2527}
2528
bellardaab33092005-10-30 20:48:42 +00002529/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002530void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002531{
2532 uint8_t v = val;
2533 cpu_physical_memory_write(addr, &v, 1);
2534}
2535
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002536/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002537static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002539{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002540 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002541 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002542 hwaddr l = 2;
2543 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002544
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002545 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2546 true);
2547 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002548#if defined(TARGET_WORDS_BIGENDIAN)
2549 if (endian == DEVICE_LITTLE_ENDIAN) {
2550 val = bswap16(val);
2551 }
2552#else
2553 if (endian == DEVICE_BIG_ENDIAN) {
2554 val = bswap16(val);
2555 }
2556#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002557 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002558 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002559 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002560 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002561 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002562 switch (endian) {
2563 case DEVICE_LITTLE_ENDIAN:
2564 stw_le_p(ptr, val);
2565 break;
2566 case DEVICE_BIG_ENDIAN:
2567 stw_be_p(ptr, val);
2568 break;
2569 default:
2570 stw_p(ptr, val);
2571 break;
2572 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002573 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002574 }
bellardaab33092005-10-30 20:48:42 +00002575}
2576
Avi Kivitya8170e52012-10-23 12:30:10 +02002577void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002578{
2579 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2580}
2581
Avi Kivitya8170e52012-10-23 12:30:10 +02002582void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002583{
2584 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2585}
2586
Avi Kivitya8170e52012-10-23 12:30:10 +02002587void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002588{
2589 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2590}
2591
bellardaab33092005-10-30 20:48:42 +00002592/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002593void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002594{
2595 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002596 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002597}
2598
Avi Kivitya8170e52012-10-23 12:30:10 +02002599void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002600{
2601 val = cpu_to_le64(val);
2602 cpu_physical_memory_write(addr, &val, 8);
2603}
2604
Avi Kivitya8170e52012-10-23 12:30:10 +02002605void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002606{
2607 val = cpu_to_be64(val);
2608 cpu_physical_memory_write(addr, &val, 8);
2609}
2610
aliguori5e2972f2009-03-28 17:51:36 +00002611/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002612int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002613 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002614{
2615 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002616 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002617 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002618
2619 while (len > 0) {
2620 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002621 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002622 /* if no physical page mapped, return an error */
2623 if (phys_addr == -1)
2624 return -1;
2625 l = (page + TARGET_PAGE_SIZE) - addr;
2626 if (l > len)
2627 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002628 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002629 if (is_write)
2630 cpu_physical_memory_write_rom(phys_addr, buf, l);
2631 else
aliguori5e2972f2009-03-28 17:51:36 +00002632 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002633 len -= l;
2634 buf += l;
2635 addr += l;
2636 }
2637 return 0;
2638}
Paul Brooka68fe892010-03-01 00:08:59 +00002639#endif
bellard13eb76e2004-01-24 15:23:36 +00002640
Blue Swirl8e4a4242013-01-06 18:30:17 +00002641#if !defined(CONFIG_USER_ONLY)
2642
2643/*
2644 * A helper function for the _utterly broken_ virtio device model to find out if
2645 * it's running on a big endian machine. Don't do this at home kids!
2646 */
2647bool virtio_is_big_endian(void);
2648bool virtio_is_big_endian(void)
2649{
2650#if defined(TARGET_WORDS_BIGENDIAN)
2651 return true;
2652#else
2653 return false;
2654#endif
2655}
2656
2657#endif
2658
Wen Congyang76f35532012-05-07 12:04:18 +08002659#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002660bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002661{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002662 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002663 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002664
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002665 mr = address_space_translate(&address_space_memory,
2666 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002667
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002668 return !(memory_region_is_ram(mr) ||
2669 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002670}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002671
2672void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2673{
2674 RAMBlock *block;
2675
2676 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2677 func(block->host, block->offset, block->length, opaque);
2678 }
2679}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002680#endif