blob: 3ba9525bd345c0bccefc16f30d715d9d9c51a4b0 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber182735e2013-05-29 22:29:20 +020072CPUState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färber182735e2013-05-29 22:29:20 +0200354 CPUState *cpu = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färber182735e2013-05-29 22:29:20 +0200356 while (cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Andreas Färber182735e2013-05-29 22:29:20 +0200360 cpu = cpu->next_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400361 }
362
Andreas Färber182735e2013-05-29 22:29:20 +0200363 return cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
Andreas Färber182735e2013-05-29 22:29:20 +0200368 CPUState *cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200369
Andreas Färber182735e2013-05-29 22:29:20 +0200370 cpu = first_cpu;
371 while (cpu) {
372 func(cpu, data);
373 cpu = cpu->next_cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200374 }
375}
376
Andreas Färber9349b4f2012-03-14 01:38:32 +0100377void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000378{
Andreas Färber9f09e182012-05-03 06:59:07 +0200379 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100380 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber182735e2013-05-29 22:29:20 +0200381 CPUState **pcpu;
bellard6a00d602005-11-21 23:25:50 +0000382 int cpu_index;
383
pbrookc2764712009-03-07 15:24:59 +0000384#if defined(CONFIG_USER_ONLY)
385 cpu_list_lock();
386#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200387 cpu->next_cpu = NULL;
388 pcpu = &first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index = 0;
Andreas Färber182735e2013-05-29 22:29:20 +0200390 while (*pcpu != NULL) {
391 pcpu = &(*pcpu)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000392 cpu_index++;
393 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100394 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100395 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000396 QTAILQ_INIT(&env->breakpoints);
397 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100398#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200399 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100400#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200401 *pcpu = cpu;
pbrookc2764712009-03-07 15:24:59 +0000402#if defined(CONFIG_USER_ONLY)
403 cpu_list_unlock();
404#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100405 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000406#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600407 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000408 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100409 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000410#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100411 if (cc->vmsd != NULL) {
412 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
413 }
bellardfd6ce8f2003-05-14 19:00:11 +0000414}
415
bellard1fddef42005-04-17 19:16:13 +0000416#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000417#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200418static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000419{
420 tb_invalidate_phys_page_range(pc, pc + 1, 0);
421}
422#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200423static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400424{
Andreas Färber00b941e2013-06-29 18:55:54 +0200425 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400426 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400427}
bellardc27004e2005-01-03 23:35:10 +0000428#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000429#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000430
Paul Brookc527ee82010-03-01 03:31:14 +0000431#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000433
434{
435}
436
Andreas Färber9349b4f2012-03-14 01:38:32 +0100437int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000438 int flags, CPUWatchpoint **watchpoint)
439{
440 return -ENOSYS;
441}
442#else
pbrook6658ffb2007-03-16 23:58:11 +0000443/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100444int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000445 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000446{
aliguorib4051332008-11-18 20:14:20 +0000447 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000448 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000449
aliguorib4051332008-11-18 20:14:20 +0000450 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400451 if ((len & (len - 1)) || (addr & ~len_mask) ||
452 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000453 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
454 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
455 return -EINVAL;
456 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500457 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000458
aliguoria1d1bb32008-11-18 20:07:32 +0000459 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000460 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000461 wp->flags = flags;
462
aliguori2dc9f412008-11-18 20:56:59 +0000463 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000464 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000465 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000466 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000467 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000468
pbrook6658ffb2007-03-16 23:58:11 +0000469 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000470
471 if (watchpoint)
472 *watchpoint = wp;
473 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000474}
475
aliguoria1d1bb32008-11-18 20:07:32 +0000476/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100477int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000478 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000479{
aliguorib4051332008-11-18 20:14:20 +0000480 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000481 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000482
Blue Swirl72cf2d42009-09-12 07:36:22 +0000483 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000484 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000485 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000486 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000487 return 0;
488 }
489 }
aliguoria1d1bb32008-11-18 20:07:32 +0000490 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000491}
492
aliguoria1d1bb32008-11-18 20:07:32 +0000493/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100494void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000495{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000497
aliguoria1d1bb32008-11-18 20:07:32 +0000498 tlb_flush_page(env, watchpoint->vaddr);
499
Anthony Liguori7267c092011-08-20 22:09:37 -0500500 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000501}
502
aliguoria1d1bb32008-11-18 20:07:32 +0000503/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000505{
aliguoric0ce9982008-11-25 22:13:57 +0000506 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000507
Blue Swirl72cf2d42009-09-12 07:36:22 +0000508 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000509 if (wp->flags & mask)
510 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000511 }
aliguoria1d1bb32008-11-18 20:07:32 +0000512}
Paul Brookc527ee82010-03-01 03:31:14 +0000513#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000514
515/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100516int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000517 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000518{
bellard1fddef42005-04-17 19:16:13 +0000519#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000520 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000521
Anthony Liguori7267c092011-08-20 22:09:37 -0500522 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000523
524 bp->pc = pc;
525 bp->flags = flags;
526
aliguori2dc9f412008-11-18 20:56:59 +0000527 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200528 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000529 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200530 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000531 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200532 }
aliguoria1d1bb32008-11-18 20:07:32 +0000533
Andreas Färber00b941e2013-06-29 18:55:54 +0200534 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000535
Andreas Färber00b941e2013-06-29 18:55:54 +0200536 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000537 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200538 }
aliguoria1d1bb32008-11-18 20:07:32 +0000539 return 0;
540#else
541 return -ENOSYS;
542#endif
543}
544
545/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100546int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000547{
548#if defined(TARGET_HAS_ICE)
549 CPUBreakpoint *bp;
550
Blue Swirl72cf2d42009-09-12 07:36:22 +0000551 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000552 if (bp->pc == pc && bp->flags == flags) {
553 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000554 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000555 }
bellard4c3a88a2003-07-26 12:06:08 +0000556 }
aliguoria1d1bb32008-11-18 20:07:32 +0000557 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000558#else
aliguoria1d1bb32008-11-18 20:07:32 +0000559 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000560#endif
561}
562
aliguoria1d1bb32008-11-18 20:07:32 +0000563/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000565{
bellard1fddef42005-04-17 19:16:13 +0000566#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000567 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000568
Andreas Färber00b941e2013-06-29 18:55:54 +0200569 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000570
Anthony Liguori7267c092011-08-20 22:09:37 -0500571 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000572#endif
573}
574
575/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100576void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000577{
578#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000579 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000580
Blue Swirl72cf2d42009-09-12 07:36:22 +0000581 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000582 if (bp->flags & mask)
583 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000584 }
bellard4c3a88a2003-07-26 12:06:08 +0000585#endif
586}
587
bellardc33a3462003-07-29 20:50:33 +0000588/* enable or disable single step mode. EXCP_DEBUG is returned by the
589 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200590void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000591{
bellard1fddef42005-04-17 19:16:13 +0000592#if defined(TARGET_HAS_ICE)
Andreas Färber3825b282013-06-24 18:41:06 +0200593 CPUArchState *env = cpu->env_ptr;
Andreas Färbered2803d2013-06-21 20:20:45 +0200594
595 if (cpu->singlestep_enabled != enabled) {
596 cpu->singlestep_enabled = enabled;
597 if (kvm_enabled()) {
aliguorie22a25c2009-03-12 20:12:48 +0000598 kvm_update_guest_debug(env, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200599 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100600 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000601 /* XXX: only flush what is necessary */
602 tb_flush(env);
603 }
bellardc33a3462003-07-29 20:50:33 +0000604 }
605#endif
606}
607
Andreas Färber9349b4f2012-03-14 01:38:32 +0100608void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000609{
Andreas Färber878096e2013-05-27 01:33:50 +0200610 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000611 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000612 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000613
614 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000616 fprintf(stderr, "qemu: fatal: ");
617 vfprintf(stderr, fmt, ap);
618 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200619 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000620 if (qemu_log_enabled()) {
621 qemu_log("qemu: fatal: ");
622 qemu_log_vprintf(fmt, ap2);
623 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200624 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000625 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000626 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000627 }
pbrook493ae1f2007-11-23 16:53:59 +0000628 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000629 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200630#if defined(CONFIG_USER_ONLY)
631 {
632 struct sigaction act;
633 sigfillset(&act.sa_mask);
634 act.sa_handler = SIG_DFL;
635 sigaction(SIGABRT, &act, NULL);
636 }
637#endif
bellard75012672003-06-21 13:11:07 +0000638 abort();
639}
640
Andreas Färber9349b4f2012-03-14 01:38:32 +0100641CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000642{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000644#if defined(TARGET_HAS_ICE)
645 CPUBreakpoint *bp;
646 CPUWatchpoint *wp;
647#endif
648
Alexander Grafb24c8822013-07-06 14:17:51 +0200649 /* Reset non arch specific state */
650 cpu_reset(ENV_GET_CPU(new_env));
651
652 /* Copy arch specific state into the new CPU */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100653 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000654
aliguori5a38f082009-01-15 20:16:51 +0000655 /* Clone all break/watchpoints.
656 Note: Once we support ptrace with hw-debug register access, make sure
657 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000658 QTAILQ_INIT(&env->breakpoints);
659 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000660#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000661 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000662 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
663 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000664 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000665 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
666 wp->flags, NULL);
667 }
668#endif
669
thsc5be9f02007-02-28 20:20:53 +0000670 return new_env;
671}
672
bellard01243112004-01-04 15:48:17 +0000673#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200674static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
675 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000676{
Juan Quintelad24981d2012-05-22 00:42:40 +0200677 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000678
bellard1ccde1c2004-02-06 19:46:14 +0000679 /* we modify the TLB cache so that the dirty bit will be set again
680 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200681 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200682 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000683 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200684 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000685 != (end - 1) - start) {
686 abort();
687 }
Blue Swirle5548612012-04-21 13:08:33 +0000688 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200689
690}
691
692/* Note: start and end must be within the same ram block. */
693void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
694 int dirty_flags)
695{
696 uintptr_t length;
697
698 start &= TARGET_PAGE_MASK;
699 end = TARGET_PAGE_ALIGN(end);
700
701 length = end - start;
702 if (length == 0)
703 return;
704 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
705
706 if (tcg_enabled()) {
707 tlb_reset_dirty_range_all(start, end, length);
708 }
bellard1ccde1c2004-02-06 19:46:14 +0000709}
710
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000711static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000712{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200713 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000714 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200715 return ret;
aliguori74576192008-10-06 14:02:03 +0000716}
717
Avi Kivitya8170e52012-10-23 12:30:10 +0200718hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200719 MemoryRegionSection *section,
720 target_ulong vaddr,
721 hwaddr paddr, hwaddr xlat,
722 int prot,
723 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000724{
Avi Kivitya8170e52012-10-23 12:30:10 +0200725 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000726 CPUWatchpoint *wp;
727
Blue Swirlcc5bea62012-04-14 14:56:48 +0000728 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000729 /* Normal RAM. */
730 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200731 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000732 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200733 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000734 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200735 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000736 }
737 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200738 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200739 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000740 }
741
742 /* Make accesses to pages with watchpoints go via the
743 watchpoint trap routines. */
744 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
745 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
746 /* Avoid trapping reads of pages with a write breakpoint. */
747 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200748 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000749 *address |= TLB_MMIO;
750 break;
751 }
752 }
753 }
754
755 return iotlb;
756}
bellard9fa3e852004-01-04 18:06:42 +0000757#endif /* defined(CONFIG_USER_ONLY) */
758
pbrooke2eef172008-06-08 01:09:01 +0000759#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000760
Anthony Liguoric227f092009-10-01 16:12:16 -0500761static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200762 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200763static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200764
Avi Kivity5312bd82012-02-12 18:32:55 +0200765static uint16_t phys_section_add(MemoryRegionSection *section)
766{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200767 /* The physical section number is ORed with a page-aligned
768 * pointer to produce the iotlb entries. Thus it should
769 * never overflow into the page-aligned value.
770 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200771 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200772
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200773 if (next_map.sections_nb == next_map.sections_nb_alloc) {
774 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
775 16);
776 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
777 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200778 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200779 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200780 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200781 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200782}
783
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200784static void phys_section_destroy(MemoryRegion *mr)
785{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200786 memory_region_unref(mr);
787
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200788 if (mr->subpage) {
789 subpage_t *subpage = container_of(mr, subpage_t, iomem);
790 memory_region_destroy(&subpage->iomem);
791 g_free(subpage);
792 }
793}
794
Paolo Bonzini60926662013-05-29 12:30:26 +0200795static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200796{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200797 while (map->sections_nb > 0) {
798 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200799 phys_section_destroy(section->mr);
800 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200801 g_free(map->sections);
802 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200803 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200804}
805
Avi Kivityac1970f2012-10-03 16:22:53 +0200806static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807{
808 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200809 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200811 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
812 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200813 MemoryRegionSection subsection = {
814 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200815 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200816 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200817 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200818
Avi Kivityf3705d52012-03-08 16:16:34 +0200819 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820
Avi Kivityf3705d52012-03-08 16:16:34 +0200821 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200822 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200823 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200824 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200825 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200826 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200827 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828 }
829 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200830 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200831 subpage_register(subpage, start, end, phys_section_add(section));
832}
833
834
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200835static void register_multipage(AddressSpaceDispatch *d,
836 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000837{
Avi Kivitya8170e52012-10-23 12:30:10 +0200838 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200839 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200840 uint64_t num_pages = int128_get64(int128_rshift(section->size,
841 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200842
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200843 assert(num_pages);
844 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000845}
846
Avi Kivityac1970f2012-10-03 16:22:53 +0200847static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200848{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200849 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200850 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200851 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200852 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200853
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200854 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
855 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
856 - now.offset_within_address_space;
857
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200858 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200859 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200860 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200861 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200862 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200863 while (int128_ne(remain.size, now.size)) {
864 remain.size = int128_sub(remain.size, now.size);
865 remain.offset_within_address_space += int128_get64(now.size);
866 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400867 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200868 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200869 register_subpage(d, &now);
870 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200871 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200872 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400873 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200874 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200875 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400876 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200877 }
878}
879
Sheng Yang62a27442010-01-26 19:21:16 +0800880void qemu_flush_coalesced_mmio_buffer(void)
881{
882 if (kvm_enabled())
883 kvm_flush_coalesced_mmio_buffer();
884}
885
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700886void qemu_mutex_lock_ramlist(void)
887{
888 qemu_mutex_lock(&ram_list.mutex);
889}
890
891void qemu_mutex_unlock_ramlist(void)
892{
893 qemu_mutex_unlock(&ram_list.mutex);
894}
895
Marcelo Tosattic9027602010-03-01 20:25:08 -0300896#if defined(__linux__) && !defined(TARGET_S390X)
897
898#include <sys/vfs.h>
899
900#define HUGETLBFS_MAGIC 0x958458f6
901
902static long gethugepagesize(const char *path)
903{
904 struct statfs fs;
905 int ret;
906
907 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900908 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300909 } while (ret != 0 && errno == EINTR);
910
911 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900912 perror(path);
913 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300914 }
915
916 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900917 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300918
919 return fs.f_bsize;
920}
921
Alex Williamson04b16652010-07-02 11:13:17 -0600922static void *file_ram_alloc(RAMBlock *block,
923 ram_addr_t memory,
924 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300925{
926 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500927 char *sanitized_name;
928 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300929 void *area;
930 int fd;
931#ifdef MAP_POPULATE
932 int flags;
933#endif
934 unsigned long hpagesize;
935
936 hpagesize = gethugepagesize(path);
937 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900938 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300939 }
940
941 if (memory < hpagesize) {
942 return NULL;
943 }
944
945 if (kvm_enabled() && !kvm_has_sync_mmu()) {
946 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
947 return NULL;
948 }
949
Peter Feiner8ca761f2013-03-04 13:54:25 -0500950 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
951 sanitized_name = g_strdup(block->mr->name);
952 for (c = sanitized_name; *c != '\0'; c++) {
953 if (*c == '/')
954 *c = '_';
955 }
956
957 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
958 sanitized_name);
959 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300960
961 fd = mkstemp(filename);
962 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900963 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100964 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900965 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300966 }
967 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100968 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300969
970 memory = (memory+hpagesize-1) & ~(hpagesize-1);
971
972 /*
973 * ftruncate is not supported by hugetlbfs in older
974 * hosts, so don't bother bailing out on errors.
975 * If anything goes wrong with it under other filesystems,
976 * mmap will fail.
977 */
978 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900979 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300980
981#ifdef MAP_POPULATE
982 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
983 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
984 * to sidestep this quirk.
985 */
986 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
987 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
988#else
989 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
990#endif
991 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900992 perror("file_ram_alloc: can't mmap RAM pages");
993 close(fd);
994 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300995 }
Alex Williamson04b16652010-07-02 11:13:17 -0600996 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300997 return area;
998}
999#endif
1000
Alex Williamsond17b5282010-06-25 11:08:38 -06001001static ram_addr_t find_ram_offset(ram_addr_t size)
1002{
Alex Williamson04b16652010-07-02 11:13:17 -06001003 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001004 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001005
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001006 assert(size != 0); /* it would hand out same offset multiple times */
1007
Paolo Bonzinia3161032012-11-14 15:54:48 +01001008 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001009 return 0;
1010
Paolo Bonzinia3161032012-11-14 15:54:48 +01001011 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001012 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001013
1014 end = block->offset + block->length;
1015
Paolo Bonzinia3161032012-11-14 15:54:48 +01001016 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001017 if (next_block->offset >= end) {
1018 next = MIN(next, next_block->offset);
1019 }
1020 }
1021 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001022 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001023 mingap = next - end;
1024 }
1025 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001026
1027 if (offset == RAM_ADDR_MAX) {
1028 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1029 (uint64_t)size);
1030 abort();
1031 }
1032
Alex Williamson04b16652010-07-02 11:13:17 -06001033 return offset;
1034}
1035
Juan Quintela652d7ec2012-07-20 10:37:54 +02001036ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001037{
Alex Williamsond17b5282010-06-25 11:08:38 -06001038 RAMBlock *block;
1039 ram_addr_t last = 0;
1040
Paolo Bonzinia3161032012-11-14 15:54:48 +01001041 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001042 last = MAX(last, block->offset + block->length);
1043
1044 return last;
1045}
1046
Jason Baronddb97f12012-08-02 15:44:16 -04001047static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1048{
1049 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001050
1051 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001052 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1053 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001054 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1055 if (ret) {
1056 perror("qemu_madvise");
1057 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1058 "but dump_guest_core=off specified\n");
1059 }
1060 }
1061}
1062
Avi Kivityc5705a72011-12-20 15:59:12 +02001063void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001064{
1065 RAMBlock *new_block, *block;
1066
Avi Kivityc5705a72011-12-20 15:59:12 +02001067 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001068 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001069 if (block->offset == addr) {
1070 new_block = block;
1071 break;
1072 }
1073 }
1074 assert(new_block);
1075 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001076
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001077 if (dev) {
1078 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001079 if (id) {
1080 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001081 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001082 }
1083 }
1084 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1085
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001086 /* This assumes the iothread lock is taken here too. */
1087 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001088 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001089 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001090 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1091 new_block->idstr);
1092 abort();
1093 }
1094 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001095 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001096}
1097
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001098static int memory_try_enable_merging(void *addr, size_t len)
1099{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001100 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001101 /* disabled by the user */
1102 return 0;
1103 }
1104
1105 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1106}
1107
Avi Kivityc5705a72011-12-20 15:59:12 +02001108ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1109 MemoryRegion *mr)
1110{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001111 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001112
1113 size = TARGET_PAGE_ALIGN(size);
1114 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001115
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001116 /* This assumes the iothread lock is taken here too. */
1117 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001118 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001119 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001120 if (host) {
1121 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001122 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001123 } else {
1124 if (mem_path) {
1125#if defined (__linux__) && !defined(TARGET_S390X)
1126 new_block->host = file_ram_alloc(new_block, size, mem_path);
1127 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001128 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001129 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001130 }
1131#else
1132 fprintf(stderr, "-mem-path option unsupported\n");
1133 exit(1);
1134#endif
1135 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001136 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001137 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001138 } else if (kvm_enabled()) {
1139 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001140 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001141 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001142 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001143 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001144 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001145 }
1146 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001147 new_block->length = size;
1148
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001149 /* Keep the list sorted from biggest to smallest block. */
1150 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1151 if (block->length < new_block->length) {
1152 break;
1153 }
1154 }
1155 if (block) {
1156 QTAILQ_INSERT_BEFORE(block, new_block, next);
1157 } else {
1158 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1159 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001160 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001161
Umesh Deshpandef798b072011-08-18 11:41:17 -07001162 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001163 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001164
Anthony Liguori7267c092011-08-20 22:09:37 -05001165 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001166 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001167 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1168 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001169 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001170
Jason Baronddb97f12012-08-02 15:44:16 -04001171 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001172 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001173
Cam Macdonell84b89d72010-07-26 18:10:57 -06001174 if (kvm_enabled())
1175 kvm_setup_guest_memory(new_block->host, size);
1176
1177 return new_block->offset;
1178}
1179
Avi Kivityc5705a72011-12-20 15:59:12 +02001180ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001181{
Avi Kivityc5705a72011-12-20 15:59:12 +02001182 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001183}
bellarde9a1ab12007-02-08 23:08:38 +00001184
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001185void qemu_ram_free_from_ptr(ram_addr_t addr)
1186{
1187 RAMBlock *block;
1188
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001189 /* This assumes the iothread lock is taken here too. */
1190 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001191 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001192 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001193 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001194 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001195 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001196 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001198 }
1199 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001200 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001201}
1202
Anthony Liguoric227f092009-10-01 16:12:16 -05001203void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001204{
Alex Williamson04b16652010-07-02 11:13:17 -06001205 RAMBlock *block;
1206
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001207 /* This assumes the iothread lock is taken here too. */
1208 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001209 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001210 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001211 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001212 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001213 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001214 if (block->flags & RAM_PREALLOC_MASK) {
1215 ;
1216 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001217#if defined (__linux__) && !defined(TARGET_S390X)
1218 if (block->fd) {
1219 munmap(block->host, block->length);
1220 close(block->fd);
1221 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001222 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001223 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001224#else
1225 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001226#endif
1227 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001228 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001229 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001230 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001231 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001232 }
Alex Williamson04b16652010-07-02 11:13:17 -06001233 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001234 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001235 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001236 }
1237 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001238 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001239
bellarde9a1ab12007-02-08 23:08:38 +00001240}
1241
Huang Yingcd19cfa2011-03-02 08:56:19 +01001242#ifndef _WIN32
1243void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1244{
1245 RAMBlock *block;
1246 ram_addr_t offset;
1247 int flags;
1248 void *area, *vaddr;
1249
Paolo Bonzinia3161032012-11-14 15:54:48 +01001250 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001251 offset = addr - block->offset;
1252 if (offset < block->length) {
1253 vaddr = block->host + offset;
1254 if (block->flags & RAM_PREALLOC_MASK) {
1255 ;
1256 } else {
1257 flags = MAP_FIXED;
1258 munmap(vaddr, length);
1259 if (mem_path) {
1260#if defined(__linux__) && !defined(TARGET_S390X)
1261 if (block->fd) {
1262#ifdef MAP_POPULATE
1263 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1264 MAP_PRIVATE;
1265#else
1266 flags |= MAP_PRIVATE;
1267#endif
1268 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1269 flags, block->fd, offset);
1270 } else {
1271 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1272 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1273 flags, -1, 0);
1274 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001275#else
1276 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001277#endif
1278 } else {
1279#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1280 flags |= MAP_SHARED | MAP_ANONYMOUS;
1281 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1282 flags, -1, 0);
1283#else
1284 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1285 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1286 flags, -1, 0);
1287#endif
1288 }
1289 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001290 fprintf(stderr, "Could not remap addr: "
1291 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001292 length, addr);
1293 exit(1);
1294 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001295 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001296 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001297 }
1298 return;
1299 }
1300 }
1301}
1302#endif /* !_WIN32 */
1303
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001304static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001305{
pbrook94a6b542009-04-11 17:15:54 +00001306 RAMBlock *block;
1307
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001308 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001309 block = ram_list.mru_block;
1310 if (block && addr - block->offset < block->length) {
1311 goto found;
1312 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001313 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001314 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001315 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001316 }
pbrook94a6b542009-04-11 17:15:54 +00001317 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001318
1319 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1320 abort();
1321
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001322found:
1323 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001324 return block;
1325}
1326
1327/* Return a host pointer to ram allocated with qemu_ram_alloc.
1328 With the exception of the softmmu code in this file, this should
1329 only be used for local memory (e.g. video ram) that the device owns,
1330 and knows it isn't going to access beyond the end of the block.
1331
1332 It should not be used for general purpose DMA.
1333 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1334 */
1335void *qemu_get_ram_ptr(ram_addr_t addr)
1336{
1337 RAMBlock *block = qemu_get_ram_block(addr);
1338
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001339 if (xen_enabled()) {
1340 /* We need to check if the requested address is in the RAM
1341 * because we don't want to map the entire memory in QEMU.
1342 * In that case just map until the end of the page.
1343 */
1344 if (block->offset == 0) {
1345 return xen_map_cache(addr, 0, 0);
1346 } else if (block->host == NULL) {
1347 block->host =
1348 xen_map_cache(block->offset, block->length, 1);
1349 }
1350 }
1351 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001352}
1353
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001354/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1355 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1356 *
1357 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001358 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001359static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001360{
1361 RAMBlock *block;
1362
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001363 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001364 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001365 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001366 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001367 /* We need to check if the requested address is in the RAM
1368 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001369 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001370 */
1371 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001372 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001373 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001374 block->host =
1375 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001376 }
1377 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001378 return block->host + (addr - block->offset);
1379 }
1380 }
1381
1382 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1383 abort();
1384
1385 return NULL;
1386}
1387
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001388/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1389 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001390static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001391{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001392 if (*size == 0) {
1393 return NULL;
1394 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001395 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001396 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001397 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001398 RAMBlock *block;
1399
Paolo Bonzinia3161032012-11-14 15:54:48 +01001400 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001401 if (addr - block->offset < block->length) {
1402 if (addr - block->offset + *size > block->length)
1403 *size = block->length - addr + block->offset;
1404 return block->host + (addr - block->offset);
1405 }
1406 }
1407
1408 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1409 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001410 }
1411}
1412
Paolo Bonzini7443b432013-06-03 12:44:02 +02001413/* Some of the softmmu routines need to translate from a host pointer
1414 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001415MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001416{
pbrook94a6b542009-04-11 17:15:54 +00001417 RAMBlock *block;
1418 uint8_t *host = ptr;
1419
Jan Kiszka868bb332011-06-21 22:59:09 +02001420 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001421 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001422 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001423 }
1424
Paolo Bonzini23887b72013-05-06 14:28:39 +02001425 block = ram_list.mru_block;
1426 if (block && block->host && host - block->host < block->length) {
1427 goto found;
1428 }
1429
Paolo Bonzinia3161032012-11-14 15:54:48 +01001430 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001431 /* This case append when the block is not mapped. */
1432 if (block->host == NULL) {
1433 continue;
1434 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001435 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001436 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001437 }
pbrook94a6b542009-04-11 17:15:54 +00001438 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001439
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001440 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001441
1442found:
1443 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001444 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001445}
Alex Williamsonf471a172010-06-11 11:11:42 -06001446
Avi Kivitya8170e52012-10-23 12:30:10 +02001447static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001448 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001449{
bellard3a7d9292005-08-21 09:26:42 +00001450 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001451 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001452 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001453 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001454 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001455 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001456 switch (size) {
1457 case 1:
1458 stb_p(qemu_get_ram_ptr(ram_addr), val);
1459 break;
1460 case 2:
1461 stw_p(qemu_get_ram_ptr(ram_addr), val);
1462 break;
1463 case 4:
1464 stl_p(qemu_get_ram_ptr(ram_addr), val);
1465 break;
1466 default:
1467 abort();
1468 }
bellardf23db162005-08-21 19:12:28 +00001469 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001470 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001471 /* we remove the notdirty callback only if the code has been
1472 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001473 if (dirty_flags == 0xff) {
1474 CPUArchState *env = current_cpu->env_ptr;
1475 tlb_set_dirty(env, env->mem_io_vaddr);
1476 }
bellard1ccde1c2004-02-06 19:46:14 +00001477}
1478
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001479static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1480 unsigned size, bool is_write)
1481{
1482 return is_write;
1483}
1484
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001485static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001486 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001487 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001488 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001489};
1490
pbrook0f459d12008-06-09 00:20:13 +00001491/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001492static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001493{
Andreas Färber4917cf42013-05-27 05:17:50 +02001494 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001495 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001496 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001497 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001498 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001499
aliguori06d55cc2008-11-18 20:24:06 +00001500 if (env->watchpoint_hit) {
1501 /* We re-entered the check after replacing the TB. Now raise
1502 * the debug interrupt so that is will trigger after the
1503 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001504 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001505 return;
1506 }
pbrook2e70f6e2008-06-29 01:03:05 +00001507 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001508 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001509 if ((vaddr == (wp->vaddr & len_mask) ||
1510 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001511 wp->flags |= BP_WATCHPOINT_HIT;
1512 if (!env->watchpoint_hit) {
1513 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001514 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001515 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1516 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001517 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001518 } else {
1519 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1520 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001521 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001522 }
aliguori06d55cc2008-11-18 20:24:06 +00001523 }
aliguori6e140f22008-11-18 20:37:55 +00001524 } else {
1525 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001526 }
1527 }
1528}
1529
pbrook6658ffb2007-03-16 23:58:11 +00001530/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1531 so these check for a hit then pass through to the normal out-of-line
1532 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001533static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001534 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001535{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001536 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1537 switch (size) {
1538 case 1: return ldub_phys(addr);
1539 case 2: return lduw_phys(addr);
1540 case 4: return ldl_phys(addr);
1541 default: abort();
1542 }
pbrook6658ffb2007-03-16 23:58:11 +00001543}
1544
Avi Kivitya8170e52012-10-23 12:30:10 +02001545static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001546 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001547{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001548 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1549 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001550 case 1:
1551 stb_phys(addr, val);
1552 break;
1553 case 2:
1554 stw_phys(addr, val);
1555 break;
1556 case 4:
1557 stl_phys(addr, val);
1558 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001559 default: abort();
1560 }
pbrook6658ffb2007-03-16 23:58:11 +00001561}
1562
Avi Kivity1ec9b902012-01-02 12:47:48 +02001563static const MemoryRegionOps watch_mem_ops = {
1564 .read = watch_mem_read,
1565 .write = watch_mem_write,
1566 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001567};
pbrook6658ffb2007-03-16 23:58:11 +00001568
Avi Kivitya8170e52012-10-23 12:30:10 +02001569static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001570 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001571{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001572 subpage_t *subpage = opaque;
1573 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001574
blueswir1db7b5422007-05-26 17:36:03 +00001575#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001576 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1577 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001578#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001579 address_space_read(subpage->as, addr + subpage->base, buf, len);
1580 switch (len) {
1581 case 1:
1582 return ldub_p(buf);
1583 case 2:
1584 return lduw_p(buf);
1585 case 4:
1586 return ldl_p(buf);
1587 default:
1588 abort();
1589 }
blueswir1db7b5422007-05-26 17:36:03 +00001590}
1591
Avi Kivitya8170e52012-10-23 12:30:10 +02001592static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001593 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001594{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001595 subpage_t *subpage = opaque;
1596 uint8_t buf[4];
1597
blueswir1db7b5422007-05-26 17:36:03 +00001598#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001599 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001600 " value %"PRIx64"\n",
1601 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001602#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001603 switch (len) {
1604 case 1:
1605 stb_p(buf, value);
1606 break;
1607 case 2:
1608 stw_p(buf, value);
1609 break;
1610 case 4:
1611 stl_p(buf, value);
1612 break;
1613 default:
1614 abort();
1615 }
1616 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001617}
1618
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001619static bool subpage_accepts(void *opaque, hwaddr addr,
1620 unsigned size, bool is_write)
1621{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001622 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001623#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001624 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1625 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001626#endif
1627
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001628 return address_space_access_valid(subpage->as, addr + subpage->base,
1629 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001630}
1631
Avi Kivity70c68e42012-01-02 12:32:48 +02001632static const MemoryRegionOps subpage_ops = {
1633 .read = subpage_read,
1634 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001635 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001636 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001637};
1638
Anthony Liguoric227f092009-10-01 16:12:16 -05001639static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001640 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001641{
1642 int idx, eidx;
1643
1644 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1645 return -1;
1646 idx = SUBPAGE_IDX(start);
1647 eidx = SUBPAGE_IDX(end);
1648#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001649 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001650 mmio, start, end, idx, eidx, memory);
1651#endif
blueswir1db7b5422007-05-26 17:36:03 +00001652 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001653 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001654 }
1655
1656 return 0;
1657}
1658
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001659static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001660{
Anthony Liguoric227f092009-10-01 16:12:16 -05001661 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001662
Anthony Liguori7267c092011-08-20 22:09:37 -05001663 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001664
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001665 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001666 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001667 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001668 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001669 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001670#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001671 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1672 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001673#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001674 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001675
1676 return mmio;
1677}
1678
Avi Kivity5312bd82012-02-12 18:32:55 +02001679static uint16_t dummy_section(MemoryRegion *mr)
1680{
1681 MemoryRegionSection section = {
1682 .mr = mr,
1683 .offset_within_address_space = 0,
1684 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001685 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001686 };
1687
1688 return phys_section_add(&section);
1689}
1690
Avi Kivitya8170e52012-10-23 12:30:10 +02001691MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001692{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001693 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001694}
1695
Avi Kivitye9179ce2009-06-14 11:38:52 +03001696static void io_mem_init(void)
1697{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001698 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1699 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001700 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001701 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001702 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001703 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001704 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001705}
1706
Avi Kivityac1970f2012-10-03 16:22:53 +02001707static void mem_begin(MemoryListener *listener)
1708{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001709 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001710 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1711
1712 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1713 d->as = as;
1714 as->next_dispatch = d;
1715}
1716
1717static void mem_commit(MemoryListener *listener)
1718{
1719 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001720 AddressSpaceDispatch *cur = as->dispatch;
1721 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001722
Paolo Bonzini0475d942013-05-29 12:28:21 +02001723 next->nodes = next_map.nodes;
1724 next->sections = next_map.sections;
1725
1726 as->dispatch = next;
1727 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001728}
1729
Avi Kivity50c1e142012-02-08 21:36:02 +02001730static void core_begin(MemoryListener *listener)
1731{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001732 uint16_t n;
1733
Paolo Bonzini60926662013-05-29 12:30:26 +02001734 prev_map = g_new(PhysPageMap, 1);
1735 *prev_map = next_map;
1736
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001737 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001738 n = dummy_section(&io_mem_unassigned);
1739 assert(n == PHYS_SECTION_UNASSIGNED);
1740 n = dummy_section(&io_mem_notdirty);
1741 assert(n == PHYS_SECTION_NOTDIRTY);
1742 n = dummy_section(&io_mem_rom);
1743 assert(n == PHYS_SECTION_ROM);
1744 n = dummy_section(&io_mem_watch);
1745 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001746}
1747
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001748/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1749 * All AddressSpaceDispatch instances have switched to the next map.
1750 */
1751static void core_commit(MemoryListener *listener)
1752{
Paolo Bonzini60926662013-05-29 12:30:26 +02001753 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001754}
1755
Avi Kivity1d711482012-10-02 18:54:45 +02001756static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001757{
Andreas Färber182735e2013-05-29 22:29:20 +02001758 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001759
1760 /* since each CPU stores ram addresses in its TLB cache, we must
1761 reset the modified entries */
1762 /* XXX: slow ! */
Andreas Färber182735e2013-05-29 22:29:20 +02001763 for (cpu = first_cpu; cpu != NULL; cpu = cpu->next_cpu) {
1764 CPUArchState *env = cpu->env_ptr;
1765
Avi Kivity117712c2012-02-12 21:23:17 +02001766 tlb_flush(env, 1);
1767 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001768}
1769
Avi Kivity93632742012-02-08 16:54:16 +02001770static void core_log_global_start(MemoryListener *listener)
1771{
1772 cpu_physical_memory_set_dirty_tracking(1);
1773}
1774
1775static void core_log_global_stop(MemoryListener *listener)
1776{
1777 cpu_physical_memory_set_dirty_tracking(0);
1778}
1779
Avi Kivity93632742012-02-08 16:54:16 +02001780static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001781 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001782 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001783 .log_global_start = core_log_global_start,
1784 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001785 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001786};
1787
Avi Kivity1d711482012-10-02 18:54:45 +02001788static MemoryListener tcg_memory_listener = {
1789 .commit = tcg_commit,
1790};
1791
Avi Kivityac1970f2012-10-03 16:22:53 +02001792void address_space_init_dispatch(AddressSpace *as)
1793{
Paolo Bonzini00752702013-05-29 12:13:54 +02001794 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001795 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001796 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001797 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001798 .region_add = mem_add,
1799 .region_nop = mem_add,
1800 .priority = 0,
1801 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001802 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001803}
1804
Avi Kivity83f3c252012-10-07 12:59:55 +02001805void address_space_destroy_dispatch(AddressSpace *as)
1806{
1807 AddressSpaceDispatch *d = as->dispatch;
1808
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001809 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001810 g_free(d);
1811 as->dispatch = NULL;
1812}
1813
Avi Kivity62152b82011-07-26 14:26:14 +03001814static void memory_map_init(void)
1815{
Anthony Liguori7267c092011-08-20 22:09:37 -05001816 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001817 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001818 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001819
Anthony Liguori7267c092011-08-20 22:09:37 -05001820 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001821 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001822 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001823
Avi Kivityf6790af2012-10-02 20:13:51 +02001824 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001825 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001826}
1827
1828MemoryRegion *get_system_memory(void)
1829{
1830 return system_memory;
1831}
1832
Avi Kivity309cb472011-08-08 16:09:03 +03001833MemoryRegion *get_system_io(void)
1834{
1835 return system_io;
1836}
1837
pbrooke2eef172008-06-08 01:09:01 +00001838#endif /* !defined(CONFIG_USER_ONLY) */
1839
bellard13eb76e2004-01-24 15:23:36 +00001840/* physical memory access (slow version, mainly for debug) */
1841#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001842int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001843 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001844{
1845 int l, flags;
1846 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001847 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001848
1849 while (len > 0) {
1850 page = addr & TARGET_PAGE_MASK;
1851 l = (page + TARGET_PAGE_SIZE) - addr;
1852 if (l > len)
1853 l = len;
1854 flags = page_get_flags(page);
1855 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001856 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001857 if (is_write) {
1858 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001859 return -1;
bellard579a97f2007-11-11 14:26:47 +00001860 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001861 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001862 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001863 memcpy(p, buf, l);
1864 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001865 } else {
1866 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001867 return -1;
bellard579a97f2007-11-11 14:26:47 +00001868 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001869 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001870 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001871 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001872 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001873 }
1874 len -= l;
1875 buf += l;
1876 addr += l;
1877 }
Paul Brooka68fe892010-03-01 00:08:59 +00001878 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001879}
bellard8df1cd02005-01-28 22:37:22 +00001880
bellard13eb76e2004-01-24 15:23:36 +00001881#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001882
Avi Kivitya8170e52012-10-23 12:30:10 +02001883static void invalidate_and_set_dirty(hwaddr addr,
1884 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001885{
1886 if (!cpu_physical_memory_is_dirty(addr)) {
1887 /* invalidate code */
1888 tb_invalidate_phys_page_range(addr, addr + length, 0);
1889 /* set dirty bit */
1890 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1891 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001892 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001893}
1894
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001895static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1896{
1897 if (memory_region_is_ram(mr)) {
1898 return !(is_write && mr->readonly);
1899 }
1900 if (memory_region_is_romd(mr)) {
1901 return !is_write;
1902 }
1903
1904 return false;
1905}
1906
Richard Henderson23326162013-07-08 14:55:59 -07001907static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001908{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001909 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001910
1911 /* Regions are assumed to support 1-4 byte accesses unless
1912 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001913 if (access_size_max == 0) {
1914 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001915 }
Richard Henderson23326162013-07-08 14:55:59 -07001916
1917 /* Bound the maximum access by the alignment of the address. */
1918 if (!mr->ops->impl.unaligned) {
1919 unsigned align_size_max = addr & -addr;
1920 if (align_size_max != 0 && align_size_max < access_size_max) {
1921 access_size_max = align_size_max;
1922 }
1923 }
1924
1925 /* Don't attempt accesses larger than the maximum. */
1926 if (l > access_size_max) {
1927 l = access_size_max;
1928 }
Richard Henderson23326162013-07-08 14:55:59 -07001929
1930 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001931}
1932
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001933bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001934 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001935{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001936 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001937 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001938 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001939 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001940 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001941 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001942
bellard13eb76e2004-01-24 15:23:36 +00001943 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001944 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001946
bellard13eb76e2004-01-24 15:23:36 +00001947 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 if (!memory_access_is_direct(mr, is_write)) {
1949 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001950 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001951 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001952 switch (l) {
1953 case 8:
1954 /* 64 bit write access */
1955 val = ldq_p(buf);
1956 error |= io_mem_write(mr, addr1, val, 8);
1957 break;
1958 case 4:
bellard1c213d12005-09-03 10:49:04 +00001959 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001960 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001961 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001962 break;
1963 case 2:
bellard1c213d12005-09-03 10:49:04 +00001964 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001965 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001966 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001967 break;
1968 case 1:
bellard1c213d12005-09-03 10:49:04 +00001969 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001970 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001971 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001972 break;
1973 default:
1974 abort();
bellard13eb76e2004-01-24 15:23:36 +00001975 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001976 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001977 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001978 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001979 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001980 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001981 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001982 }
1983 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001984 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001985 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001986 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001987 switch (l) {
1988 case 8:
1989 /* 64 bit read access */
1990 error |= io_mem_read(mr, addr1, &val, 8);
1991 stq_p(buf, val);
1992 break;
1993 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001994 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001995 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001996 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001997 break;
1998 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001999 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002000 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002001 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002002 break;
2003 case 1:
bellard1c213d12005-09-03 10:49:04 +00002004 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002005 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002006 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002007 break;
2008 default:
2009 abort();
bellard13eb76e2004-01-24 15:23:36 +00002010 }
2011 } else {
2012 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002013 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002014 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002015 }
2016 }
2017 len -= l;
2018 buf += l;
2019 addr += l;
2020 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002021
2022 return error;
bellard13eb76e2004-01-24 15:23:36 +00002023}
bellard8df1cd02005-01-28 22:37:22 +00002024
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002025bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002026 const uint8_t *buf, int len)
2027{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002028 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002029}
2030
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002031bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002032{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002033 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002034}
2035
2036
Avi Kivitya8170e52012-10-23 12:30:10 +02002037void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002038 int len, int is_write)
2039{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002040 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002041}
2042
bellardd0ecd2a2006-04-23 17:14:48 +00002043/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002044void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002045 const uint8_t *buf, int len)
2046{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002047 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002048 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002049 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002050 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002051
bellardd0ecd2a2006-04-23 17:14:48 +00002052 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002053 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002054 mr = address_space_translate(&address_space_memory,
2055 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002056
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002057 if (!(memory_region_is_ram(mr) ||
2058 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002059 /* do nothing */
2060 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002061 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002062 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002063 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002064 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002065 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002066 }
2067 len -= l;
2068 buf += l;
2069 addr += l;
2070 }
2071}
2072
aliguori6d16c2f2009-01-22 16:59:11 +00002073typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002074 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002075 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002076 hwaddr addr;
2077 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002078} BounceBuffer;
2079
2080static BounceBuffer bounce;
2081
aliguoriba223c22009-01-22 16:59:16 +00002082typedef struct MapClient {
2083 void *opaque;
2084 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002085 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002086} MapClient;
2087
Blue Swirl72cf2d42009-09-12 07:36:22 +00002088static QLIST_HEAD(map_client_list, MapClient) map_client_list
2089 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002090
2091void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2092{
Anthony Liguori7267c092011-08-20 22:09:37 -05002093 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002094
2095 client->opaque = opaque;
2096 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002097 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002098 return client;
2099}
2100
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002101static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002102{
2103 MapClient *client = (MapClient *)_client;
2104
Blue Swirl72cf2d42009-09-12 07:36:22 +00002105 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002106 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002107}
2108
2109static void cpu_notify_map_clients(void)
2110{
2111 MapClient *client;
2112
Blue Swirl72cf2d42009-09-12 07:36:22 +00002113 while (!QLIST_EMPTY(&map_client_list)) {
2114 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002115 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002116 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002117 }
2118}
2119
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002120bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2121{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002122 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002123 hwaddr l, xlat;
2124
2125 while (len > 0) {
2126 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002127 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2128 if (!memory_access_is_direct(mr, is_write)) {
2129 l = memory_access_size(mr, l, addr);
2130 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002131 return false;
2132 }
2133 }
2134
2135 len -= l;
2136 addr += l;
2137 }
2138 return true;
2139}
2140
aliguori6d16c2f2009-01-22 16:59:11 +00002141/* Map a physical memory region into a host virtual address.
2142 * May map a subset of the requested range, given by and returned in *plen.
2143 * May return NULL if resources needed to perform the mapping are exhausted.
2144 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002145 * Use cpu_register_map_client() to know when retrying the map operation is
2146 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002147 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002148void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002149 hwaddr addr,
2150 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002151 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002152{
Avi Kivitya8170e52012-10-23 12:30:10 +02002153 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002154 hwaddr done = 0;
2155 hwaddr l, xlat, base;
2156 MemoryRegion *mr, *this_mr;
2157 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002158
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002159 if (len == 0) {
2160 return NULL;
2161 }
aliguori6d16c2f2009-01-22 16:59:11 +00002162
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002163 l = len;
2164 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2165 if (!memory_access_is_direct(mr, is_write)) {
2166 if (bounce.buffer) {
2167 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002168 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002169 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2170 bounce.addr = addr;
2171 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002172
2173 memory_region_ref(mr);
2174 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002175 if (!is_write) {
2176 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002177 }
aliguori6d16c2f2009-01-22 16:59:11 +00002178
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002179 *plen = l;
2180 return bounce.buffer;
2181 }
2182
2183 base = xlat;
2184 raddr = memory_region_get_ram_addr(mr);
2185
2186 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002187 len -= l;
2188 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002189 done += l;
2190 if (len == 0) {
2191 break;
2192 }
2193
2194 l = len;
2195 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2196 if (this_mr != mr || xlat != base + done) {
2197 break;
2198 }
aliguori6d16c2f2009-01-22 16:59:11 +00002199 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002200
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002201 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002202 *plen = done;
2203 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002204}
2205
Avi Kivityac1970f2012-10-03 16:22:53 +02002206/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002207 * Will also mark the memory as dirty if is_write == 1. access_len gives
2208 * the amount of memory that was actually read or written by the caller.
2209 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002210void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2211 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002212{
2213 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002214 MemoryRegion *mr;
2215 ram_addr_t addr1;
2216
2217 mr = qemu_ram_addr_from_host(buffer, &addr1);
2218 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002219 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002220 while (access_len) {
2221 unsigned l;
2222 l = TARGET_PAGE_SIZE;
2223 if (l > access_len)
2224 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002225 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002226 addr1 += l;
2227 access_len -= l;
2228 }
2229 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002230 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002231 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002232 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002233 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002234 return;
2235 }
2236 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002237 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002238 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002239 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002240 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002241 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002242 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002243}
bellardd0ecd2a2006-04-23 17:14:48 +00002244
Avi Kivitya8170e52012-10-23 12:30:10 +02002245void *cpu_physical_memory_map(hwaddr addr,
2246 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002247 int is_write)
2248{
2249 return address_space_map(&address_space_memory, addr, plen, is_write);
2250}
2251
Avi Kivitya8170e52012-10-23 12:30:10 +02002252void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2253 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002254{
2255 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2256}
2257
bellard8df1cd02005-01-28 22:37:22 +00002258/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002259static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002260 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002261{
bellard8df1cd02005-01-28 22:37:22 +00002262 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002263 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002264 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002265 hwaddr l = 4;
2266 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002268 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2269 false);
2270 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002271 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002272 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002273#if defined(TARGET_WORDS_BIGENDIAN)
2274 if (endian == DEVICE_LITTLE_ENDIAN) {
2275 val = bswap32(val);
2276 }
2277#else
2278 if (endian == DEVICE_BIG_ENDIAN) {
2279 val = bswap32(val);
2280 }
2281#endif
bellard8df1cd02005-01-28 22:37:22 +00002282 } else {
2283 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002284 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002285 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002286 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002287 switch (endian) {
2288 case DEVICE_LITTLE_ENDIAN:
2289 val = ldl_le_p(ptr);
2290 break;
2291 case DEVICE_BIG_ENDIAN:
2292 val = ldl_be_p(ptr);
2293 break;
2294 default:
2295 val = ldl_p(ptr);
2296 break;
2297 }
bellard8df1cd02005-01-28 22:37:22 +00002298 }
2299 return val;
2300}
2301
Avi Kivitya8170e52012-10-23 12:30:10 +02002302uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002303{
2304 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2305}
2306
Avi Kivitya8170e52012-10-23 12:30:10 +02002307uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002308{
2309 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2310}
2311
Avi Kivitya8170e52012-10-23 12:30:10 +02002312uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002313{
2314 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2315}
2316
bellard84b7b8e2005-11-28 21:19:04 +00002317/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002318static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002319 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002320{
bellard84b7b8e2005-11-28 21:19:04 +00002321 uint8_t *ptr;
2322 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002323 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002324 hwaddr l = 8;
2325 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002326
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002327 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2328 false);
2329 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002330 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002332#if defined(TARGET_WORDS_BIGENDIAN)
2333 if (endian == DEVICE_LITTLE_ENDIAN) {
2334 val = bswap64(val);
2335 }
2336#else
2337 if (endian == DEVICE_BIG_ENDIAN) {
2338 val = bswap64(val);
2339 }
2340#endif
bellard84b7b8e2005-11-28 21:19:04 +00002341 } else {
2342 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002343 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002344 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002345 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002346 switch (endian) {
2347 case DEVICE_LITTLE_ENDIAN:
2348 val = ldq_le_p(ptr);
2349 break;
2350 case DEVICE_BIG_ENDIAN:
2351 val = ldq_be_p(ptr);
2352 break;
2353 default:
2354 val = ldq_p(ptr);
2355 break;
2356 }
bellard84b7b8e2005-11-28 21:19:04 +00002357 }
2358 return val;
2359}
2360
Avi Kivitya8170e52012-10-23 12:30:10 +02002361uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002362{
2363 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2364}
2365
Avi Kivitya8170e52012-10-23 12:30:10 +02002366uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002367{
2368 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2369}
2370
Avi Kivitya8170e52012-10-23 12:30:10 +02002371uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002372{
2373 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2374}
2375
bellardaab33092005-10-30 20:48:42 +00002376/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002377uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002378{
2379 uint8_t val;
2380 cpu_physical_memory_read(addr, &val, 1);
2381 return val;
2382}
2383
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002384/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002385static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002386 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002387{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002388 uint8_t *ptr;
2389 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002391 hwaddr l = 2;
2392 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002393
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002394 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2395 false);
2396 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002397 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002398 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002399#if defined(TARGET_WORDS_BIGENDIAN)
2400 if (endian == DEVICE_LITTLE_ENDIAN) {
2401 val = bswap16(val);
2402 }
2403#else
2404 if (endian == DEVICE_BIG_ENDIAN) {
2405 val = bswap16(val);
2406 }
2407#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002408 } else {
2409 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002410 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002411 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002412 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002413 switch (endian) {
2414 case DEVICE_LITTLE_ENDIAN:
2415 val = lduw_le_p(ptr);
2416 break;
2417 case DEVICE_BIG_ENDIAN:
2418 val = lduw_be_p(ptr);
2419 break;
2420 default:
2421 val = lduw_p(ptr);
2422 break;
2423 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002424 }
2425 return val;
bellardaab33092005-10-30 20:48:42 +00002426}
2427
Avi Kivitya8170e52012-10-23 12:30:10 +02002428uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002429{
2430 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2431}
2432
Avi Kivitya8170e52012-10-23 12:30:10 +02002433uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002434{
2435 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2436}
2437
Avi Kivitya8170e52012-10-23 12:30:10 +02002438uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002439{
2440 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2441}
2442
bellard8df1cd02005-01-28 22:37:22 +00002443/* warning: addr must be aligned. The ram page is not masked as dirty
2444 and the code inside is not invalidated. It is useful if the dirty
2445 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002446void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002447{
bellard8df1cd02005-01-28 22:37:22 +00002448 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002449 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002450 hwaddr l = 4;
2451 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002452
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002453 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2454 true);
2455 if (l < 4 || !memory_access_is_direct(mr, true)) {
2456 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002457 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002458 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002459 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002460 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002461
2462 if (unlikely(in_migration)) {
2463 if (!cpu_physical_memory_is_dirty(addr1)) {
2464 /* invalidate code */
2465 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2466 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002467 cpu_physical_memory_set_dirty_flags(
2468 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002469 }
2470 }
bellard8df1cd02005-01-28 22:37:22 +00002471 }
2472}
2473
2474/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002475static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002477{
bellard8df1cd02005-01-28 22:37:22 +00002478 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002479 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002480 hwaddr l = 4;
2481 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002482
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002483 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2484 true);
2485 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486#if defined(TARGET_WORDS_BIGENDIAN)
2487 if (endian == DEVICE_LITTLE_ENDIAN) {
2488 val = bswap32(val);
2489 }
2490#else
2491 if (endian == DEVICE_BIG_ENDIAN) {
2492 val = bswap32(val);
2493 }
2494#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002495 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002496 } else {
bellard8df1cd02005-01-28 22:37:22 +00002497 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002499 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002500 switch (endian) {
2501 case DEVICE_LITTLE_ENDIAN:
2502 stl_le_p(ptr, val);
2503 break;
2504 case DEVICE_BIG_ENDIAN:
2505 stl_be_p(ptr, val);
2506 break;
2507 default:
2508 stl_p(ptr, val);
2509 break;
2510 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002511 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002512 }
2513}
2514
Avi Kivitya8170e52012-10-23 12:30:10 +02002515void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002516{
2517 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2518}
2519
Avi Kivitya8170e52012-10-23 12:30:10 +02002520void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521{
2522 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2523}
2524
Avi Kivitya8170e52012-10-23 12:30:10 +02002525void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002526{
2527 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2528}
2529
bellardaab33092005-10-30 20:48:42 +00002530/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002531void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002532{
2533 uint8_t v = val;
2534 cpu_physical_memory_write(addr, &v, 1);
2535}
2536
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002537/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002538static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002539 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002540{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002541 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002542 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002543 hwaddr l = 2;
2544 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002545
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002546 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2547 true);
2548 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002549#if defined(TARGET_WORDS_BIGENDIAN)
2550 if (endian == DEVICE_LITTLE_ENDIAN) {
2551 val = bswap16(val);
2552 }
2553#else
2554 if (endian == DEVICE_BIG_ENDIAN) {
2555 val = bswap16(val);
2556 }
2557#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002558 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002559 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002560 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002561 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002562 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002563 switch (endian) {
2564 case DEVICE_LITTLE_ENDIAN:
2565 stw_le_p(ptr, val);
2566 break;
2567 case DEVICE_BIG_ENDIAN:
2568 stw_be_p(ptr, val);
2569 break;
2570 default:
2571 stw_p(ptr, val);
2572 break;
2573 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002574 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002575 }
bellardaab33092005-10-30 20:48:42 +00002576}
2577
Avi Kivitya8170e52012-10-23 12:30:10 +02002578void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002579{
2580 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2581}
2582
Avi Kivitya8170e52012-10-23 12:30:10 +02002583void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002584{
2585 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2586}
2587
Avi Kivitya8170e52012-10-23 12:30:10 +02002588void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002589{
2590 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2591}
2592
bellardaab33092005-10-30 20:48:42 +00002593/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002594void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002595{
2596 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002597 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002598}
2599
Avi Kivitya8170e52012-10-23 12:30:10 +02002600void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002601{
2602 val = cpu_to_le64(val);
2603 cpu_physical_memory_write(addr, &val, 8);
2604}
2605
Avi Kivitya8170e52012-10-23 12:30:10 +02002606void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002607{
2608 val = cpu_to_be64(val);
2609 cpu_physical_memory_write(addr, &val, 8);
2610}
2611
aliguori5e2972f2009-03-28 17:51:36 +00002612/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002613int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002614 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002615{
2616 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002617 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002618 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002619
2620 while (len > 0) {
2621 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002622 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002623 /* if no physical page mapped, return an error */
2624 if (phys_addr == -1)
2625 return -1;
2626 l = (page + TARGET_PAGE_SIZE) - addr;
2627 if (l > len)
2628 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002629 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002630 if (is_write)
2631 cpu_physical_memory_write_rom(phys_addr, buf, l);
2632 else
aliguori5e2972f2009-03-28 17:51:36 +00002633 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002634 len -= l;
2635 buf += l;
2636 addr += l;
2637 }
2638 return 0;
2639}
Paul Brooka68fe892010-03-01 00:08:59 +00002640#endif
bellard13eb76e2004-01-24 15:23:36 +00002641
Blue Swirl8e4a4242013-01-06 18:30:17 +00002642#if !defined(CONFIG_USER_ONLY)
2643
2644/*
2645 * A helper function for the _utterly broken_ virtio device model to find out if
2646 * it's running on a big endian machine. Don't do this at home kids!
2647 */
2648bool virtio_is_big_endian(void);
2649bool virtio_is_big_endian(void)
2650{
2651#if defined(TARGET_WORDS_BIGENDIAN)
2652 return true;
2653#else
2654 return false;
2655#endif
2656}
2657
2658#endif
2659
Wen Congyang76f35532012-05-07 12:04:18 +08002660#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002661bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002662{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002663 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002664 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002665
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002666 mr = address_space_translate(&address_space_memory,
2667 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002668
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002669 return !(memory_region_is_ram(mr) ||
2670 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002671}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002672
2673void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2674{
2675 RAMBlock *block;
2676
2677 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2678 func(block->host, block->offset, block->length, opaque);
2679 }
2680}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002681#endif