blob: da1d388297c9df5f6a9bdf74a92b5b1e41c7ed4b [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färberbdc44642013-06-24 23:50:24 +020072struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färberbdc44642013-06-24 23:50:24 +0200354 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färberbdc44642013-06-24 23:50:24 +0200356 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200358 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Glauber Costa950f1472009-06-09 12:15:18 -0400360 }
361
Andreas Färberbdc44642013-06-24 23:50:24 +0200362 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400363}
364
Andreas Färber9349b4f2012-03-14 01:38:32 +0100365void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000366{
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100368 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200369 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000370 int cpu_index;
371
pbrookc2764712009-03-07 15:24:59 +0000372#if defined(CONFIG_USER_ONLY)
373 cpu_list_lock();
374#endif
bellard6a00d602005-11-21 23:25:50 +0000375 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200376 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000377 cpu_index++;
378 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100379 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100380 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000381 QTAILQ_INIT(&env->breakpoints);
382 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100383#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200384 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100385#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200386 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000387#if defined(CONFIG_USER_ONLY)
388 cpu_list_unlock();
389#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200390 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
391 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
392 }
pbrookb3c77242008-06-30 16:31:04 +0000393#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600394 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000395 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100396 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200397 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000398#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100399 if (cc->vmsd != NULL) {
400 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
401 }
bellardfd6ce8f2003-05-14 19:00:11 +0000402}
403
bellard1fddef42005-04-17 19:16:13 +0000404#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000405#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200406static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000407{
408 tb_invalidate_phys_page_range(pc, pc + 1, 0);
409}
410#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200411static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400412{
Andreas Färber00b941e2013-06-29 18:55:54 +0200413 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400414 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400415}
bellardc27004e2005-01-03 23:35:10 +0000416#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000417#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000418
Paul Brookc527ee82010-03-01 03:31:14 +0000419#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100420void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000421
422{
423}
424
Andreas Färber9349b4f2012-03-14 01:38:32 +0100425int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000426 int flags, CPUWatchpoint **watchpoint)
427{
428 return -ENOSYS;
429}
430#else
pbrook6658ffb2007-03-16 23:58:11 +0000431/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000433 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000434{
aliguorib4051332008-11-18 20:14:20 +0000435 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000436 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000437
aliguorib4051332008-11-18 20:14:20 +0000438 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400439 if ((len & (len - 1)) || (addr & ~len_mask) ||
440 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000441 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
442 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
443 return -EINVAL;
444 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500445 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000446
aliguoria1d1bb32008-11-18 20:07:32 +0000447 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000448 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000449 wp->flags = flags;
450
aliguori2dc9f412008-11-18 20:56:59 +0000451 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000452 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000453 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000454 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000455 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000456
pbrook6658ffb2007-03-16 23:58:11 +0000457 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000458
459 if (watchpoint)
460 *watchpoint = wp;
461 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000462}
463
aliguoria1d1bb32008-11-18 20:07:32 +0000464/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100465int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000466 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000467{
aliguorib4051332008-11-18 20:14:20 +0000468 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000469 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000470
Blue Swirl72cf2d42009-09-12 07:36:22 +0000471 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000472 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000473 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000474 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000475 return 0;
476 }
477 }
aliguoria1d1bb32008-11-18 20:07:32 +0000478 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000479}
480
aliguoria1d1bb32008-11-18 20:07:32 +0000481/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100482void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000483{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000484 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000485
aliguoria1d1bb32008-11-18 20:07:32 +0000486 tlb_flush_page(env, watchpoint->vaddr);
487
Anthony Liguori7267c092011-08-20 22:09:37 -0500488 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000489}
490
aliguoria1d1bb32008-11-18 20:07:32 +0000491/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100492void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000493{
aliguoric0ce9982008-11-25 22:13:57 +0000494 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000495
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000497 if (wp->flags & mask)
498 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000499 }
aliguoria1d1bb32008-11-18 20:07:32 +0000500}
Paul Brookc527ee82010-03-01 03:31:14 +0000501#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000502
503/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000505 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000506{
bellard1fddef42005-04-17 19:16:13 +0000507#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000508 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000509
Anthony Liguori7267c092011-08-20 22:09:37 -0500510 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000511
512 bp->pc = pc;
513 bp->flags = flags;
514
aliguori2dc9f412008-11-18 20:56:59 +0000515 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200516 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200518 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000519 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200520 }
aliguoria1d1bb32008-11-18 20:07:32 +0000521
Andreas Färber00b941e2013-06-29 18:55:54 +0200522 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000523
Andreas Färber00b941e2013-06-29 18:55:54 +0200524 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000525 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200526 }
aliguoria1d1bb32008-11-18 20:07:32 +0000527 return 0;
528#else
529 return -ENOSYS;
530#endif
531}
532
533/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100534int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000535{
536#if defined(TARGET_HAS_ICE)
537 CPUBreakpoint *bp;
538
Blue Swirl72cf2d42009-09-12 07:36:22 +0000539 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000540 if (bp->pc == pc && bp->flags == flags) {
541 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000542 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000543 }
bellard4c3a88a2003-07-26 12:06:08 +0000544 }
aliguoria1d1bb32008-11-18 20:07:32 +0000545 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000546#else
aliguoria1d1bb32008-11-18 20:07:32 +0000547 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000548#endif
549}
550
aliguoria1d1bb32008-11-18 20:07:32 +0000551/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100552void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000553{
bellard1fddef42005-04-17 19:16:13 +0000554#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000555 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000556
Andreas Färber00b941e2013-06-29 18:55:54 +0200557 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000558
Anthony Liguori7267c092011-08-20 22:09:37 -0500559 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000560#endif
561}
562
563/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000565{
566#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000567 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000568
Blue Swirl72cf2d42009-09-12 07:36:22 +0000569 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000570 if (bp->flags & mask)
571 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000572 }
bellard4c3a88a2003-07-26 12:06:08 +0000573#endif
574}
575
bellardc33a3462003-07-29 20:50:33 +0000576/* enable or disable single step mode. EXCP_DEBUG is returned by the
577 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200578void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000579{
bellard1fddef42005-04-17 19:16:13 +0000580#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200581 if (cpu->singlestep_enabled != enabled) {
582 cpu->singlestep_enabled = enabled;
583 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200584 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200585 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100586 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000587 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200588 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000589 tb_flush(env);
590 }
bellardc33a3462003-07-29 20:50:33 +0000591 }
592#endif
593}
594
Andreas Färber9349b4f2012-03-14 01:38:32 +0100595void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000596{
Andreas Färber878096e2013-05-27 01:33:50 +0200597 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000598 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000600
601 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000602 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200611 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000612 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000613 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000614 }
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000616 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
bellard75012672003-06-21 13:11:07 +0000625 abort();
626}
627
Andreas Färber9349b4f2012-03-14 01:38:32 +0100628CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000629{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100630 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
632 CPUBreakpoint *bp;
633 CPUWatchpoint *wp;
634#endif
635
Alexander Grafb24c8822013-07-06 14:17:51 +0200636 /* Reset non arch specific state */
637 cpu_reset(ENV_GET_CPU(new_env));
638
639 /* Copy arch specific state into the new CPU */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100640 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000641
aliguori5a38f082009-01-15 20:16:51 +0000642 /* Clone all break/watchpoints.
643 Note: Once we support ptrace with hw-debug register access, make sure
644 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000645 QTAILQ_INIT(&env->breakpoints);
646 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000647#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000648 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000649 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
650 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000652 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
653 wp->flags, NULL);
654 }
655#endif
656
thsc5be9f02007-02-28 20:20:53 +0000657 return new_env;
658}
659
bellard01243112004-01-04 15:48:17 +0000660#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200661static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
662 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000663{
Juan Quintelad24981d2012-05-22 00:42:40 +0200664 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000665
bellard1ccde1c2004-02-06 19:46:14 +0000666 /* we modify the TLB cache so that the dirty bit will be set again
667 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200668 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200669 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000670 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200671 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000672 != (end - 1) - start) {
673 abort();
674 }
Blue Swirle5548612012-04-21 13:08:33 +0000675 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200676
677}
678
679/* Note: start and end must be within the same ram block. */
680void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
681 int dirty_flags)
682{
683 uintptr_t length;
684
685 start &= TARGET_PAGE_MASK;
686 end = TARGET_PAGE_ALIGN(end);
687
688 length = end - start;
689 if (length == 0)
690 return;
691 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
692
693 if (tcg_enabled()) {
694 tlb_reset_dirty_range_all(start, end, length);
695 }
bellard1ccde1c2004-02-06 19:46:14 +0000696}
697
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000698static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000699{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200700 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000701 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200702 return ret;
aliguori74576192008-10-06 14:02:03 +0000703}
704
Avi Kivitya8170e52012-10-23 12:30:10 +0200705hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200706 MemoryRegionSection *section,
707 target_ulong vaddr,
708 hwaddr paddr, hwaddr xlat,
709 int prot,
710 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000711{
Avi Kivitya8170e52012-10-23 12:30:10 +0200712 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000713 CPUWatchpoint *wp;
714
Blue Swirlcc5bea62012-04-14 14:56:48 +0000715 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000716 /* Normal RAM. */
717 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200718 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000719 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200720 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000721 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200722 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000723 }
724 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200725 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200726 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000727 }
728
729 /* Make accesses to pages with watchpoints go via the
730 watchpoint trap routines. */
731 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
732 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
733 /* Avoid trapping reads of pages with a write breakpoint. */
734 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200735 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000736 *address |= TLB_MMIO;
737 break;
738 }
739 }
740 }
741
742 return iotlb;
743}
bellard9fa3e852004-01-04 18:06:42 +0000744#endif /* defined(CONFIG_USER_ONLY) */
745
pbrooke2eef172008-06-08 01:09:01 +0000746#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000747
Anthony Liguoric227f092009-10-01 16:12:16 -0500748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200749 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200750static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivity5312bd82012-02-12 18:32:55 +0200752static uint16_t phys_section_add(MemoryRegionSection *section)
753{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200754 /* The physical section number is ORed with a page-aligned
755 * pointer to produce the iotlb entries. Thus it should
756 * never overflow into the page-aligned value.
757 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200758 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200759
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200760 if (next_map.sections_nb == next_map.sections_nb_alloc) {
761 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
762 16);
763 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
764 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200765 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200766 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200767 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200768 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200769}
770
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200771static void phys_section_destroy(MemoryRegion *mr)
772{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200773 memory_region_unref(mr);
774
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200775 if (mr->subpage) {
776 subpage_t *subpage = container_of(mr, subpage_t, iomem);
777 memory_region_destroy(&subpage->iomem);
778 g_free(subpage);
779 }
780}
781
Paolo Bonzini60926662013-05-29 12:30:26 +0200782static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200783{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200784 while (map->sections_nb > 0) {
785 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200786 phys_section_destroy(section->mr);
787 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200788 g_free(map->sections);
789 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200790 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200791}
792
Avi Kivityac1970f2012-10-03 16:22:53 +0200793static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200794{
795 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200796 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200797 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200798 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
799 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800 MemoryRegionSection subsection = {
801 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200802 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200803 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200804 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200805
Avi Kivityf3705d52012-03-08 16:16:34 +0200806 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807
Avi Kivityf3705d52012-03-08 16:16:34 +0200808 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200809 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200811 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200812 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200813 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200814 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 }
816 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200817 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200818 subpage_register(subpage, start, end, phys_section_add(section));
819}
820
821
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200822static void register_multipage(AddressSpaceDispatch *d,
823 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000824{
Avi Kivitya8170e52012-10-23 12:30:10 +0200825 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200826 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200827 uint64_t num_pages = int128_get64(int128_rshift(section->size,
828 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200829
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200830 assert(num_pages);
831 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000832}
833
Avi Kivityac1970f2012-10-03 16:22:53 +0200834static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200835{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200836 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200837 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200838 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200839 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200840
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200841 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
842 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
843 - now.offset_within_address_space;
844
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200845 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200846 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200847 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200848 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200849 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 while (int128_ne(remain.size, now.size)) {
851 remain.size = int128_sub(remain.size, now.size);
852 remain.offset_within_address_space += int128_get64(now.size);
853 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400854 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200856 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800857 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200858 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200859 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400860 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200861 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200862 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400863 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200864 }
865}
866
Sheng Yang62a27442010-01-26 19:21:16 +0800867void qemu_flush_coalesced_mmio_buffer(void)
868{
869 if (kvm_enabled())
870 kvm_flush_coalesced_mmio_buffer();
871}
872
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700873void qemu_mutex_lock_ramlist(void)
874{
875 qemu_mutex_lock(&ram_list.mutex);
876}
877
878void qemu_mutex_unlock_ramlist(void)
879{
880 qemu_mutex_unlock(&ram_list.mutex);
881}
882
Marcelo Tosattic9027602010-03-01 20:25:08 -0300883#if defined(__linux__) && !defined(TARGET_S390X)
884
885#include <sys/vfs.h>
886
887#define HUGETLBFS_MAGIC 0x958458f6
888
889static long gethugepagesize(const char *path)
890{
891 struct statfs fs;
892 int ret;
893
894 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900895 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300896 } while (ret != 0 && errno == EINTR);
897
898 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900899 perror(path);
900 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300901 }
902
903 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900904 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300905
906 return fs.f_bsize;
907}
908
Alex Williamson04b16652010-07-02 11:13:17 -0600909static void *file_ram_alloc(RAMBlock *block,
910 ram_addr_t memory,
911 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300912{
913 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500914 char *sanitized_name;
915 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300916 void *area;
917 int fd;
918#ifdef MAP_POPULATE
919 int flags;
920#endif
921 unsigned long hpagesize;
922
923 hpagesize = gethugepagesize(path);
924 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900925 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300926 }
927
928 if (memory < hpagesize) {
929 return NULL;
930 }
931
932 if (kvm_enabled() && !kvm_has_sync_mmu()) {
933 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
934 return NULL;
935 }
936
Peter Feiner8ca761f2013-03-04 13:54:25 -0500937 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
938 sanitized_name = g_strdup(block->mr->name);
939 for (c = sanitized_name; *c != '\0'; c++) {
940 if (*c == '/')
941 *c = '_';
942 }
943
944 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
945 sanitized_name);
946 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300947
948 fd = mkstemp(filename);
949 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900950 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100951 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900952 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300953 }
954 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100955 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300956
957 memory = (memory+hpagesize-1) & ~(hpagesize-1);
958
959 /*
960 * ftruncate is not supported by hugetlbfs in older
961 * hosts, so don't bother bailing out on errors.
962 * If anything goes wrong with it under other filesystems,
963 * mmap will fail.
964 */
965 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900966 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300967
968#ifdef MAP_POPULATE
969 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
970 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
971 * to sidestep this quirk.
972 */
973 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
974 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
975#else
976 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
977#endif
978 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900979 perror("file_ram_alloc: can't mmap RAM pages");
980 close(fd);
981 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300982 }
Alex Williamson04b16652010-07-02 11:13:17 -0600983 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300984 return area;
985}
986#endif
987
Alex Williamsond17b5282010-06-25 11:08:38 -0600988static ram_addr_t find_ram_offset(ram_addr_t size)
989{
Alex Williamson04b16652010-07-02 11:13:17 -0600990 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600991 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600992
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100993 assert(size != 0); /* it would hand out same offset multiple times */
994
Paolo Bonzinia3161032012-11-14 15:54:48 +0100995 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -0600996 return 0;
997
Paolo Bonzinia3161032012-11-14 15:54:48 +0100998 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +0000999 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001000
1001 end = block->offset + block->length;
1002
Paolo Bonzinia3161032012-11-14 15:54:48 +01001003 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001004 if (next_block->offset >= end) {
1005 next = MIN(next, next_block->offset);
1006 }
1007 }
1008 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001009 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001010 mingap = next - end;
1011 }
1012 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001013
1014 if (offset == RAM_ADDR_MAX) {
1015 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1016 (uint64_t)size);
1017 abort();
1018 }
1019
Alex Williamson04b16652010-07-02 11:13:17 -06001020 return offset;
1021}
1022
Juan Quintela652d7ec2012-07-20 10:37:54 +02001023ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001024{
Alex Williamsond17b5282010-06-25 11:08:38 -06001025 RAMBlock *block;
1026 ram_addr_t last = 0;
1027
Paolo Bonzinia3161032012-11-14 15:54:48 +01001028 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001029 last = MAX(last, block->offset + block->length);
1030
1031 return last;
1032}
1033
Jason Baronddb97f12012-08-02 15:44:16 -04001034static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1035{
1036 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001037
1038 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001039 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1040 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001041 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1042 if (ret) {
1043 perror("qemu_madvise");
1044 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1045 "but dump_guest_core=off specified\n");
1046 }
1047 }
1048}
1049
Avi Kivityc5705a72011-12-20 15:59:12 +02001050void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001051{
1052 RAMBlock *new_block, *block;
1053
Avi Kivityc5705a72011-12-20 15:59:12 +02001054 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001055 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001056 if (block->offset == addr) {
1057 new_block = block;
1058 break;
1059 }
1060 }
1061 assert(new_block);
1062 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001064 if (dev) {
1065 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001066 if (id) {
1067 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001068 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001069 }
1070 }
1071 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1072
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001073 /* This assumes the iothread lock is taken here too. */
1074 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001075 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001076 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001077 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1078 new_block->idstr);
1079 abort();
1080 }
1081 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001082 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001083}
1084
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001085static int memory_try_enable_merging(void *addr, size_t len)
1086{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001087 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001088 /* disabled by the user */
1089 return 0;
1090 }
1091
1092 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1093}
1094
Avi Kivityc5705a72011-12-20 15:59:12 +02001095ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1096 MemoryRegion *mr)
1097{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001098 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001099
1100 size = TARGET_PAGE_ALIGN(size);
1101 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001102
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001103 /* This assumes the iothread lock is taken here too. */
1104 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001105 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001106 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001107 if (host) {
1108 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001109 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001110 } else if (xen_enabled()) {
1111 if (mem_path) {
1112 fprintf(stderr, "-mem-path not supported with Xen\n");
1113 exit(1);
1114 }
1115 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001116 } else {
1117 if (mem_path) {
1118#if defined (__linux__) && !defined(TARGET_S390X)
1119 new_block->host = file_ram_alloc(new_block, size, mem_path);
1120 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001121 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001122 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001123 }
1124#else
1125 fprintf(stderr, "-mem-path option unsupported\n");
1126 exit(1);
1127#endif
1128 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001129 if (kvm_enabled()) {
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001130 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001131 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001132 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001133 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001134 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001135 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001136 }
1137 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001138 new_block->length = size;
1139
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001140 /* Keep the list sorted from biggest to smallest block. */
1141 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1142 if (block->length < new_block->length) {
1143 break;
1144 }
1145 }
1146 if (block) {
1147 QTAILQ_INSERT_BEFORE(block, new_block, next);
1148 } else {
1149 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1150 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001151 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001152
Umesh Deshpandef798b072011-08-18 11:41:17 -07001153 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001154 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001155
Anthony Liguori7267c092011-08-20 22:09:37 -05001156 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001157 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001158 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1159 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001160 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001161
Jason Baronddb97f12012-08-02 15:44:16 -04001162 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001163 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001164
Cam Macdonell84b89d72010-07-26 18:10:57 -06001165 if (kvm_enabled())
1166 kvm_setup_guest_memory(new_block->host, size);
1167
1168 return new_block->offset;
1169}
1170
Avi Kivityc5705a72011-12-20 15:59:12 +02001171ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001172{
Avi Kivityc5705a72011-12-20 15:59:12 +02001173 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001174}
bellarde9a1ab12007-02-08 23:08:38 +00001175
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001176void qemu_ram_free_from_ptr(ram_addr_t addr)
1177{
1178 RAMBlock *block;
1179
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001180 /* This assumes the iothread lock is taken here too. */
1181 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001182 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001183 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001184 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001185 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001186 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001187 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001188 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001189 }
1190 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001191 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001192}
1193
Anthony Liguoric227f092009-10-01 16:12:16 -05001194void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001195{
Alex Williamson04b16652010-07-02 11:13:17 -06001196 RAMBlock *block;
1197
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001198 /* This assumes the iothread lock is taken here too. */
1199 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001200 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001201 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001202 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001203 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001204 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001205 if (block->flags & RAM_PREALLOC_MASK) {
1206 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001207 } else if (xen_enabled()) {
1208 xen_invalidate_map_cache_entry(block->host);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001209 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001210#if defined (__linux__) && !defined(TARGET_S390X)
1211 if (block->fd) {
1212 munmap(block->host, block->length);
1213 close(block->fd);
1214 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001215 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001216 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001217#else
1218 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001219#endif
1220 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001221 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001222 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001223 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001224 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001225 }
1226 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001227 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001228
bellarde9a1ab12007-02-08 23:08:38 +00001229}
1230
Huang Yingcd19cfa2011-03-02 08:56:19 +01001231#ifndef _WIN32
1232void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1233{
1234 RAMBlock *block;
1235 ram_addr_t offset;
1236 int flags;
1237 void *area, *vaddr;
1238
Paolo Bonzinia3161032012-11-14 15:54:48 +01001239 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001240 offset = addr - block->offset;
1241 if (offset < block->length) {
1242 vaddr = block->host + offset;
1243 if (block->flags & RAM_PREALLOC_MASK) {
1244 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001245 } else if (xen_enabled()) {
1246 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001247 } else {
1248 flags = MAP_FIXED;
1249 munmap(vaddr, length);
1250 if (mem_path) {
1251#if defined(__linux__) && !defined(TARGET_S390X)
1252 if (block->fd) {
1253#ifdef MAP_POPULATE
1254 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1255 MAP_PRIVATE;
1256#else
1257 flags |= MAP_PRIVATE;
1258#endif
1259 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1260 flags, block->fd, offset);
1261 } else {
1262 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1263 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1264 flags, -1, 0);
1265 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001266#else
1267 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001268#endif
1269 } else {
1270#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1271 flags |= MAP_SHARED | MAP_ANONYMOUS;
1272 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1273 flags, -1, 0);
1274#else
1275 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1276 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1277 flags, -1, 0);
1278#endif
1279 }
1280 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001281 fprintf(stderr, "Could not remap addr: "
1282 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001283 length, addr);
1284 exit(1);
1285 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001286 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001287 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001288 }
1289 return;
1290 }
1291 }
1292}
1293#endif /* !_WIN32 */
1294
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001295static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001296{
pbrook94a6b542009-04-11 17:15:54 +00001297 RAMBlock *block;
1298
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001299 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001300 block = ram_list.mru_block;
1301 if (block && addr - block->offset < block->length) {
1302 goto found;
1303 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001304 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001305 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001306 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001307 }
pbrook94a6b542009-04-11 17:15:54 +00001308 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001309
1310 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1311 abort();
1312
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001313found:
1314 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001315 return block;
1316}
1317
1318/* Return a host pointer to ram allocated with qemu_ram_alloc.
1319 With the exception of the softmmu code in this file, this should
1320 only be used for local memory (e.g. video ram) that the device owns,
1321 and knows it isn't going to access beyond the end of the block.
1322
1323 It should not be used for general purpose DMA.
1324 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1325 */
1326void *qemu_get_ram_ptr(ram_addr_t addr)
1327{
1328 RAMBlock *block = qemu_get_ram_block(addr);
1329
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001330 if (xen_enabled()) {
1331 /* We need to check if the requested address is in the RAM
1332 * because we don't want to map the entire memory in QEMU.
1333 * In that case just map until the end of the page.
1334 */
1335 if (block->offset == 0) {
1336 return xen_map_cache(addr, 0, 0);
1337 } else if (block->host == NULL) {
1338 block->host =
1339 xen_map_cache(block->offset, block->length, 1);
1340 }
1341 }
1342 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001343}
1344
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001345/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1346 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1347 *
1348 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001349 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001350static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001351{
1352 RAMBlock *block;
1353
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001354 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001355 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001356 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001357 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001358 /* We need to check if the requested address is in the RAM
1359 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001360 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001361 */
1362 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001363 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001364 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001365 block->host =
1366 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001367 }
1368 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001369 return block->host + (addr - block->offset);
1370 }
1371 }
1372
1373 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1374 abort();
1375
1376 return NULL;
1377}
1378
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001379/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1380 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001381static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001382{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001383 if (*size == 0) {
1384 return NULL;
1385 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001386 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001387 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001388 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001389 RAMBlock *block;
1390
Paolo Bonzinia3161032012-11-14 15:54:48 +01001391 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001392 if (addr - block->offset < block->length) {
1393 if (addr - block->offset + *size > block->length)
1394 *size = block->length - addr + block->offset;
1395 return block->host + (addr - block->offset);
1396 }
1397 }
1398
1399 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1400 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001401 }
1402}
1403
Paolo Bonzini7443b432013-06-03 12:44:02 +02001404/* Some of the softmmu routines need to translate from a host pointer
1405 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001406MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001407{
pbrook94a6b542009-04-11 17:15:54 +00001408 RAMBlock *block;
1409 uint8_t *host = ptr;
1410
Jan Kiszka868bb332011-06-21 22:59:09 +02001411 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001412 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001413 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001414 }
1415
Paolo Bonzini23887b72013-05-06 14:28:39 +02001416 block = ram_list.mru_block;
1417 if (block && block->host && host - block->host < block->length) {
1418 goto found;
1419 }
1420
Paolo Bonzinia3161032012-11-14 15:54:48 +01001421 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001422 /* This case append when the block is not mapped. */
1423 if (block->host == NULL) {
1424 continue;
1425 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001426 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001427 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001428 }
pbrook94a6b542009-04-11 17:15:54 +00001429 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001430
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001431 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001432
1433found:
1434 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001435 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001436}
Alex Williamsonf471a172010-06-11 11:11:42 -06001437
Avi Kivitya8170e52012-10-23 12:30:10 +02001438static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001439 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001440{
bellard3a7d9292005-08-21 09:26:42 +00001441 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001442 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001443 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001444 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001445 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001446 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001447 switch (size) {
1448 case 1:
1449 stb_p(qemu_get_ram_ptr(ram_addr), val);
1450 break;
1451 case 2:
1452 stw_p(qemu_get_ram_ptr(ram_addr), val);
1453 break;
1454 case 4:
1455 stl_p(qemu_get_ram_ptr(ram_addr), val);
1456 break;
1457 default:
1458 abort();
1459 }
bellardf23db162005-08-21 19:12:28 +00001460 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001461 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001462 /* we remove the notdirty callback only if the code has been
1463 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001464 if (dirty_flags == 0xff) {
1465 CPUArchState *env = current_cpu->env_ptr;
1466 tlb_set_dirty(env, env->mem_io_vaddr);
1467 }
bellard1ccde1c2004-02-06 19:46:14 +00001468}
1469
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001470static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1471 unsigned size, bool is_write)
1472{
1473 return is_write;
1474}
1475
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001476static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001477 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001478 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001479 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001480};
1481
pbrook0f459d12008-06-09 00:20:13 +00001482/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001483static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001484{
Andreas Färber4917cf42013-05-27 05:17:50 +02001485 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001486 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001487 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001488 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001489 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001490
aliguori06d55cc2008-11-18 20:24:06 +00001491 if (env->watchpoint_hit) {
1492 /* We re-entered the check after replacing the TB. Now raise
1493 * the debug interrupt so that is will trigger after the
1494 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001495 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001496 return;
1497 }
pbrook2e70f6e2008-06-29 01:03:05 +00001498 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001499 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001500 if ((vaddr == (wp->vaddr & len_mask) ||
1501 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001502 wp->flags |= BP_WATCHPOINT_HIT;
1503 if (!env->watchpoint_hit) {
1504 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001505 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001506 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1507 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001508 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001509 } else {
1510 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1511 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001512 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001513 }
aliguori06d55cc2008-11-18 20:24:06 +00001514 }
aliguori6e140f22008-11-18 20:37:55 +00001515 } else {
1516 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001517 }
1518 }
1519}
1520
pbrook6658ffb2007-03-16 23:58:11 +00001521/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1522 so these check for a hit then pass through to the normal out-of-line
1523 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001524static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001525 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001526{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001527 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1528 switch (size) {
1529 case 1: return ldub_phys(addr);
1530 case 2: return lduw_phys(addr);
1531 case 4: return ldl_phys(addr);
1532 default: abort();
1533 }
pbrook6658ffb2007-03-16 23:58:11 +00001534}
1535
Avi Kivitya8170e52012-10-23 12:30:10 +02001536static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001537 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001538{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001539 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1540 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001541 case 1:
1542 stb_phys(addr, val);
1543 break;
1544 case 2:
1545 stw_phys(addr, val);
1546 break;
1547 case 4:
1548 stl_phys(addr, val);
1549 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550 default: abort();
1551 }
pbrook6658ffb2007-03-16 23:58:11 +00001552}
1553
Avi Kivity1ec9b902012-01-02 12:47:48 +02001554static const MemoryRegionOps watch_mem_ops = {
1555 .read = watch_mem_read,
1556 .write = watch_mem_write,
1557 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001558};
pbrook6658ffb2007-03-16 23:58:11 +00001559
Avi Kivitya8170e52012-10-23 12:30:10 +02001560static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001561 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001562{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001563 subpage_t *subpage = opaque;
1564 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001565
blueswir1db7b5422007-05-26 17:36:03 +00001566#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001567 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1568 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001569#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001570 address_space_read(subpage->as, addr + subpage->base, buf, len);
1571 switch (len) {
1572 case 1:
1573 return ldub_p(buf);
1574 case 2:
1575 return lduw_p(buf);
1576 case 4:
1577 return ldl_p(buf);
1578 default:
1579 abort();
1580 }
blueswir1db7b5422007-05-26 17:36:03 +00001581}
1582
Avi Kivitya8170e52012-10-23 12:30:10 +02001583static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001584 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001585{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001586 subpage_t *subpage = opaque;
1587 uint8_t buf[4];
1588
blueswir1db7b5422007-05-26 17:36:03 +00001589#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001590 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001591 " value %"PRIx64"\n",
1592 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001593#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001594 switch (len) {
1595 case 1:
1596 stb_p(buf, value);
1597 break;
1598 case 2:
1599 stw_p(buf, value);
1600 break;
1601 case 4:
1602 stl_p(buf, value);
1603 break;
1604 default:
1605 abort();
1606 }
1607 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001608}
1609
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001610static bool subpage_accepts(void *opaque, hwaddr addr,
1611 unsigned size, bool is_write)
1612{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001613 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001614#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001615 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1616 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001617#endif
1618
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001619 return address_space_access_valid(subpage->as, addr + subpage->base,
1620 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001621}
1622
Avi Kivity70c68e42012-01-02 12:32:48 +02001623static const MemoryRegionOps subpage_ops = {
1624 .read = subpage_read,
1625 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001626 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001627 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001628};
1629
Anthony Liguoric227f092009-10-01 16:12:16 -05001630static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001631 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001632{
1633 int idx, eidx;
1634
1635 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1636 return -1;
1637 idx = SUBPAGE_IDX(start);
1638 eidx = SUBPAGE_IDX(end);
1639#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001640 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001641 mmio, start, end, idx, eidx, memory);
1642#endif
blueswir1db7b5422007-05-26 17:36:03 +00001643 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001644 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001645 }
1646
1647 return 0;
1648}
1649
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001650static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001651{
Anthony Liguoric227f092009-10-01 16:12:16 -05001652 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001653
Anthony Liguori7267c092011-08-20 22:09:37 -05001654 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001655
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001656 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001657 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001658 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001659 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001660 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001661#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001662 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1663 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001664#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001665 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001666
1667 return mmio;
1668}
1669
Avi Kivity5312bd82012-02-12 18:32:55 +02001670static uint16_t dummy_section(MemoryRegion *mr)
1671{
1672 MemoryRegionSection section = {
1673 .mr = mr,
1674 .offset_within_address_space = 0,
1675 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001676 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001677 };
1678
1679 return phys_section_add(&section);
1680}
1681
Avi Kivitya8170e52012-10-23 12:30:10 +02001682MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001683{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001684 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001685}
1686
Avi Kivitye9179ce2009-06-14 11:38:52 +03001687static void io_mem_init(void)
1688{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001689 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1690 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001691 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001692 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001693 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001694 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001695 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001696}
1697
Avi Kivityac1970f2012-10-03 16:22:53 +02001698static void mem_begin(MemoryListener *listener)
1699{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001700 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001701 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1702
1703 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1704 d->as = as;
1705 as->next_dispatch = d;
1706}
1707
1708static void mem_commit(MemoryListener *listener)
1709{
1710 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001711 AddressSpaceDispatch *cur = as->dispatch;
1712 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001713
Paolo Bonzini0475d942013-05-29 12:28:21 +02001714 next->nodes = next_map.nodes;
1715 next->sections = next_map.sections;
1716
1717 as->dispatch = next;
1718 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001719}
1720
Avi Kivity50c1e142012-02-08 21:36:02 +02001721static void core_begin(MemoryListener *listener)
1722{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001723 uint16_t n;
1724
Paolo Bonzini60926662013-05-29 12:30:26 +02001725 prev_map = g_new(PhysPageMap, 1);
1726 *prev_map = next_map;
1727
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001728 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001729 n = dummy_section(&io_mem_unassigned);
1730 assert(n == PHYS_SECTION_UNASSIGNED);
1731 n = dummy_section(&io_mem_notdirty);
1732 assert(n == PHYS_SECTION_NOTDIRTY);
1733 n = dummy_section(&io_mem_rom);
1734 assert(n == PHYS_SECTION_ROM);
1735 n = dummy_section(&io_mem_watch);
1736 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001737}
1738
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001739/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1740 * All AddressSpaceDispatch instances have switched to the next map.
1741 */
1742static void core_commit(MemoryListener *listener)
1743{
Paolo Bonzini60926662013-05-29 12:30:26 +02001744 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001745}
1746
Avi Kivity1d711482012-10-02 18:54:45 +02001747static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001748{
Andreas Färber182735e2013-05-29 22:29:20 +02001749 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001750
1751 /* since each CPU stores ram addresses in its TLB cache, we must
1752 reset the modified entries */
1753 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001754 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001755 CPUArchState *env = cpu->env_ptr;
1756
Avi Kivity117712c2012-02-12 21:23:17 +02001757 tlb_flush(env, 1);
1758 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001759}
1760
Avi Kivity93632742012-02-08 16:54:16 +02001761static void core_log_global_start(MemoryListener *listener)
1762{
1763 cpu_physical_memory_set_dirty_tracking(1);
1764}
1765
1766static void core_log_global_stop(MemoryListener *listener)
1767{
1768 cpu_physical_memory_set_dirty_tracking(0);
1769}
1770
Avi Kivity93632742012-02-08 16:54:16 +02001771static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001772 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001773 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001774 .log_global_start = core_log_global_start,
1775 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001776 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001777};
1778
Avi Kivity1d711482012-10-02 18:54:45 +02001779static MemoryListener tcg_memory_listener = {
1780 .commit = tcg_commit,
1781};
1782
Avi Kivityac1970f2012-10-03 16:22:53 +02001783void address_space_init_dispatch(AddressSpace *as)
1784{
Paolo Bonzini00752702013-05-29 12:13:54 +02001785 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001786 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001787 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001788 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001789 .region_add = mem_add,
1790 .region_nop = mem_add,
1791 .priority = 0,
1792 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001793 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001794}
1795
Avi Kivity83f3c252012-10-07 12:59:55 +02001796void address_space_destroy_dispatch(AddressSpace *as)
1797{
1798 AddressSpaceDispatch *d = as->dispatch;
1799
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001800 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001801 g_free(d);
1802 as->dispatch = NULL;
1803}
1804
Avi Kivity62152b82011-07-26 14:26:14 +03001805static void memory_map_init(void)
1806{
Anthony Liguori7267c092011-08-20 22:09:37 -05001807 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001808 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001809 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001810
Anthony Liguori7267c092011-08-20 22:09:37 -05001811 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001812 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1813 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001814 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001815
Avi Kivityf6790af2012-10-02 20:13:51 +02001816 memory_listener_register(&core_memory_listener, &address_space_memory);
liguang26416892013-09-04 14:37:33 +08001817 if (tcg_enabled()) {
1818 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1819 }
Avi Kivity62152b82011-07-26 14:26:14 +03001820}
1821
1822MemoryRegion *get_system_memory(void)
1823{
1824 return system_memory;
1825}
1826
Avi Kivity309cb472011-08-08 16:09:03 +03001827MemoryRegion *get_system_io(void)
1828{
1829 return system_io;
1830}
1831
pbrooke2eef172008-06-08 01:09:01 +00001832#endif /* !defined(CONFIG_USER_ONLY) */
1833
bellard13eb76e2004-01-24 15:23:36 +00001834/* physical memory access (slow version, mainly for debug) */
1835#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001836int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001837 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001838{
1839 int l, flags;
1840 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001841 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001842
1843 while (len > 0) {
1844 page = addr & TARGET_PAGE_MASK;
1845 l = (page + TARGET_PAGE_SIZE) - addr;
1846 if (l > len)
1847 l = len;
1848 flags = page_get_flags(page);
1849 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001850 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001851 if (is_write) {
1852 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001853 return -1;
bellard579a97f2007-11-11 14:26:47 +00001854 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001855 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001856 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001857 memcpy(p, buf, l);
1858 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001859 } else {
1860 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001861 return -1;
bellard579a97f2007-11-11 14:26:47 +00001862 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001863 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001864 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001865 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001866 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001867 }
1868 len -= l;
1869 buf += l;
1870 addr += l;
1871 }
Paul Brooka68fe892010-03-01 00:08:59 +00001872 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001873}
bellard8df1cd02005-01-28 22:37:22 +00001874
bellard13eb76e2004-01-24 15:23:36 +00001875#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001876
Avi Kivitya8170e52012-10-23 12:30:10 +02001877static void invalidate_and_set_dirty(hwaddr addr,
1878 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001879{
1880 if (!cpu_physical_memory_is_dirty(addr)) {
1881 /* invalidate code */
1882 tb_invalidate_phys_page_range(addr, addr + length, 0);
1883 /* set dirty bit */
1884 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1885 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001886 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001887}
1888
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001889static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1890{
1891 if (memory_region_is_ram(mr)) {
1892 return !(is_write && mr->readonly);
1893 }
1894 if (memory_region_is_romd(mr)) {
1895 return !is_write;
1896 }
1897
1898 return false;
1899}
1900
Richard Henderson23326162013-07-08 14:55:59 -07001901static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001902{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001903 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001904
1905 /* Regions are assumed to support 1-4 byte accesses unless
1906 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001907 if (access_size_max == 0) {
1908 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001909 }
Richard Henderson23326162013-07-08 14:55:59 -07001910
1911 /* Bound the maximum access by the alignment of the address. */
1912 if (!mr->ops->impl.unaligned) {
1913 unsigned align_size_max = addr & -addr;
1914 if (align_size_max != 0 && align_size_max < access_size_max) {
1915 access_size_max = align_size_max;
1916 }
1917 }
1918
1919 /* Don't attempt accesses larger than the maximum. */
1920 if (l > access_size_max) {
1921 l = access_size_max;
1922 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001923 if (l & (l - 1)) {
1924 l = 1 << (qemu_fls(l) - 1);
1925 }
Richard Henderson23326162013-07-08 14:55:59 -07001926
1927 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001928}
1929
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001930bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001931 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001932{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001933 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001934 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001935 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001936 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001937 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001938 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001939
bellard13eb76e2004-01-24 15:23:36 +00001940 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001941 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001942 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001943
bellard13eb76e2004-01-24 15:23:36 +00001944 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001945 if (!memory_access_is_direct(mr, is_write)) {
1946 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001947 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001948 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001949 switch (l) {
1950 case 8:
1951 /* 64 bit write access */
1952 val = ldq_p(buf);
1953 error |= io_mem_write(mr, addr1, val, 8);
1954 break;
1955 case 4:
bellard1c213d12005-09-03 10:49:04 +00001956 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001957 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001958 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001959 break;
1960 case 2:
bellard1c213d12005-09-03 10:49:04 +00001961 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001962 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001963 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001964 break;
1965 case 1:
bellard1c213d12005-09-03 10:49:04 +00001966 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001967 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001968 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001969 break;
1970 default:
1971 abort();
bellard13eb76e2004-01-24 15:23:36 +00001972 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001973 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001974 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001975 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001976 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001977 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001978 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001979 }
1980 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001981 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001982 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001983 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001984 switch (l) {
1985 case 8:
1986 /* 64 bit read access */
1987 error |= io_mem_read(mr, addr1, &val, 8);
1988 stq_p(buf, val);
1989 break;
1990 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001991 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001992 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001993 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001994 break;
1995 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001996 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001997 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001998 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001999 break;
2000 case 1:
bellard1c213d12005-09-03 10:49:04 +00002001 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002002 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002003 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002004 break;
2005 default:
2006 abort();
bellard13eb76e2004-01-24 15:23:36 +00002007 }
2008 } else {
2009 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002010 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002011 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002012 }
2013 }
2014 len -= l;
2015 buf += l;
2016 addr += l;
2017 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002018
2019 return error;
bellard13eb76e2004-01-24 15:23:36 +00002020}
bellard8df1cd02005-01-28 22:37:22 +00002021
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002022bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002023 const uint8_t *buf, int len)
2024{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002025 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002026}
2027
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002028bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002029{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002030 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002031}
2032
2033
Avi Kivitya8170e52012-10-23 12:30:10 +02002034void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002035 int len, int is_write)
2036{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002037 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002038}
2039
bellardd0ecd2a2006-04-23 17:14:48 +00002040/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002041void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002042 const uint8_t *buf, int len)
2043{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002044 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002045 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002046 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002047 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002048
bellardd0ecd2a2006-04-23 17:14:48 +00002049 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002050 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002051 mr = address_space_translate(&address_space_memory,
2052 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002053
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002054 if (!(memory_region_is_ram(mr) ||
2055 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002056 /* do nothing */
2057 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002058 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002059 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002060 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002061 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002062 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002063 }
2064 len -= l;
2065 buf += l;
2066 addr += l;
2067 }
2068}
2069
aliguori6d16c2f2009-01-22 16:59:11 +00002070typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002071 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002072 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002073 hwaddr addr;
2074 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002075} BounceBuffer;
2076
2077static BounceBuffer bounce;
2078
aliguoriba223c22009-01-22 16:59:16 +00002079typedef struct MapClient {
2080 void *opaque;
2081 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002082 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002083} MapClient;
2084
Blue Swirl72cf2d42009-09-12 07:36:22 +00002085static QLIST_HEAD(map_client_list, MapClient) map_client_list
2086 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002087
2088void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2089{
Anthony Liguori7267c092011-08-20 22:09:37 -05002090 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002091
2092 client->opaque = opaque;
2093 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002094 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002095 return client;
2096}
2097
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002098static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002099{
2100 MapClient *client = (MapClient *)_client;
2101
Blue Swirl72cf2d42009-09-12 07:36:22 +00002102 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002103 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002104}
2105
2106static void cpu_notify_map_clients(void)
2107{
2108 MapClient *client;
2109
Blue Swirl72cf2d42009-09-12 07:36:22 +00002110 while (!QLIST_EMPTY(&map_client_list)) {
2111 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002112 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002113 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002114 }
2115}
2116
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002117bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2118{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002119 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002120 hwaddr l, xlat;
2121
2122 while (len > 0) {
2123 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002124 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2125 if (!memory_access_is_direct(mr, is_write)) {
2126 l = memory_access_size(mr, l, addr);
2127 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002128 return false;
2129 }
2130 }
2131
2132 len -= l;
2133 addr += l;
2134 }
2135 return true;
2136}
2137
aliguori6d16c2f2009-01-22 16:59:11 +00002138/* Map a physical memory region into a host virtual address.
2139 * May map a subset of the requested range, given by and returned in *plen.
2140 * May return NULL if resources needed to perform the mapping are exhausted.
2141 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002142 * Use cpu_register_map_client() to know when retrying the map operation is
2143 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002144 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002145void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002146 hwaddr addr,
2147 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002148 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002149{
Avi Kivitya8170e52012-10-23 12:30:10 +02002150 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002151 hwaddr done = 0;
2152 hwaddr l, xlat, base;
2153 MemoryRegion *mr, *this_mr;
2154 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002155
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002156 if (len == 0) {
2157 return NULL;
2158 }
aliguori6d16c2f2009-01-22 16:59:11 +00002159
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002160 l = len;
2161 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2162 if (!memory_access_is_direct(mr, is_write)) {
2163 if (bounce.buffer) {
2164 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002165 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002166 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2167 bounce.addr = addr;
2168 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002169
2170 memory_region_ref(mr);
2171 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002172 if (!is_write) {
2173 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002174 }
aliguori6d16c2f2009-01-22 16:59:11 +00002175
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002176 *plen = l;
2177 return bounce.buffer;
2178 }
2179
2180 base = xlat;
2181 raddr = memory_region_get_ram_addr(mr);
2182
2183 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002184 len -= l;
2185 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002186 done += l;
2187 if (len == 0) {
2188 break;
2189 }
2190
2191 l = len;
2192 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2193 if (this_mr != mr || xlat != base + done) {
2194 break;
2195 }
aliguori6d16c2f2009-01-22 16:59:11 +00002196 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002197
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002198 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002199 *plen = done;
2200 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002201}
2202
Avi Kivityac1970f2012-10-03 16:22:53 +02002203/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002204 * Will also mark the memory as dirty if is_write == 1. access_len gives
2205 * the amount of memory that was actually read or written by the caller.
2206 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002207void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2208 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002209{
2210 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002211 MemoryRegion *mr;
2212 ram_addr_t addr1;
2213
2214 mr = qemu_ram_addr_from_host(buffer, &addr1);
2215 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002216 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002217 while (access_len) {
2218 unsigned l;
2219 l = TARGET_PAGE_SIZE;
2220 if (l > access_len)
2221 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002222 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002223 addr1 += l;
2224 access_len -= l;
2225 }
2226 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002227 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002228 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002229 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002230 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002231 return;
2232 }
2233 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002234 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002235 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002236 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002237 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002238 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002239 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002240}
bellardd0ecd2a2006-04-23 17:14:48 +00002241
Avi Kivitya8170e52012-10-23 12:30:10 +02002242void *cpu_physical_memory_map(hwaddr addr,
2243 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002244 int is_write)
2245{
2246 return address_space_map(&address_space_memory, addr, plen, is_write);
2247}
2248
Avi Kivitya8170e52012-10-23 12:30:10 +02002249void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2250 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002251{
2252 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2253}
2254
bellard8df1cd02005-01-28 22:37:22 +00002255/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002256static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002257 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002258{
bellard8df1cd02005-01-28 22:37:22 +00002259 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002260 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002261 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002262 hwaddr l = 4;
2263 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002264
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002265 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2266 false);
2267 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002268 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002269 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002270#if defined(TARGET_WORDS_BIGENDIAN)
2271 if (endian == DEVICE_LITTLE_ENDIAN) {
2272 val = bswap32(val);
2273 }
2274#else
2275 if (endian == DEVICE_BIG_ENDIAN) {
2276 val = bswap32(val);
2277 }
2278#endif
bellard8df1cd02005-01-28 22:37:22 +00002279 } else {
2280 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002281 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002282 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002283 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002284 switch (endian) {
2285 case DEVICE_LITTLE_ENDIAN:
2286 val = ldl_le_p(ptr);
2287 break;
2288 case DEVICE_BIG_ENDIAN:
2289 val = ldl_be_p(ptr);
2290 break;
2291 default:
2292 val = ldl_p(ptr);
2293 break;
2294 }
bellard8df1cd02005-01-28 22:37:22 +00002295 }
2296 return val;
2297}
2298
Avi Kivitya8170e52012-10-23 12:30:10 +02002299uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002300{
2301 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2302}
2303
Avi Kivitya8170e52012-10-23 12:30:10 +02002304uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002305{
2306 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2307}
2308
Avi Kivitya8170e52012-10-23 12:30:10 +02002309uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002310{
2311 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2312}
2313
bellard84b7b8e2005-11-28 21:19:04 +00002314/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002315static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002316 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002317{
bellard84b7b8e2005-11-28 21:19:04 +00002318 uint8_t *ptr;
2319 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002320 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002321 hwaddr l = 8;
2322 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002323
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002324 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2325 false);
2326 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002327 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002328 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002329#if defined(TARGET_WORDS_BIGENDIAN)
2330 if (endian == DEVICE_LITTLE_ENDIAN) {
2331 val = bswap64(val);
2332 }
2333#else
2334 if (endian == DEVICE_BIG_ENDIAN) {
2335 val = bswap64(val);
2336 }
2337#endif
bellard84b7b8e2005-11-28 21:19:04 +00002338 } else {
2339 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002340 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002341 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002342 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002343 switch (endian) {
2344 case DEVICE_LITTLE_ENDIAN:
2345 val = ldq_le_p(ptr);
2346 break;
2347 case DEVICE_BIG_ENDIAN:
2348 val = ldq_be_p(ptr);
2349 break;
2350 default:
2351 val = ldq_p(ptr);
2352 break;
2353 }
bellard84b7b8e2005-11-28 21:19:04 +00002354 }
2355 return val;
2356}
2357
Avi Kivitya8170e52012-10-23 12:30:10 +02002358uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002359{
2360 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2361}
2362
Avi Kivitya8170e52012-10-23 12:30:10 +02002363uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002364{
2365 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2366}
2367
Avi Kivitya8170e52012-10-23 12:30:10 +02002368uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002369{
2370 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2371}
2372
bellardaab33092005-10-30 20:48:42 +00002373/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002374uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002375{
2376 uint8_t val;
2377 cpu_physical_memory_read(addr, &val, 1);
2378 return val;
2379}
2380
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002381/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002382static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002383 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002384{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002385 uint8_t *ptr;
2386 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002387 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002388 hwaddr l = 2;
2389 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002390
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002391 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2392 false);
2393 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002394 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002395 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002396#if defined(TARGET_WORDS_BIGENDIAN)
2397 if (endian == DEVICE_LITTLE_ENDIAN) {
2398 val = bswap16(val);
2399 }
2400#else
2401 if (endian == DEVICE_BIG_ENDIAN) {
2402 val = bswap16(val);
2403 }
2404#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002405 } else {
2406 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002407 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002408 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002409 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002410 switch (endian) {
2411 case DEVICE_LITTLE_ENDIAN:
2412 val = lduw_le_p(ptr);
2413 break;
2414 case DEVICE_BIG_ENDIAN:
2415 val = lduw_be_p(ptr);
2416 break;
2417 default:
2418 val = lduw_p(ptr);
2419 break;
2420 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002421 }
2422 return val;
bellardaab33092005-10-30 20:48:42 +00002423}
2424
Avi Kivitya8170e52012-10-23 12:30:10 +02002425uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002426{
2427 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2428}
2429
Avi Kivitya8170e52012-10-23 12:30:10 +02002430uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002431{
2432 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2433}
2434
Avi Kivitya8170e52012-10-23 12:30:10 +02002435uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002436{
2437 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2438}
2439
bellard8df1cd02005-01-28 22:37:22 +00002440/* warning: addr must be aligned. The ram page is not masked as dirty
2441 and the code inside is not invalidated. It is useful if the dirty
2442 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002443void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002444{
bellard8df1cd02005-01-28 22:37:22 +00002445 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002446 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002447 hwaddr l = 4;
2448 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002449
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002450 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2451 true);
2452 if (l < 4 || !memory_access_is_direct(mr, true)) {
2453 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002454 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002455 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002456 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002457 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002458
2459 if (unlikely(in_migration)) {
2460 if (!cpu_physical_memory_is_dirty(addr1)) {
2461 /* invalidate code */
2462 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2463 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002464 cpu_physical_memory_set_dirty_flags(
2465 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002466 }
2467 }
bellard8df1cd02005-01-28 22:37:22 +00002468 }
2469}
2470
2471/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002472static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002473 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002474{
bellard8df1cd02005-01-28 22:37:22 +00002475 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002476 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002477 hwaddr l = 4;
2478 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002479
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002480 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2481 true);
2482 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002483#if defined(TARGET_WORDS_BIGENDIAN)
2484 if (endian == DEVICE_LITTLE_ENDIAN) {
2485 val = bswap32(val);
2486 }
2487#else
2488 if (endian == DEVICE_BIG_ENDIAN) {
2489 val = bswap32(val);
2490 }
2491#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002492 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002493 } else {
bellard8df1cd02005-01-28 22:37:22 +00002494 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002495 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002496 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002497 switch (endian) {
2498 case DEVICE_LITTLE_ENDIAN:
2499 stl_le_p(ptr, val);
2500 break;
2501 case DEVICE_BIG_ENDIAN:
2502 stl_be_p(ptr, val);
2503 break;
2504 default:
2505 stl_p(ptr, val);
2506 break;
2507 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002508 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002509 }
2510}
2511
Avi Kivitya8170e52012-10-23 12:30:10 +02002512void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002513{
2514 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2515}
2516
Avi Kivitya8170e52012-10-23 12:30:10 +02002517void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002518{
2519 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2520}
2521
Avi Kivitya8170e52012-10-23 12:30:10 +02002522void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002523{
2524 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2525}
2526
bellardaab33092005-10-30 20:48:42 +00002527/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002528void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002529{
2530 uint8_t v = val;
2531 cpu_physical_memory_write(addr, &v, 1);
2532}
2533
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002534/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002535static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002536 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002537{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002538 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002539 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002540 hwaddr l = 2;
2541 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002542
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002543 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2544 true);
2545 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002546#if defined(TARGET_WORDS_BIGENDIAN)
2547 if (endian == DEVICE_LITTLE_ENDIAN) {
2548 val = bswap16(val);
2549 }
2550#else
2551 if (endian == DEVICE_BIG_ENDIAN) {
2552 val = bswap16(val);
2553 }
2554#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002555 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002556 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002557 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002558 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002559 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002560 switch (endian) {
2561 case DEVICE_LITTLE_ENDIAN:
2562 stw_le_p(ptr, val);
2563 break;
2564 case DEVICE_BIG_ENDIAN:
2565 stw_be_p(ptr, val);
2566 break;
2567 default:
2568 stw_p(ptr, val);
2569 break;
2570 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002571 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002572 }
bellardaab33092005-10-30 20:48:42 +00002573}
2574
Avi Kivitya8170e52012-10-23 12:30:10 +02002575void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002576{
2577 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2578}
2579
Avi Kivitya8170e52012-10-23 12:30:10 +02002580void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002581{
2582 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2583}
2584
Avi Kivitya8170e52012-10-23 12:30:10 +02002585void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002586{
2587 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2588}
2589
bellardaab33092005-10-30 20:48:42 +00002590/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002591void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002592{
2593 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002594 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002595}
2596
Avi Kivitya8170e52012-10-23 12:30:10 +02002597void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002598{
2599 val = cpu_to_le64(val);
2600 cpu_physical_memory_write(addr, &val, 8);
2601}
2602
Avi Kivitya8170e52012-10-23 12:30:10 +02002603void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002604{
2605 val = cpu_to_be64(val);
2606 cpu_physical_memory_write(addr, &val, 8);
2607}
2608
aliguori5e2972f2009-03-28 17:51:36 +00002609/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002610int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002611 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002612{
2613 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002614 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002615 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002616
2617 while (len > 0) {
2618 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002619 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002620 /* if no physical page mapped, return an error */
2621 if (phys_addr == -1)
2622 return -1;
2623 l = (page + TARGET_PAGE_SIZE) - addr;
2624 if (l > len)
2625 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002626 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002627 if (is_write)
2628 cpu_physical_memory_write_rom(phys_addr, buf, l);
2629 else
aliguori5e2972f2009-03-28 17:51:36 +00002630 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002631 len -= l;
2632 buf += l;
2633 addr += l;
2634 }
2635 return 0;
2636}
Paul Brooka68fe892010-03-01 00:08:59 +00002637#endif
bellard13eb76e2004-01-24 15:23:36 +00002638
Blue Swirl8e4a4242013-01-06 18:30:17 +00002639#if !defined(CONFIG_USER_ONLY)
2640
2641/*
2642 * A helper function for the _utterly broken_ virtio device model to find out if
2643 * it's running on a big endian machine. Don't do this at home kids!
2644 */
2645bool virtio_is_big_endian(void);
2646bool virtio_is_big_endian(void)
2647{
2648#if defined(TARGET_WORDS_BIGENDIAN)
2649 return true;
2650#else
2651 return false;
2652#endif
2653}
2654
2655#endif
2656
Wen Congyang76f35532012-05-07 12:04:18 +08002657#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002658bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002659{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002660 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002661 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002662
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002663 mr = address_space_translate(&address_space_memory,
2664 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002665
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002666 return !(memory_region_is_ram(mr) ||
2667 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002668}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002669
2670void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2671{
2672 RAMBlock *block;
2673
2674 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2675 func(block->host, block->offset, block->length, opaque);
2676 }
2677}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002678#endif