blob: 7f945818f98e900512dec681a47a987a8f2fd3e6 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010036#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010037#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
40#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010041#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010042#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010043#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000044#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010045#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000046
Paolo Bonzini022c62c2012-12-17 18:19:49 +010047#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000048#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000049
Paolo Bonzini022c62c2012-12-17 18:19:49 +010050#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020051#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010052#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
pbrooke2eef172008-06-08 01:09:01 +000072#endif
bellard9fa3e852004-01-04 18:06:42 +000073
Andreas Färberbdc44642013-06-24 23:50:24 +020074struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000075/* current CPU in the current thread. It is only valid inside
76 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020077DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000078/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000079 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000080 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010081int use_icount;
bellard6a00d602005-11-21 23:25:50 +000082
pbrooke2eef172008-06-08 01:09:01 +000083#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020084
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020085typedef struct PhysPageEntry PhysPageEntry;
86
87struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020088 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020089 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020090 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020091 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020092};
93
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020094#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
95
Paolo Bonzini03f49952013-11-07 17:14:36 +010096/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010097#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +010098
Michael S. Tsirkin026736c2013-11-13 20:13:03 +020099#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100100#define P_L2_SIZE (1 << P_L2_BITS)
101
102#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
103
104typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200105
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200106typedef struct PhysPageMap {
107 unsigned sections_nb;
108 unsigned sections_nb_alloc;
109 unsigned nodes_nb;
110 unsigned nodes_nb_alloc;
111 Node *nodes;
112 MemoryRegionSection *sections;
113} PhysPageMap;
114
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200115struct AddressSpaceDispatch {
116 /* This is a multi-level map on the physical address space.
117 * The bottom level has pointers to MemoryRegionSections.
118 */
119 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200121 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200122};
123
Jan Kiszka90260c62013-05-26 21:46:51 +0200124#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
125typedef struct subpage_t {
126 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200127 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200128 hwaddr base;
129 uint16_t sub_section[TARGET_PAGE_SIZE];
130} subpage_t;
131
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200132#define PHYS_SECTION_UNASSIGNED 0
133#define PHYS_SECTION_NOTDIRTY 1
134#define PHYS_SECTION_ROM 2
135#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200136
pbrooke2eef172008-06-08 01:09:01 +0000137static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300138static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000139static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000140
Avi Kivity1ec9b902012-01-02 12:47:48 +0200141static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000142#endif
bellard54936002003-05-13 00:25:15 +0000143
Paul Brook6d9a1302010-02-28 23:55:53 +0000144#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200145
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200146static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200148 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
149 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
150 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
151 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200152 }
153}
154
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200155static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156{
157 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200158 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200160 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200161 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100163 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164 map->nodes[ret][i].skip = 1;
165 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200166 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200168}
169
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
171 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200172 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173{
174 PhysPageEntry *p;
175 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100176 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200178 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200179 lp->ptr = phys_map_node_alloc(map);
180 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100182 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200183 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200184 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
186 }
187 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100190 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191
Paolo Bonzini03f49952013-11-07 17:14:36 +0100192 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200193 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200194 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200195 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200196 *index += step;
197 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200198 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200199 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200200 }
201 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200202 }
203}
204
Avi Kivityac1970f2012-10-03 16:22:53 +0200205static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200206 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200207 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000208{
Avi Kivity29990972012-02-13 20:21:20 +0200209 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200210 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000211
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200212 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000213}
214
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200215/* Compact a non leaf page entry. Simply detect that the entry has a single child,
216 * and update our entry so we can skip it and go directly to the destination.
217 */
218static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
219{
220 unsigned valid_ptr = P_L2_SIZE;
221 int valid = 0;
222 PhysPageEntry *p;
223 int i;
224
225 if (lp->ptr == PHYS_MAP_NODE_NIL) {
226 return;
227 }
228
229 p = nodes[lp->ptr];
230 for (i = 0; i < P_L2_SIZE; i++) {
231 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
232 continue;
233 }
234
235 valid_ptr = i;
236 valid++;
237 if (p[i].skip) {
238 phys_page_compact(&p[i], nodes, compacted);
239 }
240 }
241
242 /* We can only compress if there's only one child. */
243 if (valid != 1) {
244 return;
245 }
246
247 assert(valid_ptr < P_L2_SIZE);
248
249 /* Don't compress if it won't fit in the # of bits we have. */
250 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
251 return;
252 }
253
254 lp->ptr = p[valid_ptr].ptr;
255 if (!p[valid_ptr].skip) {
256 /* If our only child is a leaf, make this a leaf. */
257 /* By design, we should have made this node a leaf to begin with so we
258 * should never reach here.
259 * But since it's so simple to handle this, let's do it just in case we
260 * change this rule.
261 */
262 lp->skip = 0;
263 } else {
264 lp->skip += p[valid_ptr].skip;
265 }
266}
267
268static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
269{
270 DECLARE_BITMAP(compacted, nodes_nb);
271
272 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200273 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200274 }
275}
276
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200277static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200278 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000279{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200280 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200281 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200282 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200283
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200284 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200285 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200286 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200287 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200288 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100289 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200290 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200291
292 if (sections[lp.ptr].size.hi ||
293 range_covers_byte(sections[lp.ptr].offset_within_address_space,
294 sections[lp.ptr].size.lo, addr)) {
295 return &sections[lp.ptr];
296 } else {
297 return &sections[PHYS_SECTION_UNASSIGNED];
298 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200299}
300
Blue Swirle5548612012-04-21 13:08:33 +0000301bool memory_region_is_unassigned(MemoryRegion *mr)
302{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200303 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000304 && mr != &io_mem_watch;
305}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200306
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200308 hwaddr addr,
309 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200310{
Jan Kiszka90260c62013-05-26 21:46:51 +0200311 MemoryRegionSection *section;
312 subpage_t *subpage;
313
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200314 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200315 if (resolve_subpage && section->mr->subpage) {
316 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200317 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200318 }
319 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200320}
321
Jan Kiszka90260c62013-05-26 21:46:51 +0200322static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200325{
326 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100327 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200328
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200330 /* Compute offset within MemoryRegionSection */
331 addr -= section->offset_within_address_space;
332
333 /* Compute offset within MemoryRegion */
334 *xlat = addr + section->offset_within_region;
335
336 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100337 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200338 return section;
339}
Jan Kiszka90260c62013-05-26 21:46:51 +0200340
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100341static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
342{
343 if (memory_region_is_ram(mr)) {
344 return !(is_write && mr->readonly);
345 }
346 if (memory_region_is_romd(mr)) {
347 return !is_write;
348 }
349
350 return false;
351}
352
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200353MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
354 hwaddr *xlat, hwaddr *plen,
355 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200356{
Avi Kivity30951152012-10-30 13:47:46 +0200357 IOMMUTLBEntry iotlb;
358 MemoryRegionSection *section;
359 MemoryRegion *mr;
360 hwaddr len = *plen;
361
362 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100363 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200364 mr = section->mr;
365
366 if (!mr->iommu_ops) {
367 break;
368 }
369
370 iotlb = mr->iommu_ops->translate(mr, addr);
371 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
372 | (addr & iotlb.addr_mask));
373 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
374 if (!(iotlb.perm & (1 << is_write))) {
375 mr = &io_mem_unassigned;
376 break;
377 }
378
379 as = iotlb.target_as;
380 }
381
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100382 if (memory_access_is_direct(mr, is_write)) {
383 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
384 len = MIN(page, len);
385 }
386
Avi Kivity30951152012-10-30 13:47:46 +0200387 *plen = len;
388 *xlat = addr;
389 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200390}
391
392MemoryRegionSection *
393address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
394 hwaddr *plen)
395{
Avi Kivity30951152012-10-30 13:47:46 +0200396 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200397 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200398
399 assert(!section->mr->iommu_ops);
400 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200401}
bellard9fa3e852004-01-04 18:06:42 +0000402#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000403
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200404void cpu_exec_init_all(void)
405{
406#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700407 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200408 memory_map_init();
409 io_mem_init();
410#endif
411}
412
Andreas Färberb170fce2013-01-20 20:23:22 +0100413#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000414
Juan Quintelae59fb372009-09-29 22:48:21 +0200415static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200416{
Andreas Färber259186a2013-01-17 18:51:17 +0100417 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200418
aurel323098dba2009-03-07 21:28:24 +0000419 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
420 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100421 cpu->interrupt_request &= ~0x01;
422 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000423
424 return 0;
425}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200426
Andreas Färber1a1562f2013-06-17 04:09:11 +0200427const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200428 .name = "cpu_common",
429 .version_id = 1,
430 .minimum_version_id = 1,
431 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432 .post_load = cpu_common_post_load,
433 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100434 VMSTATE_UINT32(halted, CPUState),
435 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200436 VMSTATE_END_OF_LIST()
437 }
438};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200439
pbrook9656f322008-07-01 20:01:19 +0000440#endif
441
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100442CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400443{
Andreas Färberbdc44642013-06-24 23:50:24 +0200444 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400445
Andreas Färberbdc44642013-06-24 23:50:24 +0200446 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100447 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200448 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100449 }
Glauber Costa950f1472009-06-09 12:15:18 -0400450 }
451
Andreas Färberbdc44642013-06-24 23:50:24 +0200452 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400453}
454
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000455#if !defined(CONFIG_USER_ONLY)
456void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
457{
458 /* We only support one address space per cpu at the moment. */
459 assert(cpu->as == as);
460
461 if (cpu->tcg_as_listener) {
462 memory_listener_unregister(cpu->tcg_as_listener);
463 } else {
464 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
465 }
466 cpu->tcg_as_listener->commit = tcg_commit;
467 memory_listener_register(cpu->tcg_as_listener, as);
468}
469#endif
470
Andreas Färber9349b4f2012-03-14 01:38:32 +0100471void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000472{
Andreas Färber9f09e182012-05-03 06:59:07 +0200473 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100474 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200475 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000476 int cpu_index;
477
pbrookc2764712009-03-07 15:24:59 +0000478#if defined(CONFIG_USER_ONLY)
479 cpu_list_lock();
480#endif
bellard6a00d602005-11-21 23:25:50 +0000481 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200482 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000483 cpu_index++;
484 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100485 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100486 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200487 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200488 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100489#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000490 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200491 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100492#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200493 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000494#if defined(CONFIG_USER_ONLY)
495 cpu_list_unlock();
496#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200497 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
498 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
499 }
pbrookb3c77242008-06-30 16:31:04 +0000500#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600501 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000502 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100503 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200504 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000505#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100506 if (cc->vmsd != NULL) {
507 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
508 }
bellardfd6ce8f2003-05-14 19:00:11 +0000509}
510
bellard1fddef42005-04-17 19:16:13 +0000511#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000512#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200513static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000514{
515 tb_invalidate_phys_page_range(pc, pc + 1, 0);
516}
517#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200518static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400519{
Max Filippove8262a12013-09-27 22:29:17 +0400520 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
521 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000522 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100523 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400524 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400525}
bellardc27004e2005-01-03 23:35:10 +0000526#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000527#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000528
Paul Brookc527ee82010-03-01 03:31:14 +0000529#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000531
532{
533}
534
Andreas Färber9349b4f2012-03-14 01:38:32 +0100535int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000536 int flags, CPUWatchpoint **watchpoint)
537{
538 return -ENOSYS;
539}
540#else
pbrook6658ffb2007-03-16 23:58:11 +0000541/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100542int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000543 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000544{
Andreas Färberff4700b2013-08-26 18:23:18 +0200545 CPUState *cpu = ENV_GET_CPU(env);
aliguorib4051332008-11-18 20:14:20 +0000546 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000547 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000548
aliguorib4051332008-11-18 20:14:20 +0000549 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400550 if ((len & (len - 1)) || (addr & ~len_mask) ||
551 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000552 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
553 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
554 return -EINVAL;
555 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500556 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000557
aliguoria1d1bb32008-11-18 20:07:32 +0000558 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000559 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000560 wp->flags = flags;
561
aliguori2dc9f412008-11-18 20:56:59 +0000562 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200563 if (flags & BP_GDB) {
564 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
565 } else {
566 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
567 }
aliguoria1d1bb32008-11-18 20:07:32 +0000568
pbrook6658ffb2007-03-16 23:58:11 +0000569 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000570
571 if (watchpoint)
572 *watchpoint = wp;
573 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000574}
575
aliguoria1d1bb32008-11-18 20:07:32 +0000576/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100577int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000578 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000579{
Andreas Färberff4700b2013-08-26 18:23:18 +0200580 CPUState *cpu = ENV_GET_CPU(env);
aliguorib4051332008-11-18 20:14:20 +0000581 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000582 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000583
Andreas Färberff4700b2013-08-26 18:23:18 +0200584 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000585 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000586 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000587 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000588 return 0;
589 }
590 }
aliguoria1d1bb32008-11-18 20:07:32 +0000591 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000592}
593
aliguoria1d1bb32008-11-18 20:07:32 +0000594/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100595void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000596{
Andreas Färberff4700b2013-08-26 18:23:18 +0200597 CPUState *cpu = ENV_GET_CPU(env);
598
599 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000600
aliguoria1d1bb32008-11-18 20:07:32 +0000601 tlb_flush_page(env, watchpoint->vaddr);
602
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000604}
605
aliguoria1d1bb32008-11-18 20:07:32 +0000606/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100607void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000608{
Andreas Färberff4700b2013-08-26 18:23:18 +0200609 CPUState *cpu = ENV_GET_CPU(env);
aliguoric0ce9982008-11-25 22:13:57 +0000610 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000611
Andreas Färberff4700b2013-08-26 18:23:18 +0200612 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000613 if (wp->flags & mask)
614 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000615 }
aliguoria1d1bb32008-11-18 20:07:32 +0000616}
Paul Brookc527ee82010-03-01 03:31:14 +0000617#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000618
619/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100620int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000621 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000622{
bellard1fddef42005-04-17 19:16:13 +0000623#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200624 CPUState *cpu = ENV_GET_CPU(env);
aliguoric0ce9982008-11-25 22:13:57 +0000625 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000626
Anthony Liguori7267c092011-08-20 22:09:37 -0500627 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000628
629 bp->pc = pc;
630 bp->flags = flags;
631
aliguori2dc9f412008-11-18 20:56:59 +0000632 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200633 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200634 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200635 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200636 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200637 }
aliguoria1d1bb32008-11-18 20:07:32 +0000638
Andreas Färberf0c3c502013-08-26 21:22:53 +0200639 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000640
Andreas Färber00b941e2013-06-29 18:55:54 +0200641 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000642 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200643 }
aliguoria1d1bb32008-11-18 20:07:32 +0000644 return 0;
645#else
646 return -ENOSYS;
647#endif
648}
649
650/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100651int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000652{
653#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200654 CPUState *cpu = ENV_GET_CPU(env);
aliguoria1d1bb32008-11-18 20:07:32 +0000655 CPUBreakpoint *bp;
656
Andreas Färberf0c3c502013-08-26 21:22:53 +0200657 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000658 if (bp->pc == pc && bp->flags == flags) {
659 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000660 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000661 }
bellard4c3a88a2003-07-26 12:06:08 +0000662 }
aliguoria1d1bb32008-11-18 20:07:32 +0000663 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000664#else
aliguoria1d1bb32008-11-18 20:07:32 +0000665 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000666#endif
667}
668
aliguoria1d1bb32008-11-18 20:07:32 +0000669/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100670void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000671{
bellard1fddef42005-04-17 19:16:13 +0000672#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200673 CPUState *cpu = ENV_GET_CPU(env);
bellardd720b932004-04-25 17:57:43 +0000674
Andreas Färberf0c3c502013-08-26 21:22:53 +0200675 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
676
677 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000678
Anthony Liguori7267c092011-08-20 22:09:37 -0500679 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000680#endif
681}
682
683/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100684void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000685{
686#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200687 CPUState *cpu = ENV_GET_CPU(env);
aliguoric0ce9982008-11-25 22:13:57 +0000688 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000689
Andreas Färberf0c3c502013-08-26 21:22:53 +0200690 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000691 if (bp->flags & mask)
692 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000693 }
bellard4c3a88a2003-07-26 12:06:08 +0000694#endif
695}
696
bellardc33a3462003-07-29 20:50:33 +0000697/* enable or disable single step mode. EXCP_DEBUG is returned by the
698 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200699void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000700{
bellard1fddef42005-04-17 19:16:13 +0000701#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200702 if (cpu->singlestep_enabled != enabled) {
703 cpu->singlestep_enabled = enabled;
704 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200705 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200706 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100707 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000708 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200709 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000710 tb_flush(env);
711 }
bellardc33a3462003-07-29 20:50:33 +0000712 }
713#endif
714}
715
Andreas Färber9349b4f2012-03-14 01:38:32 +0100716void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000717{
Andreas Färber878096e2013-05-27 01:33:50 +0200718 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000719 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000720 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000721
722 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000723 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000724 fprintf(stderr, "qemu: fatal: ");
725 vfprintf(stderr, fmt, ap);
726 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200727 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000728 if (qemu_log_enabled()) {
729 qemu_log("qemu: fatal: ");
730 qemu_log_vprintf(fmt, ap2);
731 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200732 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000733 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000734 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000735 }
pbrook493ae1f2007-11-23 16:53:59 +0000736 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000737 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200738#if defined(CONFIG_USER_ONLY)
739 {
740 struct sigaction act;
741 sigfillset(&act.sa_mask);
742 act.sa_handler = SIG_DFL;
743 sigaction(SIGABRT, &act, NULL);
744 }
745#endif
bellard75012672003-06-21 13:11:07 +0000746 abort();
747}
748
bellard01243112004-01-04 15:48:17 +0000749#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200750static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
751{
752 RAMBlock *block;
753
754 /* The list is protected by the iothread lock here. */
755 block = ram_list.mru_block;
756 if (block && addr - block->offset < block->length) {
757 goto found;
758 }
759 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
760 if (addr - block->offset < block->length) {
761 goto found;
762 }
763 }
764
765 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
766 abort();
767
768found:
769 ram_list.mru_block = block;
770 return block;
771}
772
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200773static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000774{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200775 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200776 RAMBlock *block;
777 ram_addr_t end;
778
779 end = TARGET_PAGE_ALIGN(start + length);
780 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000781
Paolo Bonzini041603f2013-09-09 17:49:45 +0200782 block = qemu_get_ram_block(start);
783 assert(block == qemu_get_ram_block(end - 1));
784 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000785 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200786}
787
788/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200789void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200790 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200791{
Juan Quintelad24981d2012-05-22 00:42:40 +0200792 if (length == 0)
793 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200794 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200795
796 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200797 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200798 }
bellard1ccde1c2004-02-06 19:46:14 +0000799}
800
Juan Quintela981fdf22013-10-10 11:54:09 +0200801static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000802{
803 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000804}
805
Avi Kivitya8170e52012-10-23 12:30:10 +0200806hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200807 MemoryRegionSection *section,
808 target_ulong vaddr,
809 hwaddr paddr, hwaddr xlat,
810 int prot,
811 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000812{
Andreas Färberff4700b2013-08-26 18:23:18 +0200813 CPUState *cpu = ENV_GET_CPU(env);
Avi Kivitya8170e52012-10-23 12:30:10 +0200814 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000815 CPUWatchpoint *wp;
816
Blue Swirlcc5bea62012-04-14 14:56:48 +0000817 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000818 /* Normal RAM. */
819 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200820 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000821 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200822 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000823 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200824 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000825 }
826 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100827 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200828 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000829 }
830
831 /* Make accesses to pages with watchpoints go via the
832 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200833 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000834 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
835 /* Avoid trapping reads of pages with a write breakpoint. */
836 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200837 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000838 *address |= TLB_MMIO;
839 break;
840 }
841 }
842 }
843
844 return iotlb;
845}
bellard9fa3e852004-01-04 18:06:42 +0000846#endif /* defined(CONFIG_USER_ONLY) */
847
pbrooke2eef172008-06-08 01:09:01 +0000848#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000849
Anthony Liguoric227f092009-10-01 16:12:16 -0500850static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200851 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200852static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200853
Stefan Weil575ddeb2013-09-29 20:56:45 +0200854static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200855
856/*
857 * Set a custom physical guest memory alloator.
858 * Accelerators with unusual needs may need this. Hopefully, we can
859 * get rid of it eventually.
860 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200861void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200862{
863 phys_mem_alloc = alloc;
864}
865
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200866static uint16_t phys_section_add(PhysPageMap *map,
867 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200868{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200869 /* The physical section number is ORed with a page-aligned
870 * pointer to produce the iotlb entries. Thus it should
871 * never overflow into the page-aligned value.
872 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200873 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200874
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200875 if (map->sections_nb == map->sections_nb_alloc) {
876 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
877 map->sections = g_renew(MemoryRegionSection, map->sections,
878 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200879 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200880 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200881 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200882 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200883}
884
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200885static void phys_section_destroy(MemoryRegion *mr)
886{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200887 memory_region_unref(mr);
888
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200889 if (mr->subpage) {
890 subpage_t *subpage = container_of(mr, subpage_t, iomem);
891 memory_region_destroy(&subpage->iomem);
892 g_free(subpage);
893 }
894}
895
Paolo Bonzini60926662013-05-29 12:30:26 +0200896static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200897{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200898 while (map->sections_nb > 0) {
899 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200900 phys_section_destroy(section->mr);
901 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200902 g_free(map->sections);
903 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200904}
905
Avi Kivityac1970f2012-10-03 16:22:53 +0200906static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200907{
908 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200909 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200910 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200911 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200912 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200913 MemoryRegionSection subsection = {
914 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200915 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200916 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200917 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200918
Avi Kivityf3705d52012-03-08 16:16:34 +0200919 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200920
Avi Kivityf3705d52012-03-08 16:16:34 +0200921 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200922 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100923 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200924 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200925 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200926 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200927 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200928 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200929 }
930 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200931 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200932 subpage_register(subpage, start, end,
933 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200934}
935
936
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200937static void register_multipage(AddressSpaceDispatch *d,
938 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000939{
Avi Kivitya8170e52012-10-23 12:30:10 +0200940 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200941 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200942 uint64_t num_pages = int128_get64(int128_rshift(section->size,
943 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200944
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200945 assert(num_pages);
946 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000947}
948
Avi Kivityac1970f2012-10-03 16:22:53 +0200949static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200950{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200951 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200952 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200953 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200954 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200955
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200956 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
957 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
958 - now.offset_within_address_space;
959
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200960 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200961 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200962 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200963 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200964 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200965 while (int128_ne(remain.size, now.size)) {
966 remain.size = int128_sub(remain.size, now.size);
967 remain.offset_within_address_space += int128_get64(now.size);
968 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400969 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200970 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200971 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800972 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200973 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200974 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400975 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200976 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200977 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400978 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200979 }
980}
981
Sheng Yang62a27442010-01-26 19:21:16 +0800982void qemu_flush_coalesced_mmio_buffer(void)
983{
984 if (kvm_enabled())
985 kvm_flush_coalesced_mmio_buffer();
986}
987
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700988void qemu_mutex_lock_ramlist(void)
989{
990 qemu_mutex_lock(&ram_list.mutex);
991}
992
993void qemu_mutex_unlock_ramlist(void)
994{
995 qemu_mutex_unlock(&ram_list.mutex);
996}
997
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200998#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300999
1000#include <sys/vfs.h>
1001
1002#define HUGETLBFS_MAGIC 0x958458f6
1003
1004static long gethugepagesize(const char *path)
1005{
1006 struct statfs fs;
1007 int ret;
1008
1009 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001010 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001011 } while (ret != 0 && errno == EINTR);
1012
1013 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001014 perror(path);
1015 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001016 }
1017
1018 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001019 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001020
1021 return fs.f_bsize;
1022}
1023
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001024static sigjmp_buf sigjump;
1025
1026static void sigbus_handler(int signal)
1027{
1028 siglongjmp(sigjump, 1);
1029}
1030
Alex Williamson04b16652010-07-02 11:13:17 -06001031static void *file_ram_alloc(RAMBlock *block,
1032 ram_addr_t memory,
1033 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001034{
1035 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001036 char *sanitized_name;
1037 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001038 void *area;
1039 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001040 unsigned long hpagesize;
1041
1042 hpagesize = gethugepagesize(path);
1043 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001044 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001045 }
1046
1047 if (memory < hpagesize) {
1048 return NULL;
1049 }
1050
1051 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1052 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001053 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001054 }
1055
Peter Feiner8ca761f2013-03-04 13:54:25 -05001056 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1057 sanitized_name = g_strdup(block->mr->name);
1058 for (c = sanitized_name; *c != '\0'; c++) {
1059 if (*c == '/')
1060 *c = '_';
1061 }
1062
1063 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1064 sanitized_name);
1065 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001066
1067 fd = mkstemp(filename);
1068 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001069 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001070 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001071 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001072 }
1073 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001074 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075
1076 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1077
1078 /*
1079 * ftruncate is not supported by hugetlbfs in older
1080 * hosts, so don't bother bailing out on errors.
1081 * If anything goes wrong with it under other filesystems,
1082 * mmap will fail.
1083 */
1084 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001085 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001086
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001088 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001089 perror("file_ram_alloc: can't mmap RAM pages");
1090 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001091 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001093
1094 if (mem_prealloc) {
1095 int ret, i;
1096 struct sigaction act, oldact;
1097 sigset_t set, oldset;
1098
1099 memset(&act, 0, sizeof(act));
1100 act.sa_handler = &sigbus_handler;
1101 act.sa_flags = 0;
1102
1103 ret = sigaction(SIGBUS, &act, &oldact);
1104 if (ret) {
1105 perror("file_ram_alloc: failed to install signal handler");
1106 exit(1);
1107 }
1108
1109 /* unblock SIGBUS */
1110 sigemptyset(&set);
1111 sigaddset(&set, SIGBUS);
1112 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1113
1114 if (sigsetjmp(sigjump, 1)) {
1115 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1116 exit(1);
1117 }
1118
1119 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001120 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001121 memset(area + (hpagesize*i), 0, 1);
1122 }
1123
1124 ret = sigaction(SIGBUS, &oldact, NULL);
1125 if (ret) {
1126 perror("file_ram_alloc: failed to reinstall signal handler");
1127 exit(1);
1128 }
1129
1130 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1131 }
1132
Alex Williamson04b16652010-07-02 11:13:17 -06001133 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001134 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001135
1136error:
1137 if (mem_prealloc) {
1138 exit(1);
1139 }
1140 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001141}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001142#else
1143static void *file_ram_alloc(RAMBlock *block,
1144 ram_addr_t memory,
1145 const char *path)
1146{
1147 fprintf(stderr, "-mem-path not supported on this host\n");
1148 exit(1);
1149}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001150#endif
1151
Alex Williamsond17b5282010-06-25 11:08:38 -06001152static ram_addr_t find_ram_offset(ram_addr_t size)
1153{
Alex Williamson04b16652010-07-02 11:13:17 -06001154 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001155 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001156
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001157 assert(size != 0); /* it would hand out same offset multiple times */
1158
Paolo Bonzinia3161032012-11-14 15:54:48 +01001159 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001160 return 0;
1161
Paolo Bonzinia3161032012-11-14 15:54:48 +01001162 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001163 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001164
1165 end = block->offset + block->length;
1166
Paolo Bonzinia3161032012-11-14 15:54:48 +01001167 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001168 if (next_block->offset >= end) {
1169 next = MIN(next, next_block->offset);
1170 }
1171 }
1172 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001173 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001174 mingap = next - end;
1175 }
1176 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001177
1178 if (offset == RAM_ADDR_MAX) {
1179 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1180 (uint64_t)size);
1181 abort();
1182 }
1183
Alex Williamson04b16652010-07-02 11:13:17 -06001184 return offset;
1185}
1186
Juan Quintela652d7ec2012-07-20 10:37:54 +02001187ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001188{
Alex Williamsond17b5282010-06-25 11:08:38 -06001189 RAMBlock *block;
1190 ram_addr_t last = 0;
1191
Paolo Bonzinia3161032012-11-14 15:54:48 +01001192 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001193 last = MAX(last, block->offset + block->length);
1194
1195 return last;
1196}
1197
Jason Baronddb97f12012-08-02 15:44:16 -04001198static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1199{
1200 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001201
1202 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001203 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1204 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001205 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1206 if (ret) {
1207 perror("qemu_madvise");
1208 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1209 "but dump_guest_core=off specified\n");
1210 }
1211 }
1212}
1213
Avi Kivityc5705a72011-12-20 15:59:12 +02001214void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001215{
1216 RAMBlock *new_block, *block;
1217
Avi Kivityc5705a72011-12-20 15:59:12 +02001218 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001219 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001220 if (block->offset == addr) {
1221 new_block = block;
1222 break;
1223 }
1224 }
1225 assert(new_block);
1226 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001227
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001228 if (dev) {
1229 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001230 if (id) {
1231 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001232 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001233 }
1234 }
1235 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1236
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001237 /* This assumes the iothread lock is taken here too. */
1238 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001239 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001240 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001241 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1242 new_block->idstr);
1243 abort();
1244 }
1245 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001246 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001247}
1248
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001249static int memory_try_enable_merging(void *addr, size_t len)
1250{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001251 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001252 /* disabled by the user */
1253 return 0;
1254 }
1255
1256 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1257}
1258
Avi Kivityc5705a72011-12-20 15:59:12 +02001259ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1260 MemoryRegion *mr)
1261{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001262 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001263 ram_addr_t old_ram_size, new_ram_size;
1264
1265 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001266
1267 size = TARGET_PAGE_ALIGN(size);
1268 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001269 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001270
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001271 /* This assumes the iothread lock is taken here too. */
1272 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001273 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001274 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001275 if (host) {
1276 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001277 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001278 } else if (xen_enabled()) {
1279 if (mem_path) {
1280 fprintf(stderr, "-mem-path not supported with Xen\n");
1281 exit(1);
1282 }
1283 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001284 } else {
1285 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001286 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1287 /*
1288 * file_ram_alloc() needs to allocate just like
1289 * phys_mem_alloc, but we haven't bothered to provide
1290 * a hook there.
1291 */
1292 fprintf(stderr,
1293 "-mem-path not supported with this accelerator\n");
1294 exit(1);
1295 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001296 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001297 }
1298 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001299 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001300 if (!new_block->host) {
1301 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1302 new_block->mr->name, strerror(errno));
1303 exit(1);
1304 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001305 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001306 }
1307 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001308 new_block->length = size;
1309
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001310 /* Keep the list sorted from biggest to smallest block. */
1311 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1312 if (block->length < new_block->length) {
1313 break;
1314 }
1315 }
1316 if (block) {
1317 QTAILQ_INSERT_BEFORE(block, new_block, next);
1318 } else {
1319 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1320 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001321 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001322
Umesh Deshpandef798b072011-08-18 11:41:17 -07001323 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001324 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001325
Juan Quintela2152f5c2013-10-08 13:52:02 +02001326 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1327
1328 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001329 int i;
1330 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1331 ram_list.dirty_memory[i] =
1332 bitmap_zero_extend(ram_list.dirty_memory[i],
1333 old_ram_size, new_ram_size);
1334 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001335 }
Juan Quintela75218e72013-10-08 12:31:54 +02001336 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001337
Jason Baronddb97f12012-08-02 15:44:16 -04001338 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001339 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001340 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001341
Cam Macdonell84b89d72010-07-26 18:10:57 -06001342 if (kvm_enabled())
1343 kvm_setup_guest_memory(new_block->host, size);
1344
1345 return new_block->offset;
1346}
1347
Avi Kivityc5705a72011-12-20 15:59:12 +02001348ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001349{
Avi Kivityc5705a72011-12-20 15:59:12 +02001350 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001351}
bellarde9a1ab12007-02-08 23:08:38 +00001352
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001353void qemu_ram_free_from_ptr(ram_addr_t addr)
1354{
1355 RAMBlock *block;
1356
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001357 /* This assumes the iothread lock is taken here too. */
1358 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001359 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001360 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001362 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001363 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001364 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001365 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001366 }
1367 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001368 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001369}
1370
Anthony Liguoric227f092009-10-01 16:12:16 -05001371void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001372{
Alex Williamson04b16652010-07-02 11:13:17 -06001373 RAMBlock *block;
1374
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001375 /* This assumes the iothread lock is taken here too. */
1376 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001377 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001378 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001379 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001380 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001381 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001382 if (block->flags & RAM_PREALLOC_MASK) {
1383 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001384 } else if (xen_enabled()) {
1385 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001386#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001387 } else if (block->fd >= 0) {
1388 munmap(block->host, block->length);
1389 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001390#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001391 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001392 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001393 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001394 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001395 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001396 }
1397 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001398 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001399
bellarde9a1ab12007-02-08 23:08:38 +00001400}
1401
Huang Yingcd19cfa2011-03-02 08:56:19 +01001402#ifndef _WIN32
1403void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1404{
1405 RAMBlock *block;
1406 ram_addr_t offset;
1407 int flags;
1408 void *area, *vaddr;
1409
Paolo Bonzinia3161032012-11-14 15:54:48 +01001410 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001411 offset = addr - block->offset;
1412 if (offset < block->length) {
1413 vaddr = block->host + offset;
1414 if (block->flags & RAM_PREALLOC_MASK) {
1415 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001416 } else if (xen_enabled()) {
1417 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001418 } else {
1419 flags = MAP_FIXED;
1420 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001421 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001422#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001423 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1424 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001425#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001426 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001427#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001428 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1429 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001430 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001431 /*
1432 * Remap needs to match alloc. Accelerators that
1433 * set phys_mem_alloc never remap. If they did,
1434 * we'd need a remap hook here.
1435 */
1436 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1437
Huang Yingcd19cfa2011-03-02 08:56:19 +01001438 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1439 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1440 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001441 }
1442 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001443 fprintf(stderr, "Could not remap addr: "
1444 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001445 length, addr);
1446 exit(1);
1447 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001448 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001449 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001450 }
1451 return;
1452 }
1453 }
1454}
1455#endif /* !_WIN32 */
1456
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001457/* Return a host pointer to ram allocated with qemu_ram_alloc.
1458 With the exception of the softmmu code in this file, this should
1459 only be used for local memory (e.g. video ram) that the device owns,
1460 and knows it isn't going to access beyond the end of the block.
1461
1462 It should not be used for general purpose DMA.
1463 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1464 */
1465void *qemu_get_ram_ptr(ram_addr_t addr)
1466{
1467 RAMBlock *block = qemu_get_ram_block(addr);
1468
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001469 if (xen_enabled()) {
1470 /* We need to check if the requested address is in the RAM
1471 * because we don't want to map the entire memory in QEMU.
1472 * In that case just map until the end of the page.
1473 */
1474 if (block->offset == 0) {
1475 return xen_map_cache(addr, 0, 0);
1476 } else if (block->host == NULL) {
1477 block->host =
1478 xen_map_cache(block->offset, block->length, 1);
1479 }
1480 }
1481 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001482}
1483
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001484/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1485 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001486static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001487{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001488 if (*size == 0) {
1489 return NULL;
1490 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001491 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001492 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001493 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001494 RAMBlock *block;
1495
Paolo Bonzinia3161032012-11-14 15:54:48 +01001496 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001497 if (addr - block->offset < block->length) {
1498 if (addr - block->offset + *size > block->length)
1499 *size = block->length - addr + block->offset;
1500 return block->host + (addr - block->offset);
1501 }
1502 }
1503
1504 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1505 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001506 }
1507}
1508
Paolo Bonzini7443b432013-06-03 12:44:02 +02001509/* Some of the softmmu routines need to translate from a host pointer
1510 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001511MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001512{
pbrook94a6b542009-04-11 17:15:54 +00001513 RAMBlock *block;
1514 uint8_t *host = ptr;
1515
Jan Kiszka868bb332011-06-21 22:59:09 +02001516 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001517 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001518 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001519 }
1520
Paolo Bonzini23887b72013-05-06 14:28:39 +02001521 block = ram_list.mru_block;
1522 if (block && block->host && host - block->host < block->length) {
1523 goto found;
1524 }
1525
Paolo Bonzinia3161032012-11-14 15:54:48 +01001526 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001527 /* This case append when the block is not mapped. */
1528 if (block->host == NULL) {
1529 continue;
1530 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001531 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001532 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001533 }
pbrook94a6b542009-04-11 17:15:54 +00001534 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001535
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001536 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001537
1538found:
1539 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001540 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001541}
Alex Williamsonf471a172010-06-11 11:11:42 -06001542
Avi Kivitya8170e52012-10-23 12:30:10 +02001543static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001544 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001545{
Juan Quintela52159192013-10-08 12:44:04 +02001546 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001547 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001548 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001549 switch (size) {
1550 case 1:
1551 stb_p(qemu_get_ram_ptr(ram_addr), val);
1552 break;
1553 case 2:
1554 stw_p(qemu_get_ram_ptr(ram_addr), val);
1555 break;
1556 case 4:
1557 stl_p(qemu_get_ram_ptr(ram_addr), val);
1558 break;
1559 default:
1560 abort();
1561 }
Juan Quintela52159192013-10-08 12:44:04 +02001562 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1563 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001564 /* we remove the notdirty callback only if the code has been
1565 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001566 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001567 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001568 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001569 }
bellard1ccde1c2004-02-06 19:46:14 +00001570}
1571
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001572static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1573 unsigned size, bool is_write)
1574{
1575 return is_write;
1576}
1577
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001578static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001579 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001580 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001581 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001582};
1583
pbrook0f459d12008-06-09 00:20:13 +00001584/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001585static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001586{
Andreas Färber93afead2013-08-26 03:41:01 +02001587 CPUState *cpu = current_cpu;
1588 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001589 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001590 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001591 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001592 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001593
Andreas Färberff4700b2013-08-26 18:23:18 +02001594 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001595 /* We re-entered the check after replacing the TB. Now raise
1596 * the debug interrupt so that is will trigger after the
1597 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001598 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001599 return;
1600 }
Andreas Färber93afead2013-08-26 03:41:01 +02001601 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001602 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001603 if ((vaddr == (wp->vaddr & len_mask) ||
1604 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001605 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001606 if (!cpu->watchpoint_hit) {
1607 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001608 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001609 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001610 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001611 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001612 } else {
1613 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1614 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001615 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001616 }
aliguori06d55cc2008-11-18 20:24:06 +00001617 }
aliguori6e140f22008-11-18 20:37:55 +00001618 } else {
1619 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001620 }
1621 }
1622}
1623
pbrook6658ffb2007-03-16 23:58:11 +00001624/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1625 so these check for a hit then pass through to the normal out-of-line
1626 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001627static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001628 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001629{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001630 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1631 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001632 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001633 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001634 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001635 default: abort();
1636 }
pbrook6658ffb2007-03-16 23:58:11 +00001637}
1638
Avi Kivitya8170e52012-10-23 12:30:10 +02001639static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001640 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001641{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001642 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1643 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001644 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001645 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001646 break;
1647 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001648 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001649 break;
1650 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001651 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001652 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001653 default: abort();
1654 }
pbrook6658ffb2007-03-16 23:58:11 +00001655}
1656
Avi Kivity1ec9b902012-01-02 12:47:48 +02001657static const MemoryRegionOps watch_mem_ops = {
1658 .read = watch_mem_read,
1659 .write = watch_mem_write,
1660 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001661};
pbrook6658ffb2007-03-16 23:58:11 +00001662
Avi Kivitya8170e52012-10-23 12:30:10 +02001663static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001664 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001665{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001666 subpage_t *subpage = opaque;
1667 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001668
blueswir1db7b5422007-05-26 17:36:03 +00001669#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001670 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001671 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001672#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001673 address_space_read(subpage->as, addr + subpage->base, buf, len);
1674 switch (len) {
1675 case 1:
1676 return ldub_p(buf);
1677 case 2:
1678 return lduw_p(buf);
1679 case 4:
1680 return ldl_p(buf);
1681 default:
1682 abort();
1683 }
blueswir1db7b5422007-05-26 17:36:03 +00001684}
1685
Avi Kivitya8170e52012-10-23 12:30:10 +02001686static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001687 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001688{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001689 subpage_t *subpage = opaque;
1690 uint8_t buf[4];
1691
blueswir1db7b5422007-05-26 17:36:03 +00001692#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001693 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001694 " value %"PRIx64"\n",
1695 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001696#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001697 switch (len) {
1698 case 1:
1699 stb_p(buf, value);
1700 break;
1701 case 2:
1702 stw_p(buf, value);
1703 break;
1704 case 4:
1705 stl_p(buf, value);
1706 break;
1707 default:
1708 abort();
1709 }
1710 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001711}
1712
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001713static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001714 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001715{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001716 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001717#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001718 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001719 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001720#endif
1721
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001722 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001723 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001724}
1725
Avi Kivity70c68e42012-01-02 12:32:48 +02001726static const MemoryRegionOps subpage_ops = {
1727 .read = subpage_read,
1728 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001729 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001730 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001731};
1732
Anthony Liguoric227f092009-10-01 16:12:16 -05001733static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001734 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001735{
1736 int idx, eidx;
1737
1738 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1739 return -1;
1740 idx = SUBPAGE_IDX(start);
1741 eidx = SUBPAGE_IDX(end);
1742#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001743 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1744 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001745#endif
blueswir1db7b5422007-05-26 17:36:03 +00001746 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001747 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001748 }
1749
1750 return 0;
1751}
1752
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001753static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001754{
Anthony Liguoric227f092009-10-01 16:12:16 -05001755 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001756
Anthony Liguori7267c092011-08-20 22:09:37 -05001757 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001758
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001759 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001760 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001761 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001762 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001763 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001764#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001765 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1766 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001767#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001768 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001769
1770 return mmio;
1771}
1772
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001773static uint16_t dummy_section(PhysPageMap *map, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001774{
1775 MemoryRegionSection section = {
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001776 .address_space = &address_space_memory,
Avi Kivity5312bd82012-02-12 18:32:55 +02001777 .mr = mr,
1778 .offset_within_address_space = 0,
1779 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001780 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001781 };
1782
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001783 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001784}
1785
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001786MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001787{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001788 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001789}
1790
Avi Kivitye9179ce2009-06-14 11:38:52 +03001791static void io_mem_init(void)
1792{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001793 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1794 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001795 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001796 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001797 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001798 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001799 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001800}
1801
Avi Kivityac1970f2012-10-03 16:22:53 +02001802static void mem_begin(MemoryListener *listener)
1803{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001804 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001805 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1806 uint16_t n;
1807
1808 n = dummy_section(&d->map, &io_mem_unassigned);
1809 assert(n == PHYS_SECTION_UNASSIGNED);
1810 n = dummy_section(&d->map, &io_mem_notdirty);
1811 assert(n == PHYS_SECTION_NOTDIRTY);
1812 n = dummy_section(&d->map, &io_mem_rom);
1813 assert(n == PHYS_SECTION_ROM);
1814 n = dummy_section(&d->map, &io_mem_watch);
1815 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001816
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001817 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001818 d->as = as;
1819 as->next_dispatch = d;
1820}
1821
1822static void mem_commit(MemoryListener *listener)
1823{
1824 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001825 AddressSpaceDispatch *cur = as->dispatch;
1826 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001827
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001828 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001829
Paolo Bonzini0475d942013-05-29 12:28:21 +02001830 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001831
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001832 if (cur) {
1833 phys_sections_free(&cur->map);
1834 g_free(cur);
1835 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001836}
1837
Avi Kivity1d711482012-10-02 18:54:45 +02001838static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001839{
Andreas Färber182735e2013-05-29 22:29:20 +02001840 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001841
1842 /* since each CPU stores ram addresses in its TLB cache, we must
1843 reset the modified entries */
1844 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001845 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001846 CPUArchState *env = cpu->env_ptr;
1847
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001848 /* FIXME: Disentangle the cpu.h circular files deps so we can
1849 directly get the right CPU from listener. */
1850 if (cpu->tcg_as_listener != listener) {
1851 continue;
1852 }
Avi Kivity117712c2012-02-12 21:23:17 +02001853 tlb_flush(env, 1);
1854 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001855}
1856
Avi Kivity93632742012-02-08 16:54:16 +02001857static void core_log_global_start(MemoryListener *listener)
1858{
Juan Quintela981fdf22013-10-10 11:54:09 +02001859 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001860}
1861
1862static void core_log_global_stop(MemoryListener *listener)
1863{
Juan Quintela981fdf22013-10-10 11:54:09 +02001864 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001865}
1866
Avi Kivity93632742012-02-08 16:54:16 +02001867static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001868 .log_global_start = core_log_global_start,
1869 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001870 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001871};
1872
Avi Kivityac1970f2012-10-03 16:22:53 +02001873void address_space_init_dispatch(AddressSpace *as)
1874{
Paolo Bonzini00752702013-05-29 12:13:54 +02001875 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001876 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001877 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001878 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001879 .region_add = mem_add,
1880 .region_nop = mem_add,
1881 .priority = 0,
1882 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001883 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001884}
1885
Avi Kivity83f3c252012-10-07 12:59:55 +02001886void address_space_destroy_dispatch(AddressSpace *as)
1887{
1888 AddressSpaceDispatch *d = as->dispatch;
1889
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001890 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001891 g_free(d);
1892 as->dispatch = NULL;
1893}
1894
Avi Kivity62152b82011-07-26 14:26:14 +03001895static void memory_map_init(void)
1896{
Anthony Liguori7267c092011-08-20 22:09:37 -05001897 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001898
Paolo Bonzini57271d62013-11-07 17:14:37 +01001899 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001900 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001901
Anthony Liguori7267c092011-08-20 22:09:37 -05001902 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001903 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1904 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001905 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001906
Avi Kivityf6790af2012-10-02 20:13:51 +02001907 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001908}
1909
1910MemoryRegion *get_system_memory(void)
1911{
1912 return system_memory;
1913}
1914
Avi Kivity309cb472011-08-08 16:09:03 +03001915MemoryRegion *get_system_io(void)
1916{
1917 return system_io;
1918}
1919
pbrooke2eef172008-06-08 01:09:01 +00001920#endif /* !defined(CONFIG_USER_ONLY) */
1921
bellard13eb76e2004-01-24 15:23:36 +00001922/* physical memory access (slow version, mainly for debug) */
1923#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001924int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001925 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001926{
1927 int l, flags;
1928 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001929 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001930
1931 while (len > 0) {
1932 page = addr & TARGET_PAGE_MASK;
1933 l = (page + TARGET_PAGE_SIZE) - addr;
1934 if (l > len)
1935 l = len;
1936 flags = page_get_flags(page);
1937 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001938 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001939 if (is_write) {
1940 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001941 return -1;
bellard579a97f2007-11-11 14:26:47 +00001942 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001943 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001944 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001945 memcpy(p, buf, l);
1946 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001947 } else {
1948 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001949 return -1;
bellard579a97f2007-11-11 14:26:47 +00001950 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001951 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001952 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001953 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001954 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001955 }
1956 len -= l;
1957 buf += l;
1958 addr += l;
1959 }
Paul Brooka68fe892010-03-01 00:08:59 +00001960 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001961}
bellard8df1cd02005-01-28 22:37:22 +00001962
bellard13eb76e2004-01-24 15:23:36 +00001963#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001964
Avi Kivitya8170e52012-10-23 12:30:10 +02001965static void invalidate_and_set_dirty(hwaddr addr,
1966 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001967{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001968 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001969 /* invalidate code */
1970 tb_invalidate_phys_page_range(addr, addr + length, 0);
1971 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001972 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1973 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001974 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001975 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001976}
1977
Richard Henderson23326162013-07-08 14:55:59 -07001978static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001979{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001980 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001981
1982 /* Regions are assumed to support 1-4 byte accesses unless
1983 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001984 if (access_size_max == 0) {
1985 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001986 }
Richard Henderson23326162013-07-08 14:55:59 -07001987
1988 /* Bound the maximum access by the alignment of the address. */
1989 if (!mr->ops->impl.unaligned) {
1990 unsigned align_size_max = addr & -addr;
1991 if (align_size_max != 0 && align_size_max < access_size_max) {
1992 access_size_max = align_size_max;
1993 }
1994 }
1995
1996 /* Don't attempt accesses larger than the maximum. */
1997 if (l > access_size_max) {
1998 l = access_size_max;
1999 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002000 if (l & (l - 1)) {
2001 l = 1 << (qemu_fls(l) - 1);
2002 }
Richard Henderson23326162013-07-08 14:55:59 -07002003
2004 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002005}
2006
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002007bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002008 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002009{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002010 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002011 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002012 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002013 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002014 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002015 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002016
bellard13eb76e2004-01-24 15:23:36 +00002017 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002018 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002019 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002020
bellard13eb76e2004-01-24 15:23:36 +00002021 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002022 if (!memory_access_is_direct(mr, is_write)) {
2023 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002024 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002025 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002026 switch (l) {
2027 case 8:
2028 /* 64 bit write access */
2029 val = ldq_p(buf);
2030 error |= io_mem_write(mr, addr1, val, 8);
2031 break;
2032 case 4:
bellard1c213d12005-09-03 10:49:04 +00002033 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002034 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002035 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002036 break;
2037 case 2:
bellard1c213d12005-09-03 10:49:04 +00002038 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002039 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002040 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002041 break;
2042 case 1:
bellard1c213d12005-09-03 10:49:04 +00002043 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002044 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002045 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002046 break;
2047 default:
2048 abort();
bellard13eb76e2004-01-24 15:23:36 +00002049 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002050 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002051 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002052 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002053 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002054 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002055 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002056 }
2057 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002058 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002059 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002060 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002061 switch (l) {
2062 case 8:
2063 /* 64 bit read access */
2064 error |= io_mem_read(mr, addr1, &val, 8);
2065 stq_p(buf, val);
2066 break;
2067 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002068 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002069 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002070 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002071 break;
2072 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002073 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002074 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002075 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002076 break;
2077 case 1:
bellard1c213d12005-09-03 10:49:04 +00002078 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002079 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002080 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002081 break;
2082 default:
2083 abort();
bellard13eb76e2004-01-24 15:23:36 +00002084 }
2085 } else {
2086 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002087 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002088 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002089 }
2090 }
2091 len -= l;
2092 buf += l;
2093 addr += l;
2094 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002095
2096 return error;
bellard13eb76e2004-01-24 15:23:36 +00002097}
bellard8df1cd02005-01-28 22:37:22 +00002098
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002099bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002100 const uint8_t *buf, int len)
2101{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002102 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002103}
2104
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002105bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002106{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002107 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002108}
2109
2110
Avi Kivitya8170e52012-10-23 12:30:10 +02002111void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002112 int len, int is_write)
2113{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002114 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002115}
2116
Alexander Graf582b55a2013-12-11 14:17:44 +01002117enum write_rom_type {
2118 WRITE_DATA,
2119 FLUSH_CACHE,
2120};
2121
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002122static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002123 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002124{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002125 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002126 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002127 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002128 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002129
bellardd0ecd2a2006-04-23 17:14:48 +00002130 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002131 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002132 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002133
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002134 if (!(memory_region_is_ram(mr) ||
2135 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002136 /* do nothing */
2137 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002138 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002139 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002140 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002141 switch (type) {
2142 case WRITE_DATA:
2143 memcpy(ptr, buf, l);
2144 invalidate_and_set_dirty(addr1, l);
2145 break;
2146 case FLUSH_CACHE:
2147 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2148 break;
2149 }
bellardd0ecd2a2006-04-23 17:14:48 +00002150 }
2151 len -= l;
2152 buf += l;
2153 addr += l;
2154 }
2155}
2156
Alexander Graf582b55a2013-12-11 14:17:44 +01002157/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002158void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002159 const uint8_t *buf, int len)
2160{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002161 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002162}
2163
2164void cpu_flush_icache_range(hwaddr start, int len)
2165{
2166 /*
2167 * This function should do the same thing as an icache flush that was
2168 * triggered from within the guest. For TCG we are always cache coherent,
2169 * so there is no need to flush anything. For KVM / Xen we need to flush
2170 * the host's instruction cache at least.
2171 */
2172 if (tcg_enabled()) {
2173 return;
2174 }
2175
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002176 cpu_physical_memory_write_rom_internal(&address_space_memory,
2177 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002178}
2179
aliguori6d16c2f2009-01-22 16:59:11 +00002180typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002181 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002182 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002183 hwaddr addr;
2184 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002185} BounceBuffer;
2186
2187static BounceBuffer bounce;
2188
aliguoriba223c22009-01-22 16:59:16 +00002189typedef struct MapClient {
2190 void *opaque;
2191 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002192 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002193} MapClient;
2194
Blue Swirl72cf2d42009-09-12 07:36:22 +00002195static QLIST_HEAD(map_client_list, MapClient) map_client_list
2196 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002197
2198void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2199{
Anthony Liguori7267c092011-08-20 22:09:37 -05002200 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002201
2202 client->opaque = opaque;
2203 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002204 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002205 return client;
2206}
2207
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002208static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002209{
2210 MapClient *client = (MapClient *)_client;
2211
Blue Swirl72cf2d42009-09-12 07:36:22 +00002212 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002213 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002214}
2215
2216static void cpu_notify_map_clients(void)
2217{
2218 MapClient *client;
2219
Blue Swirl72cf2d42009-09-12 07:36:22 +00002220 while (!QLIST_EMPTY(&map_client_list)) {
2221 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002222 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002223 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002224 }
2225}
2226
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002227bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2228{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002229 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002230 hwaddr l, xlat;
2231
2232 while (len > 0) {
2233 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002234 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2235 if (!memory_access_is_direct(mr, is_write)) {
2236 l = memory_access_size(mr, l, addr);
2237 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002238 return false;
2239 }
2240 }
2241
2242 len -= l;
2243 addr += l;
2244 }
2245 return true;
2246}
2247
aliguori6d16c2f2009-01-22 16:59:11 +00002248/* Map a physical memory region into a host virtual address.
2249 * May map a subset of the requested range, given by and returned in *plen.
2250 * May return NULL if resources needed to perform the mapping are exhausted.
2251 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002252 * Use cpu_register_map_client() to know when retrying the map operation is
2253 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002254 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002255void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002256 hwaddr addr,
2257 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002258 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002259{
Avi Kivitya8170e52012-10-23 12:30:10 +02002260 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002261 hwaddr done = 0;
2262 hwaddr l, xlat, base;
2263 MemoryRegion *mr, *this_mr;
2264 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002265
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002266 if (len == 0) {
2267 return NULL;
2268 }
aliguori6d16c2f2009-01-22 16:59:11 +00002269
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002270 l = len;
2271 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2272 if (!memory_access_is_direct(mr, is_write)) {
2273 if (bounce.buffer) {
2274 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002275 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002276 /* Avoid unbounded allocations */
2277 l = MIN(l, TARGET_PAGE_SIZE);
2278 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002279 bounce.addr = addr;
2280 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002281
2282 memory_region_ref(mr);
2283 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002284 if (!is_write) {
2285 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002286 }
aliguori6d16c2f2009-01-22 16:59:11 +00002287
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002288 *plen = l;
2289 return bounce.buffer;
2290 }
2291
2292 base = xlat;
2293 raddr = memory_region_get_ram_addr(mr);
2294
2295 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002296 len -= l;
2297 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002298 done += l;
2299 if (len == 0) {
2300 break;
2301 }
2302
2303 l = len;
2304 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2305 if (this_mr != mr || xlat != base + done) {
2306 break;
2307 }
aliguori6d16c2f2009-01-22 16:59:11 +00002308 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002309
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002310 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002311 *plen = done;
2312 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002313}
2314
Avi Kivityac1970f2012-10-03 16:22:53 +02002315/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002316 * Will also mark the memory as dirty if is_write == 1. access_len gives
2317 * the amount of memory that was actually read or written by the caller.
2318 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002319void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2320 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002321{
2322 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002323 MemoryRegion *mr;
2324 ram_addr_t addr1;
2325
2326 mr = qemu_ram_addr_from_host(buffer, &addr1);
2327 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002328 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002329 while (access_len) {
2330 unsigned l;
2331 l = TARGET_PAGE_SIZE;
2332 if (l > access_len)
2333 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002334 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002335 addr1 += l;
2336 access_len -= l;
2337 }
2338 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002339 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002340 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002341 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002342 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002343 return;
2344 }
2345 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002346 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002347 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002348 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002349 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002350 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002351 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002352}
bellardd0ecd2a2006-04-23 17:14:48 +00002353
Avi Kivitya8170e52012-10-23 12:30:10 +02002354void *cpu_physical_memory_map(hwaddr addr,
2355 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002356 int is_write)
2357{
2358 return address_space_map(&address_space_memory, addr, plen, is_write);
2359}
2360
Avi Kivitya8170e52012-10-23 12:30:10 +02002361void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2362 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002363{
2364 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2365}
2366
bellard8df1cd02005-01-28 22:37:22 +00002367/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002368static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002369 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002370{
bellard8df1cd02005-01-28 22:37:22 +00002371 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002372 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002373 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002374 hwaddr l = 4;
2375 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002376
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002377 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002378 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002379 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002380 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002381#if defined(TARGET_WORDS_BIGENDIAN)
2382 if (endian == DEVICE_LITTLE_ENDIAN) {
2383 val = bswap32(val);
2384 }
2385#else
2386 if (endian == DEVICE_BIG_ENDIAN) {
2387 val = bswap32(val);
2388 }
2389#endif
bellard8df1cd02005-01-28 22:37:22 +00002390 } else {
2391 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002392 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002393 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002394 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002395 switch (endian) {
2396 case DEVICE_LITTLE_ENDIAN:
2397 val = ldl_le_p(ptr);
2398 break;
2399 case DEVICE_BIG_ENDIAN:
2400 val = ldl_be_p(ptr);
2401 break;
2402 default:
2403 val = ldl_p(ptr);
2404 break;
2405 }
bellard8df1cd02005-01-28 22:37:22 +00002406 }
2407 return val;
2408}
2409
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002410uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002411{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002412 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002413}
2414
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002415uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002416{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002417 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002418}
2419
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002420uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002421{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002422 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002423}
2424
bellard84b7b8e2005-11-28 21:19:04 +00002425/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002426static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002427 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002428{
bellard84b7b8e2005-11-28 21:19:04 +00002429 uint8_t *ptr;
2430 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002431 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002432 hwaddr l = 8;
2433 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002434
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002435 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002436 false);
2437 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002438 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002439 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002440#if defined(TARGET_WORDS_BIGENDIAN)
2441 if (endian == DEVICE_LITTLE_ENDIAN) {
2442 val = bswap64(val);
2443 }
2444#else
2445 if (endian == DEVICE_BIG_ENDIAN) {
2446 val = bswap64(val);
2447 }
2448#endif
bellard84b7b8e2005-11-28 21:19:04 +00002449 } else {
2450 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002451 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002452 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002453 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002454 switch (endian) {
2455 case DEVICE_LITTLE_ENDIAN:
2456 val = ldq_le_p(ptr);
2457 break;
2458 case DEVICE_BIG_ENDIAN:
2459 val = ldq_be_p(ptr);
2460 break;
2461 default:
2462 val = ldq_p(ptr);
2463 break;
2464 }
bellard84b7b8e2005-11-28 21:19:04 +00002465 }
2466 return val;
2467}
2468
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002469uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002470{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002471 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002472}
2473
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002474uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002475{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002476 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002477}
2478
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002479uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002480{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002481 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002482}
2483
bellardaab33092005-10-30 20:48:42 +00002484/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002485uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002486{
2487 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002488 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002489 return val;
2490}
2491
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002492/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002493static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002494 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002495{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002496 uint8_t *ptr;
2497 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002499 hwaddr l = 2;
2500 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002501
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002502 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002503 false);
2504 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002505 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002506 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002507#if defined(TARGET_WORDS_BIGENDIAN)
2508 if (endian == DEVICE_LITTLE_ENDIAN) {
2509 val = bswap16(val);
2510 }
2511#else
2512 if (endian == DEVICE_BIG_ENDIAN) {
2513 val = bswap16(val);
2514 }
2515#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002516 } else {
2517 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002518 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002519 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002520 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521 switch (endian) {
2522 case DEVICE_LITTLE_ENDIAN:
2523 val = lduw_le_p(ptr);
2524 break;
2525 case DEVICE_BIG_ENDIAN:
2526 val = lduw_be_p(ptr);
2527 break;
2528 default:
2529 val = lduw_p(ptr);
2530 break;
2531 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002532 }
2533 return val;
bellardaab33092005-10-30 20:48:42 +00002534}
2535
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002536uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002537{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002538 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002539}
2540
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002541uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002542{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002543 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002544}
2545
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002546uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002547{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002548 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002549}
2550
bellard8df1cd02005-01-28 22:37:22 +00002551/* warning: addr must be aligned. The ram page is not masked as dirty
2552 and the code inside is not invalidated. It is useful if the dirty
2553 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002554void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002555{
bellard8df1cd02005-01-28 22:37:22 +00002556 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002557 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002558 hwaddr l = 4;
2559 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002560
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002561 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002562 true);
2563 if (l < 4 || !memory_access_is_direct(mr, true)) {
2564 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002565 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002566 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002567 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002568 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002569
2570 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002571 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002572 /* invalidate code */
2573 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2574 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002575 cpu_physical_memory_set_dirty_flag(addr1,
2576 DIRTY_MEMORY_MIGRATION);
2577 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002578 }
2579 }
bellard8df1cd02005-01-28 22:37:22 +00002580 }
2581}
2582
2583/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002584static inline void stl_phys_internal(AddressSpace *as,
2585 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002586 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002587{
bellard8df1cd02005-01-28 22:37:22 +00002588 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002589 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002590 hwaddr l = 4;
2591 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002592
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002593 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002594 true);
2595 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002596#if defined(TARGET_WORDS_BIGENDIAN)
2597 if (endian == DEVICE_LITTLE_ENDIAN) {
2598 val = bswap32(val);
2599 }
2600#else
2601 if (endian == DEVICE_BIG_ENDIAN) {
2602 val = bswap32(val);
2603 }
2604#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002605 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002606 } else {
bellard8df1cd02005-01-28 22:37:22 +00002607 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002608 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002609 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002610 switch (endian) {
2611 case DEVICE_LITTLE_ENDIAN:
2612 stl_le_p(ptr, val);
2613 break;
2614 case DEVICE_BIG_ENDIAN:
2615 stl_be_p(ptr, val);
2616 break;
2617 default:
2618 stl_p(ptr, val);
2619 break;
2620 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002621 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002622 }
2623}
2624
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002625void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002626{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002627 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002628}
2629
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002630void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002631{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002632 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002633}
2634
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002635void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002636{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002637 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002638}
2639
bellardaab33092005-10-30 20:48:42 +00002640/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002641void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002642{
2643 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002644 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002645}
2646
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002647/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002648static inline void stw_phys_internal(AddressSpace *as,
2649 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002650 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002651{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002652 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002653 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002654 hwaddr l = 2;
2655 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002656
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002657 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002658 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002659#if defined(TARGET_WORDS_BIGENDIAN)
2660 if (endian == DEVICE_LITTLE_ENDIAN) {
2661 val = bswap16(val);
2662 }
2663#else
2664 if (endian == DEVICE_BIG_ENDIAN) {
2665 val = bswap16(val);
2666 }
2667#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002668 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002669 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002670 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002671 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002672 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002673 switch (endian) {
2674 case DEVICE_LITTLE_ENDIAN:
2675 stw_le_p(ptr, val);
2676 break;
2677 case DEVICE_BIG_ENDIAN:
2678 stw_be_p(ptr, val);
2679 break;
2680 default:
2681 stw_p(ptr, val);
2682 break;
2683 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002684 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002685 }
bellardaab33092005-10-30 20:48:42 +00002686}
2687
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002688void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002689{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002690 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002691}
2692
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002693void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002694{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002695 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002696}
2697
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002698void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002699{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002700 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701}
2702
bellardaab33092005-10-30 20:48:42 +00002703/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002704void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002705{
2706 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002707 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002708}
2709
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002710void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002711{
2712 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002713 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002714}
2715
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002716void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717{
2718 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002719 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002720}
2721
aliguori5e2972f2009-03-28 17:51:36 +00002722/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002723int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002724 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002725{
2726 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002727 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002728 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002729
2730 while (len > 0) {
2731 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002732 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002733 /* if no physical page mapped, return an error */
2734 if (phys_addr == -1)
2735 return -1;
2736 l = (page + TARGET_PAGE_SIZE) - addr;
2737 if (l > len)
2738 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002739 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002740 if (is_write) {
2741 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2742 } else {
2743 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2744 }
bellard13eb76e2004-01-24 15:23:36 +00002745 len -= l;
2746 buf += l;
2747 addr += l;
2748 }
2749 return 0;
2750}
Paul Brooka68fe892010-03-01 00:08:59 +00002751#endif
bellard13eb76e2004-01-24 15:23:36 +00002752
Blue Swirl8e4a4242013-01-06 18:30:17 +00002753#if !defined(CONFIG_USER_ONLY)
2754
2755/*
2756 * A helper function for the _utterly broken_ virtio device model to find out if
2757 * it's running on a big endian machine. Don't do this at home kids!
2758 */
2759bool virtio_is_big_endian(void);
2760bool virtio_is_big_endian(void)
2761{
2762#if defined(TARGET_WORDS_BIGENDIAN)
2763 return true;
2764#else
2765 return false;
2766#endif
2767}
2768
2769#endif
2770
Wen Congyang76f35532012-05-07 12:04:18 +08002771#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002772bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002773{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002774 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002775 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002776
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002777 mr = address_space_translate(&address_space_memory,
2778 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002779
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002780 return !(memory_region_is_ram(mr) ||
2781 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002782}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002783
2784void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2785{
2786 RAMBlock *block;
2787
2788 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2789 func(block->host, block->offset, block->length, opaque);
2790 }
2791}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002792#endif