blob: 03ae5fe661e58623cd51fcee9ff8c2f7b55c4a4d [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010053#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020054
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020055#include "qemu/range.h"
56
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020060static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000061
Paolo Bonzinia3161032012-11-14 15:54:48 +010062RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030063
64static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030065static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030066
Avi Kivityf6790af2012-10-02 20:13:51 +020067AddressSpace address_space_io;
68AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020069
Paolo Bonzini0844e002013-05-24 14:37:28 +020070MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020071static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020072
pbrooke2eef172008-06-08 01:09:01 +000073#endif
bellard9fa3e852004-01-04 18:06:42 +000074
Andreas Färberbdc44642013-06-24 23:50:24 +020075struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000076/* current CPU in the current thread. It is only valid inside
77 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020078DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000079/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000080 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000081 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010082int use_icount;
bellard6a00d602005-11-21 23:25:50 +000083
pbrooke2eef172008-06-08 01:09:01 +000084#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020085
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020086typedef struct PhysPageEntry PhysPageEntry;
87
88struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020089 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020090 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020091 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020092 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093};
94
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
96
Paolo Bonzini03f49952013-11-07 17:14:36 +010097/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010098#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +010099
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200100#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100101#define P_L2_SIZE (1 << P_L2_BITS)
102
103#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
104
105typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200106
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200107typedef struct PhysPageMap {
108 unsigned sections_nb;
109 unsigned sections_nb_alloc;
110 unsigned nodes_nb;
111 unsigned nodes_nb_alloc;
112 Node *nodes;
113 MemoryRegionSection *sections;
114} PhysPageMap;
115
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200116struct AddressSpaceDispatch {
117 /* This is a multi-level map on the physical address space.
118 * The bottom level has pointers to MemoryRegionSections.
119 */
120 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200121 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200122 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200123};
124
Jan Kiszka90260c62013-05-26 21:46:51 +0200125#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
126typedef struct subpage_t {
127 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200128 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200129 hwaddr base;
130 uint16_t sub_section[TARGET_PAGE_SIZE];
131} subpage_t;
132
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200133#define PHYS_SECTION_UNASSIGNED 0
134#define PHYS_SECTION_NOTDIRTY 1
135#define PHYS_SECTION_ROM 2
136#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200137
pbrooke2eef172008-06-08 01:09:01 +0000138static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300139static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000140static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000141
Avi Kivity1ec9b902012-01-02 12:47:48 +0200142static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Paul Brook6d9a1302010-02-28 23:55:53 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200146
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200149 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
150 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
151 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
152 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153 }
154}
155
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200156static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157{
158 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200159 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100164 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 map->nodes[ret][i].skip = 1;
166 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200169}
170
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
172 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200173 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174{
175 PhysPageEntry *p;
176 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100177 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200179 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 lp->ptr = phys_map_node_alloc(map);
181 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100183 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200185 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200186 }
187 }
188 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Paolo Bonzini03f49952013-11-07 17:14:36 +0100193 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200194 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200195 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200196 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 *index += step;
198 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200199 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200201 }
202 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204}
205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200207 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200208 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivity29990972012-02-13 20:21:20 +0200210 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200211 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000214}
215
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200216/* Compact a non leaf page entry. Simply detect that the entry has a single child,
217 * and update our entry so we can skip it and go directly to the destination.
218 */
219static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
220{
221 unsigned valid_ptr = P_L2_SIZE;
222 int valid = 0;
223 PhysPageEntry *p;
224 int i;
225
226 if (lp->ptr == PHYS_MAP_NODE_NIL) {
227 return;
228 }
229
230 p = nodes[lp->ptr];
231 for (i = 0; i < P_L2_SIZE; i++) {
232 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
233 continue;
234 }
235
236 valid_ptr = i;
237 valid++;
238 if (p[i].skip) {
239 phys_page_compact(&p[i], nodes, compacted);
240 }
241 }
242
243 /* We can only compress if there's only one child. */
244 if (valid != 1) {
245 return;
246 }
247
248 assert(valid_ptr < P_L2_SIZE);
249
250 /* Don't compress if it won't fit in the # of bits we have. */
251 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
252 return;
253 }
254
255 lp->ptr = p[valid_ptr].ptr;
256 if (!p[valid_ptr].skip) {
257 /* If our only child is a leaf, make this a leaf. */
258 /* By design, we should have made this node a leaf to begin with so we
259 * should never reach here.
260 * But since it's so simple to handle this, let's do it just in case we
261 * change this rule.
262 */
263 lp->skip = 0;
264 } else {
265 lp->skip += p[valid_ptr].skip;
266 }
267}
268
269static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
270{
271 DECLARE_BITMAP(compacted, nodes_nb);
272
273 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200274 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200275 }
276}
277
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200278static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200279 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000280{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200281 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200282 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200283 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200284
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200285 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200286 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200287 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200289 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100290 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200291 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292
293 if (sections[lp.ptr].size.hi ||
294 range_covers_byte(sections[lp.ptr].offset_within_address_space,
295 sections[lp.ptr].size.lo, addr)) {
296 return &sections[lp.ptr];
297 } else {
298 return &sections[PHYS_SECTION_UNASSIGNED];
299 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200300}
301
Blue Swirle5548612012-04-21 13:08:33 +0000302bool memory_region_is_unassigned(MemoryRegion *mr)
303{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200304 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000305 && mr != &io_mem_watch;
306}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200307
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200308static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200309 hwaddr addr,
310 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200311{
Jan Kiszka90260c62013-05-26 21:46:51 +0200312 MemoryRegionSection *section;
313 subpage_t *subpage;
314
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200315 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200316 if (resolve_subpage && section->mr->subpage) {
317 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200318 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200319 }
320 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200321}
322
Jan Kiszka90260c62013-05-26 21:46:51 +0200323static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200324address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200325 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200326{
327 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100328 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200329
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200330 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331 /* Compute offset within MemoryRegionSection */
332 addr -= section->offset_within_address_space;
333
334 /* Compute offset within MemoryRegion */
335 *xlat = addr + section->offset_within_region;
336
337 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100338 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200339 return section;
340}
Jan Kiszka90260c62013-05-26 21:46:51 +0200341
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100342static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
343{
344 if (memory_region_is_ram(mr)) {
345 return !(is_write && mr->readonly);
346 }
347 if (memory_region_is_romd(mr)) {
348 return !is_write;
349 }
350
351 return false;
352}
353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200354MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
355 hwaddr *xlat, hwaddr *plen,
356 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200357{
Avi Kivity30951152012-10-30 13:47:46 +0200358 IOMMUTLBEntry iotlb;
359 MemoryRegionSection *section;
360 MemoryRegion *mr;
361 hwaddr len = *plen;
362
363 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200365 mr = section->mr;
366
367 if (!mr->iommu_ops) {
368 break;
369 }
370
371 iotlb = mr->iommu_ops->translate(mr, addr);
372 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
373 | (addr & iotlb.addr_mask));
374 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
375 if (!(iotlb.perm & (1 << is_write))) {
376 mr = &io_mem_unassigned;
377 break;
378 }
379
380 as = iotlb.target_as;
381 }
382
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100383 if (memory_access_is_direct(mr, is_write)) {
384 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
385 len = MIN(page, len);
386 }
387
Avi Kivity30951152012-10-30 13:47:46 +0200388 *plen = len;
389 *xlat = addr;
390 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200391}
392
393MemoryRegionSection *
394address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
395 hwaddr *plen)
396{
Avi Kivity30951152012-10-30 13:47:46 +0200397 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200398 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200399
400 assert(!section->mr->iommu_ops);
401 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200402}
bellard9fa3e852004-01-04 18:06:42 +0000403#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000404
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200405void cpu_exec_init_all(void)
406{
407#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700408 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200409 memory_map_init();
410 io_mem_init();
411#endif
412}
413
Andreas Färberb170fce2013-01-20 20:23:22 +0100414#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000415
Juan Quintelae59fb372009-09-29 22:48:21 +0200416static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200417{
Andreas Färber259186a2013-01-17 18:51:17 +0100418 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200419
aurel323098dba2009-03-07 21:28:24 +0000420 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
421 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100422 cpu->interrupt_request &= ~0x01;
423 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000424
425 return 0;
426}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200427
Andreas Färber1a1562f2013-06-17 04:09:11 +0200428const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200429 .name = "cpu_common",
430 .version_id = 1,
431 .minimum_version_id = 1,
432 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200433 .post_load = cpu_common_post_load,
434 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100435 VMSTATE_UINT32(halted, CPUState),
436 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200437 VMSTATE_END_OF_LIST()
438 }
439};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200440
pbrook9656f322008-07-01 20:01:19 +0000441#endif
442
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100443CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400444{
Andreas Färberbdc44642013-06-24 23:50:24 +0200445 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400446
Andreas Färberbdc44642013-06-24 23:50:24 +0200447 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100448 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200449 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100450 }
Glauber Costa950f1472009-06-09 12:15:18 -0400451 }
452
Andreas Färberbdc44642013-06-24 23:50:24 +0200453 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400454}
455
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000456#if !defined(CONFIG_USER_ONLY)
457void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
458{
459 /* We only support one address space per cpu at the moment. */
460 assert(cpu->as == as);
461
462 if (cpu->tcg_as_listener) {
463 memory_listener_unregister(cpu->tcg_as_listener);
464 } else {
465 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
466 }
467 cpu->tcg_as_listener->commit = tcg_commit;
468 memory_listener_register(cpu->tcg_as_listener, as);
469}
470#endif
471
Andreas Färber9349b4f2012-03-14 01:38:32 +0100472void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000473{
Andreas Färber9f09e182012-05-03 06:59:07 +0200474 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100475 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200476 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000477 int cpu_index;
478
pbrookc2764712009-03-07 15:24:59 +0000479#if defined(CONFIG_USER_ONLY)
480 cpu_list_lock();
481#endif
bellard6a00d602005-11-21 23:25:50 +0000482 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200483 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000484 cpu_index++;
485 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100486 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100487 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200488 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200489 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100490#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000491 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200492 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100493#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200494 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000495#if defined(CONFIG_USER_ONLY)
496 cpu_list_unlock();
497#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200498 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
499 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
500 }
pbrookb3c77242008-06-30 16:31:04 +0000501#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600502 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000503 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100504 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200505 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000506#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100507 if (cc->vmsd != NULL) {
508 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
509 }
bellardfd6ce8f2003-05-14 19:00:11 +0000510}
511
bellard1fddef42005-04-17 19:16:13 +0000512#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000513#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200514static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000515{
516 tb_invalidate_phys_page_range(pc, pc + 1, 0);
517}
518#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200519static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400520{
Max Filippove8262a12013-09-27 22:29:17 +0400521 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
522 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000523 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100524 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400525 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400526}
bellardc27004e2005-01-03 23:35:10 +0000527#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000528#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000529
Paul Brookc527ee82010-03-01 03:31:14 +0000530#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200531void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000532
533{
534}
535
Andreas Färber75a34032013-09-02 16:57:02 +0200536int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000537 int flags, CPUWatchpoint **watchpoint)
538{
539 return -ENOSYS;
540}
541#else
pbrook6658ffb2007-03-16 23:58:11 +0000542/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200543int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000544 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000545{
Andreas Färber75a34032013-09-02 16:57:02 +0200546 CPUArchState *env = cpu->env_ptr;
547 vaddr len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000548 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000549
aliguorib4051332008-11-18 20:14:20 +0000550 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400551 if ((len & (len - 1)) || (addr & ~len_mask) ||
552 len == 0 || len > TARGET_PAGE_SIZE) {
Andreas Färber75a34032013-09-02 16:57:02 +0200553 error_report("tried to set invalid watchpoint at %"
554 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000555 return -EINVAL;
556 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500557 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000558
aliguoria1d1bb32008-11-18 20:07:32 +0000559 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000560 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000561 wp->flags = flags;
562
aliguori2dc9f412008-11-18 20:56:59 +0000563 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200564 if (flags & BP_GDB) {
565 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
566 } else {
567 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
568 }
aliguoria1d1bb32008-11-18 20:07:32 +0000569
pbrook6658ffb2007-03-16 23:58:11 +0000570 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000571
572 if (watchpoint)
573 *watchpoint = wp;
574 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000575}
576
aliguoria1d1bb32008-11-18 20:07:32 +0000577/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200578int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000579 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000580{
Andreas Färber75a34032013-09-02 16:57:02 +0200581 vaddr len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000582 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000583
Andreas Färberff4700b2013-08-26 18:23:18 +0200584 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000585 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000586 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200587 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000588 return 0;
589 }
590 }
aliguoria1d1bb32008-11-18 20:07:32 +0000591 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000592}
593
aliguoria1d1bb32008-11-18 20:07:32 +0000594/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200595void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000596{
Andreas Färber75a34032013-09-02 16:57:02 +0200597 CPUArchState *env = cpu->env_ptr;
Andreas Färberff4700b2013-08-26 18:23:18 +0200598
599 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000600
aliguoria1d1bb32008-11-18 20:07:32 +0000601 tlb_flush_page(env, watchpoint->vaddr);
602
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000604}
605
aliguoria1d1bb32008-11-18 20:07:32 +0000606/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200607void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000608{
aliguoric0ce9982008-11-25 22:13:57 +0000609 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000610
Andreas Färberff4700b2013-08-26 18:23:18 +0200611 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200612 if (wp->flags & mask) {
613 cpu_watchpoint_remove_by_ref(cpu, wp);
614 }
aliguoric0ce9982008-11-25 22:13:57 +0000615 }
aliguoria1d1bb32008-11-18 20:07:32 +0000616}
Paul Brookc527ee82010-03-01 03:31:14 +0000617#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000618
619/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200620int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000621 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000622{
bellard1fddef42005-04-17 19:16:13 +0000623#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000624 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000625
Anthony Liguori7267c092011-08-20 22:09:37 -0500626 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000627
628 bp->pc = pc;
629 bp->flags = flags;
630
aliguori2dc9f412008-11-18 20:56:59 +0000631 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200632 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200633 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200634 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200635 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200636 }
aliguoria1d1bb32008-11-18 20:07:32 +0000637
Andreas Färberf0c3c502013-08-26 21:22:53 +0200638 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000639
Andreas Färber00b941e2013-06-29 18:55:54 +0200640 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000641 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200642 }
aliguoria1d1bb32008-11-18 20:07:32 +0000643 return 0;
644#else
645 return -ENOSYS;
646#endif
647}
648
649/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200650int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000651{
652#if defined(TARGET_HAS_ICE)
653 CPUBreakpoint *bp;
654
Andreas Färberf0c3c502013-08-26 21:22:53 +0200655 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000656 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200657 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000658 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000659 }
bellard4c3a88a2003-07-26 12:06:08 +0000660 }
aliguoria1d1bb32008-11-18 20:07:32 +0000661 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000662#else
aliguoria1d1bb32008-11-18 20:07:32 +0000663 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000664#endif
665}
666
aliguoria1d1bb32008-11-18 20:07:32 +0000667/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200668void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000669{
bellard1fddef42005-04-17 19:16:13 +0000670#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200671 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
672
673 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000674
Anthony Liguori7267c092011-08-20 22:09:37 -0500675 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000676#endif
677}
678
679/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200680void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000681{
682#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000683 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000684
Andreas Färberf0c3c502013-08-26 21:22:53 +0200685 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200686 if (bp->flags & mask) {
687 cpu_breakpoint_remove_by_ref(cpu, bp);
688 }
aliguoric0ce9982008-11-25 22:13:57 +0000689 }
bellard4c3a88a2003-07-26 12:06:08 +0000690#endif
691}
692
bellardc33a3462003-07-29 20:50:33 +0000693/* enable or disable single step mode. EXCP_DEBUG is returned by the
694 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200695void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000696{
bellard1fddef42005-04-17 19:16:13 +0000697#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200698 if (cpu->singlestep_enabled != enabled) {
699 cpu->singlestep_enabled = enabled;
700 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200701 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200702 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100703 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000704 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200705 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000706 tb_flush(env);
707 }
bellardc33a3462003-07-29 20:50:33 +0000708 }
709#endif
710}
711
Andreas Färber9349b4f2012-03-14 01:38:32 +0100712void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000713{
Andreas Färber878096e2013-05-27 01:33:50 +0200714 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000715 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000716 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000717
718 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000719 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000720 fprintf(stderr, "qemu: fatal: ");
721 vfprintf(stderr, fmt, ap);
722 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200723 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000724 if (qemu_log_enabled()) {
725 qemu_log("qemu: fatal: ");
726 qemu_log_vprintf(fmt, ap2);
727 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200728 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000729 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000730 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000731 }
pbrook493ae1f2007-11-23 16:53:59 +0000732 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000733 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200734#if defined(CONFIG_USER_ONLY)
735 {
736 struct sigaction act;
737 sigfillset(&act.sa_mask);
738 act.sa_handler = SIG_DFL;
739 sigaction(SIGABRT, &act, NULL);
740 }
741#endif
bellard75012672003-06-21 13:11:07 +0000742 abort();
743}
744
bellard01243112004-01-04 15:48:17 +0000745#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200746static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
747{
748 RAMBlock *block;
749
750 /* The list is protected by the iothread lock here. */
751 block = ram_list.mru_block;
752 if (block && addr - block->offset < block->length) {
753 goto found;
754 }
755 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
756 if (addr - block->offset < block->length) {
757 goto found;
758 }
759 }
760
761 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
762 abort();
763
764found:
765 ram_list.mru_block = block;
766 return block;
767}
768
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200769static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000770{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200771 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200772 RAMBlock *block;
773 ram_addr_t end;
774
775 end = TARGET_PAGE_ALIGN(start + length);
776 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000777
Paolo Bonzini041603f2013-09-09 17:49:45 +0200778 block = qemu_get_ram_block(start);
779 assert(block == qemu_get_ram_block(end - 1));
780 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000781 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200782}
783
784/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200785void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200786 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200787{
Juan Quintelad24981d2012-05-22 00:42:40 +0200788 if (length == 0)
789 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200790 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200791
792 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200793 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200794 }
bellard1ccde1c2004-02-06 19:46:14 +0000795}
796
Juan Quintela981fdf22013-10-10 11:54:09 +0200797static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000798{
799 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000800}
801
Avi Kivitya8170e52012-10-23 12:30:10 +0200802hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200803 MemoryRegionSection *section,
804 target_ulong vaddr,
805 hwaddr paddr, hwaddr xlat,
806 int prot,
807 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000808{
Andreas Färberff4700b2013-08-26 18:23:18 +0200809 CPUState *cpu = ENV_GET_CPU(env);
Avi Kivitya8170e52012-10-23 12:30:10 +0200810 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000811 CPUWatchpoint *wp;
812
Blue Swirlcc5bea62012-04-14 14:56:48 +0000813 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000814 /* Normal RAM. */
815 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200816 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000817 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200818 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000819 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200820 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000821 }
822 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100823 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200824 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000825 }
826
827 /* Make accesses to pages with watchpoints go via the
828 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200829 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000830 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
831 /* Avoid trapping reads of pages with a write breakpoint. */
832 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200833 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000834 *address |= TLB_MMIO;
835 break;
836 }
837 }
838 }
839
840 return iotlb;
841}
bellard9fa3e852004-01-04 18:06:42 +0000842#endif /* defined(CONFIG_USER_ONLY) */
843
pbrooke2eef172008-06-08 01:09:01 +0000844#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000845
Anthony Liguoric227f092009-10-01 16:12:16 -0500846static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200847 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200848static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200849
Stefan Weil575ddeb2013-09-29 20:56:45 +0200850static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200851
852/*
853 * Set a custom physical guest memory alloator.
854 * Accelerators with unusual needs may need this. Hopefully, we can
855 * get rid of it eventually.
856 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200857void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200858{
859 phys_mem_alloc = alloc;
860}
861
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200862static uint16_t phys_section_add(PhysPageMap *map,
863 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200864{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200865 /* The physical section number is ORed with a page-aligned
866 * pointer to produce the iotlb entries. Thus it should
867 * never overflow into the page-aligned value.
868 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200869 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200870
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200871 if (map->sections_nb == map->sections_nb_alloc) {
872 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
873 map->sections = g_renew(MemoryRegionSection, map->sections,
874 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200875 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200876 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200877 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200878 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200879}
880
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200881static void phys_section_destroy(MemoryRegion *mr)
882{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200883 memory_region_unref(mr);
884
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200885 if (mr->subpage) {
886 subpage_t *subpage = container_of(mr, subpage_t, iomem);
887 memory_region_destroy(&subpage->iomem);
888 g_free(subpage);
889 }
890}
891
Paolo Bonzini60926662013-05-29 12:30:26 +0200892static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200893{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200894 while (map->sections_nb > 0) {
895 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200896 phys_section_destroy(section->mr);
897 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200898 g_free(map->sections);
899 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200900}
901
Avi Kivityac1970f2012-10-03 16:22:53 +0200902static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200903{
904 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200905 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200906 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200907 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200908 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200909 MemoryRegionSection subsection = {
910 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200911 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200912 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200913 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200914
Avi Kivityf3705d52012-03-08 16:16:34 +0200915 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200916
Avi Kivityf3705d52012-03-08 16:16:34 +0200917 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200918 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100919 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200920 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200921 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200922 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200923 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200924 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200925 }
926 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200927 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200928 subpage_register(subpage, start, end,
929 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200930}
931
932
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200933static void register_multipage(AddressSpaceDispatch *d,
934 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000935{
Avi Kivitya8170e52012-10-23 12:30:10 +0200936 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200937 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200938 uint64_t num_pages = int128_get64(int128_rshift(section->size,
939 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200940
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200941 assert(num_pages);
942 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000943}
944
Avi Kivityac1970f2012-10-03 16:22:53 +0200945static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200946{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200947 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200948 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200949 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200950 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200951
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200952 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
953 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
954 - now.offset_within_address_space;
955
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200956 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200957 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200958 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200959 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200960 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200961 while (int128_ne(remain.size, now.size)) {
962 remain.size = int128_sub(remain.size, now.size);
963 remain.offset_within_address_space += int128_get64(now.size);
964 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400965 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200966 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200967 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800968 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200969 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200970 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400971 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200972 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200973 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400974 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 }
976}
977
Sheng Yang62a27442010-01-26 19:21:16 +0800978void qemu_flush_coalesced_mmio_buffer(void)
979{
980 if (kvm_enabled())
981 kvm_flush_coalesced_mmio_buffer();
982}
983
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700984void qemu_mutex_lock_ramlist(void)
985{
986 qemu_mutex_lock(&ram_list.mutex);
987}
988
989void qemu_mutex_unlock_ramlist(void)
990{
991 qemu_mutex_unlock(&ram_list.mutex);
992}
993
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200994#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300995
996#include <sys/vfs.h>
997
998#define HUGETLBFS_MAGIC 0x958458f6
999
1000static long gethugepagesize(const char *path)
1001{
1002 struct statfs fs;
1003 int ret;
1004
1005 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001006 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001007 } while (ret != 0 && errno == EINTR);
1008
1009 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001010 perror(path);
1011 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001012 }
1013
1014 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001015 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001016
1017 return fs.f_bsize;
1018}
1019
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001020static sigjmp_buf sigjump;
1021
1022static void sigbus_handler(int signal)
1023{
1024 siglongjmp(sigjump, 1);
1025}
1026
Alex Williamson04b16652010-07-02 11:13:17 -06001027static void *file_ram_alloc(RAMBlock *block,
1028 ram_addr_t memory,
1029 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001030{
1031 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001032 char *sanitized_name;
1033 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001034 void *area;
1035 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001036 unsigned long hpagesize;
1037
1038 hpagesize = gethugepagesize(path);
1039 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001040 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001041 }
1042
1043 if (memory < hpagesize) {
1044 return NULL;
1045 }
1046
1047 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1048 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001049 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001050 }
1051
Peter Feiner8ca761f2013-03-04 13:54:25 -05001052 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1053 sanitized_name = g_strdup(block->mr->name);
1054 for (c = sanitized_name; *c != '\0'; c++) {
1055 if (*c == '/')
1056 *c = '_';
1057 }
1058
1059 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1060 sanitized_name);
1061 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001062
1063 fd = mkstemp(filename);
1064 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001065 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001066 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001067 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001068 }
1069 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001070 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001071
1072 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1073
1074 /*
1075 * ftruncate is not supported by hugetlbfs in older
1076 * hosts, so don't bother bailing out on errors.
1077 * If anything goes wrong with it under other filesystems,
1078 * mmap will fail.
1079 */
1080 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001081 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001082
Marcelo Tosattic9027602010-03-01 20:25:08 -03001083 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001084 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001085 perror("file_ram_alloc: can't mmap RAM pages");
1086 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001087 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001088 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001089
1090 if (mem_prealloc) {
1091 int ret, i;
1092 struct sigaction act, oldact;
1093 sigset_t set, oldset;
1094
1095 memset(&act, 0, sizeof(act));
1096 act.sa_handler = &sigbus_handler;
1097 act.sa_flags = 0;
1098
1099 ret = sigaction(SIGBUS, &act, &oldact);
1100 if (ret) {
1101 perror("file_ram_alloc: failed to install signal handler");
1102 exit(1);
1103 }
1104
1105 /* unblock SIGBUS */
1106 sigemptyset(&set);
1107 sigaddset(&set, SIGBUS);
1108 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1109
1110 if (sigsetjmp(sigjump, 1)) {
1111 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1112 exit(1);
1113 }
1114
1115 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001116 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001117 memset(area + (hpagesize*i), 0, 1);
1118 }
1119
1120 ret = sigaction(SIGBUS, &oldact, NULL);
1121 if (ret) {
1122 perror("file_ram_alloc: failed to reinstall signal handler");
1123 exit(1);
1124 }
1125
1126 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1127 }
1128
Alex Williamson04b16652010-07-02 11:13:17 -06001129 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001130 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001131
1132error:
1133 if (mem_prealloc) {
1134 exit(1);
1135 }
1136 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001138#else
1139static void *file_ram_alloc(RAMBlock *block,
1140 ram_addr_t memory,
1141 const char *path)
1142{
1143 fprintf(stderr, "-mem-path not supported on this host\n");
1144 exit(1);
1145}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001146#endif
1147
Alex Williamsond17b5282010-06-25 11:08:38 -06001148static ram_addr_t find_ram_offset(ram_addr_t size)
1149{
Alex Williamson04b16652010-07-02 11:13:17 -06001150 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001151 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001152
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001153 assert(size != 0); /* it would hand out same offset multiple times */
1154
Paolo Bonzinia3161032012-11-14 15:54:48 +01001155 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001156 return 0;
1157
Paolo Bonzinia3161032012-11-14 15:54:48 +01001158 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001159 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001160
1161 end = block->offset + block->length;
1162
Paolo Bonzinia3161032012-11-14 15:54:48 +01001163 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001164 if (next_block->offset >= end) {
1165 next = MIN(next, next_block->offset);
1166 }
1167 }
1168 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001169 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001170 mingap = next - end;
1171 }
1172 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001173
1174 if (offset == RAM_ADDR_MAX) {
1175 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1176 (uint64_t)size);
1177 abort();
1178 }
1179
Alex Williamson04b16652010-07-02 11:13:17 -06001180 return offset;
1181}
1182
Juan Quintela652d7ec2012-07-20 10:37:54 +02001183ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001184{
Alex Williamsond17b5282010-06-25 11:08:38 -06001185 RAMBlock *block;
1186 ram_addr_t last = 0;
1187
Paolo Bonzinia3161032012-11-14 15:54:48 +01001188 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001189 last = MAX(last, block->offset + block->length);
1190
1191 return last;
1192}
1193
Jason Baronddb97f12012-08-02 15:44:16 -04001194static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1195{
1196 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001197
1198 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001199 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1200 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001201 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1202 if (ret) {
1203 perror("qemu_madvise");
1204 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1205 "but dump_guest_core=off specified\n");
1206 }
1207 }
1208}
1209
Avi Kivityc5705a72011-12-20 15:59:12 +02001210void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001211{
1212 RAMBlock *new_block, *block;
1213
Avi Kivityc5705a72011-12-20 15:59:12 +02001214 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001215 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001216 if (block->offset == addr) {
1217 new_block = block;
1218 break;
1219 }
1220 }
1221 assert(new_block);
1222 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001223
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001224 if (dev) {
1225 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001226 if (id) {
1227 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001228 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001229 }
1230 }
1231 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1232
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001233 /* This assumes the iothread lock is taken here too. */
1234 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001235 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001236 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001237 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1238 new_block->idstr);
1239 abort();
1240 }
1241 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001242 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001243}
1244
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001245static int memory_try_enable_merging(void *addr, size_t len)
1246{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001247 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001248 /* disabled by the user */
1249 return 0;
1250 }
1251
1252 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1253}
1254
Avi Kivityc5705a72011-12-20 15:59:12 +02001255ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1256 MemoryRegion *mr)
1257{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001258 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001259 ram_addr_t old_ram_size, new_ram_size;
1260
1261 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001262
1263 size = TARGET_PAGE_ALIGN(size);
1264 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001265 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001266
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001267 /* This assumes the iothread lock is taken here too. */
1268 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001269 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001270 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001271 if (host) {
1272 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001273 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001274 } else if (xen_enabled()) {
1275 if (mem_path) {
1276 fprintf(stderr, "-mem-path not supported with Xen\n");
1277 exit(1);
1278 }
1279 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001280 } else {
1281 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001282 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1283 /*
1284 * file_ram_alloc() needs to allocate just like
1285 * phys_mem_alloc, but we haven't bothered to provide
1286 * a hook there.
1287 */
1288 fprintf(stderr,
1289 "-mem-path not supported with this accelerator\n");
1290 exit(1);
1291 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001292 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001293 }
1294 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001295 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001296 if (!new_block->host) {
1297 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1298 new_block->mr->name, strerror(errno));
1299 exit(1);
1300 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001301 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001302 }
1303 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001304 new_block->length = size;
1305
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001306 /* Keep the list sorted from biggest to smallest block. */
1307 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1308 if (block->length < new_block->length) {
1309 break;
1310 }
1311 }
1312 if (block) {
1313 QTAILQ_INSERT_BEFORE(block, new_block, next);
1314 } else {
1315 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1316 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001317 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001318
Umesh Deshpandef798b072011-08-18 11:41:17 -07001319 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001320 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001321
Juan Quintela2152f5c2013-10-08 13:52:02 +02001322 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1323
1324 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001325 int i;
1326 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1327 ram_list.dirty_memory[i] =
1328 bitmap_zero_extend(ram_list.dirty_memory[i],
1329 old_ram_size, new_ram_size);
1330 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001331 }
Juan Quintela75218e72013-10-08 12:31:54 +02001332 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001333
Jason Baronddb97f12012-08-02 15:44:16 -04001334 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001335 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001336 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001337
Cam Macdonell84b89d72010-07-26 18:10:57 -06001338 if (kvm_enabled())
1339 kvm_setup_guest_memory(new_block->host, size);
1340
1341 return new_block->offset;
1342}
1343
Avi Kivityc5705a72011-12-20 15:59:12 +02001344ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001345{
Avi Kivityc5705a72011-12-20 15:59:12 +02001346 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001347}
bellarde9a1ab12007-02-08 23:08:38 +00001348
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001349void qemu_ram_free_from_ptr(ram_addr_t addr)
1350{
1351 RAMBlock *block;
1352
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001353 /* This assumes the iothread lock is taken here too. */
1354 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001355 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001356 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001357 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001358 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001359 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001360 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001361 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001362 }
1363 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001364 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001365}
1366
Anthony Liguoric227f092009-10-01 16:12:16 -05001367void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001368{
Alex Williamson04b16652010-07-02 11:13:17 -06001369 RAMBlock *block;
1370
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001371 /* This assumes the iothread lock is taken here too. */
1372 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001373 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001374 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001375 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001376 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001377 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001378 if (block->flags & RAM_PREALLOC_MASK) {
1379 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001380 } else if (xen_enabled()) {
1381 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001382#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001383 } else if (block->fd >= 0) {
1384 munmap(block->host, block->length);
1385 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001386#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001387 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001388 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001389 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001390 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001391 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001392 }
1393 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001394 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001395
bellarde9a1ab12007-02-08 23:08:38 +00001396}
1397
Huang Yingcd19cfa2011-03-02 08:56:19 +01001398#ifndef _WIN32
1399void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1400{
1401 RAMBlock *block;
1402 ram_addr_t offset;
1403 int flags;
1404 void *area, *vaddr;
1405
Paolo Bonzinia3161032012-11-14 15:54:48 +01001406 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001407 offset = addr - block->offset;
1408 if (offset < block->length) {
1409 vaddr = block->host + offset;
1410 if (block->flags & RAM_PREALLOC_MASK) {
1411 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001412 } else if (xen_enabled()) {
1413 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001414 } else {
1415 flags = MAP_FIXED;
1416 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001417 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001418#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001419 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1420 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001421#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001422 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001423#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001424 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1425 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001426 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001427 /*
1428 * Remap needs to match alloc. Accelerators that
1429 * set phys_mem_alloc never remap. If they did,
1430 * we'd need a remap hook here.
1431 */
1432 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1433
Huang Yingcd19cfa2011-03-02 08:56:19 +01001434 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1435 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1436 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001437 }
1438 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001439 fprintf(stderr, "Could not remap addr: "
1440 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001441 length, addr);
1442 exit(1);
1443 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001444 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001445 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001446 }
1447 return;
1448 }
1449 }
1450}
1451#endif /* !_WIN32 */
1452
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001453/* Return a host pointer to ram allocated with qemu_ram_alloc.
1454 With the exception of the softmmu code in this file, this should
1455 only be used for local memory (e.g. video ram) that the device owns,
1456 and knows it isn't going to access beyond the end of the block.
1457
1458 It should not be used for general purpose DMA.
1459 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1460 */
1461void *qemu_get_ram_ptr(ram_addr_t addr)
1462{
1463 RAMBlock *block = qemu_get_ram_block(addr);
1464
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001465 if (xen_enabled()) {
1466 /* We need to check if the requested address is in the RAM
1467 * because we don't want to map the entire memory in QEMU.
1468 * In that case just map until the end of the page.
1469 */
1470 if (block->offset == 0) {
1471 return xen_map_cache(addr, 0, 0);
1472 } else if (block->host == NULL) {
1473 block->host =
1474 xen_map_cache(block->offset, block->length, 1);
1475 }
1476 }
1477 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001478}
1479
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001480/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1481 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001482static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001483{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001484 if (*size == 0) {
1485 return NULL;
1486 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001487 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001488 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001489 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001490 RAMBlock *block;
1491
Paolo Bonzinia3161032012-11-14 15:54:48 +01001492 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001493 if (addr - block->offset < block->length) {
1494 if (addr - block->offset + *size > block->length)
1495 *size = block->length - addr + block->offset;
1496 return block->host + (addr - block->offset);
1497 }
1498 }
1499
1500 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1501 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001502 }
1503}
1504
Paolo Bonzini7443b432013-06-03 12:44:02 +02001505/* Some of the softmmu routines need to translate from a host pointer
1506 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001507MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001508{
pbrook94a6b542009-04-11 17:15:54 +00001509 RAMBlock *block;
1510 uint8_t *host = ptr;
1511
Jan Kiszka868bb332011-06-21 22:59:09 +02001512 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001513 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001514 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001515 }
1516
Paolo Bonzini23887b72013-05-06 14:28:39 +02001517 block = ram_list.mru_block;
1518 if (block && block->host && host - block->host < block->length) {
1519 goto found;
1520 }
1521
Paolo Bonzinia3161032012-11-14 15:54:48 +01001522 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001523 /* This case append when the block is not mapped. */
1524 if (block->host == NULL) {
1525 continue;
1526 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001527 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001528 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001529 }
pbrook94a6b542009-04-11 17:15:54 +00001530 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001531
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001532 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001533
1534found:
1535 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001536 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001537}
Alex Williamsonf471a172010-06-11 11:11:42 -06001538
Avi Kivitya8170e52012-10-23 12:30:10 +02001539static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001540 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001541{
Juan Quintela52159192013-10-08 12:44:04 +02001542 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001543 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001544 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001545 switch (size) {
1546 case 1:
1547 stb_p(qemu_get_ram_ptr(ram_addr), val);
1548 break;
1549 case 2:
1550 stw_p(qemu_get_ram_ptr(ram_addr), val);
1551 break;
1552 case 4:
1553 stl_p(qemu_get_ram_ptr(ram_addr), val);
1554 break;
1555 default:
1556 abort();
1557 }
Juan Quintela52159192013-10-08 12:44:04 +02001558 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1559 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001560 /* we remove the notdirty callback only if the code has been
1561 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001562 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001563 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001564 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001565 }
bellard1ccde1c2004-02-06 19:46:14 +00001566}
1567
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001568static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1569 unsigned size, bool is_write)
1570{
1571 return is_write;
1572}
1573
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001574static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001575 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001576 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001577 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001578};
1579
pbrook0f459d12008-06-09 00:20:13 +00001580/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001581static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001582{
Andreas Färber93afead2013-08-26 03:41:01 +02001583 CPUState *cpu = current_cpu;
1584 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001585 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001586 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001587 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001588 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001589
Andreas Färberff4700b2013-08-26 18:23:18 +02001590 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001591 /* We re-entered the check after replacing the TB. Now raise
1592 * the debug interrupt so that is will trigger after the
1593 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001594 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001595 return;
1596 }
Andreas Färber93afead2013-08-26 03:41:01 +02001597 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001598 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001599 if ((vaddr == (wp->vaddr & len_mask) ||
1600 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001601 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001602 if (!cpu->watchpoint_hit) {
1603 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001604 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001605 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001606 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001607 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001608 } else {
1609 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001610 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001611 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001612 }
aliguori06d55cc2008-11-18 20:24:06 +00001613 }
aliguori6e140f22008-11-18 20:37:55 +00001614 } else {
1615 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001616 }
1617 }
1618}
1619
pbrook6658ffb2007-03-16 23:58:11 +00001620/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1621 so these check for a hit then pass through to the normal out-of-line
1622 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001623static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001624 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001625{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001626 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1627 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001628 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001629 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001630 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001631 default: abort();
1632 }
pbrook6658ffb2007-03-16 23:58:11 +00001633}
1634
Avi Kivitya8170e52012-10-23 12:30:10 +02001635static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001636 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001637{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001638 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1639 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001640 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001641 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001642 break;
1643 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001644 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001645 break;
1646 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001647 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001648 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001649 default: abort();
1650 }
pbrook6658ffb2007-03-16 23:58:11 +00001651}
1652
Avi Kivity1ec9b902012-01-02 12:47:48 +02001653static const MemoryRegionOps watch_mem_ops = {
1654 .read = watch_mem_read,
1655 .write = watch_mem_write,
1656 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001657};
pbrook6658ffb2007-03-16 23:58:11 +00001658
Avi Kivitya8170e52012-10-23 12:30:10 +02001659static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001660 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001661{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001662 subpage_t *subpage = opaque;
1663 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001664
blueswir1db7b5422007-05-26 17:36:03 +00001665#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001666 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001667 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001668#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001669 address_space_read(subpage->as, addr + subpage->base, buf, len);
1670 switch (len) {
1671 case 1:
1672 return ldub_p(buf);
1673 case 2:
1674 return lduw_p(buf);
1675 case 4:
1676 return ldl_p(buf);
1677 default:
1678 abort();
1679 }
blueswir1db7b5422007-05-26 17:36:03 +00001680}
1681
Avi Kivitya8170e52012-10-23 12:30:10 +02001682static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001683 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001684{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001685 subpage_t *subpage = opaque;
1686 uint8_t buf[4];
1687
blueswir1db7b5422007-05-26 17:36:03 +00001688#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001689 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001690 " value %"PRIx64"\n",
1691 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001692#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001693 switch (len) {
1694 case 1:
1695 stb_p(buf, value);
1696 break;
1697 case 2:
1698 stw_p(buf, value);
1699 break;
1700 case 4:
1701 stl_p(buf, value);
1702 break;
1703 default:
1704 abort();
1705 }
1706 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001707}
1708
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001709static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001710 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001711{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001712 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001713#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001714 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001715 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001716#endif
1717
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001718 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001719 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001720}
1721
Avi Kivity70c68e42012-01-02 12:32:48 +02001722static const MemoryRegionOps subpage_ops = {
1723 .read = subpage_read,
1724 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001725 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001726 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001727};
1728
Anthony Liguoric227f092009-10-01 16:12:16 -05001729static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001730 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001731{
1732 int idx, eidx;
1733
1734 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1735 return -1;
1736 idx = SUBPAGE_IDX(start);
1737 eidx = SUBPAGE_IDX(end);
1738#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001739 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1740 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001741#endif
blueswir1db7b5422007-05-26 17:36:03 +00001742 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001743 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001744 }
1745
1746 return 0;
1747}
1748
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001749static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001750{
Anthony Liguoric227f092009-10-01 16:12:16 -05001751 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001752
Anthony Liguori7267c092011-08-20 22:09:37 -05001753 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001754
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001755 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001756 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001757 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001758 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001759 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001760#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001761 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1762 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001763#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001764 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001765
1766 return mmio;
1767}
1768
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001769static uint16_t dummy_section(PhysPageMap *map, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001770{
1771 MemoryRegionSection section = {
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001772 .address_space = &address_space_memory,
Avi Kivity5312bd82012-02-12 18:32:55 +02001773 .mr = mr,
1774 .offset_within_address_space = 0,
1775 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001776 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001777 };
1778
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001779 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001780}
1781
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001782MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001783{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001784 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001785}
1786
Avi Kivitye9179ce2009-06-14 11:38:52 +03001787static void io_mem_init(void)
1788{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001789 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1790 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001791 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001792 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001793 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001794 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001795 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001796}
1797
Avi Kivityac1970f2012-10-03 16:22:53 +02001798static void mem_begin(MemoryListener *listener)
1799{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001800 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001801 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1802 uint16_t n;
1803
1804 n = dummy_section(&d->map, &io_mem_unassigned);
1805 assert(n == PHYS_SECTION_UNASSIGNED);
1806 n = dummy_section(&d->map, &io_mem_notdirty);
1807 assert(n == PHYS_SECTION_NOTDIRTY);
1808 n = dummy_section(&d->map, &io_mem_rom);
1809 assert(n == PHYS_SECTION_ROM);
1810 n = dummy_section(&d->map, &io_mem_watch);
1811 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001812
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001813 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001814 d->as = as;
1815 as->next_dispatch = d;
1816}
1817
1818static void mem_commit(MemoryListener *listener)
1819{
1820 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001821 AddressSpaceDispatch *cur = as->dispatch;
1822 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001823
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001824 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001825
Paolo Bonzini0475d942013-05-29 12:28:21 +02001826 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001827
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001828 if (cur) {
1829 phys_sections_free(&cur->map);
1830 g_free(cur);
1831 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001832}
1833
Avi Kivity1d711482012-10-02 18:54:45 +02001834static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001835{
Andreas Färber182735e2013-05-29 22:29:20 +02001836 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001837
1838 /* since each CPU stores ram addresses in its TLB cache, we must
1839 reset the modified entries */
1840 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001841 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001842 CPUArchState *env = cpu->env_ptr;
1843
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001844 /* FIXME: Disentangle the cpu.h circular files deps so we can
1845 directly get the right CPU from listener. */
1846 if (cpu->tcg_as_listener != listener) {
1847 continue;
1848 }
Avi Kivity117712c2012-02-12 21:23:17 +02001849 tlb_flush(env, 1);
1850 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001851}
1852
Avi Kivity93632742012-02-08 16:54:16 +02001853static void core_log_global_start(MemoryListener *listener)
1854{
Juan Quintela981fdf22013-10-10 11:54:09 +02001855 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001856}
1857
1858static void core_log_global_stop(MemoryListener *listener)
1859{
Juan Quintela981fdf22013-10-10 11:54:09 +02001860 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001861}
1862
Avi Kivity93632742012-02-08 16:54:16 +02001863static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001864 .log_global_start = core_log_global_start,
1865 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001866 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001867};
1868
Avi Kivityac1970f2012-10-03 16:22:53 +02001869void address_space_init_dispatch(AddressSpace *as)
1870{
Paolo Bonzini00752702013-05-29 12:13:54 +02001871 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001872 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001873 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001874 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001875 .region_add = mem_add,
1876 .region_nop = mem_add,
1877 .priority = 0,
1878 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001879 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001880}
1881
Avi Kivity83f3c252012-10-07 12:59:55 +02001882void address_space_destroy_dispatch(AddressSpace *as)
1883{
1884 AddressSpaceDispatch *d = as->dispatch;
1885
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001886 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001887 g_free(d);
1888 as->dispatch = NULL;
1889}
1890
Avi Kivity62152b82011-07-26 14:26:14 +03001891static void memory_map_init(void)
1892{
Anthony Liguori7267c092011-08-20 22:09:37 -05001893 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001894
Paolo Bonzini57271d62013-11-07 17:14:37 +01001895 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001896 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001897
Anthony Liguori7267c092011-08-20 22:09:37 -05001898 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001899 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1900 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001901 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001902
Avi Kivityf6790af2012-10-02 20:13:51 +02001903 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001904}
1905
1906MemoryRegion *get_system_memory(void)
1907{
1908 return system_memory;
1909}
1910
Avi Kivity309cb472011-08-08 16:09:03 +03001911MemoryRegion *get_system_io(void)
1912{
1913 return system_io;
1914}
1915
pbrooke2eef172008-06-08 01:09:01 +00001916#endif /* !defined(CONFIG_USER_ONLY) */
1917
bellard13eb76e2004-01-24 15:23:36 +00001918/* physical memory access (slow version, mainly for debug) */
1919#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001920int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001921 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001922{
1923 int l, flags;
1924 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001925 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001926
1927 while (len > 0) {
1928 page = addr & TARGET_PAGE_MASK;
1929 l = (page + TARGET_PAGE_SIZE) - addr;
1930 if (l > len)
1931 l = len;
1932 flags = page_get_flags(page);
1933 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001934 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001935 if (is_write) {
1936 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001937 return -1;
bellard579a97f2007-11-11 14:26:47 +00001938 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001939 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001940 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001941 memcpy(p, buf, l);
1942 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001943 } else {
1944 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001945 return -1;
bellard579a97f2007-11-11 14:26:47 +00001946 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001947 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001948 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001949 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001950 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001951 }
1952 len -= l;
1953 buf += l;
1954 addr += l;
1955 }
Paul Brooka68fe892010-03-01 00:08:59 +00001956 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001957}
bellard8df1cd02005-01-28 22:37:22 +00001958
bellard13eb76e2004-01-24 15:23:36 +00001959#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001960
Avi Kivitya8170e52012-10-23 12:30:10 +02001961static void invalidate_and_set_dirty(hwaddr addr,
1962 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001963{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001964 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001965 /* invalidate code */
1966 tb_invalidate_phys_page_range(addr, addr + length, 0);
1967 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001968 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1969 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001970 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001971 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001972}
1973
Richard Henderson23326162013-07-08 14:55:59 -07001974static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001975{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001976 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001977
1978 /* Regions are assumed to support 1-4 byte accesses unless
1979 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001980 if (access_size_max == 0) {
1981 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001982 }
Richard Henderson23326162013-07-08 14:55:59 -07001983
1984 /* Bound the maximum access by the alignment of the address. */
1985 if (!mr->ops->impl.unaligned) {
1986 unsigned align_size_max = addr & -addr;
1987 if (align_size_max != 0 && align_size_max < access_size_max) {
1988 access_size_max = align_size_max;
1989 }
1990 }
1991
1992 /* Don't attempt accesses larger than the maximum. */
1993 if (l > access_size_max) {
1994 l = access_size_max;
1995 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001996 if (l & (l - 1)) {
1997 l = 1 << (qemu_fls(l) - 1);
1998 }
Richard Henderson23326162013-07-08 14:55:59 -07001999
2000 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002001}
2002
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002003bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002004 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002005{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002006 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002007 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002008 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002009 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002010 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002011 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002012
bellard13eb76e2004-01-24 15:23:36 +00002013 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002014 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002015 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002016
bellard13eb76e2004-01-24 15:23:36 +00002017 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002018 if (!memory_access_is_direct(mr, is_write)) {
2019 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002020 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002021 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002022 switch (l) {
2023 case 8:
2024 /* 64 bit write access */
2025 val = ldq_p(buf);
2026 error |= io_mem_write(mr, addr1, val, 8);
2027 break;
2028 case 4:
bellard1c213d12005-09-03 10:49:04 +00002029 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002030 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002031 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002032 break;
2033 case 2:
bellard1c213d12005-09-03 10:49:04 +00002034 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002035 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002036 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002037 break;
2038 case 1:
bellard1c213d12005-09-03 10:49:04 +00002039 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002040 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002041 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002042 break;
2043 default:
2044 abort();
bellard13eb76e2004-01-24 15:23:36 +00002045 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002046 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002047 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002048 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002049 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002050 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002051 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002052 }
2053 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002054 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002055 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002056 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002057 switch (l) {
2058 case 8:
2059 /* 64 bit read access */
2060 error |= io_mem_read(mr, addr1, &val, 8);
2061 stq_p(buf, val);
2062 break;
2063 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002064 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002065 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002066 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002067 break;
2068 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002069 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002070 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002071 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002072 break;
2073 case 1:
bellard1c213d12005-09-03 10:49:04 +00002074 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002075 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002076 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002077 break;
2078 default:
2079 abort();
bellard13eb76e2004-01-24 15:23:36 +00002080 }
2081 } else {
2082 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002083 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002084 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002085 }
2086 }
2087 len -= l;
2088 buf += l;
2089 addr += l;
2090 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002091
2092 return error;
bellard13eb76e2004-01-24 15:23:36 +00002093}
bellard8df1cd02005-01-28 22:37:22 +00002094
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002095bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002096 const uint8_t *buf, int len)
2097{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002098 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002099}
2100
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002101bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002102{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002103 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002104}
2105
2106
Avi Kivitya8170e52012-10-23 12:30:10 +02002107void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002108 int len, int is_write)
2109{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002110 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002111}
2112
Alexander Graf582b55a2013-12-11 14:17:44 +01002113enum write_rom_type {
2114 WRITE_DATA,
2115 FLUSH_CACHE,
2116};
2117
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002118static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002119 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002120{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002121 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002122 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002123 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002124 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002125
bellardd0ecd2a2006-04-23 17:14:48 +00002126 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002127 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002128 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002129
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002130 if (!(memory_region_is_ram(mr) ||
2131 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002132 /* do nothing */
2133 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002134 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002135 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002136 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002137 switch (type) {
2138 case WRITE_DATA:
2139 memcpy(ptr, buf, l);
2140 invalidate_and_set_dirty(addr1, l);
2141 break;
2142 case FLUSH_CACHE:
2143 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2144 break;
2145 }
bellardd0ecd2a2006-04-23 17:14:48 +00002146 }
2147 len -= l;
2148 buf += l;
2149 addr += l;
2150 }
2151}
2152
Alexander Graf582b55a2013-12-11 14:17:44 +01002153/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002154void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002155 const uint8_t *buf, int len)
2156{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002157 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002158}
2159
2160void cpu_flush_icache_range(hwaddr start, int len)
2161{
2162 /*
2163 * This function should do the same thing as an icache flush that was
2164 * triggered from within the guest. For TCG we are always cache coherent,
2165 * so there is no need to flush anything. For KVM / Xen we need to flush
2166 * the host's instruction cache at least.
2167 */
2168 if (tcg_enabled()) {
2169 return;
2170 }
2171
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002172 cpu_physical_memory_write_rom_internal(&address_space_memory,
2173 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002174}
2175
aliguori6d16c2f2009-01-22 16:59:11 +00002176typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002177 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002178 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002179 hwaddr addr;
2180 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002181} BounceBuffer;
2182
2183static BounceBuffer bounce;
2184
aliguoriba223c22009-01-22 16:59:16 +00002185typedef struct MapClient {
2186 void *opaque;
2187 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002188 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002189} MapClient;
2190
Blue Swirl72cf2d42009-09-12 07:36:22 +00002191static QLIST_HEAD(map_client_list, MapClient) map_client_list
2192 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002193
2194void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2195{
Anthony Liguori7267c092011-08-20 22:09:37 -05002196 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002197
2198 client->opaque = opaque;
2199 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002200 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002201 return client;
2202}
2203
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002204static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002205{
2206 MapClient *client = (MapClient *)_client;
2207
Blue Swirl72cf2d42009-09-12 07:36:22 +00002208 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002209 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002210}
2211
2212static void cpu_notify_map_clients(void)
2213{
2214 MapClient *client;
2215
Blue Swirl72cf2d42009-09-12 07:36:22 +00002216 while (!QLIST_EMPTY(&map_client_list)) {
2217 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002218 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002219 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002220 }
2221}
2222
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002223bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2224{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002225 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002226 hwaddr l, xlat;
2227
2228 while (len > 0) {
2229 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002230 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2231 if (!memory_access_is_direct(mr, is_write)) {
2232 l = memory_access_size(mr, l, addr);
2233 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002234 return false;
2235 }
2236 }
2237
2238 len -= l;
2239 addr += l;
2240 }
2241 return true;
2242}
2243
aliguori6d16c2f2009-01-22 16:59:11 +00002244/* Map a physical memory region into a host virtual address.
2245 * May map a subset of the requested range, given by and returned in *plen.
2246 * May return NULL if resources needed to perform the mapping are exhausted.
2247 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002248 * Use cpu_register_map_client() to know when retrying the map operation is
2249 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002250 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002251void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002252 hwaddr addr,
2253 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002254 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002255{
Avi Kivitya8170e52012-10-23 12:30:10 +02002256 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002257 hwaddr done = 0;
2258 hwaddr l, xlat, base;
2259 MemoryRegion *mr, *this_mr;
2260 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002261
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002262 if (len == 0) {
2263 return NULL;
2264 }
aliguori6d16c2f2009-01-22 16:59:11 +00002265
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002266 l = len;
2267 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2268 if (!memory_access_is_direct(mr, is_write)) {
2269 if (bounce.buffer) {
2270 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002271 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002272 /* Avoid unbounded allocations */
2273 l = MIN(l, TARGET_PAGE_SIZE);
2274 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002275 bounce.addr = addr;
2276 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002277
2278 memory_region_ref(mr);
2279 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002280 if (!is_write) {
2281 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002282 }
aliguori6d16c2f2009-01-22 16:59:11 +00002283
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002284 *plen = l;
2285 return bounce.buffer;
2286 }
2287
2288 base = xlat;
2289 raddr = memory_region_get_ram_addr(mr);
2290
2291 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002292 len -= l;
2293 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002294 done += l;
2295 if (len == 0) {
2296 break;
2297 }
2298
2299 l = len;
2300 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2301 if (this_mr != mr || xlat != base + done) {
2302 break;
2303 }
aliguori6d16c2f2009-01-22 16:59:11 +00002304 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002305
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002306 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002307 *plen = done;
2308 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002309}
2310
Avi Kivityac1970f2012-10-03 16:22:53 +02002311/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002312 * Will also mark the memory as dirty if is_write == 1. access_len gives
2313 * the amount of memory that was actually read or written by the caller.
2314 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002315void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2316 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002317{
2318 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002319 MemoryRegion *mr;
2320 ram_addr_t addr1;
2321
2322 mr = qemu_ram_addr_from_host(buffer, &addr1);
2323 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002324 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002325 while (access_len) {
2326 unsigned l;
2327 l = TARGET_PAGE_SIZE;
2328 if (l > access_len)
2329 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002330 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002331 addr1 += l;
2332 access_len -= l;
2333 }
2334 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002335 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002336 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002337 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002338 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002339 return;
2340 }
2341 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002342 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002343 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002344 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002345 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002346 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002347 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002348}
bellardd0ecd2a2006-04-23 17:14:48 +00002349
Avi Kivitya8170e52012-10-23 12:30:10 +02002350void *cpu_physical_memory_map(hwaddr addr,
2351 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002352 int is_write)
2353{
2354 return address_space_map(&address_space_memory, addr, plen, is_write);
2355}
2356
Avi Kivitya8170e52012-10-23 12:30:10 +02002357void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2358 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002359{
2360 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2361}
2362
bellard8df1cd02005-01-28 22:37:22 +00002363/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002364static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002365 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002366{
bellard8df1cd02005-01-28 22:37:22 +00002367 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002368 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002369 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002370 hwaddr l = 4;
2371 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002372
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002373 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002374 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002375 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002376 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002377#if defined(TARGET_WORDS_BIGENDIAN)
2378 if (endian == DEVICE_LITTLE_ENDIAN) {
2379 val = bswap32(val);
2380 }
2381#else
2382 if (endian == DEVICE_BIG_ENDIAN) {
2383 val = bswap32(val);
2384 }
2385#endif
bellard8df1cd02005-01-28 22:37:22 +00002386 } else {
2387 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002388 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002389 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002390 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002391 switch (endian) {
2392 case DEVICE_LITTLE_ENDIAN:
2393 val = ldl_le_p(ptr);
2394 break;
2395 case DEVICE_BIG_ENDIAN:
2396 val = ldl_be_p(ptr);
2397 break;
2398 default:
2399 val = ldl_p(ptr);
2400 break;
2401 }
bellard8df1cd02005-01-28 22:37:22 +00002402 }
2403 return val;
2404}
2405
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002406uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002407{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002408 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002409}
2410
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002411uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002412{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002413 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002414}
2415
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002416uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002417{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002418 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002419}
2420
bellard84b7b8e2005-11-28 21:19:04 +00002421/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002422static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002423 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002424{
bellard84b7b8e2005-11-28 21:19:04 +00002425 uint8_t *ptr;
2426 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002427 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002428 hwaddr l = 8;
2429 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002430
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002431 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002432 false);
2433 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002434 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002436#if defined(TARGET_WORDS_BIGENDIAN)
2437 if (endian == DEVICE_LITTLE_ENDIAN) {
2438 val = bswap64(val);
2439 }
2440#else
2441 if (endian == DEVICE_BIG_ENDIAN) {
2442 val = bswap64(val);
2443 }
2444#endif
bellard84b7b8e2005-11-28 21:19:04 +00002445 } else {
2446 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002447 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002448 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002449 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002450 switch (endian) {
2451 case DEVICE_LITTLE_ENDIAN:
2452 val = ldq_le_p(ptr);
2453 break;
2454 case DEVICE_BIG_ENDIAN:
2455 val = ldq_be_p(ptr);
2456 break;
2457 default:
2458 val = ldq_p(ptr);
2459 break;
2460 }
bellard84b7b8e2005-11-28 21:19:04 +00002461 }
2462 return val;
2463}
2464
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002465uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002466{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002467 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002468}
2469
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002470uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002471{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002472 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002473}
2474
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002475uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002477 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478}
2479
bellardaab33092005-10-30 20:48:42 +00002480/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002481uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002482{
2483 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002484 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002485 return val;
2486}
2487
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002488/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002489static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002490 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002491{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002492 uint8_t *ptr;
2493 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002494 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002495 hwaddr l = 2;
2496 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002498 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002499 false);
2500 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002501 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002502 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002503#if defined(TARGET_WORDS_BIGENDIAN)
2504 if (endian == DEVICE_LITTLE_ENDIAN) {
2505 val = bswap16(val);
2506 }
2507#else
2508 if (endian == DEVICE_BIG_ENDIAN) {
2509 val = bswap16(val);
2510 }
2511#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002512 } else {
2513 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002514 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002515 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002516 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002517 switch (endian) {
2518 case DEVICE_LITTLE_ENDIAN:
2519 val = lduw_le_p(ptr);
2520 break;
2521 case DEVICE_BIG_ENDIAN:
2522 val = lduw_be_p(ptr);
2523 break;
2524 default:
2525 val = lduw_p(ptr);
2526 break;
2527 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002528 }
2529 return val;
bellardaab33092005-10-30 20:48:42 +00002530}
2531
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002532uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002533{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002534 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002535}
2536
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002537uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002539 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002540}
2541
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002542uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002543{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002544 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545}
2546
bellard8df1cd02005-01-28 22:37:22 +00002547/* warning: addr must be aligned. The ram page is not masked as dirty
2548 and the code inside is not invalidated. It is useful if the dirty
2549 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002550void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002551{
bellard8df1cd02005-01-28 22:37:22 +00002552 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002553 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002554 hwaddr l = 4;
2555 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002556
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002557 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002558 true);
2559 if (l < 4 || !memory_access_is_direct(mr, true)) {
2560 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002561 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002562 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002563 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002564 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002565
2566 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002567 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002568 /* invalidate code */
2569 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2570 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002571 cpu_physical_memory_set_dirty_flag(addr1,
2572 DIRTY_MEMORY_MIGRATION);
2573 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002574 }
2575 }
bellard8df1cd02005-01-28 22:37:22 +00002576 }
2577}
2578
2579/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002580static inline void stl_phys_internal(AddressSpace *as,
2581 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002582 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002583{
bellard8df1cd02005-01-28 22:37:22 +00002584 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002585 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002586 hwaddr l = 4;
2587 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002588
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002589 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002590 true);
2591 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002592#if defined(TARGET_WORDS_BIGENDIAN)
2593 if (endian == DEVICE_LITTLE_ENDIAN) {
2594 val = bswap32(val);
2595 }
2596#else
2597 if (endian == DEVICE_BIG_ENDIAN) {
2598 val = bswap32(val);
2599 }
2600#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002601 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002602 } else {
bellard8df1cd02005-01-28 22:37:22 +00002603 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002604 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002605 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002606 switch (endian) {
2607 case DEVICE_LITTLE_ENDIAN:
2608 stl_le_p(ptr, val);
2609 break;
2610 case DEVICE_BIG_ENDIAN:
2611 stl_be_p(ptr, val);
2612 break;
2613 default:
2614 stl_p(ptr, val);
2615 break;
2616 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002617 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002618 }
2619}
2620
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002621void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002622{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002623 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002624}
2625
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002626void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002627{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002628 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002629}
2630
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002631void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002632{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002633 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002634}
2635
bellardaab33092005-10-30 20:48:42 +00002636/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002637void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002638{
2639 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002640 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002641}
2642
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002643/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002644static inline void stw_phys_internal(AddressSpace *as,
2645 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002646 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002647{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002648 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002649 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002650 hwaddr l = 2;
2651 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002652
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002653 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002654 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002655#if defined(TARGET_WORDS_BIGENDIAN)
2656 if (endian == DEVICE_LITTLE_ENDIAN) {
2657 val = bswap16(val);
2658 }
2659#else
2660 if (endian == DEVICE_BIG_ENDIAN) {
2661 val = bswap16(val);
2662 }
2663#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002664 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002665 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002666 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002667 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002668 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002669 switch (endian) {
2670 case DEVICE_LITTLE_ENDIAN:
2671 stw_le_p(ptr, val);
2672 break;
2673 case DEVICE_BIG_ENDIAN:
2674 stw_be_p(ptr, val);
2675 break;
2676 default:
2677 stw_p(ptr, val);
2678 break;
2679 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002680 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002681 }
bellardaab33092005-10-30 20:48:42 +00002682}
2683
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002684void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002685{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002686 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002687}
2688
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002689void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002690{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002691 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002692}
2693
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002694void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002695{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002696 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002697}
2698
bellardaab33092005-10-30 20:48:42 +00002699/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002700void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002701{
2702 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002703 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002704}
2705
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002706void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002707{
2708 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002709 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002710}
2711
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002712void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002713{
2714 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002715 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002716}
2717
aliguori5e2972f2009-03-28 17:51:36 +00002718/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002719int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002720 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002721{
2722 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002723 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002724 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002725
2726 while (len > 0) {
2727 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002728 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002729 /* if no physical page mapped, return an error */
2730 if (phys_addr == -1)
2731 return -1;
2732 l = (page + TARGET_PAGE_SIZE) - addr;
2733 if (l > len)
2734 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002735 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002736 if (is_write) {
2737 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2738 } else {
2739 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2740 }
bellard13eb76e2004-01-24 15:23:36 +00002741 len -= l;
2742 buf += l;
2743 addr += l;
2744 }
2745 return 0;
2746}
Paul Brooka68fe892010-03-01 00:08:59 +00002747#endif
bellard13eb76e2004-01-24 15:23:36 +00002748
Blue Swirl8e4a4242013-01-06 18:30:17 +00002749#if !defined(CONFIG_USER_ONLY)
2750
2751/*
2752 * A helper function for the _utterly broken_ virtio device model to find out if
2753 * it's running on a big endian machine. Don't do this at home kids!
2754 */
2755bool virtio_is_big_endian(void);
2756bool virtio_is_big_endian(void)
2757{
2758#if defined(TARGET_WORDS_BIGENDIAN)
2759 return true;
2760#else
2761 return false;
2762#endif
2763}
2764
2765#endif
2766
Wen Congyang76f35532012-05-07 12:04:18 +08002767#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002768bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002769{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002770 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002771 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002772
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002773 mr = address_space_translate(&address_space_memory,
2774 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002775
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002776 return !(memory_region_is_ram(mr) ||
2777 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002778}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002779
2780void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2781{
2782 RAMBlock *block;
2783
2784 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2785 func(block->host, block->offset, block->length, opaque);
2786 }
2787}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002788#endif