blob: 5224b31e9f564f6fb623dd735759e4a8f5010e13 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010053#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020054
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020055#include "qemu/range.h"
56
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020060static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000061
Paolo Bonzinia3161032012-11-14 15:54:48 +010062RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030063
64static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030065static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030066
Avi Kivityf6790af2012-10-02 20:13:51 +020067AddressSpace address_space_io;
68AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020069
Paolo Bonzini0844e002013-05-24 14:37:28 +020070MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020071static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020072
pbrooke2eef172008-06-08 01:09:01 +000073#endif
bellard9fa3e852004-01-04 18:06:42 +000074
Andreas Färberbdc44642013-06-24 23:50:24 +020075struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000076/* current CPU in the current thread. It is only valid inside
77 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020078DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000079/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000080 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000081 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010082int use_icount;
bellard6a00d602005-11-21 23:25:50 +000083
pbrooke2eef172008-06-08 01:09:01 +000084#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020085
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020086typedef struct PhysPageEntry PhysPageEntry;
87
88struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020089 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020090 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020091 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020092 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093};
94
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
96
Paolo Bonzini03f49952013-11-07 17:14:36 +010097/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010098#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +010099
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200100#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100101#define P_L2_SIZE (1 << P_L2_BITS)
102
103#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
104
105typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200106
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200107typedef struct PhysPageMap {
108 unsigned sections_nb;
109 unsigned sections_nb_alloc;
110 unsigned nodes_nb;
111 unsigned nodes_nb_alloc;
112 Node *nodes;
113 MemoryRegionSection *sections;
114} PhysPageMap;
115
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200116struct AddressSpaceDispatch {
117 /* This is a multi-level map on the physical address space.
118 * The bottom level has pointers to MemoryRegionSections.
119 */
120 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200121 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200122 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200123};
124
Jan Kiszka90260c62013-05-26 21:46:51 +0200125#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
126typedef struct subpage_t {
127 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200128 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200129 hwaddr base;
130 uint16_t sub_section[TARGET_PAGE_SIZE];
131} subpage_t;
132
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200133#define PHYS_SECTION_UNASSIGNED 0
134#define PHYS_SECTION_NOTDIRTY 1
135#define PHYS_SECTION_ROM 2
136#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200137
pbrooke2eef172008-06-08 01:09:01 +0000138static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300139static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000140static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000141
Avi Kivity1ec9b902012-01-02 12:47:48 +0200142static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Paul Brook6d9a1302010-02-28 23:55:53 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200146
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200149 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
150 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
151 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
152 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153 }
154}
155
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200156static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157{
158 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200159 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100164 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 map->nodes[ret][i].skip = 1;
166 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200169}
170
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
172 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200173 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174{
175 PhysPageEntry *p;
176 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100177 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200179 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 lp->ptr = phys_map_node_alloc(map);
181 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100183 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200185 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200186 }
187 }
188 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Paolo Bonzini03f49952013-11-07 17:14:36 +0100193 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200194 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200195 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200196 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 *index += step;
198 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200199 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200201 }
202 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204}
205
Avi Kivityac1970f2012-10-03 16:22:53 +0200206static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200207 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200208 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000209{
Avi Kivity29990972012-02-13 20:21:20 +0200210 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200211 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000214}
215
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200216/* Compact a non leaf page entry. Simply detect that the entry has a single child,
217 * and update our entry so we can skip it and go directly to the destination.
218 */
219static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
220{
221 unsigned valid_ptr = P_L2_SIZE;
222 int valid = 0;
223 PhysPageEntry *p;
224 int i;
225
226 if (lp->ptr == PHYS_MAP_NODE_NIL) {
227 return;
228 }
229
230 p = nodes[lp->ptr];
231 for (i = 0; i < P_L2_SIZE; i++) {
232 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
233 continue;
234 }
235
236 valid_ptr = i;
237 valid++;
238 if (p[i].skip) {
239 phys_page_compact(&p[i], nodes, compacted);
240 }
241 }
242
243 /* We can only compress if there's only one child. */
244 if (valid != 1) {
245 return;
246 }
247
248 assert(valid_ptr < P_L2_SIZE);
249
250 /* Don't compress if it won't fit in the # of bits we have. */
251 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
252 return;
253 }
254
255 lp->ptr = p[valid_ptr].ptr;
256 if (!p[valid_ptr].skip) {
257 /* If our only child is a leaf, make this a leaf. */
258 /* By design, we should have made this node a leaf to begin with so we
259 * should never reach here.
260 * But since it's so simple to handle this, let's do it just in case we
261 * change this rule.
262 */
263 lp->skip = 0;
264 } else {
265 lp->skip += p[valid_ptr].skip;
266 }
267}
268
269static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
270{
271 DECLARE_BITMAP(compacted, nodes_nb);
272
273 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200274 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200275 }
276}
277
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200278static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200279 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000280{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200281 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200282 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200283 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200284
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200285 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200286 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200287 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200289 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100290 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200291 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292
293 if (sections[lp.ptr].size.hi ||
294 range_covers_byte(sections[lp.ptr].offset_within_address_space,
295 sections[lp.ptr].size.lo, addr)) {
296 return &sections[lp.ptr];
297 } else {
298 return &sections[PHYS_SECTION_UNASSIGNED];
299 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200300}
301
Blue Swirle5548612012-04-21 13:08:33 +0000302bool memory_region_is_unassigned(MemoryRegion *mr)
303{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200304 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000305 && mr != &io_mem_watch;
306}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200307
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200308static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200309 hwaddr addr,
310 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200311{
Jan Kiszka90260c62013-05-26 21:46:51 +0200312 MemoryRegionSection *section;
313 subpage_t *subpage;
314
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200315 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200316 if (resolve_subpage && section->mr->subpage) {
317 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200318 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200319 }
320 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200321}
322
Jan Kiszka90260c62013-05-26 21:46:51 +0200323static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200324address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200325 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200326{
327 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100328 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200329
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200330 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331 /* Compute offset within MemoryRegionSection */
332 addr -= section->offset_within_address_space;
333
334 /* Compute offset within MemoryRegion */
335 *xlat = addr + section->offset_within_region;
336
337 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100338 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200339 return section;
340}
Jan Kiszka90260c62013-05-26 21:46:51 +0200341
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100342static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
343{
344 if (memory_region_is_ram(mr)) {
345 return !(is_write && mr->readonly);
346 }
347 if (memory_region_is_romd(mr)) {
348 return !is_write;
349 }
350
351 return false;
352}
353
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200354MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
355 hwaddr *xlat, hwaddr *plen,
356 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200357{
Avi Kivity30951152012-10-30 13:47:46 +0200358 IOMMUTLBEntry iotlb;
359 MemoryRegionSection *section;
360 MemoryRegion *mr;
361 hwaddr len = *plen;
362
363 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200365 mr = section->mr;
366
367 if (!mr->iommu_ops) {
368 break;
369 }
370
371 iotlb = mr->iommu_ops->translate(mr, addr);
372 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
373 | (addr & iotlb.addr_mask));
374 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
375 if (!(iotlb.perm & (1 << is_write))) {
376 mr = &io_mem_unassigned;
377 break;
378 }
379
380 as = iotlb.target_as;
381 }
382
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100383 if (memory_access_is_direct(mr, is_write)) {
384 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
385 len = MIN(page, len);
386 }
387
Avi Kivity30951152012-10-30 13:47:46 +0200388 *plen = len;
389 *xlat = addr;
390 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200391}
392
393MemoryRegionSection *
394address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
395 hwaddr *plen)
396{
Avi Kivity30951152012-10-30 13:47:46 +0200397 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200398 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200399
400 assert(!section->mr->iommu_ops);
401 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200402}
bellard9fa3e852004-01-04 18:06:42 +0000403#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000404
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200405void cpu_exec_init_all(void)
406{
407#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700408 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200409 memory_map_init();
410 io_mem_init();
411#endif
412}
413
Andreas Färberb170fce2013-01-20 20:23:22 +0100414#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000415
Juan Quintelae59fb372009-09-29 22:48:21 +0200416static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200417{
Andreas Färber259186a2013-01-17 18:51:17 +0100418 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200419
aurel323098dba2009-03-07 21:28:24 +0000420 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
421 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100422 cpu->interrupt_request &= ~0x01;
423 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000424
425 return 0;
426}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200427
Andreas Färber1a1562f2013-06-17 04:09:11 +0200428const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200429 .name = "cpu_common",
430 .version_id = 1,
431 .minimum_version_id = 1,
432 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200433 .post_load = cpu_common_post_load,
434 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100435 VMSTATE_UINT32(halted, CPUState),
436 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200437 VMSTATE_END_OF_LIST()
438 }
439};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200440
pbrook9656f322008-07-01 20:01:19 +0000441#endif
442
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100443CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400444{
Andreas Färberbdc44642013-06-24 23:50:24 +0200445 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400446
Andreas Färberbdc44642013-06-24 23:50:24 +0200447 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100448 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200449 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100450 }
Glauber Costa950f1472009-06-09 12:15:18 -0400451 }
452
Andreas Färberbdc44642013-06-24 23:50:24 +0200453 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400454}
455
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000456#if !defined(CONFIG_USER_ONLY)
457void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
458{
459 /* We only support one address space per cpu at the moment. */
460 assert(cpu->as == as);
461
462 if (cpu->tcg_as_listener) {
463 memory_listener_unregister(cpu->tcg_as_listener);
464 } else {
465 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
466 }
467 cpu->tcg_as_listener->commit = tcg_commit;
468 memory_listener_register(cpu->tcg_as_listener, as);
469}
470#endif
471
Andreas Färber9349b4f2012-03-14 01:38:32 +0100472void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000473{
Andreas Färber9f09e182012-05-03 06:59:07 +0200474 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100475 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200476 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000477 int cpu_index;
478
pbrookc2764712009-03-07 15:24:59 +0000479#if defined(CONFIG_USER_ONLY)
480 cpu_list_lock();
481#endif
bellard6a00d602005-11-21 23:25:50 +0000482 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200483 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000484 cpu_index++;
485 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100486 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100487 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200488 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200489 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100490#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000491 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200492 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100493#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200494 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000495#if defined(CONFIG_USER_ONLY)
496 cpu_list_unlock();
497#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200498 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
499 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
500 }
pbrookb3c77242008-06-30 16:31:04 +0000501#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600502 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000503 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100504 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200505 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000506#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100507 if (cc->vmsd != NULL) {
508 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
509 }
bellardfd6ce8f2003-05-14 19:00:11 +0000510}
511
bellard1fddef42005-04-17 19:16:13 +0000512#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000513#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200514static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000515{
516 tb_invalidate_phys_page_range(pc, pc + 1, 0);
517}
518#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200519static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400520{
Max Filippove8262a12013-09-27 22:29:17 +0400521 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
522 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000523 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100524 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400525 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400526}
bellardc27004e2005-01-03 23:35:10 +0000527#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000528#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000529
Paul Brookc527ee82010-03-01 03:31:14 +0000530#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200531void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000532
533{
534}
535
Andreas Färber75a34032013-09-02 16:57:02 +0200536int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000537 int flags, CPUWatchpoint **watchpoint)
538{
539 return -ENOSYS;
540}
541#else
pbrook6658ffb2007-03-16 23:58:11 +0000542/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200543int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000544 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000545{
Andreas Färber75a34032013-09-02 16:57:02 +0200546 CPUArchState *env = cpu->env_ptr;
547 vaddr len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000548 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000549
aliguorib4051332008-11-18 20:14:20 +0000550 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400551 if ((len & (len - 1)) || (addr & ~len_mask) ||
552 len == 0 || len > TARGET_PAGE_SIZE) {
Andreas Färber75a34032013-09-02 16:57:02 +0200553 error_report("tried to set invalid watchpoint at %"
554 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000555 return -EINVAL;
556 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500557 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000558
aliguoria1d1bb32008-11-18 20:07:32 +0000559 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000560 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000561 wp->flags = flags;
562
aliguori2dc9f412008-11-18 20:56:59 +0000563 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200564 if (flags & BP_GDB) {
565 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
566 } else {
567 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
568 }
aliguoria1d1bb32008-11-18 20:07:32 +0000569
pbrook6658ffb2007-03-16 23:58:11 +0000570 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000571
572 if (watchpoint)
573 *watchpoint = wp;
574 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000575}
576
aliguoria1d1bb32008-11-18 20:07:32 +0000577/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200578int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000579 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000580{
Andreas Färber75a34032013-09-02 16:57:02 +0200581 vaddr len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000582 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000583
Andreas Färberff4700b2013-08-26 18:23:18 +0200584 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000585 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000586 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200587 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000588 return 0;
589 }
590 }
aliguoria1d1bb32008-11-18 20:07:32 +0000591 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000592}
593
aliguoria1d1bb32008-11-18 20:07:32 +0000594/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200595void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000596{
Andreas Färber75a34032013-09-02 16:57:02 +0200597 CPUArchState *env = cpu->env_ptr;
Andreas Färberff4700b2013-08-26 18:23:18 +0200598
599 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000600
aliguoria1d1bb32008-11-18 20:07:32 +0000601 tlb_flush_page(env, watchpoint->vaddr);
602
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000604}
605
aliguoria1d1bb32008-11-18 20:07:32 +0000606/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200607void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000608{
aliguoric0ce9982008-11-25 22:13:57 +0000609 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000610
Andreas Färberff4700b2013-08-26 18:23:18 +0200611 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200612 if (wp->flags & mask) {
613 cpu_watchpoint_remove_by_ref(cpu, wp);
614 }
aliguoric0ce9982008-11-25 22:13:57 +0000615 }
aliguoria1d1bb32008-11-18 20:07:32 +0000616}
Paul Brookc527ee82010-03-01 03:31:14 +0000617#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000618
619/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200620int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000621 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000622{
bellard1fddef42005-04-17 19:16:13 +0000623#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000624 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000625
Anthony Liguori7267c092011-08-20 22:09:37 -0500626 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000627
628 bp->pc = pc;
629 bp->flags = flags;
630
aliguori2dc9f412008-11-18 20:56:59 +0000631 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200632 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200633 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200634 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200635 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200636 }
aliguoria1d1bb32008-11-18 20:07:32 +0000637
Andreas Färberf0c3c502013-08-26 21:22:53 +0200638 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000639
Andreas Färber00b941e2013-06-29 18:55:54 +0200640 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000641 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200642 }
aliguoria1d1bb32008-11-18 20:07:32 +0000643 return 0;
644#else
645 return -ENOSYS;
646#endif
647}
648
649/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200650int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000651{
652#if defined(TARGET_HAS_ICE)
653 CPUBreakpoint *bp;
654
Andreas Färberf0c3c502013-08-26 21:22:53 +0200655 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000656 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200657 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000658 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000659 }
bellard4c3a88a2003-07-26 12:06:08 +0000660 }
aliguoria1d1bb32008-11-18 20:07:32 +0000661 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000662#else
aliguoria1d1bb32008-11-18 20:07:32 +0000663 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000664#endif
665}
666
aliguoria1d1bb32008-11-18 20:07:32 +0000667/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200668void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000669{
bellard1fddef42005-04-17 19:16:13 +0000670#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200671 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
672
673 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000674
Anthony Liguori7267c092011-08-20 22:09:37 -0500675 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000676#endif
677}
678
679/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200680void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000681{
682#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000683 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000684
Andreas Färberf0c3c502013-08-26 21:22:53 +0200685 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200686 if (bp->flags & mask) {
687 cpu_breakpoint_remove_by_ref(cpu, bp);
688 }
aliguoric0ce9982008-11-25 22:13:57 +0000689 }
bellard4c3a88a2003-07-26 12:06:08 +0000690#endif
691}
692
bellardc33a3462003-07-29 20:50:33 +0000693/* enable or disable single step mode. EXCP_DEBUG is returned by the
694 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200695void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000696{
bellard1fddef42005-04-17 19:16:13 +0000697#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200698 if (cpu->singlestep_enabled != enabled) {
699 cpu->singlestep_enabled = enabled;
700 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200701 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200702 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100703 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000704 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200705 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000706 tb_flush(env);
707 }
bellardc33a3462003-07-29 20:50:33 +0000708 }
709#endif
710}
711
Andreas Färbera47dddd2013-09-03 17:38:47 +0200712void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000713{
714 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000715 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000716
717 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000718 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000719 fprintf(stderr, "qemu: fatal: ");
720 vfprintf(stderr, fmt, ap);
721 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200722 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000723 if (qemu_log_enabled()) {
724 qemu_log("qemu: fatal: ");
725 qemu_log_vprintf(fmt, ap2);
726 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200727 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000728 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000729 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000730 }
pbrook493ae1f2007-11-23 16:53:59 +0000731 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000732 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200733#if defined(CONFIG_USER_ONLY)
734 {
735 struct sigaction act;
736 sigfillset(&act.sa_mask);
737 act.sa_handler = SIG_DFL;
738 sigaction(SIGABRT, &act, NULL);
739 }
740#endif
bellard75012672003-06-21 13:11:07 +0000741 abort();
742}
743
bellard01243112004-01-04 15:48:17 +0000744#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200745static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
746{
747 RAMBlock *block;
748
749 /* The list is protected by the iothread lock here. */
750 block = ram_list.mru_block;
751 if (block && addr - block->offset < block->length) {
752 goto found;
753 }
754 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
755 if (addr - block->offset < block->length) {
756 goto found;
757 }
758 }
759
760 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
761 abort();
762
763found:
764 ram_list.mru_block = block;
765 return block;
766}
767
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200768static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000769{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200770 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200771 RAMBlock *block;
772 ram_addr_t end;
773
774 end = TARGET_PAGE_ALIGN(start + length);
775 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000776
Paolo Bonzini041603f2013-09-09 17:49:45 +0200777 block = qemu_get_ram_block(start);
778 assert(block == qemu_get_ram_block(end - 1));
779 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000780 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200781}
782
783/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200784void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200785 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200786{
Juan Quintelad24981d2012-05-22 00:42:40 +0200787 if (length == 0)
788 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200789 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200790
791 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200792 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200793 }
bellard1ccde1c2004-02-06 19:46:14 +0000794}
795
Juan Quintela981fdf22013-10-10 11:54:09 +0200796static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000797{
798 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000799}
800
Andreas Färberbb0e6272013-09-03 13:32:01 +0200801hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200802 MemoryRegionSection *section,
803 target_ulong vaddr,
804 hwaddr paddr, hwaddr xlat,
805 int prot,
806 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000807{
Avi Kivitya8170e52012-10-23 12:30:10 +0200808 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000809 CPUWatchpoint *wp;
810
Blue Swirlcc5bea62012-04-14 14:56:48 +0000811 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000812 /* Normal RAM. */
813 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200814 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000815 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200816 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000817 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200818 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000819 }
820 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100821 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200822 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000823 }
824
825 /* Make accesses to pages with watchpoints go via the
826 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200827 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000828 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
829 /* Avoid trapping reads of pages with a write breakpoint. */
830 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200831 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000832 *address |= TLB_MMIO;
833 break;
834 }
835 }
836 }
837
838 return iotlb;
839}
bellard9fa3e852004-01-04 18:06:42 +0000840#endif /* defined(CONFIG_USER_ONLY) */
841
pbrooke2eef172008-06-08 01:09:01 +0000842#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000843
Anthony Liguoric227f092009-10-01 16:12:16 -0500844static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200845 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200846static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200847
Stefan Weil575ddeb2013-09-29 20:56:45 +0200848static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200849
850/*
851 * Set a custom physical guest memory alloator.
852 * Accelerators with unusual needs may need this. Hopefully, we can
853 * get rid of it eventually.
854 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200855void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200856{
857 phys_mem_alloc = alloc;
858}
859
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200860static uint16_t phys_section_add(PhysPageMap *map,
861 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200862{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200863 /* The physical section number is ORed with a page-aligned
864 * pointer to produce the iotlb entries. Thus it should
865 * never overflow into the page-aligned value.
866 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200867 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200868
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200869 if (map->sections_nb == map->sections_nb_alloc) {
870 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
871 map->sections = g_renew(MemoryRegionSection, map->sections,
872 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200873 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200874 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200875 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200876 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200877}
878
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200879static void phys_section_destroy(MemoryRegion *mr)
880{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200881 memory_region_unref(mr);
882
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200883 if (mr->subpage) {
884 subpage_t *subpage = container_of(mr, subpage_t, iomem);
885 memory_region_destroy(&subpage->iomem);
886 g_free(subpage);
887 }
888}
889
Paolo Bonzini60926662013-05-29 12:30:26 +0200890static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200891{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200892 while (map->sections_nb > 0) {
893 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200894 phys_section_destroy(section->mr);
895 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200896 g_free(map->sections);
897 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200898}
899
Avi Kivityac1970f2012-10-03 16:22:53 +0200900static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200901{
902 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200903 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200904 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200905 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200906 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200907 MemoryRegionSection subsection = {
908 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200909 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200910 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200911 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200912
Avi Kivityf3705d52012-03-08 16:16:34 +0200913 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200914
Avi Kivityf3705d52012-03-08 16:16:34 +0200915 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200916 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100917 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200918 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200919 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200920 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200921 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200922 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200923 }
924 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200925 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200926 subpage_register(subpage, start, end,
927 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200928}
929
930
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200931static void register_multipage(AddressSpaceDispatch *d,
932 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000933{
Avi Kivitya8170e52012-10-23 12:30:10 +0200934 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200935 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200936 uint64_t num_pages = int128_get64(int128_rshift(section->size,
937 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200938
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200939 assert(num_pages);
940 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000941}
942
Avi Kivityac1970f2012-10-03 16:22:53 +0200943static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200944{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200945 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200946 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200947 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200948 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200949
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200950 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
951 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
952 - now.offset_within_address_space;
953
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200954 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200955 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200956 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200957 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200958 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200959 while (int128_ne(remain.size, now.size)) {
960 remain.size = int128_sub(remain.size, now.size);
961 remain.offset_within_address_space += int128_get64(now.size);
962 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400963 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200964 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200965 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800966 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200967 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200968 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400969 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200970 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200971 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400972 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200973 }
974}
975
Sheng Yang62a27442010-01-26 19:21:16 +0800976void qemu_flush_coalesced_mmio_buffer(void)
977{
978 if (kvm_enabled())
979 kvm_flush_coalesced_mmio_buffer();
980}
981
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700982void qemu_mutex_lock_ramlist(void)
983{
984 qemu_mutex_lock(&ram_list.mutex);
985}
986
987void qemu_mutex_unlock_ramlist(void)
988{
989 qemu_mutex_unlock(&ram_list.mutex);
990}
991
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200992#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300993
994#include <sys/vfs.h>
995
996#define HUGETLBFS_MAGIC 0x958458f6
997
998static long gethugepagesize(const char *path)
999{
1000 struct statfs fs;
1001 int ret;
1002
1003 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001004 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001005 } while (ret != 0 && errno == EINTR);
1006
1007 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001008 perror(path);
1009 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001010 }
1011
1012 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001013 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001014
1015 return fs.f_bsize;
1016}
1017
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001018static sigjmp_buf sigjump;
1019
1020static void sigbus_handler(int signal)
1021{
1022 siglongjmp(sigjump, 1);
1023}
1024
Alex Williamson04b16652010-07-02 11:13:17 -06001025static void *file_ram_alloc(RAMBlock *block,
1026 ram_addr_t memory,
1027 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001028{
1029 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001030 char *sanitized_name;
1031 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001032 void *area;
1033 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001034 unsigned long hpagesize;
1035
1036 hpagesize = gethugepagesize(path);
1037 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001038 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001039 }
1040
1041 if (memory < hpagesize) {
1042 return NULL;
1043 }
1044
1045 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1046 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001047 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001048 }
1049
Peter Feiner8ca761f2013-03-04 13:54:25 -05001050 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1051 sanitized_name = g_strdup(block->mr->name);
1052 for (c = sanitized_name; *c != '\0'; c++) {
1053 if (*c == '/')
1054 *c = '_';
1055 }
1056
1057 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1058 sanitized_name);
1059 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001060
1061 fd = mkstemp(filename);
1062 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001063 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001064 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001065 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001066 }
1067 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001068 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001069
1070 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1071
1072 /*
1073 * ftruncate is not supported by hugetlbfs in older
1074 * hosts, so don't bother bailing out on errors.
1075 * If anything goes wrong with it under other filesystems,
1076 * mmap will fail.
1077 */
1078 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001079 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001082 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001083 perror("file_ram_alloc: can't mmap RAM pages");
1084 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001085 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001086 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001087
1088 if (mem_prealloc) {
1089 int ret, i;
1090 struct sigaction act, oldact;
1091 sigset_t set, oldset;
1092
1093 memset(&act, 0, sizeof(act));
1094 act.sa_handler = &sigbus_handler;
1095 act.sa_flags = 0;
1096
1097 ret = sigaction(SIGBUS, &act, &oldact);
1098 if (ret) {
1099 perror("file_ram_alloc: failed to install signal handler");
1100 exit(1);
1101 }
1102
1103 /* unblock SIGBUS */
1104 sigemptyset(&set);
1105 sigaddset(&set, SIGBUS);
1106 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1107
1108 if (sigsetjmp(sigjump, 1)) {
1109 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1110 exit(1);
1111 }
1112
1113 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001114 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001115 memset(area + (hpagesize*i), 0, 1);
1116 }
1117
1118 ret = sigaction(SIGBUS, &oldact, NULL);
1119 if (ret) {
1120 perror("file_ram_alloc: failed to reinstall signal handler");
1121 exit(1);
1122 }
1123
1124 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1125 }
1126
Alex Williamson04b16652010-07-02 11:13:17 -06001127 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001128 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001129
1130error:
1131 if (mem_prealloc) {
1132 exit(1);
1133 }
1134 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001135}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001136#else
1137static void *file_ram_alloc(RAMBlock *block,
1138 ram_addr_t memory,
1139 const char *path)
1140{
1141 fprintf(stderr, "-mem-path not supported on this host\n");
1142 exit(1);
1143}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001144#endif
1145
Alex Williamsond17b5282010-06-25 11:08:38 -06001146static ram_addr_t find_ram_offset(ram_addr_t size)
1147{
Alex Williamson04b16652010-07-02 11:13:17 -06001148 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001149 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001150
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001151 assert(size != 0); /* it would hand out same offset multiple times */
1152
Paolo Bonzinia3161032012-11-14 15:54:48 +01001153 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001154 return 0;
1155
Paolo Bonzinia3161032012-11-14 15:54:48 +01001156 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001157 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001158
1159 end = block->offset + block->length;
1160
Paolo Bonzinia3161032012-11-14 15:54:48 +01001161 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001162 if (next_block->offset >= end) {
1163 next = MIN(next, next_block->offset);
1164 }
1165 }
1166 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001167 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001168 mingap = next - end;
1169 }
1170 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001171
1172 if (offset == RAM_ADDR_MAX) {
1173 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1174 (uint64_t)size);
1175 abort();
1176 }
1177
Alex Williamson04b16652010-07-02 11:13:17 -06001178 return offset;
1179}
1180
Juan Quintela652d7ec2012-07-20 10:37:54 +02001181ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001182{
Alex Williamsond17b5282010-06-25 11:08:38 -06001183 RAMBlock *block;
1184 ram_addr_t last = 0;
1185
Paolo Bonzinia3161032012-11-14 15:54:48 +01001186 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001187 last = MAX(last, block->offset + block->length);
1188
1189 return last;
1190}
1191
Jason Baronddb97f12012-08-02 15:44:16 -04001192static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1193{
1194 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001195
1196 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001197 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1198 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001199 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1200 if (ret) {
1201 perror("qemu_madvise");
1202 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1203 "but dump_guest_core=off specified\n");
1204 }
1205 }
1206}
1207
Avi Kivityc5705a72011-12-20 15:59:12 +02001208void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001209{
1210 RAMBlock *new_block, *block;
1211
Avi Kivityc5705a72011-12-20 15:59:12 +02001212 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001213 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001214 if (block->offset == addr) {
1215 new_block = block;
1216 break;
1217 }
1218 }
1219 assert(new_block);
1220 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001221
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001222 if (dev) {
1223 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001224 if (id) {
1225 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001226 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001227 }
1228 }
1229 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1230
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001231 /* This assumes the iothread lock is taken here too. */
1232 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001233 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001234 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001235 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1236 new_block->idstr);
1237 abort();
1238 }
1239 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001240 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001241}
1242
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001243static int memory_try_enable_merging(void *addr, size_t len)
1244{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001245 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001246 /* disabled by the user */
1247 return 0;
1248 }
1249
1250 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1251}
1252
Avi Kivityc5705a72011-12-20 15:59:12 +02001253ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1254 MemoryRegion *mr)
1255{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001256 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001257 ram_addr_t old_ram_size, new_ram_size;
1258
1259 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001260
1261 size = TARGET_PAGE_ALIGN(size);
1262 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001263 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001264
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001265 /* This assumes the iothread lock is taken here too. */
1266 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001267 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001268 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001269 if (host) {
1270 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001271 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001272 } else if (xen_enabled()) {
1273 if (mem_path) {
1274 fprintf(stderr, "-mem-path not supported with Xen\n");
1275 exit(1);
1276 }
1277 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001278 } else {
1279 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001280 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1281 /*
1282 * file_ram_alloc() needs to allocate just like
1283 * phys_mem_alloc, but we haven't bothered to provide
1284 * a hook there.
1285 */
1286 fprintf(stderr,
1287 "-mem-path not supported with this accelerator\n");
1288 exit(1);
1289 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001290 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001291 }
1292 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001293 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001294 if (!new_block->host) {
1295 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1296 new_block->mr->name, strerror(errno));
1297 exit(1);
1298 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001299 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001300 }
1301 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001302 new_block->length = size;
1303
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001304 /* Keep the list sorted from biggest to smallest block. */
1305 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1306 if (block->length < new_block->length) {
1307 break;
1308 }
1309 }
1310 if (block) {
1311 QTAILQ_INSERT_BEFORE(block, new_block, next);
1312 } else {
1313 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1314 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001315 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001316
Umesh Deshpandef798b072011-08-18 11:41:17 -07001317 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001318 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001319
Juan Quintela2152f5c2013-10-08 13:52:02 +02001320 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1321
1322 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001323 int i;
1324 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1325 ram_list.dirty_memory[i] =
1326 bitmap_zero_extend(ram_list.dirty_memory[i],
1327 old_ram_size, new_ram_size);
1328 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001329 }
Juan Quintela75218e72013-10-08 12:31:54 +02001330 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001331
Jason Baronddb97f12012-08-02 15:44:16 -04001332 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001333 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001334 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001335
Cam Macdonell84b89d72010-07-26 18:10:57 -06001336 if (kvm_enabled())
1337 kvm_setup_guest_memory(new_block->host, size);
1338
1339 return new_block->offset;
1340}
1341
Avi Kivityc5705a72011-12-20 15:59:12 +02001342ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001343{
Avi Kivityc5705a72011-12-20 15:59:12 +02001344 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001345}
bellarde9a1ab12007-02-08 23:08:38 +00001346
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001347void qemu_ram_free_from_ptr(ram_addr_t addr)
1348{
1349 RAMBlock *block;
1350
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001351 /* This assumes the iothread lock is taken here too. */
1352 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001353 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001354 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001355 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001356 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001357 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001358 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001359 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001360 }
1361 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001362 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001363}
1364
Anthony Liguoric227f092009-10-01 16:12:16 -05001365void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001366{
Alex Williamson04b16652010-07-02 11:13:17 -06001367 RAMBlock *block;
1368
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001369 /* This assumes the iothread lock is taken here too. */
1370 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001371 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001372 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001373 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001374 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001375 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001376 if (block->flags & RAM_PREALLOC_MASK) {
1377 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001378 } else if (xen_enabled()) {
1379 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001380#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001381 } else if (block->fd >= 0) {
1382 munmap(block->host, block->length);
1383 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001384#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001385 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001386 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001387 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001388 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001389 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001390 }
1391 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001392 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001393
bellarde9a1ab12007-02-08 23:08:38 +00001394}
1395
Huang Yingcd19cfa2011-03-02 08:56:19 +01001396#ifndef _WIN32
1397void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1398{
1399 RAMBlock *block;
1400 ram_addr_t offset;
1401 int flags;
1402 void *area, *vaddr;
1403
Paolo Bonzinia3161032012-11-14 15:54:48 +01001404 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001405 offset = addr - block->offset;
1406 if (offset < block->length) {
1407 vaddr = block->host + offset;
1408 if (block->flags & RAM_PREALLOC_MASK) {
1409 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001410 } else if (xen_enabled()) {
1411 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001412 } else {
1413 flags = MAP_FIXED;
1414 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001415 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001416#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001417 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1418 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001419#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001420 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001421#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001422 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1423 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001424 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001425 /*
1426 * Remap needs to match alloc. Accelerators that
1427 * set phys_mem_alloc never remap. If they did,
1428 * we'd need a remap hook here.
1429 */
1430 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1431
Huang Yingcd19cfa2011-03-02 08:56:19 +01001432 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1433 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1434 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001435 }
1436 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001437 fprintf(stderr, "Could not remap addr: "
1438 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001439 length, addr);
1440 exit(1);
1441 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001442 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001443 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001444 }
1445 return;
1446 }
1447 }
1448}
1449#endif /* !_WIN32 */
1450
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001451/* Return a host pointer to ram allocated with qemu_ram_alloc.
1452 With the exception of the softmmu code in this file, this should
1453 only be used for local memory (e.g. video ram) that the device owns,
1454 and knows it isn't going to access beyond the end of the block.
1455
1456 It should not be used for general purpose DMA.
1457 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1458 */
1459void *qemu_get_ram_ptr(ram_addr_t addr)
1460{
1461 RAMBlock *block = qemu_get_ram_block(addr);
1462
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001463 if (xen_enabled()) {
1464 /* We need to check if the requested address is in the RAM
1465 * because we don't want to map the entire memory in QEMU.
1466 * In that case just map until the end of the page.
1467 */
1468 if (block->offset == 0) {
1469 return xen_map_cache(addr, 0, 0);
1470 } else if (block->host == NULL) {
1471 block->host =
1472 xen_map_cache(block->offset, block->length, 1);
1473 }
1474 }
1475 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001476}
1477
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001478/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1479 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001480static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001481{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001482 if (*size == 0) {
1483 return NULL;
1484 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001485 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001486 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001487 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001488 RAMBlock *block;
1489
Paolo Bonzinia3161032012-11-14 15:54:48 +01001490 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001491 if (addr - block->offset < block->length) {
1492 if (addr - block->offset + *size > block->length)
1493 *size = block->length - addr + block->offset;
1494 return block->host + (addr - block->offset);
1495 }
1496 }
1497
1498 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1499 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001500 }
1501}
1502
Paolo Bonzini7443b432013-06-03 12:44:02 +02001503/* Some of the softmmu routines need to translate from a host pointer
1504 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001505MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001506{
pbrook94a6b542009-04-11 17:15:54 +00001507 RAMBlock *block;
1508 uint8_t *host = ptr;
1509
Jan Kiszka868bb332011-06-21 22:59:09 +02001510 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001511 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001512 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001513 }
1514
Paolo Bonzini23887b72013-05-06 14:28:39 +02001515 block = ram_list.mru_block;
1516 if (block && block->host && host - block->host < block->length) {
1517 goto found;
1518 }
1519
Paolo Bonzinia3161032012-11-14 15:54:48 +01001520 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001521 /* This case append when the block is not mapped. */
1522 if (block->host == NULL) {
1523 continue;
1524 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001525 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001526 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001527 }
pbrook94a6b542009-04-11 17:15:54 +00001528 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001529
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001530 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001531
1532found:
1533 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001534 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001535}
Alex Williamsonf471a172010-06-11 11:11:42 -06001536
Avi Kivitya8170e52012-10-23 12:30:10 +02001537static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001538 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001539{
Juan Quintela52159192013-10-08 12:44:04 +02001540 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001541 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001542 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001543 switch (size) {
1544 case 1:
1545 stb_p(qemu_get_ram_ptr(ram_addr), val);
1546 break;
1547 case 2:
1548 stw_p(qemu_get_ram_ptr(ram_addr), val);
1549 break;
1550 case 4:
1551 stl_p(qemu_get_ram_ptr(ram_addr), val);
1552 break;
1553 default:
1554 abort();
1555 }
Juan Quintela52159192013-10-08 12:44:04 +02001556 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1557 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001558 /* we remove the notdirty callback only if the code has been
1559 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001560 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001561 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001562 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001563 }
bellard1ccde1c2004-02-06 19:46:14 +00001564}
1565
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001566static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1567 unsigned size, bool is_write)
1568{
1569 return is_write;
1570}
1571
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001572static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001573 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001574 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001575 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001576};
1577
pbrook0f459d12008-06-09 00:20:13 +00001578/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001579static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001580{
Andreas Färber93afead2013-08-26 03:41:01 +02001581 CPUState *cpu = current_cpu;
1582 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001583 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001584 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001585 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001586 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001587
Andreas Färberff4700b2013-08-26 18:23:18 +02001588 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001589 /* We re-entered the check after replacing the TB. Now raise
1590 * the debug interrupt so that is will trigger after the
1591 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001592 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001593 return;
1594 }
Andreas Färber93afead2013-08-26 03:41:01 +02001595 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001596 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001597 if ((vaddr == (wp->vaddr & len_mask) ||
1598 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001599 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001600 if (!cpu->watchpoint_hit) {
1601 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001602 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001603 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001604 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001605 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001606 } else {
1607 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001608 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001609 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001610 }
aliguori06d55cc2008-11-18 20:24:06 +00001611 }
aliguori6e140f22008-11-18 20:37:55 +00001612 } else {
1613 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001614 }
1615 }
1616}
1617
pbrook6658ffb2007-03-16 23:58:11 +00001618/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1619 so these check for a hit then pass through to the normal out-of-line
1620 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001621static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001622 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001623{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001624 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1625 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001626 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001627 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001628 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001629 default: abort();
1630 }
pbrook6658ffb2007-03-16 23:58:11 +00001631}
1632
Avi Kivitya8170e52012-10-23 12:30:10 +02001633static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001634 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001635{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001636 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1637 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001638 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001639 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001640 break;
1641 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001642 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001643 break;
1644 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001645 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001646 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001647 default: abort();
1648 }
pbrook6658ffb2007-03-16 23:58:11 +00001649}
1650
Avi Kivity1ec9b902012-01-02 12:47:48 +02001651static const MemoryRegionOps watch_mem_ops = {
1652 .read = watch_mem_read,
1653 .write = watch_mem_write,
1654 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001655};
pbrook6658ffb2007-03-16 23:58:11 +00001656
Avi Kivitya8170e52012-10-23 12:30:10 +02001657static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001658 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001659{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001660 subpage_t *subpage = opaque;
1661 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001662
blueswir1db7b5422007-05-26 17:36:03 +00001663#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001664 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001665 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001666#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001667 address_space_read(subpage->as, addr + subpage->base, buf, len);
1668 switch (len) {
1669 case 1:
1670 return ldub_p(buf);
1671 case 2:
1672 return lduw_p(buf);
1673 case 4:
1674 return ldl_p(buf);
1675 default:
1676 abort();
1677 }
blueswir1db7b5422007-05-26 17:36:03 +00001678}
1679
Avi Kivitya8170e52012-10-23 12:30:10 +02001680static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001681 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001682{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001683 subpage_t *subpage = opaque;
1684 uint8_t buf[4];
1685
blueswir1db7b5422007-05-26 17:36:03 +00001686#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001687 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001688 " value %"PRIx64"\n",
1689 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001690#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001691 switch (len) {
1692 case 1:
1693 stb_p(buf, value);
1694 break;
1695 case 2:
1696 stw_p(buf, value);
1697 break;
1698 case 4:
1699 stl_p(buf, value);
1700 break;
1701 default:
1702 abort();
1703 }
1704 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001705}
1706
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001707static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001708 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001709{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001710 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001711#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001712 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001713 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001714#endif
1715
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001716 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001717 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001718}
1719
Avi Kivity70c68e42012-01-02 12:32:48 +02001720static const MemoryRegionOps subpage_ops = {
1721 .read = subpage_read,
1722 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001723 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001724 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001725};
1726
Anthony Liguoric227f092009-10-01 16:12:16 -05001727static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001728 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001729{
1730 int idx, eidx;
1731
1732 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1733 return -1;
1734 idx = SUBPAGE_IDX(start);
1735 eidx = SUBPAGE_IDX(end);
1736#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001737 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1738 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001739#endif
blueswir1db7b5422007-05-26 17:36:03 +00001740 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001741 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001742 }
1743
1744 return 0;
1745}
1746
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001747static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001748{
Anthony Liguoric227f092009-10-01 16:12:16 -05001749 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001750
Anthony Liguori7267c092011-08-20 22:09:37 -05001751 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001752
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001753 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001754 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001755 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001756 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001757 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001758#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001759 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1760 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001761#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001762 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001763
1764 return mmio;
1765}
1766
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001767static uint16_t dummy_section(PhysPageMap *map, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001768{
1769 MemoryRegionSection section = {
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001770 .address_space = &address_space_memory,
Avi Kivity5312bd82012-02-12 18:32:55 +02001771 .mr = mr,
1772 .offset_within_address_space = 0,
1773 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001774 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001775 };
1776
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001777 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001778}
1779
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001780MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001781{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001782 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001783}
1784
Avi Kivitye9179ce2009-06-14 11:38:52 +03001785static void io_mem_init(void)
1786{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001787 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1788 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001789 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001790 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001791 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001792 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001793 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001794}
1795
Avi Kivityac1970f2012-10-03 16:22:53 +02001796static void mem_begin(MemoryListener *listener)
1797{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001798 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001799 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1800 uint16_t n;
1801
1802 n = dummy_section(&d->map, &io_mem_unassigned);
1803 assert(n == PHYS_SECTION_UNASSIGNED);
1804 n = dummy_section(&d->map, &io_mem_notdirty);
1805 assert(n == PHYS_SECTION_NOTDIRTY);
1806 n = dummy_section(&d->map, &io_mem_rom);
1807 assert(n == PHYS_SECTION_ROM);
1808 n = dummy_section(&d->map, &io_mem_watch);
1809 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001810
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001811 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001812 d->as = as;
1813 as->next_dispatch = d;
1814}
1815
1816static void mem_commit(MemoryListener *listener)
1817{
1818 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001819 AddressSpaceDispatch *cur = as->dispatch;
1820 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001821
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001822 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001823
Paolo Bonzini0475d942013-05-29 12:28:21 +02001824 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001825
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001826 if (cur) {
1827 phys_sections_free(&cur->map);
1828 g_free(cur);
1829 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001830}
1831
Avi Kivity1d711482012-10-02 18:54:45 +02001832static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001833{
Andreas Färber182735e2013-05-29 22:29:20 +02001834 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001835
1836 /* since each CPU stores ram addresses in its TLB cache, we must
1837 reset the modified entries */
1838 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001839 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001840 CPUArchState *env = cpu->env_ptr;
1841
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001842 /* FIXME: Disentangle the cpu.h circular files deps so we can
1843 directly get the right CPU from listener. */
1844 if (cpu->tcg_as_listener != listener) {
1845 continue;
1846 }
Avi Kivity117712c2012-02-12 21:23:17 +02001847 tlb_flush(env, 1);
1848 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001849}
1850
Avi Kivity93632742012-02-08 16:54:16 +02001851static void core_log_global_start(MemoryListener *listener)
1852{
Juan Quintela981fdf22013-10-10 11:54:09 +02001853 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001854}
1855
1856static void core_log_global_stop(MemoryListener *listener)
1857{
Juan Quintela981fdf22013-10-10 11:54:09 +02001858 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001859}
1860
Avi Kivity93632742012-02-08 16:54:16 +02001861static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001862 .log_global_start = core_log_global_start,
1863 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001864 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001865};
1866
Avi Kivityac1970f2012-10-03 16:22:53 +02001867void address_space_init_dispatch(AddressSpace *as)
1868{
Paolo Bonzini00752702013-05-29 12:13:54 +02001869 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001870 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001871 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001872 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001873 .region_add = mem_add,
1874 .region_nop = mem_add,
1875 .priority = 0,
1876 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001877 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001878}
1879
Avi Kivity83f3c252012-10-07 12:59:55 +02001880void address_space_destroy_dispatch(AddressSpace *as)
1881{
1882 AddressSpaceDispatch *d = as->dispatch;
1883
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001884 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001885 g_free(d);
1886 as->dispatch = NULL;
1887}
1888
Avi Kivity62152b82011-07-26 14:26:14 +03001889static void memory_map_init(void)
1890{
Anthony Liguori7267c092011-08-20 22:09:37 -05001891 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001892
Paolo Bonzini57271d62013-11-07 17:14:37 +01001893 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001894 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001895
Anthony Liguori7267c092011-08-20 22:09:37 -05001896 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001897 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1898 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001899 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001900
Avi Kivityf6790af2012-10-02 20:13:51 +02001901 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001902}
1903
1904MemoryRegion *get_system_memory(void)
1905{
1906 return system_memory;
1907}
1908
Avi Kivity309cb472011-08-08 16:09:03 +03001909MemoryRegion *get_system_io(void)
1910{
1911 return system_io;
1912}
1913
pbrooke2eef172008-06-08 01:09:01 +00001914#endif /* !defined(CONFIG_USER_ONLY) */
1915
bellard13eb76e2004-01-24 15:23:36 +00001916/* physical memory access (slow version, mainly for debug) */
1917#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001918int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001919 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001920{
1921 int l, flags;
1922 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001923 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001924
1925 while (len > 0) {
1926 page = addr & TARGET_PAGE_MASK;
1927 l = (page + TARGET_PAGE_SIZE) - addr;
1928 if (l > len)
1929 l = len;
1930 flags = page_get_flags(page);
1931 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001932 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001933 if (is_write) {
1934 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001935 return -1;
bellard579a97f2007-11-11 14:26:47 +00001936 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001937 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001938 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001939 memcpy(p, buf, l);
1940 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001941 } else {
1942 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001943 return -1;
bellard579a97f2007-11-11 14:26:47 +00001944 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001945 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001946 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001947 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001948 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001949 }
1950 len -= l;
1951 buf += l;
1952 addr += l;
1953 }
Paul Brooka68fe892010-03-01 00:08:59 +00001954 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001955}
bellard8df1cd02005-01-28 22:37:22 +00001956
bellard13eb76e2004-01-24 15:23:36 +00001957#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001958
Avi Kivitya8170e52012-10-23 12:30:10 +02001959static void invalidate_and_set_dirty(hwaddr addr,
1960 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001961{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001962 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001963 /* invalidate code */
1964 tb_invalidate_phys_page_range(addr, addr + length, 0);
1965 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001966 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1967 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001968 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001969 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001970}
1971
Richard Henderson23326162013-07-08 14:55:59 -07001972static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001973{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001974 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001975
1976 /* Regions are assumed to support 1-4 byte accesses unless
1977 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001978 if (access_size_max == 0) {
1979 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001980 }
Richard Henderson23326162013-07-08 14:55:59 -07001981
1982 /* Bound the maximum access by the alignment of the address. */
1983 if (!mr->ops->impl.unaligned) {
1984 unsigned align_size_max = addr & -addr;
1985 if (align_size_max != 0 && align_size_max < access_size_max) {
1986 access_size_max = align_size_max;
1987 }
1988 }
1989
1990 /* Don't attempt accesses larger than the maximum. */
1991 if (l > access_size_max) {
1992 l = access_size_max;
1993 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001994 if (l & (l - 1)) {
1995 l = 1 << (qemu_fls(l) - 1);
1996 }
Richard Henderson23326162013-07-08 14:55:59 -07001997
1998 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001999}
2000
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002001bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002002 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002003{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002004 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002005 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002006 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002007 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002008 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002009 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002010
bellard13eb76e2004-01-24 15:23:36 +00002011 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002012 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002013 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002014
bellard13eb76e2004-01-24 15:23:36 +00002015 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002016 if (!memory_access_is_direct(mr, is_write)) {
2017 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002018 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002019 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002020 switch (l) {
2021 case 8:
2022 /* 64 bit write access */
2023 val = ldq_p(buf);
2024 error |= io_mem_write(mr, addr1, val, 8);
2025 break;
2026 case 4:
bellard1c213d12005-09-03 10:49:04 +00002027 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002028 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002029 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002030 break;
2031 case 2:
bellard1c213d12005-09-03 10:49:04 +00002032 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002033 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002034 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002035 break;
2036 case 1:
bellard1c213d12005-09-03 10:49:04 +00002037 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002038 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002039 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002040 break;
2041 default:
2042 abort();
bellard13eb76e2004-01-24 15:23:36 +00002043 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002044 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002045 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002046 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002047 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002048 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002049 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002050 }
2051 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002052 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002053 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002054 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002055 switch (l) {
2056 case 8:
2057 /* 64 bit read access */
2058 error |= io_mem_read(mr, addr1, &val, 8);
2059 stq_p(buf, val);
2060 break;
2061 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002062 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002063 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002064 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002065 break;
2066 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002067 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002068 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002069 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002070 break;
2071 case 1:
bellard1c213d12005-09-03 10:49:04 +00002072 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002073 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002074 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002075 break;
2076 default:
2077 abort();
bellard13eb76e2004-01-24 15:23:36 +00002078 }
2079 } else {
2080 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002081 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002082 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002083 }
2084 }
2085 len -= l;
2086 buf += l;
2087 addr += l;
2088 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002089
2090 return error;
bellard13eb76e2004-01-24 15:23:36 +00002091}
bellard8df1cd02005-01-28 22:37:22 +00002092
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002093bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002094 const uint8_t *buf, int len)
2095{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002096 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002097}
2098
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002099bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002100{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002101 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002102}
2103
2104
Avi Kivitya8170e52012-10-23 12:30:10 +02002105void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002106 int len, int is_write)
2107{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002108 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002109}
2110
Alexander Graf582b55a2013-12-11 14:17:44 +01002111enum write_rom_type {
2112 WRITE_DATA,
2113 FLUSH_CACHE,
2114};
2115
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002116static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002117 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002118{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002119 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002120 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002121 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002122 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002123
bellardd0ecd2a2006-04-23 17:14:48 +00002124 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002125 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002126 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002127
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002128 if (!(memory_region_is_ram(mr) ||
2129 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002130 /* do nothing */
2131 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002132 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002133 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002134 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002135 switch (type) {
2136 case WRITE_DATA:
2137 memcpy(ptr, buf, l);
2138 invalidate_and_set_dirty(addr1, l);
2139 break;
2140 case FLUSH_CACHE:
2141 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2142 break;
2143 }
bellardd0ecd2a2006-04-23 17:14:48 +00002144 }
2145 len -= l;
2146 buf += l;
2147 addr += l;
2148 }
2149}
2150
Alexander Graf582b55a2013-12-11 14:17:44 +01002151/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002152void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002153 const uint8_t *buf, int len)
2154{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002155 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002156}
2157
2158void cpu_flush_icache_range(hwaddr start, int len)
2159{
2160 /*
2161 * This function should do the same thing as an icache flush that was
2162 * triggered from within the guest. For TCG we are always cache coherent,
2163 * so there is no need to flush anything. For KVM / Xen we need to flush
2164 * the host's instruction cache at least.
2165 */
2166 if (tcg_enabled()) {
2167 return;
2168 }
2169
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002170 cpu_physical_memory_write_rom_internal(&address_space_memory,
2171 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002172}
2173
aliguori6d16c2f2009-01-22 16:59:11 +00002174typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002175 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002176 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002177 hwaddr addr;
2178 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002179} BounceBuffer;
2180
2181static BounceBuffer bounce;
2182
aliguoriba223c22009-01-22 16:59:16 +00002183typedef struct MapClient {
2184 void *opaque;
2185 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002186 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002187} MapClient;
2188
Blue Swirl72cf2d42009-09-12 07:36:22 +00002189static QLIST_HEAD(map_client_list, MapClient) map_client_list
2190 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002191
2192void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2193{
Anthony Liguori7267c092011-08-20 22:09:37 -05002194 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002195
2196 client->opaque = opaque;
2197 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002198 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002199 return client;
2200}
2201
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002202static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002203{
2204 MapClient *client = (MapClient *)_client;
2205
Blue Swirl72cf2d42009-09-12 07:36:22 +00002206 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002207 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002208}
2209
2210static void cpu_notify_map_clients(void)
2211{
2212 MapClient *client;
2213
Blue Swirl72cf2d42009-09-12 07:36:22 +00002214 while (!QLIST_EMPTY(&map_client_list)) {
2215 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002216 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002217 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002218 }
2219}
2220
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002221bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2222{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002223 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002224 hwaddr l, xlat;
2225
2226 while (len > 0) {
2227 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002228 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2229 if (!memory_access_is_direct(mr, is_write)) {
2230 l = memory_access_size(mr, l, addr);
2231 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002232 return false;
2233 }
2234 }
2235
2236 len -= l;
2237 addr += l;
2238 }
2239 return true;
2240}
2241
aliguori6d16c2f2009-01-22 16:59:11 +00002242/* Map a physical memory region into a host virtual address.
2243 * May map a subset of the requested range, given by and returned in *plen.
2244 * May return NULL if resources needed to perform the mapping are exhausted.
2245 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002246 * Use cpu_register_map_client() to know when retrying the map operation is
2247 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002248 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002249void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002250 hwaddr addr,
2251 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002252 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002253{
Avi Kivitya8170e52012-10-23 12:30:10 +02002254 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002255 hwaddr done = 0;
2256 hwaddr l, xlat, base;
2257 MemoryRegion *mr, *this_mr;
2258 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002259
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002260 if (len == 0) {
2261 return NULL;
2262 }
aliguori6d16c2f2009-01-22 16:59:11 +00002263
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002264 l = len;
2265 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2266 if (!memory_access_is_direct(mr, is_write)) {
2267 if (bounce.buffer) {
2268 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002269 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002270 /* Avoid unbounded allocations */
2271 l = MIN(l, TARGET_PAGE_SIZE);
2272 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002273 bounce.addr = addr;
2274 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002275
2276 memory_region_ref(mr);
2277 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002278 if (!is_write) {
2279 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002280 }
aliguori6d16c2f2009-01-22 16:59:11 +00002281
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002282 *plen = l;
2283 return bounce.buffer;
2284 }
2285
2286 base = xlat;
2287 raddr = memory_region_get_ram_addr(mr);
2288
2289 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002290 len -= l;
2291 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002292 done += l;
2293 if (len == 0) {
2294 break;
2295 }
2296
2297 l = len;
2298 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2299 if (this_mr != mr || xlat != base + done) {
2300 break;
2301 }
aliguori6d16c2f2009-01-22 16:59:11 +00002302 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002303
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002304 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002305 *plen = done;
2306 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002307}
2308
Avi Kivityac1970f2012-10-03 16:22:53 +02002309/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002310 * Will also mark the memory as dirty if is_write == 1. access_len gives
2311 * the amount of memory that was actually read or written by the caller.
2312 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002313void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2314 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002315{
2316 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002317 MemoryRegion *mr;
2318 ram_addr_t addr1;
2319
2320 mr = qemu_ram_addr_from_host(buffer, &addr1);
2321 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002322 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002323 while (access_len) {
2324 unsigned l;
2325 l = TARGET_PAGE_SIZE;
2326 if (l > access_len)
2327 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002328 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002329 addr1 += l;
2330 access_len -= l;
2331 }
2332 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002333 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002334 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002335 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002336 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002337 return;
2338 }
2339 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002340 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002341 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002342 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002343 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002344 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002345 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002346}
bellardd0ecd2a2006-04-23 17:14:48 +00002347
Avi Kivitya8170e52012-10-23 12:30:10 +02002348void *cpu_physical_memory_map(hwaddr addr,
2349 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002350 int is_write)
2351{
2352 return address_space_map(&address_space_memory, addr, plen, is_write);
2353}
2354
Avi Kivitya8170e52012-10-23 12:30:10 +02002355void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2356 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002357{
2358 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2359}
2360
bellard8df1cd02005-01-28 22:37:22 +00002361/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002362static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002363 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002364{
bellard8df1cd02005-01-28 22:37:22 +00002365 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002366 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002367 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002368 hwaddr l = 4;
2369 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002370
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002371 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002372 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002373 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002374 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002375#if defined(TARGET_WORDS_BIGENDIAN)
2376 if (endian == DEVICE_LITTLE_ENDIAN) {
2377 val = bswap32(val);
2378 }
2379#else
2380 if (endian == DEVICE_BIG_ENDIAN) {
2381 val = bswap32(val);
2382 }
2383#endif
bellard8df1cd02005-01-28 22:37:22 +00002384 } else {
2385 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002387 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002388 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002389 switch (endian) {
2390 case DEVICE_LITTLE_ENDIAN:
2391 val = ldl_le_p(ptr);
2392 break;
2393 case DEVICE_BIG_ENDIAN:
2394 val = ldl_be_p(ptr);
2395 break;
2396 default:
2397 val = ldl_p(ptr);
2398 break;
2399 }
bellard8df1cd02005-01-28 22:37:22 +00002400 }
2401 return val;
2402}
2403
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002404uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002405{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002406 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002407}
2408
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002409uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002410{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002411 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002412}
2413
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002414uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002415{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002416 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002417}
2418
bellard84b7b8e2005-11-28 21:19:04 +00002419/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002420static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002421 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002422{
bellard84b7b8e2005-11-28 21:19:04 +00002423 uint8_t *ptr;
2424 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002425 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002426 hwaddr l = 8;
2427 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002428
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002429 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002430 false);
2431 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002432 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002433 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002434#if defined(TARGET_WORDS_BIGENDIAN)
2435 if (endian == DEVICE_LITTLE_ENDIAN) {
2436 val = bswap64(val);
2437 }
2438#else
2439 if (endian == DEVICE_BIG_ENDIAN) {
2440 val = bswap64(val);
2441 }
2442#endif
bellard84b7b8e2005-11-28 21:19:04 +00002443 } else {
2444 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002445 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002446 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002447 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002448 switch (endian) {
2449 case DEVICE_LITTLE_ENDIAN:
2450 val = ldq_le_p(ptr);
2451 break;
2452 case DEVICE_BIG_ENDIAN:
2453 val = ldq_be_p(ptr);
2454 break;
2455 default:
2456 val = ldq_p(ptr);
2457 break;
2458 }
bellard84b7b8e2005-11-28 21:19:04 +00002459 }
2460 return val;
2461}
2462
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002463uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002464{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002465 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002466}
2467
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002468uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002469{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002470 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002471}
2472
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002473uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002474{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002475 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476}
2477
bellardaab33092005-10-30 20:48:42 +00002478/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002479uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002480{
2481 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002482 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002483 return val;
2484}
2485
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002486/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002487static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002489{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002490 uint8_t *ptr;
2491 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002492 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002493 hwaddr l = 2;
2494 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002495
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002496 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002497 false);
2498 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002500 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002501#if defined(TARGET_WORDS_BIGENDIAN)
2502 if (endian == DEVICE_LITTLE_ENDIAN) {
2503 val = bswap16(val);
2504 }
2505#else
2506 if (endian == DEVICE_BIG_ENDIAN) {
2507 val = bswap16(val);
2508 }
2509#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002510 } else {
2511 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002512 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002513 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002514 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002515 switch (endian) {
2516 case DEVICE_LITTLE_ENDIAN:
2517 val = lduw_le_p(ptr);
2518 break;
2519 case DEVICE_BIG_ENDIAN:
2520 val = lduw_be_p(ptr);
2521 break;
2522 default:
2523 val = lduw_p(ptr);
2524 break;
2525 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002526 }
2527 return val;
bellardaab33092005-10-30 20:48:42 +00002528}
2529
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002530uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002531{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002532 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002533}
2534
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002535uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002536{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002537 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538}
2539
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002540uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002541{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002542 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002543}
2544
bellard8df1cd02005-01-28 22:37:22 +00002545/* warning: addr must be aligned. The ram page is not masked as dirty
2546 and the code inside is not invalidated. It is useful if the dirty
2547 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002548void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002549{
bellard8df1cd02005-01-28 22:37:22 +00002550 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002551 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002552 hwaddr l = 4;
2553 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002554
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002555 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002556 true);
2557 if (l < 4 || !memory_access_is_direct(mr, true)) {
2558 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002559 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002560 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002561 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002562 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002563
2564 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002565 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002566 /* invalidate code */
2567 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2568 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002569 cpu_physical_memory_set_dirty_flag(addr1,
2570 DIRTY_MEMORY_MIGRATION);
2571 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002572 }
2573 }
bellard8df1cd02005-01-28 22:37:22 +00002574 }
2575}
2576
2577/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002578static inline void stl_phys_internal(AddressSpace *as,
2579 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002580 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002581{
bellard8df1cd02005-01-28 22:37:22 +00002582 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002583 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002584 hwaddr l = 4;
2585 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002586
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002587 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002588 true);
2589 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002590#if defined(TARGET_WORDS_BIGENDIAN)
2591 if (endian == DEVICE_LITTLE_ENDIAN) {
2592 val = bswap32(val);
2593 }
2594#else
2595 if (endian == DEVICE_BIG_ENDIAN) {
2596 val = bswap32(val);
2597 }
2598#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002599 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002600 } else {
bellard8df1cd02005-01-28 22:37:22 +00002601 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002602 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002603 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002604 switch (endian) {
2605 case DEVICE_LITTLE_ENDIAN:
2606 stl_le_p(ptr, val);
2607 break;
2608 case DEVICE_BIG_ENDIAN:
2609 stl_be_p(ptr, val);
2610 break;
2611 default:
2612 stl_p(ptr, val);
2613 break;
2614 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002615 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002616 }
2617}
2618
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002619void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002620{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002621 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002622}
2623
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002624void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002625{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002626 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002627}
2628
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002629void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002630{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002631 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002632}
2633
bellardaab33092005-10-30 20:48:42 +00002634/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002635void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002636{
2637 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002638 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002639}
2640
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002641/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002642static inline void stw_phys_internal(AddressSpace *as,
2643 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002644 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002645{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002646 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002647 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002648 hwaddr l = 2;
2649 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002650
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002651 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002652 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002653#if defined(TARGET_WORDS_BIGENDIAN)
2654 if (endian == DEVICE_LITTLE_ENDIAN) {
2655 val = bswap16(val);
2656 }
2657#else
2658 if (endian == DEVICE_BIG_ENDIAN) {
2659 val = bswap16(val);
2660 }
2661#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002662 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002663 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002664 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002665 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002666 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002667 switch (endian) {
2668 case DEVICE_LITTLE_ENDIAN:
2669 stw_le_p(ptr, val);
2670 break;
2671 case DEVICE_BIG_ENDIAN:
2672 stw_be_p(ptr, val);
2673 break;
2674 default:
2675 stw_p(ptr, val);
2676 break;
2677 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002678 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002679 }
bellardaab33092005-10-30 20:48:42 +00002680}
2681
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002682void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002683{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002684 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002685}
2686
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002687void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002688{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002689 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002690}
2691
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002692void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002693{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002694 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002695}
2696
bellardaab33092005-10-30 20:48:42 +00002697/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002698void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002699{
2700 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002701 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002702}
2703
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002704void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002705{
2706 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002707 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002708}
2709
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002710void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002711{
2712 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002713 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002714}
2715
aliguori5e2972f2009-03-28 17:51:36 +00002716/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002717int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002718 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002719{
2720 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002721 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002722 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002723
2724 while (len > 0) {
2725 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002726 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002727 /* if no physical page mapped, return an error */
2728 if (phys_addr == -1)
2729 return -1;
2730 l = (page + TARGET_PAGE_SIZE) - addr;
2731 if (l > len)
2732 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002733 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002734 if (is_write) {
2735 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2736 } else {
2737 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2738 }
bellard13eb76e2004-01-24 15:23:36 +00002739 len -= l;
2740 buf += l;
2741 addr += l;
2742 }
2743 return 0;
2744}
Paul Brooka68fe892010-03-01 00:08:59 +00002745#endif
bellard13eb76e2004-01-24 15:23:36 +00002746
Blue Swirl8e4a4242013-01-06 18:30:17 +00002747#if !defined(CONFIG_USER_ONLY)
2748
2749/*
2750 * A helper function for the _utterly broken_ virtio device model to find out if
2751 * it's running on a big endian machine. Don't do this at home kids!
2752 */
2753bool virtio_is_big_endian(void);
2754bool virtio_is_big_endian(void)
2755{
2756#if defined(TARGET_WORDS_BIGENDIAN)
2757 return true;
2758#else
2759 return false;
2760#endif
2761}
2762
2763#endif
2764
Wen Congyang76f35532012-05-07 12:04:18 +08002765#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002766bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002767{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002768 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002769 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002770
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002771 mr = address_space_translate(&address_space_memory,
2772 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002773
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002774 return !(memory_region_is_ram(mr) ||
2775 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002776}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002777
2778void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2779{
2780 RAMBlock *block;
2781
2782 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2783 func(block->host, block->offset, block->length, opaque);
2784 }
2785}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002786#endif