blob: 1ca7baca0bd2e1ef304da4a63b4f40e0a1b88eb0 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010053#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020054
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020055#include "qemu/range.h"
56
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020060static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000061
Paolo Bonzinia3161032012-11-14 15:54:48 +010062RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030063
64static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030065static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030066
Avi Kivityf6790af2012-10-02 20:13:51 +020067AddressSpace address_space_io;
68AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020069
Paolo Bonzini0844e002013-05-24 14:37:28 +020070MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020071static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020072
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080073/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
74#define RAM_PREALLOC (1 << 0)
75
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080076/* RAM is mmap-ed with MAP_SHARED */
77#define RAM_SHARED (1 << 1)
78
pbrooke2eef172008-06-08 01:09:01 +000079#endif
bellard9fa3e852004-01-04 18:06:42 +000080
Andreas Färberbdc44642013-06-24 23:50:24 +020081struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000082/* current CPU in the current thread. It is only valid inside
83 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020084DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000085/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000086 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000087 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010088int use_icount;
bellard6a00d602005-11-21 23:25:50 +000089
pbrooke2eef172008-06-08 01:09:01 +000090#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020091
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020092typedef struct PhysPageEntry PhysPageEntry;
93
94struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020095 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020096 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020097 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020098 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099};
100
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200101#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
102
Paolo Bonzini03f49952013-11-07 17:14:36 +0100103/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100104#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100105
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200106#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100107#define P_L2_SIZE (1 << P_L2_BITS)
108
109#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
110
111typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200112
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200113typedef struct PhysPageMap {
114 unsigned sections_nb;
115 unsigned sections_nb_alloc;
116 unsigned nodes_nb;
117 unsigned nodes_nb_alloc;
118 Node *nodes;
119 MemoryRegionSection *sections;
120} PhysPageMap;
121
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200122struct AddressSpaceDispatch {
123 /* This is a multi-level map on the physical address space.
124 * The bottom level has pointers to MemoryRegionSections.
125 */
126 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200128 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200129};
130
Jan Kiszka90260c62013-05-26 21:46:51 +0200131#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
132typedef struct subpage_t {
133 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200134 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200135 hwaddr base;
136 uint16_t sub_section[TARGET_PAGE_SIZE];
137} subpage_t;
138
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200139#define PHYS_SECTION_UNASSIGNED 0
140#define PHYS_SECTION_NOTDIRTY 1
141#define PHYS_SECTION_ROM 2
142#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200143
pbrooke2eef172008-06-08 01:09:01 +0000144static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300145static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000146static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000147
Avi Kivity1ec9b902012-01-02 12:47:48 +0200148static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000149#endif
bellard54936002003-05-13 00:25:15 +0000150
Paul Brook6d9a1302010-02-28 23:55:53 +0000151#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200153static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200155 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
156 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
157 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
158 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200159 }
160}
161
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163{
164 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200165 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200166
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200168 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200169 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100170 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171 map->nodes[ret][i].skip = 1;
172 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200173 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200174 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200175}
176
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200177static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
178 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200179 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200180{
181 PhysPageEntry *p;
182 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100183 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200185 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 lp->ptr = phys_map_node_alloc(map);
187 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100189 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200190 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200191 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192 }
193 }
194 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198
Paolo Bonzini03f49952013-11-07 17:14:36 +0100199 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200200 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200202 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200203 *index += step;
204 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200205 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200207 }
208 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200209 }
210}
211
Avi Kivityac1970f2012-10-03 16:22:53 +0200212static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200213 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200214 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000215{
Avi Kivity29990972012-02-13 20:21:20 +0200216 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200217 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000218
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200219 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000220}
221
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200222/* Compact a non leaf page entry. Simply detect that the entry has a single child,
223 * and update our entry so we can skip it and go directly to the destination.
224 */
225static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
226{
227 unsigned valid_ptr = P_L2_SIZE;
228 int valid = 0;
229 PhysPageEntry *p;
230 int i;
231
232 if (lp->ptr == PHYS_MAP_NODE_NIL) {
233 return;
234 }
235
236 p = nodes[lp->ptr];
237 for (i = 0; i < P_L2_SIZE; i++) {
238 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
239 continue;
240 }
241
242 valid_ptr = i;
243 valid++;
244 if (p[i].skip) {
245 phys_page_compact(&p[i], nodes, compacted);
246 }
247 }
248
249 /* We can only compress if there's only one child. */
250 if (valid != 1) {
251 return;
252 }
253
254 assert(valid_ptr < P_L2_SIZE);
255
256 /* Don't compress if it won't fit in the # of bits we have. */
257 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
258 return;
259 }
260
261 lp->ptr = p[valid_ptr].ptr;
262 if (!p[valid_ptr].skip) {
263 /* If our only child is a leaf, make this a leaf. */
264 /* By design, we should have made this node a leaf to begin with so we
265 * should never reach here.
266 * But since it's so simple to handle this, let's do it just in case we
267 * change this rule.
268 */
269 lp->skip = 0;
270 } else {
271 lp->skip += p[valid_ptr].skip;
272 }
273}
274
275static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
276{
277 DECLARE_BITMAP(compacted, nodes_nb);
278
279 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200280 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200281 }
282}
283
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200284static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200285 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000286{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200287 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200288 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200289 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200290
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200291 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200292 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200294 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200295 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100296 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200297 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200298
299 if (sections[lp.ptr].size.hi ||
300 range_covers_byte(sections[lp.ptr].offset_within_address_space,
301 sections[lp.ptr].size.lo, addr)) {
302 return &sections[lp.ptr];
303 } else {
304 return &sections[PHYS_SECTION_UNASSIGNED];
305 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200306}
307
Blue Swirle5548612012-04-21 13:08:33 +0000308bool memory_region_is_unassigned(MemoryRegion *mr)
309{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200310 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000311 && mr != &io_mem_watch;
312}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200313
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200314static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200315 hwaddr addr,
316 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200317{
Jan Kiszka90260c62013-05-26 21:46:51 +0200318 MemoryRegionSection *section;
319 subpage_t *subpage;
320
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200321 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200322 if (resolve_subpage && section->mr->subpage) {
323 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200324 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200325 }
326 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200327}
328
Jan Kiszka90260c62013-05-26 21:46:51 +0200329static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200330address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200332{
333 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100334 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200335
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200336 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200337 /* Compute offset within MemoryRegionSection */
338 addr -= section->offset_within_address_space;
339
340 /* Compute offset within MemoryRegion */
341 *xlat = addr + section->offset_within_region;
342
343 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100344 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345 return section;
346}
Jan Kiszka90260c62013-05-26 21:46:51 +0200347
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100348static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
349{
350 if (memory_region_is_ram(mr)) {
351 return !(is_write && mr->readonly);
352 }
353 if (memory_region_is_romd(mr)) {
354 return !is_write;
355 }
356
357 return false;
358}
359
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200360MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
361 hwaddr *xlat, hwaddr *plen,
362 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200363{
Avi Kivity30951152012-10-30 13:47:46 +0200364 IOMMUTLBEntry iotlb;
365 MemoryRegionSection *section;
366 MemoryRegion *mr;
367 hwaddr len = *plen;
368
369 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100370 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200371 mr = section->mr;
372
373 if (!mr->iommu_ops) {
374 break;
375 }
376
377 iotlb = mr->iommu_ops->translate(mr, addr);
378 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
379 | (addr & iotlb.addr_mask));
380 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
381 if (!(iotlb.perm & (1 << is_write))) {
382 mr = &io_mem_unassigned;
383 break;
384 }
385
386 as = iotlb.target_as;
387 }
388
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000389 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100390 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
391 len = MIN(page, len);
392 }
393
Avi Kivity30951152012-10-30 13:47:46 +0200394 *plen = len;
395 *xlat = addr;
396 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200397}
398
399MemoryRegionSection *
400address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
401 hwaddr *plen)
402{
Avi Kivity30951152012-10-30 13:47:46 +0200403 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200404 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200405
406 assert(!section->mr->iommu_ops);
407 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200408}
bellard9fa3e852004-01-04 18:06:42 +0000409#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000410
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200411void cpu_exec_init_all(void)
412{
413#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700414 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200415 memory_map_init();
416 io_mem_init();
417#endif
418}
419
Andreas Färberb170fce2013-01-20 20:23:22 +0100420#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000421
Juan Quintelae59fb372009-09-29 22:48:21 +0200422static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200423{
Andreas Färber259186a2013-01-17 18:51:17 +0100424 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200425
aurel323098dba2009-03-07 21:28:24 +0000426 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
427 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100428 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100429 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000430
431 return 0;
432}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200433
Andreas Färber1a1562f2013-06-17 04:09:11 +0200434const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200435 .name = "cpu_common",
436 .version_id = 1,
437 .minimum_version_id = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200438 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200439 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100440 VMSTATE_UINT32(halted, CPUState),
441 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200442 VMSTATE_END_OF_LIST()
443 }
444};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200445
pbrook9656f322008-07-01 20:01:19 +0000446#endif
447
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100448CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400449{
Andreas Färberbdc44642013-06-24 23:50:24 +0200450 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400451
Andreas Färberbdc44642013-06-24 23:50:24 +0200452 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100453 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200454 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100455 }
Glauber Costa950f1472009-06-09 12:15:18 -0400456 }
457
Andreas Färberbdc44642013-06-24 23:50:24 +0200458 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400459}
460
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000461#if !defined(CONFIG_USER_ONLY)
462void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
463{
464 /* We only support one address space per cpu at the moment. */
465 assert(cpu->as == as);
466
467 if (cpu->tcg_as_listener) {
468 memory_listener_unregister(cpu->tcg_as_listener);
469 } else {
470 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
471 }
472 cpu->tcg_as_listener->commit = tcg_commit;
473 memory_listener_register(cpu->tcg_as_listener, as);
474}
475#endif
476
Andreas Färber9349b4f2012-03-14 01:38:32 +0100477void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000478{
Andreas Färber9f09e182012-05-03 06:59:07 +0200479 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100480 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200481 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000482 int cpu_index;
483
pbrookc2764712009-03-07 15:24:59 +0000484#if defined(CONFIG_USER_ONLY)
485 cpu_list_lock();
486#endif
bellard6a00d602005-11-21 23:25:50 +0000487 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200488 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000489 cpu_index++;
490 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100491 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100492 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200493 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200494 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100495#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000496 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200497 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100498#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200499 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000500#if defined(CONFIG_USER_ONLY)
501 cpu_list_unlock();
502#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200503 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
504 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
505 }
pbrookb3c77242008-06-30 16:31:04 +0000506#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600507 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000508 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100509 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200510 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000511#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100512 if (cc->vmsd != NULL) {
513 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
514 }
bellardfd6ce8f2003-05-14 19:00:11 +0000515}
516
bellard1fddef42005-04-17 19:16:13 +0000517#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000518#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200519static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000520{
521 tb_invalidate_phys_page_range(pc, pc + 1, 0);
522}
523#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200524static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400525{
Max Filippove8262a12013-09-27 22:29:17 +0400526 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
527 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000528 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100529 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400530 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400531}
bellardc27004e2005-01-03 23:35:10 +0000532#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000533#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000534
Paul Brookc527ee82010-03-01 03:31:14 +0000535#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200536void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000537
538{
539}
540
Andreas Färber75a34032013-09-02 16:57:02 +0200541int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000542 int flags, CPUWatchpoint **watchpoint)
543{
544 return -ENOSYS;
545}
546#else
pbrook6658ffb2007-03-16 23:58:11 +0000547/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200548int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000549 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000550{
Andreas Färber75a34032013-09-02 16:57:02 +0200551 vaddr len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000552 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000553
aliguorib4051332008-11-18 20:14:20 +0000554 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400555 if ((len & (len - 1)) || (addr & ~len_mask) ||
556 len == 0 || len > TARGET_PAGE_SIZE) {
Andreas Färber75a34032013-09-02 16:57:02 +0200557 error_report("tried to set invalid watchpoint at %"
558 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000559 return -EINVAL;
560 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500561 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000562
aliguoria1d1bb32008-11-18 20:07:32 +0000563 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000564 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000565 wp->flags = flags;
566
aliguori2dc9f412008-11-18 20:56:59 +0000567 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200568 if (flags & BP_GDB) {
569 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
570 } else {
571 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
572 }
aliguoria1d1bb32008-11-18 20:07:32 +0000573
Andreas Färber31b030d2013-09-04 01:29:02 +0200574 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000575
576 if (watchpoint)
577 *watchpoint = wp;
578 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000579}
580
aliguoria1d1bb32008-11-18 20:07:32 +0000581/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200582int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000583 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000584{
Andreas Färber75a34032013-09-02 16:57:02 +0200585 vaddr len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000586 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000587
Andreas Färberff4700b2013-08-26 18:23:18 +0200588 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000589 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000590 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200591 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000592 return 0;
593 }
594 }
aliguoria1d1bb32008-11-18 20:07:32 +0000595 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000596}
597
aliguoria1d1bb32008-11-18 20:07:32 +0000598/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200599void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000600{
Andreas Färberff4700b2013-08-26 18:23:18 +0200601 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000602
Andreas Färber31b030d2013-09-04 01:29:02 +0200603 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000604
Anthony Liguori7267c092011-08-20 22:09:37 -0500605 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000606}
607
aliguoria1d1bb32008-11-18 20:07:32 +0000608/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200609void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000610{
aliguoric0ce9982008-11-25 22:13:57 +0000611 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000612
Andreas Färberff4700b2013-08-26 18:23:18 +0200613 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200614 if (wp->flags & mask) {
615 cpu_watchpoint_remove_by_ref(cpu, wp);
616 }
aliguoric0ce9982008-11-25 22:13:57 +0000617 }
aliguoria1d1bb32008-11-18 20:07:32 +0000618}
Paul Brookc527ee82010-03-01 03:31:14 +0000619#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000620
621/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200622int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000623 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000624{
bellard1fddef42005-04-17 19:16:13 +0000625#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000626 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000627
Anthony Liguori7267c092011-08-20 22:09:37 -0500628 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000629
630 bp->pc = pc;
631 bp->flags = flags;
632
aliguori2dc9f412008-11-18 20:56:59 +0000633 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200634 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200635 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200636 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200637 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639
Andreas Färberf0c3c502013-08-26 21:22:53 +0200640 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000641
Andreas Färber00b941e2013-06-29 18:55:54 +0200642 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000643 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200644 }
aliguoria1d1bb32008-11-18 20:07:32 +0000645 return 0;
646#else
647 return -ENOSYS;
648#endif
649}
650
651/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200652int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000653{
654#if defined(TARGET_HAS_ICE)
655 CPUBreakpoint *bp;
656
Andreas Färberf0c3c502013-08-26 21:22:53 +0200657 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000658 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200659 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000660 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000661 }
bellard4c3a88a2003-07-26 12:06:08 +0000662 }
aliguoria1d1bb32008-11-18 20:07:32 +0000663 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000664#else
aliguoria1d1bb32008-11-18 20:07:32 +0000665 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000666#endif
667}
668
aliguoria1d1bb32008-11-18 20:07:32 +0000669/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200670void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000671{
bellard1fddef42005-04-17 19:16:13 +0000672#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200673 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
674
675 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000676
Anthony Liguori7267c092011-08-20 22:09:37 -0500677 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000678#endif
679}
680
681/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200682void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000683{
684#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000685 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000686
Andreas Färberf0c3c502013-08-26 21:22:53 +0200687 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200688 if (bp->flags & mask) {
689 cpu_breakpoint_remove_by_ref(cpu, bp);
690 }
aliguoric0ce9982008-11-25 22:13:57 +0000691 }
bellard4c3a88a2003-07-26 12:06:08 +0000692#endif
693}
694
bellardc33a3462003-07-29 20:50:33 +0000695/* enable or disable single step mode. EXCP_DEBUG is returned by the
696 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200697void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000698{
bellard1fddef42005-04-17 19:16:13 +0000699#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200700 if (cpu->singlestep_enabled != enabled) {
701 cpu->singlestep_enabled = enabled;
702 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200703 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200704 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100705 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000706 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200707 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000708 tb_flush(env);
709 }
bellardc33a3462003-07-29 20:50:33 +0000710 }
711#endif
712}
713
Andreas Färbera47dddd2013-09-03 17:38:47 +0200714void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000715{
716 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000717 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000718
719 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000720 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000721 fprintf(stderr, "qemu: fatal: ");
722 vfprintf(stderr, fmt, ap);
723 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200724 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000725 if (qemu_log_enabled()) {
726 qemu_log("qemu: fatal: ");
727 qemu_log_vprintf(fmt, ap2);
728 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200729 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000730 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000731 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000732 }
pbrook493ae1f2007-11-23 16:53:59 +0000733 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000734 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200735#if defined(CONFIG_USER_ONLY)
736 {
737 struct sigaction act;
738 sigfillset(&act.sa_mask);
739 act.sa_handler = SIG_DFL;
740 sigaction(SIGABRT, &act, NULL);
741 }
742#endif
bellard75012672003-06-21 13:11:07 +0000743 abort();
744}
745
bellard01243112004-01-04 15:48:17 +0000746#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200747static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
748{
749 RAMBlock *block;
750
751 /* The list is protected by the iothread lock here. */
752 block = ram_list.mru_block;
753 if (block && addr - block->offset < block->length) {
754 goto found;
755 }
756 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
757 if (addr - block->offset < block->length) {
758 goto found;
759 }
760 }
761
762 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
763 abort();
764
765found:
766 ram_list.mru_block = block;
767 return block;
768}
769
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200770static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000771{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200772 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200773 RAMBlock *block;
774 ram_addr_t end;
775
776 end = TARGET_PAGE_ALIGN(start + length);
777 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000778
Paolo Bonzini041603f2013-09-09 17:49:45 +0200779 block = qemu_get_ram_block(start);
780 assert(block == qemu_get_ram_block(end - 1));
781 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000782 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200783}
784
785/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200786void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200787 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200788{
Juan Quintelad24981d2012-05-22 00:42:40 +0200789 if (length == 0)
790 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200791 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200792
793 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200794 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200795 }
bellard1ccde1c2004-02-06 19:46:14 +0000796}
797
Juan Quintela981fdf22013-10-10 11:54:09 +0200798static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000799{
800 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000801}
802
Andreas Färberbb0e6272013-09-03 13:32:01 +0200803hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200804 MemoryRegionSection *section,
805 target_ulong vaddr,
806 hwaddr paddr, hwaddr xlat,
807 int prot,
808 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000809{
Avi Kivitya8170e52012-10-23 12:30:10 +0200810 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000811 CPUWatchpoint *wp;
812
Blue Swirlcc5bea62012-04-14 14:56:48 +0000813 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000814 /* Normal RAM. */
815 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200816 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000817 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200818 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000819 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200820 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000821 }
822 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100823 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200824 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000825 }
826
827 /* Make accesses to pages with watchpoints go via the
828 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200829 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000830 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
831 /* Avoid trapping reads of pages with a write breakpoint. */
832 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200833 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000834 *address |= TLB_MMIO;
835 break;
836 }
837 }
838 }
839
840 return iotlb;
841}
bellard9fa3e852004-01-04 18:06:42 +0000842#endif /* defined(CONFIG_USER_ONLY) */
843
pbrooke2eef172008-06-08 01:09:01 +0000844#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000845
Anthony Liguoric227f092009-10-01 16:12:16 -0500846static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200847 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200848static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200849
Stefan Weil575ddeb2013-09-29 20:56:45 +0200850static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200851
852/*
853 * Set a custom physical guest memory alloator.
854 * Accelerators with unusual needs may need this. Hopefully, we can
855 * get rid of it eventually.
856 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200857void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200858{
859 phys_mem_alloc = alloc;
860}
861
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200862static uint16_t phys_section_add(PhysPageMap *map,
863 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200864{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200865 /* The physical section number is ORed with a page-aligned
866 * pointer to produce the iotlb entries. Thus it should
867 * never overflow into the page-aligned value.
868 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200869 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200870
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200871 if (map->sections_nb == map->sections_nb_alloc) {
872 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
873 map->sections = g_renew(MemoryRegionSection, map->sections,
874 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200875 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200876 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200877 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200878 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200879}
880
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200881static void phys_section_destroy(MemoryRegion *mr)
882{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200883 memory_region_unref(mr);
884
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200885 if (mr->subpage) {
886 subpage_t *subpage = container_of(mr, subpage_t, iomem);
887 memory_region_destroy(&subpage->iomem);
888 g_free(subpage);
889 }
890}
891
Paolo Bonzini60926662013-05-29 12:30:26 +0200892static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200893{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200894 while (map->sections_nb > 0) {
895 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200896 phys_section_destroy(section->mr);
897 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200898 g_free(map->sections);
899 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200900}
901
Avi Kivityac1970f2012-10-03 16:22:53 +0200902static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200903{
904 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200905 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200906 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200907 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200908 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200909 MemoryRegionSection subsection = {
910 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200911 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200912 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200913 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200914
Avi Kivityf3705d52012-03-08 16:16:34 +0200915 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200916
Avi Kivityf3705d52012-03-08 16:16:34 +0200917 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200918 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100919 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200920 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200921 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200922 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200923 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200924 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200925 }
926 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200927 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200928 subpage_register(subpage, start, end,
929 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200930}
931
932
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200933static void register_multipage(AddressSpaceDispatch *d,
934 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000935{
Avi Kivitya8170e52012-10-23 12:30:10 +0200936 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200937 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200938 uint64_t num_pages = int128_get64(int128_rshift(section->size,
939 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200940
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200941 assert(num_pages);
942 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000943}
944
Avi Kivityac1970f2012-10-03 16:22:53 +0200945static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200946{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200947 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200948 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200949 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200950 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200951
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200952 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
953 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
954 - now.offset_within_address_space;
955
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200956 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200957 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200958 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200959 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200960 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200961 while (int128_ne(remain.size, now.size)) {
962 remain.size = int128_sub(remain.size, now.size);
963 remain.offset_within_address_space += int128_get64(now.size);
964 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400965 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200966 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200967 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800968 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200969 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200970 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400971 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200972 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200973 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400974 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 }
976}
977
Sheng Yang62a27442010-01-26 19:21:16 +0800978void qemu_flush_coalesced_mmio_buffer(void)
979{
980 if (kvm_enabled())
981 kvm_flush_coalesced_mmio_buffer();
982}
983
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700984void qemu_mutex_lock_ramlist(void)
985{
986 qemu_mutex_lock(&ram_list.mutex);
987}
988
989void qemu_mutex_unlock_ramlist(void)
990{
991 qemu_mutex_unlock(&ram_list.mutex);
992}
993
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200994#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300995
996#include <sys/vfs.h>
997
998#define HUGETLBFS_MAGIC 0x958458f6
999
1000static long gethugepagesize(const char *path)
1001{
1002 struct statfs fs;
1003 int ret;
1004
1005 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001006 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001007 } while (ret != 0 && errno == EINTR);
1008
1009 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001010 perror(path);
1011 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001012 }
1013
1014 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001015 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001016
1017 return fs.f_bsize;
1018}
1019
Alex Williamson04b16652010-07-02 11:13:17 -06001020static void *file_ram_alloc(RAMBlock *block,
1021 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001022 const char *path,
1023 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001024{
1025 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001026 char *sanitized_name;
1027 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001028 void *area;
1029 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001030 unsigned long hpagesize;
1031
1032 hpagesize = gethugepagesize(path);
1033 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001034 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001035 }
1036
1037 if (memory < hpagesize) {
1038 return NULL;
1039 }
1040
1041 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001042 error_setg(errp,
1043 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001044 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001045 }
1046
Peter Feiner8ca761f2013-03-04 13:54:25 -05001047 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1048 sanitized_name = g_strdup(block->mr->name);
1049 for (c = sanitized_name; *c != '\0'; c++) {
1050 if (*c == '/')
1051 *c = '_';
1052 }
1053
1054 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1055 sanitized_name);
1056 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001057
1058 fd = mkstemp(filename);
1059 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001060 error_setg_errno(errp, errno,
1061 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001062 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001063 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001064 }
1065 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001066 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001067
1068 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1069
1070 /*
1071 * ftruncate is not supported by hugetlbfs in older
1072 * hosts, so don't bother bailing out on errors.
1073 * If anything goes wrong with it under other filesystems,
1074 * mmap will fail.
1075 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001076 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001077 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001078 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001079
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001080 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1081 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1082 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001083 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001084 error_setg_errno(errp, errno,
1085 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001086 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001087 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001088 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001089
1090 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001091 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001092 }
1093
Alex Williamson04b16652010-07-02 11:13:17 -06001094 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001095 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001096
1097error:
1098 if (mem_prealloc) {
1099 exit(1);
1100 }
1101 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001102}
1103#endif
1104
Alex Williamsond17b5282010-06-25 11:08:38 -06001105static ram_addr_t find_ram_offset(ram_addr_t size)
1106{
Alex Williamson04b16652010-07-02 11:13:17 -06001107 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001108 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001109
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001110 assert(size != 0); /* it would hand out same offset multiple times */
1111
Paolo Bonzinia3161032012-11-14 15:54:48 +01001112 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001113 return 0;
1114
Paolo Bonzinia3161032012-11-14 15:54:48 +01001115 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001116 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001117
1118 end = block->offset + block->length;
1119
Paolo Bonzinia3161032012-11-14 15:54:48 +01001120 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001121 if (next_block->offset >= end) {
1122 next = MIN(next, next_block->offset);
1123 }
1124 }
1125 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001126 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001127 mingap = next - end;
1128 }
1129 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001130
1131 if (offset == RAM_ADDR_MAX) {
1132 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1133 (uint64_t)size);
1134 abort();
1135 }
1136
Alex Williamson04b16652010-07-02 11:13:17 -06001137 return offset;
1138}
1139
Juan Quintela652d7ec2012-07-20 10:37:54 +02001140ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001141{
Alex Williamsond17b5282010-06-25 11:08:38 -06001142 RAMBlock *block;
1143 ram_addr_t last = 0;
1144
Paolo Bonzinia3161032012-11-14 15:54:48 +01001145 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001146 last = MAX(last, block->offset + block->length);
1147
1148 return last;
1149}
1150
Jason Baronddb97f12012-08-02 15:44:16 -04001151static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1152{
1153 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001154
1155 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001156 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1157 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001158 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1159 if (ret) {
1160 perror("qemu_madvise");
1161 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1162 "but dump_guest_core=off specified\n");
1163 }
1164 }
1165}
1166
Hu Tao20cfe882014-04-02 15:13:26 +08001167static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001168{
Hu Tao20cfe882014-04-02 15:13:26 +08001169 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001170
Paolo Bonzinia3161032012-11-14 15:54:48 +01001171 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001172 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001173 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001174 }
1175 }
Hu Tao20cfe882014-04-02 15:13:26 +08001176
1177 return NULL;
1178}
1179
1180void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1181{
1182 RAMBlock *new_block = find_ram_block(addr);
1183 RAMBlock *block;
1184
Avi Kivityc5705a72011-12-20 15:59:12 +02001185 assert(new_block);
1186 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001187
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001188 if (dev) {
1189 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001190 if (id) {
1191 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001192 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001193 }
1194 }
1195 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1196
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001197 /* This assumes the iothread lock is taken here too. */
1198 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001199 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001200 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001201 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1202 new_block->idstr);
1203 abort();
1204 }
1205 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001206 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001207}
1208
Hu Tao20cfe882014-04-02 15:13:26 +08001209void qemu_ram_unset_idstr(ram_addr_t addr)
1210{
1211 RAMBlock *block = find_ram_block(addr);
1212
1213 if (block) {
1214 memset(block->idstr, 0, sizeof(block->idstr));
1215 }
1216}
1217
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001218static int memory_try_enable_merging(void *addr, size_t len)
1219{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001220 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001221 /* disabled by the user */
1222 return 0;
1223 }
1224
1225 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1226}
1227
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001228static ram_addr_t ram_block_add(RAMBlock *new_block)
Avi Kivityc5705a72011-12-20 15:59:12 +02001229{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001230 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001231 ram_addr_t old_ram_size, new_ram_size;
1232
1233 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001234
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001235 /* This assumes the iothread lock is taken here too. */
1236 qemu_mutex_lock_ramlist();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001237 new_block->offset = find_ram_offset(new_block->length);
1238
1239 if (!new_block->host) {
1240 if (xen_enabled()) {
1241 xen_ram_alloc(new_block->offset, new_block->length, new_block->mr);
1242 } else {
1243 new_block->host = phys_mem_alloc(new_block->length);
Markus Armbruster39228252013-07-31 15:11:11 +02001244 if (!new_block->host) {
1245 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1246 new_block->mr->name, strerror(errno));
1247 exit(1);
1248 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001249 memory_try_enable_merging(new_block->host, new_block->length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001250 }
1251 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001252
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001253 /* Keep the list sorted from biggest to smallest block. */
1254 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1255 if (block->length < new_block->length) {
1256 break;
1257 }
1258 }
1259 if (block) {
1260 QTAILQ_INSERT_BEFORE(block, new_block, next);
1261 } else {
1262 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1263 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001264 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001265
Umesh Deshpandef798b072011-08-18 11:41:17 -07001266 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001267 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001268
Juan Quintela2152f5c2013-10-08 13:52:02 +02001269 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1270
1271 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001272 int i;
1273 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1274 ram_list.dirty_memory[i] =
1275 bitmap_zero_extend(ram_list.dirty_memory[i],
1276 old_ram_size, new_ram_size);
1277 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001278 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001279 cpu_physical_memory_set_dirty_range(new_block->offset, new_block->length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001280
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001281 qemu_ram_setup_dump(new_block->host, new_block->length);
1282 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_HUGEPAGE);
1283 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001284
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001285 if (kvm_enabled()) {
1286 kvm_setup_guest_memory(new_block->host, new_block->length);
1287 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001288
1289 return new_block->offset;
1290}
1291
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001292#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001293ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001294 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001295 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001296{
1297 RAMBlock *new_block;
1298
1299 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001300 error_setg(errp, "-mem-path not supported with Xen");
1301 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001302 }
1303
1304 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1305 /*
1306 * file_ram_alloc() needs to allocate just like
1307 * phys_mem_alloc, but we haven't bothered to provide
1308 * a hook there.
1309 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001310 error_setg(errp,
1311 "-mem-path not supported with this accelerator");
1312 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001313 }
1314
1315 size = TARGET_PAGE_ALIGN(size);
1316 new_block = g_malloc0(sizeof(*new_block));
1317 new_block->mr = mr;
1318 new_block->length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001319 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001320 new_block->host = file_ram_alloc(new_block, size,
1321 mem_path, errp);
1322 if (!new_block->host) {
1323 g_free(new_block);
1324 return -1;
1325 }
1326
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001327 return ram_block_add(new_block);
1328}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001329#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001330
1331ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1332 MemoryRegion *mr)
1333{
1334 RAMBlock *new_block;
1335
1336 size = TARGET_PAGE_ALIGN(size);
1337 new_block = g_malloc0(sizeof(*new_block));
1338 new_block->mr = mr;
1339 new_block->length = size;
1340 new_block->fd = -1;
1341 new_block->host = host;
1342 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001343 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001344 }
1345 return ram_block_add(new_block);
1346}
1347
Avi Kivityc5705a72011-12-20 15:59:12 +02001348ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001349{
Avi Kivityc5705a72011-12-20 15:59:12 +02001350 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001351}
bellarde9a1ab12007-02-08 23:08:38 +00001352
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001353void qemu_ram_free_from_ptr(ram_addr_t addr)
1354{
1355 RAMBlock *block;
1356
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001357 /* This assumes the iothread lock is taken here too. */
1358 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001359 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001360 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001362 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001363 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001364 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001365 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001366 }
1367 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001368 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001369}
1370
Anthony Liguoric227f092009-10-01 16:12:16 -05001371void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001372{
Alex Williamson04b16652010-07-02 11:13:17 -06001373 RAMBlock *block;
1374
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001375 /* This assumes the iothread lock is taken here too. */
1376 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001377 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001378 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001379 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001380 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001381 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001382 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001383 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001384 } else if (xen_enabled()) {
1385 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001386#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001387 } else if (block->fd >= 0) {
1388 munmap(block->host, block->length);
1389 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001390#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001391 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001392 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001393 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001394 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001395 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001396 }
1397 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001398 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001399
bellarde9a1ab12007-02-08 23:08:38 +00001400}
1401
Huang Yingcd19cfa2011-03-02 08:56:19 +01001402#ifndef _WIN32
1403void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1404{
1405 RAMBlock *block;
1406 ram_addr_t offset;
1407 int flags;
1408 void *area, *vaddr;
1409
Paolo Bonzinia3161032012-11-14 15:54:48 +01001410 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001411 offset = addr - block->offset;
1412 if (offset < block->length) {
1413 vaddr = block->host + offset;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001414 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001415 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001416 } else if (xen_enabled()) {
1417 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001418 } else {
1419 flags = MAP_FIXED;
1420 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001421 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001422 flags |= (block->flags & RAM_SHARED ?
1423 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001424 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1425 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001426 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001427 /*
1428 * Remap needs to match alloc. Accelerators that
1429 * set phys_mem_alloc never remap. If they did,
1430 * we'd need a remap hook here.
1431 */
1432 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1433
Huang Yingcd19cfa2011-03-02 08:56:19 +01001434 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1435 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1436 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001437 }
1438 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001439 fprintf(stderr, "Could not remap addr: "
1440 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001441 length, addr);
1442 exit(1);
1443 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001444 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001445 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001446 }
1447 return;
1448 }
1449 }
1450}
1451#endif /* !_WIN32 */
1452
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001453int qemu_get_ram_fd(ram_addr_t addr)
1454{
1455 RAMBlock *block = qemu_get_ram_block(addr);
1456
1457 return block->fd;
1458}
1459
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001460/* Return a host pointer to ram allocated with qemu_ram_alloc.
1461 With the exception of the softmmu code in this file, this should
1462 only be used for local memory (e.g. video ram) that the device owns,
1463 and knows it isn't going to access beyond the end of the block.
1464
1465 It should not be used for general purpose DMA.
1466 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1467 */
1468void *qemu_get_ram_ptr(ram_addr_t addr)
1469{
1470 RAMBlock *block = qemu_get_ram_block(addr);
1471
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001472 if (xen_enabled()) {
1473 /* We need to check if the requested address is in the RAM
1474 * because we don't want to map the entire memory in QEMU.
1475 * In that case just map until the end of the page.
1476 */
1477 if (block->offset == 0) {
1478 return xen_map_cache(addr, 0, 0);
1479 } else if (block->host == NULL) {
1480 block->host =
1481 xen_map_cache(block->offset, block->length, 1);
1482 }
1483 }
1484 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001485}
1486
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001487/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1488 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001489static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001490{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001491 if (*size == 0) {
1492 return NULL;
1493 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001494 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001495 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001496 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001497 RAMBlock *block;
1498
Paolo Bonzinia3161032012-11-14 15:54:48 +01001499 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001500 if (addr - block->offset < block->length) {
1501 if (addr - block->offset + *size > block->length)
1502 *size = block->length - addr + block->offset;
1503 return block->host + (addr - block->offset);
1504 }
1505 }
1506
1507 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1508 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001509 }
1510}
1511
Paolo Bonzini7443b432013-06-03 12:44:02 +02001512/* Some of the softmmu routines need to translate from a host pointer
1513 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001514MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001515{
pbrook94a6b542009-04-11 17:15:54 +00001516 RAMBlock *block;
1517 uint8_t *host = ptr;
1518
Jan Kiszka868bb332011-06-21 22:59:09 +02001519 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001520 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001521 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001522 }
1523
Paolo Bonzini23887b72013-05-06 14:28:39 +02001524 block = ram_list.mru_block;
1525 if (block && block->host && host - block->host < block->length) {
1526 goto found;
1527 }
1528
Paolo Bonzinia3161032012-11-14 15:54:48 +01001529 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001530 /* This case append when the block is not mapped. */
1531 if (block->host == NULL) {
1532 continue;
1533 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001534 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001535 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001536 }
pbrook94a6b542009-04-11 17:15:54 +00001537 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001538
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001539 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001540
1541found:
1542 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001543 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001544}
Alex Williamsonf471a172010-06-11 11:11:42 -06001545
Avi Kivitya8170e52012-10-23 12:30:10 +02001546static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001547 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001548{
Juan Quintela52159192013-10-08 12:44:04 +02001549 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001550 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001551 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001552 switch (size) {
1553 case 1:
1554 stb_p(qemu_get_ram_ptr(ram_addr), val);
1555 break;
1556 case 2:
1557 stw_p(qemu_get_ram_ptr(ram_addr), val);
1558 break;
1559 case 4:
1560 stl_p(qemu_get_ram_ptr(ram_addr), val);
1561 break;
1562 default:
1563 abort();
1564 }
Juan Quintela52159192013-10-08 12:44:04 +02001565 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1566 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001567 /* we remove the notdirty callback only if the code has been
1568 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001569 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001570 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001571 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001572 }
bellard1ccde1c2004-02-06 19:46:14 +00001573}
1574
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001575static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1576 unsigned size, bool is_write)
1577{
1578 return is_write;
1579}
1580
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001581static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001582 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001583 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001584 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001585};
1586
pbrook0f459d12008-06-09 00:20:13 +00001587/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001588static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001589{
Andreas Färber93afead2013-08-26 03:41:01 +02001590 CPUState *cpu = current_cpu;
1591 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001592 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001593 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001594 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001595 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001596
Andreas Färberff4700b2013-08-26 18:23:18 +02001597 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001598 /* We re-entered the check after replacing the TB. Now raise
1599 * the debug interrupt so that is will trigger after the
1600 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001601 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001602 return;
1603 }
Andreas Färber93afead2013-08-26 03:41:01 +02001604 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001605 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001606 if ((vaddr == (wp->vaddr & len_mask) ||
1607 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001608 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001609 if (!cpu->watchpoint_hit) {
1610 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001611 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001612 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001613 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001614 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001615 } else {
1616 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001617 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001618 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001619 }
aliguori06d55cc2008-11-18 20:24:06 +00001620 }
aliguori6e140f22008-11-18 20:37:55 +00001621 } else {
1622 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001623 }
1624 }
1625}
1626
pbrook6658ffb2007-03-16 23:58:11 +00001627/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1628 so these check for a hit then pass through to the normal out-of-line
1629 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001630static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001631 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001632{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001633 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1634 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001635 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001636 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001637 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001638 default: abort();
1639 }
pbrook6658ffb2007-03-16 23:58:11 +00001640}
1641
Avi Kivitya8170e52012-10-23 12:30:10 +02001642static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001643 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001644{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001645 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1646 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001647 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001648 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001649 break;
1650 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001651 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001652 break;
1653 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001654 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001655 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001656 default: abort();
1657 }
pbrook6658ffb2007-03-16 23:58:11 +00001658}
1659
Avi Kivity1ec9b902012-01-02 12:47:48 +02001660static const MemoryRegionOps watch_mem_ops = {
1661 .read = watch_mem_read,
1662 .write = watch_mem_write,
1663 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001664};
pbrook6658ffb2007-03-16 23:58:11 +00001665
Avi Kivitya8170e52012-10-23 12:30:10 +02001666static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001667 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001668{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001669 subpage_t *subpage = opaque;
1670 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001671
blueswir1db7b5422007-05-26 17:36:03 +00001672#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001673 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001674 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001675#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001676 address_space_read(subpage->as, addr + subpage->base, buf, len);
1677 switch (len) {
1678 case 1:
1679 return ldub_p(buf);
1680 case 2:
1681 return lduw_p(buf);
1682 case 4:
1683 return ldl_p(buf);
1684 default:
1685 abort();
1686 }
blueswir1db7b5422007-05-26 17:36:03 +00001687}
1688
Avi Kivitya8170e52012-10-23 12:30:10 +02001689static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001690 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001691{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001692 subpage_t *subpage = opaque;
1693 uint8_t buf[4];
1694
blueswir1db7b5422007-05-26 17:36:03 +00001695#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001696 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001697 " value %"PRIx64"\n",
1698 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001699#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001700 switch (len) {
1701 case 1:
1702 stb_p(buf, value);
1703 break;
1704 case 2:
1705 stw_p(buf, value);
1706 break;
1707 case 4:
1708 stl_p(buf, value);
1709 break;
1710 default:
1711 abort();
1712 }
1713 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001714}
1715
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001716static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001717 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001718{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001719 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001720#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001721 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001722 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001723#endif
1724
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001725 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001726 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001727}
1728
Avi Kivity70c68e42012-01-02 12:32:48 +02001729static const MemoryRegionOps subpage_ops = {
1730 .read = subpage_read,
1731 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001732 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001733 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001734};
1735
Anthony Liguoric227f092009-10-01 16:12:16 -05001736static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001737 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001738{
1739 int idx, eidx;
1740
1741 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1742 return -1;
1743 idx = SUBPAGE_IDX(start);
1744 eidx = SUBPAGE_IDX(end);
1745#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001746 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1747 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001748#endif
blueswir1db7b5422007-05-26 17:36:03 +00001749 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001750 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001751 }
1752
1753 return 0;
1754}
1755
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001756static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001757{
Anthony Liguoric227f092009-10-01 16:12:16 -05001758 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001759
Anthony Liguori7267c092011-08-20 22:09:37 -05001760 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001761
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001762 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001763 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001764 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001765 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001766 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001767#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001768 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1769 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001770#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001771 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001772
1773 return mmio;
1774}
1775
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001776static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1777 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001778{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001779 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001780 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001781 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001782 .mr = mr,
1783 .offset_within_address_space = 0,
1784 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001785 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001786 };
1787
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001788 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001789}
1790
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001791MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001792{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001793 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001794}
1795
Avi Kivitye9179ce2009-06-14 11:38:52 +03001796static void io_mem_init(void)
1797{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001798 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1799 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001800 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001801 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001802 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001803 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001804 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001805}
1806
Avi Kivityac1970f2012-10-03 16:22:53 +02001807static void mem_begin(MemoryListener *listener)
1808{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001809 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001810 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1811 uint16_t n;
1812
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001813 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001814 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001815 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001816 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001817 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001818 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001819 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001820 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001821
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001822 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001823 d->as = as;
1824 as->next_dispatch = d;
1825}
1826
1827static void mem_commit(MemoryListener *listener)
1828{
1829 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001830 AddressSpaceDispatch *cur = as->dispatch;
1831 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001832
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001833 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001834
Paolo Bonzini0475d942013-05-29 12:28:21 +02001835 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001836
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001837 if (cur) {
1838 phys_sections_free(&cur->map);
1839 g_free(cur);
1840 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001841}
1842
Avi Kivity1d711482012-10-02 18:54:45 +02001843static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001844{
Andreas Färber182735e2013-05-29 22:29:20 +02001845 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001846
1847 /* since each CPU stores ram addresses in its TLB cache, we must
1848 reset the modified entries */
1849 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001850 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001851 /* FIXME: Disentangle the cpu.h circular files deps so we can
1852 directly get the right CPU from listener. */
1853 if (cpu->tcg_as_listener != listener) {
1854 continue;
1855 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001856 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001857 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001858}
1859
Avi Kivity93632742012-02-08 16:54:16 +02001860static void core_log_global_start(MemoryListener *listener)
1861{
Juan Quintela981fdf22013-10-10 11:54:09 +02001862 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001863}
1864
1865static void core_log_global_stop(MemoryListener *listener)
1866{
Juan Quintela981fdf22013-10-10 11:54:09 +02001867 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001868}
1869
Avi Kivity93632742012-02-08 16:54:16 +02001870static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001871 .log_global_start = core_log_global_start,
1872 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001873 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001874};
1875
Avi Kivityac1970f2012-10-03 16:22:53 +02001876void address_space_init_dispatch(AddressSpace *as)
1877{
Paolo Bonzini00752702013-05-29 12:13:54 +02001878 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001879 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001880 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001881 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001882 .region_add = mem_add,
1883 .region_nop = mem_add,
1884 .priority = 0,
1885 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001886 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001887}
1888
Avi Kivity83f3c252012-10-07 12:59:55 +02001889void address_space_destroy_dispatch(AddressSpace *as)
1890{
1891 AddressSpaceDispatch *d = as->dispatch;
1892
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001893 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001894 g_free(d);
1895 as->dispatch = NULL;
1896}
1897
Avi Kivity62152b82011-07-26 14:26:14 +03001898static void memory_map_init(void)
1899{
Anthony Liguori7267c092011-08-20 22:09:37 -05001900 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001901
Paolo Bonzini57271d62013-11-07 17:14:37 +01001902 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001903 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001904
Anthony Liguori7267c092011-08-20 22:09:37 -05001905 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001906 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1907 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001908 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001909
Avi Kivityf6790af2012-10-02 20:13:51 +02001910 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001911}
1912
1913MemoryRegion *get_system_memory(void)
1914{
1915 return system_memory;
1916}
1917
Avi Kivity309cb472011-08-08 16:09:03 +03001918MemoryRegion *get_system_io(void)
1919{
1920 return system_io;
1921}
1922
pbrooke2eef172008-06-08 01:09:01 +00001923#endif /* !defined(CONFIG_USER_ONLY) */
1924
bellard13eb76e2004-01-24 15:23:36 +00001925/* physical memory access (slow version, mainly for debug) */
1926#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001927int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001928 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001929{
1930 int l, flags;
1931 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001932 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001933
1934 while (len > 0) {
1935 page = addr & TARGET_PAGE_MASK;
1936 l = (page + TARGET_PAGE_SIZE) - addr;
1937 if (l > len)
1938 l = len;
1939 flags = page_get_flags(page);
1940 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001941 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001942 if (is_write) {
1943 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001944 return -1;
bellard579a97f2007-11-11 14:26:47 +00001945 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001946 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001947 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001948 memcpy(p, buf, l);
1949 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001950 } else {
1951 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001952 return -1;
bellard579a97f2007-11-11 14:26:47 +00001953 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001954 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001955 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001956 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001957 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001958 }
1959 len -= l;
1960 buf += l;
1961 addr += l;
1962 }
Paul Brooka68fe892010-03-01 00:08:59 +00001963 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001964}
bellard8df1cd02005-01-28 22:37:22 +00001965
bellard13eb76e2004-01-24 15:23:36 +00001966#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001967
Avi Kivitya8170e52012-10-23 12:30:10 +02001968static void invalidate_and_set_dirty(hwaddr addr,
1969 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001970{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001971 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001972 /* invalidate code */
1973 tb_invalidate_phys_page_range(addr, addr + length, 0);
1974 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001975 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1976 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001977 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001978 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001979}
1980
Richard Henderson23326162013-07-08 14:55:59 -07001981static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001982{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001983 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001984
1985 /* Regions are assumed to support 1-4 byte accesses unless
1986 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001987 if (access_size_max == 0) {
1988 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001989 }
Richard Henderson23326162013-07-08 14:55:59 -07001990
1991 /* Bound the maximum access by the alignment of the address. */
1992 if (!mr->ops->impl.unaligned) {
1993 unsigned align_size_max = addr & -addr;
1994 if (align_size_max != 0 && align_size_max < access_size_max) {
1995 access_size_max = align_size_max;
1996 }
1997 }
1998
1999 /* Don't attempt accesses larger than the maximum. */
2000 if (l > access_size_max) {
2001 l = access_size_max;
2002 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002003 if (l & (l - 1)) {
2004 l = 1 << (qemu_fls(l) - 1);
2005 }
Richard Henderson23326162013-07-08 14:55:59 -07002006
2007 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002008}
2009
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002010bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002011 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002012{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002013 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002014 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002015 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002016 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002017 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002018 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002019
bellard13eb76e2004-01-24 15:23:36 +00002020 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002021 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002022 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002023
bellard13eb76e2004-01-24 15:23:36 +00002024 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002025 if (!memory_access_is_direct(mr, is_write)) {
2026 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002027 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002028 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002029 switch (l) {
2030 case 8:
2031 /* 64 bit write access */
2032 val = ldq_p(buf);
2033 error |= io_mem_write(mr, addr1, val, 8);
2034 break;
2035 case 4:
bellard1c213d12005-09-03 10:49:04 +00002036 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002037 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002038 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002039 break;
2040 case 2:
bellard1c213d12005-09-03 10:49:04 +00002041 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002042 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002043 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002044 break;
2045 case 1:
bellard1c213d12005-09-03 10:49:04 +00002046 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002047 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002048 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002049 break;
2050 default:
2051 abort();
bellard13eb76e2004-01-24 15:23:36 +00002052 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002053 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002054 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002055 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002056 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002057 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002058 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002059 }
2060 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002061 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002062 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002063 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002064 switch (l) {
2065 case 8:
2066 /* 64 bit read access */
2067 error |= io_mem_read(mr, addr1, &val, 8);
2068 stq_p(buf, val);
2069 break;
2070 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002071 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002072 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002073 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002074 break;
2075 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002076 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002077 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002078 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002079 break;
2080 case 1:
bellard1c213d12005-09-03 10:49:04 +00002081 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002082 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002083 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002084 break;
2085 default:
2086 abort();
bellard13eb76e2004-01-24 15:23:36 +00002087 }
2088 } else {
2089 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002090 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002091 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002092 }
2093 }
2094 len -= l;
2095 buf += l;
2096 addr += l;
2097 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002098
2099 return error;
bellard13eb76e2004-01-24 15:23:36 +00002100}
bellard8df1cd02005-01-28 22:37:22 +00002101
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002102bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002103 const uint8_t *buf, int len)
2104{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002105 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002106}
2107
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002108bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002109{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002110 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002111}
2112
2113
Avi Kivitya8170e52012-10-23 12:30:10 +02002114void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002115 int len, int is_write)
2116{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002117 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002118}
2119
Alexander Graf582b55a2013-12-11 14:17:44 +01002120enum write_rom_type {
2121 WRITE_DATA,
2122 FLUSH_CACHE,
2123};
2124
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002125static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002126 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002127{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002128 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002129 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002130 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002131 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002132
bellardd0ecd2a2006-04-23 17:14:48 +00002133 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002134 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002135 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002136
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002137 if (!(memory_region_is_ram(mr) ||
2138 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002139 /* do nothing */
2140 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002141 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002142 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002143 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002144 switch (type) {
2145 case WRITE_DATA:
2146 memcpy(ptr, buf, l);
2147 invalidate_and_set_dirty(addr1, l);
2148 break;
2149 case FLUSH_CACHE:
2150 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2151 break;
2152 }
bellardd0ecd2a2006-04-23 17:14:48 +00002153 }
2154 len -= l;
2155 buf += l;
2156 addr += l;
2157 }
2158}
2159
Alexander Graf582b55a2013-12-11 14:17:44 +01002160/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002161void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002162 const uint8_t *buf, int len)
2163{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002164 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002165}
2166
2167void cpu_flush_icache_range(hwaddr start, int len)
2168{
2169 /*
2170 * This function should do the same thing as an icache flush that was
2171 * triggered from within the guest. For TCG we are always cache coherent,
2172 * so there is no need to flush anything. For KVM / Xen we need to flush
2173 * the host's instruction cache at least.
2174 */
2175 if (tcg_enabled()) {
2176 return;
2177 }
2178
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002179 cpu_physical_memory_write_rom_internal(&address_space_memory,
2180 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002181}
2182
aliguori6d16c2f2009-01-22 16:59:11 +00002183typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002184 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002185 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002186 hwaddr addr;
2187 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002188} BounceBuffer;
2189
2190static BounceBuffer bounce;
2191
aliguoriba223c22009-01-22 16:59:16 +00002192typedef struct MapClient {
2193 void *opaque;
2194 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002195 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002196} MapClient;
2197
Blue Swirl72cf2d42009-09-12 07:36:22 +00002198static QLIST_HEAD(map_client_list, MapClient) map_client_list
2199 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002200
2201void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2202{
Anthony Liguori7267c092011-08-20 22:09:37 -05002203 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002204
2205 client->opaque = opaque;
2206 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002207 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002208 return client;
2209}
2210
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002211static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002212{
2213 MapClient *client = (MapClient *)_client;
2214
Blue Swirl72cf2d42009-09-12 07:36:22 +00002215 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002216 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002217}
2218
2219static void cpu_notify_map_clients(void)
2220{
2221 MapClient *client;
2222
Blue Swirl72cf2d42009-09-12 07:36:22 +00002223 while (!QLIST_EMPTY(&map_client_list)) {
2224 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002225 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002226 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002227 }
2228}
2229
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002230bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2231{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002232 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002233 hwaddr l, xlat;
2234
2235 while (len > 0) {
2236 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002237 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2238 if (!memory_access_is_direct(mr, is_write)) {
2239 l = memory_access_size(mr, l, addr);
2240 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002241 return false;
2242 }
2243 }
2244
2245 len -= l;
2246 addr += l;
2247 }
2248 return true;
2249}
2250
aliguori6d16c2f2009-01-22 16:59:11 +00002251/* Map a physical memory region into a host virtual address.
2252 * May map a subset of the requested range, given by and returned in *plen.
2253 * May return NULL if resources needed to perform the mapping are exhausted.
2254 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002255 * Use cpu_register_map_client() to know when retrying the map operation is
2256 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002257 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002258void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002259 hwaddr addr,
2260 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002261 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002262{
Avi Kivitya8170e52012-10-23 12:30:10 +02002263 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002264 hwaddr done = 0;
2265 hwaddr l, xlat, base;
2266 MemoryRegion *mr, *this_mr;
2267 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002268
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002269 if (len == 0) {
2270 return NULL;
2271 }
aliguori6d16c2f2009-01-22 16:59:11 +00002272
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002273 l = len;
2274 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2275 if (!memory_access_is_direct(mr, is_write)) {
2276 if (bounce.buffer) {
2277 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002278 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002279 /* Avoid unbounded allocations */
2280 l = MIN(l, TARGET_PAGE_SIZE);
2281 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002282 bounce.addr = addr;
2283 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002284
2285 memory_region_ref(mr);
2286 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002287 if (!is_write) {
2288 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002289 }
aliguori6d16c2f2009-01-22 16:59:11 +00002290
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002291 *plen = l;
2292 return bounce.buffer;
2293 }
2294
2295 base = xlat;
2296 raddr = memory_region_get_ram_addr(mr);
2297
2298 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002299 len -= l;
2300 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002301 done += l;
2302 if (len == 0) {
2303 break;
2304 }
2305
2306 l = len;
2307 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2308 if (this_mr != mr || xlat != base + done) {
2309 break;
2310 }
aliguori6d16c2f2009-01-22 16:59:11 +00002311 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002312
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002313 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002314 *plen = done;
2315 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002316}
2317
Avi Kivityac1970f2012-10-03 16:22:53 +02002318/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002319 * Will also mark the memory as dirty if is_write == 1. access_len gives
2320 * the amount of memory that was actually read or written by the caller.
2321 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002322void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2323 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002324{
2325 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002326 MemoryRegion *mr;
2327 ram_addr_t addr1;
2328
2329 mr = qemu_ram_addr_from_host(buffer, &addr1);
2330 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002331 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002332 while (access_len) {
2333 unsigned l;
2334 l = TARGET_PAGE_SIZE;
2335 if (l > access_len)
2336 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002337 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002338 addr1 += l;
2339 access_len -= l;
2340 }
2341 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002342 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002343 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002344 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002345 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002346 return;
2347 }
2348 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002349 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002350 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002351 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002352 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002353 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002354 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002355}
bellardd0ecd2a2006-04-23 17:14:48 +00002356
Avi Kivitya8170e52012-10-23 12:30:10 +02002357void *cpu_physical_memory_map(hwaddr addr,
2358 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002359 int is_write)
2360{
2361 return address_space_map(&address_space_memory, addr, plen, is_write);
2362}
2363
Avi Kivitya8170e52012-10-23 12:30:10 +02002364void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2365 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002366{
2367 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2368}
2369
bellard8df1cd02005-01-28 22:37:22 +00002370/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002371static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002372 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002373{
bellard8df1cd02005-01-28 22:37:22 +00002374 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002375 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002376 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002377 hwaddr l = 4;
2378 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002379
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002380 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002381 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002382 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002383 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002384#if defined(TARGET_WORDS_BIGENDIAN)
2385 if (endian == DEVICE_LITTLE_ENDIAN) {
2386 val = bswap32(val);
2387 }
2388#else
2389 if (endian == DEVICE_BIG_ENDIAN) {
2390 val = bswap32(val);
2391 }
2392#endif
bellard8df1cd02005-01-28 22:37:22 +00002393 } else {
2394 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002395 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002396 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002397 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002398 switch (endian) {
2399 case DEVICE_LITTLE_ENDIAN:
2400 val = ldl_le_p(ptr);
2401 break;
2402 case DEVICE_BIG_ENDIAN:
2403 val = ldl_be_p(ptr);
2404 break;
2405 default:
2406 val = ldl_p(ptr);
2407 break;
2408 }
bellard8df1cd02005-01-28 22:37:22 +00002409 }
2410 return val;
2411}
2412
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002413uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002414{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002415 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002416}
2417
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002418uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002419{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002420 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002421}
2422
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002423uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002424{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002425 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002426}
2427
bellard84b7b8e2005-11-28 21:19:04 +00002428/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002429static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002430 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002431{
bellard84b7b8e2005-11-28 21:19:04 +00002432 uint8_t *ptr;
2433 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002434 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002435 hwaddr l = 8;
2436 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002437
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002438 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002439 false);
2440 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002441 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002442 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002443#if defined(TARGET_WORDS_BIGENDIAN)
2444 if (endian == DEVICE_LITTLE_ENDIAN) {
2445 val = bswap64(val);
2446 }
2447#else
2448 if (endian == DEVICE_BIG_ENDIAN) {
2449 val = bswap64(val);
2450 }
2451#endif
bellard84b7b8e2005-11-28 21:19:04 +00002452 } else {
2453 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002454 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002455 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002456 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002457 switch (endian) {
2458 case DEVICE_LITTLE_ENDIAN:
2459 val = ldq_le_p(ptr);
2460 break;
2461 case DEVICE_BIG_ENDIAN:
2462 val = ldq_be_p(ptr);
2463 break;
2464 default:
2465 val = ldq_p(ptr);
2466 break;
2467 }
bellard84b7b8e2005-11-28 21:19:04 +00002468 }
2469 return val;
2470}
2471
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002472uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002473{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002474 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002475}
2476
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002477uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002479 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002480}
2481
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002482uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002483{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002484 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002485}
2486
bellardaab33092005-10-30 20:48:42 +00002487/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002488uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002489{
2490 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002491 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002492 return val;
2493}
2494
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002495/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002496static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002497 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002498{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499 uint8_t *ptr;
2500 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002501 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002502 hwaddr l = 2;
2503 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002504
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002505 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002506 false);
2507 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002508 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002509 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002510#if defined(TARGET_WORDS_BIGENDIAN)
2511 if (endian == DEVICE_LITTLE_ENDIAN) {
2512 val = bswap16(val);
2513 }
2514#else
2515 if (endian == DEVICE_BIG_ENDIAN) {
2516 val = bswap16(val);
2517 }
2518#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002519 } else {
2520 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002521 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002522 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002523 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002524 switch (endian) {
2525 case DEVICE_LITTLE_ENDIAN:
2526 val = lduw_le_p(ptr);
2527 break;
2528 case DEVICE_BIG_ENDIAN:
2529 val = lduw_be_p(ptr);
2530 break;
2531 default:
2532 val = lduw_p(ptr);
2533 break;
2534 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002535 }
2536 return val;
bellardaab33092005-10-30 20:48:42 +00002537}
2538
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002539uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002540{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002541 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002542}
2543
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002544uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002546 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002547}
2548
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002549uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002550{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002551 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002552}
2553
bellard8df1cd02005-01-28 22:37:22 +00002554/* warning: addr must be aligned. The ram page is not masked as dirty
2555 and the code inside is not invalidated. It is useful if the dirty
2556 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002557void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002558{
bellard8df1cd02005-01-28 22:37:22 +00002559 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002560 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002561 hwaddr l = 4;
2562 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002563
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002564 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002565 true);
2566 if (l < 4 || !memory_access_is_direct(mr, true)) {
2567 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002568 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002569 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002570 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002571 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002572
2573 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002574 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002575 /* invalidate code */
2576 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2577 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002578 cpu_physical_memory_set_dirty_flag(addr1,
2579 DIRTY_MEMORY_MIGRATION);
2580 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002581 }
2582 }
bellard8df1cd02005-01-28 22:37:22 +00002583 }
2584}
2585
2586/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002587static inline void stl_phys_internal(AddressSpace *as,
2588 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002589 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002590{
bellard8df1cd02005-01-28 22:37:22 +00002591 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002592 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002593 hwaddr l = 4;
2594 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002595
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002596 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002597 true);
2598 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002599#if defined(TARGET_WORDS_BIGENDIAN)
2600 if (endian == DEVICE_LITTLE_ENDIAN) {
2601 val = bswap32(val);
2602 }
2603#else
2604 if (endian == DEVICE_BIG_ENDIAN) {
2605 val = bswap32(val);
2606 }
2607#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002608 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002609 } else {
bellard8df1cd02005-01-28 22:37:22 +00002610 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002611 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002612 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002613 switch (endian) {
2614 case DEVICE_LITTLE_ENDIAN:
2615 stl_le_p(ptr, val);
2616 break;
2617 case DEVICE_BIG_ENDIAN:
2618 stl_be_p(ptr, val);
2619 break;
2620 default:
2621 stl_p(ptr, val);
2622 break;
2623 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002624 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002625 }
2626}
2627
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002628void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002629{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002630 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002631}
2632
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002633void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002634{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002635 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002636}
2637
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002638void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002639{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002640 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002641}
2642
bellardaab33092005-10-30 20:48:42 +00002643/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002644void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002645{
2646 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002647 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002648}
2649
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002650/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002651static inline void stw_phys_internal(AddressSpace *as,
2652 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002653 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002654{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002655 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002656 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002657 hwaddr l = 2;
2658 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002659
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002660 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002661 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002662#if defined(TARGET_WORDS_BIGENDIAN)
2663 if (endian == DEVICE_LITTLE_ENDIAN) {
2664 val = bswap16(val);
2665 }
2666#else
2667 if (endian == DEVICE_BIG_ENDIAN) {
2668 val = bswap16(val);
2669 }
2670#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002671 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002672 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002673 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002674 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002675 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002676 switch (endian) {
2677 case DEVICE_LITTLE_ENDIAN:
2678 stw_le_p(ptr, val);
2679 break;
2680 case DEVICE_BIG_ENDIAN:
2681 stw_be_p(ptr, val);
2682 break;
2683 default:
2684 stw_p(ptr, val);
2685 break;
2686 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002687 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002688 }
bellardaab33092005-10-30 20:48:42 +00002689}
2690
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002691void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002692{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002693 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002694}
2695
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002696void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002697{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002698 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002699}
2700
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002701void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002702{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002703 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002704}
2705
bellardaab33092005-10-30 20:48:42 +00002706/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002707void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002708{
2709 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002710 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002711}
2712
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002713void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002714{
2715 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002716 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717}
2718
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002719void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002720{
2721 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002722 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002723}
2724
aliguori5e2972f2009-03-28 17:51:36 +00002725/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002726int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002727 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002728{
2729 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002730 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002731 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002732
2733 while (len > 0) {
2734 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002735 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002736 /* if no physical page mapped, return an error */
2737 if (phys_addr == -1)
2738 return -1;
2739 l = (page + TARGET_PAGE_SIZE) - addr;
2740 if (l > len)
2741 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002742 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002743 if (is_write) {
2744 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2745 } else {
2746 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2747 }
bellard13eb76e2004-01-24 15:23:36 +00002748 len -= l;
2749 buf += l;
2750 addr += l;
2751 }
2752 return 0;
2753}
Paul Brooka68fe892010-03-01 00:08:59 +00002754#endif
bellard13eb76e2004-01-24 15:23:36 +00002755
Blue Swirl8e4a4242013-01-06 18:30:17 +00002756#if !defined(CONFIG_USER_ONLY)
2757
2758/*
2759 * A helper function for the _utterly broken_ virtio device model to find out if
2760 * it's running on a big endian machine. Don't do this at home kids!
2761 */
2762bool virtio_is_big_endian(void);
2763bool virtio_is_big_endian(void)
2764{
2765#if defined(TARGET_WORDS_BIGENDIAN)
2766 return true;
2767#else
2768 return false;
2769#endif
2770}
2771
2772#endif
2773
Wen Congyang76f35532012-05-07 12:04:18 +08002774#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002775bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002776{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002777 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002778 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002779
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002780 mr = address_space_translate(&address_space_memory,
2781 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002782
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002783 return !(memory_region_is_ram(mr) ||
2784 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002785}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002786
2787void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2788{
2789 RAMBlock *block;
2790
2791 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2792 func(block->host, block->offset, block->length, opaque);
2793 }
2794}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002795#endif