blob: b69216ab0e5117b37384c0eedeb13b60f3c7ab0c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
pbrooke2eef172008-06-08 01:09:01 +000078#endif
bellard9fa3e852004-01-04 18:06:42 +000079
Andreas Färberbdc44642013-06-24 23:50:24 +020080struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000081/* current CPU in the current thread. It is only valid inside
82 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020083DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000084/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000085 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000086 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010087int use_icount;
bellard6a00d602005-11-21 23:25:50 +000088
pbrooke2eef172008-06-08 01:09:01 +000089#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020090
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020091typedef struct PhysPageEntry PhysPageEntry;
92
93struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020094 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020096 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020097 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
101
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100103#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100104
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200105#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100106#define P_L2_SIZE (1 << P_L2_BITS)
107
108#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
109
110typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200111
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200112typedef struct PhysPageMap {
113 unsigned sections_nb;
114 unsigned sections_nb_alloc;
115 unsigned nodes_nb;
116 unsigned nodes_nb_alloc;
117 Node *nodes;
118 MemoryRegionSection *sections;
119} PhysPageMap;
120
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200121struct AddressSpaceDispatch {
122 /* This is a multi-level map on the physical address space.
123 * The bottom level has pointers to MemoryRegionSections.
124 */
125 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200127 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128};
129
Jan Kiszka90260c62013-05-26 21:46:51 +0200130#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
131typedef struct subpage_t {
132 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200133 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200134 hwaddr base;
135 uint16_t sub_section[TARGET_PAGE_SIZE];
136} subpage_t;
137
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200138#define PHYS_SECTION_UNASSIGNED 0
139#define PHYS_SECTION_NOTDIRTY 1
140#define PHYS_SECTION_ROM 2
141#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200142
pbrooke2eef172008-06-08 01:09:01 +0000143static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300144static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000145static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000146
Avi Kivity1ec9b902012-01-02 12:47:48 +0200147static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000148#endif
bellard54936002003-05-13 00:25:15 +0000149
Paul Brook6d9a1302010-02-28 23:55:53 +0000150#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200152static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200154 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
155 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
156 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
157 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200158 }
159}
160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162{
163 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100169 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170 map->nodes[ret][i].skip = 1;
171 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200172 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
177 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200178 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179{
180 PhysPageEntry *p;
181 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100182 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 lp->ptr = phys_map_node_alloc(map);
186 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200189 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200190 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 }
192 }
193 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100196 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197
Paolo Bonzini03f49952013-11-07 17:14:36 +0100198 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200199 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200200 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200201 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200202 *index += step;
203 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200204 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200205 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200206 }
207 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200208 }
209}
210
Avi Kivityac1970f2012-10-03 16:22:53 +0200211static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200212 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200213 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000214{
Avi Kivity29990972012-02-13 20:21:20 +0200215 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000217
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200218 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000219}
220
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200221/* Compact a non leaf page entry. Simply detect that the entry has a single child,
222 * and update our entry so we can skip it and go directly to the destination.
223 */
224static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
225{
226 unsigned valid_ptr = P_L2_SIZE;
227 int valid = 0;
228 PhysPageEntry *p;
229 int i;
230
231 if (lp->ptr == PHYS_MAP_NODE_NIL) {
232 return;
233 }
234
235 p = nodes[lp->ptr];
236 for (i = 0; i < P_L2_SIZE; i++) {
237 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
238 continue;
239 }
240
241 valid_ptr = i;
242 valid++;
243 if (p[i].skip) {
244 phys_page_compact(&p[i], nodes, compacted);
245 }
246 }
247
248 /* We can only compress if there's only one child. */
249 if (valid != 1) {
250 return;
251 }
252
253 assert(valid_ptr < P_L2_SIZE);
254
255 /* Don't compress if it won't fit in the # of bits we have. */
256 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
257 return;
258 }
259
260 lp->ptr = p[valid_ptr].ptr;
261 if (!p[valid_ptr].skip) {
262 /* If our only child is a leaf, make this a leaf. */
263 /* By design, we should have made this node a leaf to begin with so we
264 * should never reach here.
265 * But since it's so simple to handle this, let's do it just in case we
266 * change this rule.
267 */
268 lp->skip = 0;
269 } else {
270 lp->skip += p[valid_ptr].skip;
271 }
272}
273
274static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
275{
276 DECLARE_BITMAP(compacted, nodes_nb);
277
278 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200279 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200280 }
281}
282
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200283static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200284 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000285{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200286 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200287 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200289
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200292 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200293 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200294 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100295 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200296 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200297
298 if (sections[lp.ptr].size.hi ||
299 range_covers_byte(sections[lp.ptr].offset_within_address_space,
300 sections[lp.ptr].size.lo, addr)) {
301 return &sections[lp.ptr];
302 } else {
303 return &sections[PHYS_SECTION_UNASSIGNED];
304 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200305}
306
Blue Swirle5548612012-04-21 13:08:33 +0000307bool memory_region_is_unassigned(MemoryRegion *mr)
308{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200309 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000310 && mr != &io_mem_watch;
311}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200312
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200313static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200314 hwaddr addr,
315 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200316{
Jan Kiszka90260c62013-05-26 21:46:51 +0200317 MemoryRegionSection *section;
318 subpage_t *subpage;
319
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200320 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200321 if (resolve_subpage && section->mr->subpage) {
322 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200323 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 }
325 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200326}
327
Jan Kiszka90260c62013-05-26 21:46:51 +0200328static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331{
332 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100333 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200334
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200335 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200336 /* Compute offset within MemoryRegionSection */
337 addr -= section->offset_within_address_space;
338
339 /* Compute offset within MemoryRegion */
340 *xlat = addr + section->offset_within_region;
341
342 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100343 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200344 return section;
345}
Jan Kiszka90260c62013-05-26 21:46:51 +0200346
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
348{
349 if (memory_region_is_ram(mr)) {
350 return !(is_write && mr->readonly);
351 }
352 if (memory_region_is_romd(mr)) {
353 return !is_write;
354 }
355
356 return false;
357}
358
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200359MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
360 hwaddr *xlat, hwaddr *plen,
361 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200362{
Avi Kivity30951152012-10-30 13:47:46 +0200363 IOMMUTLBEntry iotlb;
364 MemoryRegionSection *section;
365 MemoryRegion *mr;
366 hwaddr len = *plen;
367
368 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100369 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200370 mr = section->mr;
371
372 if (!mr->iommu_ops) {
373 break;
374 }
375
Le Tan8d7b8cb2014-08-16 13:55:37 +0800376 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200377 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
378 | (addr & iotlb.addr_mask));
379 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
380 if (!(iotlb.perm & (1 << is_write))) {
381 mr = &io_mem_unassigned;
382 break;
383 }
384
385 as = iotlb.target_as;
386 }
387
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000388 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100389 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
390 len = MIN(page, len);
391 }
392
Avi Kivity30951152012-10-30 13:47:46 +0200393 *plen = len;
394 *xlat = addr;
395 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396}
397
398MemoryRegionSection *
399address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
400 hwaddr *plen)
401{
Avi Kivity30951152012-10-30 13:47:46 +0200402 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200403 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200404
405 assert(!section->mr->iommu_ops);
406 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
bellard9fa3e852004-01-04 18:06:42 +0000408#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000409
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200410void cpu_exec_init_all(void)
411{
412#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700413 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200414 memory_map_init();
415 io_mem_init();
416#endif
417}
418
Andreas Färberb170fce2013-01-20 20:23:22 +0100419#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000420
Juan Quintelae59fb372009-09-29 22:48:21 +0200421static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200422{
Andreas Färber259186a2013-01-17 18:51:17 +0100423 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200424
aurel323098dba2009-03-07 21:28:24 +0000425 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
426 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100427 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100428 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000429
430 return 0;
431}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400433static int cpu_common_pre_load(void *opaque)
434{
435 CPUState *cpu = opaque;
436
437 cpu->exception_index = 0;
438
439 return 0;
440}
441
442static bool cpu_common_exception_index_needed(void *opaque)
443{
444 CPUState *cpu = opaque;
445
446 return cpu->exception_index != 0;
447}
448
449static const VMStateDescription vmstate_cpu_common_exception_index = {
450 .name = "cpu_common/exception_index",
451 .version_id = 1,
452 .minimum_version_id = 1,
453 .fields = (VMStateField[]) {
454 VMSTATE_INT32(exception_index, CPUState),
455 VMSTATE_END_OF_LIST()
456 }
457};
458
Andreas Färber1a1562f2013-06-17 04:09:11 +0200459const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460 .name = "cpu_common",
461 .version_id = 1,
462 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200464 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200465 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100466 VMSTATE_UINT32(halted, CPUState),
467 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200468 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400469 },
470 .subsections = (VMStateSubsection[]) {
471 {
472 .vmsd = &vmstate_cpu_common_exception_index,
473 .needed = cpu_common_exception_index_needed,
474 } , {
475 /* empty */
476 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200477 }
478};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200479
pbrook9656f322008-07-01 20:01:19 +0000480#endif
481
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100482CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400483{
Andreas Färberbdc44642013-06-24 23:50:24 +0200484 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400485
Andreas Färberbdc44642013-06-24 23:50:24 +0200486 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100487 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200488 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100489 }
Glauber Costa950f1472009-06-09 12:15:18 -0400490 }
491
Andreas Färberbdc44642013-06-24 23:50:24 +0200492 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400493}
494
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000495#if !defined(CONFIG_USER_ONLY)
496void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
497{
498 /* We only support one address space per cpu at the moment. */
499 assert(cpu->as == as);
500
501 if (cpu->tcg_as_listener) {
502 memory_listener_unregister(cpu->tcg_as_listener);
503 } else {
504 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
505 }
506 cpu->tcg_as_listener->commit = tcg_commit;
507 memory_listener_register(cpu->tcg_as_listener, as);
508}
509#endif
510
Andreas Färber9349b4f2012-03-14 01:38:32 +0100511void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000512{
Andreas Färber9f09e182012-05-03 06:59:07 +0200513 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100514 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200515 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000516 int cpu_index;
517
pbrookc2764712009-03-07 15:24:59 +0000518#if defined(CONFIG_USER_ONLY)
519 cpu_list_lock();
520#endif
bellard6a00d602005-11-21 23:25:50 +0000521 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200522 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000523 cpu_index++;
524 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100525 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100526 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200527 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200528 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100529#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000530 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200531 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100532#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200533 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000534#if defined(CONFIG_USER_ONLY)
535 cpu_list_unlock();
536#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200537 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
538 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
539 }
pbrookb3c77242008-06-30 16:31:04 +0000540#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600541 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000542 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100543 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200544 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000545#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100546 if (cc->vmsd != NULL) {
547 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
548 }
bellardfd6ce8f2003-05-14 19:00:11 +0000549}
550
bellard1fddef42005-04-17 19:16:13 +0000551#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000552#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200553static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000554{
555 tb_invalidate_phys_page_range(pc, pc + 1, 0);
556}
557#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200558static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400559{
Max Filippove8262a12013-09-27 22:29:17 +0400560 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
561 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000562 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100563 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400564 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400565}
bellardc27004e2005-01-03 23:35:10 +0000566#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000567#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000568
Paul Brookc527ee82010-03-01 03:31:14 +0000569#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200570void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000571
572{
573}
574
Peter Maydell3ee887e2014-09-12 14:06:48 +0100575int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
576 int flags)
577{
578 return -ENOSYS;
579}
580
581void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
582{
583}
584
Andreas Färber75a34032013-09-02 16:57:02 +0200585int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000586 int flags, CPUWatchpoint **watchpoint)
587{
588 return -ENOSYS;
589}
590#else
pbrook6658ffb2007-03-16 23:58:11 +0000591/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200592int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000593 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000594{
aliguoric0ce9982008-11-25 22:13:57 +0000595 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000596
Peter Maydell05068c02014-09-12 14:06:48 +0100597 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700598 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200599 error_report("tried to set invalid watchpoint at %"
600 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000601 return -EINVAL;
602 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000604
aliguoria1d1bb32008-11-18 20:07:32 +0000605 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100606 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000607 wp->flags = flags;
608
aliguori2dc9f412008-11-18 20:56:59 +0000609 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200610 if (flags & BP_GDB) {
611 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
612 } else {
613 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
614 }
aliguoria1d1bb32008-11-18 20:07:32 +0000615
Andreas Färber31b030d2013-09-04 01:29:02 +0200616 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000617
618 if (watchpoint)
619 *watchpoint = wp;
620 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000621}
622
aliguoria1d1bb32008-11-18 20:07:32 +0000623/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200624int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000625 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000626{
aliguoria1d1bb32008-11-18 20:07:32 +0000627 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000628
Andreas Färberff4700b2013-08-26 18:23:18 +0200629 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100630 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000631 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200632 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000633 return 0;
634 }
635 }
aliguoria1d1bb32008-11-18 20:07:32 +0000636 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000637}
638
aliguoria1d1bb32008-11-18 20:07:32 +0000639/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200640void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000641{
Andreas Färberff4700b2013-08-26 18:23:18 +0200642 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000643
Andreas Färber31b030d2013-09-04 01:29:02 +0200644 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000645
Anthony Liguori7267c092011-08-20 22:09:37 -0500646 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000647}
648
aliguoria1d1bb32008-11-18 20:07:32 +0000649/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200650void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000651{
aliguoric0ce9982008-11-25 22:13:57 +0000652 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000653
Andreas Färberff4700b2013-08-26 18:23:18 +0200654 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200655 if (wp->flags & mask) {
656 cpu_watchpoint_remove_by_ref(cpu, wp);
657 }
aliguoric0ce9982008-11-25 22:13:57 +0000658 }
aliguoria1d1bb32008-11-18 20:07:32 +0000659}
Peter Maydell05068c02014-09-12 14:06:48 +0100660
661/* Return true if this watchpoint address matches the specified
662 * access (ie the address range covered by the watchpoint overlaps
663 * partially or completely with the address range covered by the
664 * access).
665 */
666static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
667 vaddr addr,
668 vaddr len)
669{
670 /* We know the lengths are non-zero, but a little caution is
671 * required to avoid errors in the case where the range ends
672 * exactly at the top of the address space and so addr + len
673 * wraps round to zero.
674 */
675 vaddr wpend = wp->vaddr + wp->len - 1;
676 vaddr addrend = addr + len - 1;
677
678 return !(addr > wpend || wp->vaddr > addrend);
679}
680
Paul Brookc527ee82010-03-01 03:31:14 +0000681#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000682
683/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200684int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000685 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000686{
bellard1fddef42005-04-17 19:16:13 +0000687#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000688 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000689
Anthony Liguori7267c092011-08-20 22:09:37 -0500690 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000691
692 bp->pc = pc;
693 bp->flags = flags;
694
aliguori2dc9f412008-11-18 20:56:59 +0000695 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200696 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200697 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200698 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200699 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 }
aliguoria1d1bb32008-11-18 20:07:32 +0000701
Andreas Färberf0c3c502013-08-26 21:22:53 +0200702 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000703
Andreas Färber00b941e2013-06-29 18:55:54 +0200704 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000705 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200706 }
aliguoria1d1bb32008-11-18 20:07:32 +0000707 return 0;
708#else
709 return -ENOSYS;
710#endif
711}
712
713/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200714int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000715{
716#if defined(TARGET_HAS_ICE)
717 CPUBreakpoint *bp;
718
Andreas Färberf0c3c502013-08-26 21:22:53 +0200719 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000720 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200721 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000722 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000723 }
bellard4c3a88a2003-07-26 12:06:08 +0000724 }
aliguoria1d1bb32008-11-18 20:07:32 +0000725 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000726#else
aliguoria1d1bb32008-11-18 20:07:32 +0000727 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000728#endif
729}
730
aliguoria1d1bb32008-11-18 20:07:32 +0000731/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200732void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000733{
bellard1fddef42005-04-17 19:16:13 +0000734#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200735 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
736
737 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000738
Anthony Liguori7267c092011-08-20 22:09:37 -0500739 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000740#endif
741}
742
743/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200744void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000745{
746#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000747 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000748
Andreas Färberf0c3c502013-08-26 21:22:53 +0200749 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200750 if (bp->flags & mask) {
751 cpu_breakpoint_remove_by_ref(cpu, bp);
752 }
aliguoric0ce9982008-11-25 22:13:57 +0000753 }
bellard4c3a88a2003-07-26 12:06:08 +0000754#endif
755}
756
bellardc33a3462003-07-29 20:50:33 +0000757/* enable or disable single step mode. EXCP_DEBUG is returned by the
758 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200759void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000760{
bellard1fddef42005-04-17 19:16:13 +0000761#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200762 if (cpu->singlestep_enabled != enabled) {
763 cpu->singlestep_enabled = enabled;
764 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200765 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200766 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100767 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000768 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200769 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000770 tb_flush(env);
771 }
bellardc33a3462003-07-29 20:50:33 +0000772 }
773#endif
774}
775
Andreas Färbera47dddd2013-09-03 17:38:47 +0200776void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000777{
778 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000779 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000780
781 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000783 fprintf(stderr, "qemu: fatal: ");
784 vfprintf(stderr, fmt, ap);
785 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200786 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000787 if (qemu_log_enabled()) {
788 qemu_log("qemu: fatal: ");
789 qemu_log_vprintf(fmt, ap2);
790 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200791 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000792 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000793 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000794 }
pbrook493ae1f2007-11-23 16:53:59 +0000795 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000796 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200797#if defined(CONFIG_USER_ONLY)
798 {
799 struct sigaction act;
800 sigfillset(&act.sa_mask);
801 act.sa_handler = SIG_DFL;
802 sigaction(SIGABRT, &act, NULL);
803 }
804#endif
bellard75012672003-06-21 13:11:07 +0000805 abort();
806}
807
bellard01243112004-01-04 15:48:17 +0000808#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
810{
811 RAMBlock *block;
812
813 /* The list is protected by the iothread lock here. */
814 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200815 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200816 goto found;
817 }
818 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200819 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200820 goto found;
821 }
822 }
823
824 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
825 abort();
826
827found:
828 ram_list.mru_block = block;
829 return block;
830}
831
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200832static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000833{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200834 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200835 RAMBlock *block;
836 ram_addr_t end;
837
838 end = TARGET_PAGE_ALIGN(start + length);
839 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000840
Paolo Bonzini041603f2013-09-09 17:49:45 +0200841 block = qemu_get_ram_block(start);
842 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200843 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000844 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200845}
846
847/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200848void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200849 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200850{
Juan Quintelad24981d2012-05-22 00:42:40 +0200851 if (length == 0)
852 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200853 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200854
855 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200856 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200857 }
bellard1ccde1c2004-02-06 19:46:14 +0000858}
859
Juan Quintela981fdf22013-10-10 11:54:09 +0200860static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000861{
862 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000863}
864
Andreas Färberbb0e6272013-09-03 13:32:01 +0200865hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200866 MemoryRegionSection *section,
867 target_ulong vaddr,
868 hwaddr paddr, hwaddr xlat,
869 int prot,
870 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000871{
Avi Kivitya8170e52012-10-23 12:30:10 +0200872 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000873 CPUWatchpoint *wp;
874
Blue Swirlcc5bea62012-04-14 14:56:48 +0000875 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000876 /* Normal RAM. */
877 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200878 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000879 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200880 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000881 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200882 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000883 }
884 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100885 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200886 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000887 }
888
889 /* Make accesses to pages with watchpoints go via the
890 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200891 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100892 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Avoid trapping reads of pages with a write breakpoint. */
894 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200895 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000896 *address |= TLB_MMIO;
897 break;
898 }
899 }
900 }
901
902 return iotlb;
903}
bellard9fa3e852004-01-04 18:06:42 +0000904#endif /* defined(CONFIG_USER_ONLY) */
905
pbrooke2eef172008-06-08 01:09:01 +0000906#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000907
Anthony Liguoric227f092009-10-01 16:12:16 -0500908static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200909 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200910static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200911
Igor Mammedova2b257d2014-10-31 16:38:37 +0000912static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
913 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200914
915/*
916 * Set a custom physical guest memory alloator.
917 * Accelerators with unusual needs may need this. Hopefully, we can
918 * get rid of it eventually.
919 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000920void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200921{
922 phys_mem_alloc = alloc;
923}
924
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200925static uint16_t phys_section_add(PhysPageMap *map,
926 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200927{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200928 /* The physical section number is ORed with a page-aligned
929 * pointer to produce the iotlb entries. Thus it should
930 * never overflow into the page-aligned value.
931 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200932 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200933
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200934 if (map->sections_nb == map->sections_nb_alloc) {
935 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
936 map->sections = g_renew(MemoryRegionSection, map->sections,
937 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200938 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200939 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200940 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200941 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200942}
943
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200944static void phys_section_destroy(MemoryRegion *mr)
945{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200946 memory_region_unref(mr);
947
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200948 if (mr->subpage) {
949 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700950 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200951 g_free(subpage);
952 }
953}
954
Paolo Bonzini60926662013-05-29 12:30:26 +0200955static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200956{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200957 while (map->sections_nb > 0) {
958 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200959 phys_section_destroy(section->mr);
960 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200961 g_free(map->sections);
962 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200963}
964
Avi Kivityac1970f2012-10-03 16:22:53 +0200965static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200966{
967 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200968 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200969 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200970 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200971 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200972 MemoryRegionSection subsection = {
973 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200974 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200976 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200977
Avi Kivityf3705d52012-03-08 16:16:34 +0200978 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200979
Avi Kivityf3705d52012-03-08 16:16:34 +0200980 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200981 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100982 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200984 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200985 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200987 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200988 }
989 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200990 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200991 subpage_register(subpage, start, end,
992 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200993}
994
995
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200996static void register_multipage(AddressSpaceDispatch *d,
997 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000998{
Avi Kivitya8170e52012-10-23 12:30:10 +0200999 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001000 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001001 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1002 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001003
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001004 assert(num_pages);
1005 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001006}
1007
Avi Kivityac1970f2012-10-03 16:22:53 +02001008static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001009{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001010 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001011 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001012 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001014
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001015 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1016 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1017 - now.offset_within_address_space;
1018
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001019 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001020 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001021 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001022 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001023 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001024 while (int128_ne(remain.size, now.size)) {
1025 remain.size = int128_sub(remain.size, now.size);
1026 remain.offset_within_address_space += int128_get64(now.size);
1027 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001028 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001029 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001030 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001031 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001032 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001033 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001034 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001036 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001037 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001038 }
1039}
1040
Sheng Yang62a27442010-01-26 19:21:16 +08001041void qemu_flush_coalesced_mmio_buffer(void)
1042{
1043 if (kvm_enabled())
1044 kvm_flush_coalesced_mmio_buffer();
1045}
1046
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001047void qemu_mutex_lock_ramlist(void)
1048{
1049 qemu_mutex_lock(&ram_list.mutex);
1050}
1051
1052void qemu_mutex_unlock_ramlist(void)
1053{
1054 qemu_mutex_unlock(&ram_list.mutex);
1055}
1056
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001057#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001058
1059#include <sys/vfs.h>
1060
1061#define HUGETLBFS_MAGIC 0x958458f6
1062
Hu Taofc7a5802014-09-09 13:28:01 +08001063static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001064{
1065 struct statfs fs;
1066 int ret;
1067
1068 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001069 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001070 } while (ret != 0 && errno == EINTR);
1071
1072 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001073 error_setg_errno(errp, errno, "failed to get page size of file %s",
1074 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001075 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001076 }
1077
1078 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001079 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080
1081 return fs.f_bsize;
1082}
1083
Alex Williamson04b16652010-07-02 11:13:17 -06001084static void *file_ram_alloc(RAMBlock *block,
1085 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001086 const char *path,
1087 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001088{
1089 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001090 char *sanitized_name;
1091 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001092 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001094 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001095 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001096
Hu Taofc7a5802014-09-09 13:28:01 +08001097 hpagesize = gethugepagesize(path, &local_err);
1098 if (local_err) {
1099 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001100 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001101 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001102 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001103
1104 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001105 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1106 "or larger than huge page size 0x%" PRIx64,
1107 memory, hpagesize);
1108 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001109 }
1110
1111 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001112 error_setg(errp,
1113 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001114 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001115 }
1116
Peter Feiner8ca761f2013-03-04 13:54:25 -05001117 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001118 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001119 for (c = sanitized_name; *c != '\0'; c++) {
1120 if (*c == '/')
1121 *c = '_';
1122 }
1123
1124 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1125 sanitized_name);
1126 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001127
1128 fd = mkstemp(filename);
1129 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001130 error_setg_errno(errp, errno,
1131 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001132 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001133 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001134 }
1135 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001136 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137
1138 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1139
1140 /*
1141 * ftruncate is not supported by hugetlbfs in older
1142 * hosts, so don't bother bailing out on errors.
1143 * If anything goes wrong with it under other filesystems,
1144 * mmap will fail.
1145 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001146 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001147 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001148 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001149
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001150 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1151 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1152 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001153 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001154 error_setg_errno(errp, errno,
1155 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001156 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001157 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001158 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001159
1160 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001161 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001162 }
1163
Alex Williamson04b16652010-07-02 11:13:17 -06001164 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001165 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001166
1167error:
1168 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001169 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001170 exit(1);
1171 }
1172 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001173}
1174#endif
1175
Alex Williamsond17b5282010-06-25 11:08:38 -06001176static ram_addr_t find_ram_offset(ram_addr_t size)
1177{
Alex Williamson04b16652010-07-02 11:13:17 -06001178 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001179 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001180
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001181 assert(size != 0); /* it would hand out same offset multiple times */
1182
Paolo Bonzinia3161032012-11-14 15:54:48 +01001183 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001184 return 0;
1185
Paolo Bonzinia3161032012-11-14 15:54:48 +01001186 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001187 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001188
1189 end = block->offset + block->length;
1190
Paolo Bonzinia3161032012-11-14 15:54:48 +01001191 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001192 if (next_block->offset >= end) {
1193 next = MIN(next, next_block->offset);
1194 }
1195 }
1196 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001197 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001198 mingap = next - end;
1199 }
1200 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001201
1202 if (offset == RAM_ADDR_MAX) {
1203 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1204 (uint64_t)size);
1205 abort();
1206 }
1207
Alex Williamson04b16652010-07-02 11:13:17 -06001208 return offset;
1209}
1210
Juan Quintela652d7ec2012-07-20 10:37:54 +02001211ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001212{
Alex Williamsond17b5282010-06-25 11:08:38 -06001213 RAMBlock *block;
1214 ram_addr_t last = 0;
1215
Paolo Bonzinia3161032012-11-14 15:54:48 +01001216 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001217 last = MAX(last, block->offset + block->length);
1218
1219 return last;
1220}
1221
Jason Baronddb97f12012-08-02 15:44:16 -04001222static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1223{
1224 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001225
1226 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001227 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1228 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001229 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1230 if (ret) {
1231 perror("qemu_madvise");
1232 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1233 "but dump_guest_core=off specified\n");
1234 }
1235 }
1236}
1237
Hu Tao20cfe882014-04-02 15:13:26 +08001238static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001239{
Hu Tao20cfe882014-04-02 15:13:26 +08001240 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001241
Paolo Bonzinia3161032012-11-14 15:54:48 +01001242 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001243 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001244 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001245 }
1246 }
Hu Tao20cfe882014-04-02 15:13:26 +08001247
1248 return NULL;
1249}
1250
1251void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1252{
1253 RAMBlock *new_block = find_ram_block(addr);
1254 RAMBlock *block;
1255
Avi Kivityc5705a72011-12-20 15:59:12 +02001256 assert(new_block);
1257 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001258
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001259 if (dev) {
1260 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001261 if (id) {
1262 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001263 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001264 }
1265 }
1266 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1267
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001268 /* This assumes the iothread lock is taken here too. */
1269 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001270 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001271 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001272 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1273 new_block->idstr);
1274 abort();
1275 }
1276 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001277 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001278}
1279
Hu Tao20cfe882014-04-02 15:13:26 +08001280void qemu_ram_unset_idstr(ram_addr_t addr)
1281{
1282 RAMBlock *block = find_ram_block(addr);
1283
1284 if (block) {
1285 memset(block->idstr, 0, sizeof(block->idstr));
1286 }
1287}
1288
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001289static int memory_try_enable_merging(void *addr, size_t len)
1290{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001291 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001292 /* disabled by the user */
1293 return 0;
1294 }
1295
1296 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1297}
1298
Hu Taoef701d72014-09-09 13:27:54 +08001299static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001300{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001301 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001302 ram_addr_t old_ram_size, new_ram_size;
1303
1304 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001305
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001306 /* This assumes the iothread lock is taken here too. */
1307 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001308 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001309
1310 if (!new_block->host) {
1311 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001312 xen_ram_alloc(new_block->offset, new_block->max_length,
1313 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001314 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001315 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001316 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001317 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001318 error_setg_errno(errp, errno,
1319 "cannot set up guest memory '%s'",
1320 memory_region_name(new_block->mr));
1321 qemu_mutex_unlock_ramlist();
1322 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001323 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001324 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001325 }
1326 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001327
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001328 /* Keep the list sorted from biggest to smallest block. */
1329 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001330 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001331 break;
1332 }
1333 }
1334 if (block) {
1335 QTAILQ_INSERT_BEFORE(block, new_block, next);
1336 } else {
1337 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1338 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001339 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001340
Umesh Deshpandef798b072011-08-18 11:41:17 -07001341 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001342 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001343
Juan Quintela2152f5c2013-10-08 13:52:02 +02001344 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1345
1346 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001347 int i;
1348 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1349 ram_list.dirty_memory[i] =
1350 bitmap_zero_extend(ram_list.dirty_memory[i],
1351 old_ram_size, new_ram_size);
1352 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001353 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001354 cpu_physical_memory_set_dirty_range(new_block->offset,
1355 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001356
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001357 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1358 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1359 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001360
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001361 if (kvm_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001362 kvm_setup_guest_memory(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001363 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001364
1365 return new_block->offset;
1366}
1367
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001368#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001369ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001370 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001371 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001372{
1373 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001374 ram_addr_t addr;
1375 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001376
1377 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001378 error_setg(errp, "-mem-path not supported with Xen");
1379 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001380 }
1381
1382 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1383 /*
1384 * file_ram_alloc() needs to allocate just like
1385 * phys_mem_alloc, but we haven't bothered to provide
1386 * a hook there.
1387 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001388 error_setg(errp,
1389 "-mem-path not supported with this accelerator");
1390 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001391 }
1392
1393 size = TARGET_PAGE_ALIGN(size);
1394 new_block = g_malloc0(sizeof(*new_block));
1395 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001396 new_block->used_length = size;
1397 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001398 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001399 new_block->host = file_ram_alloc(new_block, size,
1400 mem_path, errp);
1401 if (!new_block->host) {
1402 g_free(new_block);
1403 return -1;
1404 }
1405
Hu Taoef701d72014-09-09 13:27:54 +08001406 addr = ram_block_add(new_block, &local_err);
1407 if (local_err) {
1408 g_free(new_block);
1409 error_propagate(errp, local_err);
1410 return -1;
1411 }
1412 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001413}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001414#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001415
1416ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Hu Taoef701d72014-09-09 13:27:54 +08001417 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001418{
1419 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001420 ram_addr_t addr;
1421 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001422
1423 size = TARGET_PAGE_ALIGN(size);
1424 new_block = g_malloc0(sizeof(*new_block));
1425 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001426 new_block->used_length = size;
1427 new_block->max_length = max_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001428 new_block->fd = -1;
1429 new_block->host = host;
1430 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001431 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001432 }
Hu Taoef701d72014-09-09 13:27:54 +08001433 addr = ram_block_add(new_block, &local_err);
1434 if (local_err) {
1435 g_free(new_block);
1436 error_propagate(errp, local_err);
1437 return -1;
1438 }
1439 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001440}
1441
Hu Taoef701d72014-09-09 13:27:54 +08001442ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001443{
Hu Taoef701d72014-09-09 13:27:54 +08001444 return qemu_ram_alloc_from_ptr(size, NULL, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001445}
bellarde9a1ab12007-02-08 23:08:38 +00001446
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001447void qemu_ram_free_from_ptr(ram_addr_t addr)
1448{
1449 RAMBlock *block;
1450
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001451 /* This assumes the iothread lock is taken here too. */
1452 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001453 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001454 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001455 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001456 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001457 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001458 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001459 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001460 }
1461 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001462 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001463}
1464
Anthony Liguoric227f092009-10-01 16:12:16 -05001465void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001466{
Alex Williamson04b16652010-07-02 11:13:17 -06001467 RAMBlock *block;
1468
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001469 /* This assumes the iothread lock is taken here too. */
1470 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001471 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001472 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001473 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001474 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001475 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001476 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001477 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001478 } else if (xen_enabled()) {
1479 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001480#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001481 } else if (block->fd >= 0) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001482 munmap(block->host, block->max_length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001483 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001484#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001485 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001486 qemu_anon_ram_free(block->host, block->max_length);
Alex Williamson04b16652010-07-02 11:13:17 -06001487 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001488 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001489 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001490 }
1491 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001492 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001493
bellarde9a1ab12007-02-08 23:08:38 +00001494}
1495
Huang Yingcd19cfa2011-03-02 08:56:19 +01001496#ifndef _WIN32
1497void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1498{
1499 RAMBlock *block;
1500 ram_addr_t offset;
1501 int flags;
1502 void *area, *vaddr;
1503
Paolo Bonzinia3161032012-11-14 15:54:48 +01001504 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001505 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001506 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001507 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001508 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001509 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001510 } else if (xen_enabled()) {
1511 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001512 } else {
1513 flags = MAP_FIXED;
1514 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001515 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001516 flags |= (block->flags & RAM_SHARED ?
1517 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001518 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1519 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001520 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001521 /*
1522 * Remap needs to match alloc. Accelerators that
1523 * set phys_mem_alloc never remap. If they did,
1524 * we'd need a remap hook here.
1525 */
1526 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1527
Huang Yingcd19cfa2011-03-02 08:56:19 +01001528 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1529 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1530 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001531 }
1532 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001533 fprintf(stderr, "Could not remap addr: "
1534 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001535 length, addr);
1536 exit(1);
1537 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001538 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001539 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001540 }
1541 return;
1542 }
1543 }
1544}
1545#endif /* !_WIN32 */
1546
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001547int qemu_get_ram_fd(ram_addr_t addr)
1548{
1549 RAMBlock *block = qemu_get_ram_block(addr);
1550
1551 return block->fd;
1552}
1553
Damjan Marion3fd74b82014-06-26 23:01:32 +02001554void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1555{
1556 RAMBlock *block = qemu_get_ram_block(addr);
1557
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001558 return ramblock_ptr(block, 0);
Damjan Marion3fd74b82014-06-26 23:01:32 +02001559}
1560
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001561/* Return a host pointer to ram allocated with qemu_ram_alloc.
1562 With the exception of the softmmu code in this file, this should
1563 only be used for local memory (e.g. video ram) that the device owns,
1564 and knows it isn't going to access beyond the end of the block.
1565
1566 It should not be used for general purpose DMA.
1567 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1568 */
1569void *qemu_get_ram_ptr(ram_addr_t addr)
1570{
1571 RAMBlock *block = qemu_get_ram_block(addr);
1572
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001573 if (xen_enabled()) {
1574 /* We need to check if the requested address is in the RAM
1575 * because we don't want to map the entire memory in QEMU.
1576 * In that case just map until the end of the page.
1577 */
1578 if (block->offset == 0) {
1579 return xen_map_cache(addr, 0, 0);
1580 } else if (block->host == NULL) {
1581 block->host =
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001582 xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001583 }
1584 }
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001585 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001586}
1587
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001588/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1589 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001590static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001591{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001592 if (*size == 0) {
1593 return NULL;
1594 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001595 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001596 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001597 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001598 RAMBlock *block;
1599
Paolo Bonzinia3161032012-11-14 15:54:48 +01001600 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001601 if (addr - block->offset < block->max_length) {
1602 if (addr - block->offset + *size > block->max_length)
1603 *size = block->max_length - addr + block->offset;
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001604 return ramblock_ptr(block, addr - block->offset);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001605 }
1606 }
1607
1608 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1609 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001610 }
1611}
1612
Paolo Bonzini7443b432013-06-03 12:44:02 +02001613/* Some of the softmmu routines need to translate from a host pointer
1614 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001615MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001616{
pbrook94a6b542009-04-11 17:15:54 +00001617 RAMBlock *block;
1618 uint8_t *host = ptr;
1619
Jan Kiszka868bb332011-06-21 22:59:09 +02001620 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001621 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001622 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001623 }
1624
Paolo Bonzini23887b72013-05-06 14:28:39 +02001625 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001626 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001627 goto found;
1628 }
1629
Paolo Bonzinia3161032012-11-14 15:54:48 +01001630 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001631 /* This case append when the block is not mapped. */
1632 if (block->host == NULL) {
1633 continue;
1634 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001635 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001636 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001637 }
pbrook94a6b542009-04-11 17:15:54 +00001638 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001639
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001640 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001641
1642found:
1643 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001644 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001645}
Alex Williamsonf471a172010-06-11 11:11:42 -06001646
Avi Kivitya8170e52012-10-23 12:30:10 +02001647static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001648 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001649{
Juan Quintela52159192013-10-08 12:44:04 +02001650 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001651 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001652 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001653 switch (size) {
1654 case 1:
1655 stb_p(qemu_get_ram_ptr(ram_addr), val);
1656 break;
1657 case 2:
1658 stw_p(qemu_get_ram_ptr(ram_addr), val);
1659 break;
1660 case 4:
1661 stl_p(qemu_get_ram_ptr(ram_addr), val);
1662 break;
1663 default:
1664 abort();
1665 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001666 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001667 /* we remove the notdirty callback only if the code has been
1668 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001669 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001670 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001671 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001672 }
bellard1ccde1c2004-02-06 19:46:14 +00001673}
1674
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001675static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1676 unsigned size, bool is_write)
1677{
1678 return is_write;
1679}
1680
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001681static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001682 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001683 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001684 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001685};
1686
pbrook0f459d12008-06-09 00:20:13 +00001687/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001688static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001689{
Andreas Färber93afead2013-08-26 03:41:01 +02001690 CPUState *cpu = current_cpu;
1691 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001692 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001693 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001694 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001695 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001696
Andreas Färberff4700b2013-08-26 18:23:18 +02001697 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001698 /* We re-entered the check after replacing the TB. Now raise
1699 * the debug interrupt so that is will trigger after the
1700 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001701 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001702 return;
1703 }
Andreas Färber93afead2013-08-26 03:41:01 +02001704 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001705 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001706 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1707 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001708 if (flags == BP_MEM_READ) {
1709 wp->flags |= BP_WATCHPOINT_HIT_READ;
1710 } else {
1711 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1712 }
1713 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001714 if (!cpu->watchpoint_hit) {
1715 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001716 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001717 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001718 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001719 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001720 } else {
1721 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001722 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001723 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001724 }
aliguori06d55cc2008-11-18 20:24:06 +00001725 }
aliguori6e140f22008-11-18 20:37:55 +00001726 } else {
1727 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001728 }
1729 }
1730}
1731
pbrook6658ffb2007-03-16 23:58:11 +00001732/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1733 so these check for a hit then pass through to the normal out-of-line
1734 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001735static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001736 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001737{
Peter Maydell05068c02014-09-12 14:06:48 +01001738 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001739 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001740 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001741 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001742 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001743 default: abort();
1744 }
pbrook6658ffb2007-03-16 23:58:11 +00001745}
1746
Avi Kivitya8170e52012-10-23 12:30:10 +02001747static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001748 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001749{
Peter Maydell05068c02014-09-12 14:06:48 +01001750 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001751 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001752 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001753 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001754 break;
1755 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001756 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001757 break;
1758 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001759 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001760 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001761 default: abort();
1762 }
pbrook6658ffb2007-03-16 23:58:11 +00001763}
1764
Avi Kivity1ec9b902012-01-02 12:47:48 +02001765static const MemoryRegionOps watch_mem_ops = {
1766 .read = watch_mem_read,
1767 .write = watch_mem_write,
1768 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001769};
pbrook6658ffb2007-03-16 23:58:11 +00001770
Avi Kivitya8170e52012-10-23 12:30:10 +02001771static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001772 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001773{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001774 subpage_t *subpage = opaque;
1775 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001776
blueswir1db7b5422007-05-26 17:36:03 +00001777#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001778 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001779 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001780#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001781 address_space_read(subpage->as, addr + subpage->base, buf, len);
1782 switch (len) {
1783 case 1:
1784 return ldub_p(buf);
1785 case 2:
1786 return lduw_p(buf);
1787 case 4:
1788 return ldl_p(buf);
1789 default:
1790 abort();
1791 }
blueswir1db7b5422007-05-26 17:36:03 +00001792}
1793
Avi Kivitya8170e52012-10-23 12:30:10 +02001794static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001795 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001796{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001797 subpage_t *subpage = opaque;
1798 uint8_t buf[4];
1799
blueswir1db7b5422007-05-26 17:36:03 +00001800#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001801 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001802 " value %"PRIx64"\n",
1803 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001804#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001805 switch (len) {
1806 case 1:
1807 stb_p(buf, value);
1808 break;
1809 case 2:
1810 stw_p(buf, value);
1811 break;
1812 case 4:
1813 stl_p(buf, value);
1814 break;
1815 default:
1816 abort();
1817 }
1818 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001819}
1820
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001821static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001822 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001823{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001824 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001825#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001826 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001827 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001828#endif
1829
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001830 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001831 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001832}
1833
Avi Kivity70c68e42012-01-02 12:32:48 +02001834static const MemoryRegionOps subpage_ops = {
1835 .read = subpage_read,
1836 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001837 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001838 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001839};
1840
Anthony Liguoric227f092009-10-01 16:12:16 -05001841static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001842 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001843{
1844 int idx, eidx;
1845
1846 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1847 return -1;
1848 idx = SUBPAGE_IDX(start);
1849 eidx = SUBPAGE_IDX(end);
1850#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001851 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1852 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001853#endif
blueswir1db7b5422007-05-26 17:36:03 +00001854 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001855 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001856 }
1857
1858 return 0;
1859}
1860
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001861static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001862{
Anthony Liguoric227f092009-10-01 16:12:16 -05001863 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001864
Anthony Liguori7267c092011-08-20 22:09:37 -05001865 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001866
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001867 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001868 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001869 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001870 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001871 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001872#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001873 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1874 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001875#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001876 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001877
1878 return mmio;
1879}
1880
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001881static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1882 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001883{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001884 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001885 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001886 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001887 .mr = mr,
1888 .offset_within_address_space = 0,
1889 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001890 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001891 };
1892
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001893 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001894}
1895
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001896MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001897{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001898 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001899}
1900
Avi Kivitye9179ce2009-06-14 11:38:52 +03001901static void io_mem_init(void)
1902{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001903 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001904 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001905 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001906 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001907 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001908 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001909 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001910}
1911
Avi Kivityac1970f2012-10-03 16:22:53 +02001912static void mem_begin(MemoryListener *listener)
1913{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001914 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001915 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1916 uint16_t n;
1917
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001918 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001919 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001920 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001921 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001922 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001923 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001924 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001925 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001926
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001927 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001928 d->as = as;
1929 as->next_dispatch = d;
1930}
1931
1932static void mem_commit(MemoryListener *listener)
1933{
1934 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001935 AddressSpaceDispatch *cur = as->dispatch;
1936 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001937
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001938 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001939
Paolo Bonzini0475d942013-05-29 12:28:21 +02001940 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001941
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001942 if (cur) {
1943 phys_sections_free(&cur->map);
1944 g_free(cur);
1945 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001946}
1947
Avi Kivity1d711482012-10-02 18:54:45 +02001948static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001949{
Andreas Färber182735e2013-05-29 22:29:20 +02001950 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001951
1952 /* since each CPU stores ram addresses in its TLB cache, we must
1953 reset the modified entries */
1954 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001955 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001956 /* FIXME: Disentangle the cpu.h circular files deps so we can
1957 directly get the right CPU from listener. */
1958 if (cpu->tcg_as_listener != listener) {
1959 continue;
1960 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001961 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001962 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001963}
1964
Avi Kivity93632742012-02-08 16:54:16 +02001965static void core_log_global_start(MemoryListener *listener)
1966{
Juan Quintela981fdf22013-10-10 11:54:09 +02001967 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001968}
1969
1970static void core_log_global_stop(MemoryListener *listener)
1971{
Juan Quintela981fdf22013-10-10 11:54:09 +02001972 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001973}
1974
Avi Kivity93632742012-02-08 16:54:16 +02001975static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001976 .log_global_start = core_log_global_start,
1977 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001978 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001979};
1980
Avi Kivityac1970f2012-10-03 16:22:53 +02001981void address_space_init_dispatch(AddressSpace *as)
1982{
Paolo Bonzini00752702013-05-29 12:13:54 +02001983 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001984 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001985 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001986 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001987 .region_add = mem_add,
1988 .region_nop = mem_add,
1989 .priority = 0,
1990 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001991 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001992}
1993
Avi Kivity83f3c252012-10-07 12:59:55 +02001994void address_space_destroy_dispatch(AddressSpace *as)
1995{
1996 AddressSpaceDispatch *d = as->dispatch;
1997
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001998 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001999 g_free(d);
2000 as->dispatch = NULL;
2001}
2002
Avi Kivity62152b82011-07-26 14:26:14 +03002003static void memory_map_init(void)
2004{
Anthony Liguori7267c092011-08-20 22:09:37 -05002005 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002006
Paolo Bonzini57271d62013-11-07 17:14:37 +01002007 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002008 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002009
Anthony Liguori7267c092011-08-20 22:09:37 -05002010 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002011 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2012 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002013 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002014
Avi Kivityf6790af2012-10-02 20:13:51 +02002015 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002016}
2017
2018MemoryRegion *get_system_memory(void)
2019{
2020 return system_memory;
2021}
2022
Avi Kivity309cb472011-08-08 16:09:03 +03002023MemoryRegion *get_system_io(void)
2024{
2025 return system_io;
2026}
2027
pbrooke2eef172008-06-08 01:09:01 +00002028#endif /* !defined(CONFIG_USER_ONLY) */
2029
bellard13eb76e2004-01-24 15:23:36 +00002030/* physical memory access (slow version, mainly for debug) */
2031#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002032int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002033 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002034{
2035 int l, flags;
2036 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002037 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002038
2039 while (len > 0) {
2040 page = addr & TARGET_PAGE_MASK;
2041 l = (page + TARGET_PAGE_SIZE) - addr;
2042 if (l > len)
2043 l = len;
2044 flags = page_get_flags(page);
2045 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002046 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002047 if (is_write) {
2048 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002049 return -1;
bellard579a97f2007-11-11 14:26:47 +00002050 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002051 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002052 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002053 memcpy(p, buf, l);
2054 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002055 } else {
2056 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002057 return -1;
bellard579a97f2007-11-11 14:26:47 +00002058 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002059 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002060 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002061 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002062 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002063 }
2064 len -= l;
2065 buf += l;
2066 addr += l;
2067 }
Paul Brooka68fe892010-03-01 00:08:59 +00002068 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002069}
bellard8df1cd02005-01-28 22:37:22 +00002070
bellard13eb76e2004-01-24 15:23:36 +00002071#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002072
Avi Kivitya8170e52012-10-23 12:30:10 +02002073static void invalidate_and_set_dirty(hwaddr addr,
2074 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002075{
Peter Maydellf874bf92014-11-16 19:44:21 +00002076 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2077 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002078 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002079 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002080 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002081}
2082
Richard Henderson23326162013-07-08 14:55:59 -07002083static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002084{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002085 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002086
2087 /* Regions are assumed to support 1-4 byte accesses unless
2088 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002089 if (access_size_max == 0) {
2090 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002091 }
Richard Henderson23326162013-07-08 14:55:59 -07002092
2093 /* Bound the maximum access by the alignment of the address. */
2094 if (!mr->ops->impl.unaligned) {
2095 unsigned align_size_max = addr & -addr;
2096 if (align_size_max != 0 && align_size_max < access_size_max) {
2097 access_size_max = align_size_max;
2098 }
2099 }
2100
2101 /* Don't attempt accesses larger than the maximum. */
2102 if (l > access_size_max) {
2103 l = access_size_max;
2104 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002105 if (l & (l - 1)) {
2106 l = 1 << (qemu_fls(l) - 1);
2107 }
Richard Henderson23326162013-07-08 14:55:59 -07002108
2109 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002110}
2111
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002112bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002113 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002114{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002115 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002116 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002117 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002118 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002119 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002120 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002121
bellard13eb76e2004-01-24 15:23:36 +00002122 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002123 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002124 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002125
bellard13eb76e2004-01-24 15:23:36 +00002126 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002127 if (!memory_access_is_direct(mr, is_write)) {
2128 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002129 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002130 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002131 switch (l) {
2132 case 8:
2133 /* 64 bit write access */
2134 val = ldq_p(buf);
2135 error |= io_mem_write(mr, addr1, val, 8);
2136 break;
2137 case 4:
bellard1c213d12005-09-03 10:49:04 +00002138 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002139 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002140 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002141 break;
2142 case 2:
bellard1c213d12005-09-03 10:49:04 +00002143 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002144 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002145 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002146 break;
2147 case 1:
bellard1c213d12005-09-03 10:49:04 +00002148 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002149 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002150 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002151 break;
2152 default:
2153 abort();
bellard13eb76e2004-01-24 15:23:36 +00002154 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002155 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002156 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002157 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002158 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002159 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002160 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002161 }
2162 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002163 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002164 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002165 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002166 switch (l) {
2167 case 8:
2168 /* 64 bit read access */
2169 error |= io_mem_read(mr, addr1, &val, 8);
2170 stq_p(buf, val);
2171 break;
2172 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002173 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002174 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002175 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002176 break;
2177 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002178 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002179 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002180 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002181 break;
2182 case 1:
bellard1c213d12005-09-03 10:49:04 +00002183 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002184 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002185 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002186 break;
2187 default:
2188 abort();
bellard13eb76e2004-01-24 15:23:36 +00002189 }
2190 } else {
2191 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002192 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002193 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002194 }
2195 }
2196 len -= l;
2197 buf += l;
2198 addr += l;
2199 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002200
2201 return error;
bellard13eb76e2004-01-24 15:23:36 +00002202}
bellard8df1cd02005-01-28 22:37:22 +00002203
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002204bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002205 const uint8_t *buf, int len)
2206{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002207 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002208}
2209
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002210bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002211{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002212 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002213}
2214
2215
Avi Kivitya8170e52012-10-23 12:30:10 +02002216void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002217 int len, int is_write)
2218{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002219 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002220}
2221
Alexander Graf582b55a2013-12-11 14:17:44 +01002222enum write_rom_type {
2223 WRITE_DATA,
2224 FLUSH_CACHE,
2225};
2226
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002227static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002228 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002229{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002230 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002231 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002232 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002233 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002234
bellardd0ecd2a2006-04-23 17:14:48 +00002235 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002236 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002237 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002238
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002239 if (!(memory_region_is_ram(mr) ||
2240 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002241 /* do nothing */
2242 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002243 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002244 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002245 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002246 switch (type) {
2247 case WRITE_DATA:
2248 memcpy(ptr, buf, l);
2249 invalidate_and_set_dirty(addr1, l);
2250 break;
2251 case FLUSH_CACHE:
2252 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2253 break;
2254 }
bellardd0ecd2a2006-04-23 17:14:48 +00002255 }
2256 len -= l;
2257 buf += l;
2258 addr += l;
2259 }
2260}
2261
Alexander Graf582b55a2013-12-11 14:17:44 +01002262/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002263void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002264 const uint8_t *buf, int len)
2265{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002266 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002267}
2268
2269void cpu_flush_icache_range(hwaddr start, int len)
2270{
2271 /*
2272 * This function should do the same thing as an icache flush that was
2273 * triggered from within the guest. For TCG we are always cache coherent,
2274 * so there is no need to flush anything. For KVM / Xen we need to flush
2275 * the host's instruction cache at least.
2276 */
2277 if (tcg_enabled()) {
2278 return;
2279 }
2280
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002281 cpu_physical_memory_write_rom_internal(&address_space_memory,
2282 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002283}
2284
aliguori6d16c2f2009-01-22 16:59:11 +00002285typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002286 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002287 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002288 hwaddr addr;
2289 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002290} BounceBuffer;
2291
2292static BounceBuffer bounce;
2293
aliguoriba223c22009-01-22 16:59:16 +00002294typedef struct MapClient {
2295 void *opaque;
2296 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002297 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002298} MapClient;
2299
Blue Swirl72cf2d42009-09-12 07:36:22 +00002300static QLIST_HEAD(map_client_list, MapClient) map_client_list
2301 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002302
2303void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2304{
Anthony Liguori7267c092011-08-20 22:09:37 -05002305 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002306
2307 client->opaque = opaque;
2308 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002309 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002310 return client;
2311}
2312
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002313static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002314{
2315 MapClient *client = (MapClient *)_client;
2316
Blue Swirl72cf2d42009-09-12 07:36:22 +00002317 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002318 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002319}
2320
2321static void cpu_notify_map_clients(void)
2322{
2323 MapClient *client;
2324
Blue Swirl72cf2d42009-09-12 07:36:22 +00002325 while (!QLIST_EMPTY(&map_client_list)) {
2326 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002327 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002328 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002329 }
2330}
2331
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002332bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2333{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002334 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002335 hwaddr l, xlat;
2336
2337 while (len > 0) {
2338 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002339 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2340 if (!memory_access_is_direct(mr, is_write)) {
2341 l = memory_access_size(mr, l, addr);
2342 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002343 return false;
2344 }
2345 }
2346
2347 len -= l;
2348 addr += l;
2349 }
2350 return true;
2351}
2352
aliguori6d16c2f2009-01-22 16:59:11 +00002353/* Map a physical memory region into a host virtual address.
2354 * May map a subset of the requested range, given by and returned in *plen.
2355 * May return NULL if resources needed to perform the mapping are exhausted.
2356 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002357 * Use cpu_register_map_client() to know when retrying the map operation is
2358 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002359 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002360void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002361 hwaddr addr,
2362 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002363 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002364{
Avi Kivitya8170e52012-10-23 12:30:10 +02002365 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002366 hwaddr done = 0;
2367 hwaddr l, xlat, base;
2368 MemoryRegion *mr, *this_mr;
2369 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002370
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002371 if (len == 0) {
2372 return NULL;
2373 }
aliguori6d16c2f2009-01-22 16:59:11 +00002374
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002375 l = len;
2376 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2377 if (!memory_access_is_direct(mr, is_write)) {
2378 if (bounce.buffer) {
2379 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002380 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002381 /* Avoid unbounded allocations */
2382 l = MIN(l, TARGET_PAGE_SIZE);
2383 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002384 bounce.addr = addr;
2385 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002386
2387 memory_region_ref(mr);
2388 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002389 if (!is_write) {
2390 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002391 }
aliguori6d16c2f2009-01-22 16:59:11 +00002392
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002393 *plen = l;
2394 return bounce.buffer;
2395 }
2396
2397 base = xlat;
2398 raddr = memory_region_get_ram_addr(mr);
2399
2400 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002401 len -= l;
2402 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002403 done += l;
2404 if (len == 0) {
2405 break;
2406 }
2407
2408 l = len;
2409 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2410 if (this_mr != mr || xlat != base + done) {
2411 break;
2412 }
aliguori6d16c2f2009-01-22 16:59:11 +00002413 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002414
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002415 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002416 *plen = done;
2417 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002418}
2419
Avi Kivityac1970f2012-10-03 16:22:53 +02002420/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002421 * Will also mark the memory as dirty if is_write == 1. access_len gives
2422 * the amount of memory that was actually read or written by the caller.
2423 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002424void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2425 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002426{
2427 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002428 MemoryRegion *mr;
2429 ram_addr_t addr1;
2430
2431 mr = qemu_ram_addr_from_host(buffer, &addr1);
2432 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002433 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002434 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002435 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002436 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002437 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002438 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002439 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002440 return;
2441 }
2442 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002443 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002444 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002445 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002446 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002447 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002448 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002449}
bellardd0ecd2a2006-04-23 17:14:48 +00002450
Avi Kivitya8170e52012-10-23 12:30:10 +02002451void *cpu_physical_memory_map(hwaddr addr,
2452 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002453 int is_write)
2454{
2455 return address_space_map(&address_space_memory, addr, plen, is_write);
2456}
2457
Avi Kivitya8170e52012-10-23 12:30:10 +02002458void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2459 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002460{
2461 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2462}
2463
bellard8df1cd02005-01-28 22:37:22 +00002464/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002465static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002466 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002467{
bellard8df1cd02005-01-28 22:37:22 +00002468 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002469 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002470 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002471 hwaddr l = 4;
2472 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002473
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002474 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002475 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002476 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002477 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478#if defined(TARGET_WORDS_BIGENDIAN)
2479 if (endian == DEVICE_LITTLE_ENDIAN) {
2480 val = bswap32(val);
2481 }
2482#else
2483 if (endian == DEVICE_BIG_ENDIAN) {
2484 val = bswap32(val);
2485 }
2486#endif
bellard8df1cd02005-01-28 22:37:22 +00002487 } else {
2488 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002489 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002490 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002491 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002492 switch (endian) {
2493 case DEVICE_LITTLE_ENDIAN:
2494 val = ldl_le_p(ptr);
2495 break;
2496 case DEVICE_BIG_ENDIAN:
2497 val = ldl_be_p(ptr);
2498 break;
2499 default:
2500 val = ldl_p(ptr);
2501 break;
2502 }
bellard8df1cd02005-01-28 22:37:22 +00002503 }
2504 return val;
2505}
2506
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002507uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002508{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002509 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002510}
2511
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002512uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002513{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002514 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002515}
2516
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002517uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002518{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002519 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002520}
2521
bellard84b7b8e2005-11-28 21:19:04 +00002522/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002523static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002524 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002525{
bellard84b7b8e2005-11-28 21:19:04 +00002526 uint8_t *ptr;
2527 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002528 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002529 hwaddr l = 8;
2530 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002531
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002532 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002533 false);
2534 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002535 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002536 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002537#if defined(TARGET_WORDS_BIGENDIAN)
2538 if (endian == DEVICE_LITTLE_ENDIAN) {
2539 val = bswap64(val);
2540 }
2541#else
2542 if (endian == DEVICE_BIG_ENDIAN) {
2543 val = bswap64(val);
2544 }
2545#endif
bellard84b7b8e2005-11-28 21:19:04 +00002546 } else {
2547 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002548 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002549 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002550 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002551 switch (endian) {
2552 case DEVICE_LITTLE_ENDIAN:
2553 val = ldq_le_p(ptr);
2554 break;
2555 case DEVICE_BIG_ENDIAN:
2556 val = ldq_be_p(ptr);
2557 break;
2558 default:
2559 val = ldq_p(ptr);
2560 break;
2561 }
bellard84b7b8e2005-11-28 21:19:04 +00002562 }
2563 return val;
2564}
2565
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002566uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002567{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002568 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002569}
2570
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002571uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002572{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002573 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002574}
2575
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002576uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002577{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002578 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002579}
2580
bellardaab33092005-10-30 20:48:42 +00002581/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002582uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002583{
2584 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002585 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002586 return val;
2587}
2588
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002589/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002590static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002591 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002592{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002593 uint8_t *ptr;
2594 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002595 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002596 hwaddr l = 2;
2597 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002598
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002599 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002600 false);
2601 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002602 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002603 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002604#if defined(TARGET_WORDS_BIGENDIAN)
2605 if (endian == DEVICE_LITTLE_ENDIAN) {
2606 val = bswap16(val);
2607 }
2608#else
2609 if (endian == DEVICE_BIG_ENDIAN) {
2610 val = bswap16(val);
2611 }
2612#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002613 } else {
2614 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002615 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002616 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002617 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002618 switch (endian) {
2619 case DEVICE_LITTLE_ENDIAN:
2620 val = lduw_le_p(ptr);
2621 break;
2622 case DEVICE_BIG_ENDIAN:
2623 val = lduw_be_p(ptr);
2624 break;
2625 default:
2626 val = lduw_p(ptr);
2627 break;
2628 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002629 }
2630 return val;
bellardaab33092005-10-30 20:48:42 +00002631}
2632
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002633uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002634{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002635 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002636}
2637
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002638uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002639{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002640 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002641}
2642
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002643uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002644{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002645 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002646}
2647
bellard8df1cd02005-01-28 22:37:22 +00002648/* warning: addr must be aligned. The ram page is not masked as dirty
2649 and the code inside is not invalidated. It is useful if the dirty
2650 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002651void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002652{
bellard8df1cd02005-01-28 22:37:22 +00002653 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002654 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002655 hwaddr l = 4;
2656 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002657
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002658 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002659 true);
2660 if (l < 4 || !memory_access_is_direct(mr, true)) {
2661 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002662 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002663 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002664 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002665 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002666
2667 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002668 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002669 /* invalidate code */
2670 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2671 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002672 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002673 }
2674 }
bellard8df1cd02005-01-28 22:37:22 +00002675 }
2676}
2677
2678/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002679static inline void stl_phys_internal(AddressSpace *as,
2680 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002681 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002682{
bellard8df1cd02005-01-28 22:37:22 +00002683 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002684 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002685 hwaddr l = 4;
2686 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002687
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002688 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002689 true);
2690 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002691#if defined(TARGET_WORDS_BIGENDIAN)
2692 if (endian == DEVICE_LITTLE_ENDIAN) {
2693 val = bswap32(val);
2694 }
2695#else
2696 if (endian == DEVICE_BIG_ENDIAN) {
2697 val = bswap32(val);
2698 }
2699#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002700 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002701 } else {
bellard8df1cd02005-01-28 22:37:22 +00002702 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002703 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002704 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002705 switch (endian) {
2706 case DEVICE_LITTLE_ENDIAN:
2707 stl_le_p(ptr, val);
2708 break;
2709 case DEVICE_BIG_ENDIAN:
2710 stl_be_p(ptr, val);
2711 break;
2712 default:
2713 stl_p(ptr, val);
2714 break;
2715 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002716 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002717 }
2718}
2719
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002720void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002721{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002722 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002723}
2724
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002725void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002726{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002727 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002728}
2729
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002730void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002731{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002732 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002733}
2734
bellardaab33092005-10-30 20:48:42 +00002735/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002736void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002737{
2738 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002739 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002740}
2741
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002742/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002743static inline void stw_phys_internal(AddressSpace *as,
2744 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002745 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002746{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002747 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002748 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002749 hwaddr l = 2;
2750 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002751
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002752 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002753 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002754#if defined(TARGET_WORDS_BIGENDIAN)
2755 if (endian == DEVICE_LITTLE_ENDIAN) {
2756 val = bswap16(val);
2757 }
2758#else
2759 if (endian == DEVICE_BIG_ENDIAN) {
2760 val = bswap16(val);
2761 }
2762#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002763 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002764 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002765 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002766 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002767 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002768 switch (endian) {
2769 case DEVICE_LITTLE_ENDIAN:
2770 stw_le_p(ptr, val);
2771 break;
2772 case DEVICE_BIG_ENDIAN:
2773 stw_be_p(ptr, val);
2774 break;
2775 default:
2776 stw_p(ptr, val);
2777 break;
2778 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002779 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002780 }
bellardaab33092005-10-30 20:48:42 +00002781}
2782
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002783void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002784{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002785 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002786}
2787
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002788void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002789{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002790 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002791}
2792
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002793void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002794{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002795 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002796}
2797
bellardaab33092005-10-30 20:48:42 +00002798/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002799void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002800{
2801 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002802 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002803}
2804
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002805void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002806{
2807 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002808 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002809}
2810
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002811void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002812{
2813 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002814 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002815}
2816
aliguori5e2972f2009-03-28 17:51:36 +00002817/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002818int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002819 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002820{
2821 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002822 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002823 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002824
2825 while (len > 0) {
2826 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002827 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002828 /* if no physical page mapped, return an error */
2829 if (phys_addr == -1)
2830 return -1;
2831 l = (page + TARGET_PAGE_SIZE) - addr;
2832 if (l > len)
2833 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002834 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002835 if (is_write) {
2836 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2837 } else {
2838 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2839 }
bellard13eb76e2004-01-24 15:23:36 +00002840 len -= l;
2841 buf += l;
2842 addr += l;
2843 }
2844 return 0;
2845}
Paul Brooka68fe892010-03-01 00:08:59 +00002846#endif
bellard13eb76e2004-01-24 15:23:36 +00002847
Blue Swirl8e4a4242013-01-06 18:30:17 +00002848/*
2849 * A helper function for the _utterly broken_ virtio device model to find out if
2850 * it's running on a big endian machine. Don't do this at home kids!
2851 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002852bool target_words_bigendian(void);
2853bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002854{
2855#if defined(TARGET_WORDS_BIGENDIAN)
2856 return true;
2857#else
2858 return false;
2859#endif
2860}
2861
Wen Congyang76f35532012-05-07 12:04:18 +08002862#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002863bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002864{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002865 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002866 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002867
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002868 mr = address_space_translate(&address_space_memory,
2869 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002870
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002871 return !(memory_region_is_ram(mr) ||
2872 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002873}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002874
2875void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2876{
2877 RAMBlock *block;
2878
2879 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002880 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002881 }
2882}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002883#endif